Lines Matching +full:int +full:- +full:property
1 // SPDX-License-Identifier: GPL-2.0-only
55 static int tegra_gmi_enable(struct tegra_gmi *gmi) in tegra_gmi_enable()
57 int err; in tegra_gmi_enable()
59 pm_runtime_enable(gmi->dev); in tegra_gmi_enable()
60 err = pm_runtime_resume_and_get(gmi->dev); in tegra_gmi_enable()
62 pm_runtime_disable(gmi->dev); in tegra_gmi_enable()
66 reset_control_assert(gmi->rst); in tegra_gmi_enable()
68 reset_control_deassert(gmi->rst); in tegra_gmi_enable()
70 writel(gmi->snor_timing0, gmi->base + TEGRA_GMI_TIMING0); in tegra_gmi_enable()
71 writel(gmi->snor_timing1, gmi->base + TEGRA_GMI_TIMING1); in tegra_gmi_enable()
73 gmi->snor_config |= TEGRA_GMI_CONFIG_GO; in tegra_gmi_enable()
74 writel(gmi->snor_config, gmi->base + TEGRA_GMI_CONFIG); in tegra_gmi_enable()
84 config = readl(gmi->base + TEGRA_GMI_CONFIG); in tegra_gmi_disable()
86 writel(config, gmi->base + TEGRA_GMI_CONFIG); in tegra_gmi_disable()
88 reset_control_assert(gmi->rst); in tegra_gmi_disable()
90 pm_runtime_put_sync_suspend(gmi->dev); in tegra_gmi_disable()
91 pm_runtime_force_suspend(gmi->dev); in tegra_gmi_disable()
94 static int tegra_gmi_parse_dt(struct tegra_gmi *gmi) in tegra_gmi_parse_dt()
97 u32 property, ranges[4]; in tegra_gmi_parse_dt() local
98 int err; in tegra_gmi_parse_dt()
100 child = of_get_next_available_child(gmi->dev->of_node, NULL); in tegra_gmi_parse_dt()
102 dev_err(gmi->dev, "no child nodes found\n"); in tegra_gmi_parse_dt()
103 return -ENODEV; in tegra_gmi_parse_dt()
108 * chip-select address decoding. Which means that we only have one in tegra_gmi_parse_dt()
109 * chip-select line from the GMI controller. in tegra_gmi_parse_dt()
111 if (of_get_child_count(gmi->dev->of_node) > 1) in tegra_gmi_parse_dt()
112 dev_warn(gmi->dev, "only one child device is supported."); in tegra_gmi_parse_dt()
114 if (of_property_read_bool(child, "nvidia,snor-data-width-32bit")) in tegra_gmi_parse_dt()
115 gmi->snor_config |= TEGRA_GMI_BUS_WIDTH_32BIT; in tegra_gmi_parse_dt()
117 if (of_property_read_bool(child, "nvidia,snor-mux-mode")) in tegra_gmi_parse_dt()
118 gmi->snor_config |= TEGRA_GMI_MUX_MODE; in tegra_gmi_parse_dt()
120 if (of_property_read_bool(child, "nvidia,snor-rdy-active-before-data")) in tegra_gmi_parse_dt()
121 gmi->snor_config |= TEGRA_GMI_RDY_BEFORE_DATA; in tegra_gmi_parse_dt()
123 if (of_property_read_bool(child, "nvidia,snor-rdy-active-high")) in tegra_gmi_parse_dt()
124 gmi->snor_config |= TEGRA_GMI_RDY_ACTIVE_HIGH; in tegra_gmi_parse_dt()
126 if (of_property_read_bool(child, "nvidia,snor-adv-active-high")) in tegra_gmi_parse_dt()
127 gmi->snor_config |= TEGRA_GMI_ADV_ACTIVE_HIGH; in tegra_gmi_parse_dt()
129 if (of_property_read_bool(child, "nvidia,snor-oe-active-high")) in tegra_gmi_parse_dt()
130 gmi->snor_config |= TEGRA_GMI_OE_ACTIVE_HIGH; in tegra_gmi_parse_dt()
132 if (of_property_read_bool(child, "nvidia,snor-cs-active-high")) in tegra_gmi_parse_dt()
133 gmi->snor_config |= TEGRA_GMI_CS_ACTIVE_HIGH; in tegra_gmi_parse_dt()
139 if (err == -EOVERFLOW) { in tegra_gmi_parse_dt()
140 dev_err(gmi->dev, in tegra_gmi_parse_dt()
148 * CS# from the reg property instead. in tegra_gmi_parse_dt()
150 err = of_property_read_u32(child, "reg", &property); in tegra_gmi_parse_dt()
152 dev_err(gmi->dev, in tegra_gmi_parse_dt()
153 "failed to decode CS: no reg property found\n"); in tegra_gmi_parse_dt()
157 property = ranges[1]; in tegra_gmi_parse_dt()
160 /* Valid chip selects are CS0-CS7 */ in tegra_gmi_parse_dt()
161 if (property >= TEGRA_GMI_MAX_CHIP_SELECT) { in tegra_gmi_parse_dt()
162 dev_err(gmi->dev, "invalid chip select: %d", property); in tegra_gmi_parse_dt()
163 err = -EINVAL; in tegra_gmi_parse_dt()
167 gmi->snor_config |= TEGRA_GMI_CS_SELECT(property); in tegra_gmi_parse_dt()
170 if (!of_property_read_u32(child, "nvidia,snor-muxed-width", &property)) in tegra_gmi_parse_dt()
171 gmi->snor_timing0 |= TEGRA_GMI_MUXED_WIDTH(property); in tegra_gmi_parse_dt()
173 gmi->snor_timing0 |= TEGRA_GMI_MUXED_WIDTH(1); in tegra_gmi_parse_dt()
175 if (!of_property_read_u32(child, "nvidia,snor-hold-width", &property)) in tegra_gmi_parse_dt()
176 gmi->snor_timing0 |= TEGRA_GMI_HOLD_WIDTH(property); in tegra_gmi_parse_dt()
178 gmi->snor_timing0 |= TEGRA_GMI_HOLD_WIDTH(1); in tegra_gmi_parse_dt()
180 if (!of_property_read_u32(child, "nvidia,snor-adv-width", &property)) in tegra_gmi_parse_dt()
181 gmi->snor_timing0 |= TEGRA_GMI_ADV_WIDTH(property); in tegra_gmi_parse_dt()
183 gmi->snor_timing0 |= TEGRA_GMI_ADV_WIDTH(1); in tegra_gmi_parse_dt()
185 if (!of_property_read_u32(child, "nvidia,snor-ce-width", &property)) in tegra_gmi_parse_dt()
186 gmi->snor_timing0 |= TEGRA_GMI_CE_WIDTH(property); in tegra_gmi_parse_dt()
188 gmi->snor_timing0 |= TEGRA_GMI_CE_WIDTH(4); in tegra_gmi_parse_dt()
190 if (!of_property_read_u32(child, "nvidia,snor-we-width", &property)) in tegra_gmi_parse_dt()
191 gmi->snor_timing1 |= TEGRA_GMI_WE_WIDTH(property); in tegra_gmi_parse_dt()
193 gmi->snor_timing1 |= TEGRA_GMI_WE_WIDTH(1); in tegra_gmi_parse_dt()
195 if (!of_property_read_u32(child, "nvidia,snor-oe-width", &property)) in tegra_gmi_parse_dt()
196 gmi->snor_timing1 |= TEGRA_GMI_OE_WIDTH(property); in tegra_gmi_parse_dt()
198 gmi->snor_timing1 |= TEGRA_GMI_OE_WIDTH(1); in tegra_gmi_parse_dt()
200 if (!of_property_read_u32(child, "nvidia,snor-wait-width", &property)) in tegra_gmi_parse_dt()
201 gmi->snor_timing1 |= TEGRA_GMI_WAIT_WIDTH(property); in tegra_gmi_parse_dt()
203 gmi->snor_timing1 |= TEGRA_GMI_WAIT_WIDTH(3); in tegra_gmi_parse_dt()
210 static int tegra_gmi_probe(struct platform_device *pdev) in tegra_gmi_probe()
212 struct device *dev = &pdev->dev; in tegra_gmi_probe()
214 int err; in tegra_gmi_probe()
218 return -ENOMEM; in tegra_gmi_probe()
221 gmi->dev = dev; in tegra_gmi_probe()
223 gmi->base = devm_platform_ioremap_resource(pdev, 0); in tegra_gmi_probe()
224 if (IS_ERR(gmi->base)) in tegra_gmi_probe()
225 return PTR_ERR(gmi->base); in tegra_gmi_probe()
227 gmi->clk = devm_clk_get(dev, "gmi"); in tegra_gmi_probe()
228 if (IS_ERR(gmi->clk)) { in tegra_gmi_probe()
230 return PTR_ERR(gmi->clk); in tegra_gmi_probe()
233 gmi->rst = devm_reset_control_get(dev, "gmi"); in tegra_gmi_probe()
234 if (IS_ERR(gmi->rst)) { in tegra_gmi_probe()
236 return PTR_ERR(gmi->rst); in tegra_gmi_probe()
239 err = devm_tegra_core_dev_init_opp_table_common(&pdev->dev); in tegra_gmi_probe()
251 err = of_platform_default_populate(dev->of_node, NULL, dev); in tegra_gmi_probe()
265 of_platform_depopulate(gmi->dev); in tegra_gmi_remove()
269 static int __maybe_unused tegra_gmi_runtime_resume(struct device *dev) in tegra_gmi_runtime_resume()
272 int err; in tegra_gmi_runtime_resume()
274 err = clk_prepare_enable(gmi->clk); in tegra_gmi_runtime_resume()
276 dev_err(gmi->dev, "failed to enable clock: %d\n", err); in tegra_gmi_runtime_resume()
283 static int __maybe_unused tegra_gmi_runtime_suspend(struct device *dev) in tegra_gmi_runtime_suspend()
287 clk_disable_unprepare(gmi->clk); in tegra_gmi_runtime_suspend()
298 { .compatible = "nvidia,tegra20-gmi", },
299 { .compatible = "nvidia,tegra30-gmi", },
308 .name = "tegra-gmi",