Lines Matching +full:32 +full:- +full:bit
2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
56 {DRM_FORMAT_C8, 8, "8-bit Indexed"},
57 {DRM_FORMAT_RGB565, 16, "16-bit BGRX (5:6:5 MSB-R:G:B)"},
58 {DRM_FORMAT_XRGB8888, 32, "32-bit BGRX (8:8:8:8 MSB-X:R:G:B)"},
59 {DRM_FORMAT_XBGR2101010, 32, "32-bit RGBX (2:10:10:10 MSB-X:B:G:R)"},
61 {DRM_FORMAT_XRGB2101010, 32, "32-bit BGRX (2:10:10:10 MSB-X:R:G:B)"},
62 {DRM_FORMAT_XBGR8888, 32, "32-bit RGBX (8:8:8:8 MSB-X:B:G:R)"},
64 /* non-supported format has bpp default to 0 */
69 {DRM_FORMAT_YUYV, 16, "16-bit packed YUYV (8:8:8:8 MSB-V:Y2:U:Y1)"},
70 {DRM_FORMAT_UYVY, 16, "16-bit packed UYVY (8:8:8:8 MSB-Y2:V:Y1:U)"},
71 {DRM_FORMAT_YVYU, 16, "16-bit packed YVYU (8:8:8:8 MSB-U:Y2:V:Y1)"},
72 {DRM_FORMAT_VYUY, 16, "16-bit packed VYUY (8:8:8:8 MSB-Y2:U:Y1:V)"},
74 {DRM_FORMAT_C8, 8, "8-bit Indexed"},
75 {DRM_FORMAT_RGB565, 16, "16-bit BGRX (5:6:5 MSB-R:G:B)"},
76 {DRM_FORMAT_ABGR8888, 32, "32-bit RGBA (8:8:8:8 MSB-A:B:G:R)"},
77 {DRM_FORMAT_XBGR8888, 32, "32-bit RGBX (8:8:8:8 MSB-X:B:G:R)"},
79 {DRM_FORMAT_ARGB8888, 32, "32-bit BGRA (8:8:8:8 MSB-A:R:G:B)"},
80 {DRM_FORMAT_XRGB8888, 32, "32-bit BGRX (8:8:8:8 MSB-X:R:G:B)"},
81 {DRM_FORMAT_XBGR2101010, 32, "32-bit RGBX (2:10:10:10 MSB-X:B:G:R)"},
82 {DRM_FORMAT_XRGB2101010, 32, "32-bit BGRX (2:10:10:10 MSB-X:R:G:B)"},
84 /* non-supported format has bpp default to 0 */
143 return -EINVAL; in skl_format_to_drm()
156 struct drm_i915_private *dev_priv = vgpu->gvt->gt->i915; in intel_vgpu_get_stride()
157 struct intel_display *display = &dev_priv->display; in intel_vgpu_get_stride()
176 else if (bpp == 16 || bpp == 32 || bpp == 64) in intel_vgpu_get_stride()
202 * intel_vgpu_decode_primary_plane - Decode primary plane
208 * 0 on success, non-zero if failed.
213 struct drm_i915_private *dev_priv = vgpu->gvt->gt->i915; in intel_vgpu_decode_primary_plane()
214 struct intel_display *display = &dev_priv->display; in intel_vgpu_decode_primary_plane()
220 return -ENODEV; in intel_vgpu_decode_primary_plane()
223 plane->enabled = !!(val & DISP_ENABLE); in intel_vgpu_decode_primary_plane()
224 if (!plane->enabled) in intel_vgpu_decode_primary_plane()
225 return -ENODEV; in intel_vgpu_decode_primary_plane()
228 plane->tiled = val & PLANE_CTL_TILED_MASK; in intel_vgpu_decode_primary_plane()
236 gvt_vgpu_err("Out-of-bounds pixel format index\n"); in intel_vgpu_decode_primary_plane()
237 return -EINVAL; in intel_vgpu_decode_primary_plane()
240 plane->bpp = skl_pixel_formats[fmt].bpp; in intel_vgpu_decode_primary_plane()
241 plane->drm_format = skl_pixel_formats[fmt].drm_format; in intel_vgpu_decode_primary_plane()
243 plane->tiled = val & DISP_TILED; in intel_vgpu_decode_primary_plane()
245 plane->bpp = bdw_pixel_formats[fmt].bpp; in intel_vgpu_decode_primary_plane()
246 plane->drm_format = bdw_pixel_formats[fmt].drm_format; in intel_vgpu_decode_primary_plane()
249 if (!plane->bpp) { in intel_vgpu_decode_primary_plane()
250 gvt_vgpu_err("Non-supported pixel format (0x%x)\n", fmt); in intel_vgpu_decode_primary_plane()
251 return -EINVAL; in intel_vgpu_decode_primary_plane()
254 plane->hw_format = fmt; in intel_vgpu_decode_primary_plane()
256 plane->base = vgpu_vreg_t(vgpu, DSPSURF(display, pipe)) & I915_GTT_PAGE_MASK; in intel_vgpu_decode_primary_plane()
257 if (!vgpu_gmadr_is_valid(vgpu, plane->base)) in intel_vgpu_decode_primary_plane()
258 return -EINVAL; in intel_vgpu_decode_primary_plane()
260 plane->base_gpa = intel_vgpu_gma_to_gpa(vgpu->gtt.ggtt_mm, plane->base); in intel_vgpu_decode_primary_plane()
261 if (plane->base_gpa == INTEL_GVT_INVALID_ADDR) { in intel_vgpu_decode_primary_plane()
263 plane->base); in intel_vgpu_decode_primary_plane()
264 return -EINVAL; in intel_vgpu_decode_primary_plane()
267 plane->stride = intel_vgpu_get_stride(vgpu, pipe, plane->tiled, in intel_vgpu_decode_primary_plane()
270 _PRI_PLANE_STRIDE_MASK, plane->bpp); in intel_vgpu_decode_primary_plane()
272 plane->width = (vgpu_vreg_t(vgpu, PIPESRC(display, pipe)) & _PIPE_H_SRCSZ_MASK) >> in intel_vgpu_decode_primary_plane()
274 plane->width += 1; in intel_vgpu_decode_primary_plane()
275 plane->height = (vgpu_vreg_t(vgpu, PIPESRC(display, pipe)) & in intel_vgpu_decode_primary_plane()
277 plane->height += 1; /* raw height is one minus the real value */ in intel_vgpu_decode_primary_plane()
280 plane->x_offset = (val & _PRI_PLANE_X_OFF_MASK) >> in intel_vgpu_decode_primary_plane()
282 plane->y_offset = (val & _PRI_PLANE_Y_OFF_MASK) >> in intel_vgpu_decode_primary_plane()
298 {DRM_FORMAT_ARGB8888, 32, 128, 128, "128x128 32bpp ARGB"},
299 {DRM_FORMAT_ARGB8888, 32, 256, 256, "256x256 32bpp ARGB"},
300 {DRM_FORMAT_ARGB8888, 32, 64, 64, "64x64 32bpp ARGB"},
301 {DRM_FORMAT_ARGB8888, 32, 64, 64, "64x64 32bpp ARGB"},
303 /* non-supported format has bpp default to 0 */
333 * intel_vgpu_decode_cursor_plane - Decode sprite plane
339 * 0 on success, non-zero if failed.
344 struct drm_i915_private *dev_priv = vgpu->gvt->gt->i915; in intel_vgpu_decode_cursor_plane()
345 struct intel_display *display = &dev_priv->display; in intel_vgpu_decode_cursor_plane()
352 return -ENODEV; in intel_vgpu_decode_cursor_plane()
356 plane->enabled = (mode != MCURSOR_MODE_DISABLE); in intel_vgpu_decode_cursor_plane()
357 if (!plane->enabled) in intel_vgpu_decode_cursor_plane()
358 return -ENODEV; in intel_vgpu_decode_cursor_plane()
363 gvt_vgpu_err("Non-supported cursor mode (0x%x)\n", mode); in intel_vgpu_decode_cursor_plane()
364 return -EINVAL; in intel_vgpu_decode_cursor_plane()
366 plane->mode = mode; in intel_vgpu_decode_cursor_plane()
367 plane->bpp = cursor_pixel_formats[index].bpp; in intel_vgpu_decode_cursor_plane()
368 plane->drm_format = cursor_pixel_formats[index].drm_format; in intel_vgpu_decode_cursor_plane()
369 plane->width = cursor_pixel_formats[index].width; in intel_vgpu_decode_cursor_plane()
370 plane->height = cursor_pixel_formats[index].height; in intel_vgpu_decode_cursor_plane()
380 plane->base = vgpu_vreg_t(vgpu, CURBASE(display, pipe)) & I915_GTT_PAGE_MASK; in intel_vgpu_decode_cursor_plane()
381 if (!vgpu_gmadr_is_valid(vgpu, plane->base)) in intel_vgpu_decode_cursor_plane()
382 return -EINVAL; in intel_vgpu_decode_cursor_plane()
384 plane->base_gpa = intel_vgpu_gma_to_gpa(vgpu->gtt.ggtt_mm, plane->base); in intel_vgpu_decode_cursor_plane()
385 if (plane->base_gpa == INTEL_GVT_INVALID_ADDR) { in intel_vgpu_decode_cursor_plane()
387 plane->base); in intel_vgpu_decode_cursor_plane()
388 return -EINVAL; in intel_vgpu_decode_cursor_plane()
392 plane->x_pos = (val & _CURSOR_POS_X_MASK) >> _CURSOR_POS_X_SHIFT; in intel_vgpu_decode_cursor_plane()
393 plane->x_sign = (val & _CURSOR_SIGN_X_MASK) >> _CURSOR_SIGN_X_SHIFT; in intel_vgpu_decode_cursor_plane()
394 plane->y_pos = (val & _CURSOR_POS_Y_MASK) >> _CURSOR_POS_Y_SHIFT; in intel_vgpu_decode_cursor_plane()
395 plane->y_sign = (val & _CURSOR_SIGN_Y_MASK) >> _CURSOR_SIGN_Y_SHIFT; in intel_vgpu_decode_cursor_plane()
397 plane->x_hot = vgpu_vreg_t(vgpu, vgtif_reg(cursor_x_hot)); in intel_vgpu_decode_cursor_plane()
398 plane->y_hot = vgpu_vreg_t(vgpu, vgtif_reg(cursor_y_hot)); in intel_vgpu_decode_cursor_plane()
405 [0x0] = {DRM_FORMAT_YUV422, 16, "YUV 16-bit 4:2:2 packed"},
406 [0x1] = {DRM_FORMAT_XRGB2101010, 32, "RGB 32-bit 2:10:10:10"},
407 [0x2] = {DRM_FORMAT_XRGB8888, 32, "RGB 32-bit 8:8:8:8"},
408 [0x4] = {DRM_FORMAT_AYUV, 32,
409 "YUV 32-bit 4:4:4 packed (8:8:8:8 MSB-X:Y:U:V)"},
413 * intel_vgpu_decode_sprite_plane - Decode sprite plane
419 * 0 on success, non-zero if failed.
431 return -ENODEV; in intel_vgpu_decode_sprite_plane()
434 plane->enabled = !!(val & SPRITE_ENABLE); in intel_vgpu_decode_sprite_plane()
435 if (!plane->enabled) in intel_vgpu_decode_sprite_plane()
436 return -ENODEV; in intel_vgpu_decode_sprite_plane()
438 plane->tiled = !!(val & SPRITE_TILED); in intel_vgpu_decode_sprite_plane()
445 gvt_vgpu_err("Non-supported pixel format (0x%x)\n", fmt); in intel_vgpu_decode_sprite_plane()
446 return -EINVAL; in intel_vgpu_decode_sprite_plane()
448 plane->hw_format = fmt; in intel_vgpu_decode_sprite_plane()
449 plane->bpp = sprite_pixel_formats[fmt].bpp; in intel_vgpu_decode_sprite_plane()
482 plane->drm_format = drm_format; in intel_vgpu_decode_sprite_plane()
484 plane->base = vgpu_vreg_t(vgpu, SPRSURF(pipe)) & I915_GTT_PAGE_MASK; in intel_vgpu_decode_sprite_plane()
485 if (!vgpu_gmadr_is_valid(vgpu, plane->base)) in intel_vgpu_decode_sprite_plane()
486 return -EINVAL; in intel_vgpu_decode_sprite_plane()
488 plane->base_gpa = intel_vgpu_gma_to_gpa(vgpu->gtt.ggtt_mm, plane->base); in intel_vgpu_decode_sprite_plane()
489 if (plane->base_gpa == INTEL_GVT_INVALID_ADDR) { in intel_vgpu_decode_sprite_plane()
491 plane->base); in intel_vgpu_decode_sprite_plane()
492 return -EINVAL; in intel_vgpu_decode_sprite_plane()
495 plane->stride = vgpu_vreg_t(vgpu, SPRSTRIDE(pipe)) & in intel_vgpu_decode_sprite_plane()
499 plane->height = (val & _SPRITE_SIZE_HEIGHT_MASK) >> in intel_vgpu_decode_sprite_plane()
501 plane->width = (val & _SPRITE_SIZE_WIDTH_MASK) >> in intel_vgpu_decode_sprite_plane()
503 plane->height += 1; /* raw height is one minus the real value */ in intel_vgpu_decode_sprite_plane()
504 plane->width += 1; /* raw width is one minus the real value */ in intel_vgpu_decode_sprite_plane()
507 plane->x_pos = (val & _SPRITE_POS_X_MASK) >> _SPRITE_POS_X_SHIFT; in intel_vgpu_decode_sprite_plane()
508 plane->y_pos = (val & _SPRITE_POS_Y_MASK) >> _SPRITE_POS_Y_SHIFT; in intel_vgpu_decode_sprite_plane()
511 plane->x_offset = (val & _SPRITE_OFFSET_START_X_MASK) >> in intel_vgpu_decode_sprite_plane()
513 plane->y_offset = (val & _SPRITE_OFFSET_START_Y_MASK) >> in intel_vgpu_decode_sprite_plane()