Lines Matching +full:adc +full:- +full:mux

1 // SPDX-License-Identifier: GPL-2.0-only
3 * rt5665.c -- RT5665/RT5658 ALSA SoC audio codec driver
26 #include <sound/soc-dapm.h>
884 static const DECLARE_TLV_DB_SCALE(hp_vol_tlv, -2250, 150, 0);
885 static const DECLARE_TLV_DB_SCALE(mono_vol_tlv, -1400, 150, 0);
886 static const DECLARE_TLV_DB_SCALE(out_vol_tlv, -4650, 150, 0);
887 static const DECLARE_TLV_DB_SCALE(dac_vol_tlv, -65625, 375, 0);
888 static const DECLARE_TLV_DB_SCALE(in_vol_tlv, -3450, 150, 0);
889 static const DECLARE_TLV_DB_SCALE(adc_vol_tlv, -17625, 375, 0);
891 static const DECLARE_TLV_DB_SCALE(in_bst_tlv, -1200, 75, 0);
952 SOC_DAPM_ENUM("IF1_1 01 ADC Swap Mux", rt5665_if1_1_01_adc_enum);
955 SOC_DAPM_ENUM("IF1_1 23 ADC Swap Mux", rt5665_if1_1_23_adc_enum);
958 SOC_DAPM_ENUM("IF1_1 45 ADC Swap Mux", rt5665_if1_1_45_adc_enum);
961 SOC_DAPM_ENUM("IF1_1 67 ADC Swap Mux", rt5665_if1_1_67_adc_enum);
964 SOC_DAPM_ENUM("IF1_2 01 ADC Swap Mux", rt5665_if1_2_01_adc_enum);
967 SOC_DAPM_ENUM("IF1_2 23 ADC1 Swap Mux", rt5665_if1_2_23_adc_enum);
970 SOC_DAPM_ENUM("IF1_2 45 ADC1 Swap Mux", rt5665_if1_2_45_adc_enum);
973 SOC_DAPM_ENUM("IF1_2 67 ADC1 Swap Mux", rt5665_if1_2_67_adc_enum);
979 SOC_DAPM_ENUM("IF2_1 ADC Swap Source", rt5665_if2_1_adc_enum);
985 SOC_DAPM_ENUM("IF2_2 ADC Swap Source", rt5665_if2_2_adc_enum);
991 SOC_DAPM_ENUM("IF3 ADC Swap Source", rt5665_if3_adc_enum);
1026 * rt5665_sel_asrc_clk_src - select ASRC clock source for a set of filters
1058 return -EINVAL; in rt5665_sel_asrc_clk_src()
1155 * rt5665_headset_detect - Detect headset.
1173 regmap_update_bits(rt5665->regmap, RT5665_MICBIAS_2, 0x100, in rt5665_headset_detect()
1176 regmap_read(rt5665->regmap, RT5665_GPIO_STA, &val); in rt5665_headset_detect()
1178 regmap_update_bits(rt5665->regmap, RT5665_EJD_CTRL_1, in rt5665_headset_detect()
1181 regmap_read(rt5665->regmap, RT5665_GPIO_STA, &val); in rt5665_headset_detect()
1184 regmap_read(rt5665->regmap, RT5665_GPIO_STA, in rt5665_headset_detect()
1189 regmap_update_bits(rt5665->regmap, RT5665_EJD_CTRL_1, in rt5665_headset_detect()
1191 regmap_write(rt5665->regmap, RT5665_EJD_CTRL_3, 0x3424); in rt5665_headset_detect()
1192 regmap_write(rt5665->regmap, RT5665_IL_CMD_1, 0x0048); in rt5665_headset_detect()
1193 regmap_write(rt5665->regmap, RT5665_SAR_IL_CMD_1, 0xa291); in rt5665_headset_detect()
1197 rt5665->sar_adc_value = snd_soc_component_read(rt5665->component, in rt5665_headset_detect()
1200 sar_hs_type = rt5665->pdata.sar_hs_type ? in rt5665_headset_detect()
1201 rt5665->pdata.sar_hs_type : 729; in rt5665_headset_detect()
1203 if (rt5665->sar_adc_value > sar_hs_type) { in rt5665_headset_detect()
1204 rt5665->jack_type = SND_JACK_HEADSET; in rt5665_headset_detect()
1207 rt5665->jack_type = SND_JACK_HEADPHONE; in rt5665_headset_detect()
1208 regmap_write(rt5665->regmap, RT5665_SAR_IL_CMD_1, in rt5665_headset_detect()
1210 regmap_update_bits(rt5665->regmap, RT5665_MICBIAS_2, in rt5665_headset_detect()
1216 regmap_write(rt5665->regmap, RT5665_SAR_IL_CMD_1, 0x2291); in rt5665_headset_detect()
1217 regmap_update_bits(rt5665->regmap, RT5665_MICBIAS_2, 0x100, 0); in rt5665_headset_detect()
1220 if (rt5665->jack_type == SND_JACK_HEADSET) in rt5665_headset_detect()
1222 rt5665->jack_type = 0; in rt5665_headset_detect()
1225 dev_dbg(component->dev, "jack_type = %d\n", rt5665->jack_type); in rt5665_headset_detect()
1226 return rt5665->jack_type; in rt5665_headset_detect()
1234 &rt5665->jack_detect_work, msecs_to_jiffies(250)); in rt5665_irq()
1244 if (snd_soc_component_read(rt5665->component, RT5665_AJD1_CTRL) & 0x0010) { in rt5665_jd_check_handler()
1246 rt5665->jack_type = rt5665_headset_detect(rt5665->component, 0); in rt5665_jd_check_handler()
1248 snd_soc_jack_report(rt5665->hs_jack, rt5665->jack_type, in rt5665_jd_check_handler()
1253 schedule_delayed_work(&rt5665->jd_check_work, 500); in rt5665_jd_check_handler()
1262 switch (rt5665->pdata.jd_src) { in rt5665_set_jack_detect()
1264 regmap_update_bits(rt5665->regmap, RT5665_GPIO_CTRL_1, in rt5665_set_jack_detect()
1266 regmap_update_bits(rt5665->regmap, RT5665_RC_CLK_CTRL, in rt5665_set_jack_detect()
1268 regmap_update_bits(rt5665->regmap, RT5665_PWR_ANLG_2, in rt5665_set_jack_detect()
1270 regmap_update_bits(rt5665->regmap, RT5665_IRQ_CTRL_1, 0x8, 0x8); in rt5665_set_jack_detect()
1277 dev_warn(component->dev, "Wrong JD source\n"); in rt5665_set_jack_detect()
1281 rt5665->hs_jack = hs_jack; in rt5665_set_jack_detect()
1292 while (!rt5665->component) { in rt5665_jack_detect_handler()
1297 while (!snd_soc_card_is_instantiated(rt5665->component->card)) { in rt5665_jack_detect_handler()
1302 while (!rt5665->calibration_done) { in rt5665_jack_detect_handler()
1307 mutex_lock(&rt5665->calibrate_mutex); in rt5665_jack_detect_handler()
1309 val = snd_soc_component_read(rt5665->component, RT5665_AJD1_CTRL) & 0x0010; in rt5665_jack_detect_handler()
1312 if (rt5665->jack_type == 0) { in rt5665_jack_detect_handler()
1314 rt5665->jack_type = in rt5665_jack_detect_handler()
1315 rt5665_headset_detect(rt5665->component, 1); in rt5665_jack_detect_handler()
1318 rt5665->jack_type = SND_JACK_HEADSET; in rt5665_jack_detect_handler()
1319 btn_type = rt5665_button_detect(rt5665->component); in rt5665_jack_detect_handler()
1331 rt5665->jack_type |= SND_JACK_BTN_0; in rt5665_jack_detect_handler()
1336 rt5665->jack_type |= SND_JACK_BTN_1; in rt5665_jack_detect_handler()
1341 rt5665->jack_type |= SND_JACK_BTN_2; in rt5665_jack_detect_handler()
1346 rt5665->jack_type |= SND_JACK_BTN_3; in rt5665_jack_detect_handler()
1352 dev_err(rt5665->component->dev, in rt5665_jack_detect_handler()
1360 rt5665->jack_type = rt5665_headset_detect(rt5665->component, 0); in rt5665_jack_detect_handler()
1363 snd_soc_jack_report(rt5665->hs_jack, rt5665->jack_type, in rt5665_jack_detect_handler()
1368 if (rt5665->jack_type & (SND_JACK_BTN_0 | SND_JACK_BTN_1 | in rt5665_jack_detect_handler()
1370 schedule_delayed_work(&rt5665->jd_check_work, 0); in rt5665_jack_detect_handler()
1372 cancel_delayed_work_sync(&rt5665->jd_check_work); in rt5665_jack_detect_handler()
1374 mutex_unlock(&rt5665->calibrate_mutex); in rt5665_jack_detect_handler()
1429 /* ADC Digital Volume Control */
1430 SOC_DOUBLE("STO1 ADC Capture Switch", RT5665_STO1_ADC_DIG_VOL,
1432 SOC_DOUBLE_TLV("STO1 ADC Capture Volume", RT5665_STO1_ADC_DIG_VOL,
1434 SOC_DOUBLE("Mono ADC Capture Switch", RT5665_MONO_ADC_DIG_VOL,
1436 SOC_DOUBLE_TLV("Mono ADC Capture Volume", RT5665_MONO_ADC_DIG_VOL,
1438 SOC_DOUBLE("STO2 ADC Capture Switch", RT5665_STO2_ADC_DIG_VOL,
1440 SOC_DOUBLE_TLV("STO2 ADC Capture Volume", RT5665_STO2_ADC_DIG_VOL,
1443 /* ADC Boost Volume Control */
1444 SOC_DOUBLE_TLV("STO1 ADC Boost Gain Volume", RT5665_STO1_ADC_BOOST,
1448 SOC_DOUBLE_TLV("Mono ADC Boost Gain Volume", RT5665_MONO_ADC_BOOST,
1452 SOC_DOUBLE_TLV("STO2 ADC Boost Gain Volume", RT5665_STO2_ADC_BOOST,
1463 * set_dmic_clk - Set parameter of dmic.
1475 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm); in set_dmic_clk()
1479 pd = rl6231_get_pre_div(rt5665->regmap, in set_dmic_clk()
1481 idx = rl6231_calc_dmic_clk(rt5665->sysclk / pd); in set_dmic_clk()
1484 dev_err(component->dev, "Failed to set DMIC clock\n"); in set_dmic_clk()
1495 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm); in rt5665_charge_pump_event()
1519 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm); in is_sys_clk_from_pll()
1533 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm); in is_using_asrc()
1535 switch (w->shift) { in is_using_asrc()
1631 SOC_DAPM_SINGLE("Stereo ADC Switch", RT5665_AD_DA_MIXER,
1638 SOC_DAPM_SINGLE("Stereo ADC Switch", RT5665_AD_DA_MIXER,
1834 /*MX-17 [6:4], MX-17 [2:0]*/
1836 "IF1 DAC2", "IF2_1 DAC", "IF2_2 DAC", "IF3 DAC", "Mono ADC MIX"
1854 /*MX-1B [6:4], MX-1B [2:0]*/
1856 "IF1 DAC2", "IF2_1 DAC", "IF2_2 DAC", "IF3 DAC", "STO2 ADC MIX"
1874 /* MX-26 [13] [5] */
1876 "DD Mux", "ADC"
1893 /* STO1 ADC Source */
1894 /* MX-26 [11:10] [3:2] */
1914 /* MX-26 [12] [4] */
1934 /* MX-26 [8] */
1944 SOC_DAPM_ENUM("Stereo1 DMIC Mux", rt5665_sto1_dmic_enum);
1946 /* MX-26 [9] */
1958 /* MX-26 [1:0] */
1970 /* MONO ADC L2 Source */
1971 /* MX-27 [12] */
1981 SOC_DAPM_ENUM("Mono ADC L2 Source", rt5665_mono_adc_l2_enum);
1984 /* MONO ADC L1 Source */
1985 /* MX-27 [13] */
1987 "DD Mux", "ADC"
1995 SOC_DAPM_ENUM("Mono ADC L1 Source", rt5665_mono_adc_l1_enum);
1997 /* MX-27 [9][1]*/
2016 /* MONO ADC L Source, MONO ADC R Source*/
2017 /* MX-27 [11:10], MX-27 [3:2] */
2027 SOC_DAPM_ENUM("Mono ADC L Source", rt5665_mono_adc_l_enum);
2034 SOC_DAPM_ENUM("Mono ADC R Source", rt5665_mono_adcr_enum);
2037 /* MX-27 [8] */
2049 /* MONO ADC R2 Source */
2050 /* MX-27 [4] */
2060 SOC_DAPM_ENUM("Mono ADC R2 Source", rt5665_mono_adc_r2_enum);
2062 /* MONO ADC R1 Source */
2063 /* MX-27 [5] */
2065 "DD Mux", "ADC"
2073 SOC_DAPM_ENUM("Mono ADC R1 Source", rt5665_mono_adc_r1_enum);
2076 /* MX-27 [0] */
2090 /* MX-28 [13] [5] */
2092 "DD Mux", "ADC"
2109 /* STO2 ADC Source */
2110 /* MX-28 [11:10] [3:2] */
2130 /* MX-28 [12] [4] */
2150 /* MX-28 [8] */
2162 /* MX-28 [9] */
2174 /* MX-28 [1] */
2187 /* MX-29 [11:10], MX-29 [9:8]*/
2207 /* MX-2D [13:12], MX-2D [9:8]*/
2227 /* MX-2D [5:4], MX-2D [1:0]*/
2247 /* MX-2E [5:4], MX-2E [0]*/
2266 /* Interface2 ADC Data Input*/
2267 /* MX-2F [14:12] */
2269 "STO1 ADC", "STO2 ADC", "MONO ADC", "IF1 DAC1",
2278 SOC_DAPM_ENUM("IF2_1 ADC IN Source", rt5665_if2_1_adc_in_enum);
2280 /* MX-2F [6:4] */
2282 "STO1 ADC", "STO2 ADC", "MONO ADC", "IF1 DAC1",
2291 SOC_DAPM_ENUM("IF2_1 ADC IN Source", rt5665_if2_2_adc_in_enum);
2293 /* Interface3 ADC Data Input*/
2294 /* MX-30 [6:4] */
2296 "STO1 ADC", "STO2 ADC", "MONO ADC", "IF1 DAC1",
2305 SOC_DAPM_ENUM("IF3 ADC IN Source", rt5665_if3_adc_in_enum);
2308 /* MX-31 [11:10] [9:8] */
2329 /* MX-7a[10] */
2331 "STO1 ADC", "IF2_1 DAC",
2341 /* MX-7a[9] */
2343 "STO2 ADC", "IF2_2 DAC",
2353 /* MX-7a[8] */
2355 "MONO ADC", "IF3 DAC",
2365 /* MX-7b[10] */
2367 "STO1 ADC", "IF1 DAC",
2377 /* MX-7b[9] */
2379 "STO2 ADC", "IF2_1 DAC",
2389 /* MX-7b[8] */
2391 "MONO ADC", "IF2_2 DAC",
2401 /* MX-7b[7] */
2413 /* MX-7a[4:0] MX-7b[4:0] */
2426 SOC_DAPM_ENUM("TDM1 ADC Mux", rt5665_tdm1_adc_data_enum);
2470 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm); in rt5665_mono_event()
2502 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm); in rt5665_hp_event()
2528 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm); in rt5665_lout_event()
2568 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm); in rt5665_set_verf()
2572 switch (w->shift) { in rt5665_set_verf()
2595 switch (w->shift) { in rt5665_set_verf()
2626 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm); in rt5665_i2s_pin_event()
2629 switch (w->shift) { in rt5665_i2s_pin_event()
2706 SND_SOC_DAPM_SUPPLY_S("ADC STO1 ASRC", 1, RT5665_ASRC_1,
2708 SND_SOC_DAPM_SUPPLY_S("ADC STO2 ASRC", 1, RT5665_ASRC_1,
2710 SND_SOC_DAPM_SUPPLY_S("ADC Mono L ASRC", 1, RT5665_ASRC_1,
2712 SND_SOC_DAPM_SUPPLY_S("ADC Mono R ASRC", 1, RT5665_ASRC_1,
2830 /* ADC Mux */
2831 SND_SOC_DAPM_MUX("Stereo1 DMIC L Mux", SND_SOC_NOPM, 0, 0,
2833 SND_SOC_DAPM_MUX("Stereo1 DMIC R Mux", SND_SOC_NOPM, 0, 0,
2835 SND_SOC_DAPM_MUX("Stereo1 ADC L1 Mux", SND_SOC_NOPM, 0, 0,
2837 SND_SOC_DAPM_MUX("Stereo1 ADC R1 Mux", SND_SOC_NOPM, 0, 0,
2839 SND_SOC_DAPM_MUX("Stereo1 ADC L2 Mux", SND_SOC_NOPM, 0, 0,
2841 SND_SOC_DAPM_MUX("Stereo1 ADC R2 Mux", SND_SOC_NOPM, 0, 0,
2843 SND_SOC_DAPM_MUX("Stereo1 ADC L Mux", SND_SOC_NOPM, 0, 0,
2845 SND_SOC_DAPM_MUX("Stereo1 ADC R Mux", SND_SOC_NOPM, 0, 0,
2847 SND_SOC_DAPM_MUX("Stereo1 DD L Mux", SND_SOC_NOPM, 0, 0,
2849 SND_SOC_DAPM_MUX("Stereo1 DD R Mux", SND_SOC_NOPM, 0, 0,
2851 SND_SOC_DAPM_MUX("Mono ADC L2 Mux", SND_SOC_NOPM, 0, 0,
2853 SND_SOC_DAPM_MUX("Mono ADC R2 Mux", SND_SOC_NOPM, 0, 0,
2855 SND_SOC_DAPM_MUX("Mono ADC L1 Mux", SND_SOC_NOPM, 0, 0,
2857 SND_SOC_DAPM_MUX("Mono ADC R1 Mux", SND_SOC_NOPM, 0, 0,
2859 SND_SOC_DAPM_MUX("Mono DMIC L Mux", SND_SOC_NOPM, 0, 0,
2861 SND_SOC_DAPM_MUX("Mono DMIC R Mux", SND_SOC_NOPM, 0, 0,
2863 SND_SOC_DAPM_MUX("Mono ADC L Mux", SND_SOC_NOPM, 0, 0,
2865 SND_SOC_DAPM_MUX("Mono ADC R Mux", SND_SOC_NOPM, 0, 0,
2867 SND_SOC_DAPM_MUX("Mono DD L Mux", SND_SOC_NOPM, 0, 0,
2869 SND_SOC_DAPM_MUX("Mono DD R Mux", SND_SOC_NOPM, 0, 0,
2871 SND_SOC_DAPM_MUX("Stereo2 DMIC L Mux", SND_SOC_NOPM, 0, 0,
2873 SND_SOC_DAPM_MUX("Stereo2 DMIC R Mux", SND_SOC_NOPM, 0, 0,
2875 SND_SOC_DAPM_MUX("Stereo2 ADC L1 Mux", SND_SOC_NOPM, 0, 0,
2877 SND_SOC_DAPM_MUX("Stereo2 ADC R1 Mux", SND_SOC_NOPM, 0, 0,
2879 SND_SOC_DAPM_MUX("Stereo2 ADC L2 Mux", SND_SOC_NOPM, 0, 0,
2881 SND_SOC_DAPM_MUX("Stereo2 ADC R2 Mux", SND_SOC_NOPM, 0, 0,
2883 SND_SOC_DAPM_MUX("Stereo2 ADC L Mux", SND_SOC_NOPM, 0, 0,
2885 SND_SOC_DAPM_MUX("Stereo2 ADC R Mux", SND_SOC_NOPM, 0, 0,
2887 SND_SOC_DAPM_MUX("Stereo2 DD L Mux", SND_SOC_NOPM, 0, 0,
2889 SND_SOC_DAPM_MUX("Stereo2 DD R Mux", SND_SOC_NOPM, 0, 0,
2891 /* ADC Mixer */
2892 SND_SOC_DAPM_SUPPLY("ADC Stereo1 Filter", RT5665_PWR_DIG_2,
2894 SND_SOC_DAPM_SUPPLY("ADC Stereo2 Filter", RT5665_PWR_DIG_2,
2896 SND_SOC_DAPM_MIXER("Stereo1 ADC MIXL", RT5665_STO1_ADC_DIG_VOL,
2899 SND_SOC_DAPM_MIXER("Stereo1 ADC MIXR", RT5665_STO1_ADC_DIG_VOL,
2902 SND_SOC_DAPM_MIXER("Stereo2 ADC MIXL", RT5665_STO2_ADC_DIG_VOL,
2905 SND_SOC_DAPM_MIXER("Stereo2 ADC MIXR", RT5665_STO2_ADC_DIG_VOL,
2908 SND_SOC_DAPM_SUPPLY("ADC Mono Left Filter", RT5665_PWR_DIG_2,
2910 SND_SOC_DAPM_MIXER("Mono ADC MIXL", RT5665_MONO_ADC_DIG_VOL,
2913 SND_SOC_DAPM_SUPPLY("ADC Mono Right Filter", RT5665_PWR_DIG_2,
2915 SND_SOC_DAPM_MIXER("Mono ADC MIXR", RT5665_MONO_ADC_DIG_VOL,
2919 /* ADC PGA */
2920 SND_SOC_DAPM_PGA("Stereo1 ADC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
2921 SND_SOC_DAPM_PGA("Stereo2 ADC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
2922 SND_SOC_DAPM_PGA("Mono ADC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
2954 SND_SOC_DAPM_PGA("IF2_1 ADC", SND_SOC_NOPM, 0, 0, NULL, 0),
2955 SND_SOC_DAPM_PGA("IF2_2 ADC", SND_SOC_NOPM, 0, 0, NULL, 0),
2960 SND_SOC_DAPM_PGA("IF3 ADC", SND_SOC_NOPM, 0, 0, NULL, 0),
2963 SND_SOC_DAPM_MUX("IF1_1_ADC1 Mux", SND_SOC_NOPM, 0, 0,
2965 SND_SOC_DAPM_MUX("IF1_1_ADC2 Mux", SND_SOC_NOPM, 0, 0,
2967 SND_SOC_DAPM_MUX("IF1_1_ADC3 Mux", SND_SOC_NOPM, 0, 0,
2970 SND_SOC_DAPM_MUX("IF1_2_ADC1 Mux", SND_SOC_NOPM, 0, 0,
2972 SND_SOC_DAPM_MUX("IF1_2_ADC2 Mux", SND_SOC_NOPM, 0, 0,
2974 SND_SOC_DAPM_MUX("IF1_2_ADC3 Mux", SND_SOC_NOPM, 0, 0,
2976 SND_SOC_DAPM_MUX("IF1_2_ADC4 Mux", SND_SOC_NOPM, 0, 0,
2978 SND_SOC_DAPM_MUX("TDM1 slot 01 Data Mux", SND_SOC_NOPM, 0, 0,
2980 SND_SOC_DAPM_MUX("TDM1 slot 23 Data Mux", SND_SOC_NOPM, 0, 0,
2982 SND_SOC_DAPM_MUX("TDM1 slot 45 Data Mux", SND_SOC_NOPM, 0, 0,
2984 SND_SOC_DAPM_MUX("TDM1 slot 67 Data Mux", SND_SOC_NOPM, 0, 0,
2986 SND_SOC_DAPM_MUX("TDM2 slot 01 Data Mux", SND_SOC_NOPM, 0, 0,
2988 SND_SOC_DAPM_MUX("TDM2 slot 23 Data Mux", SND_SOC_NOPM, 0, 0,
2990 SND_SOC_DAPM_MUX("TDM2 slot 45 Data Mux", SND_SOC_NOPM, 0, 0,
2992 SND_SOC_DAPM_MUX("TDM2 slot 67 Data Mux", SND_SOC_NOPM, 0, 0,
2994 SND_SOC_DAPM_MUX("IF2_1 ADC Mux", SND_SOC_NOPM, 0, 0,
2996 SND_SOC_DAPM_MUX("IF2_2 ADC Mux", SND_SOC_NOPM, 0, 0,
2998 SND_SOC_DAPM_MUX("IF3 ADC Mux", SND_SOC_NOPM, 0, 0,
3000 SND_SOC_DAPM_MUX("IF1_1 0 ADC Swap Mux", SND_SOC_NOPM, 0, 0,
3002 SND_SOC_DAPM_MUX("IF1_1 1 ADC Swap Mux", SND_SOC_NOPM, 0, 0,
3004 SND_SOC_DAPM_MUX("IF1_1 2 ADC Swap Mux", SND_SOC_NOPM, 0, 0,
3006 SND_SOC_DAPM_MUX("IF1_1 3 ADC Swap Mux", SND_SOC_NOPM, 0, 0,
3008 SND_SOC_DAPM_MUX("IF1_1 4 ADC Swap Mux", SND_SOC_NOPM, 0, 0,
3010 SND_SOC_DAPM_MUX("IF1_1 5 ADC Swap Mux", SND_SOC_NOPM, 0, 0,
3012 SND_SOC_DAPM_MUX("IF1_1 6 ADC Swap Mux", SND_SOC_NOPM, 0, 0,
3014 SND_SOC_DAPM_MUX("IF1_1 7 ADC Swap Mux", SND_SOC_NOPM, 0, 0,
3016 SND_SOC_DAPM_MUX("IF1_2 0 ADC Swap Mux", SND_SOC_NOPM, 0, 0,
3018 SND_SOC_DAPM_MUX("IF1_2 1 ADC Swap Mux", SND_SOC_NOPM, 0, 0,
3020 SND_SOC_DAPM_MUX("IF1_2 2 ADC Swap Mux", SND_SOC_NOPM, 0, 0,
3022 SND_SOC_DAPM_MUX("IF1_2 3 ADC Swap Mux", SND_SOC_NOPM, 0, 0,
3024 SND_SOC_DAPM_MUX("IF1_2 4 ADC Swap Mux", SND_SOC_NOPM, 0, 0,
3026 SND_SOC_DAPM_MUX("IF1_2 5 ADC Swap Mux", SND_SOC_NOPM, 0, 0,
3028 SND_SOC_DAPM_MUX("IF1_2 6 ADC Swap Mux", SND_SOC_NOPM, 0, 0,
3030 SND_SOC_DAPM_MUX("IF1_2 7 ADC Swap Mux", SND_SOC_NOPM, 0, 0,
3032 SND_SOC_DAPM_MUX("IF2_1 DAC Swap Mux", SND_SOC_NOPM, 0, 0,
3034 SND_SOC_DAPM_MUX("IF2_1 ADC Swap Mux", SND_SOC_NOPM, 0, 0,
3036 SND_SOC_DAPM_MUX("IF2_2 DAC Swap Mux", SND_SOC_NOPM, 0, 0,
3038 SND_SOC_DAPM_MUX("IF2_2 ADC Swap Mux", SND_SOC_NOPM, 0, 0,
3040 SND_SOC_DAPM_MUX("IF3 DAC Swap Mux", SND_SOC_NOPM, 0, 0,
3042 SND_SOC_DAPM_MUX("IF3 ADC Swap Mux", SND_SOC_NOPM, 0, 0,
3100 /* DAC channel Mux */
3101 SND_SOC_DAPM_MUX("DAC L1 Mux", SND_SOC_NOPM, 0, 0, &rt5665_dac_l1_mux),
3102 SND_SOC_DAPM_MUX("DAC R1 Mux", SND_SOC_NOPM, 0, 0, &rt5665_dac_r1_mux),
3103 SND_SOC_DAPM_MUX("DAC L2 Mux", SND_SOC_NOPM, 0, 0, &rt5665_dac_l2_mux),
3104 SND_SOC_DAPM_MUX("DAC R2 Mux", SND_SOC_NOPM, 0, 0, &rt5665_dac_r2_mux),
3105 SND_SOC_DAPM_MUX("DAC L3 Mux", SND_SOC_NOPM, 0, 0, &rt5665_dac_l3_mux),
3106 SND_SOC_DAPM_MUX("DAC R3 Mux", SND_SOC_NOPM, 0, 0, &rt5665_dac_r3_mux),
3213 SND_SOC_DAPM_MUX("PDM L Mux", SND_SOC_NOPM,
3215 SND_SOC_DAPM_MUX("PDM R Mux", SND_SOC_NOPM,
3242 {"ADC Stereo1 Filter", NULL, "PLL", is_sys_clk_from_pll},
3243 {"ADC Stereo2 Filter", NULL, "PLL", is_sys_clk_from_pll},
3244 {"ADC Mono Left Filter", NULL, "PLL", is_sys_clk_from_pll},
3245 {"ADC Mono Right Filter", NULL, "PLL", is_sys_clk_from_pll},
3252 {"ADC Stereo1 Filter", NULL, "ADC STO1 ASRC", is_using_asrc},
3253 {"ADC Stereo2 Filter", NULL, "ADC STO2 ASRC", is_using_asrc},
3254 {"ADC Mono Left Filter", NULL, "ADC Mono L ASRC", is_using_asrc},
3255 {"ADC Mono Right Filter", NULL, "ADC Mono R ASRC", is_using_asrc},
3273 {"Stereo1 DMIC L Mux", NULL, "DMIC STO1 ASRC"},
3274 {"Stereo1 DMIC R Mux", NULL, "DMIC STO1 ASRC"},
3275 {"Stereo2 DMIC L Mux", NULL, "DMIC STO2 ASRC"},
3276 {"Stereo2 DMIC R Mux", NULL, "DMIC STO2 ASRC"},
3277 {"Mono DMIC L Mux", NULL, "DMIC MONO L ASRC"},
3278 {"Mono DMIC R Mux", NULL, "DMIC MONO R ASRC"},
3383 {"Stereo1 DMIC L Mux", "DMIC1", "DMIC L1"},
3384 {"Stereo1 DMIC L Mux", "DMIC2", "DMIC L2"},
3386 {"Stereo1 DMIC R Mux", "DMIC1", "DMIC R1"},
3387 {"Stereo1 DMIC R Mux", "DMIC2", "DMIC R2"},
3389 {"Mono DMIC L Mux", "DMIC1 L", "DMIC L1"},
3390 {"Mono DMIC L Mux", "DMIC2 L", "DMIC L2"},
3392 {"Mono DMIC R Mux", "DMIC1 R", "DMIC R1"},
3393 {"Mono DMIC R Mux", "DMIC2 R", "DMIC R2"},
3395 {"Stereo2 DMIC L Mux", "DMIC1", "DMIC L1"},
3396 {"Stereo2 DMIC L Mux", "DMIC2", "DMIC L2"},
3398 {"Stereo2 DMIC R Mux", "DMIC1", "DMIC R1"},
3399 {"Stereo2 DMIC R Mux", "DMIC2", "DMIC R2"},
3401 {"Stereo1 ADC L Mux", "ADC1 L", "ADC1 L"},
3402 {"Stereo1 ADC L Mux", "ADC1 R", "ADC1 R"},
3403 {"Stereo1 ADC L Mux", "ADC2 L", "ADC2 L"},
3404 {"Stereo1 ADC L Mux", "ADC2 R", "ADC2 R"},
3405 {"Stereo1 ADC R Mux", "ADC1 L", "ADC1 L"},
3406 {"Stereo1 ADC R Mux", "ADC1 R", "ADC1 R"},
3407 {"Stereo1 ADC R Mux", "ADC2 L", "ADC2 L"},
3408 {"Stereo1 ADC R Mux", "ADC2 R", "ADC2 R"},
3410 {"Stereo1 DD L Mux", "STO2 DAC", "Stereo2 DAC MIXL"},
3411 {"Stereo1 DD L Mux", "MONO DAC", "Mono DAC MIXL"},
3413 {"Stereo1 DD R Mux", "STO2 DAC", "Stereo2 DAC MIXR"},
3414 {"Stereo1 DD R Mux", "MONO DAC", "Mono DAC MIXR"},
3416 {"Stereo1 ADC L1 Mux", "ADC", "Stereo1 ADC L Mux"},
3417 {"Stereo1 ADC L1 Mux", "DD Mux", "Stereo1 DD L Mux"},
3418 {"Stereo1 ADC L2 Mux", "DMIC", "Stereo1 DMIC L Mux"},
3419 {"Stereo1 ADC L2 Mux", "DAC MIX", "DAC MIXL"},
3421 {"Stereo1 ADC R1 Mux", "ADC", "Stereo1 ADC R Mux"},
3422 {"Stereo1 ADC R1 Mux", "DD Mux", "Stereo1 DD R Mux"},
3423 {"Stereo1 ADC R2 Mux", "DMIC", "Stereo1 DMIC R Mux"},
3424 {"Stereo1 ADC R2 Mux", "DAC MIX", "DAC MIXR"},
3426 {"Mono ADC L Mux", "ADC1 L", "ADC1 L"},
3427 {"Mono ADC L Mux", "ADC1 R", "ADC1 R"},
3428 {"Mono ADC L Mux", "ADC2 L", "ADC2 L"},
3429 {"Mono ADC L Mux", "ADC2 R", "ADC2 R"},
3431 {"Mono ADC R Mux", "ADC1 L", "ADC1 L"},
3432 {"Mono ADC R Mux", "ADC1 R", "ADC1 R"},
3433 {"Mono ADC R Mux", "ADC2 L", "ADC2 L"},
3434 {"Mono ADC R Mux", "ADC2 R", "ADC2 R"},
3436 {"Mono DD L Mux", "STO2 DAC", "Stereo2 DAC MIXL"},
3437 {"Mono DD L Mux", "MONO DAC", "Mono DAC MIXL"},
3439 {"Mono DD R Mux", "STO2 DAC", "Stereo2 DAC MIXR"},
3440 {"Mono DD R Mux", "MONO DAC", "Mono DAC MIXR"},
3442 {"Mono ADC L2 Mux", "DMIC", "Mono DMIC L Mux"},
3443 {"Mono ADC L2 Mux", "DAC MIXL", "DAC MIXL"},
3444 {"Mono ADC L1 Mux", "DD Mux", "Mono DD L Mux"},
3445 {"Mono ADC L1 Mux", "ADC", "Mono ADC L Mux"},
3447 {"Mono ADC R1 Mux", "DD Mux", "Mono DD R Mux"},
3448 {"Mono ADC R1 Mux", "ADC", "Mono ADC R Mux"},
3449 {"Mono ADC R2 Mux", "DMIC", "Mono DMIC R Mux"},
3450 {"Mono ADC R2 Mux", "DAC MIXR", "DAC MIXR"},
3452 {"Stereo2 ADC L Mux", "ADC1 L", "ADC1 L"},
3453 {"Stereo2 ADC L Mux", "ADC2 L", "ADC2 L"},
3454 {"Stereo2 ADC L Mux", "ADC1 R", "ADC1 R"},
3455 {"Stereo2 ADC R Mux", "ADC1 L", "ADC1 L"},
3456 {"Stereo2 ADC R Mux", "ADC2 L", "ADC2 L"},
3457 {"Stereo2 ADC R Mux", "ADC1 R", "ADC1 R"},
3459 {"Stereo2 DD L Mux", "STO2 DAC", "Stereo2 DAC MIXL"},
3460 {"Stereo2 DD L Mux", "MONO DAC", "Mono DAC MIXL"},
3462 {"Stereo2 DD R Mux", "STO2 DAC", "Stereo2 DAC MIXR"},
3463 {"Stereo2 DD R Mux", "MONO DAC", "Mono DAC MIXR"},
3465 {"Stereo2 ADC L1 Mux", "ADC", "Stereo2 ADC L Mux"},
3466 {"Stereo2 ADC L1 Mux", "DD Mux", "Stereo2 DD L Mux"},
3467 {"Stereo2 ADC L2 Mux", "DMIC", "Stereo2 DMIC L Mux"},
3468 {"Stereo2 ADC L2 Mux", "DAC MIX", "DAC MIXL"},
3470 {"Stereo2 ADC R1 Mux", "ADC", "Stereo2 ADC R Mux"},
3471 {"Stereo2 ADC R1 Mux", "DD Mux", "Stereo2 DD R Mux"},
3472 {"Stereo2 ADC R2 Mux", "DMIC", "Stereo2 DMIC R Mux"},
3473 {"Stereo2 ADC R2 Mux", "DAC MIX", "DAC MIXR"},
3475 {"Stereo1 ADC MIXL", "ADC1 Switch", "Stereo1 ADC L1 Mux"},
3476 {"Stereo1 ADC MIXL", "ADC2 Switch", "Stereo1 ADC L2 Mux"},
3477 {"Stereo1 ADC MIXL", NULL, "ADC Stereo1 Filter"},
3479 {"Stereo1 ADC MIXR", "ADC1 Switch", "Stereo1 ADC R1 Mux"},
3480 {"Stereo1 ADC MIXR", "ADC2 Switch", "Stereo1 ADC R2 Mux"},
3481 {"Stereo1 ADC MIXR", NULL, "ADC Stereo1 Filter"},
3483 {"Mono ADC MIXL", "ADC1 Switch", "Mono ADC L1 Mux"},
3484 {"Mono ADC MIXL", "ADC2 Switch", "Mono ADC L2 Mux"},
3485 {"Mono ADC MIXL", NULL, "ADC Mono Left Filter"},
3487 {"Mono ADC MIXR", "ADC1 Switch", "Mono ADC R1 Mux"},
3488 {"Mono ADC MIXR", "ADC2 Switch", "Mono ADC R2 Mux"},
3489 {"Mono ADC MIXR", NULL, "ADC Mono Right Filter"},
3491 {"Stereo2 ADC MIXL", "ADC1 Switch", "Stereo2 ADC L1 Mux"},
3492 {"Stereo2 ADC MIXL", "ADC2 Switch", "Stereo2 ADC L2 Mux"},
3493 {"Stereo2 ADC MIXL", NULL, "ADC Stereo2 Filter"},
3495 {"Stereo2 ADC MIXR", "ADC1 Switch", "Stereo2 ADC R1 Mux"},
3496 {"Stereo2 ADC MIXR", "ADC2 Switch", "Stereo2 ADC R2 Mux"},
3497 {"Stereo2 ADC MIXR", NULL, "ADC Stereo2 Filter"},
3499 {"Stereo1 ADC MIX", NULL, "Stereo1 ADC MIXL"},
3500 {"Stereo1 ADC MIX", NULL, "Stereo1 ADC MIXR"},
3501 {"Stereo2 ADC MIX", NULL, "Stereo2 ADC MIXL"},
3502 {"Stereo2 ADC MIX", NULL, "Stereo2 ADC MIXR"},
3503 {"Mono ADC MIX", NULL, "Mono ADC MIXL"},
3504 {"Mono ADC MIX", NULL, "Mono ADC MIXR"},
3506 {"IF1_1_ADC1 Mux", "STO1 ADC", "Stereo1 ADC MIX"},
3507 {"IF1_1_ADC1 Mux", "IF2_1 DAC", "IF2_1 DAC"},
3508 {"IF1_1_ADC2 Mux", "STO2 ADC", "Stereo2 ADC MIX"},
3509 {"IF1_1_ADC2 Mux", "IF2_2 DAC", "IF2_2 DAC"},
3510 {"IF1_1_ADC3 Mux", "MONO ADC", "Mono ADC MIX"},
3511 {"IF1_1_ADC3 Mux", "IF3 DAC", "IF3 DAC"},
3514 {"IF1_2_ADC1 Mux", "STO1 ADC", "Stereo1 ADC MIX"},
3515 {"IF1_2_ADC1 Mux", "IF1 DAC", "IF1 DAC1"},
3516 {"IF1_2_ADC2 Mux", "STO2 ADC", "Stereo2 ADC MIX"},
3517 {"IF1_2_ADC2 Mux", "IF2_1 DAC", "IF2_1 DAC"},
3518 {"IF1_2_ADC3 Mux", "MONO ADC", "Mono ADC MIX"},
3519 {"IF1_2_ADC3 Mux", "IF2_2 DAC", "IF2_2 DAC"},
3520 {"IF1_2_ADC4 Mux", "DAC1", "DAC1 MIX"},
3521 {"IF1_2_ADC4 Mux", "IF3 DAC", "IF3 DAC"},
3523 {"TDM1 slot 01 Data Mux", "1234", "IF1_1_ADC1 Mux"},
3524 {"TDM1 slot 01 Data Mux", "1243", "IF1_1_ADC1 Mux"},
3525 {"TDM1 slot 01 Data Mux", "1324", "IF1_1_ADC1 Mux"},
3526 {"TDM1 slot 01 Data Mux", "1342", "IF1_1_ADC1 Mux"},
3527 {"TDM1 slot 01 Data Mux", "1432", "IF1_1_ADC1 Mux"},
3528 {"TDM1 slot 01 Data Mux", "1423", "IF1_1_ADC1 Mux"},
3529 {"TDM1 slot 01 Data Mux", "2134", "IF1_1_ADC2 Mux"},
3530 {"TDM1 slot 01 Data Mux", "2143", "IF1_1_ADC2 Mux"},
3531 {"TDM1 slot 01 Data Mux", "2314", "IF1_1_ADC2 Mux"},
3532 {"TDM1 slot 01 Data Mux", "2341", "IF1_1_ADC2 Mux"},
3533 {"TDM1 slot 01 Data Mux", "2431", "IF1_1_ADC2 Mux"},
3534 {"TDM1 slot 01 Data Mux", "2413", "IF1_1_ADC2 Mux"},
3535 {"TDM1 slot 01 Data Mux", "3124", "IF1_1_ADC3 Mux"},
3536 {"TDM1 slot 01 Data Mux", "3142", "IF1_1_ADC3 Mux"},
3537 {"TDM1 slot 01 Data Mux", "3214", "IF1_1_ADC3 Mux"},
3538 {"TDM1 slot 01 Data Mux", "3241", "IF1_1_ADC3 Mux"},
3539 {"TDM1 slot 01 Data Mux", "3412", "IF1_1_ADC3 Mux"},
3540 {"TDM1 slot 01 Data Mux", "3421", "IF1_1_ADC3 Mux"},
3541 {"TDM1 slot 01 Data Mux", "4123", "IF1_1_ADC4"},
3542 {"TDM1 slot 01 Data Mux", "4132", "IF1_1_ADC4"},
3543 {"TDM1 slot 01 Data Mux", "4213", "IF1_1_ADC4"},
3544 {"TDM1 slot 01 Data Mux", "4231", "IF1_1_ADC4"},
3545 {"TDM1 slot 01 Data Mux", "4312", "IF1_1_ADC4"},
3546 {"TDM1 slot 01 Data Mux", "4321", "IF1_1_ADC4"},
3547 {"TDM1 slot 01 Data Mux", NULL, "I2S1_1"},
3549 {"TDM1 slot 23 Data Mux", "1234", "IF1_1_ADC2 Mux"},
3550 {"TDM1 slot 23 Data Mux", "1243", "IF1_1_ADC2 Mux"},
3551 {"TDM1 slot 23 Data Mux", "1324", "IF1_1_ADC3 Mux"},
3552 {"TDM1 slot 23 Data Mux", "1342", "IF1_1_ADC3 Mux"},
3553 {"TDM1 slot 23 Data Mux", "1432", "IF1_1_ADC4"},
3554 {"TDM1 slot 23 Data Mux", "1423", "IF1_1_ADC4"},
3555 {"TDM1 slot 23 Data Mux", "2134", "IF1_1_ADC1 Mux"},
3556 {"TDM1 slot 23 Data Mux", "2143", "IF1_1_ADC1 Mux"},
3557 {"TDM1 slot 23 Data Mux", "2314", "IF1_1_ADC3 Mux"},
3558 {"TDM1 slot 23 Data Mux", "2341", "IF1_1_ADC3 Mux"},
3559 {"TDM1 slot 23 Data Mux", "2431", "IF1_1_ADC4"},
3560 {"TDM1 slot 23 Data Mux", "2413", "IF1_1_ADC4"},
3561 {"TDM1 slot 23 Data Mux", "3124", "IF1_1_ADC1 Mux"},
3562 {"TDM1 slot 23 Data Mux", "3142", "IF1_1_ADC1 Mux"},
3563 {"TDM1 slot 23 Data Mux", "3214", "IF1_1_ADC2 Mux"},
3564 {"TDM1 slot 23 Data Mux", "3241", "IF1_1_ADC2 Mux"},
3565 {"TDM1 slot 23 Data Mux", "3412", "IF1_1_ADC4"},
3566 {"TDM1 slot 23 Data Mux", "3421", "IF1_1_ADC4"},
3567 {"TDM1 slot 23 Data Mux", "4123", "IF1_1_ADC1 Mux"},
3568 {"TDM1 slot 23 Data Mux", "4132", "IF1_1_ADC1 Mux"},
3569 {"TDM1 slot 23 Data Mux", "4213", "IF1_1_ADC2 Mux"},
3570 {"TDM1 slot 23 Data Mux", "4231", "IF1_1_ADC2 Mux"},
3571 {"TDM1 slot 23 Data Mux", "4312", "IF1_1_ADC3 Mux"},
3572 {"TDM1 slot 23 Data Mux", "4321", "IF1_1_ADC3 Mux"},
3573 {"TDM1 slot 23 Data Mux", NULL, "I2S1_1"},
3575 {"TDM1 slot 45 Data Mux", "1234", "IF1_1_ADC3 Mux"},
3576 {"TDM1 slot 45 Data Mux", "1243", "IF1_1_ADC4"},
3577 {"TDM1 slot 45 Data Mux", "1324", "IF1_1_ADC2 Mux"},
3578 {"TDM1 slot 45 Data Mux", "1342", "IF1_1_ADC4"},
3579 {"TDM1 slot 45 Data Mux", "1432", "IF1_1_ADC3 Mux"},
3580 {"TDM1 slot 45 Data Mux", "1423", "IF1_1_ADC2 Mux"},
3581 {"TDM1 slot 45 Data Mux", "2134", "IF1_1_ADC3 Mux"},
3582 {"TDM1 slot 45 Data Mux", "2143", "IF1_1_ADC4"},
3583 {"TDM1 slot 45 Data Mux", "2314", "IF1_1_ADC1 Mux"},
3584 {"TDM1 slot 45 Data Mux", "2341", "IF1_1_ADC4"},
3585 {"TDM1 slot 45 Data Mux", "2431", "IF1_1_ADC3 Mux"},
3586 {"TDM1 slot 45 Data Mux", "2413", "IF1_1_ADC1 Mux"},
3587 {"TDM1 slot 45 Data Mux", "3124", "IF1_1_ADC2 Mux"},
3588 {"TDM1 slot 45 Data Mux", "3142", "IF1_1_ADC4"},
3589 {"TDM1 slot 45 Data Mux", "3214", "IF1_1_ADC1 Mux"},
3590 {"TDM1 slot 45 Data Mux", "3241", "IF1_1_ADC4"},
3591 {"TDM1 slot 45 Data Mux", "3412", "IF1_1_ADC1 Mux"},
3592 {"TDM1 slot 45 Data Mux", "3421", "IF1_1_ADC2 Mux"},
3593 {"TDM1 slot 45 Data Mux", "4123", "IF1_1_ADC2 Mux"},
3594 {"TDM1 slot 45 Data Mux", "4132", "IF1_1_ADC3 Mux"},
3595 {"TDM1 slot 45 Data Mux", "4213", "IF1_1_ADC1 Mux"},
3596 {"TDM1 slot 45 Data Mux", "4231", "IF1_1_ADC3 Mux"},
3597 {"TDM1 slot 45 Data Mux", "4312", "IF1_1_ADC1 Mux"},
3598 {"TDM1 slot 45 Data Mux", "4321", "IF1_1_ADC2 Mux"},
3599 {"TDM1 slot 45 Data Mux", NULL, "I2S1_1"},
3601 {"TDM1 slot 67 Data Mux", "1234", "IF1_1_ADC4"},
3602 {"TDM1 slot 67 Data Mux", "1243", "IF1_1_ADC3 Mux"},
3603 {"TDM1 slot 67 Data Mux", "1324", "IF1_1_ADC4"},
3604 {"TDM1 slot 67 Data Mux", "1342", "IF1_1_ADC2 Mux"},
3605 {"TDM1 slot 67 Data Mux", "1432", "IF1_1_ADC2 Mux"},
3606 {"TDM1 slot 67 Data Mux", "1423", "IF1_1_ADC3 Mux"},
3607 {"TDM1 slot 67 Data Mux", "2134", "IF1_1_ADC4"},
3608 {"TDM1 slot 67 Data Mux", "2143", "IF1_1_ADC3 Mux"},
3609 {"TDM1 slot 67 Data Mux", "2314", "IF1_1_ADC4"},
3610 {"TDM1 slot 67 Data Mux", "2341", "IF1_1_ADC1 Mux"},
3611 {"TDM1 slot 67 Data Mux", "2431", "IF1_1_ADC1 Mux"},
3612 {"TDM1 slot 67 Data Mux", "2413", "IF1_1_ADC3 Mux"},
3613 {"TDM1 slot 67 Data Mux", "3124", "IF1_1_ADC4"},
3614 {"TDM1 slot 67 Data Mux", "3142", "IF1_1_ADC2 Mux"},
3615 {"TDM1 slot 67 Data Mux", "3214", "IF1_1_ADC4"},
3616 {"TDM1 slot 67 Data Mux", "3241", "IF1_1_ADC1 Mux"},
3617 {"TDM1 slot 67 Data Mux", "3412", "IF1_1_ADC2 Mux"},
3618 {"TDM1 slot 67 Data Mux", "3421", "IF1_1_ADC1 Mux"},
3619 {"TDM1 slot 67 Data Mux", "4123", "IF1_1_ADC3 Mux"},
3620 {"TDM1 slot 67 Data Mux", "4132", "IF1_1_ADC2 Mux"},
3621 {"TDM1 slot 67 Data Mux", "4213", "IF1_1_ADC3 Mux"},
3622 {"TDM1 slot 67 Data Mux", "4231", "IF1_1_ADC1 Mux"},
3623 {"TDM1 slot 67 Data Mux", "4312", "IF1_1_ADC2 Mux"},
3624 {"TDM1 slot 67 Data Mux", "4321", "IF1_1_ADC1 Mux"},
3625 {"TDM1 slot 67 Data Mux", NULL, "I2S1_1"},
3628 {"TDM2 slot 01 Data Mux", "1234", "IF1_2_ADC1 Mux"},
3629 {"TDM2 slot 01 Data Mux", "1243", "IF1_2_ADC1 Mux"},
3630 {"TDM2 slot 01 Data Mux", "1324", "IF1_2_ADC1 Mux"},
3631 {"TDM2 slot 01 Data Mux", "1342", "IF1_2_ADC1 Mux"},
3632 {"TDM2 slot 01 Data Mux", "1432", "IF1_2_ADC1 Mux"},
3633 {"TDM2 slot 01 Data Mux", "1423", "IF1_2_ADC1 Mux"},
3634 {"TDM2 slot 01 Data Mux", "2134", "IF1_2_ADC2 Mux"},
3635 {"TDM2 slot 01 Data Mux", "2143", "IF1_2_ADC2 Mux"},
3636 {"TDM2 slot 01 Data Mux", "2314", "IF1_2_ADC2 Mux"},
3637 {"TDM2 slot 01 Data Mux", "2341", "IF1_2_ADC2 Mux"},
3638 {"TDM2 slot 01 Data Mux", "2431", "IF1_2_ADC2 Mux"},
3639 {"TDM2 slot 01 Data Mux", "2413", "IF1_2_ADC2 Mux"},
3640 {"TDM2 slot 01 Data Mux", "3124", "IF1_2_ADC3 Mux"},
3641 {"TDM2 slot 01 Data Mux", "3142", "IF1_2_ADC3 Mux"},
3642 {"TDM2 slot 01 Data Mux", "3214", "IF1_2_ADC3 Mux"},
3643 {"TDM2 slot 01 Data Mux", "3241", "IF1_2_ADC3 Mux"},
3644 {"TDM2 slot 01 Data Mux", "3412", "IF1_2_ADC3 Mux"},
3645 {"TDM2 slot 01 Data Mux", "3421", "IF1_2_ADC3 Mux"},
3646 {"TDM2 slot 01 Data Mux", "4123", "IF1_2_ADC4 Mux"},
3647 {"TDM2 slot 01 Data Mux", "4132", "IF1_2_ADC4 Mux"},
3648 {"TDM2 slot 01 Data Mux", "4213", "IF1_2_ADC4 Mux"},
3649 {"TDM2 slot 01 Data Mux", "4231", "IF1_2_ADC4 Mux"},
3650 {"TDM2 slot 01 Data Mux", "4312", "IF1_2_ADC4 Mux"},
3651 {"TDM2 slot 01 Data Mux", "4321", "IF1_2_ADC4 Mux"},
3652 {"TDM2 slot 01 Data Mux", NULL, "I2S1_2"},
3654 {"TDM2 slot 23 Data Mux", "1234", "IF1_2_ADC2 Mux"},
3655 {"TDM2 slot 23 Data Mux", "1243", "IF1_2_ADC2 Mux"},
3656 {"TDM2 slot 23 Data Mux", "1324", "IF1_2_ADC3 Mux"},
3657 {"TDM2 slot 23 Data Mux", "1342", "IF1_2_ADC3 Mux"},
3658 {"TDM2 slot 23 Data Mux", "1432", "IF1_2_ADC4 Mux"},
3659 {"TDM2 slot 23 Data Mux", "1423", "IF1_2_ADC4 Mux"},
3660 {"TDM2 slot 23 Data Mux", "2134", "IF1_2_ADC1 Mux"},
3661 {"TDM2 slot 23 Data Mux", "2143", "IF1_2_ADC1 Mux"},
3662 {"TDM2 slot 23 Data Mux", "2314", "IF1_2_ADC3 Mux"},
3663 {"TDM2 slot 23 Data Mux", "2341", "IF1_2_ADC3 Mux"},
3664 {"TDM2 slot 23 Data Mux", "2431", "IF1_2_ADC4 Mux"},
3665 {"TDM2 slot 23 Data Mux", "2413", "IF1_2_ADC4 Mux"},
3666 {"TDM2 slot 23 Data Mux", "3124", "IF1_2_ADC1 Mux"},
3667 {"TDM2 slot 23 Data Mux", "3142", "IF1_2_ADC1 Mux"},
3668 {"TDM2 slot 23 Data Mux", "3214", "IF1_2_ADC2 Mux"},
3669 {"TDM2 slot 23 Data Mux", "3241", "IF1_2_ADC2 Mux"},
3670 {"TDM2 slot 23 Data Mux", "3412", "IF1_2_ADC4 Mux"},
3671 {"TDM2 slot 23 Data Mux", "3421", "IF1_2_ADC4 Mux"},
3672 {"TDM2 slot 23 Data Mux", "4123", "IF1_2_ADC1 Mux"},
3673 {"TDM2 slot 23 Data Mux", "4132", "IF1_2_ADC1 Mux"},
3674 {"TDM2 slot 23 Data Mux", "4213", "IF1_2_ADC2 Mux"},
3675 {"TDM2 slot 23 Data Mux", "4231", "IF1_2_ADC2 Mux"},
3676 {"TDM2 slot 23 Data Mux", "4312", "IF1_2_ADC3 Mux"},
3677 {"TDM2 slot 23 Data Mux", "4321", "IF1_2_ADC3 Mux"},
3678 {"TDM2 slot 23 Data Mux", NULL, "I2S1_2"},
3680 {"TDM2 slot 45 Data Mux", "1234", "IF1_2_ADC3 Mux"},
3681 {"TDM2 slot 45 Data Mux", "1243", "IF1_2_ADC4 Mux"},
3682 {"TDM2 slot 45 Data Mux", "1324", "IF1_2_ADC2 Mux"},
3683 {"TDM2 slot 45 Data Mux", "1342", "IF1_2_ADC4 Mux"},
3684 {"TDM2 slot 45 Data Mux", "1432", "IF1_2_ADC3 Mux"},
3685 {"TDM2 slot 45 Data Mux", "1423", "IF1_2_ADC2 Mux"},
3686 {"TDM2 slot 45 Data Mux", "2134", "IF1_2_ADC3 Mux"},
3687 {"TDM2 slot 45 Data Mux", "2143", "IF1_2_ADC4 Mux"},
3688 {"TDM2 slot 45 Data Mux", "2314", "IF1_2_ADC1 Mux"},
3689 {"TDM2 slot 45 Data Mux", "2341", "IF1_2_ADC4 Mux"},
3690 {"TDM2 slot 45 Data Mux", "2431", "IF1_2_ADC3 Mux"},
3691 {"TDM2 slot 45 Data Mux", "2413", "IF1_2_ADC1 Mux"},
3692 {"TDM2 slot 45 Data Mux", "3124", "IF1_2_ADC2 Mux"},
3693 {"TDM2 slot 45 Data Mux", "3142", "IF1_2_ADC4 Mux"},
3694 {"TDM2 slot 45 Data Mux", "3214", "IF1_2_ADC1 Mux"},
3695 {"TDM2 slot 45 Data Mux", "3241", "IF1_2_ADC4 Mux"},
3696 {"TDM2 slot 45 Data Mux", "3412", "IF1_2_ADC1 Mux"},
3697 {"TDM2 slot 45 Data Mux", "3421", "IF1_2_ADC2 Mux"},
3698 {"TDM2 slot 45 Data Mux", "4123", "IF1_2_ADC2 Mux"},
3699 {"TDM2 slot 45 Data Mux", "4132", "IF1_2_ADC3 Mux"},
3700 {"TDM2 slot 45 Data Mux", "4213", "IF1_2_ADC1 Mux"},
3701 {"TDM2 slot 45 Data Mux", "4231", "IF1_2_ADC3 Mux"},
3702 {"TDM2 slot 45 Data Mux", "4312", "IF1_2_ADC1 Mux"},
3703 {"TDM2 slot 45 Data Mux", "4321", "IF1_2_ADC2 Mux"},
3704 {"TDM2 slot 45 Data Mux", NULL, "I2S1_2"},
3706 {"TDM2 slot 67 Data Mux", "1234", "IF1_2_ADC4 Mux"},
3707 {"TDM2 slot 67 Data Mux", "1243", "IF1_2_ADC3 Mux"},
3708 {"TDM2 slot 67 Data Mux", "1324", "IF1_2_ADC4 Mux"},
3709 {"TDM2 slot 67 Data Mux", "1342", "IF1_2_ADC2 Mux"},
3710 {"TDM2 slot 67 Data Mux", "1432", "IF1_2_ADC2 Mux"},
3711 {"TDM2 slot 67 Data Mux", "1423", "IF1_2_ADC3 Mux"},
3712 {"TDM2 slot 67 Data Mux", "2134", "IF1_2_ADC4 Mux"},
3713 {"TDM2 slot 67 Data Mux", "2143", "IF1_2_ADC3 Mux"},
3714 {"TDM2 slot 67 Data Mux", "2314", "IF1_2_ADC4 Mux"},
3715 {"TDM2 slot 67 Data Mux", "2341", "IF1_2_ADC1 Mux"},
3716 {"TDM2 slot 67 Data Mux", "2431", "IF1_2_ADC1 Mux"},
3717 {"TDM2 slot 67 Data Mux", "2413", "IF1_2_ADC3 Mux"},
3718 {"TDM2 slot 67 Data Mux", "3124", "IF1_2_ADC4 Mux"},
3719 {"TDM2 slot 67 Data Mux", "3142", "IF1_2_ADC2 Mux"},
3720 {"TDM2 slot 67 Data Mux", "3214", "IF1_2_ADC4 Mux"},
3721 {"TDM2 slot 67 Data Mux", "3241", "IF1_2_ADC1 Mux"},
3722 {"TDM2 slot 67 Data Mux", "3412", "IF1_2_ADC2 Mux"},
3723 {"TDM2 slot 67 Data Mux", "3421", "IF1_2_ADC1 Mux"},
3724 {"TDM2 slot 67 Data Mux", "4123", "IF1_2_ADC3 Mux"},
3725 {"TDM2 slot 67 Data Mux", "4132", "IF1_2_ADC2 Mux"},
3726 {"TDM2 slot 67 Data Mux", "4213", "IF1_2_ADC3 Mux"},
3727 {"TDM2 slot 67 Data Mux", "4231", "IF1_2_ADC1 Mux"},
3728 {"TDM2 slot 67 Data Mux", "4312", "IF1_2_ADC2 Mux"},
3729 {"TDM2 slot 67 Data Mux", "4321", "IF1_2_ADC1 Mux"},
3730 {"TDM2 slot 67 Data Mux", NULL, "I2S1_2"},
3732 {"IF1_1 0 ADC Swap Mux", "L/R", "TDM1 slot 01 Data Mux"},
3733 {"IF1_1 0 ADC Swap Mux", "L/L", "TDM1 slot 01 Data Mux"},
3734 {"IF1_1 1 ADC Swap Mux", "R/L", "TDM1 slot 01 Data Mux"},
3735 {"IF1_1 1 ADC Swap Mux", "R/R", "TDM1 slot 01 Data Mux"},
3736 {"IF1_1 2 ADC Swap Mux", "L/R", "TDM1 slot 23 Data Mux"},
3737 {"IF1_1 2 ADC Swap Mux", "R/L", "TDM1 slot 23 Data Mux"},
3738 {"IF1_1 3 ADC Swap Mux", "L/L", "TDM1 slot 23 Data Mux"},
3739 {"IF1_1 3 ADC Swap Mux", "R/R", "TDM1 slot 23 Data Mux"},
3740 {"IF1_1 4 ADC Swap Mux", "L/R", "TDM1 slot 45 Data Mux"},
3741 {"IF1_1 4 ADC Swap Mux", "R/L", "TDM1 slot 45 Data Mux"},
3742 {"IF1_1 5 ADC Swap Mux", "L/L", "TDM1 slot 45 Data Mux"},
3743 {"IF1_1 5 ADC Swap Mux", "R/R", "TDM1 slot 45 Data Mux"},
3744 {"IF1_1 6 ADC Swap Mux", "L/R", "TDM1 slot 67 Data Mux"},
3745 {"IF1_1 6 ADC Swap Mux", "R/L", "TDM1 slot 67 Data Mux"},
3746 {"IF1_1 7 ADC Swap Mux", "L/L", "TDM1 slot 67 Data Mux"},
3747 {"IF1_1 7 ADC Swap Mux", "R/R", "TDM1 slot 67 Data Mux"},
3748 {"IF1_2 0 ADC Swap Mux", "L/R", "TDM2 slot 01 Data Mux"},
3749 {"IF1_2 0 ADC Swap Mux", "R/L", "TDM2 slot 01 Data Mux"},
3750 {"IF1_2 1 ADC Swap Mux", "L/L", "TDM2 slot 01 Data Mux"},
3751 {"IF1_2 1 ADC Swap Mux", "R/R", "TDM2 slot 01 Data Mux"},
3752 {"IF1_2 2 ADC Swap Mux", "L/R", "TDM2 slot 23 Data Mux"},
3753 {"IF1_2 2 ADC Swap Mux", "R/L", "TDM2 slot 23 Data Mux"},
3754 {"IF1_2 3 ADC Swap Mux", "L/L", "TDM2 slot 23 Data Mux"},
3755 {"IF1_2 3 ADC Swap Mux", "R/R", "TDM2 slot 23 Data Mux"},
3756 {"IF1_2 4 ADC Swap Mux", "L/R", "TDM2 slot 45 Data Mux"},
3757 {"IF1_2 4 ADC Swap Mux", "R/L", "TDM2 slot 45 Data Mux"},
3758 {"IF1_2 5 ADC Swap Mux", "L/L", "TDM2 slot 45 Data Mux"},
3759 {"IF1_2 5 ADC Swap Mux", "R/R", "TDM2 slot 45 Data Mux"},
3760 {"IF1_2 6 ADC Swap Mux", "L/R", "TDM2 slot 67 Data Mux"},
3761 {"IF1_2 6 ADC Swap Mux", "R/L", "TDM2 slot 67 Data Mux"},
3762 {"IF1_2 7 ADC Swap Mux", "L/L", "TDM2 slot 67 Data Mux"},
3763 {"IF1_2 7 ADC Swap Mux", "R/R", "TDM2 slot 67 Data Mux"},
3765 {"IF2_1 ADC Mux", "STO1 ADC", "Stereo1 ADC MIX"},
3766 {"IF2_1 ADC Mux", "STO2 ADC", "Stereo2 ADC MIX"},
3767 {"IF2_1 ADC Mux", "MONO ADC", "Mono ADC MIX"},
3768 {"IF2_1 ADC Mux", "IF1 DAC1", "IF1 DAC1"},
3769 {"IF2_1 ADC Mux", "IF1 DAC2", "IF1 DAC2"},
3770 {"IF2_1 ADC Mux", "IF2_2 DAC", "IF2_2 DAC"},
3771 {"IF2_1 ADC Mux", "IF3 DAC", "IF3 DAC"},
3772 {"IF2_1 ADC Mux", "DAC1 MIX", "DAC1 MIX"},
3773 {"IF2_1 ADC", NULL, "IF2_1 ADC Mux"},
3774 {"IF2_1 ADC", NULL, "I2S2_1"},
3776 {"IF2_2 ADC Mux", "STO1 ADC", "Stereo1 ADC MIX"},
3777 {"IF2_2 ADC Mux", "STO2 ADC", "Stereo2 ADC MIX"},
3778 {"IF2_2 ADC Mux", "MONO ADC", "Mono ADC MIX"},
3779 {"IF2_2 ADC Mux", "IF1 DAC1", "IF1 DAC1"},
3780 {"IF2_2 ADC Mux", "IF1 DAC2", "IF1 DAC2"},
3781 {"IF2_2 ADC Mux", "IF2_1 DAC", "IF2_1 DAC"},
3782 {"IF2_2 ADC Mux", "IF3 DAC", "IF3 DAC"},
3783 {"IF2_2 ADC Mux", "DAC1 MIX", "DAC1 MIX"},
3784 {"IF2_2 ADC", NULL, "IF2_2 ADC Mux"},
3785 {"IF2_2 ADC", NULL, "I2S2_2"},
3787 {"IF3 ADC Mux", "STO1 ADC", "Stereo1 ADC MIX"},
3788 {"IF3 ADC Mux", "STO2 ADC", "Stereo2 ADC MIX"},
3789 {"IF3 ADC Mux", "MONO ADC", "Mono ADC MIX"},
3790 {"IF3 ADC Mux", "IF1 DAC1", "IF1 DAC1"},
3791 {"IF3 ADC Mux", "IF1 DAC2", "IF1 DAC2"},
3792 {"IF3 ADC Mux", "IF2_1 DAC", "IF2_1 DAC"},
3793 {"IF3 ADC Mux", "IF2_2 DAC", "IF2_2 DAC"},
3794 {"IF3 ADC Mux", "DAC1 MIX", "DAC1 MIX"},
3795 {"IF3 ADC", NULL, "IF3 ADC Mux"},
3796 {"IF3 ADC", NULL, "I2S3"},
3798 {"AIF1_1TX slot 0", NULL, "IF1_1 0 ADC Swap Mux"},
3799 {"AIF1_1TX slot 1", NULL, "IF1_1 1 ADC Swap Mux"},
3800 {"AIF1_1TX slot 2", NULL, "IF1_1 2 ADC Swap Mux"},
3801 {"AIF1_1TX slot 3", NULL, "IF1_1 3 ADC Swap Mux"},
3802 {"AIF1_1TX slot 4", NULL, "IF1_1 4 ADC Swap Mux"},
3803 {"AIF1_1TX slot 5", NULL, "IF1_1 5 ADC Swap Mux"},
3804 {"AIF1_1TX slot 6", NULL, "IF1_1 6 ADC Swap Mux"},
3805 {"AIF1_1TX slot 7", NULL, "IF1_1 7 ADC Swap Mux"},
3806 {"AIF1_2TX slot 0", NULL, "IF1_2 0 ADC Swap Mux"},
3807 {"AIF1_2TX slot 1", NULL, "IF1_2 1 ADC Swap Mux"},
3808 {"AIF1_2TX slot 2", NULL, "IF1_2 2 ADC Swap Mux"},
3809 {"AIF1_2TX slot 3", NULL, "IF1_2 3 ADC Swap Mux"},
3810 {"AIF1_2TX slot 4", NULL, "IF1_2 4 ADC Swap Mux"},
3811 {"AIF1_2TX slot 5", NULL, "IF1_2 5 ADC Swap Mux"},
3812 {"AIF1_2TX slot 6", NULL, "IF1_2 6 ADC Swap Mux"},
3813 {"AIF1_2TX slot 7", NULL, "IF1_2 7 ADC Swap Mux"},
3814 {"IF2_1 ADC Swap Mux", "L/R", "IF2_1 ADC"},
3815 {"IF2_1 ADC Swap Mux", "R/L", "IF2_1 ADC"},
3816 {"IF2_1 ADC Swap Mux", "L/L", "IF2_1 ADC"},
3817 {"IF2_1 ADC Swap Mux", "R/R", "IF2_1 ADC"},
3818 {"AIF2_1TX", NULL, "IF2_1 ADC Swap Mux"},
3819 {"IF2_2 ADC Swap Mux", "L/R", "IF2_2 ADC"},
3820 {"IF2_2 ADC Swap Mux", "R/L", "IF2_2 ADC"},
3821 {"IF2_2 ADC Swap Mux", "L/L", "IF2_2 ADC"},
3822 {"IF2_2 ADC Swap Mux", "R/R", "IF2_2 ADC"},
3823 {"AIF2_2TX", NULL, "IF2_2 ADC Swap Mux"},
3824 {"IF3 ADC Swap Mux", "L/R", "IF3 ADC"},
3825 {"IF3 ADC Swap Mux", "R/L", "IF3 ADC"},
3826 {"IF3 ADC Swap Mux", "L/L", "IF3 ADC"},
3827 {"IF3 ADC Swap Mux", "R/R", "IF3 ADC"},
3828 {"AIF3TX", NULL, "IF3 ADC Swap Mux"},
3833 {"IF2_1 DAC Swap Mux", "L/R", "AIF2_1RX"},
3834 {"IF2_1 DAC Swap Mux", "R/L", "AIF2_1RX"},
3835 {"IF2_1 DAC Swap Mux", "L/L", "AIF2_1RX"},
3836 {"IF2_1 DAC Swap Mux", "R/R", "AIF2_1RX"},
3837 {"IF2_2 DAC Swap Mux", "L/R", "AIF2_2RX"},
3838 {"IF2_2 DAC Swap Mux", "R/L", "AIF2_2RX"},
3839 {"IF2_2 DAC Swap Mux", "L/L", "AIF2_2RX"},
3840 {"IF2_2 DAC Swap Mux", "R/R", "AIF2_2RX"},
3841 {"IF2_1 DAC", NULL, "IF2_1 DAC Swap Mux"},
3842 {"IF2_2 DAC", NULL, "IF2_2 DAC Swap Mux"},
3843 {"IF3 DAC Swap Mux", "L/R", "AIF3RX"},
3844 {"IF3 DAC Swap Mux", "R/L", "AIF3RX"},
3845 {"IF3 DAC Swap Mux", "L/L", "AIF3RX"},
3846 {"IF3 DAC Swap Mux", "R/R", "AIF3RX"},
3847 {"IF3 DAC", NULL, "IF3 DAC Swap Mux"},
3869 {"DAC L1 Mux", "IF1 DAC1", "IF1 DAC1 L"},
3870 {"DAC L1 Mux", "IF2_1 DAC", "IF2_1 DAC L"},
3871 {"DAC L1 Mux", "IF2_2 DAC", "IF2_2 DAC L"},
3872 {"DAC L1 Mux", "IF3 DAC", "IF3 DAC L"},
3873 {"DAC L1 Mux", NULL, "DAC Stereo1 Filter"},
3875 {"DAC R1 Mux", "IF1 DAC1", "IF1 DAC1 R"},
3876 {"DAC R1 Mux", "IF2_1 DAC", "IF2_1 DAC R"},
3877 {"DAC R1 Mux", "IF2_2 DAC", "IF2_2 DAC R"},
3878 {"DAC R1 Mux", "IF3 DAC", "IF3 DAC R"},
3879 {"DAC R1 Mux", NULL, "DAC Stereo1 Filter"},
3881 {"DAC1 MIXL", "Stereo ADC Switch", "Stereo1 ADC MIXL"},
3882 {"DAC1 MIXL", "DAC1 Switch", "DAC L1 Mux"},
3883 {"DAC1 MIXR", "Stereo ADC Switch", "Stereo1 ADC MIXR"},
3884 {"DAC1 MIXR", "DAC1 Switch", "DAC R1 Mux"},
3889 {"DAC L2 Mux", "IF1 DAC2", "IF1 DAC2 L"},
3890 {"DAC L2 Mux", "IF2_1 DAC", "IF2_1 DAC L"},
3891 {"DAC L2 Mux", "IF2_2 DAC", "IF2_2 DAC L"},
3892 {"DAC L2 Mux", "IF3 DAC", "IF3 DAC L"},
3893 {"DAC L2 Mux", "Mono ADC MIX", "Mono ADC MIXL"},
3894 {"DAC L2 Mux", NULL, "DAC Mono Left Filter"},
3896 {"DAC R2 Mux", "IF1 DAC2", "IF1 DAC2 R"},
3897 {"DAC R2 Mux", "IF2_1 DAC", "IF2_1 DAC R"},
3898 {"DAC R2 Mux", "IF2_2 DAC", "IF2_2 DAC R"},
3899 {"DAC R2 Mux", "IF3 DAC", "IF3 DAC R"},
3900 {"DAC R2 Mux", "Mono ADC MIX", "Mono ADC MIXR"},
3901 {"DAC R2 Mux", NULL, "DAC Mono Right Filter"},
3903 {"DAC L3 Mux", "IF1 DAC2", "IF1 DAC2 L"},
3904 {"DAC L3 Mux", "IF2_1 DAC", "IF2_1 DAC L"},
3905 {"DAC L3 Mux", "IF2_2 DAC", "IF2_2 DAC L"},
3906 {"DAC L3 Mux", "IF3 DAC", "IF3 DAC L"},
3907 {"DAC L3 Mux", "STO2 ADC MIX", "Stereo2 ADC MIXL"},
3908 {"DAC L3 Mux", NULL, "DAC Stereo2 Filter"},
3910 {"DAC R3 Mux", "IF1 DAC2", "IF1 DAC2 R"},
3911 {"DAC R3 Mux", "IF2_1 DAC", "IF2_1 DAC R"},
3912 {"DAC R3 Mux", "IF2_2 DAC", "IF2_2 DAC R"},
3913 {"DAC R3 Mux", "IF3 DAC", "IF3 DAC R"},
3914 {"DAC R3 Mux", "STO2 ADC MIX", "Stereo2 ADC MIXR"},
3915 {"DAC R3 Mux", NULL, "DAC Stereo2 Filter"},
3919 {"Stereo1 DAC MIXL", "DAC L2 Switch", "DAC L2 Mux"},
3920 {"Stereo1 DAC MIXL", "DAC R2 Switch", "DAC R2 Mux"},
3924 {"Stereo1 DAC MIXR", "DAC L2 Switch", "DAC L2 Mux"},
3925 {"Stereo1 DAC MIXR", "DAC R2 Switch", "DAC R2 Mux"},
3928 {"Stereo2 DAC MIXL", "DAC L2 Switch", "DAC L2 Mux"},
3929 {"Stereo2 DAC MIXL", "DAC L3 Switch", "DAC L3 Mux"},
3932 {"Stereo2 DAC MIXR", "DAC R2 Switch", "DAC R2 Mux"},
3933 {"Stereo2 DAC MIXR", "DAC R3 Switch", "DAC R3 Mux"},
3937 {"Mono DAC MIXL", "DAC L2 Switch", "DAC L2 Mux"},
3938 {"Mono DAC MIXL", "DAC R2 Switch", "DAC R2 Mux"},
3941 {"Mono DAC MIXR", "DAC L2 Switch", "DAC L2 Mux"},
3942 {"Mono DAC MIXR", "DAC R2 Switch", "DAC R2 Mux"},
3958 {"DAC L2 Source", "DAC2", "DAC L2 Mux"},
3961 {"DAC R2 Source", "DAC2", "DAC R2 Mux"},
4031 {"PDM L Mux", "Mono DAC", "Mono DAC MIXL"},
4032 {"PDM L Mux", "Stereo1 DAC", "Stereo1 DAC MIXL"},
4033 {"PDM L Mux", "Stereo2 DAC", "Stereo2 DAC MIXL"},
4034 {"PDM L Mux", NULL, "PDM Power"},
4035 {"PDM R Mux", "Mono DAC", "Mono DAC MIXR"},
4036 {"PDM R Mux", "Stereo1 DAC", "Stereo1 DAC MIXR"},
4037 {"PDM R Mux", "Stereo2 DAC", "Stereo2 DAC MIXR"},
4038 {"PDM R Mux", NULL, "PDM Power"},
4039 {"PDM L Playback", "Switch", "PDM L Mux"},
4040 {"PDM R Playback", "Switch", "PDM R Mux"},
4048 struct snd_soc_component *component = dai->component; in rt5665_set_tdm_slot()
4070 return -EINVAL; in rt5665_set_tdm_slot()
4089 return -EINVAL; in rt5665_set_tdm_slot()
4104 struct snd_soc_component *component = dai->component; in rt5665_hw_params()
4109 rt5665->lrck[dai->id] = params_rate(params); in rt5665_hw_params()
4110 pre_div = rl6231_get_clk_info(rt5665->sysclk, rt5665->lrck[dai->id]); in rt5665_hw_params()
4112 dev_warn(component->dev, "Force using PLL"); in rt5665_hw_params()
4114 rt5665->sysclk, rt5665->lrck[dai->id] * 512); in rt5665_hw_params()
4116 rt5665->lrck[dai->id] * 512, 0); in rt5665_hw_params()
4121 dev_err(component->dev, "Unsupported frame size: %d\n", frame_size); in rt5665_hw_params()
4122 return -EINVAL; in rt5665_hw_params()
4125 dev_dbg(dai->dev, "lrck is %dHz and pre_div is %d for iis %d\n", in rt5665_hw_params()
4126 rt5665->lrck[dai->id], pre_div, dai->id); in rt5665_hw_params()
4144 return -EINVAL; in rt5665_hw_params()
4147 switch (dai->id) { in rt5665_hw_params()
4175 dev_err(component->dev, "Invalid dai->id: %d\n", dai->id); in rt5665_hw_params()
4176 return -EINVAL; in rt5665_hw_params()
4182 switch (rt5665->lrck[dai->id]) { in rt5665_hw_params()
4200 if (rt5665->master[RT5665_AIF2_1] || rt5665->master[RT5665_AIF2_2]) { in rt5665_hw_params()
4204 if (rt5665->master[RT5665_AIF3]) { in rt5665_hw_params()
4214 struct snd_soc_component *component = dai->component; in rt5665_set_dai_fmt()
4220 rt5665->master[dai->id] = 1; in rt5665_set_dai_fmt()
4224 rt5665->master[dai->id] = 0; in rt5665_set_dai_fmt()
4227 return -EINVAL; in rt5665_set_dai_fmt()
4237 return -EINVAL; in rt5665_set_dai_fmt()
4253 return -EINVAL; in rt5665_set_dai_fmt()
4256 switch (dai->id) { in rt5665_set_dai_fmt()
4275 dev_err(component->dev, "Invalid dai->id: %d\n", dai->id); in rt5665_set_dai_fmt()
4276 return -EINVAL; in rt5665_set_dai_fmt()
4287 if (freq == rt5665->sysclk && clk_id == rt5665->sysclk_src) in rt5665_set_component_sysclk()
4304 dev_err(component->dev, "Invalid clock id (%d)\n", clk_id); in rt5665_set_component_sysclk()
4305 return -EINVAL; in rt5665_set_component_sysclk()
4310 if (rt5665->master[RT5665_AIF2_1] || rt5665->master[RT5665_AIF2_2]) { in rt5665_set_component_sysclk()
4314 if (rt5665->master[RT5665_AIF3]) { in rt5665_set_component_sysclk()
4319 rt5665->sysclk = freq; in rt5665_set_component_sysclk()
4320 rt5665->sysclk_src = clk_id; in rt5665_set_component_sysclk()
4322 dev_dbg(component->dev, "Sysclk is %dHz and clock id is %d\n", freq, clk_id); in rt5665_set_component_sysclk()
4335 if (source == rt5665->pll_src && freq_in == rt5665->pll_in && in rt5665_set_component_pll()
4336 freq_out == rt5665->pll_out) in rt5665_set_component_pll()
4340 dev_dbg(component->dev, "PLL disabled\n"); in rt5665_set_component_pll()
4342 rt5665->pll_in = 0; in rt5665_set_component_pll()
4343 rt5665->pll_out = 0; in rt5665_set_component_pll()
4367 dev_err(component->dev, "Unknown PLL Source %d\n", source); in rt5665_set_component_pll()
4368 return -EINVAL; in rt5665_set_component_pll()
4373 dev_err(component->dev, "Unsupported input clock %d\n", freq_in); in rt5665_set_component_pll()
4377 dev_dbg(component->dev, "bypass=%d m=%d n=%d k=%d\n", in rt5665_set_component_pll()
4387 rt5665->pll_in = freq_in; in rt5665_set_component_pll()
4388 rt5665->pll_out = freq_out; in rt5665_set_component_pll()
4389 rt5665->pll_src = source; in rt5665_set_component_pll()
4396 struct snd_soc_component *component = dai->component; in rt5665_set_bclk_ratio()
4399 dev_dbg(component->dev, "%s ratio=%d\n", __func__, ratio); in rt5665_set_bclk_ratio()
4401 rt5665->bclk[dai->id] = ratio; in rt5665_set_bclk_ratio()
4404 switch (dai->id) { in rt5665_set_bclk_ratio()
4429 regmap_update_bits(rt5665->regmap, RT5665_DIG_MISC, in rt5665_set_bias_level()
4434 regmap_update_bits(rt5665->regmap, RT5665_PWR_DIG_1, in rt5665_set_bias_level()
4436 regmap_update_bits(rt5665->regmap, RT5665_PWR_ANLG_1, in rt5665_set_bias_level()
4438 regmap_update_bits(rt5665->regmap, RT5665_DIG_MISC, in rt5665_set_bias_level()
4442 regmap_update_bits(rt5665->regmap, RT5665_PWR_DIG_1, in rt5665_set_bias_level()
4444 regmap_update_bits(rt5665->regmap, RT5665_PWR_ANLG_1, in rt5665_set_bias_level()
4459 rt5665->component = component; in rt5665_probe()
4461 schedule_delayed_work(&rt5665->calibrate_work, msecs_to_jiffies(100)); in rt5665_probe()
4470 regmap_write(rt5665->regmap, RT5665_RESET, 0); in rt5665_remove()
4478 regcache_cache_only(rt5665->regmap, true); in rt5665_suspend()
4479 regcache_mark_dirty(rt5665->regmap); in rt5665_suspend()
4487 regcache_cache_only(rt5665->regmap, false); in rt5665_resume()
4488 regcache_sync(rt5665->regmap); in rt5665_resume()
4510 .name = "rt5665-aif1_1",
4529 .name = "rt5665-aif1_2",
4541 .name = "rt5665-aif2_1",
4560 .name = "rt5665-aif2_2",
4579 .name = "rt5665-aif3",
4640 rt5665->pdata.in1_diff = of_property_read_bool(dev->of_node, in rt5665_parse_dt()
4641 "realtek,in1-differential"); in rt5665_parse_dt()
4642 rt5665->pdata.in2_diff = of_property_read_bool(dev->of_node, in rt5665_parse_dt()
4643 "realtek,in2-differential"); in rt5665_parse_dt()
4644 rt5665->pdata.in3_diff = of_property_read_bool(dev->of_node, in rt5665_parse_dt()
4645 "realtek,in3-differential"); in rt5665_parse_dt()
4646 rt5665->pdata.in4_diff = of_property_read_bool(dev->of_node, in rt5665_parse_dt()
4647 "realtek,in4-differential"); in rt5665_parse_dt()
4649 of_property_read_u32(dev->of_node, "realtek,dmic1-data-pin", in rt5665_parse_dt()
4650 &rt5665->pdata.dmic1_data_pin); in rt5665_parse_dt()
4651 of_property_read_u32(dev->of_node, "realtek,dmic2-data-pin", in rt5665_parse_dt()
4652 &rt5665->pdata.dmic2_data_pin); in rt5665_parse_dt()
4653 of_property_read_u32(dev->of_node, "realtek,jd-src", in rt5665_parse_dt()
4654 &rt5665->pdata.jd_src); in rt5665_parse_dt()
4663 mutex_lock(&rt5665->calibrate_mutex); in rt5665_calibrate()
4665 regcache_cache_bypass(rt5665->regmap, true); in rt5665_calibrate()
4667 regmap_write(rt5665->regmap, RT5665_RESET, 0); in rt5665_calibrate()
4668 regmap_write(rt5665->regmap, RT5665_BIAS_CUR_CTRL_8, 0xa602); in rt5665_calibrate()
4669 regmap_write(rt5665->regmap, RT5665_HP_CHARGE_PUMP_1, 0x0c26); in rt5665_calibrate()
4670 regmap_write(rt5665->regmap, RT5665_MONOMIX_IN_GAIN, 0x021f); in rt5665_calibrate()
4671 regmap_write(rt5665->regmap, RT5665_MONO_OUT, 0x480a); in rt5665_calibrate()
4672 regmap_write(rt5665->regmap, RT5665_PWR_MIXER, 0x083f); in rt5665_calibrate()
4673 regmap_write(rt5665->regmap, RT5665_PWR_DIG_1, 0x0180); in rt5665_calibrate()
4674 regmap_write(rt5665->regmap, RT5665_EJD_CTRL_1, 0x4040); in rt5665_calibrate()
4675 regmap_write(rt5665->regmap, RT5665_HP_LOGIC_CTRL_2, 0x0000); in rt5665_calibrate()
4676 regmap_write(rt5665->regmap, RT5665_DIG_MISC, 0x0001); in rt5665_calibrate()
4677 regmap_write(rt5665->regmap, RT5665_MICBIAS_2, 0x0380); in rt5665_calibrate()
4678 regmap_write(rt5665->regmap, RT5665_GLB_CLK, 0x8000); in rt5665_calibrate()
4679 regmap_write(rt5665->regmap, RT5665_ADDA_CLK_1, 0x1000); in rt5665_calibrate()
4680 regmap_write(rt5665->regmap, RT5665_CHOP_DAC, 0x3030); in rt5665_calibrate()
4681 regmap_write(rt5665->regmap, RT5665_CALIB_ADC_CTRL, 0x3c05); in rt5665_calibrate()
4682 regmap_write(rt5665->regmap, RT5665_PWR_ANLG_1, 0xaa3e); in rt5665_calibrate()
4684 regmap_write(rt5665->regmap, RT5665_PWR_ANLG_1, 0xfe7e); in rt5665_calibrate()
4685 regmap_write(rt5665->regmap, RT5665_HP_CALIB_CTRL_2, 0x0321); in rt5665_calibrate()
4687 regmap_write(rt5665->regmap, RT5665_HP_CALIB_CTRL_1, 0xfc00); in rt5665_calibrate()
4690 regmap_read(rt5665->regmap, RT5665_HP_CALIB_STA_1, &value); in rt5665_calibrate()
4698 regmap_write(rt5665->regmap, RT5665_RESET, 0); in rt5665_calibrate()
4699 regcache_cache_bypass(rt5665->regmap, false); in rt5665_calibrate()
4706 regmap_write(rt5665->regmap, RT5665_MONO_AMP_CALIB_CTRL_1, 0x9e24); in rt5665_calibrate()
4709 regmap_read(rt5665->regmap, RT5665_MONO_AMP_CALIB_STA1, &value); in rt5665_calibrate()
4717 regmap_write(rt5665->regmap, RT5665_RESET, 0); in rt5665_calibrate()
4718 regcache_cache_bypass(rt5665->regmap, false); in rt5665_calibrate()
4725 regmap_write(rt5665->regmap, RT5665_RESET, 0); in rt5665_calibrate()
4726 regcache_cache_bypass(rt5665->regmap, false); in rt5665_calibrate()
4728 regcache_mark_dirty(rt5665->regmap); in rt5665_calibrate()
4729 regcache_sync(rt5665->regmap); in rt5665_calibrate()
4731 regmap_write(rt5665->regmap, RT5665_BIAS_CUR_CTRL_8, 0xa602); in rt5665_calibrate()
4732 regmap_write(rt5665->regmap, RT5665_ASRC_8, 0x0120); in rt5665_calibrate()
4735 rt5665->calibration_done = true; in rt5665_calibrate()
4736 mutex_unlock(&rt5665->calibrate_mutex); in rt5665_calibrate()
4744 while (!snd_soc_card_is_instantiated(rt5665->component->card)) { in rt5665_calibrate_handler()
4754 struct rt5665_platform_data *pdata = dev_get_platdata(&i2c->dev); in rt5665_i2c_probe()
4759 rt5665 = devm_kzalloc(&i2c->dev, sizeof(struct rt5665_priv), in rt5665_i2c_probe()
4763 return -ENOMEM; in rt5665_i2c_probe()
4768 rt5665->pdata = *pdata; in rt5665_i2c_probe()
4770 rt5665_parse_dt(rt5665, &i2c->dev); in rt5665_i2c_probe()
4772 ret = devm_regulator_bulk_get_enable(&i2c->dev, ARRAY_SIZE(rt5665_supply_names), in rt5665_i2c_probe()
4775 dev_err(&i2c->dev, "Failed to request supplies: %d\n", ret); in rt5665_i2c_probe()
4779 rt5665->gpiod_ldo1_en = devm_gpiod_get_optional(&i2c->dev, in rt5665_i2c_probe()
4780 "realtek,ldo1-en", in rt5665_i2c_probe()
4782 if (IS_ERR(rt5665->gpiod_ldo1_en)) { in rt5665_i2c_probe()
4783 dev_err(&i2c->dev, "Failed gpio request ldo1_en\n"); in rt5665_i2c_probe()
4784 return PTR_ERR(rt5665->gpiod_ldo1_en); in rt5665_i2c_probe()
4790 rt5665->regmap = devm_regmap_init_i2c(i2c, &rt5665_regmap); in rt5665_i2c_probe()
4791 if (IS_ERR(rt5665->regmap)) { in rt5665_i2c_probe()
4792 ret = PTR_ERR(rt5665->regmap); in rt5665_i2c_probe()
4793 dev_err(&i2c->dev, "Failed to allocate register map: %d\n", in rt5665_i2c_probe()
4798 regmap_read(rt5665->regmap, RT5665_DEVICE_ID, &val); in rt5665_i2c_probe()
4800 dev_err(&i2c->dev, in rt5665_i2c_probe()
4802 return -ENODEV; in rt5665_i2c_probe()
4805 regmap_read(rt5665->regmap, RT5665_RESET, &val); in rt5665_i2c_probe()
4808 rt5665->id = CODEC_5666; in rt5665_i2c_probe()
4812 rt5665->id = CODEC_5665; in rt5665_i2c_probe()
4816 regmap_write(rt5665->regmap, RT5665_RESET, 0); in rt5665_i2c_probe()
4819 if (rt5665->pdata.in1_diff) in rt5665_i2c_probe()
4820 regmap_update_bits(rt5665->regmap, RT5665_IN1_IN2, in rt5665_i2c_probe()
4822 if (rt5665->pdata.in2_diff) in rt5665_i2c_probe()
4823 regmap_update_bits(rt5665->regmap, RT5665_IN1_IN2, in rt5665_i2c_probe()
4825 if (rt5665->pdata.in3_diff) in rt5665_i2c_probe()
4826 regmap_update_bits(rt5665->regmap, RT5665_IN3_IN4, in rt5665_i2c_probe()
4828 if (rt5665->pdata.in4_diff) in rt5665_i2c_probe()
4829 regmap_update_bits(rt5665->regmap, RT5665_IN3_IN4, in rt5665_i2c_probe()
4833 if (rt5665->pdata.dmic1_data_pin != RT5665_DMIC1_NULL || in rt5665_i2c_probe()
4834 rt5665->pdata.dmic2_data_pin != RT5665_DMIC2_NULL) { in rt5665_i2c_probe()
4835 regmap_update_bits(rt5665->regmap, RT5665_GPIO_CTRL_2, in rt5665_i2c_probe()
4837 regmap_update_bits(rt5665->regmap, RT5665_GPIO_CTRL_1, in rt5665_i2c_probe()
4839 switch (rt5665->pdata.dmic1_data_pin) { in rt5665_i2c_probe()
4841 regmap_update_bits(rt5665->regmap, RT5665_DMIC_CTRL_1, in rt5665_i2c_probe()
4846 regmap_update_bits(rt5665->regmap, RT5665_DMIC_CTRL_1, in rt5665_i2c_probe()
4848 regmap_update_bits(rt5665->regmap, RT5665_GPIO_CTRL_1, in rt5665_i2c_probe()
4853 dev_dbg(&i2c->dev, "no DMIC1\n"); in rt5665_i2c_probe()
4857 switch (rt5665->pdata.dmic2_data_pin) { in rt5665_i2c_probe()
4859 regmap_update_bits(rt5665->regmap, RT5665_DMIC_CTRL_1, in rt5665_i2c_probe()
4864 regmap_update_bits(rt5665->regmap, in rt5665_i2c_probe()
4868 regmap_update_bits(rt5665->regmap, RT5665_GPIO_CTRL_1, in rt5665_i2c_probe()
4873 dev_dbg(&i2c->dev, "no DMIC2\n"); in rt5665_i2c_probe()
4879 regmap_write(rt5665->regmap, RT5665_HP_LOGIC_CTRL_2, 0x0002); in rt5665_i2c_probe()
4880 regmap_update_bits(rt5665->regmap, RT5665_EJD_CTRL_1, in rt5665_i2c_probe()
4883 regmap_update_bits(rt5665->regmap, RT5665_STO1_DAC_SIL_DET, in rt5665_i2c_probe()
4886 regmap_update_bits(rt5665->regmap, RT5665_HP_CHARGE_PUMP_1, in rt5665_i2c_probe()
4890 if (rt5665->id == CODEC_5666) { in rt5665_i2c_probe()
4891 regmap_update_bits(rt5665->regmap, RT5665_GPIO_CTRL_2, in rt5665_i2c_probe()
4893 regmap_update_bits(rt5665->regmap, RT5665_GPIO_CTRL_3, in rt5665_i2c_probe()
4898 regmap_update_bits(rt5665->regmap, RT5665_PWR_ANLG_1, in rt5665_i2c_probe()
4902 INIT_DELAYED_WORK(&rt5665->jack_detect_work, in rt5665_i2c_probe()
4904 INIT_DELAYED_WORK(&rt5665->calibrate_work, in rt5665_i2c_probe()
4906 INIT_DELAYED_WORK(&rt5665->jd_check_work, in rt5665_i2c_probe()
4909 mutex_init(&rt5665->calibrate_mutex); in rt5665_i2c_probe()
4911 if (i2c->irq) { in rt5665_i2c_probe()
4912 ret = devm_request_threaded_irq(&i2c->dev, i2c->irq, NULL, in rt5665_i2c_probe()
4916 dev_err(&i2c->dev, "Failed to request IRQ: %d\n", ret); in rt5665_i2c_probe()
4920 return devm_snd_soc_register_component(&i2c->dev, in rt5665_i2c_probe()
4929 regmap_write(rt5665->regmap, RT5665_RESET, 0); in rt5665_i2c_shutdown()