Lines Matching full:4
86 * Op0 = 0, CRn = 4
95 #define PSTATE_PAN pstate_field(0, 4)
99 #define PSTATE_TCO pstate_field(3, 4)
113 #define SYS_PSTATE_PAN sys_reg(3, 0, 4, 2, 3)
121 #define SYS_DC_IGSW sys_insn(1, 0, 7, 6, 4)
124 #define SYS_DC_CGSW sys_insn(1, 0, 7, 10, 4)
127 #define SYS_DC_CIGSW sys_insn(1, 0, 7, 14, 4)
157 #define SYS_DC_ZVA sys_insn(1, 3, 7, 4, 1)
158 #define SYS_DC_GVA sys_insn(1, 3, 7, 4, 3)
159 #define SYS_DC_GZVA sys_insn(1, 3, 7, 4, 4)
173 #define SYS_SVCR_SMSTOP_SM_EL0 sys_reg(0, 3, 4, 2, 3)
174 #define SYS_SVCR_SMSTART_SM_EL0 sys_reg(0, 3, 4, 3, 3)
175 #define SYS_SVCR_SMSTOP_SMZA_EL0 sys_reg(0, 3, 4, 6, 3)
177 #define SYS_DBGBVRn_EL1(n) sys_reg(2, 0, 0, n, 4)
183 #define SYS_OSLSR_EL1 sys_reg(2, 0, 1, 1, 4)
189 #define SYS_OSDLR_EL1 sys_reg(2, 0, 1, 3, 4)
190 #define SYS_DBGPRCR_EL1 sys_reg(2, 0, 1, 4, 4)
195 #define SYS_DBGDTR_EL0 sys_reg(2, 3, 0, 4, 0)
198 #define SYS_DBGVCR32_EL2 sys_reg(2, 4, 0, 7, 0)
224 #define SYS_TRCCNTCTLR(m) sys_reg(2, 1, 0, (4 | (m & 3)), 5)
227 #define SYS_TRCCONFIGR sys_reg(2, 1, 0, 4, 0)
232 #define SYS_TRCEXTINSELR(m) sys_reg(2, 1, 0, (8 | (m & 3)), 4)
236 #define SYS_TRCIDR12 sys_reg(2, 1, 0, 4, 6)
249 #define SYS_TRCOSLSR sys_reg(2, 1, 1, 1, 4)
252 #define SYS_TRCRSCTLR(m) sys_reg(2, 1, 1, (m & 15), (0 | (m >> 4)))
254 #define SYS_TRCSEQEVR(m) sys_reg(2, 1, 0, (m & 3), 4)
255 #define SYS_TRCSEQRSTEVR sys_reg(2, 1, 0, 6, 4)
256 #define SYS_TRCSEQSTR sys_reg(2, 1, 0, 7, 4)
274 #define SYS_TRCOSLAR sys_reg(2, 1, 1, 0, 4)
276 #define SYS_BRBCR_EL2 sys_reg(2, 4, 9, 0, 0)
301 #define SYS_SPSR_EL1 sys_reg(3, 0, 4, 0, 0)
302 #define SYS_ELR_EL1 sys_reg(3, 0, 4, 0, 1)
304 #define SYS_ICC_PMR_EL1 sys_reg(3, 0, 4, 6, 0)
312 #define SYS_ERXFR_EL1 sys_reg(3, 0, 5, 4, 0)
313 #define SYS_ERXCTLR_EL1 sys_reg(3, 0, 5, 4, 1)
314 #define SYS_ERXSTATUS_EL1 sys_reg(3, 0, 5, 4, 2)
315 #define SYS_ERXADDR_EL1 sys_reg(3, 0, 5, 4, 3)
316 #define SYS_ERXPFGF_EL1 sys_reg(3, 0, 5, 4, 4)
317 #define SYS_ERXPFGCTL_EL1 sys_reg(3, 0, 5, 4, 5)
318 #define SYS_ERXPFGCDN_EL1 sys_reg(3, 0, 5, 4, 6)
326 #define SYS_PAR_EL1 sys_reg(3, 0, 7, 4, 0)
352 BIT_ULL(6) | BIT_ULL(4) | BIT_ULL(2) | BIT_ULL(0))
387 #define SYS_ICC_AP0Rn_EL1(n) sys_reg(3, 0, 12, 8, 4 | n)
406 #define SYS_ICC_CTLR_EL1 sys_reg(3, 0, 12, 12, 4)
417 #define SYS_RNDR_EL0 sys_reg(3, 3, 2, 4, 0)
418 #define SYS_RNDRRS_EL0 sys_reg(3, 3, 2, 4, 1)
424 #define SYS_PMSWINC_EL0 sys_reg(3, 3, 9, 12, 4)
439 /* Definitions for system register interface to AMU for ARMv8.4 onwards */
445 #define SYS_AMCNTENCLR0_EL0 SYS_AM_EL0(2, 4)
464 #define SYS_AMEVCNTR0_EL0(n) SYS_AM_EL0(4 + ((n) >> 3), (n) & 7)
502 #define SYS_VPIDR_EL2 sys_reg(3, 4, 0, 0, 0)
503 #define SYS_VMPIDR_EL2 sys_reg(3, 4, 0, 0, 5)
505 #define SYS_SCTLR_EL2 sys_reg(3, 4, 1, 0, 0)
506 #define SYS_ACTLR_EL2 sys_reg(3, 4, 1, 0, 1)
507 #define SYS_SCTLR2_EL2 sys_reg(3, 4, 1, 0, 3)
508 #define SYS_HCR_EL2 sys_reg(3, 4, 1, 1, 0)
509 #define SYS_MDCR_EL2 sys_reg(3, 4, 1, 1, 1)
510 #define SYS_CPTR_EL2 sys_reg(3, 4, 1, 1, 2)
511 #define SYS_HSTR_EL2 sys_reg(3, 4, 1, 1, 3)
512 #define SYS_HACR_EL2 sys_reg(3, 4, 1, 1, 7)
514 #define SYS_TTBR0_EL2 sys_reg(3, 4, 2, 0, 0)
515 #define SYS_TTBR1_EL2 sys_reg(3, 4, 2, 0, 1)
516 #define SYS_TCR_EL2 sys_reg(3, 4, 2, 0, 2)
517 #define SYS_VTTBR_EL2 sys_reg(3, 4, 2, 1, 0)
518 #define SYS_VTCR_EL2 sys_reg(3, 4, 2, 1, 2)
520 #define SYS_VNCR_EL2 sys_reg(3, 4, 2, 2, 0)
521 #define SYS_HAFGRTR_EL2 sys_reg(3, 4, 3, 1, 6)
522 #define SYS_SPSR_EL2 sys_reg(3, 4, 4, 0, 0)
523 #define SYS_ELR_EL2 sys_reg(3, 4, 4, 0, 1)
524 #define SYS_SP_EL1 sys_reg(3, 4, 4, 1, 0)
525 #define SYS_SPSR_irq sys_reg(3, 4, 4, 3, 0)
526 #define SYS_SPSR_abt sys_reg(3, 4, 4, 3, 1)
527 #define SYS_SPSR_und sys_reg(3, 4, 4, 3, 2)
528 #define SYS_SPSR_fiq sys_reg(3, 4, 4, 3, 3)
529 #define SYS_IFSR32_EL2 sys_reg(3, 4, 5, 0, 1)
530 #define SYS_AFSR0_EL2 sys_reg(3, 4, 5, 1, 0)
531 #define SYS_AFSR1_EL2 sys_reg(3, 4, 5, 1, 1)
532 #define SYS_ESR_EL2 sys_reg(3, 4, 5, 2, 0)
533 #define SYS_VSESR_EL2 sys_reg(3, 4, 5, 2, 3)
534 #define SYS_FPEXC32_EL2 sys_reg(3, 4, 5, 3, 0)
535 #define SYS_TFSR_EL2 sys_reg(3, 4, 5, 6, 0)
537 #define SYS_FAR_EL2 sys_reg(3, 4, 6, 0, 0)
538 #define SYS_HPFAR_EL2 sys_reg(3, 4, 6, 0, 4)
540 #define SYS_MAIR_EL2 sys_reg(3, 4, 10, 2, 0)
541 #define SYS_AMAIR_EL2 sys_reg(3, 4, 10, 3, 0)
543 #define SYS_VBAR_EL2 sys_reg(3, 4, 12, 0, 0)
544 #define SYS_RVBAR_EL2 sys_reg(3, 4, 12, 0, 1)
545 #define SYS_RMR_EL2 sys_reg(3, 4, 12, 0, 2)
546 #define SYS_VDISR_EL2 sys_reg(3, 4, 12, 1, 1)
547 #define __SYS__AP0Rx_EL2(x) sys_reg(3, 4, 12, 8, x)
553 #define __SYS__AP1Rx_EL2(x) sys_reg(3, 4, 12, 9, x)
559 #define SYS_ICH_VSEIR_EL2 sys_reg(3, 4, 12, 9, 4)
560 #define SYS_ICC_SRE_EL2 sys_reg(3, 4, 12, 9, 5)
561 #define SYS_ICH_HCR_EL2 sys_reg(3, 4, 12, 11, 0)
562 #define SYS_ICH_VTR_EL2 sys_reg(3, 4, 12, 11, 1)
563 #define SYS_ICH_MISR_EL2 sys_reg(3, 4, 12, 11, 2)
564 #define SYS_ICH_EISR_EL2 sys_reg(3, 4, 12, 11, 3)
565 #define SYS_ICH_ELRSR_EL2 sys_reg(3, 4, 12, 11, 5)
566 #define SYS_ICH_VMCR_EL2 sys_reg(3, 4, 12, 11, 7)
568 #define __SYS__LR0_EL2(x) sys_reg(3, 4, 12, 12, x)
573 #define SYS_ICH_LR4_EL2 __SYS__LR0_EL2(4)
578 #define __SYS__LR8_EL2(x) sys_reg(3, 4, 12, 13, x)
583 #define SYS_ICH_LR12_EL2 __SYS__LR8_EL2(4)
588 #define SYS_CONTEXTIDR_EL2 sys_reg(3, 4, 13, 0, 1)
589 #define SYS_TPIDR_EL2 sys_reg(3, 4, 13, 0, 2)
590 #define SYS_SCXTNUM_EL2 sys_reg(3, 4, 13, 0, 7)
594 #define __SYS__AMEVCNTVOFF0n_EL2(m) sys_reg(3, 4, 13, __AMEV_CRm(0x8, m), __AMEV_op2(m))
596 #define __SYS__AMEVCNTVOFF1n_EL2(m) sys_reg(3, 4, 13, __AMEV_CRm(0xA, m), __AMEV_op2(m))
599 #define SYS_CNTVOFF_EL2 sys_reg(3, 4, 14, 0, 3)
600 #define SYS_CNTHCTL_EL2 sys_reg(3, 4, 14, 1, 0)
601 #define SYS_CNTHP_TVAL_EL2 sys_reg(3, 4, 14, 2, 0)
602 #define SYS_CNTHP_CTL_EL2 sys_reg(3, 4, 14, 2, 1)
603 #define SYS_CNTHP_CVAL_EL2 sys_reg(3, 4, 14, 2, 2)
604 #define SYS_CNTHV_TVAL_EL2 sys_reg(3, 4, 14, 3, 0)
605 #define SYS_CNTHV_CTL_EL2 sys_reg(3, 4, 14, 3, 1)
606 #define SYS_CNTHV_CVAL_EL2 sys_reg(3, 4, 14, 3, 2)
620 #define SYS_SPSR_EL12 sys_reg(3, 5, 4, 0, 0)
621 #define SYS_ELR_EL12 sys_reg(3, 5, 4, 0, 1)
641 #define SYS_SP_EL2 sys_reg(3, 6, 4, 1, 0)
654 #define OP_AT_S1E2R sys_insn(AT_Op0, 4, AT_CRn, 8, 0)
655 #define OP_AT_S1E2W sys_insn(AT_Op0, 4, AT_CRn, 8, 1)
656 #define OP_AT_S12E1R sys_insn(AT_Op0, 4, AT_CRn, 8, 4)
657 #define OP_AT_S12E1W sys_insn(AT_Op0, 4, AT_CRn, 8, 5)
658 #define OP_AT_S12E0R sys_insn(AT_Op0, 4, AT_CRn, 8, 6)
659 #define OP_AT_S12E0W sys_insn(AT_Op0, 4, AT_CRn, 8, 7)
660 #define OP_AT_S1E2A sys_insn(AT_Op0, 4, AT_CRn, 9, 2)
666 #define TLBI_Op1_EL2 4 /* Accessible from EL2 or higher */
675 #define TLBI_CRm_IPAONS 4 /* S2 Outer and Non-Shareable */
740 #define OP_TLBI_IPAS2E1IS sys_insn(1, 4, 8, 0, 1)
741 #define OP_TLBI_RIPAS2E1IS sys_insn(1, 4, 8, 0, 2)
742 #define OP_TLBI_IPAS2LE1IS sys_insn(1, 4, 8, 0, 5)
743 #define OP_TLBI_RIPAS2LE1IS sys_insn(1, 4, 8, 0, 6)
744 #define OP_TLBI_ALLE2OS sys_insn(1, 4, 8, 1, 0)
745 #define OP_TLBI_VAE2OS sys_insn(1, 4, 8, 1, 1)
746 #define OP_TLBI_ALLE1OS sys_insn(1, 4, 8, 1, 4)
747 #define OP_TLBI_VALE2OS sys_insn(1, 4, 8, 1, 5)
748 #define OP_TLBI_VMALLS12E1OS sys_insn(1, 4, 8, 1, 6)
749 #define OP_TLBI_RVAE2IS sys_insn(1, 4, 8, 2, 1)
750 #define OP_TLBI_RVALE2IS sys_insn(1, 4, 8, 2, 5)
751 #define OP_TLBI_ALLE2IS sys_insn(1, 4, 8, 3, 0)
752 #define OP_TLBI_VAE2IS sys_insn(1, 4, 8, 3, 1)
753 #define OP_TLBI_ALLE1IS sys_insn(1, 4, 8, 3, 4)
754 #define OP_TLBI_VALE2IS sys_insn(1, 4, 8, 3, 5)
755 #define OP_TLBI_VMALLS12E1IS sys_insn(1, 4, 8, 3, 6)
756 #define OP_TLBI_IPAS2E1OS sys_insn(1, 4, 8, 4, 0)
757 #define OP_TLBI_IPAS2E1 sys_insn(1, 4, 8, 4, 1)
758 #define OP_TLBI_RIPAS2E1 sys_insn(1, 4, 8, 4, 2)
759 #define OP_TLBI_RIPAS2E1OS sys_insn(1, 4, 8, 4, 3)
760 #define OP_TLBI_IPAS2LE1OS sys_insn(1, 4, 8, 4, 4)
761 #define OP_TLBI_IPAS2LE1 sys_insn(1, 4, 8, 4, 5)
762 #define OP_TLBI_RIPAS2LE1 sys_insn(1, 4, 8, 4, 6)
763 #define OP_TLBI_RIPAS2LE1OS sys_insn(1, 4, 8, 4, 7)
764 #define OP_TLBI_RVAE2OS sys_insn(1, 4, 8, 5, 1)
765 #define OP_TLBI_RVALE2OS sys_insn(1, 4, 8, 5, 5)
766 #define OP_TLBI_RVAE2 sys_insn(1, 4, 8, 6, 1)
767 #define OP_TLBI_RVALE2 sys_insn(1, 4, 8, 6, 5)
768 #define OP_TLBI_ALLE2 sys_insn(1, 4, 8, 7, 0)
769 #define OP_TLBI_VAE2 sys_insn(1, 4, 8, 7, 1)
770 #define OP_TLBI_ALLE1 sys_insn(1, 4, 8, 7, 4)
771 #define OP_TLBI_VALE2 sys_insn(1, 4, 8, 7, 5)
772 #define OP_TLBI_VMALLS12E1 sys_insn(1, 4, 8, 7, 6)
773 #define OP_TLBI_IPAS2E1ISNXS sys_insn(1, 4, 9, 0, 1)
774 #define OP_TLBI_RIPAS2E1ISNXS sys_insn(1, 4, 9, 0, 2)
775 #define OP_TLBI_IPAS2LE1ISNXS sys_insn(1, 4, 9, 0, 5)
776 #define OP_TLBI_RIPAS2LE1ISNXS sys_insn(1, 4, 9, 0, 6)
777 #define OP_TLBI_ALLE2OSNXS sys_insn(1, 4, 9, 1, 0)
778 #define OP_TLBI_VAE2OSNXS sys_insn(1, 4, 9, 1, 1)
779 #define OP_TLBI_ALLE1OSNXS sys_insn(1, 4, 9, 1, 4)
780 #define OP_TLBI_VALE2OSNXS sys_insn(1, 4, 9, 1, 5)
781 #define OP_TLBI_VMALLS12E1OSNXS sys_insn(1, 4, 9, 1, 6)
782 #define OP_TLBI_RVAE2ISNXS sys_insn(1, 4, 9, 2, 1)
783 #define OP_TLBI_RVALE2ISNXS sys_insn(1, 4, 9, 2, 5)
784 #define OP_TLBI_ALLE2ISNXS sys_insn(1, 4, 9, 3, 0)
785 #define OP_TLBI_VAE2ISNXS sys_insn(1, 4, 9, 3, 1)
786 #define OP_TLBI_ALLE1ISNXS sys_insn(1, 4, 9, 3, 4)
787 #define OP_TLBI_VALE2ISNXS sys_insn(1, 4, 9, 3, 5)
788 #define OP_TLBI_VMALLS12E1ISNXS sys_insn(1, 4, 9, 3, 6)
789 #define OP_TLBI_IPAS2E1OSNXS sys_insn(1, 4, 9, 4, 0)
790 #define OP_TLBI_IPAS2E1NXS sys_insn(1, 4, 9, 4, 1)
791 #define OP_TLBI_RIPAS2E1NXS sys_insn(1, 4, 9, 4, 2)
792 #define OP_TLBI_RIPAS2E1OSNXS sys_insn(1, 4, 9, 4, 3)
793 #define OP_TLBI_IPAS2LE1OSNXS sys_insn(1, 4, 9, 4, 4)
794 #define OP_TLBI_IPAS2LE1NXS sys_insn(1, 4, 9, 4, 5)
795 #define OP_TLBI_RIPAS2LE1NXS sys_insn(1, 4, 9, 4, 6)
796 #define OP_TLBI_RIPAS2LE1OSNXS sys_insn(1, 4, 9, 4, 7)
797 #define OP_TLBI_RVAE2OSNXS sys_insn(1, 4, 9, 5, 1)
798 #define OP_TLBI_RVALE2OSNXS sys_insn(1, 4, 9, 5, 5)
799 #define OP_TLBI_RVAE2NXS sys_insn(1, 4, 9, 6, 1)
800 #define OP_TLBI_RVALE2NXS sys_insn(1, 4, 9, 6, 5)
801 #define OP_TLBI_ALLE2NXS sys_insn(1, 4, 9, 7, 0)
802 #define OP_TLBI_VAE2NXS sys_insn(1, 4, 9, 7, 1)
803 #define OP_TLBI_ALLE1NXS sys_insn(1, 4, 9, 7, 4)
804 #define OP_TLBI_VALE2NXS sys_insn(1, 4, 9, 7, 5)
805 #define OP_TLBI_VMALLS12E1NXS sys_insn(1, 4, 9, 7, 6)
808 #define OP_GCSPUSHX sys_insn(1, 0, 7, 7, 4)
813 #define OP_BRB_IALL sys_insn(1, 1, 7, 2, 4)
815 #define OP_CFP_RCTX sys_insn(1, 3, 7, 3, 4)
848 #define SCTLR_EL2_RES1 ((BIT(4)) | (BIT(5)) | (BIT(11)) | (BIT(16)) | \
1018 #define ICH_VMCR_CBPR_SHIFT 4
1062 #define PIRx_ELx_PERM(idx, perm) ((perm) << ((idx) * 4))
1080 #define ARM64_FEATURE_FIELD_BITS 4