1 /* SPDX-License-Identifier: GPL-2.0 */
2 /*
3 * Copyright (C) 2020-2022 Loongson Technology Corporation Limited
4 */
5 #ifndef _ASM_LOONGARCH_H
6 #define _ASM_LOONGARCH_H
7
8 #include <linux/bits.h>
9 #include <linux/linkage.h>
10 #include <linux/types.h>
11
12 #ifndef __ASSEMBLY__
13 #include <larchintrin.h>
14
15 /* CPUCFG */
16 #define read_cpucfg(reg) __cpucfg(reg)
17
18 #endif /* !__ASSEMBLY__ */
19
20 #ifdef __ASSEMBLY__
21
22 /* LoongArch Registers */
23 #define REG_ZERO 0x0
24 #define REG_RA 0x1
25 #define REG_TP 0x2
26 #define REG_SP 0x3
27 #define REG_A0 0x4 /* Reused as V0 for return value */
28 #define REG_A1 0x5 /* Reused as V1 for return value */
29 #define REG_A2 0x6
30 #define REG_A3 0x7
31 #define REG_A4 0x8
32 #define REG_A5 0x9
33 #define REG_A6 0xa
34 #define REG_A7 0xb
35 #define REG_T0 0xc
36 #define REG_T1 0xd
37 #define REG_T2 0xe
38 #define REG_T3 0xf
39 #define REG_T4 0x10
40 #define REG_T5 0x11
41 #define REG_T6 0x12
42 #define REG_T7 0x13
43 #define REG_T8 0x14
44 #define REG_U0 0x15 /* Kernel uses it as percpu base */
45 #define REG_FP 0x16
46 #define REG_S0 0x17
47 #define REG_S1 0x18
48 #define REG_S2 0x19
49 #define REG_S3 0x1a
50 #define REG_S4 0x1b
51 #define REG_S5 0x1c
52 #define REG_S6 0x1d
53 #define REG_S7 0x1e
54 #define REG_S8 0x1f
55
56 #endif /* __ASSEMBLY__ */
57
58 /* Bit fields for CPUCFG registers */
59 #define LOONGARCH_CPUCFG0 0x0
60 #define CPUCFG0_PRID GENMASK(31, 0)
61
62 #define LOONGARCH_CPUCFG1 0x1
63 #define CPUCFG1_ISGR32 BIT(0)
64 #define CPUCFG1_ISGR64 BIT(1)
65 #define CPUCFG1_ISA GENMASK(1, 0)
66 #define CPUCFG1_PAGING BIT(2)
67 #define CPUCFG1_IOCSR BIT(3)
68 #define CPUCFG1_PABITS GENMASK(11, 4)
69 #define CPUCFG1_VABITS GENMASK(19, 12)
70 #define CPUCFG1_UAL BIT(20)
71 #define CPUCFG1_RI BIT(21)
72 #define CPUCFG1_EP BIT(22)
73 #define CPUCFG1_RPLV BIT(23)
74 #define CPUCFG1_HUGEPG BIT(24)
75 #define CPUCFG1_CRC32 BIT(25)
76 #define CPUCFG1_MSGINT BIT(26)
77
78 #define LOONGARCH_CPUCFG2 0x2
79 #define CPUCFG2_FP BIT(0)
80 #define CPUCFG2_FPSP BIT(1)
81 #define CPUCFG2_FPDP BIT(2)
82 #define CPUCFG2_FPVERS GENMASK(5, 3)
83 #define CPUCFG2_LSX BIT(6)
84 #define CPUCFG2_LASX BIT(7)
85 #define CPUCFG2_COMPLEX BIT(8)
86 #define CPUCFG2_CRYPTO BIT(9)
87 #define CPUCFG2_LVZP BIT(10)
88 #define CPUCFG2_LVZVER GENMASK(13, 11)
89 #define CPUCFG2_LLFTP BIT(14)
90 #define CPUCFG2_LLFTPREV GENMASK(17, 15)
91 #define CPUCFG2_X86BT BIT(18)
92 #define CPUCFG2_ARMBT BIT(19)
93 #define CPUCFG2_MIPSBT BIT(20)
94 #define CPUCFG2_LSPW BIT(21)
95 #define CPUCFG2_LAM BIT(22)
96 #define CPUCFG2_PTW BIT(24)
97
98 #define LOONGARCH_CPUCFG3 0x3
99 #define CPUCFG3_CCDMA BIT(0)
100 #define CPUCFG3_SFB BIT(1)
101 #define CPUCFG3_UCACC BIT(2)
102 #define CPUCFG3_LLEXC BIT(3)
103 #define CPUCFG3_SCDLY BIT(4)
104 #define CPUCFG3_LLDBAR BIT(5)
105 #define CPUCFG3_ITLBT BIT(6)
106 #define CPUCFG3_ICACHET BIT(7)
107 #define CPUCFG3_SPW_LVL GENMASK(10, 8)
108 #define CPUCFG3_SPW_HG_HF BIT(11)
109 #define CPUCFG3_RVA BIT(12)
110 #define CPUCFG3_RVAMAX GENMASK(16, 13)
111 #define CPUCFG3_ALDORDER_CAP BIT(18) /* All address load ordered, capability */
112 #define CPUCFG3_ASTORDER_CAP BIT(19) /* All address store ordered, capability */
113 #define CPUCFG3_ALDORDER_STA BIT(20) /* All address load ordered, status */
114 #define CPUCFG3_ASTORDER_STA BIT(21) /* All address store ordered, status */
115 #define CPUCFG3_SLDORDER_CAP BIT(22) /* Same address load ordered, capability */
116 #define CPUCFG3_SLDORDER_STA BIT(23) /* Same address load ordered, status */
117
118 #define LOONGARCH_CPUCFG4 0x4
119 #define CPUCFG4_CCFREQ GENMASK(31, 0)
120
121 #define LOONGARCH_CPUCFG5 0x5
122 #define CPUCFG5_CCMUL GENMASK(15, 0)
123 #define CPUCFG5_CCDIV GENMASK(31, 16)
124
125 #define LOONGARCH_CPUCFG6 0x6
126 #define CPUCFG6_PMP BIT(0)
127 #define CPUCFG6_PAMVER GENMASK(3, 1)
128 #define CPUCFG6_PMNUM GENMASK(7, 4)
129 #define CPUCFG6_PMNUM_SHIFT 4
130 #define CPUCFG6_PMBITS GENMASK(13, 8)
131 #define CPUCFG6_UPM BIT(14)
132
133 #define LOONGARCH_CPUCFG16 0x10
134 #define CPUCFG16_L1_IUPRE BIT(0)
135 #define CPUCFG16_L1_IUUNIFY BIT(1)
136 #define CPUCFG16_L1_DPRE BIT(2)
137 #define CPUCFG16_L2_IUPRE BIT(3)
138 #define CPUCFG16_L2_IUUNIFY BIT(4)
139 #define CPUCFG16_L2_IUPRIV BIT(5)
140 #define CPUCFG16_L2_IUINCL BIT(6)
141 #define CPUCFG16_L2_DPRE BIT(7)
142 #define CPUCFG16_L2_DPRIV BIT(8)
143 #define CPUCFG16_L2_DINCL BIT(9)
144 #define CPUCFG16_L3_IUPRE BIT(10)
145 #define CPUCFG16_L3_IUUNIFY BIT(11)
146 #define CPUCFG16_L3_IUPRIV BIT(12)
147 #define CPUCFG16_L3_IUINCL BIT(13)
148 #define CPUCFG16_L3_DPRE BIT(14)
149 #define CPUCFG16_L3_DPRIV BIT(15)
150 #define CPUCFG16_L3_DINCL BIT(16)
151
152 #define LOONGARCH_CPUCFG17 0x11
153 #define LOONGARCH_CPUCFG18 0x12
154 #define LOONGARCH_CPUCFG19 0x13
155 #define LOONGARCH_CPUCFG20 0x14
156 #define CPUCFG_CACHE_WAYS_M GENMASK(15, 0)
157 #define CPUCFG_CACHE_SETS_M GENMASK(23, 16)
158 #define CPUCFG_CACHE_LSIZE_M GENMASK(30, 24)
159 #define CPUCFG_CACHE_WAYS 0
160 #define CPUCFG_CACHE_SETS 16
161 #define CPUCFG_CACHE_LSIZE 24
162
163 #define LOONGARCH_CPUCFG48 0x30
164 #define CPUCFG48_MCSR_LCK BIT(0)
165 #define CPUCFG48_NAP_EN BIT(1)
166 #define CPUCFG48_VFPU_CG BIT(2)
167 #define CPUCFG48_RAM_CG BIT(3)
168
169 /*
170 * CPUCFG index area: 0x40000000 -- 0x400000ff
171 * SW emulation for KVM hypervirsor, see arch/loongarch/include/uapi/asm/kvm_para.h
172 */
173
174 #ifndef __ASSEMBLY__
175
176 /* CSR */
177 #define csr_read32(reg) __csrrd_w(reg)
178 #define csr_read64(reg) __csrrd_d(reg)
179 #define csr_write32(val, reg) __csrwr_w(val, reg)
180 #define csr_write64(val, reg) __csrwr_d(val, reg)
181 #define csr_xchg32(val, mask, reg) __csrxchg_w(val, mask, reg)
182 #define csr_xchg64(val, mask, reg) __csrxchg_d(val, mask, reg)
183
184 /* IOCSR */
185 #define iocsr_read32(reg) __iocsrrd_w(reg)
186 #define iocsr_read64(reg) __iocsrrd_d(reg)
187 #define iocsr_write32(val, reg) __iocsrwr_w(val, reg)
188 #define iocsr_write64(val, reg) __iocsrwr_d(val, reg)
189
190 #endif /* !__ASSEMBLY__ */
191
192 /* CSR register number */
193
194 /* Basic CSR registers */
195 #define LOONGARCH_CSR_CRMD 0x0 /* Current mode info */
196 #define CSR_CRMD_WE_SHIFT 9
197 #define CSR_CRMD_WE (_ULCAST_(0x1) << CSR_CRMD_WE_SHIFT)
198 #define CSR_CRMD_DACM_SHIFT 7
199 #define CSR_CRMD_DACM_WIDTH 2
200 #define CSR_CRMD_DACM (_ULCAST_(0x3) << CSR_CRMD_DACM_SHIFT)
201 #define CSR_CRMD_DACF_SHIFT 5
202 #define CSR_CRMD_DACF_WIDTH 2
203 #define CSR_CRMD_DACF (_ULCAST_(0x3) << CSR_CRMD_DACF_SHIFT)
204 #define CSR_CRMD_PG_SHIFT 4
205 #define CSR_CRMD_PG (_ULCAST_(0x1) << CSR_CRMD_PG_SHIFT)
206 #define CSR_CRMD_DA_SHIFT 3
207 #define CSR_CRMD_DA (_ULCAST_(0x1) << CSR_CRMD_DA_SHIFT)
208 #define CSR_CRMD_IE_SHIFT 2
209 #define CSR_CRMD_IE (_ULCAST_(0x1) << CSR_CRMD_IE_SHIFT)
210 #define CSR_CRMD_PLV_SHIFT 0
211 #define CSR_CRMD_PLV_WIDTH 2
212 #define CSR_CRMD_PLV (_ULCAST_(0x3) << CSR_CRMD_PLV_SHIFT)
213
214 #define PLV_KERN 0
215 #define PLV_USER 3
216 #define PLV_MASK 0x3
217
218 #define LOONGARCH_CSR_PRMD 0x1 /* Prev-exception mode info */
219 #define CSR_PRMD_PWE_SHIFT 3
220 #define CSR_PRMD_PWE (_ULCAST_(0x1) << CSR_PRMD_PWE_SHIFT)
221 #define CSR_PRMD_PIE_SHIFT 2
222 #define CSR_PRMD_PIE (_ULCAST_(0x1) << CSR_PRMD_PIE_SHIFT)
223 #define CSR_PRMD_PPLV_SHIFT 0
224 #define CSR_PRMD_PPLV_WIDTH 2
225 #define CSR_PRMD_PPLV (_ULCAST_(0x3) << CSR_PRMD_PPLV_SHIFT)
226
227 #define LOONGARCH_CSR_EUEN 0x2 /* Extended unit enable */
228 #define CSR_EUEN_LBTEN_SHIFT 3
229 #define CSR_EUEN_LBTEN (_ULCAST_(0x1) << CSR_EUEN_LBTEN_SHIFT)
230 #define CSR_EUEN_LASXEN_SHIFT 2
231 #define CSR_EUEN_LASXEN (_ULCAST_(0x1) << CSR_EUEN_LASXEN_SHIFT)
232 #define CSR_EUEN_LSXEN_SHIFT 1
233 #define CSR_EUEN_LSXEN (_ULCAST_(0x1) << CSR_EUEN_LSXEN_SHIFT)
234 #define CSR_EUEN_FPEN_SHIFT 0
235 #define CSR_EUEN_FPEN (_ULCAST_(0x1) << CSR_EUEN_FPEN_SHIFT)
236
237 #define LOONGARCH_CSR_MISC 0x3 /* Misc config */
238
239 #define LOONGARCH_CSR_ECFG 0x4 /* Exception config */
240 #define CSR_ECFG_VS_SHIFT 16
241 #define CSR_ECFG_VS_WIDTH 3
242 #define CSR_ECFG_VS_SHIFT_END (CSR_ECFG_VS_SHIFT + CSR_ECFG_VS_WIDTH - 1)
243 #define CSR_ECFG_VS (_ULCAST_(0x7) << CSR_ECFG_VS_SHIFT)
244 #define CSR_ECFG_IM_SHIFT 0
245 #define CSR_ECFG_IM_WIDTH 14
246 #define CSR_ECFG_IM (_ULCAST_(0x3fff) << CSR_ECFG_IM_SHIFT)
247
248 #define LOONGARCH_CSR_ESTAT 0x5 /* Exception status */
249 #define CSR_ESTAT_ESUBCODE_SHIFT 22
250 #define CSR_ESTAT_ESUBCODE_WIDTH 9
251 #define CSR_ESTAT_ESUBCODE (_ULCAST_(0x1ff) << CSR_ESTAT_ESUBCODE_SHIFT)
252 #define CSR_ESTAT_EXC_SHIFT 16
253 #define CSR_ESTAT_EXC_WIDTH 6
254 #define CSR_ESTAT_EXC (_ULCAST_(0x3f) << CSR_ESTAT_EXC_SHIFT)
255 #define CSR_ESTAT_IS_SHIFT 0
256 #define CSR_ESTAT_IS_WIDTH 15
257 #define CSR_ESTAT_IS (_ULCAST_(0x7fff) << CSR_ESTAT_IS_SHIFT)
258
259 #define LOONGARCH_CSR_ERA 0x6 /* Exception return address */
260
261 #define LOONGARCH_CSR_BADV 0x7 /* Bad virtual address */
262
263 #define LOONGARCH_CSR_BADI 0x8 /* Bad instruction */
264
265 #define LOONGARCH_CSR_EENTRY 0xc /* Exception entry */
266
267 /* TLB related CSR registers */
268 #define LOONGARCH_CSR_TLBIDX 0x10 /* TLB Index, EHINV, PageSize, NP */
269 #define CSR_TLBIDX_EHINV_SHIFT 31
270 #define CSR_TLBIDX_EHINV (_ULCAST_(1) << CSR_TLBIDX_EHINV_SHIFT)
271 #define CSR_TLBIDX_PS_SHIFT 24
272 #define CSR_TLBIDX_PS_WIDTH 6
273 #define CSR_TLBIDX_PS (_ULCAST_(0x3f) << CSR_TLBIDX_PS_SHIFT)
274 #define CSR_TLBIDX_IDX_SHIFT 0
275 #define CSR_TLBIDX_IDX_WIDTH 12
276 #define CSR_TLBIDX_IDX (_ULCAST_(0xfff) << CSR_TLBIDX_IDX_SHIFT)
277 #define CSR_TLBIDX_SIZEM 0x3f000000
278 #define CSR_TLBIDX_SIZE CSR_TLBIDX_PS_SHIFT
279 #define CSR_TLBIDX_IDXM 0xfff
280 #define CSR_INVALID_ENTRY(e) (CSR_TLBIDX_EHINV | e)
281
282 #define LOONGARCH_CSR_TLBEHI 0x11 /* TLB EntryHi */
283
284 #define LOONGARCH_CSR_TLBELO0 0x12 /* TLB EntryLo0 */
285 #define CSR_TLBLO0_RPLV_SHIFT 63
286 #define CSR_TLBLO0_RPLV (_ULCAST_(0x1) << CSR_TLBLO0_RPLV_SHIFT)
287 #define CSR_TLBLO0_NX_SHIFT 62
288 #define CSR_TLBLO0_NX (_ULCAST_(0x1) << CSR_TLBLO0_NX_SHIFT)
289 #define CSR_TLBLO0_NR_SHIFT 61
290 #define CSR_TLBLO0_NR (_ULCAST_(0x1) << CSR_TLBLO0_NR_SHIFT)
291 #define CSR_TLBLO0_PFN_SHIFT 12
292 #define CSR_TLBLO0_PFN_WIDTH 36
293 #define CSR_TLBLO0_PFN (_ULCAST_(0xfffffffff) << CSR_TLBLO0_PFN_SHIFT)
294 #define CSR_TLBLO0_GLOBAL_SHIFT 6
295 #define CSR_TLBLO0_GLOBAL (_ULCAST_(0x1) << CSR_TLBLO0_GLOBAL_SHIFT)
296 #define CSR_TLBLO0_CCA_SHIFT 4
297 #define CSR_TLBLO0_CCA_WIDTH 2
298 #define CSR_TLBLO0_CCA (_ULCAST_(0x3) << CSR_TLBLO0_CCA_SHIFT)
299 #define CSR_TLBLO0_PLV_SHIFT 2
300 #define CSR_TLBLO0_PLV_WIDTH 2
301 #define CSR_TLBLO0_PLV (_ULCAST_(0x3) << CSR_TLBLO0_PLV_SHIFT)
302 #define CSR_TLBLO0_WE_SHIFT 1
303 #define CSR_TLBLO0_WE (_ULCAST_(0x1) << CSR_TLBLO0_WE_SHIFT)
304 #define CSR_TLBLO0_V_SHIFT 0
305 #define CSR_TLBLO0_V (_ULCAST_(0x1) << CSR_TLBLO0_V_SHIFT)
306
307 #define LOONGARCH_CSR_TLBELO1 0x13 /* TLB EntryLo1 */
308 #define CSR_TLBLO1_RPLV_SHIFT 63
309 #define CSR_TLBLO1_RPLV (_ULCAST_(0x1) << CSR_TLBLO1_RPLV_SHIFT)
310 #define CSR_TLBLO1_NX_SHIFT 62
311 #define CSR_TLBLO1_NX (_ULCAST_(0x1) << CSR_TLBLO1_NX_SHIFT)
312 #define CSR_TLBLO1_NR_SHIFT 61
313 #define CSR_TLBLO1_NR (_ULCAST_(0x1) << CSR_TLBLO1_NR_SHIFT)
314 #define CSR_TLBLO1_PFN_SHIFT 12
315 #define CSR_TLBLO1_PFN_WIDTH 36
316 #define CSR_TLBLO1_PFN (_ULCAST_(0xfffffffff) << CSR_TLBLO1_PFN_SHIFT)
317 #define CSR_TLBLO1_GLOBAL_SHIFT 6
318 #define CSR_TLBLO1_GLOBAL (_ULCAST_(0x1) << CSR_TLBLO1_GLOBAL_SHIFT)
319 #define CSR_TLBLO1_CCA_SHIFT 4
320 #define CSR_TLBLO1_CCA_WIDTH 2
321 #define CSR_TLBLO1_CCA (_ULCAST_(0x3) << CSR_TLBLO1_CCA_SHIFT)
322 #define CSR_TLBLO1_PLV_SHIFT 2
323 #define CSR_TLBLO1_PLV_WIDTH 2
324 #define CSR_TLBLO1_PLV (_ULCAST_(0x3) << CSR_TLBLO1_PLV_SHIFT)
325 #define CSR_TLBLO1_WE_SHIFT 1
326 #define CSR_TLBLO1_WE (_ULCAST_(0x1) << CSR_TLBLO1_WE_SHIFT)
327 #define CSR_TLBLO1_V_SHIFT 0
328 #define CSR_TLBLO1_V (_ULCAST_(0x1) << CSR_TLBLO1_V_SHIFT)
329
330 #define LOONGARCH_CSR_GTLBC 0x15 /* Guest TLB control */
331 #define CSR_GTLBC_TGID_SHIFT 16
332 #define CSR_GTLBC_TGID_WIDTH 8
333 #define CSR_GTLBC_TGID_SHIFT_END (CSR_GTLBC_TGID_SHIFT + CSR_GTLBC_TGID_WIDTH - 1)
334 #define CSR_GTLBC_TGID (_ULCAST_(0xff) << CSR_GTLBC_TGID_SHIFT)
335 #define CSR_GTLBC_TOTI_SHIFT 13
336 #define CSR_GTLBC_TOTI (_ULCAST_(0x1) << CSR_GTLBC_TOTI_SHIFT)
337 #define CSR_GTLBC_USETGID_SHIFT 12
338 #define CSR_GTLBC_USETGID (_ULCAST_(0x1) << CSR_GTLBC_USETGID_SHIFT)
339 #define CSR_GTLBC_GMTLBSZ_SHIFT 0
340 #define CSR_GTLBC_GMTLBSZ_WIDTH 6
341 #define CSR_GTLBC_GMTLBSZ (_ULCAST_(0x3f) << CSR_GTLBC_GMTLBSZ_SHIFT)
342
343 #define LOONGARCH_CSR_TRGP 0x16 /* TLBR read guest info */
344 #define CSR_TRGP_RID_SHIFT 16
345 #define CSR_TRGP_RID_WIDTH 8
346 #define CSR_TRGP_RID (_ULCAST_(0xff) << CSR_TRGP_RID_SHIFT)
347 #define CSR_TRGP_GTLB_SHIFT 0
348 #define CSR_TRGP_GTLB (1 << CSR_TRGP_GTLB_SHIFT)
349
350 #define LOONGARCH_CSR_ASID 0x18 /* ASID */
351 #define CSR_ASID_BIT_SHIFT 16 /* ASIDBits */
352 #define CSR_ASID_BIT_WIDTH 8
353 #define CSR_ASID_BIT (_ULCAST_(0xff) << CSR_ASID_BIT_SHIFT)
354 #define CSR_ASID_ASID_SHIFT 0
355 #define CSR_ASID_ASID_WIDTH 10
356 #define CSR_ASID_ASID (_ULCAST_(0x3ff) << CSR_ASID_ASID_SHIFT)
357
358 #define LOONGARCH_CSR_PGDL 0x19 /* Page table base address when VA[VALEN-1] = 0 */
359
360 #define LOONGARCH_CSR_PGDH 0x1a /* Page table base address when VA[VALEN-1] = 1 */
361
362 #define LOONGARCH_CSR_PGD 0x1b /* Page table base */
363
364 #define LOONGARCH_CSR_PWCTL0 0x1c /* PWCtl0 */
365 #define CSR_PWCTL0_PTEW_SHIFT 30
366 #define CSR_PWCTL0_PTEW_WIDTH 2
367 #define CSR_PWCTL0_PTEW (_ULCAST_(0x3) << CSR_PWCTL0_PTEW_SHIFT)
368 #define CSR_PWCTL0_DIR1WIDTH_SHIFT 25
369 #define CSR_PWCTL0_DIR1WIDTH_WIDTH 5
370 #define CSR_PWCTL0_DIR1WIDTH (_ULCAST_(0x1f) << CSR_PWCTL0_DIR1WIDTH_SHIFT)
371 #define CSR_PWCTL0_DIR1BASE_SHIFT 20
372 #define CSR_PWCTL0_DIR1BASE_WIDTH 5
373 #define CSR_PWCTL0_DIR1BASE (_ULCAST_(0x1f) << CSR_PWCTL0_DIR1BASE_SHIFT)
374 #define CSR_PWCTL0_DIR0WIDTH_SHIFT 15
375 #define CSR_PWCTL0_DIR0WIDTH_WIDTH 5
376 #define CSR_PWCTL0_DIR0WIDTH (_ULCAST_(0x1f) << CSR_PWCTL0_DIR0WIDTH_SHIFT)
377 #define CSR_PWCTL0_DIR0BASE_SHIFT 10
378 #define CSR_PWCTL0_DIR0BASE_WIDTH 5
379 #define CSR_PWCTL0_DIR0BASE (_ULCAST_(0x1f) << CSR_PWCTL0_DIR0BASE_SHIFT)
380 #define CSR_PWCTL0_PTWIDTH_SHIFT 5
381 #define CSR_PWCTL0_PTWIDTH_WIDTH 5
382 #define CSR_PWCTL0_PTWIDTH (_ULCAST_(0x1f) << CSR_PWCTL0_PTWIDTH_SHIFT)
383 #define CSR_PWCTL0_PTBASE_SHIFT 0
384 #define CSR_PWCTL0_PTBASE_WIDTH 5
385 #define CSR_PWCTL0_PTBASE (_ULCAST_(0x1f) << CSR_PWCTL0_PTBASE_SHIFT)
386
387 #define LOONGARCH_CSR_PWCTL1 0x1d /* PWCtl1 */
388 #define CSR_PWCTL1_PTW_SHIFT 24
389 #define CSR_PWCTL1_PTW_WIDTH 1
390 #define CSR_PWCTL1_PTW (_ULCAST_(0x1) << CSR_PWCTL1_PTW_SHIFT)
391 #define CSR_PWCTL1_DIR3WIDTH_SHIFT 18
392 #define CSR_PWCTL1_DIR3WIDTH_WIDTH 5
393 #define CSR_PWCTL1_DIR3WIDTH (_ULCAST_(0x1f) << CSR_PWCTL1_DIR3WIDTH_SHIFT)
394 #define CSR_PWCTL1_DIR3BASE_SHIFT 12
395 #define CSR_PWCTL1_DIR3BASE_WIDTH 5
396 #define CSR_PWCTL1_DIR3BASE (_ULCAST_(0x1f) << CSR_PWCTL0_DIR3BASE_SHIFT)
397 #define CSR_PWCTL1_DIR2WIDTH_SHIFT 6
398 #define CSR_PWCTL1_DIR2WIDTH_WIDTH 5
399 #define CSR_PWCTL1_DIR2WIDTH (_ULCAST_(0x1f) << CSR_PWCTL1_DIR2WIDTH_SHIFT)
400 #define CSR_PWCTL1_DIR2BASE_SHIFT 0
401 #define CSR_PWCTL1_DIR2BASE_WIDTH 5
402 #define CSR_PWCTL1_DIR2BASE (_ULCAST_(0x1f) << CSR_PWCTL0_DIR2BASE_SHIFT)
403
404 #define LOONGARCH_CSR_STLBPGSIZE 0x1e
405 #define CSR_STLBPGSIZE_PS_WIDTH 6
406 #define CSR_STLBPGSIZE_PS (_ULCAST_(0x3f))
407
408 #define LOONGARCH_CSR_RVACFG 0x1f
409 #define CSR_RVACFG_RDVA_WIDTH 4
410 #define CSR_RVACFG_RDVA (_ULCAST_(0xf))
411
412 /* Config CSR registers */
413 #define LOONGARCH_CSR_CPUID 0x20 /* CPU core id */
414 #define CSR_CPUID_COREID_WIDTH 9
415 #define CSR_CPUID_COREID _ULCAST_(0x1ff)
416
417 #define LOONGARCH_CSR_PRCFG1 0x21 /* Config1 */
418 #define CSR_CONF1_VSMAX_SHIFT 12
419 #define CSR_CONF1_VSMAX_WIDTH 3
420 #define CSR_CONF1_VSMAX (_ULCAST_(7) << CSR_CONF1_VSMAX_SHIFT)
421 #define CSR_CONF1_TMRBITS_SHIFT 4
422 #define CSR_CONF1_TMRBITS_WIDTH 8
423 #define CSR_CONF1_TMRBITS (_ULCAST_(0xff) << CSR_CONF1_TMRBITS_SHIFT)
424 #define CSR_CONF1_KSNUM_WIDTH 4
425 #define CSR_CONF1_KSNUM _ULCAST_(0xf)
426
427 #define LOONGARCH_CSR_PRCFG2 0x22 /* Config2 */
428 #define CSR_CONF2_PGMASK_SUPP 0x3ffff000
429
430 #define LOONGARCH_CSR_PRCFG3 0x23 /* Config3 */
431 #define CSR_CONF3_STLBIDX_SHIFT 20
432 #define CSR_CONF3_STLBIDX_WIDTH 6
433 #define CSR_CONF3_STLBIDX (_ULCAST_(0x3f) << CSR_CONF3_STLBIDX_SHIFT)
434 #define CSR_CONF3_STLBWAYS_SHIFT 12
435 #define CSR_CONF3_STLBWAYS_WIDTH 8
436 #define CSR_CONF3_STLBWAYS (_ULCAST_(0xff) << CSR_CONF3_STLBWAYS_SHIFT)
437 #define CSR_CONF3_MTLBSIZE_SHIFT 4
438 #define CSR_CONF3_MTLBSIZE_WIDTH 8
439 #define CSR_CONF3_MTLBSIZE (_ULCAST_(0xff) << CSR_CONF3_MTLBSIZE_SHIFT)
440 #define CSR_CONF3_TLBTYPE_SHIFT 0
441 #define CSR_CONF3_TLBTYPE_WIDTH 4
442 #define CSR_CONF3_TLBTYPE (_ULCAST_(0xf) << CSR_CONF3_TLBTYPE_SHIFT)
443
444 /* KSave registers */
445 #define LOONGARCH_CSR_KS0 0x30
446 #define LOONGARCH_CSR_KS1 0x31
447 #define LOONGARCH_CSR_KS2 0x32
448 #define LOONGARCH_CSR_KS3 0x33
449 #define LOONGARCH_CSR_KS4 0x34
450 #define LOONGARCH_CSR_KS5 0x35
451 #define LOONGARCH_CSR_KS6 0x36
452 #define LOONGARCH_CSR_KS7 0x37
453 #define LOONGARCH_CSR_KS8 0x38
454
455 /* Exception allocated KS0, KS1 and KS2 statically */
456 #define EXCEPTION_KS0 LOONGARCH_CSR_KS0
457 #define EXCEPTION_KS1 LOONGARCH_CSR_KS1
458 #define EXCEPTION_KS2 LOONGARCH_CSR_KS2
459 #define EXC_KSAVE_MASK (1 << 0 | 1 << 1 | 1 << 2)
460
461 /* Percpu-data base allocated KS3 statically */
462 #define PERCPU_BASE_KS LOONGARCH_CSR_KS3
463 #define PERCPU_KSAVE_MASK (1 << 3)
464
465 /* KVM allocated KS4 and KS5 statically */
466 #define KVM_VCPU_KS LOONGARCH_CSR_KS4
467 #define KVM_TEMP_KS LOONGARCH_CSR_KS5
468 #define KVM_KSAVE_MASK (1 << 4 | 1 << 5)
469
470 /* Timer registers */
471 #define LOONGARCH_CSR_TMID 0x40 /* Timer ID */
472
473 #define LOONGARCH_CSR_TCFG 0x41 /* Timer config */
474 #define CSR_TCFG_VAL_SHIFT 2
475 #define CSR_TCFG_VAL (_ULCAST_(0x3fffffffffff) << CSR_TCFG_VAL_SHIFT)
476 #define CSR_TCFG_PERIOD_SHIFT 1
477 #define CSR_TCFG_PERIOD (_ULCAST_(0x1) << CSR_TCFG_PERIOD_SHIFT)
478 #define CSR_TCFG_EN (_ULCAST_(0x1))
479
480 #define LOONGARCH_CSR_TVAL 0x42 /* Timer value */
481
482 #define LOONGARCH_CSR_CNTC 0x43 /* Timer offset */
483
484 #define LOONGARCH_CSR_TINTCLR 0x44 /* Timer interrupt clear */
485 #define CSR_TINTCLR_TI_SHIFT 0
486 #define CSR_TINTCLR_TI (1 << CSR_TINTCLR_TI_SHIFT)
487
488 /* Guest registers */
489 #define LOONGARCH_CSR_GSTAT 0x50 /* Guest status */
490 #define CSR_GSTAT_GID_SHIFT 16
491 #define CSR_GSTAT_GID_WIDTH 8
492 #define CSR_GSTAT_GID_SHIFT_END (CSR_GSTAT_GID_SHIFT + CSR_GSTAT_GID_WIDTH - 1)
493 #define CSR_GSTAT_GID (_ULCAST_(0xff) << CSR_GSTAT_GID_SHIFT)
494 #define CSR_GSTAT_GIDBIT_SHIFT 4
495 #define CSR_GSTAT_GIDBIT_WIDTH 6
496 #define CSR_GSTAT_GIDBIT (_ULCAST_(0x3f) << CSR_GSTAT_GIDBIT_SHIFT)
497 #define CSR_GSTAT_PVM_SHIFT 1
498 #define CSR_GSTAT_PVM (_ULCAST_(0x1) << CSR_GSTAT_PVM_SHIFT)
499 #define CSR_GSTAT_VM_SHIFT 0
500 #define CSR_GSTAT_VM (_ULCAST_(0x1) << CSR_GSTAT_VM_SHIFT)
501
502 #define LOONGARCH_CSR_GCFG 0x51 /* Guest config */
503 #define CSR_GCFG_GPERF_SHIFT 24
504 #define CSR_GCFG_GPERF_WIDTH 3
505 #define CSR_GCFG_GPERF (_ULCAST_(0x7) << CSR_GCFG_GPERF_SHIFT)
506 #define CSR_GCFG_GCI_SHIFT 20
507 #define CSR_GCFG_GCI_WIDTH 2
508 #define CSR_GCFG_GCI (_ULCAST_(0x3) << CSR_GCFG_GCI_SHIFT)
509 #define CSR_GCFG_GCI_ALL (_ULCAST_(0x0) << CSR_GCFG_GCI_SHIFT)
510 #define CSR_GCFG_GCI_HIT (_ULCAST_(0x1) << CSR_GCFG_GCI_SHIFT)
511 #define CSR_GCFG_GCI_SECURE (_ULCAST_(0x2) << CSR_GCFG_GCI_SHIFT)
512 #define CSR_GCFG_GCIP_SHIFT 16
513 #define CSR_GCFG_GCIP (_ULCAST_(0xf) << CSR_GCFG_GCIP_SHIFT)
514 #define CSR_GCFG_GCIP_ALL (_ULCAST_(0x1) << CSR_GCFG_GCIP_SHIFT)
515 #define CSR_GCFG_GCIP_HIT (_ULCAST_(0x1) << (CSR_GCFG_GCIP_SHIFT + 1))
516 #define CSR_GCFG_GCIP_SECURE (_ULCAST_(0x1) << (CSR_GCFG_GCIP_SHIFT + 2))
517 #define CSR_GCFG_TORU_SHIFT 15
518 #define CSR_GCFG_TORU (_ULCAST_(0x1) << CSR_GCFG_TORU_SHIFT)
519 #define CSR_GCFG_TORUP_SHIFT 14
520 #define CSR_GCFG_TORUP (_ULCAST_(0x1) << CSR_GCFG_TORUP_SHIFT)
521 #define CSR_GCFG_TOP_SHIFT 13
522 #define CSR_GCFG_TOP (_ULCAST_(0x1) << CSR_GCFG_TOP_SHIFT)
523 #define CSR_GCFG_TOPP_SHIFT 12
524 #define CSR_GCFG_TOPP (_ULCAST_(0x1) << CSR_GCFG_TOPP_SHIFT)
525 #define CSR_GCFG_TOE_SHIFT 11
526 #define CSR_GCFG_TOE (_ULCAST_(0x1) << CSR_GCFG_TOE_SHIFT)
527 #define CSR_GCFG_TOEP_SHIFT 10
528 #define CSR_GCFG_TOEP (_ULCAST_(0x1) << CSR_GCFG_TOEP_SHIFT)
529 #define CSR_GCFG_TIT_SHIFT 9
530 #define CSR_GCFG_TIT (_ULCAST_(0x1) << CSR_GCFG_TIT_SHIFT)
531 #define CSR_GCFG_TITP_SHIFT 8
532 #define CSR_GCFG_TITP (_ULCAST_(0x1) << CSR_GCFG_TITP_SHIFT)
533 #define CSR_GCFG_SIT_SHIFT 7
534 #define CSR_GCFG_SIT (_ULCAST_(0x1) << CSR_GCFG_SIT_SHIFT)
535 #define CSR_GCFG_SITP_SHIFT 6
536 #define CSR_GCFG_SITP (_ULCAST_(0x1) << CSR_GCFG_SITP_SHIFT)
537 #define CSR_GCFG_MATC_SHITF 4
538 #define CSR_GCFG_MATC_WIDTH 2
539 #define CSR_GCFG_MATC_MASK (_ULCAST_(0x3) << CSR_GCFG_MATC_SHITF)
540 #define CSR_GCFG_MATC_GUEST (_ULCAST_(0x0) << CSR_GCFG_MATC_SHITF)
541 #define CSR_GCFG_MATC_ROOT (_ULCAST_(0x1) << CSR_GCFG_MATC_SHITF)
542 #define CSR_GCFG_MATC_NEST (_ULCAST_(0x2) << CSR_GCFG_MATC_SHITF)
543 #define CSR_GCFG_MATP_NEST_SHIFT 2
544 #define CSR_GCFG_MATP_NEST (_ULCAST_(0x1) << CSR_GCFG_MATP_NEST_SHIFT)
545 #define CSR_GCFG_MATP_ROOT_SHIFT 1
546 #define CSR_GCFG_MATP_ROOT (_ULCAST_(0x1) << CSR_GCFG_MATP_ROOT_SHIFT)
547 #define CSR_GCFG_MATP_GUEST_SHIFT 0
548 #define CSR_GCFG_MATP_GUEST (_ULCAST_(0x1) << CSR_GCFG_MATP_GUEST_SHIFT)
549
550 #define LOONGARCH_CSR_GINTC 0x52 /* Guest interrupt control */
551 #define CSR_GINTC_HC_SHIFT 16
552 #define CSR_GINTC_HC_WIDTH 8
553 #define CSR_GINTC_HC (_ULCAST_(0xff) << CSR_GINTC_HC_SHIFT)
554 #define CSR_GINTC_PIP_SHIFT 8
555 #define CSR_GINTC_PIP_WIDTH 8
556 #define CSR_GINTC_PIP (_ULCAST_(0xff) << CSR_GINTC_PIP_SHIFT)
557 #define CSR_GINTC_VIP_SHIFT 0
558 #define CSR_GINTC_VIP_WIDTH 8
559 #define CSR_GINTC_VIP (_ULCAST_(0xff))
560
561 #define LOONGARCH_CSR_GCNTC 0x53 /* Guest timer offset */
562
563 /* LLBCTL register */
564 #define LOONGARCH_CSR_LLBCTL 0x60 /* LLBit control */
565 #define CSR_LLBCTL_ROLLB_SHIFT 0
566 #define CSR_LLBCTL_ROLLB (_ULCAST_(1) << CSR_LLBCTL_ROLLB_SHIFT)
567 #define CSR_LLBCTL_WCLLB_SHIFT 1
568 #define CSR_LLBCTL_WCLLB (_ULCAST_(1) << CSR_LLBCTL_WCLLB_SHIFT)
569 #define CSR_LLBCTL_KLO_SHIFT 2
570 #define CSR_LLBCTL_KLO (_ULCAST_(1) << CSR_LLBCTL_KLO_SHIFT)
571
572 /* Implement dependent */
573 #define LOONGARCH_CSR_IMPCTL1 0x80 /* Loongson config1 */
574 #define CSR_LDSTORDER_SHIFT 28
575 #define CSR_LDSTORDER_WIDTH 3
576 #define CSR_LDSTORDER_MASK (_ULCAST_(0x7) << CSR_LDSTORDER_SHIFT)
577 #define CSR_LDSTORDER_NLD_NST (_ULCAST_(0x0) << CSR_LDSTORDER_SHIFT) /* 000 = No Load No Store */
578 #define CSR_LDSTORDER_ALD_NST (_ULCAST_(0x1) << CSR_LDSTORDER_SHIFT) /* 001 = All Load No Store */
579 #define CSR_LDSTORDER_SLD_NST (_ULCAST_(0x3) << CSR_LDSTORDER_SHIFT) /* 011 = Same Load No Store */
580 #define CSR_LDSTORDER_NLD_AST (_ULCAST_(0x4) << CSR_LDSTORDER_SHIFT) /* 100 = No Load All Store */
581 #define CSR_LDSTORDER_ALD_AST (_ULCAST_(0x5) << CSR_LDSTORDER_SHIFT) /* 101 = All Load All Store */
582 #define CSR_LDSTORDER_SLD_AST (_ULCAST_(0x7) << CSR_LDSTORDER_SHIFT) /* 111 = Same Load All Store */
583 #define CSR_MISPEC_SHIFT 20
584 #define CSR_MISPEC_WIDTH 8
585 #define CSR_MISPEC (_ULCAST_(0xff) << CSR_MISPEC_SHIFT)
586 #define CSR_SSEN_SHIFT 18
587 #define CSR_SSEN (_ULCAST_(1) << CSR_SSEN_SHIFT)
588 #define CSR_SCRAND_SHIFT 17
589 #define CSR_SCRAND (_ULCAST_(1) << CSR_SCRAND_SHIFT)
590 #define CSR_LLEXCL_SHIFT 16
591 #define CSR_LLEXCL (_ULCAST_(1) << CSR_LLEXCL_SHIFT)
592 #define CSR_DISVC_SHIFT 15
593 #define CSR_DISVC (_ULCAST_(1) << CSR_DISVC_SHIFT)
594 #define CSR_VCLRU_SHIFT 14
595 #define CSR_VCLRU (_ULCAST_(1) << CSR_VCLRU_SHIFT)
596 #define CSR_DCLRU_SHIFT 13
597 #define CSR_DCLRU (_ULCAST_(1) << CSR_DCLRU_SHIFT)
598 #define CSR_FASTLDQ_SHIFT 12
599 #define CSR_FASTLDQ (_ULCAST_(1) << CSR_FASTLDQ_SHIFT)
600 #define CSR_USERCAC_SHIFT 11
601 #define CSR_USERCAC (_ULCAST_(1) << CSR_USERCAC_SHIFT)
602 #define CSR_ANTI_MISPEC_SHIFT 10
603 #define CSR_ANTI_MISPEC (_ULCAST_(1) << CSR_ANTI_MISPEC_SHIFT)
604 #define CSR_AUTO_FLUSHSFB_SHIFT 9
605 #define CSR_AUTO_FLUSHSFB (_ULCAST_(1) << CSR_AUTO_FLUSHSFB_SHIFT)
606 #define CSR_STFILL_SHIFT 8
607 #define CSR_STFILL (_ULCAST_(1) << CSR_STFILL_SHIFT)
608 #define CSR_LIFEP_SHIFT 7
609 #define CSR_LIFEP (_ULCAST_(1) << CSR_LIFEP_SHIFT)
610 #define CSR_LLSYNC_SHIFT 6
611 #define CSR_LLSYNC (_ULCAST_(1) << CSR_LLSYNC_SHIFT)
612 #define CSR_BRBTDIS_SHIFT 5
613 #define CSR_BRBTDIS (_ULCAST_(1) << CSR_BRBTDIS_SHIFT)
614 #define CSR_RASDIS_SHIFT 4
615 #define CSR_RASDIS (_ULCAST_(1) << CSR_RASDIS_SHIFT)
616 #define CSR_STPRE_SHIFT 2
617 #define CSR_STPRE_WIDTH 2
618 #define CSR_STPRE (_ULCAST_(3) << CSR_STPRE_SHIFT)
619 #define CSR_INSTPRE_SHIFT 1
620 #define CSR_INSTPRE (_ULCAST_(1) << CSR_INSTPRE_SHIFT)
621 #define CSR_DATAPRE_SHIFT 0
622 #define CSR_DATAPRE (_ULCAST_(1) << CSR_DATAPRE_SHIFT)
623
624 #define LOONGARCH_CSR_IMPCTL2 0x81 /* Loongson config2 */
625 #define CSR_FLUSH_MTLB_SHIFT 0
626 #define CSR_FLUSH_MTLB (_ULCAST_(1) << CSR_FLUSH_MTLB_SHIFT)
627 #define CSR_FLUSH_STLB_SHIFT 1
628 #define CSR_FLUSH_STLB (_ULCAST_(1) << CSR_FLUSH_STLB_SHIFT)
629 #define CSR_FLUSH_DTLB_SHIFT 2
630 #define CSR_FLUSH_DTLB (_ULCAST_(1) << CSR_FLUSH_DTLB_SHIFT)
631 #define CSR_FLUSH_ITLB_SHIFT 3
632 #define CSR_FLUSH_ITLB (_ULCAST_(1) << CSR_FLUSH_ITLB_SHIFT)
633 #define CSR_FLUSH_BTAC_SHIFT 4
634 #define CSR_FLUSH_BTAC (_ULCAST_(1) << CSR_FLUSH_BTAC_SHIFT)
635
636 #define LOONGARCH_CSR_GNMI 0x82
637
638 /* TLB Refill registers */
639 #define LOONGARCH_CSR_TLBRENTRY 0x88 /* TLB refill exception entry */
640 #define LOONGARCH_CSR_TLBRBADV 0x89 /* TLB refill badvaddr */
641 #define LOONGARCH_CSR_TLBRERA 0x8a /* TLB refill ERA */
642 #define LOONGARCH_CSR_TLBRSAVE 0x8b /* KSave for TLB refill exception */
643 #define LOONGARCH_CSR_TLBRELO0 0x8c /* TLB refill entrylo0 */
644 #define LOONGARCH_CSR_TLBRELO1 0x8d /* TLB refill entrylo1 */
645 #define LOONGARCH_CSR_TLBREHI 0x8e /* TLB refill entryhi */
646 #define CSR_TLBREHI_PS_SHIFT 0
647 #define CSR_TLBREHI_PS (_ULCAST_(0x3f) << CSR_TLBREHI_PS_SHIFT)
648 #define LOONGARCH_CSR_TLBRPRMD 0x8f /* TLB refill mode info */
649
650 /* Machine Error registers */
651 #define LOONGARCH_CSR_MERRCTL 0x90 /* MERRCTL */
652 #define LOONGARCH_CSR_MERRINFO1 0x91 /* MError info1 */
653 #define LOONGARCH_CSR_MERRINFO2 0x92 /* MError info2 */
654 #define LOONGARCH_CSR_MERRENTRY 0x93 /* MError exception entry */
655 #define LOONGARCH_CSR_MERRERA 0x94 /* MError exception ERA */
656 #define LOONGARCH_CSR_MERRSAVE 0x95 /* KSave for machine error exception */
657
658 #define LOONGARCH_CSR_CTAG 0x98 /* TagLo + TagHi */
659
660 #define LOONGARCH_CSR_ISR0 0xa0
661 #define LOONGARCH_CSR_ISR1 0xa1
662 #define LOONGARCH_CSR_ISR2 0xa2
663 #define LOONGARCH_CSR_ISR3 0xa3
664
665 #define LOONGARCH_CSR_IRR 0xa4
666
667 #define LOONGARCH_CSR_PRID 0xc0
668
669 /* Shadow MCSR : 0xc0 ~ 0xff */
670 #define LOONGARCH_CSR_MCSR0 0xc0 /* CPUCFG0 and CPUCFG1 */
671 #define MCSR0_INT_IMPL_SHIFT 58
672 #define MCSR0_INT_IMPL 0
673 #define MCSR0_IOCSR_BRD_SHIFT 57
674 #define MCSR0_IOCSR_BRD (_ULCAST_(1) << MCSR0_IOCSR_BRD_SHIFT)
675 #define MCSR0_HUGEPG_SHIFT 56
676 #define MCSR0_HUGEPG (_ULCAST_(1) << MCSR0_HUGEPG_SHIFT)
677 #define MCSR0_RPLMTLB_SHIFT 55
678 #define MCSR0_RPLMTLB (_ULCAST_(1) << MCSR0_RPLMTLB_SHIFT)
679 #define MCSR0_EP_SHIFT 54
680 #define MCSR0_EP (_ULCAST_(1) << MCSR0_EP_SHIFT)
681 #define MCSR0_RI_SHIFT 53
682 #define MCSR0_RI (_ULCAST_(1) << MCSR0_RI_SHIFT)
683 #define MCSR0_UAL_SHIFT 52
684 #define MCSR0_UAL (_ULCAST_(1) << MCSR0_UAL_SHIFT)
685 #define MCSR0_VABIT_SHIFT 44
686 #define MCSR0_VABIT_WIDTH 8
687 #define MCSR0_VABIT (_ULCAST_(0xff) << MCSR0_VABIT_SHIFT)
688 #define VABIT_DEFAULT 0x2f
689 #define MCSR0_PABIT_SHIFT 36
690 #define MCSR0_PABIT_WIDTH 8
691 #define MCSR0_PABIT (_ULCAST_(0xff) << MCSR0_PABIT_SHIFT)
692 #define PABIT_DEFAULT 0x2f
693 #define MCSR0_IOCSR_SHIFT 35
694 #define MCSR0_IOCSR (_ULCAST_(1) << MCSR0_IOCSR_SHIFT)
695 #define MCSR0_PAGING_SHIFT 34
696 #define MCSR0_PAGING (_ULCAST_(1) << MCSR0_PAGING_SHIFT)
697 #define MCSR0_GR64_SHIFT 33
698 #define MCSR0_GR64 (_ULCAST_(1) << MCSR0_GR64_SHIFT)
699 #define GR64_DEFAULT 1
700 #define MCSR0_GR32_SHIFT 32
701 #define MCSR0_GR32 (_ULCAST_(1) << MCSR0_GR32_SHIFT)
702 #define GR32_DEFAULT 0
703 #define MCSR0_PRID_WIDTH 32
704 #define MCSR0_PRID 0x14C010
705
706 #define LOONGARCH_CSR_MCSR1 0xc1 /* CPUCFG2 and CPUCFG3 */
707 #define MCSR1_HPFOLD_SHIFT 43
708 #define MCSR1_HPFOLD (_ULCAST_(1) << MCSR1_HPFOLD_SHIFT)
709 #define MCSR1_SPW_LVL_SHIFT 40
710 #define MCSR1_SPW_LVL_WIDTH 3
711 #define MCSR1_SPW_LVL (_ULCAST_(7) << MCSR1_SPW_LVL_SHIFT)
712 #define MCSR1_ICACHET_SHIFT 39
713 #define MCSR1_ICACHET (_ULCAST_(1) << MCSR1_ICACHET_SHIFT)
714 #define MCSR1_ITLBT_SHIFT 38
715 #define MCSR1_ITLBT (_ULCAST_(1) << MCSR1_ITLBT_SHIFT)
716 #define MCSR1_LLDBAR_SHIFT 37
717 #define MCSR1_LLDBAR (_ULCAST_(1) << MCSR1_LLDBAR_SHIFT)
718 #define MCSR1_SCDLY_SHIFT 36
719 #define MCSR1_SCDLY (_ULCAST_(1) << MCSR1_SCDLY_SHIFT)
720 #define MCSR1_LLEXC_SHIFT 35
721 #define MCSR1_LLEXC (_ULCAST_(1) << MCSR1_LLEXC_SHIFT)
722 #define MCSR1_UCACC_SHIFT 34
723 #define MCSR1_UCACC (_ULCAST_(1) << MCSR1_UCACC_SHIFT)
724 #define MCSR1_SFB_SHIFT 33
725 #define MCSR1_SFB (_ULCAST_(1) << MCSR1_SFB_SHIFT)
726 #define MCSR1_CCDMA_SHIFT 32
727 #define MCSR1_CCDMA (_ULCAST_(1) << MCSR1_CCDMA_SHIFT)
728 #define MCSR1_LAMO_SHIFT 22
729 #define MCSR1_LAMO (_ULCAST_(1) << MCSR1_LAMO_SHIFT)
730 #define MCSR1_LSPW_SHIFT 21
731 #define MCSR1_LSPW (_ULCAST_(1) << MCSR1_LSPW_SHIFT)
732 #define MCSR1_MIPSBT_SHIFT 20
733 #define MCSR1_MIPSBT (_ULCAST_(1) << MCSR1_MIPSBT_SHIFT)
734 #define MCSR1_ARMBT_SHIFT 19
735 #define MCSR1_ARMBT (_ULCAST_(1) << MCSR1_ARMBT_SHIFT)
736 #define MCSR1_X86BT_SHIFT 18
737 #define MCSR1_X86BT (_ULCAST_(1) << MCSR1_X86BT_SHIFT)
738 #define MCSR1_LLFTPVERS_SHIFT 15
739 #define MCSR1_LLFTPVERS_WIDTH 3
740 #define MCSR1_LLFTPVERS (_ULCAST_(7) << MCSR1_LLFTPVERS_SHIFT)
741 #define MCSR1_LLFTP_SHIFT 14
742 #define MCSR1_LLFTP (_ULCAST_(1) << MCSR1_LLFTP_SHIFT)
743 #define MCSR1_VZVERS_SHIFT 11
744 #define MCSR1_VZVERS_WIDTH 3
745 #define MCSR1_VZVERS (_ULCAST_(7) << MCSR1_VZVERS_SHIFT)
746 #define MCSR1_VZ_SHIFT 10
747 #define MCSR1_VZ (_ULCAST_(1) << MCSR1_VZ_SHIFT)
748 #define MCSR1_CRYPTO_SHIFT 9
749 #define MCSR1_CRYPTO (_ULCAST_(1) << MCSR1_CRYPTO_SHIFT)
750 #define MCSR1_COMPLEX_SHIFT 8
751 #define MCSR1_COMPLEX (_ULCAST_(1) << MCSR1_COMPLEX_SHIFT)
752 #define MCSR1_LASX_SHIFT 7
753 #define MCSR1_LASX (_ULCAST_(1) << MCSR1_LASX_SHIFT)
754 #define MCSR1_LSX_SHIFT 6
755 #define MCSR1_LSX (_ULCAST_(1) << MCSR1_LSX_SHIFT)
756 #define MCSR1_FPVERS_SHIFT 3
757 #define MCSR1_FPVERS_WIDTH 3
758 #define MCSR1_FPVERS (_ULCAST_(7) << MCSR1_FPVERS_SHIFT)
759 #define MCSR1_FPDP_SHIFT 2
760 #define MCSR1_FPDP (_ULCAST_(1) << MCSR1_FPDP_SHIFT)
761 #define MCSR1_FPSP_SHIFT 1
762 #define MCSR1_FPSP (_ULCAST_(1) << MCSR1_FPSP_SHIFT)
763 #define MCSR1_FP_SHIFT 0
764 #define MCSR1_FP (_ULCAST_(1) << MCSR1_FP_SHIFT)
765
766 #define LOONGARCH_CSR_MCSR2 0xc2 /* CPUCFG4 and CPUCFG5 */
767 #define MCSR2_CCDIV_SHIFT 48
768 #define MCSR2_CCDIV_WIDTH 16
769 #define MCSR2_CCDIV (_ULCAST_(0xffff) << MCSR2_CCDIV_SHIFT)
770 #define MCSR2_CCMUL_SHIFT 32
771 #define MCSR2_CCMUL_WIDTH 16
772 #define MCSR2_CCMUL (_ULCAST_(0xffff) << MCSR2_CCMUL_SHIFT)
773 #define MCSR2_CCFREQ_WIDTH 32
774 #define MCSR2_CCFREQ (_ULCAST_(0xffffffff))
775 #define CCFREQ_DEFAULT 0x5f5e100 /* 100MHz */
776
777 #define LOONGARCH_CSR_MCSR3 0xc3 /* CPUCFG6 */
778 #define MCSR3_UPM_SHIFT 14
779 #define MCSR3_UPM (_ULCAST_(1) << MCSR3_UPM_SHIFT)
780 #define MCSR3_PMBITS_SHIFT 8
781 #define MCSR3_PMBITS_WIDTH 6
782 #define MCSR3_PMBITS (_ULCAST_(0x3f) << MCSR3_PMBITS_SHIFT)
783 #define PMBITS_DEFAULT 0x40
784 #define MCSR3_PMNUM_SHIFT 4
785 #define MCSR3_PMNUM_WIDTH 4
786 #define MCSR3_PMNUM (_ULCAST_(0xf) << MCSR3_PMNUM_SHIFT)
787 #define MCSR3_PAMVER_SHIFT 1
788 #define MCSR3_PAMVER_WIDTH 3
789 #define MCSR3_PAMVER (_ULCAST_(0x7) << MCSR3_PAMVER_SHIFT)
790 #define MCSR3_PMP_SHIFT 0
791 #define MCSR3_PMP (_ULCAST_(1) << MCSR3_PMP_SHIFT)
792
793 #define LOONGARCH_CSR_MCSR8 0xc8 /* CPUCFG16 and CPUCFG17 */
794 #define MCSR8_L1I_SIZE_SHIFT 56
795 #define MCSR8_L1I_SIZE_WIDTH 7
796 #define MCSR8_L1I_SIZE (_ULCAST_(0x7f) << MCSR8_L1I_SIZE_SHIFT)
797 #define MCSR8_L1I_IDX_SHIFT 48
798 #define MCSR8_L1I_IDX_WIDTH 8
799 #define MCSR8_L1I_IDX (_ULCAST_(0xff) << MCSR8_L1I_IDX_SHIFT)
800 #define MCSR8_L1I_WAY_SHIFT 32
801 #define MCSR8_L1I_WAY_WIDTH 16
802 #define MCSR8_L1I_WAY (_ULCAST_(0xffff) << MCSR8_L1I_WAY_SHIFT)
803 #define MCSR8_L3DINCL_SHIFT 16
804 #define MCSR8_L3DINCL (_ULCAST_(1) << MCSR8_L3DINCL_SHIFT)
805 #define MCSR8_L3DPRIV_SHIFT 15
806 #define MCSR8_L3DPRIV (_ULCAST_(1) << MCSR8_L3DPRIV_SHIFT)
807 #define MCSR8_L3DPRE_SHIFT 14
808 #define MCSR8_L3DPRE (_ULCAST_(1) << MCSR8_L3DPRE_SHIFT)
809 #define MCSR8_L3IUINCL_SHIFT 13
810 #define MCSR8_L3IUINCL (_ULCAST_(1) << MCSR8_L3IUINCL_SHIFT)
811 #define MCSR8_L3IUPRIV_SHIFT 12
812 #define MCSR8_L3IUPRIV (_ULCAST_(1) << MCSR8_L3IUPRIV_SHIFT)
813 #define MCSR8_L3IUUNIFY_SHIFT 11
814 #define MCSR8_L3IUUNIFY (_ULCAST_(1) << MCSR8_L3IUUNIFY_SHIFT)
815 #define MCSR8_L3IUPRE_SHIFT 10
816 #define MCSR8_L3IUPRE (_ULCAST_(1) << MCSR8_L3IUPRE_SHIFT)
817 #define MCSR8_L2DINCL_SHIFT 9
818 #define MCSR8_L2DINCL (_ULCAST_(1) << MCSR8_L2DINCL_SHIFT)
819 #define MCSR8_L2DPRIV_SHIFT 8
820 #define MCSR8_L2DPRIV (_ULCAST_(1) << MCSR8_L2DPRIV_SHIFT)
821 #define MCSR8_L2DPRE_SHIFT 7
822 #define MCSR8_L2DPRE (_ULCAST_(1) << MCSR8_L2DPRE_SHIFT)
823 #define MCSR8_L2IUINCL_SHIFT 6
824 #define MCSR8_L2IUINCL (_ULCAST_(1) << MCSR8_L2IUINCL_SHIFT)
825 #define MCSR8_L2IUPRIV_SHIFT 5
826 #define MCSR8_L2IUPRIV (_ULCAST_(1) << MCSR8_L2IUPRIV_SHIFT)
827 #define MCSR8_L2IUUNIFY_SHIFT 4
828 #define MCSR8_L2IUUNIFY (_ULCAST_(1) << MCSR8_L2IUUNIFY_SHIFT)
829 #define MCSR8_L2IUPRE_SHIFT 3
830 #define MCSR8_L2IUPRE (_ULCAST_(1) << MCSR8_L2IUPRE_SHIFT)
831 #define MCSR8_L1DPRE_SHIFT 2
832 #define MCSR8_L1DPRE (_ULCAST_(1) << MCSR8_L1DPRE_SHIFT)
833 #define MCSR8_L1IUUNIFY_SHIFT 1
834 #define MCSR8_L1IUUNIFY (_ULCAST_(1) << MCSR8_L1IUUNIFY_SHIFT)
835 #define MCSR8_L1IUPRE_SHIFT 0
836 #define MCSR8_L1IUPRE (_ULCAST_(1) << MCSR8_L1IUPRE_SHIFT)
837
838 #define LOONGARCH_CSR_MCSR9 0xc9 /* CPUCFG18 and CPUCFG19 */
839 #define MCSR9_L2U_SIZE_SHIFT 56
840 #define MCSR9_L2U_SIZE_WIDTH 7
841 #define MCSR9_L2U_SIZE (_ULCAST_(0x7f) << MCSR9_L2U_SIZE_SHIFT)
842 #define MCSR9_L2U_IDX_SHIFT 48
843 #define MCSR9_L2U_IDX_WIDTH 8
844 #define MCSR9_L2U_IDX (_ULCAST_(0xff) << MCSR9_IDX_LOG_SHIFT)
845 #define MCSR9_L2U_WAY_SHIFT 32
846 #define MCSR9_L2U_WAY_WIDTH 16
847 #define MCSR9_L2U_WAY (_ULCAST_(0xffff) << MCSR9_L2U_WAY_SHIFT)
848 #define MCSR9_L1D_SIZE_SHIFT 24
849 #define MCSR9_L1D_SIZE_WIDTH 7
850 #define MCSR9_L1D_SIZE (_ULCAST_(0x7f) << MCSR9_L1D_SIZE_SHIFT)
851 #define MCSR9_L1D_IDX_SHIFT 16
852 #define MCSR9_L1D_IDX_WIDTH 8
853 #define MCSR9_L1D_IDX (_ULCAST_(0xff) << MCSR9_L1D_IDX_SHIFT)
854 #define MCSR9_L1D_WAY_SHIFT 0
855 #define MCSR9_L1D_WAY_WIDTH 16
856 #define MCSR9_L1D_WAY (_ULCAST_(0xffff) << MCSR9_L1D_WAY_SHIFT)
857
858 #define LOONGARCH_CSR_MCSR10 0xca /* CPUCFG20 */
859 #define MCSR10_L3U_SIZE_SHIFT 24
860 #define MCSR10_L3U_SIZE_WIDTH 7
861 #define MCSR10_L3U_SIZE (_ULCAST_(0x7f) << MCSR10_L3U_SIZE_SHIFT)
862 #define MCSR10_L3U_IDX_SHIFT 16
863 #define MCSR10_L3U_IDX_WIDTH 8
864 #define MCSR10_L3U_IDX (_ULCAST_(0xff) << MCSR10_L3U_IDX_SHIFT)
865 #define MCSR10_L3U_WAY_SHIFT 0
866 #define MCSR10_L3U_WAY_WIDTH 16
867 #define MCSR10_L3U_WAY (_ULCAST_(0xffff) << MCSR10_L3U_WAY_SHIFT)
868
869 #define LOONGARCH_CSR_MCSR24 0xf0 /* cpucfg48 */
870 #define MCSR24_RAMCG_SHIFT 3
871 #define MCSR24_RAMCG (_ULCAST_(1) << MCSR24_RAMCG_SHIFT)
872 #define MCSR24_VFPUCG_SHIFT 2
873 #define MCSR24_VFPUCG (_ULCAST_(1) << MCSR24_VFPUCG_SHIFT)
874 #define MCSR24_NAPEN_SHIFT 1
875 #define MCSR24_NAPEN (_ULCAST_(1) << MCSR24_NAPEN_SHIFT)
876 #define MCSR24_MCSRLOCK_SHIFT 0
877 #define MCSR24_MCSRLOCK (_ULCAST_(1) << MCSR24_MCSRLOCK_SHIFT)
878
879 /* Uncached accelerate windows registers */
880 #define LOONGARCH_CSR_UCAWIN 0x100
881 #define LOONGARCH_CSR_UCAWIN0_LO 0x102
882 #define LOONGARCH_CSR_UCAWIN0_HI 0x103
883 #define LOONGARCH_CSR_UCAWIN1_LO 0x104
884 #define LOONGARCH_CSR_UCAWIN1_HI 0x105
885 #define LOONGARCH_CSR_UCAWIN2_LO 0x106
886 #define LOONGARCH_CSR_UCAWIN2_HI 0x107
887 #define LOONGARCH_CSR_UCAWIN3_LO 0x108
888 #define LOONGARCH_CSR_UCAWIN3_HI 0x109
889
890 /* Direct Map windows registers */
891 #define LOONGARCH_CSR_DMWIN0 0x180 /* 64 direct map win0: MEM & IF */
892 #define LOONGARCH_CSR_DMWIN1 0x181 /* 64 direct map win1: MEM & IF */
893 #define LOONGARCH_CSR_DMWIN2 0x182 /* 64 direct map win2: MEM */
894 #define LOONGARCH_CSR_DMWIN3 0x183 /* 64 direct map win3: MEM */
895
896 /* Direct Map window 0/1/2/3 */
897 #define CSR_DMW0_PLV0 _CONST64_(1 << 0)
898 #define CSR_DMW0_VSEG _CONST64_(0x8000)
899 #define CSR_DMW0_BASE (CSR_DMW0_VSEG << DMW_PABITS)
900 #define CSR_DMW0_INIT (CSR_DMW0_BASE | CSR_DMW0_PLV0)
901
902 #define CSR_DMW1_PLV0 _CONST64_(1 << 0)
903 #define CSR_DMW1_MAT _CONST64_(1 << 4)
904 #define CSR_DMW1_VSEG _CONST64_(0x9000)
905 #define CSR_DMW1_BASE (CSR_DMW1_VSEG << DMW_PABITS)
906 #define CSR_DMW1_INIT (CSR_DMW1_BASE | CSR_DMW1_MAT | CSR_DMW1_PLV0)
907
908 #define CSR_DMW2_PLV0 _CONST64_(1 << 0)
909 #define CSR_DMW2_MAT _CONST64_(2 << 4)
910 #define CSR_DMW2_VSEG _CONST64_(0xa000)
911 #define CSR_DMW2_BASE (CSR_DMW2_VSEG << DMW_PABITS)
912 #define CSR_DMW2_INIT (CSR_DMW2_BASE | CSR_DMW2_MAT | CSR_DMW2_PLV0)
913
914 #define CSR_DMW3_INIT 0x0
915
916 /* Performance Counter registers */
917 #define LOONGARCH_CSR_PERFCTRL0 0x200 /* 32 perf event 0 config */
918 #define LOONGARCH_CSR_PERFCNTR0 0x201 /* 64 perf event 0 count value */
919 #define LOONGARCH_CSR_PERFCTRL1 0x202 /* 32 perf event 1 config */
920 #define LOONGARCH_CSR_PERFCNTR1 0x203 /* 64 perf event 1 count value */
921 #define LOONGARCH_CSR_PERFCTRL2 0x204 /* 32 perf event 2 config */
922 #define LOONGARCH_CSR_PERFCNTR2 0x205 /* 64 perf event 2 count value */
923 #define LOONGARCH_CSR_PERFCTRL3 0x206 /* 32 perf event 3 config */
924 #define LOONGARCH_CSR_PERFCNTR3 0x207 /* 64 perf event 3 count value */
925 #define CSR_PERFCTRL_PLV0 (_ULCAST_(1) << 16)
926 #define CSR_PERFCTRL_PLV1 (_ULCAST_(1) << 17)
927 #define CSR_PERFCTRL_PLV2 (_ULCAST_(1) << 18)
928 #define CSR_PERFCTRL_PLV3 (_ULCAST_(1) << 19)
929 #define CSR_PERFCTRL_IE (_ULCAST_(1) << 20)
930 #define CSR_PERFCTRL_EVENT 0x3ff
931
932 /* Debug registers */
933 #define LOONGARCH_CSR_MWPC 0x300 /* data breakpoint config */
934 #define LOONGARCH_CSR_MWPS 0x301 /* data breakpoint status */
935
936 #define LOONGARCH_CSR_DB0ADDR 0x310 /* data breakpoint 0 address */
937 #define LOONGARCH_CSR_DB0MASK 0x311 /* data breakpoint 0 mask */
938 #define LOONGARCH_CSR_DB0CTRL 0x312 /* data breakpoint 0 control */
939 #define LOONGARCH_CSR_DB0ASID 0x313 /* data breakpoint 0 asid */
940
941 #define LOONGARCH_CSR_DB1ADDR 0x318 /* data breakpoint 1 address */
942 #define LOONGARCH_CSR_DB1MASK 0x319 /* data breakpoint 1 mask */
943 #define LOONGARCH_CSR_DB1CTRL 0x31a /* data breakpoint 1 control */
944 #define LOONGARCH_CSR_DB1ASID 0x31b /* data breakpoint 1 asid */
945
946 #define LOONGARCH_CSR_DB2ADDR 0x320 /* data breakpoint 2 address */
947 #define LOONGARCH_CSR_DB2MASK 0x321 /* data breakpoint 2 mask */
948 #define LOONGARCH_CSR_DB2CTRL 0x322 /* data breakpoint 2 control */
949 #define LOONGARCH_CSR_DB2ASID 0x323 /* data breakpoint 2 asid */
950
951 #define LOONGARCH_CSR_DB3ADDR 0x328 /* data breakpoint 3 address */
952 #define LOONGARCH_CSR_DB3MASK 0x329 /* data breakpoint 3 mask */
953 #define LOONGARCH_CSR_DB3CTRL 0x32a /* data breakpoint 3 control */
954 #define LOONGARCH_CSR_DB3ASID 0x32b /* data breakpoint 3 asid */
955
956 #define LOONGARCH_CSR_DB4ADDR 0x330 /* data breakpoint 4 address */
957 #define LOONGARCH_CSR_DB4MASK 0x331 /* data breakpoint 4 maks */
958 #define LOONGARCH_CSR_DB4CTRL 0x332 /* data breakpoint 4 control */
959 #define LOONGARCH_CSR_DB4ASID 0x333 /* data breakpoint 4 asid */
960
961 #define LOONGARCH_CSR_DB5ADDR 0x338 /* data breakpoint 5 address */
962 #define LOONGARCH_CSR_DB5MASK 0x339 /* data breakpoint 5 mask */
963 #define LOONGARCH_CSR_DB5CTRL 0x33a /* data breakpoint 5 control */
964 #define LOONGARCH_CSR_DB5ASID 0x33b /* data breakpoint 5 asid */
965
966 #define LOONGARCH_CSR_DB6ADDR 0x340 /* data breakpoint 6 address */
967 #define LOONGARCH_CSR_DB6MASK 0x341 /* data breakpoint 6 mask */
968 #define LOONGARCH_CSR_DB6CTRL 0x342 /* data breakpoint 6 control */
969 #define LOONGARCH_CSR_DB6ASID 0x343 /* data breakpoint 6 asid */
970
971 #define LOONGARCH_CSR_DB7ADDR 0x348 /* data breakpoint 7 address */
972 #define LOONGARCH_CSR_DB7MASK 0x349 /* data breakpoint 7 mask */
973 #define LOONGARCH_CSR_DB7CTRL 0x34a /* data breakpoint 7 control */
974 #define LOONGARCH_CSR_DB7ASID 0x34b /* data breakpoint 7 asid */
975
976 #define LOONGARCH_CSR_DB8ADDR 0x350 /* data breakpoint 8 address */
977 #define LOONGARCH_CSR_DB8MASK 0x351 /* data breakpoint 8 mask */
978 #define LOONGARCH_CSR_DB8CTRL 0x352 /* data breakpoint 8 control */
979 #define LOONGARCH_CSR_DB8ASID 0x353 /* data breakpoint 8 asid */
980
981 #define LOONGARCH_CSR_DB9ADDR 0x358 /* data breakpoint 9 address */
982 #define LOONGARCH_CSR_DB9MASK 0x359 /* data breakpoint 9 mask */
983 #define LOONGARCH_CSR_DB9CTRL 0x35a /* data breakpoint 9 control */
984 #define LOONGARCH_CSR_DB9ASID 0x35b /* data breakpoint 9 asid */
985
986 #define LOONGARCH_CSR_DB10ADDR 0x360 /* data breakpoint 10 address */
987 #define LOONGARCH_CSR_DB10MASK 0x361 /* data breakpoint 10 mask */
988 #define LOONGARCH_CSR_DB10CTRL 0x362 /* data breakpoint 10 control */
989 #define LOONGARCH_CSR_DB10ASID 0x363 /* data breakpoint 10 asid */
990
991 #define LOONGARCH_CSR_DB11ADDR 0x368 /* data breakpoint 11 address */
992 #define LOONGARCH_CSR_DB11MASK 0x369 /* data breakpoint 11 mask */
993 #define LOONGARCH_CSR_DB11CTRL 0x36a /* data breakpoint 11 control */
994 #define LOONGARCH_CSR_DB11ASID 0x36b /* data breakpoint 11 asid */
995
996 #define LOONGARCH_CSR_DB12ADDR 0x370 /* data breakpoint 12 address */
997 #define LOONGARCH_CSR_DB12MASK 0x371 /* data breakpoint 12 mask */
998 #define LOONGARCH_CSR_DB12CTRL 0x372 /* data breakpoint 12 control */
999 #define LOONGARCH_CSR_DB12ASID 0x373 /* data breakpoint 12 asid */
1000
1001 #define LOONGARCH_CSR_DB13ADDR 0x378 /* data breakpoint 13 address */
1002 #define LOONGARCH_CSR_DB13MASK 0x379 /* data breakpoint 13 mask */
1003 #define LOONGARCH_CSR_DB13CTRL 0x37a /* data breakpoint 13 control */
1004 #define LOONGARCH_CSR_DB13ASID 0x37b /* data breakpoint 13 asid */
1005
1006 #define LOONGARCH_CSR_FWPC 0x380 /* instruction breakpoint config */
1007 #define LOONGARCH_CSR_FWPS 0x381 /* instruction breakpoint status */
1008
1009 #define LOONGARCH_CSR_IB0ADDR 0x390 /* inst breakpoint 0 address */
1010 #define LOONGARCH_CSR_IB0MASK 0x391 /* inst breakpoint 0 mask */
1011 #define LOONGARCH_CSR_IB0CTRL 0x392 /* inst breakpoint 0 control */
1012 #define LOONGARCH_CSR_IB0ASID 0x393 /* inst breakpoint 0 asid */
1013
1014 #define LOONGARCH_CSR_IB1ADDR 0x398 /* inst breakpoint 1 address */
1015 #define LOONGARCH_CSR_IB1MASK 0x399 /* inst breakpoint 1 mask */
1016 #define LOONGARCH_CSR_IB1CTRL 0x39a /* inst breakpoint 1 control */
1017 #define LOONGARCH_CSR_IB1ASID 0x39b /* inst breakpoint 1 asid */
1018
1019 #define LOONGARCH_CSR_IB2ADDR 0x3a0 /* inst breakpoint 2 address */
1020 #define LOONGARCH_CSR_IB2MASK 0x3a1 /* inst breakpoint 2 mask */
1021 #define LOONGARCH_CSR_IB2CTRL 0x3a2 /* inst breakpoint 2 control */
1022 #define LOONGARCH_CSR_IB2ASID 0x3a3 /* inst breakpoint 2 asid */
1023
1024 #define LOONGARCH_CSR_IB3ADDR 0x3a8 /* inst breakpoint 3 address */
1025 #define LOONGARCH_CSR_IB3MASK 0x3a9 /* breakpoint 3 mask */
1026 #define LOONGARCH_CSR_IB3CTRL 0x3aa /* inst breakpoint 3 control */
1027 #define LOONGARCH_CSR_IB3ASID 0x3ab /* inst breakpoint 3 asid */
1028
1029 #define LOONGARCH_CSR_IB4ADDR 0x3b0 /* inst breakpoint 4 address */
1030 #define LOONGARCH_CSR_IB4MASK 0x3b1 /* inst breakpoint 4 mask */
1031 #define LOONGARCH_CSR_IB4CTRL 0x3b2 /* inst breakpoint 4 control */
1032 #define LOONGARCH_CSR_IB4ASID 0x3b3 /* inst breakpoint 4 asid */
1033
1034 #define LOONGARCH_CSR_IB5ADDR 0x3b8 /* inst breakpoint 5 address */
1035 #define LOONGARCH_CSR_IB5MASK 0x3b9 /* inst breakpoint 5 mask */
1036 #define LOONGARCH_CSR_IB5CTRL 0x3ba /* inst breakpoint 5 control */
1037 #define LOONGARCH_CSR_IB5ASID 0x3bb /* inst breakpoint 5 asid */
1038
1039 #define LOONGARCH_CSR_IB6ADDR 0x3c0 /* inst breakpoint 6 address */
1040 #define LOONGARCH_CSR_IB6MASK 0x3c1 /* inst breakpoint 6 mask */
1041 #define LOONGARCH_CSR_IB6CTRL 0x3c2 /* inst breakpoint 6 control */
1042 #define LOONGARCH_CSR_IB6ASID 0x3c3 /* inst breakpoint 6 asid */
1043
1044 #define LOONGARCH_CSR_IB7ADDR 0x3c8 /* inst breakpoint 7 address */
1045 #define LOONGARCH_CSR_IB7MASK 0x3c9 /* inst breakpoint 7 mask */
1046 #define LOONGARCH_CSR_IB7CTRL 0x3ca /* inst breakpoint 7 control */
1047 #define LOONGARCH_CSR_IB7ASID 0x3cb /* inst breakpoint 7 asid */
1048
1049 #define LOONGARCH_CSR_IB8ADDR 0x3d0 /* inst breakpoint 8 address */
1050 #define LOONGARCH_CSR_IB8MASK 0x3d1 /* inst breakpoint 8 mask */
1051 #define LOONGARCH_CSR_IB8CTRL 0x3d2 /* inst breakpoint 8 control */
1052 #define LOONGARCH_CSR_IB8ASID 0x3d3 /* inst breakpoint 8 asid */
1053
1054 #define LOONGARCH_CSR_IB9ADDR 0x3d8 /* inst breakpoint 9 address */
1055 #define LOONGARCH_CSR_IB9MASK 0x3d9 /* inst breakpoint 9 mask */
1056 #define LOONGARCH_CSR_IB9CTRL 0x3da /* inst breakpoint 9 control */
1057 #define LOONGARCH_CSR_IB9ASID 0x3db /* inst breakpoint 9 asid */
1058
1059 #define LOONGARCH_CSR_IB10ADDR 0x3e0 /* inst breakpoint 10 address */
1060 #define LOONGARCH_CSR_IB10MASK 0x3e1 /* inst breakpoint 10 mask */
1061 #define LOONGARCH_CSR_IB10CTRL 0x3e2 /* inst breakpoint 10 control */
1062 #define LOONGARCH_CSR_IB10ASID 0x3e3 /* inst breakpoint 10 asid */
1063
1064 #define LOONGARCH_CSR_IB11ADDR 0x3e8 /* inst breakpoint 11 address */
1065 #define LOONGARCH_CSR_IB11MASK 0x3e9 /* inst breakpoint 11 mask */
1066 #define LOONGARCH_CSR_IB11CTRL 0x3ea /* inst breakpoint 11 control */
1067 #define LOONGARCH_CSR_IB11ASID 0x3eb /* inst breakpoint 11 asid */
1068
1069 #define LOONGARCH_CSR_IB12ADDR 0x3f0 /* inst breakpoint 12 address */
1070 #define LOONGARCH_CSR_IB12MASK 0x3f1 /* inst breakpoint 12 mask */
1071 #define LOONGARCH_CSR_IB12CTRL 0x3f2 /* inst breakpoint 12 control */
1072 #define LOONGARCH_CSR_IB12ASID 0x3f3 /* inst breakpoint 12 asid */
1073
1074 #define LOONGARCH_CSR_IB13ADDR 0x3f8 /* inst breakpoint 13 address */
1075 #define LOONGARCH_CSR_IB13MASK 0x3f9 /* inst breakpoint 13 mask */
1076 #define LOONGARCH_CSR_IB13CTRL 0x3fa /* inst breakpoint 13 control */
1077 #define LOONGARCH_CSR_IB13ASID 0x3fb /* inst breakpoint 13 asid */
1078
1079 #define LOONGARCH_CSR_DEBUG 0x500 /* debug config */
1080 #define LOONGARCH_CSR_DERA 0x501 /* debug era */
1081 #define LOONGARCH_CSR_DESAVE 0x502 /* debug save */
1082
1083 #define CSR_FWPC_SKIP_SHIFT 16
1084 #define CSR_FWPC_SKIP (_ULCAST_(1) << CSR_FWPC_SKIP_SHIFT)
1085
1086 /*
1087 * CSR_ECFG IM
1088 */
1089 #define ECFG0_IM 0x00005fff
1090 #define ECFGB_SIP0 0
1091 #define ECFGF_SIP0 (_ULCAST_(1) << ECFGB_SIP0)
1092 #define ECFGB_SIP1 1
1093 #define ECFGF_SIP1 (_ULCAST_(1) << ECFGB_SIP1)
1094 #define ECFGB_IP0 2
1095 #define ECFGF_IP0 (_ULCAST_(1) << ECFGB_IP0)
1096 #define ECFGB_IP1 3
1097 #define ECFGF_IP1 (_ULCAST_(1) << ECFGB_IP1)
1098 #define ECFGB_IP2 4
1099 #define ECFGF_IP2 (_ULCAST_(1) << ECFGB_IP2)
1100 #define ECFGB_IP3 5
1101 #define ECFGF_IP3 (_ULCAST_(1) << ECFGB_IP3)
1102 #define ECFGB_IP4 6
1103 #define ECFGF_IP4 (_ULCAST_(1) << ECFGB_IP4)
1104 #define ECFGB_IP5 7
1105 #define ECFGF_IP5 (_ULCAST_(1) << ECFGB_IP5)
1106 #define ECFGB_IP6 8
1107 #define ECFGF_IP6 (_ULCAST_(1) << ECFGB_IP6)
1108 #define ECFGB_IP7 9
1109 #define ECFGF_IP7 (_ULCAST_(1) << ECFGB_IP7)
1110 #define ECFGB_PMC 10
1111 #define ECFGF_PMC (_ULCAST_(1) << ECFGB_PMC)
1112 #define ECFGB_TIMER 11
1113 #define ECFGF_TIMER (_ULCAST_(1) << ECFGB_TIMER)
1114 #define ECFGB_IPI 12
1115 #define ECFGF_IPI (_ULCAST_(1) << ECFGB_IPI)
1116 #define ECFGF(hwirq) (_ULCAST_(1) << hwirq)
1117
1118 #define ESTATF_IP 0x00003fff
1119
1120 #define LOONGARCH_IOCSR_FEATURES 0x8
1121 #define IOCSRF_TEMP BIT_ULL(0)
1122 #define IOCSRF_NODECNT BIT_ULL(1)
1123 #define IOCSRF_MSI BIT_ULL(2)
1124 #define IOCSRF_EXTIOI BIT_ULL(3)
1125 #define IOCSRF_CSRIPI BIT_ULL(4)
1126 #define IOCSRF_FREQCSR BIT_ULL(5)
1127 #define IOCSRF_FREQSCALE BIT_ULL(6)
1128 #define IOCSRF_DVFSV1 BIT_ULL(7)
1129 #define IOCSRF_EIODECODE BIT_ULL(9)
1130 #define IOCSRF_FLATMODE BIT_ULL(10)
1131 #define IOCSRF_VM BIT_ULL(11)
1132 #define IOCSRF_AVEC BIT_ULL(15)
1133
1134 #define LOONGARCH_IOCSR_VENDOR 0x10
1135
1136 #define LOONGARCH_IOCSR_CPUNAME 0x20
1137
1138 #define LOONGARCH_IOCSR_NODECNT 0x408
1139
1140 #define LOONGARCH_IOCSR_MISC_FUNC 0x420
1141 #define IOCSR_MISC_FUNC_SOFT_INT BIT_ULL(10)
1142 #define IOCSR_MISC_FUNC_TIMER_RESET BIT_ULL(21)
1143 #define IOCSR_MISC_FUNC_EXT_IOI_EN BIT_ULL(48)
1144 #define IOCSR_MISC_FUNC_AVEC_EN BIT_ULL(51)
1145
1146 #define LOONGARCH_IOCSR_CPUTEMP 0x428
1147
1148 #define LOONGARCH_IOCSR_SMCMBX 0x51c
1149
1150 /* PerCore CSR, only accessible by local cores */
1151 #define LOONGARCH_IOCSR_IPI_STATUS 0x1000
1152 #define LOONGARCH_IOCSR_IPI_EN 0x1004
1153 #define LOONGARCH_IOCSR_IPI_SET 0x1008
1154 #define LOONGARCH_IOCSR_IPI_CLEAR 0x100c
1155 #define LOONGARCH_IOCSR_MBUF0 0x1020
1156 #define LOONGARCH_IOCSR_MBUF1 0x1028
1157 #define LOONGARCH_IOCSR_MBUF2 0x1030
1158 #define LOONGARCH_IOCSR_MBUF3 0x1038
1159
1160 #define LOONGARCH_IOCSR_IPI_SEND 0x1040
1161 #define IOCSR_IPI_SEND_IP_SHIFT 0
1162 #define IOCSR_IPI_SEND_CPU_SHIFT 16
1163 #define IOCSR_IPI_SEND_BLOCKING BIT(31)
1164
1165 #define LOONGARCH_IOCSR_MBUF_SEND 0x1048
1166 #define IOCSR_MBUF_SEND_BLOCKING BIT_ULL(31)
1167 #define IOCSR_MBUF_SEND_BOX_SHIFT 2
1168 #define IOCSR_MBUF_SEND_BOX_LO(box) (box << 1)
1169 #define IOCSR_MBUF_SEND_BOX_HI(box) ((box << 1) + 1)
1170 #define IOCSR_MBUF_SEND_CPU_SHIFT 16
1171 #define IOCSR_MBUF_SEND_BUF_SHIFT 32
1172 #define IOCSR_MBUF_SEND_H32_MASK 0xFFFFFFFF00000000ULL
1173
1174 #define LOONGARCH_IOCSR_ANY_SEND 0x1158
1175 #define IOCSR_ANY_SEND_BLOCKING BIT_ULL(31)
1176 #define IOCSR_ANY_SEND_CPU_SHIFT 16
1177 #define IOCSR_ANY_SEND_MASK_SHIFT 27
1178 #define IOCSR_ANY_SEND_BUF_SHIFT 32
1179 #define IOCSR_ANY_SEND_H32_MASK 0xFFFFFFFF00000000ULL
1180
1181 /* Register offset and bit definition for CSR access */
1182 #define LOONGARCH_IOCSR_TIMER_CFG 0x1060
1183 #define LOONGARCH_IOCSR_TIMER_TICK 0x1070
1184 #define IOCSR_TIMER_CFG_RESERVED (_ULCAST_(1) << 63)
1185 #define IOCSR_TIMER_CFG_PERIODIC (_ULCAST_(1) << 62)
1186 #define IOCSR_TIMER_CFG_EN (_ULCAST_(1) << 61)
1187 #define IOCSR_TIMER_MASK 0x0ffffffffffffULL
1188 #define IOCSR_TIMER_INITVAL_RST (_ULCAST_(0xffff) << 48)
1189
1190 #define LOONGARCH_IOCSR_EXTIOI_NODEMAP_BASE 0x14a0
1191 #define LOONGARCH_IOCSR_EXTIOI_IPMAP_BASE 0x14c0
1192 #define LOONGARCH_IOCSR_EXTIOI_EN_BASE 0x1600
1193 #define LOONGARCH_IOCSR_EXTIOI_BOUNCE_BASE 0x1680
1194 #define LOONGARCH_IOCSR_EXTIOI_ISR_BASE 0x1800
1195 #define LOONGARCH_IOCSR_EXTIOI_ROUTE_BASE 0x1c00
1196 #define IOCSR_EXTIOI_VECTOR_NUM 256
1197
1198 #ifndef __ASSEMBLY__
1199
drdtime(void)1200 static __always_inline u64 drdtime(void)
1201 {
1202 u64 val = 0;
1203
1204 __asm__ __volatile__(
1205 "rdtime.d %0, $zero\n\t"
1206 : "=r"(val)
1207 :
1208 );
1209 return val;
1210 }
1211
get_csr_cpuid(void)1212 static inline unsigned int get_csr_cpuid(void)
1213 {
1214 return csr_read32(LOONGARCH_CSR_CPUID);
1215 }
1216
csr_any_send(unsigned int addr,unsigned int data,unsigned int data_mask,unsigned int cpu)1217 static inline void csr_any_send(unsigned int addr, unsigned int data,
1218 unsigned int data_mask, unsigned int cpu)
1219 {
1220 uint64_t val = 0;
1221
1222 val = IOCSR_ANY_SEND_BLOCKING | addr;
1223 val |= (cpu << IOCSR_ANY_SEND_CPU_SHIFT);
1224 val |= (data_mask << IOCSR_ANY_SEND_MASK_SHIFT);
1225 val |= ((uint64_t)data << IOCSR_ANY_SEND_BUF_SHIFT);
1226 iocsr_write64(val, LOONGARCH_IOCSR_ANY_SEND);
1227 }
1228
read_csr_excode(void)1229 static inline unsigned int read_csr_excode(void)
1230 {
1231 return (csr_read32(LOONGARCH_CSR_ESTAT) & CSR_ESTAT_EXC) >> CSR_ESTAT_EXC_SHIFT;
1232 }
1233
write_csr_index(unsigned int idx)1234 static inline void write_csr_index(unsigned int idx)
1235 {
1236 csr_xchg32(idx, CSR_TLBIDX_IDXM, LOONGARCH_CSR_TLBIDX);
1237 }
1238
read_csr_pagesize(void)1239 static inline unsigned int read_csr_pagesize(void)
1240 {
1241 return (csr_read32(LOONGARCH_CSR_TLBIDX) & CSR_TLBIDX_SIZEM) >> CSR_TLBIDX_SIZE;
1242 }
1243
write_csr_pagesize(unsigned int size)1244 static inline void write_csr_pagesize(unsigned int size)
1245 {
1246 csr_xchg32(size << CSR_TLBIDX_SIZE, CSR_TLBIDX_SIZEM, LOONGARCH_CSR_TLBIDX);
1247 }
1248
read_csr_tlbrefill_pagesize(void)1249 static inline unsigned int read_csr_tlbrefill_pagesize(void)
1250 {
1251 return (csr_read64(LOONGARCH_CSR_TLBREHI) & CSR_TLBREHI_PS) >> CSR_TLBREHI_PS_SHIFT;
1252 }
1253
write_csr_tlbrefill_pagesize(unsigned int size)1254 static inline void write_csr_tlbrefill_pagesize(unsigned int size)
1255 {
1256 csr_xchg64(size << CSR_TLBREHI_PS_SHIFT, CSR_TLBREHI_PS, LOONGARCH_CSR_TLBREHI);
1257 }
1258
1259 #define read_csr_asid() csr_read32(LOONGARCH_CSR_ASID)
1260 #define write_csr_asid(val) csr_write32(val, LOONGARCH_CSR_ASID)
1261 #define read_csr_entryhi() csr_read64(LOONGARCH_CSR_TLBEHI)
1262 #define write_csr_entryhi(val) csr_write64(val, LOONGARCH_CSR_TLBEHI)
1263 #define read_csr_entrylo0() csr_read64(LOONGARCH_CSR_TLBELO0)
1264 #define write_csr_entrylo0(val) csr_write64(val, LOONGARCH_CSR_TLBELO0)
1265 #define read_csr_entrylo1() csr_read64(LOONGARCH_CSR_TLBELO1)
1266 #define write_csr_entrylo1(val) csr_write64(val, LOONGARCH_CSR_TLBELO1)
1267 #define read_csr_ecfg() csr_read32(LOONGARCH_CSR_ECFG)
1268 #define write_csr_ecfg(val) csr_write32(val, LOONGARCH_CSR_ECFG)
1269 #define read_csr_estat() csr_read32(LOONGARCH_CSR_ESTAT)
1270 #define write_csr_estat(val) csr_write32(val, LOONGARCH_CSR_ESTAT)
1271 #define read_csr_tlbidx() csr_read32(LOONGARCH_CSR_TLBIDX)
1272 #define write_csr_tlbidx(val) csr_write32(val, LOONGARCH_CSR_TLBIDX)
1273 #define read_csr_euen() csr_read32(LOONGARCH_CSR_EUEN)
1274 #define write_csr_euen(val) csr_write32(val, LOONGARCH_CSR_EUEN)
1275 #define read_csr_cpuid() csr_read32(LOONGARCH_CSR_CPUID)
1276 #define read_csr_prcfg1() csr_read64(LOONGARCH_CSR_PRCFG1)
1277 #define write_csr_prcfg1(val) csr_write64(val, LOONGARCH_CSR_PRCFG1)
1278 #define read_csr_prcfg2() csr_read64(LOONGARCH_CSR_PRCFG2)
1279 #define write_csr_prcfg2(val) csr_write64(val, LOONGARCH_CSR_PRCFG2)
1280 #define read_csr_prcfg3() csr_read64(LOONGARCH_CSR_PRCFG3)
1281 #define write_csr_prcfg3(val) csr_write64(val, LOONGARCH_CSR_PRCFG3)
1282 #define read_csr_stlbpgsize() csr_read32(LOONGARCH_CSR_STLBPGSIZE)
1283 #define write_csr_stlbpgsize(val) csr_write32(val, LOONGARCH_CSR_STLBPGSIZE)
1284 #define read_csr_rvacfg() csr_read32(LOONGARCH_CSR_RVACFG)
1285 #define write_csr_rvacfg(val) csr_write32(val, LOONGARCH_CSR_RVACFG)
1286 #define write_csr_tintclear(val) csr_write32(val, LOONGARCH_CSR_TINTCLR)
1287 #define read_csr_impctl1() csr_read64(LOONGARCH_CSR_IMPCTL1)
1288 #define write_csr_impctl1(val) csr_write64(val, LOONGARCH_CSR_IMPCTL1)
1289 #define write_csr_impctl2(val) csr_write64(val, LOONGARCH_CSR_IMPCTL2)
1290
1291 #define read_csr_perfctrl0() csr_read64(LOONGARCH_CSR_PERFCTRL0)
1292 #define read_csr_perfcntr0() csr_read64(LOONGARCH_CSR_PERFCNTR0)
1293 #define read_csr_perfctrl1() csr_read64(LOONGARCH_CSR_PERFCTRL1)
1294 #define read_csr_perfcntr1() csr_read64(LOONGARCH_CSR_PERFCNTR1)
1295 #define read_csr_perfctrl2() csr_read64(LOONGARCH_CSR_PERFCTRL2)
1296 #define read_csr_perfcntr2() csr_read64(LOONGARCH_CSR_PERFCNTR2)
1297 #define read_csr_perfctrl3() csr_read64(LOONGARCH_CSR_PERFCTRL3)
1298 #define read_csr_perfcntr3() csr_read64(LOONGARCH_CSR_PERFCNTR3)
1299 #define write_csr_perfctrl0(val) csr_write64(val, LOONGARCH_CSR_PERFCTRL0)
1300 #define write_csr_perfcntr0(val) csr_write64(val, LOONGARCH_CSR_PERFCNTR0)
1301 #define write_csr_perfctrl1(val) csr_write64(val, LOONGARCH_CSR_PERFCTRL1)
1302 #define write_csr_perfcntr1(val) csr_write64(val, LOONGARCH_CSR_PERFCNTR1)
1303 #define write_csr_perfctrl2(val) csr_write64(val, LOONGARCH_CSR_PERFCTRL2)
1304 #define write_csr_perfcntr2(val) csr_write64(val, LOONGARCH_CSR_PERFCNTR2)
1305 #define write_csr_perfctrl3(val) csr_write64(val, LOONGARCH_CSR_PERFCTRL3)
1306 #define write_csr_perfcntr3(val) csr_write64(val, LOONGARCH_CSR_PERFCNTR3)
1307
1308 /*
1309 * Manipulate bits in a register.
1310 */
1311 #define __BUILD_CSR_COMMON(name) \
1312 static inline unsigned long \
1313 set_##name(unsigned long set) \
1314 { \
1315 unsigned long res, new; \
1316 \
1317 res = read_##name(); \
1318 new = res | set; \
1319 write_##name(new); \
1320 \
1321 return res; \
1322 } \
1323 \
1324 static inline unsigned long \
1325 clear_##name(unsigned long clear) \
1326 { \
1327 unsigned long res, new; \
1328 \
1329 res = read_##name(); \
1330 new = res & ~clear; \
1331 write_##name(new); \
1332 \
1333 return res; \
1334 } \
1335 \
1336 static inline unsigned long \
1337 change_##name(unsigned long change, unsigned long val) \
1338 { \
1339 unsigned long res, new; \
1340 \
1341 res = read_##name(); \
1342 new = res & ~change; \
1343 new |= (val & change); \
1344 write_##name(new); \
1345 \
1346 return res; \
1347 }
1348
1349 #define __BUILD_CSR_OP(name) __BUILD_CSR_COMMON(csr_##name)
1350
1351 __BUILD_CSR_OP(euen)
1352 __BUILD_CSR_OP(ecfg)
1353 __BUILD_CSR_OP(tlbidx)
1354
1355 #define set_csr_estat(val) \
1356 csr_xchg32(val, val, LOONGARCH_CSR_ESTAT)
1357 #define clear_csr_estat(val) \
1358 csr_xchg32(~(val), val, LOONGARCH_CSR_ESTAT)
1359
1360 #endif /* __ASSEMBLY__ */
1361
1362 /* Generic EntryLo bit definitions */
1363 #define ENTRYLO_V (_ULCAST_(1) << 0)
1364 #define ENTRYLO_D (_ULCAST_(1) << 1)
1365 #define ENTRYLO_PLV_SHIFT 2
1366 #define ENTRYLO_PLV (_ULCAST_(3) << ENTRYLO_PLV_SHIFT)
1367 #define ENTRYLO_C_SHIFT 4
1368 #define ENTRYLO_C (_ULCAST_(3) << ENTRYLO_C_SHIFT)
1369 #define ENTRYLO_G (_ULCAST_(1) << 6)
1370 #define ENTRYLO_NR (_ULCAST_(1) << 61)
1371 #define ENTRYLO_NX (_ULCAST_(1) << 62)
1372
1373 /* Values for PageSize register */
1374 #define PS_4K 0x0000000c
1375 #define PS_8K 0x0000000d
1376 #define PS_16K 0x0000000e
1377 #define PS_32K 0x0000000f
1378 #define PS_64K 0x00000010
1379 #define PS_128K 0x00000011
1380 #define PS_256K 0x00000012
1381 #define PS_512K 0x00000013
1382 #define PS_1M 0x00000014
1383 #define PS_2M 0x00000015
1384 #define PS_4M 0x00000016
1385 #define PS_8M 0x00000017
1386 #define PS_16M 0x00000018
1387 #define PS_32M 0x00000019
1388 #define PS_64M 0x0000001a
1389 #define PS_128M 0x0000001b
1390 #define PS_256M 0x0000001c
1391 #define PS_512M 0x0000001d
1392 #define PS_1G 0x0000001e
1393
1394 /* Default page size for a given kernel configuration */
1395 #ifdef CONFIG_PAGE_SIZE_4KB
1396 #define PS_DEFAULT_SIZE PS_4K
1397 #elif defined(CONFIG_PAGE_SIZE_16KB)
1398 #define PS_DEFAULT_SIZE PS_16K
1399 #elif defined(CONFIG_PAGE_SIZE_64KB)
1400 #define PS_DEFAULT_SIZE PS_64K
1401 #else
1402 #error Bad page size configuration!
1403 #endif
1404
1405 /* Default huge tlb size for a given kernel configuration */
1406 #ifdef CONFIG_PAGE_SIZE_4KB
1407 #define PS_HUGE_SIZE PS_1M
1408 #elif defined(CONFIG_PAGE_SIZE_16KB)
1409 #define PS_HUGE_SIZE PS_16M
1410 #elif defined(CONFIG_PAGE_SIZE_64KB)
1411 #define PS_HUGE_SIZE PS_256M
1412 #else
1413 #error Bad page size configuration for hugetlbfs!
1414 #endif
1415
1416 /* ExStatus.ExcCode */
1417 #define EXCCODE_RSV 0 /* Reserved */
1418 #define EXCCODE_TLBL 1 /* TLB miss on a load */
1419 #define EXCCODE_TLBS 2 /* TLB miss on a store */
1420 #define EXCCODE_TLBI 3 /* TLB miss on a ifetch */
1421 #define EXCCODE_TLBM 4 /* TLB modified fault */
1422 #define EXCCODE_TLBNR 5 /* TLB Read-Inhibit exception */
1423 #define EXCCODE_TLBNX 6 /* TLB Execution-Inhibit exception */
1424 #define EXCCODE_TLBPE 7 /* TLB Privilege Error */
1425 #define EXCCODE_ADE 8 /* Address Error */
1426 #define EXSUBCODE_ADEF 0 /* Fetch Instruction */
1427 #define EXSUBCODE_ADEM 1 /* Access Memory*/
1428 #define EXCCODE_ALE 9 /* Unalign Access */
1429 #define EXCCODE_BCE 10 /* Bounds Check Error */
1430 #define EXCCODE_SYS 11 /* System call */
1431 #define EXCCODE_BP 12 /* Breakpoint */
1432 #define EXCCODE_INE 13 /* Inst. Not Exist */
1433 #define EXCCODE_IPE 14 /* Inst. Privileged Error */
1434 #define EXCCODE_FPDIS 15 /* FPU Disabled */
1435 #define EXCCODE_LSXDIS 16 /* LSX Disabled */
1436 #define EXCCODE_LASXDIS 17 /* LASX Disabled */
1437 #define EXCCODE_FPE 18 /* Floating Point Exception */
1438 #define EXCSUBCODE_FPE 0 /* Floating Point Exception */
1439 #define EXCSUBCODE_VFPE 1 /* Vector Exception */
1440 #define EXCCODE_WATCH 19 /* WatchPoint Exception */
1441 #define EXCSUBCODE_WPEF 0 /* ... on Instruction Fetch */
1442 #define EXCSUBCODE_WPEM 1 /* ... on Memory Accesses */
1443 #define EXCCODE_BTDIS 20 /* Binary Trans. Disabled */
1444 #define EXCCODE_BTE 21 /* Binary Trans. Exception */
1445 #define EXCCODE_GSPR 22 /* Guest Privileged Error */
1446 #define EXCCODE_HVC 23 /* Hypercall */
1447 #define EXCCODE_GCM 24 /* Guest CSR modified */
1448 #define EXCSUBCODE_GCSC 0 /* Software caused */
1449 #define EXCSUBCODE_GCHC 1 /* Hardware caused */
1450 #define EXCCODE_SE 25 /* Security */
1451
1452 /* Interrupt numbers */
1453 #define INT_SWI0 0 /* Software Interrupts */
1454 #define INT_SWI1 1
1455 #define INT_HWI0 2 /* Hardware Interrupts */
1456 #define INT_HWI1 3
1457 #define INT_HWI2 4
1458 #define INT_HWI3 5
1459 #define INT_HWI4 6
1460 #define INT_HWI5 7
1461 #define INT_HWI6 8
1462 #define INT_HWI7 9
1463 #define INT_PCOV 10 /* Performance Counter Overflow */
1464 #define INT_TI 11 /* Timer */
1465 #define INT_IPI 12
1466 #define INT_NMI 13
1467 #define INT_AVEC 14
1468
1469 /* ExcCodes corresponding to interrupts */
1470 #define EXCCODE_INT_NUM (INT_AVEC + 1)
1471 #define EXCCODE_INT_START 64
1472 #define EXCCODE_INT_END (EXCCODE_INT_START + EXCCODE_INT_NUM - 1)
1473
1474 /* FPU Status Register Names */
1475 #ifndef CONFIG_AS_HAS_FCSR_CLASS
1476 #define LOONGARCH_FCSR0 $r0
1477 #define LOONGARCH_FCSR1 $r1
1478 #define LOONGARCH_FCSR2 $r2
1479 #define LOONGARCH_FCSR3 $r3
1480 #else
1481 #define LOONGARCH_FCSR0 $fcsr0
1482 #define LOONGARCH_FCSR1 $fcsr1
1483 #define LOONGARCH_FCSR2 $fcsr2
1484 #define LOONGARCH_FCSR3 $fcsr3
1485 #endif
1486
1487 /* FPU Status Register Values */
1488 #define FPU_CSR_RSVD 0xe0e0fce0
1489
1490 /*
1491 * X the exception cause indicator
1492 * E the exception enable
1493 * S the sticky/flag bit
1494 */
1495 #define FPU_CSR_ALL_X 0x1f000000
1496 #define FPU_CSR_INV_X 0x10000000
1497 #define FPU_CSR_DIV_X 0x08000000
1498 #define FPU_CSR_OVF_X 0x04000000
1499 #define FPU_CSR_UDF_X 0x02000000
1500 #define FPU_CSR_INE_X 0x01000000
1501
1502 #define FPU_CSR_ALL_S 0x001f0000
1503 #define FPU_CSR_INV_S 0x00100000
1504 #define FPU_CSR_DIV_S 0x00080000
1505 #define FPU_CSR_OVF_S 0x00040000
1506 #define FPU_CSR_UDF_S 0x00020000
1507 #define FPU_CSR_INE_S 0x00010000
1508
1509 #define FPU_CSR_ALL_E 0x0000001f
1510 #define FPU_CSR_INV_E 0x00000010
1511 #define FPU_CSR_DIV_E 0x00000008
1512 #define FPU_CSR_OVF_E 0x00000004
1513 #define FPU_CSR_UDF_E 0x00000002
1514 #define FPU_CSR_INE_E 0x00000001
1515
1516 /* Bits 8 and 9 of FPU Status Register specify the rounding mode */
1517 #define FPU_CSR_RM 0x300
1518 #define FPU_CSR_RN 0x000 /* nearest */
1519 #define FPU_CSR_RZ 0x100 /* towards zero */
1520 #define FPU_CSR_RU 0x200 /* towards +Infinity */
1521 #define FPU_CSR_RD 0x300 /* towards -Infinity */
1522
1523 /* Bit 6 of FPU Status Register specify the LBT TOP simulation mode */
1524 #define FPU_CSR_TM_SHIFT 0x6
1525 #define FPU_CSR_TM (_ULCAST_(1) << FPU_CSR_TM_SHIFT)
1526
1527 #define read_fcsr(source) \
1528 ({ \
1529 unsigned int __res; \
1530 \
1531 __asm__ __volatile__( \
1532 " movfcsr2gr %0, "__stringify(source)" \n" \
1533 : "=r" (__res)); \
1534 __res; \
1535 })
1536
1537 #define write_fcsr(dest, val) \
1538 do { \
1539 __asm__ __volatile__( \
1540 " movgr2fcsr "__stringify(dest)", %0 \n" \
1541 : : "r" (val)); \
1542 } while (0)
1543
1544 #endif /* _ASM_LOONGARCH_H */
1545