/aosp_15_r20/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/AArch64/ |
H A D | AArch64MIPeepholeOpt.cpp | 123 static bool splitBitmaskImm(T Imm, unsigned RegSize, T &Imm1Enc, T &Imm2Enc) { in splitBitmaskImm() 176 T &Imm1) -> std::optional<OpcodePair> { in visitAND() 302 static bool splitAddSubImm(T Imm, unsigned RegSize, T &Imm0, T &Imm1) { in splitAddSubImm() 340 T &Imm1) -> std::optional<OpcodePair> { in visitADDSUB() 372 T &Imm1) -> std::optional<OpcodePair> { in visitADDSSUBS() 448 unsigned RegSize = sizeof(T) * 8; in splitTwoPartImm() local
|
H A D | AArch64FastISel.cpp | 1676 unsigned RegSize; in emitLogicalOp_ri() local 4066 unsigned RegSize = Is64Bit ? 64 : 32; in emitLSL_ri() local 4169 unsigned RegSize = Is64Bit ? 64 : 32; in emitLSR_ri() local 4285 unsigned RegSize = Is64Bit ? 64 : 32; in emitASR_ri() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-16.0/llvm/lib/CodeGen/AsmPrinter/ |
H A D | DwarfExpression.cpp | 138 unsigned RegSize = TRI.getRegSizeInBits(*RC); in addMachineReg() local 291 unsigned RegSize = 0; in addMachineRegExpression() local
|
/aosp_15_r20/external/llvm/lib/CodeGen/GlobalISel/ |
H A D | RegisterBankInfo.cpp | 222 unsigned RegSize = 0; in getInstrMappingImpl() local 372 unsigned RegSize = MRI.getSize(Reg); in getSizeInBits() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/Mips/ |
H A D | MipsFrameLowering.cpp | 127 unsigned RegSize = TRI.getSpillSize(*TRI.getMinimalPhysRegClass(*R)); in estimateStackSize() local
|
H A D | MipsSEFrameLowering.cpp | 198 unsigned RegSize) { in expandLoadACC() 223 unsigned RegSize) { in expandStoreACC()
|
H A D | MipsCallLowering.cpp | 413 unsigned RegSize = 4; in lowerFormalArguments() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Mips/ |
H A D | MipsFrameLowering.cpp | 127 unsigned RegSize = TRI.getSpillSize(*TRI.getMinimalPhysRegClass(*R)); in estimateStackSize() local
|
H A D | MipsSEFrameLowering.cpp | 198 unsigned RegSize) { in expandLoadACC() 223 unsigned RegSize) { in expandStoreACC()
|
/aosp_15_r20/external/llvm/lib/Target/Mips/ |
H A D | MipsSEFrameLowering.cpp | 179 unsigned RegSize) { in expandLoadACC() 204 unsigned RegSize) { in expandStoreACC()
|
/aosp_15_r20/prebuilts/go/linux-x86/src/cmd/compile/internal/types/ |
D | size.go | 18 var RegSize int var
|
/aosp_15_r20/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/X86/ |
H A D | X86TileConfig.cpp | 179 unsigned RegSize = TRI->getRegSizeInBits(*MRI.getRegClass(R)); in INITIALIZE_PASS_DEPENDENCY() local
|
/aosp_15_r20/prebuilts/go/linux-x86/src/cmd/internal/sys/ |
D | arch.go | 40 RegSize int member
|
/aosp_15_r20/external/capstone/ |
H A D | MCRegisterInfo.h | 36 uint16_t RegSize, Alignment; // Size & Alignment of register in bytes member
|
/aosp_15_r20/external/llvm/lib/CodeGen/AsmPrinter/ |
H A D | DwarfExpression.cpp | 133 unsigned RegSize = TRI.getMinimalPhysRegClass(MachineReg)->getSize() * 8; in AddMachineRegPiece() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/AsmPrinter/ |
H A D | DwarfExpression.cpp | 137 unsigned RegSize = TRI.getRegSizeInBits(*RC); in addMachineReg() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/SystemZ/ |
H A D | SystemZFrameLowering.cpp | 1024 unsigned RegSize = 8; in assignCalleeSavedSpillSlots() local 1404 const unsigned RegSize = MF.getDataLayout().getPointerSize(); in determineFrameLayout() local
|
/aosp_15_r20/external/llvm/lib/Target/AArch64/ |
H A D | AArch64FastISel.cpp | 1616 unsigned RegSize; in emitLogicalOp_ri() local 3946 unsigned RegSize = Is64Bit ? 64 : 32; in emitLSL_ri() local 4053 unsigned RegSize = Is64Bit ? 64 : 32; in emitLSR_ri() local 4174 unsigned RegSize = Is64Bit ? 64 : 32; in emitASR_ri() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AArch64/ |
H A D | AArch64FastISel.cpp | 1703 unsigned RegSize; in emitLogicalOp_ri() local 4124 unsigned RegSize = Is64Bit ? 64 : 32; in emitLSL_ri() local 4231 unsigned RegSize = Is64Bit ? 64 : 32; in emitLSR_ri() local 4352 unsigned RegSize = Is64Bit ? 64 : 32; in emitASR_ri() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/ |
H A D | TargetRegisterInfo.cpp | 482 unsigned RegSize = Ty.isValid() ? Ty.getSizeInBits() : 0; in getRegSizeInBits() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/CSKY/ |
H A D | CSKYFrameLowering.cpp | 429 auto RegSize = TRI->getRegSizeInBits(Reg, MRI) / 8; in determineCalleeSaves() local
|
/aosp_15_r20/prebuilts/go/linux-x86/src/cmd/compile/internal/ssa/ |
D | config.go | 23 RegSize int64 // 4 or 8; copy of cmd/internal/sys.Arch.RegSize member
|
/aosp_15_r20/external/llvm/include/llvm/MC/ |
H A D | MCRegisterInfo.h | 41 const uint16_t RegSize, Alignment; // Size & Alignment of register in bytes variable
|
/aosp_15_r20/external/swiftshader/third_party/llvm-16.0/llvm/lib/CodeGen/ |
H A D | TargetRegisterInfo.cpp | 512 unsigned RegSize = Ty.isValid() ? Ty.getSizeInBits() : 0; in getRegSizeInBits() local
|
/aosp_15_r20/frameworks/libs/binary_translation/backend/include/berberis/backend/common/ |
D | machine_ir.h | 126 [[nodiscard]] constexpr int RegSize() const { return reg_size; } in RegSize() function
|