1 /** 2 ****************************************************************************** 3 * @file stm32wb55xx.h 4 * @author MCD Application Team 5 * @brief CMSIS Cortex Device Peripheral Access Layer Header File. 6 * This file contains all the peripheral register's definitions, bits 7 * definitions and memory mapping for stm32wb55xx devices. 8 * 9 * This file contains: 10 * - Data structures and the address mapping for all peripherals 11 * - Peripheral's registers declarations and bits definition 12 * - Macros to access peripheral's registers hardware 13 * 14 ****************************************************************************** 15 * @attention 16 * 17 * <h2><center>© Copyright (c) 2019 STMicroelectronics. 18 * All rights reserved.</center></h2> 19 * 20 * This software component is licensed by ST under BSD 3-Clause license, 21 * the "License"; You may not use this file except in compliance with the 22 * License. You may obtain a copy of the License at: 23 * opensource.org/licenses/BSD-3-Clause 24 * 25 ****************************************************************************** 26 */ 27 28 /** @addtogroup CMSIS_Device 29 * @{ 30 */ 31 32 /** @addtogroup stm32wb55xx 33 * @{ 34 */ 35 36 #ifndef __STM32WB55xx_H 37 #define __STM32WB55xx_H 38 39 #ifdef __cplusplus 40 extern "C" { 41 #endif /* __cplusplus */ 42 43 /** @addtogroup Configuration_section_for_CMSIS 44 * @{ 45 */ 46 /** 47 * @brief Configuration of the Cortex-M4 Processor and Core Peripherals 48 */ 49 #define __CM4_REV 1 /*!< Core Revision r0p1 */ 50 #define __MPU_PRESENT 1 /*!< M4 provides an MPU */ 51 #define __VTOR_PRESENT 1 /*!< Vector Table Register supported */ 52 #define __NVIC_PRIO_BITS 4 /*!< STM32WBxx uses 4 Bits for the Priority Levels */ 53 #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */ 54 #define __FPU_PRESENT 1 /*!< FPU present */ 55 /** 56 * @} 57 */ 58 59 /** @addtogroup Peripheral_interrupt_number_definition 60 * @{ 61 */ 62 63 /** 64 * @brief stm32wb55xx Interrupt Number Definition, according to the selected device 65 * in @ref Library_configuration_section 66 */ 67 /*!< Interrupt Number Definition for M4 */ 68 typedef enum 69 { 70 /****** Cortex-M4 Processor Exceptions Numbers ****************************************************************/ 71 NonMaskableInt_IRQn = -14, /*!< Non Maskable Interrupt */ 72 HardFault_IRQn = -13, /*!< Cortex-M4 Hard Fault Interrupt */ 73 MemoryManagement_IRQn = -12, /*!< Cortex-M4 Memory Management Interrupt */ 74 BusFault_IRQn = -11, /*!< Cortex-M4 Bus Fault Interrupt */ 75 UsageFault_IRQn = -10, /*!< Cortex-M4 Usage Fault Interrupt */ 76 SVCall_IRQn = -5, /*!< Cortex-M4 SV Call Interrupt */ 77 DebugMonitor_IRQn = -4, /*!< Cortex-M4 Debug Monitor Interrupt */ 78 PendSV_IRQn = -2, /*!< Cortex-M4 Pend SV Interrupt */ 79 SysTick_IRQn = -1, /*!< Cortex-M4 System Tick Interrupt */ 80 81 /************* STM32WBxx specific Interrupt Numbers on M4 core ************************************************/ 82 WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */ 83 PVD_PVM_IRQn = 1, /*!< PVD and PVM detector */ 84 TAMP_STAMP_LSECSS_IRQn = 2, /*!< RTC Tamper and TimeStamp Interrupts and LSECSS Interrupts */ 85 RTC_WKUP_IRQn = 3, /*!< RTC Wakeup Interrupt */ 86 FLASH_IRQn = 4, /*!< FLASH (CFI) global Interrupt */ 87 RCC_IRQn = 5, /*!< RCC Interrupt */ 88 EXTI0_IRQn = 6, /*!< EXTI Line 0 Interrupt */ 89 EXTI1_IRQn = 7, /*!< EXTI Line 1 Interrupt */ 90 EXTI2_IRQn = 8, /*!< EXTI Line 2 Interrupt */ 91 EXTI3_IRQn = 9, /*!< EXTI Line 3 Interrupt */ 92 EXTI4_IRQn = 10, /*!< EXTI Line 4 Interrupt */ 93 DMA1_Channel1_IRQn = 11, /*!< DMA1 Channel 1 Interrupt */ 94 DMA1_Channel2_IRQn = 12, /*!< DMA1 Channel 2 Interrupt */ 95 DMA1_Channel3_IRQn = 13, /*!< DMA1 Channel 3 Interrupt */ 96 DMA1_Channel4_IRQn = 14, /*!< DMA1 Channel 4 Interrupt */ 97 DMA1_Channel5_IRQn = 15, /*!< DMA1 Channel 5 Interrupt */ 98 DMA1_Channel6_IRQn = 16, /*!< DMA1 Channel 6 Interrupt */ 99 DMA1_Channel7_IRQn = 17, /*!< DMA1 Channel 7 Interrupt */ 100 ADC1_IRQn = 18, /*!< ADC1 Interrupt */ 101 USB_HP_IRQn = 19, /*!< USB High Priority Interrupt */ 102 USB_LP_IRQn = 20, /*!< USB Low Priority Interrupt (including USB wakeup) */ 103 C2SEV_PWR_C2H_IRQn = 21, /*!< CPU2 SEV Interrupt */ 104 COMP_IRQn = 22, /*!< COMP1 and COMP2 Interrupts */ 105 EXTI9_5_IRQn = 23, /*!< EXTI Lines [9:5] Interrupt */ 106 TIM1_BRK_IRQn = 24, /*!< TIM1 Break Interrupt */ 107 TIM1_UP_TIM16_IRQn = 25, /*!< TIM1 Update and TIM16 global Interrupts */ 108 TIM1_TRG_COM_TIM17_IRQn = 26, /*!< TIM1 Trigger and Communication and TIM17 global Interrupts */ 109 TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */ 110 TIM2_IRQn = 28, /*!< TIM2 Global Interrupt */ 111 PKA_IRQn = 29, /*!< PKA Interrupt */ 112 I2C1_EV_IRQn = 30, /*!< I2C1 Event Interrupt */ 113 I2C1_ER_IRQn = 31, /*!< I2C1 Error Interrupt */ 114 I2C3_EV_IRQn = 32, /*!< I2C3 Event Interrupt */ 115 I2C3_ER_IRQn = 33, /*!< I2C3 Error Interrupt */ 116 SPI1_IRQn = 34, /*!< SPI1 Interrupt */ 117 SPI2_IRQn = 35, /*!< SPI2 Interrupt */ 118 USART1_IRQn = 36, /*!< USART1 Interrupt */ 119 LPUART1_IRQn = 37, /*!< LPUART1 Interrupt */ 120 SAI1_IRQn = 38, /*!< SAI1 A and B global interrupt */ 121 TSC_IRQn = 39, /*!< TSC Interrupt */ 122 EXTI15_10_IRQn = 40, /*!< EXTI Lines1[15:10 ]Interrupts */ 123 RTC_Alarm_IRQn = 41, /*!< RTC Alarms (A and B) Interrupt */ 124 CRS_IRQn = 42, /*!< CRS interrupt */ 125 PWR_SOTF_BLEACT_802ACT_RFPHASE_IRQn = 43, /*!< PWR switching on the fly interrupt 126 PWR end of BLE activity interrupt 127 PWR end of 802.15.4 (Zigbee) activity interrupt 128 PWR end of critical radio phase interrupt */ 129 IPCC_C1_RX_IRQn = 44, /*!< IPCC RX Occupied Interrupt */ 130 IPCC_C1_TX_IRQn = 45, /*!< IPCC TX Free Interrupt */ 131 HSEM_IRQn = 46, /*!< HSEM Interrupt */ 132 LPTIM1_IRQn = 47, /*!< LPTIM1 Interrupt */ 133 LPTIM2_IRQn = 48, /*!< LPTIM2 Interrupt */ 134 LCD_IRQn = 49, /*!< LCD Interrupt */ 135 QUADSPI_IRQn = 50, /*!< QUADSPI Interrupt */ 136 AES1_IRQn = 51, /*!< AES1 Interrupt */ 137 AES2_IRQn = 52, /*!< AES2 Interrupt */ 138 RNG_IRQn = 53, /*!< RNG Interrupt */ 139 FPU_IRQn = 54, /*!< FPU Interrupt */ 140 DMA2_Channel1_IRQn = 55, /*!< DMA2 Channel 1 Interrupt */ 141 DMA2_Channel2_IRQn = 56, /*!< DMA2 Channel 2 Interrupt */ 142 DMA2_Channel3_IRQn = 57, /*!< DMA2 Channel 3 Interrupt */ 143 DMA2_Channel4_IRQn = 58, /*!< DMA2 Channel 4 Interrupt */ 144 DMA2_Channel5_IRQn = 59, /*!< DMA2 Channel 5 Interrupt */ 145 DMA2_Channel6_IRQn = 60, /*!< DMA2 Channel 6 Interrupt */ 146 DMA2_Channel7_IRQn = 61, /*!< DMA2 Channel 7 Interrupt */ 147 DMAMUX1_OVR_IRQn = 62 /*!< DMAMUX1 overrun Interrupt */ 148 } IRQn_Type; 149 /** 150 * @} 151 */ 152 153 #include "core_cm4.h" /* Cortex-M4 processor and core peripherals */ 154 #include "system_stm32wbxx.h" 155 #include <stdint.h> 156 157 /** @addtogroup Peripheral_registers_structures 158 * @{ 159 */ 160 161 /** 162 * @brief Analog to Digital Converter 163 */ 164 typedef struct 165 { 166 __IO uint32_t ISR; /*!< ADC interrupt and status register, Address offset: 0x00 */ 167 __IO uint32_t IER; /*!< ADC interrupt enable register, Address offset: 0x04 */ 168 __IO uint32_t CR; /*!< ADC control register, Address offset: 0x08 */ 169 __IO uint32_t CFGR; /*!< ADC configuration register 1, Address offset: 0x0C */ 170 __IO uint32_t CFGR2; /*!< ADC configuration register 2, Address offset: 0x10 */ 171 __IO uint32_t SMPR1; /*!< ADC sampling time register 1, Address offset: 0x14 */ 172 __IO uint32_t SMPR2; /*!< ADC sampling time register 2, Address offset: 0x18 */ 173 uint32_t RESERVED1; /*!< Reserved, 0x1C */ 174 __IO uint32_t TR1; /*!< ADC analog watchdog 1 threshold register, Address offset: 0x20 */ 175 __IO uint32_t TR2; /*!< ADC analog watchdog 2 threshold register, Address offset: 0x24 */ 176 __IO uint32_t TR3; /*!< ADC analog watchdog 3 threshold register, Address offset: 0x28 */ 177 uint32_t RESERVED2; /*!< Reserved, 0x2C */ 178 __IO uint32_t SQR1; /*!< ADC group regular sequencer register 1, Address offset: 0x30 */ 179 __IO uint32_t SQR2; /*!< ADC group regular sequencer register 2, Address offset: 0x34 */ 180 __IO uint32_t SQR3; /*!< ADC group regular sequencer register 3, Address offset: 0x38 */ 181 __IO uint32_t SQR4; /*!< ADC group regular sequencer register 4, Address offset: 0x3C */ 182 __IO uint32_t DR; /*!< ADC group regular data register, Address offset: 0x40 */ 183 uint32_t RESERVED3; /*!< Reserved, 0x44 */ 184 uint32_t RESERVED4; /*!< Reserved, 0x48 */ 185 __IO uint32_t JSQR; /*!< ADC group injected sequencer register, Address offset: 0x4C */ 186 uint32_t RESERVED5[4]; /*!< Reserved, 0x50 - 0x5C */ 187 __IO uint32_t OFR1; /*!< ADC offset register 1, Address offset: 0x60 */ 188 __IO uint32_t OFR2; /*!< ADC offset register 2, Address offset: 0x64 */ 189 __IO uint32_t OFR3; /*!< ADC offset register 3, Address offset: 0x68 */ 190 __IO uint32_t OFR4; /*!< ADC offset register 4, Address offset: 0x6C */ 191 uint32_t RESERVED6[4]; /*!< Reserved, 0x70 - 0x7C */ 192 __IO uint32_t JDR1; /*!< ADC group injected rank 1 data register, Address offset: 0x80 */ 193 __IO uint32_t JDR2; /*!< ADC group injected rank 2 data register, Address offset: 0x84 */ 194 __IO uint32_t JDR3; /*!< ADC group injected rank 3 data register, Address offset: 0x88 */ 195 __IO uint32_t JDR4; /*!< ADC group injected rank 4 data register, Address offset: 0x8C */ 196 uint32_t RESERVED7[4]; /*!< Reserved, 0x090 - 0x09C */ 197 __IO uint32_t AWD2CR; /*!< ADC analog watchdog 1 configuration register, Address offset: 0xA0 */ 198 __IO uint32_t AWD3CR; /*!< ADC analog watchdog 3 Configuration Register, Address offset: 0xA4 */ 199 uint32_t RESERVED8; /*!< Reserved, 0x0A8 */ 200 uint32_t RESERVED9; /*!< Reserved, 0x0AC */ 201 __IO uint32_t DIFSEL; /*!< ADC differential mode selection register, Address offset: 0xB0 */ 202 __IO uint32_t CALFACT; /*!< ADC calibration factors, Address offset: 0xB4 */ 203 204 } ADC_TypeDef; 205 206 typedef struct 207 { 208 uint32_t RESERVED1; /*!< Reserved, Address offset: ADC1 base address + 0x300 */ 209 uint32_t RESERVED2; /*!< Reserved, Address offset: ADC1 base address + 0x304 */ 210 __IO uint32_t CCR; /*!< ADC common configuration register, Address offset: ADC1 base address + 0x308 */ 211 uint32_t RESERVED3; /*!< Reserved, Address offset: ADC1 base address + 0x30C */ 212 } ADC_Common_TypeDef; 213 214 /** 215 * @brief Comparator 216 */ 217 typedef struct 218 { 219 __IO uint32_t CSR; /*!< COMP control and status register, Address offset: 0x00 */ 220 } COMP_TypeDef; 221 222 typedef struct 223 { 224 __IO uint32_t CSR; /*!< COMP control and status register, used for bits common to several COMP instances, Address offset: 0x00 */ 225 } COMP_Common_TypeDef; 226 227 /** 228 * @brief CRC calculation unit 229 */ 230 typedef struct 231 { 232 __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */ 233 __IO uint32_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */ 234 __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */ 235 uint32_t RESERVED2; /*!< Reserved, 0x0C */ 236 __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */ 237 __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */ 238 } CRC_TypeDef; 239 240 /** 241 * @brief Debug MCU 242 */ 243 typedef struct 244 { 245 __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */ 246 __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */ 247 uint32_t RESERVED1[13]; /*!< Reserved, 0x08-0x38 */ 248 __IO uint32_t APB1FZR1; /*!< Debug MCU CPU1 APB1 freeze register, Address offset: 0x3C */ 249 __IO uint32_t C2APB1FZR1; /*!< Debug MCU CPU2 APB1 freeze register, Address offset: 0x40 */ 250 __IO uint32_t APB1FZR2; /*!< Debug MCU CPU1 APB1 freeze register, Address offset: 0x44 */ 251 __IO uint32_t C2APB1FZR2; /*!< Debug MCU CPU2 APB1 freeze register, Address offset: 0x48 */ 252 __IO uint32_t APB2FZR; /*!< Debug MCU CPU1 APB2 freeze register, Address offset: 0x4C */ 253 __IO uint32_t C2APB2FZR; /*!< Debug MCU CPU2 APB2 freeze register, Address offset: 0x50 */ 254 } DBGMCU_TypeDef; 255 256 /** 257 * @brief DMA Controller 258 */ 259 typedef struct 260 { 261 __IO uint32_t CCR; /*!< DMA channel x configuration register 0x00 */ 262 __IO uint32_t CNDTR; /*!< DMA channel x number of data register 0x04 */ 263 __IO uint32_t CPAR; /*!< DMA channel x peripheral address register 0x08 */ 264 __IO uint32_t CMAR; /*!< DMA channel x memory address register 0x0C */ 265 uint32_t RESERVED; /*!< Reserved, 0x10 */ 266 } DMA_Channel_TypeDef; 267 268 typedef struct 269 { 270 __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */ 271 __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */ 272 } DMA_TypeDef; 273 274 /** 275 * @brief DMA Multiplexer 276 */ 277 typedef struct 278 { 279 __IO uint32_t CCR; /*!< DMA Multiplexer Channel x Control Register Address offset: 0x0004 * (channel x) */ 280 }DMAMUX_Channel_TypeDef; 281 282 typedef struct 283 { 284 __IO uint32_t CSR; /*!< DMA Channel Status Register Address offset: 0x0080 */ 285 __IO uint32_t CFR; /*!< DMA Channel Clear Flag Register Address offset: 0x0084 */ 286 }DMAMUX_ChannelStatus_TypeDef; 287 288 typedef struct 289 { 290 __IO uint32_t RGCR; /*!< DMA Request Generator x Control Register Address offset: 0x0100 + 0x0004 * (Req Gen x) */ 291 }DMAMUX_RequestGen_TypeDef; 292 293 typedef struct 294 { 295 __IO uint32_t RGSR; /*!< DMA Request Generator Status Register Address offset: 0x0140 */ 296 __IO uint32_t RGCFR; /*!< DMA Request Generator Clear Flag Register Address offset: 0x0144 */ 297 }DMAMUX_RequestGenStatus_TypeDef; 298 299 /** 300 * @brief FLASH Registers 301 */ 302 typedef struct 303 { 304 __IO uint32_t ACR; /*!< FLASH Access control register, Address offset: 0x00 */ 305 __IO uint32_t RESERVED; /*!< Reserved, Address offset: 0x04 */ 306 __IO uint32_t KEYR; /*!< FLASH Key register, Address offset: 0x08 */ 307 __IO uint32_t OPTKEYR; /*!< FLASH Option Key register, Address offset: 0x0C */ 308 __IO uint32_t SR; /*!< FLASH Status register, Address offset: 0x10 */ 309 __IO uint32_t CR; /*!< FLASH Control register, Address offset: 0x14 */ 310 __IO uint32_t ECCR; /*!< FLASH ECC register, Address offset: 0x18 */ 311 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x1C */ 312 __IO uint32_t OPTR; /*!< FLASH Option register, Address offset: 0x20 */ 313 __IO uint32_t PCROP1ASR; /*!< FLASH Bank 1 PCROP area A Start address register, Address offset: 0x24 */ 314 __IO uint32_t PCROP1AER; /*!< FLASH Bank 1 PCROP area A End address register, Address offset: 0x28 */ 315 __IO uint32_t WRP1AR; /*!< FLASH Bank 1 WRP area A address register, Address offset: 0x2C */ 316 __IO uint32_t WRP1BR; /*!< FLASH Bank 1 WRP area B address register, Address offset: 0x30 */ 317 __IO uint32_t PCROP1BSR; /*!< FLASH Bank 1 PCROP area B Start address register, Address offset: 0x34 */ 318 __IO uint32_t PCROP1BER; /*!< FLASH Bank 1 PCROP area B End address register, Address offset: 0x38 */ 319 __IO uint32_t IPCCBR; /*!< FLASH IPCC data buffer address, Address offset: 0x3C */ 320 uint32_t RESERVED2[7]; /*!< Reserved, Address offset: 0x40-0x58 */ 321 __IO uint32_t C2ACR; /*!< FLASH Core MO+ Access Control Register , Address offset: 0x5C */ 322 __IO uint32_t C2SR; /*!< FLASH Core MO+ Status Register, Address offset: 0x60 */ 323 __IO uint32_t C2CR; /*!< FLASH Core MO+ Control register, Address offset: 0x64 */ 324 uint32_t RESERVED3[6]; /*!< Reserved, Address offset: 0x68-0x7C */ 325 __IO uint32_t SFR; /*!< FLASH secure start address, Address offset: 0x80 */ 326 __IO uint32_t SRRVR; /*!< FlASH secure SRAM2 start addr and CPU2 reset vector Address offset: 0x84 */ 327 } FLASH_TypeDef; 328 329 /** 330 * @brief General Purpose I/O 331 */ 332 typedef struct 333 { 334 __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */ 335 __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */ 336 __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */ 337 __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */ 338 __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */ 339 __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */ 340 __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */ 341 __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */ 342 __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */ 343 __IO uint32_t BRR; /*!< GPIO Bit Reset register, Address offset: 0x28 */ 344 } GPIO_TypeDef; 345 346 /** 347 * @brief Inter-integrated Circuit Interface 348 */ 349 typedef struct 350 { 351 __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */ 352 __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */ 353 __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */ 354 __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */ 355 __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */ 356 __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */ 357 __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */ 358 __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */ 359 __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */ 360 __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */ 361 __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */ 362 } I2C_TypeDef; 363 364 /** 365 * @brief Independent WATCHDOG 366 */ 367 typedef struct 368 { 369 __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */ 370 __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */ 371 __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */ 372 __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */ 373 __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */ 374 } IWDG_TypeDef; 375 376 /** 377 * @brief LPTIMER 378 */ 379 typedef struct 380 { 381 __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */ 382 __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */ 383 __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */ 384 __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */ 385 __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */ 386 __IO uint32_t CMP; /*!< LPTIM Compare register, Address offset: 0x14 */ 387 __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */ 388 __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */ 389 __IO uint32_t OR; /*!< LPTIM Option register, Address offset: 0x20 */ 390 } LPTIM_TypeDef; 391 392 /** 393 * @brief Power Control 394 */ 395 typedef struct 396 { 397 __IO uint32_t CR1; /*!< PWR Power Control Register 1, Address offset: 0x00 */ 398 __IO uint32_t CR2; /*!< PWR Power Control Register 2, Address offset: 0x04 */ 399 __IO uint32_t CR3; /*!< PWR Power Control Register 3, Address offset: 0x08 */ 400 __IO uint32_t CR4; /*!< PWR Power Control Register 4, Address offset: 0x0C */ 401 __IO uint32_t SR1; /*!< PWR Power Status Register 1, Address offset: 0x10 */ 402 __IO uint32_t SR2; /*!< PWR Power Status Register 2, Address offset: 0x14 */ 403 __IO uint32_t SCR; /*!< PWR Power Status Reset Register, Address offset: 0x18 */ 404 __IO uint32_t CR5; /*!< PWR Power Control Register 5, Address offset: 0x1C */ 405 __IO uint32_t PUCRA; /*!< PWR Pull-Up Control Register of port A, Address offset: 0x20 */ 406 __IO uint32_t PDCRA; /*!< PWR Pull-Down Control Register of port A, Address offset: 0x24 */ 407 __IO uint32_t PUCRB; /*!< PWR Pull-Up Control Register of port B, Address offset: 0x28 */ 408 __IO uint32_t PDCRB; /*!< PWR Pull-Down Control Register of port B, Address offset: 0x2C */ 409 __IO uint32_t PUCRC; /*!< PWR Pull-Up Control Register of port C, Address offset: 0x30 */ 410 __IO uint32_t PDCRC; /*!< PWR Pull-Down Control Register of port C, Address offset: 0x34 */ 411 __IO uint32_t PUCRD; /*!< PWR Pull-Up Control Register of port D, Address offset: 0x38 */ 412 __IO uint32_t PDCRD; /*!< PWR Pull-Down Control Register of port D, Address offset: 0x3C */ 413 __IO uint32_t PUCRE; /*!< PWR Pull-Up Control Register of port E, Address offset: 0x40 */ 414 __IO uint32_t PDCRE; /*!< PWR Pull-Down Control Register of port E, Address offset: 0x44 */ 415 uint32_t RESERVED0[4]; /*!< Reserved, Address offset: 0x48-0x54 */ 416 __IO uint32_t PUCRH; /*!< PWR Pull-Up Control Register of port H, Address offset: 0x58 */ 417 __IO uint32_t PDCRH; /*!< PWR Pull-Down Control Register of port H, Address offset: 0x5C */ 418 uint32_t RESERVED1[8]; /*!< Reserved, Address offset: 0x60-0x7C */ 419 __IO uint32_t C2CR1; /*!< PWR Power Control Register 1 for CPU2, Address offset: 0x80 */ 420 __IO uint32_t C2CR3; /*!< PWR Power Control Register 3 for CPU2, Address offset: 0x84 */ 421 __IO uint32_t EXTSCR; /*!< PWR Power Status Reset Register for CPU2, Address offset: 0x88 */ 422 } PWR_TypeDef; 423 424 /** 425 * @brief QUAD Serial Peripheral Interface 426 */ 427 typedef struct 428 { 429 __IO uint32_t CR; /*!< QUADSPI Control register, Address offset: 0x00 */ 430 __IO uint32_t DCR; /*!< QUADSPI Device Configuration register, Address offset: 0x04 */ 431 __IO uint32_t SR; /*!< QUADSPI Status register, Address offset: 0x08 */ 432 __IO uint32_t FCR; /*!< QUADSPI Flag Clear register, Address offset: 0x0C */ 433 __IO uint32_t DLR; /*!< QUADSPI Data Length register, Address offset: 0x10 */ 434 __IO uint32_t CCR; /*!< QUADSPI Communication Configuration register, Address offset: 0x14 */ 435 __IO uint32_t AR; /*!< QUADSPI Address register, Address offset: 0x18 */ 436 __IO uint32_t ABR; /*!< QUADSPI Alternate Bytes register, Address offset: 0x1C */ 437 __IO uint32_t DR; /*!< QUADSPI Data register, Address offset: 0x20 */ 438 __IO uint32_t PSMKR; /*!< QUADSPI Polling Status Mask register, Address offset: 0x24 */ 439 __IO uint32_t PSMAR; /*!< QUADSPI Polling Status Match register, Address offset: 0x28 */ 440 __IO uint32_t PIR; /*!< QUADSPI Polling Interval register, Address offset: 0x2C */ 441 __IO uint32_t LPTR; /*!< QUADSPI Low Power Timeout register, Address offset: 0x30 */ 442 } QUADSPI_TypeDef; 443 444 /** 445 * @brief Reset and Clock Control 446 */ 447 typedef struct 448 { 449 __IO uint32_t CR; /*!< RCC clock Control Register, Address offset: 0x00 */ 450 __IO uint32_t ICSCR; /*!< RCC Internal Clock Sources Calibration Register, Address offset: 0x04 */ 451 __IO uint32_t CFGR; /*!< RCC Clocks Configuration Register, Address offset: 0x08 */ 452 __IO uint32_t PLLCFGR; /*!< RCC System PLL configuration Register, Address offset: 0x0C */ 453 __IO uint32_t PLLSAI1CFGR; /*!< RCC PLL SAI1 configuration Register, Address offset: 0x10 */ 454 uint32_t RESERVED0; /*!< Reserved, Address offset: 0x14 */ 455 __IO uint32_t CIER; /*!< RCC Clock Interrupt Enable Register, Address offset: 0x18 */ 456 __IO uint32_t CIFR; /*!< RCC Clock Interrupt Flag Register, Address offset: 0x1C */ 457 __IO uint32_t CICR; /*!< RCC Clock Interrupt Clear Register, Address offset: 0x20 */ 458 __IO uint32_t SMPSCR; /*!< RCC Clock Interrupt Clear Register, Address offset: 0x24 */ 459 __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x28 */ 460 __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x2C */ 461 __IO uint32_t AHB3RSTR; /*!< RCC AHB3 & AHB4 peripheral reset register, Address offset: 0x30 */ 462 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x34 */ 463 __IO uint32_t APB1RSTR1; /*!< RCC APB1 peripheral reset register 1, Address offset: 0x38 */ 464 __IO uint32_t APB1RSTR2; /*!< RCC APB1 peripheral reset register 2, Address offset: 0x3C */ 465 __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x40 */ 466 __IO uint32_t APB3RSTR; /*!< RCC APB3 peripheral reset register, Address offset: 0x44 */ 467 __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clocks enable register, Address offset: 0x48 */ 468 __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clocks enable register, Address offset: 0x4C */ 469 __IO uint32_t AHB3ENR; /*!< RCC AHB3 & AHB4 peripheral clocks enable register, Address offset: 0x50 */ 470 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x54 */ 471 __IO uint32_t APB1ENR1; /*!< RCC APB1 peripheral clocks enable register 1, Address offset: 0x58 */ 472 __IO uint32_t APB1ENR2; /*!< RCC APB1 peripheral clocks enable register 2, Address offset: 0x5C */ 473 __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clocks enable register, Address offset: 0x60 */ 474 uint32_t RESERVED3; /*!< Reserved, Address offset: 0x64 */ 475 __IO uint32_t AHB1SMENR; /*!< RCC AHB1 peripheral clocks enable in sleep and stop modes register, Address offset: 0x68 */ 476 __IO uint32_t AHB2SMENR; /*!< RCC AHB2 peripheral clocks enable in sleep and stop modes register, Address offset: 0x6C */ 477 __IO uint32_t AHB3SMENR; /*!< RCC AHB3 & AHB4 peripheral clocks enable in sleep and stop modes register, Address offset: 0x70 */ 478 uint32_t RESERVED4; /*!< Reserved, Address offset: 0x74 */ 479 __IO uint32_t APB1SMENR1; /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 1, Address offset: 0x78 */ 480 __IO uint32_t APB1SMENR2; /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 2, Address offset: 0x7C */ 481 __IO uint32_t APB2SMENR; /*!< RCC APB2 peripheral clocks enable in sleep mode and stop modes register, Address offset: 0x80 */ 482 uint32_t RESERVED5; /*!< Reserved, Address offset: 0x84 */ 483 __IO uint32_t CCIPR; /*!< RCC Peripherals Clock Configuration Independent Register, Address offset: 0x88 */ 484 uint32_t RESERVED6; /*!< Reserved, Address offset: 0x8C */ 485 __IO uint32_t BDCR; /*!< RCC Backup Domain Control Register, Address offset: 0x90 */ 486 __IO uint32_t CSR; /*!< RCC Control and Status Register, Address offset: 0x94 */ 487 __IO uint32_t CRRCR; /*!< RCC Clock Recovery RC Register, Address offset: 0x98 */ 488 __IO uint32_t HSECR; /*!< RCC HSE Clock Register, Address offset: 0x9C */ 489 uint32_t RESERVED7[26]; /*!< Reserved, Address offset: 0xA0-0x104 */ 490 __IO uint32_t EXTCFGR; /*!< RCC Extended Clock Recovery Register, Address offset: 0x108 */ 491 __IO uint32_t RESERVED8[15]; /*!< Reserved, Address offset: 0x10C-0x144 */ 492 __IO uint32_t C2AHB1ENR; /*!< RRCC AHB1 peripheral CPU2 clocks enable register, Address offset: 0x148 */ 493 __IO uint32_t C2AHB2ENR; /*!< RCC AHB2 peripheral CPU2 clocks enable register, Address offset: 0x14C */ 494 __IO uint32_t C2AHB3ENR; /*!< RCC AHB3 & AHB4 peripheral CPU2 clocks enable register,, Address offset: 0x150 */ 495 uint32_t RESERVED9; /*!< Reserved, Address offset: 0x154 */ 496 __IO uint32_t C2APB1ENR1; /*!< RCC APB1 peripheral CPU2 clocks enable register 1, Address offset: 0x158 */ 497 __IO uint32_t C2APB1ENR2; /*!< RCC APB1 peripheral CPU2 clocks enable register 2, Address offset: 0x15C */ 498 __IO uint32_t C2APB2ENR; /*!< RCC APB2 peripheral CPU2 clocks enable register 1, Address offset: 0x160 */ 499 __IO uint32_t C2APB3ENR; /*!< RCC APB3 peripheral CPU2 clocks enable register 1, Address offset: 0x164 */ 500 __IO uint32_t C2AHB1SMENR; /*!< RCC AHB1 peripheral CPU2 clocks enable in sleep and stop modes register, Address offset: 0x168 */ 501 __IO uint32_t C2AHB2SMENR; /*!< RCC AHB2 peripheral CPU2 clocks enable in sleep and stop modes register, Address offset: 0x16C */ 502 __IO uint32_t C2AHB3SMENR; /*!< RCC AHB3 & AHB4 peripheral CPU2 clocks enable in sleep and stop modes register, Address offset: 0x170 */ 503 uint32_t RESERVED10; /*!< Reserved, */ 504 __IO uint32_t C2APB1SMENR1;/*!< RCC APB1 peripheral CPU2 clocks enable in sleep mode and stop modes register 1, Address offset: 0x178 */ 505 __IO uint32_t C2APB1SMENR2;/*!< RCC APB1 peripheral CPU2 clocks enable in sleep mode and stop modes register 2, Address offset: 0x17C */ 506 __IO uint32_t C2APB2SMENR; /*!< RCC APB2 peripheral CPU2 clocks enable in sleep mode and stop modes register, Address offset: 0x180 */ 507 __IO uint32_t C2APB3SMENR; /*!< RCC APB3 peripheral CPU2 clocks enable in sleep mode and stop modes register, Address offset: 0x184 */ 508 } RCC_TypeDef; 509 510 511 512 /** 513 * @brief Real-Time Clock 514 */ 515 typedef struct 516 { 517 __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */ 518 __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */ 519 __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */ 520 __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */ 521 __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */ 522 __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */ 523 uint32_t RESERVED; /*!< Reserved, Address offset: 0x18 */ 524 __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */ 525 __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */ 526 __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */ 527 __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */ 528 __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */ 529 __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */ 530 __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */ 531 __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */ 532 __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */ 533 __IO uint32_t TAMPCR; /*!< RTC tamper configuration register, Address offset: 0x40 */ 534 __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */ 535 __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x48 */ 536 __IO uint32_t OR; /*!< RTC option register, Address offset 0x4C */ 537 __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */ 538 __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */ 539 __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */ 540 __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */ 541 __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */ 542 __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */ 543 __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */ 544 __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */ 545 __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */ 546 __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */ 547 __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */ 548 __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */ 549 __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */ 550 __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */ 551 __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */ 552 __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */ 553 __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */ 554 __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */ 555 __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */ 556 __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */ 557 } RTC_TypeDef; 558 559 560 561 562 /** 563 * @brief Serial Peripheral Interface 564 */ 565 typedef struct 566 { 567 __IO uint32_t CR1; /*!< SPI Control register 1, Address offset: 0x00 */ 568 __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */ 569 __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */ 570 __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */ 571 __IO uint32_t CRCPR; /*!< SPI CRC polynomial register, Address offset: 0x10 */ 572 __IO uint32_t RXCRCR; /*!< SPI Rx CRC register, Address offset: 0x14 */ 573 __IO uint32_t TXCRCR; /*!< SPI Tx CRC register, Address offset: 0x18 */ 574 } SPI_TypeDef; 575 576 /** 577 * @brief System configuration controller 578 */ 579 typedef struct 580 { 581 __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register Address offset: 0x00 */ 582 __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x04 */ 583 __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */ 584 __IO uint32_t SCSR; /*!< SYSCFG SRAM2 control and status register, Address offset: 0x18 */ 585 __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x1C */ 586 __IO uint32_t SWPR1; /*!< SYSCFG SRAM2 write protection register part 1, Address offset: 0x20 */ 587 __IO uint32_t SKR; /*!< SYSCFG SRAM2 key register, Address offset: 0x24 */ 588 __IO uint32_t SWPR2; /*!< SYSCFG write protection register part 2, Address offset: 0x28 */ 589 uint32_t RESERVED1[53]; /*!< Reserved, Address offset: 0x2C-0xFC */ 590 __IO uint32_t IMR1; /*!< SYSCFG CPU1 (CORTEX M4) interrupt masks control-status register part 1, Address offset: 0x100 */ 591 __IO uint32_t IMR2; /*!< SYSCFG CPU1 (CORTEX M4) interrupt masks control-status register part 2, Address offset: 0x104 */ 592 __IO uint32_t C2IMR1; /*!< SYSCFG CPU2 (CORTEX M0) interrupt masks control-status register part 1, Address offset: 0x108 */ 593 __IO uint32_t C2IMR2; /*!< SYSCFG CPU2 (CORTEX M0) interrupt masks control-status register part 2, Address offset: 0x10C */ 594 __IO uint32_t SIPCR; /*!< SYSCFG secure IP control register, Address offset: 0x110 */ 595 596 } SYSCFG_TypeDef; 597 598 /** 599 * @brief VREFBUF 600 */ 601 typedef struct 602 { 603 __IO uint32_t CSR; /*!< VREFBUF control and status register, Address offset: 0x00 */ 604 __IO uint32_t CCR; /*!< VREFBUF calibration and control register, Address offset: 0x04 */ 605 } VREFBUF_TypeDef; 606 607 /** 608 * @brief TIM 609 */ 610 typedef struct 611 { 612 __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */ 613 __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */ 614 __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */ 615 __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */ 616 __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */ 617 __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */ 618 __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */ 619 __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */ 620 __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */ 621 __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */ 622 __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */ 623 __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */ 624 __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */ 625 __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */ 626 __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */ 627 __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */ 628 __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */ 629 __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */ 630 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ 631 __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */ 632 __IO uint32_t OR; /*!< TIM option register Address offset: 0x50 */ 633 __IO uint32_t CCMR3; /*!< TIM capture/compare mode register 3, Address offset: 0x54 */ 634 __IO uint32_t CCR5; /*!< TIM capture/compare register5, Address offset: 0x58 */ 635 __IO uint32_t CCR6; /*!< TIM capture/compare register6, Address offset: 0x5C */ 636 __IO uint32_t AF1; /*!< TIM Alternate function option register 1, Address offset: 0x60 */ 637 __IO uint32_t AF2; /*!< TIM Alternate function option register 2, Address offset: 0x64 */ 638 } TIM_TypeDef; 639 640 /** 641 * @brief Universal Synchronous Asynchronous Receiver Transmitter 642 */ 643 typedef struct 644 { 645 __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */ 646 __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */ 647 __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */ 648 __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */ 649 __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */ 650 __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */ 651 __IO uint32_t RQR; /*!< USART Request register, Address offset: 0x18 */ 652 __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */ 653 __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */ 654 __IO uint32_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */ 655 __IO uint32_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */ 656 __IO uint32_t PRESC; /*!< USART Prescaler register, Address offset: 0x2C */ 657 } USART_TypeDef; 658 659 660 /** 661 * @brief Window WATCHDOG 662 */ 663 typedef struct 664 { 665 __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */ 666 __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */ 667 __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */ 668 } WWDG_TypeDef; 669 670 671 /** 672 * @brief AES hardware accelerator 673 */ 674 typedef struct 675 { 676 __IO uint32_t CR; /*!< AES control register, Address offset: 0x00 */ 677 __IO uint32_t SR; /*!< AES status register, Address offset: 0x04 */ 678 __IO uint32_t DINR; /*!< AES data input register, Address offset: 0x08 */ 679 __IO uint32_t DOUTR; /*!< AES data output register, Address offset: 0x0C */ 680 __IO uint32_t KEYR0; /*!< AES key register 0, Address offset: 0x10 */ 681 __IO uint32_t KEYR1; /*!< AES key register 1, Address offset: 0x14 */ 682 __IO uint32_t KEYR2; /*!< AES key register 2, Address offset: 0x18 */ 683 __IO uint32_t KEYR3; /*!< AES key register 3, Address offset: 0x1C */ 684 __IO uint32_t IVR0; /*!< AES initialization vector register 0, Address offset: 0x20 */ 685 __IO uint32_t IVR1; /*!< AES initialization vector register 1, Address offset: 0x24 */ 686 __IO uint32_t IVR2; /*!< AES initialization vector register 2, Address offset: 0x28 */ 687 __IO uint32_t IVR3; /*!< AES initialization vector register 3, Address offset: 0x2C */ 688 __IO uint32_t KEYR4; /*!< AES key register 4, Address offset: 0x30 */ 689 __IO uint32_t KEYR5; /*!< AES key register 5, Address offset: 0x34 */ 690 __IO uint32_t KEYR6; /*!< AES key register 6, Address offset: 0x38 */ 691 __IO uint32_t KEYR7; /*!< AES key register 7, Address offset: 0x3C */ 692 __IO uint32_t SUSP0R; /*!< AES Suspend register 0, Address offset: 0x40 */ 693 __IO uint32_t SUSP1R; /*!< AES Suspend register 1, Address offset: 0x44 */ 694 __IO uint32_t SUSP2R; /*!< AES Suspend register 2, Address offset: 0x48 */ 695 __IO uint32_t SUSP3R; /*!< AES Suspend register 3, Address offset: 0x4C */ 696 __IO uint32_t SUSP4R; /*!< AES Suspend register 4, Address offset: 0x50 */ 697 __IO uint32_t SUSP5R; /*!< AES Suspend register 5, Address offset: 0x54 */ 698 __IO uint32_t SUSP6R; /*!< AES Suspend register 6, Address offset: 0x58 */ 699 __IO uint32_t SUSP7R; /*!< AES Suspend register 7, Address offset: 0x6C */ 700 } AES_TypeDef; 701 702 /** 703 * @brief RNG 704 */ 705 typedef struct 706 { 707 __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */ 708 __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */ 709 __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */ 710 } RNG_TypeDef; 711 712 /** 713 * @brief Touch Sensing Controller (TSC) 714 */ 715 typedef struct 716 { 717 __IO uint32_t CR; /*!< TSC control register, Address offset: 0x00 */ 718 __IO uint32_t IER; /*!< TSC interrupt enable register, Address offset: 0x04 */ 719 __IO uint32_t ICR; /*!< TSC interrupt clear register, Address offset: 0x08 */ 720 __IO uint32_t ISR; /*!< TSC interrupt status register, Address offset: 0x0C */ 721 __IO uint32_t IOHCR; /*!< TSC I/O hysteresis control register, Address offset: 0x10 */ 722 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */ 723 __IO uint32_t IOASCR; /*!< TSC I/O analog switch control register, Address offset: 0x18 */ 724 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x1C */ 725 __IO uint32_t IOSCR; /*!< TSC I/O sampling control register, Address offset: 0x20 */ 726 uint32_t RESERVED3; /*!< Reserved, Address offset: 0x24 */ 727 __IO uint32_t IOCCR; /*!< TSC I/O channel control register, Address offset: 0x28 */ 728 uint32_t RESERVED4; /*!< Reserved, Address offset: 0x2C */ 729 __IO uint32_t IOGCSR; /*!< TSC I/O group control status register, Address offset: 0x30 */ 730 __IO uint32_t IOGXCR[7]; /*!< TSC I/O group x counter register, Address offset: 0x34-4C */ 731 } TSC_TypeDef; 732 733 /** 734 * @brief LCD 735 */ 736 typedef struct 737 { 738 __IO uint32_t CR; /*!< LCD control register, Address offset: 0x00 */ 739 __IO uint32_t FCR; /*!< LCD frame control register, Address offset: 0x04 */ 740 __IO uint32_t SR; /*!< LCD status register, Address offset: 0x08 */ 741 __IO uint32_t CLR; /*!< LCD clear register, Address offset: 0x0C */ 742 uint32_t RESERVED; /*!< Reserved, Address offset: 0x10 */ 743 __IO uint32_t RAM[16]; /*!< LCD display memory, Address offset: 0x14-0x50 */ 744 } LCD_TypeDef; 745 746 /** 747 * @brief Universal Serial Bus Full Speed Device 748 */ 749 typedef struct 750 { 751 __IO uint16_t EP0R; /*!< USB Endpoint 0 register, Address offset: 0x00 */ 752 __IO uint16_t RESERVED0; /*!< Reserved */ 753 __IO uint16_t EP1R; /*!< USB Endpoint 1 register, Address offset: 0x04 */ 754 __IO uint16_t RESERVED1; /*!< Reserved */ 755 __IO uint16_t EP2R; /*!< USB Endpoint 2 register, Address offset: 0x08 */ 756 __IO uint16_t RESERVED2; /*!< Reserved */ 757 __IO uint16_t EP3R; /*!< USB Endpoint 3 register, Address offset: 0x0C */ 758 __IO uint16_t RESERVED3; /*!< Reserved */ 759 __IO uint16_t EP4R; /*!< USB Endpoint 4 register, Address offset: 0x10 */ 760 __IO uint16_t RESERVED4; /*!< Reserved */ 761 __IO uint16_t EP5R; /*!< USB Endpoint 5 register, Address offset: 0x14 */ 762 __IO uint16_t RESERVED5; /*!< Reserved */ 763 __IO uint16_t EP6R; /*!< USB Endpoint 6 register, Address offset: 0x18 */ 764 __IO uint16_t RESERVED6; /*!< Reserved */ 765 __IO uint16_t EP7R; /*!< USB Endpoint 7 register, Address offset: 0x1C */ 766 __IO uint16_t RESERVED7[17]; /*!< Reserved */ 767 __IO uint16_t CNTR; /*!< Control register, Address offset: 0x40 */ 768 __IO uint16_t RESERVED8; /*!< Reserved */ 769 __IO uint16_t ISTR; /*!< Interrupt status register, Address offset: 0x44 */ 770 __IO uint16_t RESERVED9; /*!< Reserved */ 771 __IO uint16_t FNR; /*!< Frame number register, Address offset: 0x48 */ 772 __IO uint16_t RESERVEDA; /*!< Reserved */ 773 __IO uint16_t DADDR; /*!< Device address register, Address offset: 0x4C */ 774 __IO uint16_t RESERVEDB; /*!< Reserved */ 775 __IO uint16_t BTABLE; /*!< Buffer Table address register, Address offset: 0x50 */ 776 __IO uint16_t RESERVEDC; /*!< Reserved */ 777 __IO uint16_t LPMCSR; /*!< LPM Control and Status register, Address offset: 0x54 */ 778 __IO uint16_t RESERVEDD; /*!< Reserved */ 779 __IO uint16_t BCDR; /*!< Battery Charging detector register, Address offset: 0x58 */ 780 __IO uint16_t RESERVEDE; /*!< Reserved */ 781 } USB_TypeDef; 782 783 /** 784 * @brief Clock Recovery System 785 */ 786 typedef struct 787 { 788 __IO uint32_t CR; /*!< CRS control register, Address offset: 0x00 */ 789 __IO uint32_t CFGR; /*!< CRS configuration register, Address offset: 0x04 */ 790 __IO uint32_t ISR; /*!< CRS interrupt and status register, Address offset: 0x08 */ 791 __IO uint32_t ICR; /*!< CRS interrupt flag clear register, Address offset: 0x0C */ 792 } CRS_TypeDef; 793 794 /** 795 * @brief Inter-Processor Communication 796 */ 797 typedef struct 798 { 799 __IO uint32_t C1CR; /*!< Inter-Processor Communication: C1 control register, Address offset: 0x000 */ 800 __IO uint32_t C1MR ; /*!< Inter-Processor Communication: C1 mask register, Address offset: 0x004 */ 801 __IO uint32_t C1SCR; /*!< Inter-Processor Communication: C1 status set clear register, Address offset: 0x008 */ 802 __IO uint32_t C1TOC2SR; /*!< Inter-Processor Communication: C1 to processor M4 status register, Address offset: 0x00C */ 803 __IO uint32_t C2CR; /*!< Inter-Processor Communication: C2 control register, Address offset: 0x010 */ 804 __IO uint32_t C2MR ; /*!< Inter-Processor Communication: C2 mask register, Address offset: 0x014 */ 805 __IO uint32_t C2SCR; /*!< Inter-Processor Communication: C2 status set clear register, Address offset: 0x018 */ 806 __IO uint32_t C2TOC1SR; /*!< Inter-Processor Communication: C2 to processor M4 status register, Address offset: 0x01C */ 807 } IPCC_TypeDef; 808 809 typedef struct 810 { 811 __IO uint32_t CR; /*!< Control register, Address offset: 0x000 */ 812 __IO uint32_t MR; /*!< Mask register, Address offset: 0x004 */ 813 __IO uint32_t SCR; /*!< Status set clear register, Address offset: 0x008 */ 814 __IO uint32_t SR; /*!< Status register, Address offset: 0x00C */ 815 } IPCC_CommonTypeDef; 816 817 /** 818 * @brief Async Interrupts and Events Controller 819 */ 820 typedef struct 821 { 822 __IO uint32_t RTSR1; /*!< EXTI rising trigger selection register [31:0], Address offset: 0x00 */ 823 __IO uint32_t FTSR1; /*!< EXTI falling trigger selection register [31:0], Address offset: 0x04 */ 824 __IO uint32_t SWIER1; /*!< EXTI software interrupt event register [31:0], Address offset: 0x08 */ 825 __IO uint32_t PR1; /*!< EXTI pending register [31:0], Address offset: 0x0C */ 826 __IO uint32_t RESERVED1[4]; /*!< Reserved, Address offset: 0x10 - 0x1C */ 827 __IO uint32_t RTSR2; /*!< EXTI rising trigger selection register [31:0], Address offset: 0x20 */ 828 __IO uint32_t FTSR2; /*!< EXTI falling trigger selection register [31:0], Address offset: 0x24 */ 829 __IO uint32_t SWIER2; /*!< EXTI software interrupt event register [31:0], Address offset: 0x28 */ 830 __IO uint32_t PR2; /*!< EXTI pending register [31:0], Address offset: 0x2C */ 831 __IO uint32_t RESERVED2[4]; /*!< Reserved, Address offset: 0x30 - 0x3C */ 832 __IO uint32_t RESERVED3[8]; /*!< Reserved, Address offset: 0x40 - 0x5C */ 833 __IO uint32_t RESERVED4[8]; /*!< Reserved, Address offset: 0x60 - 0x7C */ 834 __IO uint32_t IMR1; /*!< EXTI wakeup with interrupt mask register for cpu1 [31:0], Address offset: 0x80 */ 835 __IO uint32_t EMR1; /*!< EXTI wakeup with event mask register for cpu1 [31:0], Address offset: 0x84 */ 836 __IO uint32_t RESERVED5[2]; /*!< Reserved, Address offset: 0x88 - 0x8C */ 837 __IO uint32_t IMR2; /*!< EXTI wakeup with interrupt mask register for cpu1 [31:0], Address offset: 0x90 */ 838 __IO uint32_t EMR2; /*!< EXTI wakeup with event mask register for cpu1 [31:0], Address offset: 0x94 */ 839 __IO uint32_t RESERVED8[10]; /*!< Reserved, Address offset: 0x98 - 0xBC */ 840 __IO uint32_t C2IMR1; /*!< EXTI wakeup with interrupt mask register for cpu2 [31:0], Address offset: 0xC0 */ 841 __IO uint32_t C2EMR1; /*!< EXTI wakeup with event mask register for cpu2 [31:0], Address offset: 0xC4 */ 842 __IO uint32_t RESERVED9[2]; /*!< Reserved, Address offset: 0xC8 - 0xCC */ 843 __IO uint32_t C2IMR2; /*!< EXTI wakeup with interrupt mask register for cpu2 [31:0], Address offset: 0xD0 */ 844 __IO uint32_t C2EMR2; /*!< EXTI wakeup with event mask register for cpu2 [31:0], Address offset: 0xD4 */ 845 }EXTI_TypeDef; 846 847 /** 848 * @brief Serial Audio Interface 849 */ 850 typedef struct 851 { 852 __IO uint32_t GCR; /*!< SAI global configuration register, Address offset: 0x00 */ 853 uint32_t RESERVED[16]; /*!< Reserved, Address offset: 0x04 to 0x40 */ 854 __IO uint32_t PDMCR; /*!< SAI PDM control register, Address offset: 0x44 */ 855 __IO uint32_t PDMDLY; /*!< SAI PDM delay register, Address offset: 0x48 */ 856 } SAI_TypeDef; 857 858 typedef struct 859 { 860 __IO uint32_t CR1; /*!< SAI block x configuration register 1, Address offset: 0x04 */ 861 __IO uint32_t CR2; /*!< SAI block x configuration register 2, Address offset: 0x08 */ 862 __IO uint32_t FRCR; /*!< SAI block x frame configuration register, Address offset: 0x0C */ 863 __IO uint32_t SLOTR; /*!< SAI block x slot register, Address offset: 0x10 */ 864 __IO uint32_t IMR; /*!< SAI block x interrupt mask register, Address offset: 0x14 */ 865 __IO uint32_t SR; /*!< SAI block x status register, Address offset: 0x18 */ 866 __IO uint32_t CLRFR; /*!< SAI block x clear flag register, Address offset: 0x1C */ 867 __IO uint32_t DR; /*!< SAI block x data register, Address offset: 0x20 */ 868 } SAI_Block_TypeDef; 869 870 /** 871 * @brief Public Key Accelerator (PKA) 872 */ 873 typedef struct 874 { 875 __IO uint32_t CR; /*!< PKA control register, Address offset: 0x00 */ 876 __IO uint32_t SR; /*!< PKA status register, Address offset: 0x04 */ 877 __IO uint32_t CLRFR; /*!< PKA clear flag register, Address offset: 0x08 */ 878 uint32_t Reserved1[253]; /*!< Reserved Address offset: 0x000C-0x03FC*/ 879 __IO uint32_t RAM[894]; /*!< PKA RAM, Address offset: 0x0400-0x11F4 */ 880 } PKA_TypeDef; 881 882 /** 883 * @brief HW Semaphore HSEM 884 */ 885 typedef struct 886 { 887 __IO uint32_t R[32]; /*!< HSEM 2-step write lock and read back registers, Address offset: 00h-7Ch */ 888 __IO uint32_t RLR[32]; /*!< HSEM 1-step read lock registers, Address offset: 80h-FCh */ 889 __IO uint32_t C1IER; /*!< HSEM CPU1 interrupt enable register , Address offset: 100h */ 890 __IO uint32_t C1ICR; /*!< HSEM CPU1 interrupt clear register , Address offset: 104h */ 891 __IO uint32_t C1ISR; /*!< HSEM CPU1 interrupt status register , Address offset: 108h */ 892 __IO uint32_t C1MISR; /*!< HSEM CPU1 masked interrupt status register , Address offset: 10Ch */ 893 __IO uint32_t C2IER; /*!< HSEM CPU2 interrupt enable register , Address offset: 110h */ 894 __IO uint32_t C2ICR; /*!< HSEM CPU2 interrupt clear register , Address offset: 114h */ 895 __IO uint32_t C2ISR; /*!< HSEM CPU2 interrupt status register , Address offset: 118h */ 896 __IO uint32_t C2MISR; /*!< HSEM CPU2 masked interrupt status register , Address offset: 11Ch */ 897 uint32_t Reserved[8]; /*!< Reserved Address offset: 120h-13Ch*/ 898 __IO uint32_t CR; /*!< HSEM Semaphore clear register , Address offset: 140h */ 899 __IO uint32_t KEYR; /*!< HSEM Semaphore clear key register , Address offset: 144h */ 900 } HSEM_TypeDef; 901 902 typedef struct 903 { 904 __IO uint32_t IER; /*!< HSEM interrupt enable register , Address offset: 0h */ 905 __IO uint32_t ICR; /*!< HSEM interrupt clear register , Address offset: 4h */ 906 __IO uint32_t ISR; /*!< HSEM interrupt status register , Address offset: 8h */ 907 __IO uint32_t MISR; /*!< HSEM masked interrupt status register , Address offset: Ch */ 908 } HSEM_Common_TypeDef; 909 910 /** 911 * @} 912 */ 913 914 /** @addtogroup Peripheral_memory_map 915 * @{ 916 */ 917 918 /*!< Boundary memory map */ 919 #define FLASH_BASE (0x08000000UL)/*!< FLASH(up to 1 MB) base address */ 920 #define SRAM_BASE (0x20000000UL)/*!< SRAM(up to 256 KB) base address */ 921 #define PERIPH_BASE (0x40000000UL)/*!< Peripheral base address */ 922 923 /*!< Memory, OTP and Option bytes */ 924 925 /* Base addresses */ 926 #define SYSTEM_MEMORY_BASE (0x1FFF0000UL) /*!< System Memory : 28Kb (0x1FFF0000 � 0x1FFF6FFF) */ 927 #define OTP_AREA_BASE (0x1FFF7000UL) /*!< OTP area : 1kB (0x1FFF7000 � 0x1FFF73FF) */ 928 #define OPTION_BYTE_BASE (0x1FFF8000UL) /*!< Option Bytes : 4kB (0x1FFF8000 � 0x1FFF8FFF) */ 929 #define ENGI_BYTE_BASE (0x1FFF7400UL) /*!< Engi Bytes : 3kB (0x1FFF7400 � 0x1FFF7FFF) */ 930 931 #define SRAM1_BASE SRAM_BASE /*!< SRAM1(up to 192 KB) base address */ 932 #define SRAM2A_BASE (SRAM_BASE + 0x00030000UL)/*!< SRAM2A(32 KB) base address */ 933 #define SRAM2B_BASE (SRAM_BASE + 0x00038000UL)/*!< SRAM2B(32 KB) base address */ 934 935 /* Memory Size */ 936 #define FLASH_SIZE (((uint32_t)(*((uint16_t *)FLASHSIZE_BASE)) & (0x07FFUL)) << 10U) 937 #define SRAM1_SIZE 0x00030000UL /*!< SRAM1 default size : 192 kB */ 938 #define SRAM2A_SIZE 0x00008000UL /*!< SRAM2a default size : 32 kB */ 939 #define SRAM2B_SIZE 0x00008000UL /*!< SRAM2b default size : 32 kB */ 940 941 /* End addresses */ 942 #define SRAM1_END_ADDR (0x2002FFFFUL) /*!< SRAM1 : 192KB (0x20000000 � 0x2002FFFF) */ 943 #define SRAM2A_END_ADDR (0x20037FFFUL) /*!< SRAM2a (backup) : 32KB (0x20030000 � 0x20037FFF) */ 944 #define SRAM2B_END_ADDR (0x2003FFFFUL) /*!< SRAM2b (non-backup) : 32KB (0x20038000 � 0x2003FFFF) */ 945 946 #define SYSTEM_MEMORY_END_ADDR (0x1FFF6FFFUL) /*!< System Memory : 28KB (0x1FFF0000 � 0x1FFF6FFF) */ 947 #define OTP_AREA_END_ADDR (0x1FFF73FFUL) /*!< OTP area : 1KB (0x1FFF7000 � 0x1FFF73FF) */ 948 #define OPTION_BYTE_END_ADDR (0x1FFF8FFFUL) /*!< Option Bytes : 4KB (0x1FFF8000 � 0x1FFF8FFF) */ 949 #define ENGI_BYTE_END_ADDR (0x1FFF7FFFUL) /*!< Engi Bytes : 3kB (0x1FFF7400 � 0x1FFF7FFF) */ 950 951 /*!< Peripheral memory map */ 952 #define APB1PERIPH_BASE PERIPH_BASE 953 #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) 954 #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) 955 #define AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000UL) 956 #define AHB4PERIPH_BASE (PERIPH_BASE + 0x18000000UL) 957 #define APB3PERIPH_BASE (PERIPH_BASE + 0x20000000UL) 958 #define AHB3PERIPH_BASE (PERIPH_BASE + 0x50000000UL) 959 960 /*!< APB1 peripherals */ 961 #define TIM2_BASE (APB1PERIPH_BASE + 0x00000000UL) 962 #define LCD_BASE (APB1PERIPH_BASE + 0x00002400UL) 963 #define RTC_BASE (APB1PERIPH_BASE + 0x00002800UL) 964 #define WWDG_BASE (APB1PERIPH_BASE + 0x00002C00UL) 965 #define IWDG_BASE (APB1PERIPH_BASE + 0x00003000UL) 966 #define SPI2_BASE (APB1PERIPH_BASE + 0x00003800UL) 967 #define I2C1_BASE (APB1PERIPH_BASE + 0x00005400UL) 968 #define I2C3_BASE (APB1PERIPH_BASE + 0x00005C00UL) 969 #define CRS_BASE (APB1PERIPH_BASE + 0x00006000UL) 970 #define USB1_BASE (APB1PERIPH_BASE + 0x00006800UL) 971 #define USB1_PMAADDR (APB1PERIPH_BASE + 0x00006C00UL) 972 #define LPTIM1_BASE (APB1PERIPH_BASE + 0x00007C00UL) 973 #define LPUART1_BASE (APB1PERIPH_BASE + 0x00008000UL) 974 #define LPTIM2_BASE (APB1PERIPH_BASE + 0x00009400UL) 975 976 /*!< APB2 peripherals */ 977 #define SYSCFG_BASE (APB2PERIPH_BASE + 0x00000000UL) 978 #define VREFBUF_BASE (APB2PERIPH_BASE + 0x00000030UL) 979 #define COMP1_BASE (APB2PERIPH_BASE + 0x00000200UL) 980 #define COMP2_BASE (APB2PERIPH_BASE + 0x00000204UL) 981 #define TIM1_BASE (APB2PERIPH_BASE + 0x00002C00UL) 982 #define SPI1_BASE (APB2PERIPH_BASE + 0x00003000UL) 983 #define USART1_BASE (APB2PERIPH_BASE + 0x00003800UL) 984 #define TIM16_BASE (APB2PERIPH_BASE + 0x00004400UL) 985 #define TIM17_BASE (APB2PERIPH_BASE + 0x00004800UL) 986 #define SAI1_BASE (APB2PERIPH_BASE + 0x00005400UL) 987 #define SAI1_Block_A_BASE (SAI1_BASE + 0x0000004UL) 988 #define SAI1_Block_B_BASE (SAI1_BASE + 0x0000024UL) 989 990 /*!< AHB1 peripherals */ 991 #define DMA1_BASE (AHB1PERIPH_BASE + 0x00000000UL) 992 #define DMA2_BASE (AHB1PERIPH_BASE + 0x00000400UL) 993 #define DMAMUX1_BASE (AHB1PERIPH_BASE + 0x00000800UL) 994 #define CRC_BASE (AHB1PERIPH_BASE + 0x00003000UL) 995 #define TSC_BASE (AHB1PERIPH_BASE + 0x00004000UL) 996 997 #define DMA1_Channel1_BASE (DMA1_BASE + 0x00000008UL) 998 #define DMA1_Channel2_BASE (DMA1_BASE + 0x0000001CUL) 999 #define DMA1_Channel3_BASE (DMA1_BASE + 0x00000030UL) 1000 #define DMA1_Channel4_BASE (DMA1_BASE + 0x00000044UL) 1001 #define DMA1_Channel5_BASE (DMA1_BASE + 0x00000058UL) 1002 #define DMA1_Channel6_BASE (DMA1_BASE + 0x0000006CUL) 1003 #define DMA1_Channel7_BASE (DMA1_BASE + 0x00000080UL) 1004 1005 #define DMA2_Channel1_BASE (DMA2_BASE + 0x00000008UL) 1006 #define DMA2_Channel2_BASE (DMA2_BASE + 0x0000001CUL) 1007 #define DMA2_Channel3_BASE (DMA2_BASE + 0x00000030UL) 1008 #define DMA2_Channel4_BASE (DMA2_BASE + 0x00000044UL) 1009 #define DMA2_Channel5_BASE (DMA2_BASE + 0x00000058UL) 1010 #define DMA2_Channel6_BASE (DMA2_BASE + 0x0000006CUL) 1011 #define DMA2_Channel7_BASE (DMA2_BASE + 0x00000080UL) 1012 1013 #define DMAMUX1_Channel0_BASE (DMAMUX1_BASE) 1014 #define DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x00000004UL) 1015 #define DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x00000008UL) 1016 #define DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x0000000CUL) 1017 #define DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x00000010UL) 1018 #define DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x00000014UL) 1019 #define DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x00000018UL) 1020 #define DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x0000001CUL) 1021 #define DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x00000020UL) 1022 #define DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x00000024UL) 1023 #define DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x00000028UL) 1024 #define DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x0000002CUL) 1025 #define DMAMUX1_Channel12_BASE (DMAMUX1_BASE + 0x00000030UL) 1026 #define DMAMUX1_Channel13_BASE (DMAMUX1_BASE + 0x00000034UL) 1027 1028 #define DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x00000100UL) 1029 #define DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x00000104UL) 1030 #define DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x00000108UL) 1031 #define DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x0000010CUL) 1032 1033 #define DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x00000080UL) 1034 #define DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x00000140UL) 1035 1036 /*!< AHB2 peripherals */ 1037 #define IOPORT_BASE (AHB2PERIPH_BASE + 0x00000000UL) 1038 #define GPIOA_BASE (IOPORT_BASE + 0x00000000UL) 1039 #define GPIOB_BASE (IOPORT_BASE + 0x00000400UL) 1040 #define GPIOC_BASE (IOPORT_BASE + 0x00000800UL) 1041 #define GPIOD_BASE (IOPORT_BASE + 0x00000C00UL) 1042 #define GPIOE_BASE (IOPORT_BASE + 0x00001000UL) 1043 #define GPIOH_BASE (IOPORT_BASE + 0x00001C00UL) 1044 1045 #define ADC1_BASE (AHB2PERIPH_BASE + 0x08040000UL) 1046 #define ADC1_COMMON_BASE (AHB2PERIPH_BASE + 0x08040300UL) 1047 1048 #define AES1_BASE (AHB2PERIPH_BASE + 0x08060000UL) 1049 1050 /*!< AHB Shared peripherals */ 1051 #define RCC_BASE (AHB4PERIPH_BASE + 0x00000000UL) 1052 #define PWR_BASE (AHB4PERIPH_BASE + 0x00000400UL) 1053 #define EXTI_BASE (AHB4PERIPH_BASE + 0x00000800UL) 1054 #define IPCC_BASE (AHB4PERIPH_BASE + 0x00000C00UL) 1055 #define RNG_BASE (AHB4PERIPH_BASE + 0x00001000UL) 1056 #define HSEM_BASE (AHB4PERIPH_BASE + 0x00001400UL) 1057 #define AES2_BASE (AHB4PERIPH_BASE + 0x00001800UL) 1058 #define PKA_BASE (AHB4PERIPH_BASE + 0x00002000UL) 1059 #define FLASH_REG_BASE (AHB4PERIPH_BASE + 0x00004000UL) 1060 1061 /* Debug MCU registers base address */ 1062 #define DBGMCU_BASE (0xE0042000UL) 1063 1064 1065 /*!< AHB3 peripherals */ 1066 #define QUADSPI_BASE (AHB3PERIPH_BASE + 0x00000000UL) /*!< QUADSPI memories accessible over AHB base address */ 1067 #define QUADSPI_R_BASE (AHB3PERIPH_BASE + 0x10001000UL) /*!< QUADSPI control registers base address */ 1068 1069 /*!< Device Electronic Signature */ 1070 #define PACKAGE_BASE ((uint32_t)0x1FFF7500UL) /*!< Package data register base address */ 1071 #define UID64_BASE ((uint32_t)0x1FFF7580UL) /*!< 64-bit Unique device Identification */ 1072 #define UID_BASE ((uint32_t)0x1FFF7590UL) /*!< Unique device ID register base address */ 1073 #define FLASHSIZE_BASE ((uint32_t)0x1FFF75E0UL) /*!< Flash size data register base address */ 1074 1075 /** 1076 * @} 1077 */ 1078 1079 /** @addtogroup Peripheral_declaration 1080 * @{ 1081 */ 1082 1083 /* Peripherals available on APB1 bus */ 1084 #define TIM2 ((TIM_TypeDef *) TIM2_BASE) 1085 #define LCD ((LCD_TypeDef *) LCD_BASE) 1086 #define RTC ((RTC_TypeDef *) RTC_BASE) 1087 #define WWDG ((WWDG_TypeDef *) WWDG_BASE) 1088 #define IWDG ((IWDG_TypeDef *) IWDG_BASE) 1089 #define SPI2 ((SPI_TypeDef *) SPI2_BASE) 1090 #define I2C1 ((I2C_TypeDef *) I2C1_BASE) 1091 #define I2C3 ((I2C_TypeDef *) I2C3_BASE) 1092 #define USB ((USB_TypeDef *) USB1_BASE) 1093 #define CRS ((CRS_TypeDef *) CRS_BASE) 1094 #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE) 1095 #define LPUART1 ((USART_TypeDef *) LPUART1_BASE) 1096 #define LPTIM2 ((LPTIM_TypeDef *) LPTIM2_BASE) 1097 1098 /* Peripherals available on APB2 bus */ 1099 #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE) 1100 #define VREFBUF ((VREFBUF_TypeDef *) VREFBUF_BASE) 1101 #define COMP1 ((COMP_TypeDef *) COMP1_BASE) 1102 #define COMP2 ((COMP_TypeDef *) COMP2_BASE) 1103 #define COMP12_COMMON ((COMP_Common_TypeDef *) COMP2_BASE) 1104 #define TIM1 ((TIM_TypeDef *) TIM1_BASE) 1105 #define SPI1 ((SPI_TypeDef *) SPI1_BASE) 1106 #define USART1 ((USART_TypeDef *) USART1_BASE) 1107 #define TIM16 ((TIM_TypeDef *) TIM16_BASE) 1108 #define TIM17 ((TIM_TypeDef *) TIM17_BASE) 1109 #define SAI1 ((SAI_TypeDef *) SAI1_BASE) 1110 #define SAI1_Block_A ((SAI_Block_TypeDef *)SAI1_Block_A_BASE) 1111 #define SAI1_Block_B ((SAI_Block_TypeDef *)SAI1_Block_B_BASE) 1112 1113 /* Peripherals available on AHB1 bus */ 1114 #define DMA1 ((DMA_TypeDef *) DMA1_BASE) 1115 #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE) 1116 #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE) 1117 #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE) 1118 #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE) 1119 #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE) 1120 #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE) 1121 #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE) 1122 1123 #define DMA2 ((DMA_TypeDef *) DMA2_BASE) 1124 #define DMA2_Channel1 ((DMA_Channel_TypeDef *) DMA2_Channel1_BASE) 1125 #define DMA2_Channel2 ((DMA_Channel_TypeDef *) DMA2_Channel2_BASE) 1126 #define DMA2_Channel3 ((DMA_Channel_TypeDef *) DMA2_Channel3_BASE) 1127 #define DMA2_Channel4 ((DMA_Channel_TypeDef *) DMA2_Channel4_BASE) 1128 #define DMA2_Channel5 ((DMA_Channel_TypeDef *) DMA2_Channel5_BASE) 1129 #define DMA2_Channel6 ((DMA_Channel_TypeDef *) DMA2_Channel6_BASE) 1130 #define DMA2_Channel7 ((DMA_Channel_TypeDef *) DMA2_Channel7_BASE) 1131 1132 #define DMAMUX1 ((DMAMUX_Channel_TypeDef *) DMAMUX1_BASE) 1133 #define DMAMUX1_Channel0 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel0_BASE) 1134 #define DMAMUX1_Channel1 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel1_BASE) 1135 #define DMAMUX1_Channel2 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel2_BASE) 1136 #define DMAMUX1_Channel3 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel3_BASE) 1137 #define DMAMUX1_Channel4 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel4_BASE) 1138 #define DMAMUX1_Channel5 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel5_BASE) 1139 #define DMAMUX1_Channel6 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel6_BASE) 1140 #define DMAMUX1_Channel7 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel7_BASE) 1141 #define DMAMUX1_Channel8 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel8_BASE) 1142 #define DMAMUX1_Channel9 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel9_BASE) 1143 #define DMAMUX1_Channel10 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel10_BASE) 1144 #define DMAMUX1_Channel11 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel11_BASE) 1145 #define DMAMUX1_Channel12 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel12_BASE) 1146 #define DMAMUX1_Channel13 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel13_BASE) 1147 1148 #define DMAMUX1_RequestGenerator0 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator0_BASE) 1149 #define DMAMUX1_RequestGenerator1 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator1_BASE) 1150 #define DMAMUX1_RequestGenerator2 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator2_BASE) 1151 #define DMAMUX1_RequestGenerator3 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator3_BASE) 1152 1153 #define DMAMUX1_ChannelStatus ((DMAMUX_ChannelStatus_TypeDef *) DMAMUX1_ChannelStatus_BASE) 1154 #define DMAMUX1_RequestGenStatus ((DMAMUX_RequestGenStatus_TypeDef *) DMAMUX1_RequestGenStatus_BASE) 1155 1156 #define CRC ((CRC_TypeDef *) CRC_BASE) 1157 #define TSC ((TSC_TypeDef *) TSC_BASE) 1158 1159 /* Peripherals available on AHB2 bus */ 1160 #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE) 1161 #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE) 1162 #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE) 1163 #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE) 1164 #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE) 1165 #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE) 1166 1167 #define ADC1 ((ADC_TypeDef *) ADC1_BASE) 1168 #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC1_COMMON_BASE) 1169 1170 #define AES1 ((AES_TypeDef *) AES1_BASE) 1171 1172 /* Peripherals available on AHB shared bus */ 1173 #define RCC ((RCC_TypeDef *) RCC_BASE) 1174 #define PWR ((PWR_TypeDef *) PWR_BASE) 1175 #define EXTI ((EXTI_TypeDef *) EXTI_BASE) 1176 #define IPCC ((IPCC_TypeDef *) IPCC_BASE) 1177 #define IPCC_C1 ((IPCC_CommonTypeDef *) IPCC_BASE) 1178 #define IPCC_C2 ((IPCC_CommonTypeDef *) (IPCC_BASE + 0x10U)) 1179 #define RNG ((RNG_TypeDef *) RNG_BASE) 1180 #define HSEM ((HSEM_TypeDef *) HSEM_BASE) 1181 #define HSEM_COMMON ((HSEM_Common_TypeDef *) (HSEM_BASE + 0x100U)) 1182 #define AES2 ((AES_TypeDef *) AES2_BASE) 1183 #define PKA ((PKA_TypeDef *) PKA_BASE) 1184 #define FLASH ((FLASH_TypeDef *) FLASH_REG_BASE) 1185 1186 /* Peripherals available on AHB3 bus */ 1187 #define QUADSPI ((QUADSPI_TypeDef *) QUADSPI_R_BASE) 1188 1189 #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE) 1190 /** 1191 * @} 1192 */ 1193 1194 /** @addtogroup Exported_constants 1195 * @{ 1196 */ 1197 1198 /** @addtogroup Peripheral_Registers_Bits_Definition 1199 * @{ 1200 */ 1201 1202 /******************************************************************************/ 1203 /* Peripheral Registers Bits Definition */ 1204 /******************************************************************************/ 1205 1206 /******************************************************************************/ 1207 /* */ 1208 /* Analog to Digital Converter (ADC) */ 1209 /* */ 1210 /******************************************************************************/ 1211 /******************** Bit definition for ADC_ISR register *******************/ 1212 #define ADC_ISR_ADRDY_Pos (0U) 1213 #define ADC_ISR_ADRDY_Msk (0x1UL << ADC_ISR_ADRDY_Pos) /*!< 0x00000001 */ 1214 #define ADC_ISR_ADRDY ADC_ISR_ADRDY_Msk /*!< ADC ready flag */ 1215 #define ADC_ISR_EOSMP_Pos (1U) 1216 #define ADC_ISR_EOSMP_Msk (0x1UL << ADC_ISR_EOSMP_Pos) /*!< 0x00000002 */ 1217 #define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk /*!< ADC group regular end of sampling flag */ 1218 #define ADC_ISR_EOC_Pos (2U) 1219 #define ADC_ISR_EOC_Msk (0x1UL << ADC_ISR_EOC_Pos) /*!< 0x00000004 */ 1220 #define ADC_ISR_EOC ADC_ISR_EOC_Msk /*!< ADC group regular end of unitary conversion flag */ 1221 #define ADC_ISR_EOS_Pos (3U) 1222 #define ADC_ISR_EOS_Msk (0x1UL << ADC_ISR_EOS_Pos) /*!< 0x00000008 */ 1223 #define ADC_ISR_EOS ADC_ISR_EOS_Msk /*!< ADC group regular end of sequence conversions flag */ 1224 #define ADC_ISR_OVR_Pos (4U) 1225 #define ADC_ISR_OVR_Msk (0x1UL << ADC_ISR_OVR_Pos) /*!< 0x00000010 */ 1226 #define ADC_ISR_OVR ADC_ISR_OVR_Msk /*!< ADC group regular overrun flag */ 1227 #define ADC_ISR_JEOC_Pos (5U) 1228 #define ADC_ISR_JEOC_Msk (0x1UL << ADC_ISR_JEOC_Pos) /*!< 0x00000020 */ 1229 #define ADC_ISR_JEOC ADC_ISR_JEOC_Msk /*!< ADC group injected end of unitary conversion flag */ 1230 #define ADC_ISR_JEOS_Pos (6U) 1231 #define ADC_ISR_JEOS_Msk (0x1UL << ADC_ISR_JEOS_Pos) /*!< 0x00000040 */ 1232 #define ADC_ISR_JEOS ADC_ISR_JEOS_Msk /*!< ADC group injected end of sequence conversions flag */ 1233 #define ADC_ISR_AWD1_Pos (7U) 1234 #define ADC_ISR_AWD1_Msk (0x1UL << ADC_ISR_AWD1_Pos) /*!< 0x00000080 */ 1235 #define ADC_ISR_AWD1 ADC_ISR_AWD1_Msk /*!< ADC analog watchdog 1 flag */ 1236 #define ADC_ISR_AWD2_Pos (8U) 1237 #define ADC_ISR_AWD2_Msk (0x1UL << ADC_ISR_AWD2_Pos) /*!< 0x00000100 */ 1238 #define ADC_ISR_AWD2 ADC_ISR_AWD2_Msk /*!< ADC analog watchdog 2 flag */ 1239 #define ADC_ISR_AWD3_Pos (9U) 1240 #define ADC_ISR_AWD3_Msk (0x1UL << ADC_ISR_AWD3_Pos) /*!< 0x00000200 */ 1241 #define ADC_ISR_AWD3 ADC_ISR_AWD3_Msk /*!< ADC analog watchdog 3 flag */ 1242 #define ADC_ISR_JQOVF_Pos (10U) 1243 #define ADC_ISR_JQOVF_Msk (0x1UL << ADC_ISR_JQOVF_Pos) /*!< 0x00000400 */ 1244 #define ADC_ISR_JQOVF ADC_ISR_JQOVF_Msk /*!< ADC group injected contexts queue overflow flag */ 1245 1246 /******************** Bit definition for ADC_IER register *******************/ 1247 #define ADC_IER_ADRDYIE_Pos (0U) 1248 #define ADC_IER_ADRDYIE_Msk (0x1UL << ADC_IER_ADRDYIE_Pos) /*!< 0x00000001 */ 1249 #define ADC_IER_ADRDYIE ADC_IER_ADRDYIE_Msk /*!< ADC ready interrupt */ 1250 #define ADC_IER_EOSMPIE_Pos (1U) 1251 #define ADC_IER_EOSMPIE_Msk (0x1UL << ADC_IER_EOSMPIE_Pos) /*!< 0x00000002 */ 1252 #define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk /*!< ADC group regular end of sampling interrupt */ 1253 #define ADC_IER_EOCIE_Pos (2U) 1254 #define ADC_IER_EOCIE_Msk (0x1UL << ADC_IER_EOCIE_Pos) /*!< 0x00000004 */ 1255 #define ADC_IER_EOCIE ADC_IER_EOCIE_Msk /*!< ADC group regular end of unitary conversion interrupt */ 1256 #define ADC_IER_EOSIE_Pos (3U) 1257 #define ADC_IER_EOSIE_Msk (0x1UL << ADC_IER_EOSIE_Pos) /*!< 0x00000008 */ 1258 #define ADC_IER_EOSIE ADC_IER_EOSIE_Msk /*!< ADC group regular end of sequence conversions interrupt */ 1259 #define ADC_IER_OVRIE_Pos (4U) 1260 #define ADC_IER_OVRIE_Msk (0x1UL << ADC_IER_OVRIE_Pos) /*!< 0x00000010 */ 1261 #define ADC_IER_OVRIE ADC_IER_OVRIE_Msk /*!< ADC group regular overrun interrupt */ 1262 #define ADC_IER_JEOCIE_Pos (5U) 1263 #define ADC_IER_JEOCIE_Msk (0x1UL << ADC_IER_JEOCIE_Pos) /*!< 0x00000020 */ 1264 #define ADC_IER_JEOCIE ADC_IER_JEOCIE_Msk /*!< ADC group injected end of unitary conversion interrupt */ 1265 #define ADC_IER_JEOSIE_Pos (6U) 1266 #define ADC_IER_JEOSIE_Msk (0x1UL << ADC_IER_JEOSIE_Pos) /*!< 0x00000040 */ 1267 #define ADC_IER_JEOSIE ADC_IER_JEOSIE_Msk /*!< ADC group injected end of sequence conversions interrupt */ 1268 #define ADC_IER_AWD1IE_Pos (7U) 1269 #define ADC_IER_AWD1IE_Msk (0x1UL << ADC_IER_AWD1IE_Pos) /*!< 0x00000080 */ 1270 #define ADC_IER_AWD1IE ADC_IER_AWD1IE_Msk /*!< ADC analog watchdog 1 interrupt */ 1271 #define ADC_IER_AWD2IE_Pos (8U) 1272 #define ADC_IER_AWD2IE_Msk (0x1UL << ADC_IER_AWD2IE_Pos) /*!< 0x00000100 */ 1273 #define ADC_IER_AWD2IE ADC_IER_AWD2IE_Msk /*!< ADC analog watchdog 2 interrupt */ 1274 #define ADC_IER_AWD3IE_Pos (9U) 1275 #define ADC_IER_AWD3IE_Msk (0x1UL << ADC_IER_AWD3IE_Pos) /*!< 0x00000200 */ 1276 #define ADC_IER_AWD3IE ADC_IER_AWD3IE_Msk /*!< ADC analog watchdog 3 interrupt */ 1277 #define ADC_IER_JQOVFIE_Pos (10U) 1278 #define ADC_IER_JQOVFIE_Msk (0x1UL << ADC_IER_JQOVFIE_Pos) /*!< 0x00000400 */ 1279 #define ADC_IER_JQOVFIE ADC_IER_JQOVFIE_Msk /*!< ADC group injected contexts queue overflow interrupt */ 1280 1281 /******************** Bit definition for ADC_CR register ********************/ 1282 #define ADC_CR_ADEN_Pos (0U) 1283 #define ADC_CR_ADEN_Msk (0x1UL << ADC_CR_ADEN_Pos) /*!< 0x00000001 */ 1284 #define ADC_CR_ADEN ADC_CR_ADEN_Msk /*!< ADC enable */ 1285 #define ADC_CR_ADDIS_Pos (1U) 1286 #define ADC_CR_ADDIS_Msk (0x1UL << ADC_CR_ADDIS_Pos) /*!< 0x00000002 */ 1287 #define ADC_CR_ADDIS ADC_CR_ADDIS_Msk /*!< ADC disable */ 1288 #define ADC_CR_ADSTART_Pos (2U) 1289 #define ADC_CR_ADSTART_Msk (0x1UL << ADC_CR_ADSTART_Pos) /*!< 0x00000004 */ 1290 #define ADC_CR_ADSTART ADC_CR_ADSTART_Msk /*!< ADC group regular conversion start */ 1291 #define ADC_CR_JADSTART_Pos (3U) 1292 #define ADC_CR_JADSTART_Msk (0x1UL << ADC_CR_JADSTART_Pos) /*!< 0x00000008 */ 1293 #define ADC_CR_JADSTART ADC_CR_JADSTART_Msk /*!< ADC group injected conversion start */ 1294 #define ADC_CR_ADSTP_Pos (4U) 1295 #define ADC_CR_ADSTP_Msk (0x1UL << ADC_CR_ADSTP_Pos) /*!< 0x00000010 */ 1296 #define ADC_CR_ADSTP ADC_CR_ADSTP_Msk /*!< ADC group regular conversion stop */ 1297 #define ADC_CR_JADSTP_Pos (5U) 1298 #define ADC_CR_JADSTP_Msk (0x1UL << ADC_CR_JADSTP_Pos) /*!< 0x00000020 */ 1299 #define ADC_CR_JADSTP ADC_CR_JADSTP_Msk /*!< ADC group injected conversion stop */ 1300 #define ADC_CR_ADVREGEN_Pos (28U) 1301 #define ADC_CR_ADVREGEN_Msk (0x1UL << ADC_CR_ADVREGEN_Pos) /*!< 0x10000000 */ 1302 #define ADC_CR_ADVREGEN ADC_CR_ADVREGEN_Msk /*!< ADC voltage regulator enable */ 1303 #define ADC_CR_DEEPPWD_Pos (29U) 1304 #define ADC_CR_DEEPPWD_Msk (0x1UL << ADC_CR_DEEPPWD_Pos) /*!< 0x20000000 */ 1305 #define ADC_CR_DEEPPWD ADC_CR_DEEPPWD_Msk /*!< ADC deep power down enable */ 1306 #define ADC_CR_ADCALDIF_Pos (30U) 1307 #define ADC_CR_ADCALDIF_Msk (0x1UL << ADC_CR_ADCALDIF_Pos) /*!< 0x40000000 */ 1308 #define ADC_CR_ADCALDIF ADC_CR_ADCALDIF_Msk /*!< ADC differential mode for calibration */ 1309 #define ADC_CR_ADCAL_Pos (31U) 1310 #define ADC_CR_ADCAL_Msk (0x1UL << ADC_CR_ADCAL_Pos) /*!< 0x80000000 */ 1311 #define ADC_CR_ADCAL ADC_CR_ADCAL_Msk /*!< ADC calibration */ 1312 1313 /******************** Bit definition for ADC_CFGR1 register *****************/ 1314 #define ADC_CFGR_DMAEN_Pos (0U) 1315 #define ADC_CFGR_DMAEN_Msk (0x1UL << ADC_CFGR_DMAEN_Pos) /*!< 0x00000001 */ 1316 #define ADC_CFGR_DMAEN ADC_CFGR_DMAEN_Msk /*!< ADC DMA enable */ 1317 #define ADC_CFGR_DMACFG_Pos (1U) 1318 #define ADC_CFGR_DMACFG_Msk (0x1UL << ADC_CFGR_DMACFG_Pos) /*!< 0x00000002 */ 1319 #define ADC_CFGR_DMACFG ADC_CFGR_DMACFG_Msk /*!< ADC DMA configuration */ 1320 1321 #define ADC_CFGR_RES_Pos (3U) 1322 #define ADC_CFGR_RES_Msk (0x3UL << ADC_CFGR_RES_Pos) /*!< 0x00000018 */ 1323 #define ADC_CFGR_RES ADC_CFGR_RES_Msk /*!< ADC data resolution */ 1324 #define ADC_CFGR_RES_0 (0x1UL << ADC_CFGR_RES_Pos) /*!< 0x00000008 */ 1325 #define ADC_CFGR_RES_1 (0x2UL << ADC_CFGR_RES_Pos) /*!< 0x00000010 */ 1326 1327 #define ADC_CFGR_ALIGN_Pos (5U) 1328 #define ADC_CFGR_ALIGN_Msk (0x1UL << ADC_CFGR_ALIGN_Pos) /*!< 0x00000020 */ 1329 #define ADC_CFGR_ALIGN ADC_CFGR_ALIGN_Msk /*!< ADC data alignement */ 1330 1331 #define ADC_CFGR_EXTSEL_Pos (6U) 1332 #define ADC_CFGR_EXTSEL_Msk (0xFUL << ADC_CFGR_EXTSEL_Pos) /*!< 0x000003C0 */ 1333 #define ADC_CFGR_EXTSEL ADC_CFGR_EXTSEL_Msk /*!< ADC group regular external trigger source */ 1334 #define ADC_CFGR_EXTSEL_0 (0x1UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000040 */ 1335 #define ADC_CFGR_EXTSEL_1 (0x2UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000080 */ 1336 #define ADC_CFGR_EXTSEL_2 (0x4UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000100 */ 1337 #define ADC_CFGR_EXTSEL_3 (0x8UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000200 */ 1338 1339 #define ADC_CFGR_EXTEN_Pos (10U) 1340 #define ADC_CFGR_EXTEN_Msk (0x3UL << ADC_CFGR_EXTEN_Pos) /*!< 0x00000C00 */ 1341 #define ADC_CFGR_EXTEN ADC_CFGR_EXTEN_Msk /*!< ADC group regular external trigger polarity */ 1342 #define ADC_CFGR_EXTEN_0 (0x1UL << ADC_CFGR_EXTEN_Pos) /*!< 0x00000400 */ 1343 #define ADC_CFGR_EXTEN_1 (0x2UL << ADC_CFGR_EXTEN_Pos) /*!< 0x00000800 */ 1344 1345 #define ADC_CFGR_OVRMOD_Pos (12U) 1346 #define ADC_CFGR_OVRMOD_Msk (0x1UL << ADC_CFGR_OVRMOD_Pos) /*!< 0x00001000 */ 1347 #define ADC_CFGR_OVRMOD ADC_CFGR_OVRMOD_Msk /*!< ADC group regular overrun configuration */ 1348 #define ADC_CFGR_CONT_Pos (13U) 1349 #define ADC_CFGR_CONT_Msk (0x1UL << ADC_CFGR_CONT_Pos) /*!< 0x00002000 */ 1350 #define ADC_CFGR_CONT ADC_CFGR_CONT_Msk /*!< ADC group regular continuous conversion mode */ 1351 #define ADC_CFGR_AUTDLY_Pos (14U) 1352 #define ADC_CFGR_AUTDLY_Msk (0x1UL << ADC_CFGR_AUTDLY_Pos) /*!< 0x00004000 */ 1353 #define ADC_CFGR_AUTDLY ADC_CFGR_AUTDLY_Msk /*!< ADC low power auto wait */ 1354 1355 #define ADC_CFGR_DISCEN_Pos (16U) 1356 #define ADC_CFGR_DISCEN_Msk (0x1UL << ADC_CFGR_DISCEN_Pos) /*!< 0x00010000 */ 1357 #define ADC_CFGR_DISCEN ADC_CFGR_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */ 1358 1359 #define ADC_CFGR_DISCNUM_Pos (17U) 1360 #define ADC_CFGR_DISCNUM_Msk (0x7UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x000E0000 */ 1361 #define ADC_CFGR_DISCNUM ADC_CFGR_DISCNUM_Msk /*!< ADC Discontinuous mode channel count */ 1362 #define ADC_CFGR_DISCNUM_0 (0x1UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x00020000 */ 1363 #define ADC_CFGR_DISCNUM_1 (0x2UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x00040000 */ 1364 #define ADC_CFGR_DISCNUM_2 (0x4UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x00080000 */ 1365 1366 #define ADC_CFGR_JDISCEN_Pos (20U) 1367 #define ADC_CFGR_JDISCEN_Msk (0x1UL << ADC_CFGR_JDISCEN_Pos) /*!< 0x00100000 */ 1368 #define ADC_CFGR_JDISCEN ADC_CFGR_JDISCEN_Msk /*!< ADC Discontinuous mode on injected channels */ 1369 #define ADC_CFGR_JQM_Pos (21U) 1370 #define ADC_CFGR_JQM_Msk (0x1UL << ADC_CFGR_JQM_Pos) /*!< 0x00200000 */ 1371 #define ADC_CFGR_JQM ADC_CFGR_JQM_Msk /*!< ADC group injected contexts queue mode */ 1372 #define ADC_CFGR_AWD1SGL_Pos (22U) 1373 #define ADC_CFGR_AWD1SGL_Msk (0x1UL << ADC_CFGR_AWD1SGL_Pos) /*!< 0x00400000 */ 1374 #define ADC_CFGR_AWD1SGL ADC_CFGR_AWD1SGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */ 1375 #define ADC_CFGR_AWD1EN_Pos (23U) 1376 #define ADC_CFGR_AWD1EN_Msk (0x1UL << ADC_CFGR_AWD1EN_Pos) /*!< 0x00800000 */ 1377 #define ADC_CFGR_AWD1EN ADC_CFGR_AWD1EN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */ 1378 #define ADC_CFGR_JAWD1EN_Pos (24U) 1379 #define ADC_CFGR_JAWD1EN_Msk (0x1UL << ADC_CFGR_JAWD1EN_Pos) /*!< 0x01000000 */ 1380 #define ADC_CFGR_JAWD1EN ADC_CFGR_JAWD1EN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group injected */ 1381 #define ADC_CFGR_JAUTO_Pos (25U) 1382 #define ADC_CFGR_JAUTO_Msk (0x1UL << ADC_CFGR_JAUTO_Pos) /*!< 0x02000000 */ 1383 #define ADC_CFGR_JAUTO ADC_CFGR_JAUTO_Msk /*!< ADC group injected automatic trigger mode */ 1384 1385 #define ADC_CFGR_AWD1CH_Pos (26U) 1386 #define ADC_CFGR_AWD1CH_Msk (0x1FUL << ADC_CFGR_AWD1CH_Pos) /*!< 0x7C000000 */ 1387 #define ADC_CFGR_AWD1CH ADC_CFGR_AWD1CH_Msk /*!< ADC analog watchdog 1 monitored channel selection */ 1388 #define ADC_CFGR_AWD1CH_0 (0x01UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x04000000 */ 1389 #define ADC_CFGR_AWD1CH_1 (0x02UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x08000000 */ 1390 #define ADC_CFGR_AWD1CH_2 (0x04UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x10000000 */ 1391 #define ADC_CFGR_AWD1CH_3 (0x08UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x20000000 */ 1392 #define ADC_CFGR_AWD1CH_4 (0x10UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x40000000 */ 1393 1394 #define ADC_CFGR_JQDIS_Pos (31U) 1395 #define ADC_CFGR_JQDIS_Msk (0x1UL << ADC_CFGR_JQDIS_Pos) /*!< 0x00800000 */ 1396 #define ADC_CFGR_JQDIS ADC_CFGR_JQDIS_Msk /*!< ADC group injected contexts queue disable */ 1397 1398 /******************** Bit definition for ADC_CFGR2 register *****************/ 1399 #define ADC_CFGR2_ROVSE_Pos (0U) 1400 #define ADC_CFGR2_ROVSE_Msk (0x1UL << ADC_CFGR2_ROVSE_Pos) /*!< 0x00000001 */ 1401 #define ADC_CFGR2_ROVSE ADC_CFGR2_ROVSE_Msk /*!< ADC oversampler enable on scope ADC group regular */ 1402 1403 #define ADC_CFGR2_JOVSE_Pos (1U) 1404 #define ADC_CFGR2_JOVSE_Msk (0x1UL << ADC_CFGR2_JOVSE_Pos) /*!< 0x00000002 */ 1405 #define ADC_CFGR2_JOVSE ADC_CFGR2_JOVSE_Msk /*!< ADC oversampler enable on scope ADC group injected */ 1406 1407 #define ADC_CFGR2_OVSR_Pos (2U) 1408 #define ADC_CFGR2_OVSR_Msk (0x7UL << ADC_CFGR2_OVSR_Pos) /*!< 0x0000001C */ 1409 #define ADC_CFGR2_OVSR ADC_CFGR2_OVSR_Msk /*!< ADC oversampling ratio */ 1410 #define ADC_CFGR2_OVSR_0 (0x1UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000004 */ 1411 #define ADC_CFGR2_OVSR_1 (0x2UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000008 */ 1412 #define ADC_CFGR2_OVSR_2 (0x4UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000010 */ 1413 1414 #define ADC_CFGR2_OVSS_Pos (5U) 1415 #define ADC_CFGR2_OVSS_Msk (0xFUL << ADC_CFGR2_OVSS_Pos) /*!< 0x000001E0 */ 1416 #define ADC_CFGR2_OVSS ADC_CFGR2_OVSS_Msk /*!< ADC oversampling shift */ 1417 #define ADC_CFGR2_OVSS_0 (0x1UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000020 */ 1418 #define ADC_CFGR2_OVSS_1 (0x2UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000040 */ 1419 #define ADC_CFGR2_OVSS_2 (0x4UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000080 */ 1420 #define ADC_CFGR2_OVSS_3 (0x8UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000100 */ 1421 1422 #define ADC_CFGR2_TROVS_Pos (9U) 1423 #define ADC_CFGR2_TROVS_Msk (0x1UL << ADC_CFGR2_TROVS_Pos) /*!< 0x00000200 */ 1424 #define ADC_CFGR2_TROVS ADC_CFGR2_TROVS_Msk /*!< ADC oversampling discontinuous mode (triggered mode) for ADC group regular */ 1425 1426 #define ADC_CFGR2_ROVSM_Pos (10U) 1427 #define ADC_CFGR2_ROVSM_Msk (0x1UL << ADC_CFGR2_ROVSM_Pos) /*!< 0x00000400 */ 1428 #define ADC_CFGR2_ROVSM ADC_CFGR2_ROVSM_Msk /*!< ADC oversampling mode managing interlaced conversions of ADC group regular and group injected */ 1429 1430 /******************** Bit definition for ADC_SMPR1 register *****************/ 1431 #define ADC_SMPR1_SMP0_Pos (0U) 1432 #define ADC_SMPR1_SMP0_Msk (0x7UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000007 */ 1433 #define ADC_SMPR1_SMP0 ADC_SMPR1_SMP0_Msk /*!< ADC channel 0 sampling time selection */ 1434 #define ADC_SMPR1_SMP0_0 (0x1UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000001 */ 1435 #define ADC_SMPR1_SMP0_1 (0x2UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000002 */ 1436 #define ADC_SMPR1_SMP0_2 (0x4UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000004 */ 1437 1438 #define ADC_SMPR1_SMP1_Pos (3U) 1439 #define ADC_SMPR1_SMP1_Msk (0x7UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000038 */ 1440 #define ADC_SMPR1_SMP1 ADC_SMPR1_SMP1_Msk /*!< ADC channel 1 sampling time selection */ 1441 #define ADC_SMPR1_SMP1_0 (0x1UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000008 */ 1442 #define ADC_SMPR1_SMP1_1 (0x2UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000010 */ 1443 #define ADC_SMPR1_SMP1_2 (0x4UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000020 */ 1444 1445 #define ADC_SMPR1_SMP2_Pos (6U) 1446 #define ADC_SMPR1_SMP2_Msk (0x7UL << ADC_SMPR1_SMP2_Pos) /*!< 0x000001C0 */ 1447 #define ADC_SMPR1_SMP2 ADC_SMPR1_SMP2_Msk /*!< ADC channel 2 sampling time selection */ 1448 #define ADC_SMPR1_SMP2_0 (0x1UL << ADC_SMPR1_SMP2_Pos) /*!< 0x00000040 */ 1449 #define ADC_SMPR1_SMP2_1 (0x2UL << ADC_SMPR1_SMP2_Pos) /*!< 0x00000080 */ 1450 #define ADC_SMPR1_SMP2_2 (0x4UL << ADC_SMPR1_SMP2_Pos) /*!< 0x00000100 */ 1451 1452 #define ADC_SMPR1_SMP3_Pos (9U) 1453 #define ADC_SMPR1_SMP3_Msk (0x7UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000E00 */ 1454 #define ADC_SMPR1_SMP3 ADC_SMPR1_SMP3_Msk /*!< ADC channel 3 sampling time selection */ 1455 #define ADC_SMPR1_SMP3_0 (0x1UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000200 */ 1456 #define ADC_SMPR1_SMP3_1 (0x2UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000400 */ 1457 #define ADC_SMPR1_SMP3_2 (0x4UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000800 */ 1458 1459 #define ADC_SMPR1_SMP4_Pos (12U) 1460 #define ADC_SMPR1_SMP4_Msk (0x7UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00007000 */ 1461 #define ADC_SMPR1_SMP4 ADC_SMPR1_SMP4_Msk /*!< ADC channel 4 sampling time selection */ 1462 #define ADC_SMPR1_SMP4_0 (0x1UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00001000 */ 1463 #define ADC_SMPR1_SMP4_1 (0x2UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00002000 */ 1464 #define ADC_SMPR1_SMP4_2 (0x4UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00004000 */ 1465 1466 #define ADC_SMPR1_SMP5_Pos (15U) 1467 #define ADC_SMPR1_SMP5_Msk (0x7UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00038000 */ 1468 #define ADC_SMPR1_SMP5 ADC_SMPR1_SMP5_Msk /*!< ADC channel 5 sampling time selection */ 1469 #define ADC_SMPR1_SMP5_0 (0x1UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00008000 */ 1470 #define ADC_SMPR1_SMP5_1 (0x2UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00010000 */ 1471 #define ADC_SMPR1_SMP5_2 (0x4UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00020000 */ 1472 1473 #define ADC_SMPR1_SMP6_Pos (18U) 1474 #define ADC_SMPR1_SMP6_Msk (0x7UL << ADC_SMPR1_SMP6_Pos) /*!< 0x001C0000 */ 1475 #define ADC_SMPR1_SMP6 ADC_SMPR1_SMP6_Msk /*!< ADC channel 6 sampling time selection */ 1476 #define ADC_SMPR1_SMP6_0 (0x1UL << ADC_SMPR1_SMP6_Pos) /*!< 0x00040000 */ 1477 #define ADC_SMPR1_SMP6_1 (0x2UL << ADC_SMPR1_SMP6_Pos) /*!< 0x00080000 */ 1478 #define ADC_SMPR1_SMP6_2 (0x4UL << ADC_SMPR1_SMP6_Pos) /*!< 0x00100000 */ 1479 1480 #define ADC_SMPR1_SMP7_Pos (21U) 1481 #define ADC_SMPR1_SMP7_Msk (0x7UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00E00000 */ 1482 #define ADC_SMPR1_SMP7 ADC_SMPR1_SMP7_Msk /*!< ADC channel 7 sampling time selection */ 1483 #define ADC_SMPR1_SMP7_0 (0x1UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00200000 */ 1484 #define ADC_SMPR1_SMP7_1 (0x2UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00400000 */ 1485 #define ADC_SMPR1_SMP7_2 (0x4UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00800000 */ 1486 1487 #define ADC_SMPR1_SMP8_Pos (24U) 1488 #define ADC_SMPR1_SMP8_Msk (0x7UL << ADC_SMPR1_SMP8_Pos) /*!< 0x07000000 */ 1489 #define ADC_SMPR1_SMP8 ADC_SMPR1_SMP8_Msk /*!< ADC channel 8 sampling time selection */ 1490 #define ADC_SMPR1_SMP8_0 (0x1UL << ADC_SMPR1_SMP8_Pos) /*!< 0x01000000 */ 1491 #define ADC_SMPR1_SMP8_1 (0x2UL << ADC_SMPR1_SMP8_Pos) /*!< 0x02000000 */ 1492 #define ADC_SMPR1_SMP8_2 (0x4UL << ADC_SMPR1_SMP8_Pos) /*!< 0x04000000 */ 1493 1494 #define ADC_SMPR1_SMP9_Pos (27U) 1495 #define ADC_SMPR1_SMP9_Msk (0x7UL << ADC_SMPR1_SMP9_Pos) /*!< 0x38000000 */ 1496 #define ADC_SMPR1_SMP9 ADC_SMPR1_SMP9_Msk /*!< ADC channel 9 sampling time selection */ 1497 #define ADC_SMPR1_SMP9_0 (0x1UL << ADC_SMPR1_SMP9_Pos) /*!< 0x08000000 */ 1498 #define ADC_SMPR1_SMP9_1 (0x2UL << ADC_SMPR1_SMP9_Pos) /*!< 0x10000000 */ 1499 #define ADC_SMPR1_SMP9_2 (0x4UL << ADC_SMPR1_SMP9_Pos) /*!< 0x20000000 */ 1500 1501 /******************** Bit definition for ADC_SMPR2 register *****************/ 1502 #define ADC_SMPR2_SMP10_Pos (0U) 1503 #define ADC_SMPR2_SMP10_Msk (0x7UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000007 */ 1504 #define ADC_SMPR2_SMP10 ADC_SMPR2_SMP10_Msk /*!< ADC channel 10 sampling time selection */ 1505 #define ADC_SMPR2_SMP10_0 (0x1UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000001 */ 1506 #define ADC_SMPR2_SMP10_1 (0x2UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000002 */ 1507 #define ADC_SMPR2_SMP10_2 (0x4UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000004 */ 1508 1509 #define ADC_SMPR2_SMP11_Pos (3U) 1510 #define ADC_SMPR2_SMP11_Msk (0x7UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000038 */ 1511 #define ADC_SMPR2_SMP11 ADC_SMPR2_SMP11_Msk /*!< ADC channel 11 sampling time selection */ 1512 #define ADC_SMPR2_SMP11_0 (0x1UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000008 */ 1513 #define ADC_SMPR2_SMP11_1 (0x2UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000010 */ 1514 #define ADC_SMPR2_SMP11_2 (0x4UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000020 */ 1515 1516 #define ADC_SMPR2_SMP12_Pos (6U) 1517 #define ADC_SMPR2_SMP12_Msk (0x7UL << ADC_SMPR2_SMP12_Pos) /*!< 0x000001C0 */ 1518 #define ADC_SMPR2_SMP12 ADC_SMPR2_SMP12_Msk /*!< ADC channel 12 sampling time selection */ 1519 #define ADC_SMPR2_SMP12_0 (0x1UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000040 */ 1520 #define ADC_SMPR2_SMP12_1 (0x2UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000080 */ 1521 #define ADC_SMPR2_SMP12_2 (0x4UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000100 */ 1522 1523 #define ADC_SMPR2_SMP13_Pos (9U) 1524 #define ADC_SMPR2_SMP13_Msk (0x7UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000E00 */ 1525 #define ADC_SMPR2_SMP13 ADC_SMPR2_SMP13_Msk /*!< ADC channel 13 sampling time selection */ 1526 #define ADC_SMPR2_SMP13_0 (0x1UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000200 */ 1527 #define ADC_SMPR2_SMP13_1 (0x2UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000400 */ 1528 #define ADC_SMPR2_SMP13_2 (0x4UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000800 */ 1529 1530 #define ADC_SMPR2_SMP14_Pos (12U) 1531 #define ADC_SMPR2_SMP14_Msk (0x7UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00007000 */ 1532 #define ADC_SMPR2_SMP14 ADC_SMPR2_SMP14_Msk /*!< ADC channel 14 sampling time selection */ 1533 #define ADC_SMPR2_SMP14_0 (0x1UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00001000 */ 1534 #define ADC_SMPR2_SMP14_1 (0x2UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00002000 */ 1535 #define ADC_SMPR2_SMP14_2 (0x4UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00004000 */ 1536 1537 #define ADC_SMPR2_SMP15_Pos (15U) 1538 #define ADC_SMPR2_SMP15_Msk (0x7UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00038000 */ 1539 #define ADC_SMPR2_SMP15 ADC_SMPR2_SMP15_Msk /*!< ADC channel 15 sampling time selection */ 1540 #define ADC_SMPR2_SMP15_0 (0x1UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00008000 */ 1541 #define ADC_SMPR2_SMP15_1 (0x2UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00010000 */ 1542 #define ADC_SMPR2_SMP15_2 (0x4UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00020000 */ 1543 1544 #define ADC_SMPR2_SMP16_Pos (18U) 1545 #define ADC_SMPR2_SMP16_Msk (0x7UL << ADC_SMPR2_SMP16_Pos) /*!< 0x001C0000 */ 1546 #define ADC_SMPR2_SMP16 ADC_SMPR2_SMP16_Msk /*!< ADC channel 16 sampling time selection */ 1547 #define ADC_SMPR2_SMP16_0 (0x1UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00040000 */ 1548 #define ADC_SMPR2_SMP16_1 (0x2UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00080000 */ 1549 #define ADC_SMPR2_SMP16_2 (0x4UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00100000 */ 1550 1551 #define ADC_SMPR2_SMP17_Pos (21U) 1552 #define ADC_SMPR2_SMP17_Msk (0x7UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00E00000 */ 1553 #define ADC_SMPR2_SMP17 ADC_SMPR2_SMP17_Msk /*!< ADC channel 17 sampling time selection */ 1554 #define ADC_SMPR2_SMP17_0 (0x1UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00200000 */ 1555 #define ADC_SMPR2_SMP17_1 (0x2UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00400000 */ 1556 #define ADC_SMPR2_SMP17_2 (0x4UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00800000 */ 1557 1558 #define ADC_SMPR2_SMP18_Pos (24U) 1559 #define ADC_SMPR2_SMP18_Msk (0x7UL << ADC_SMPR2_SMP18_Pos) /*!< 0x07000000 */ 1560 #define ADC_SMPR2_SMP18 ADC_SMPR2_SMP18_Msk /*!< ADC channel 18 sampling time selection */ 1561 #define ADC_SMPR2_SMP18_0 (0x1UL << ADC_SMPR2_SMP18_Pos) /*!< 0x01000000 */ 1562 #define ADC_SMPR2_SMP18_1 (0x2UL << ADC_SMPR2_SMP18_Pos) /*!< 0x02000000 */ 1563 #define ADC_SMPR2_SMP18_2 (0x4UL << ADC_SMPR2_SMP18_Pos) /*!< 0x04000000 */ 1564 1565 /******************** Bit definition for ADC_TR1 register *******************/ 1566 #define ADC_TR1_LT1_Pos (0U) 1567 #define ADC_TR1_LT1_Msk (0xFFFUL << ADC_TR1_LT1_Pos) /*!< 0x00000FFF */ 1568 #define ADC_TR1_LT1 ADC_TR1_LT1_Msk /*!< ADC analog watchdog 1 threshold low */ 1569 #define ADC_TR1_LT1_0 (0x001UL << ADC_TR1_LT1_Pos) /*!< 0x00000001 */ 1570 #define ADC_TR1_LT1_1 (0x002UL << ADC_TR1_LT1_Pos) /*!< 0x00000002 */ 1571 #define ADC_TR1_LT1_2 (0x004UL << ADC_TR1_LT1_Pos) /*!< 0x00000004 */ 1572 #define ADC_TR1_LT1_3 (0x008UL << ADC_TR1_LT1_Pos) /*!< 0x00000008 */ 1573 #define ADC_TR1_LT1_4 (0x010UL << ADC_TR1_LT1_Pos) /*!< 0x00000010 */ 1574 #define ADC_TR1_LT1_5 (0x020UL << ADC_TR1_LT1_Pos) /*!< 0x00000020 */ 1575 #define ADC_TR1_LT1_6 (0x040UL << ADC_TR1_LT1_Pos) /*!< 0x00000040 */ 1576 #define ADC_TR1_LT1_7 (0x080UL << ADC_TR1_LT1_Pos) /*!< 0x00000080 */ 1577 #define ADC_TR1_LT1_8 (0x100UL << ADC_TR1_LT1_Pos) /*!< 0x00000100 */ 1578 #define ADC_TR1_LT1_9 (0x200UL << ADC_TR1_LT1_Pos) /*!< 0x00000200 */ 1579 #define ADC_TR1_LT1_10 (0x400UL << ADC_TR1_LT1_Pos) /*!< 0x00000400 */ 1580 #define ADC_TR1_LT1_11 (0x800UL << ADC_TR1_LT1_Pos) /*!< 0x00000800 */ 1581 1582 #define ADC_TR1_HT1_Pos (16U) 1583 #define ADC_TR1_HT1_Msk (0xFFFUL << ADC_TR1_HT1_Pos) /*!< 0x0FFF0000 */ 1584 #define ADC_TR1_HT1 ADC_TR1_HT1_Msk /*!< ADC Analog watchdog 1 threshold high */ 1585 #define ADC_TR1_HT1_0 (0x001UL << ADC_TR1_HT1_Pos) /*!< 0x00010000 */ 1586 #define ADC_TR1_HT1_1 (0x002UL << ADC_TR1_HT1_Pos) /*!< 0x00020000 */ 1587 #define ADC_TR1_HT1_2 (0x004UL << ADC_TR1_HT1_Pos) /*!< 0x00040000 */ 1588 #define ADC_TR1_HT1_3 (0x008UL << ADC_TR1_HT1_Pos) /*!< 0x00080000 */ 1589 #define ADC_TR1_HT1_4 (0x010UL << ADC_TR1_HT1_Pos) /*!< 0x00100000 */ 1590 #define ADC_TR1_HT1_5 (0x020UL << ADC_TR1_HT1_Pos) /*!< 0x00200000 */ 1591 #define ADC_TR1_HT1_6 (0x040UL << ADC_TR1_HT1_Pos) /*!< 0x00400000 */ 1592 #define ADC_TR1_HT1_7 (0x080UL << ADC_TR1_HT1_Pos) /*!< 0x00800000 */ 1593 #define ADC_TR1_HT1_8 (0x100UL << ADC_TR1_HT1_Pos) /*!< 0x01000000 */ 1594 #define ADC_TR1_HT1_9 (0x200UL << ADC_TR1_HT1_Pos) /*!< 0x02000000 */ 1595 #define ADC_TR1_HT1_10 (0x400UL << ADC_TR1_HT1_Pos) /*!< 0x04000000 */ 1596 #define ADC_TR1_HT1_11 (0x800UL << ADC_TR1_HT1_Pos) /*!< 0x08000000 */ 1597 1598 /******************** Bit definition for ADC_TR2 register *******************/ 1599 #define ADC_TR2_LT2_Pos (0U) 1600 #define ADC_TR2_LT2_Msk (0xFFUL << ADC_TR2_LT2_Pos) /*!< 0x000000FF */ 1601 #define ADC_TR2_LT2 ADC_TR2_LT2_Msk /*!< ADC analog watchdog 2 threshold low */ 1602 #define ADC_TR2_LT2_0 (0x01UL << ADC_TR2_LT2_Pos) /*!< 0x00000001 */ 1603 #define ADC_TR2_LT2_1 (0x02UL << ADC_TR2_LT2_Pos) /*!< 0x00000002 */ 1604 #define ADC_TR2_LT2_2 (0x04UL << ADC_TR2_LT2_Pos) /*!< 0x00000004 */ 1605 #define ADC_TR2_LT2_3 (0x08UL << ADC_TR2_LT2_Pos) /*!< 0x00000008 */ 1606 #define ADC_TR2_LT2_4 (0x10UL << ADC_TR2_LT2_Pos) /*!< 0x00000010 */ 1607 #define ADC_TR2_LT2_5 (0x20UL << ADC_TR2_LT2_Pos) /*!< 0x00000020 */ 1608 #define ADC_TR2_LT2_6 (0x40UL << ADC_TR2_LT2_Pos) /*!< 0x00000040 */ 1609 #define ADC_TR2_LT2_7 (0x80UL << ADC_TR2_LT2_Pos) /*!< 0x00000080 */ 1610 1611 #define ADC_TR2_HT2_Pos (16U) 1612 #define ADC_TR2_HT2_Msk (0xFFUL << ADC_TR2_HT2_Pos) /*!< 0x00FF0000 */ 1613 #define ADC_TR2_HT2 ADC_TR2_HT2_Msk /*!< ADC analog watchdog 2 threshold high */ 1614 #define ADC_TR2_HT2_0 (0x01UL << ADC_TR2_HT2_Pos) /*!< 0x00010000 */ 1615 #define ADC_TR2_HT2_1 (0x02UL << ADC_TR2_HT2_Pos) /*!< 0x00020000 */ 1616 #define ADC_TR2_HT2_2 (0x04UL << ADC_TR2_HT2_Pos) /*!< 0x00040000 */ 1617 #define ADC_TR2_HT2_3 (0x08UL << ADC_TR2_HT2_Pos) /*!< 0x00080000 */ 1618 #define ADC_TR2_HT2_4 (0x10UL << ADC_TR2_HT2_Pos) /*!< 0x00100000 */ 1619 #define ADC_TR2_HT2_5 (0x20UL << ADC_TR2_HT2_Pos) /*!< 0x00200000 */ 1620 #define ADC_TR2_HT2_6 (0x40UL << ADC_TR2_HT2_Pos) /*!< 0x00400000 */ 1621 #define ADC_TR2_HT2_7 (0x80UL << ADC_TR2_HT2_Pos) /*!< 0x00800000 */ 1622 1623 /******************** Bit definition for ADC_TR3 register *******************/ 1624 #define ADC_TR3_LT3_Pos (0U) 1625 #define ADC_TR3_LT3_Msk (0xFFUL << ADC_TR3_LT3_Pos) /*!< 0x000000FF */ 1626 #define ADC_TR3_LT3 ADC_TR3_LT3_Msk /*!< ADC analog watchdog 3 threshold low */ 1627 #define ADC_TR3_LT3_0 (0x01UL << ADC_TR3_LT3_Pos) /*!< 0x00000001 */ 1628 #define ADC_TR3_LT3_1 (0x02UL << ADC_TR3_LT3_Pos) /*!< 0x00000002 */ 1629 #define ADC_TR3_LT3_2 (0x04UL << ADC_TR3_LT3_Pos) /*!< 0x00000004 */ 1630 #define ADC_TR3_LT3_3 (0x08UL << ADC_TR3_LT3_Pos) /*!< 0x00000008 */ 1631 #define ADC_TR3_LT3_4 (0x10UL << ADC_TR3_LT3_Pos) /*!< 0x00000010 */ 1632 #define ADC_TR3_LT3_5 (0x20UL << ADC_TR3_LT3_Pos) /*!< 0x00000020 */ 1633 #define ADC_TR3_LT3_6 (0x40UL << ADC_TR3_LT3_Pos) /*!< 0x00000040 */ 1634 #define ADC_TR3_LT3_7 (0x80UL << ADC_TR3_LT3_Pos) /*!< 0x00000080 */ 1635 1636 #define ADC_TR3_HT3_Pos (16U) 1637 #define ADC_TR3_HT3_Msk (0xFFUL << ADC_TR3_HT3_Pos) /*!< 0x00FF0000 */ 1638 #define ADC_TR3_HT3 ADC_TR3_HT3_Msk /*!< ADC analog watchdog 3 threshold high */ 1639 #define ADC_TR3_HT3_0 (0x01UL << ADC_TR3_HT3_Pos) /*!< 0x00010000 */ 1640 #define ADC_TR3_HT3_1 (0x02UL << ADC_TR3_HT3_Pos) /*!< 0x00020000 */ 1641 #define ADC_TR3_HT3_2 (0x04UL << ADC_TR3_HT3_Pos) /*!< 0x00040000 */ 1642 #define ADC_TR3_HT3_3 (0x08UL << ADC_TR3_HT3_Pos) /*!< 0x00080000 */ 1643 #define ADC_TR3_HT3_4 (0x10UL << ADC_TR3_HT3_Pos) /*!< 0x00100000 */ 1644 #define ADC_TR3_HT3_5 (0x20UL << ADC_TR3_HT3_Pos) /*!< 0x00200000 */ 1645 #define ADC_TR3_HT3_6 (0x40UL << ADC_TR3_HT3_Pos) /*!< 0x00400000 */ 1646 #define ADC_TR3_HT3_7 (0x80UL << ADC_TR3_HT3_Pos) /*!< 0x00800000 */ 1647 1648 /******************** Bit definition for ADC_SQR1 register ******************/ 1649 #define ADC_SQR1_L_Pos (0U) 1650 #define ADC_SQR1_L_Msk (0xFUL << ADC_SQR1_L_Pos) /*!< 0x0000000F */ 1651 #define ADC_SQR1_L ADC_SQR1_L_Msk /*!< ADC group regular sequencer scan length */ 1652 #define ADC_SQR1_L_0 (0x1UL << ADC_SQR1_L_Pos) /*!< 0x00000001 */ 1653 #define ADC_SQR1_L_1 (0x2UL << ADC_SQR1_L_Pos) /*!< 0x00000002 */ 1654 #define ADC_SQR1_L_2 (0x4UL << ADC_SQR1_L_Pos) /*!< 0x00000004 */ 1655 #define ADC_SQR1_L_3 (0x8UL << ADC_SQR1_L_Pos) /*!< 0x00000008 */ 1656 1657 #define ADC_SQR1_SQ1_Pos (6U) 1658 #define ADC_SQR1_SQ1_Msk (0x1FUL << ADC_SQR1_SQ1_Pos) /*!< 0x000007C0 */ 1659 #define ADC_SQR1_SQ1 ADC_SQR1_SQ1_Msk /*!< ADC group regular sequencer rank 1 */ 1660 #define ADC_SQR1_SQ1_0 (0x01UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000040 */ 1661 #define ADC_SQR1_SQ1_1 (0x02UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000080 */ 1662 #define ADC_SQR1_SQ1_2 (0x04UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000100 */ 1663 #define ADC_SQR1_SQ1_3 (0x08UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000200 */ 1664 #define ADC_SQR1_SQ1_4 (0x10UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000400 */ 1665 1666 #define ADC_SQR1_SQ2_Pos (12U) 1667 #define ADC_SQR1_SQ2_Msk (0x1FUL << ADC_SQR1_SQ2_Pos) /*!< 0x0001F000 */ 1668 #define ADC_SQR1_SQ2 ADC_SQR1_SQ2_Msk /*!< ADC group regular sequencer rank 2 */ 1669 #define ADC_SQR1_SQ2_0 (0x01UL << ADC_SQR1_SQ2_Pos) /*!< 0x00001000 */ 1670 #define ADC_SQR1_SQ2_1 (0x02UL << ADC_SQR1_SQ2_Pos) /*!< 0x00002000 */ 1671 #define ADC_SQR1_SQ2_2 (0x04UL << ADC_SQR1_SQ2_Pos) /*!< 0x00004000 */ 1672 #define ADC_SQR1_SQ2_3 (0x08UL << ADC_SQR1_SQ2_Pos) /*!< 0x00008000 */ 1673 #define ADC_SQR1_SQ2_4 (0x10UL << ADC_SQR1_SQ2_Pos) /*!< 0x00010000 */ 1674 1675 #define ADC_SQR1_SQ3_Pos (18U) 1676 #define ADC_SQR1_SQ3_Msk (0x1FUL << ADC_SQR1_SQ3_Pos) /*!< 0x007C0000 */ 1677 #define ADC_SQR1_SQ3 ADC_SQR1_SQ3_Msk /*!< ADC group regular sequencer rank 3 */ 1678 #define ADC_SQR1_SQ3_0 (0x01UL << ADC_SQR1_SQ3_Pos) /*!< 0x00040000 */ 1679 #define ADC_SQR1_SQ3_1 (0x02UL << ADC_SQR1_SQ3_Pos) /*!< 0x00080000 */ 1680 #define ADC_SQR1_SQ3_2 (0x04UL << ADC_SQR1_SQ3_Pos) /*!< 0x00100000 */ 1681 #define ADC_SQR1_SQ3_3 (0x08UL << ADC_SQR1_SQ3_Pos) /*!< 0x00200000 */ 1682 #define ADC_SQR1_SQ3_4 (0x10UL << ADC_SQR1_SQ3_Pos) /*!< 0x00400000 */ 1683 1684 #define ADC_SQR1_SQ4_Pos (24U) 1685 #define ADC_SQR1_SQ4_Msk (0x1FUL << ADC_SQR1_SQ4_Pos) /*!< 0x1F000000 */ 1686 #define ADC_SQR1_SQ4 ADC_SQR1_SQ4_Msk /*!< ADC group regular sequencer rank 4 */ 1687 #define ADC_SQR1_SQ4_0 (0x01UL << ADC_SQR1_SQ4_Pos) /*!< 0x01000000 */ 1688 #define ADC_SQR1_SQ4_1 (0x02UL << ADC_SQR1_SQ4_Pos) /*!< 0x02000000 */ 1689 #define ADC_SQR1_SQ4_2 (0x04UL << ADC_SQR1_SQ4_Pos) /*!< 0x04000000 */ 1690 #define ADC_SQR1_SQ4_3 (0x08UL << ADC_SQR1_SQ4_Pos) /*!< 0x08000000 */ 1691 #define ADC_SQR1_SQ4_4 (0x10UL << ADC_SQR1_SQ4_Pos) /*!< 0x10000000 */ 1692 1693 /******************** Bit definition for ADC_SQR2 register ******************/ 1694 #define ADC_SQR2_SQ5_Pos (0U) 1695 #define ADC_SQR2_SQ5_Msk (0x1FUL << ADC_SQR2_SQ5_Pos) /*!< 0x0000001F */ 1696 #define ADC_SQR2_SQ5 ADC_SQR2_SQ5_Msk /*!< ADC group regular sequencer rank 5 */ 1697 #define ADC_SQR2_SQ5_0 (0x01UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000001 */ 1698 #define ADC_SQR2_SQ5_1 (0x02UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000002 */ 1699 #define ADC_SQR2_SQ5_2 (0x04UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000004 */ 1700 #define ADC_SQR2_SQ5_3 (0x08UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000008 */ 1701 #define ADC_SQR2_SQ5_4 (0x10UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000010 */ 1702 1703 #define ADC_SQR2_SQ6_Pos (6U) 1704 #define ADC_SQR2_SQ6_Msk (0x1FUL << ADC_SQR2_SQ6_Pos) /*!< 0x000007C0 */ 1705 #define ADC_SQR2_SQ6 ADC_SQR2_SQ6_Msk /*!< ADC group regular sequencer rank 6 */ 1706 #define ADC_SQR2_SQ6_0 (0x01UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000040 */ 1707 #define ADC_SQR2_SQ6_1 (0x02UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000080 */ 1708 #define ADC_SQR2_SQ6_2 (0x04UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000100 */ 1709 #define ADC_SQR2_SQ6_3 (0x08UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000200 */ 1710 #define ADC_SQR2_SQ6_4 (0x10UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000400 */ 1711 1712 #define ADC_SQR2_SQ7_Pos (12U) 1713 #define ADC_SQR2_SQ7_Msk (0x1FUL << ADC_SQR2_SQ7_Pos) /*!< 0x0001F000 */ 1714 #define ADC_SQR2_SQ7 ADC_SQR2_SQ7_Msk /*!< ADC group regular sequencer rank 7 */ 1715 #define ADC_SQR2_SQ7_0 (0x01UL << ADC_SQR2_SQ7_Pos) /*!< 0x00001000 */ 1716 #define ADC_SQR2_SQ7_1 (0x02UL << ADC_SQR2_SQ7_Pos) /*!< 0x00002000 */ 1717 #define ADC_SQR2_SQ7_2 (0x04UL << ADC_SQR2_SQ7_Pos) /*!< 0x00004000 */ 1718 #define ADC_SQR2_SQ7_3 (0x08UL << ADC_SQR2_SQ7_Pos) /*!< 0x00008000 */ 1719 #define ADC_SQR2_SQ7_4 (0x10UL << ADC_SQR2_SQ7_Pos) /*!< 0x00010000 */ 1720 1721 #define ADC_SQR2_SQ8_Pos (18U) 1722 #define ADC_SQR2_SQ8_Msk (0x1FUL << ADC_SQR2_SQ8_Pos) /*!< 0x007C0000 */ 1723 #define ADC_SQR2_SQ8 ADC_SQR2_SQ8_Msk /*!< ADC group regular sequencer rank 8 */ 1724 #define ADC_SQR2_SQ8_0 (0x01UL << ADC_SQR2_SQ8_Pos) /*!< 0x00040000 */ 1725 #define ADC_SQR2_SQ8_1 (0x02UL << ADC_SQR2_SQ8_Pos) /*!< 0x00080000 */ 1726 #define ADC_SQR2_SQ8_2 (0x04UL << ADC_SQR2_SQ8_Pos) /*!< 0x00100000 */ 1727 #define ADC_SQR2_SQ8_3 (0x08UL << ADC_SQR2_SQ8_Pos) /*!< 0x00200000 */ 1728 #define ADC_SQR2_SQ8_4 (0x10UL << ADC_SQR2_SQ8_Pos) /*!< 0x00400000 */ 1729 1730 #define ADC_SQR2_SQ9_Pos (24U) 1731 #define ADC_SQR2_SQ9_Msk (0x1FUL << ADC_SQR2_SQ9_Pos) /*!< 0x1F000000 */ 1732 #define ADC_SQR2_SQ9 ADC_SQR2_SQ9_Msk /*!< ADC group regular sequencer rank 9 */ 1733 #define ADC_SQR2_SQ9_0 (0x01UL << ADC_SQR2_SQ9_Pos) /*!< 0x01000000 */ 1734 #define ADC_SQR2_SQ9_1 (0x02UL << ADC_SQR2_SQ9_Pos) /*!< 0x02000000 */ 1735 #define ADC_SQR2_SQ9_2 (0x04UL << ADC_SQR2_SQ9_Pos) /*!< 0x04000000 */ 1736 #define ADC_SQR2_SQ9_3 (0x08UL << ADC_SQR2_SQ9_Pos) /*!< 0x08000000 */ 1737 #define ADC_SQR2_SQ9_4 (0x10UL << ADC_SQR2_SQ9_Pos) /*!< 0x10000000 */ 1738 1739 /******************** Bit definition for ADC_SQR3 register ******************/ 1740 #define ADC_SQR3_SQ10_Pos (0U) 1741 #define ADC_SQR3_SQ10_Msk (0x1FUL << ADC_SQR3_SQ10_Pos) /*!< 0x0000001F */ 1742 #define ADC_SQR3_SQ10 ADC_SQR3_SQ10_Msk /*!< ADC group regular sequencer rank 10 */ 1743 #define ADC_SQR3_SQ10_0 (0x01UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000001 */ 1744 #define ADC_SQR3_SQ10_1 (0x02UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000002 */ 1745 #define ADC_SQR3_SQ10_2 (0x04UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000004 */ 1746 #define ADC_SQR3_SQ10_3 (0x08UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000008 */ 1747 #define ADC_SQR3_SQ10_4 (0x10UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000010 */ 1748 1749 #define ADC_SQR3_SQ11_Pos (6U) 1750 #define ADC_SQR3_SQ11_Msk (0x1FUL << ADC_SQR3_SQ11_Pos) /*!< 0x000007C0 */ 1751 #define ADC_SQR3_SQ11 ADC_SQR3_SQ11_Msk /*!< ADC group regular sequencer rank 11 */ 1752 #define ADC_SQR3_SQ11_0 (0x01UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000040 */ 1753 #define ADC_SQR3_SQ11_1 (0x02UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000080 */ 1754 #define ADC_SQR3_SQ11_2 (0x04UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000100 */ 1755 #define ADC_SQR3_SQ11_3 (0x08UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000200 */ 1756 #define ADC_SQR3_SQ11_4 (0x10UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000400 */ 1757 1758 #define ADC_SQR3_SQ12_Pos (12U) 1759 #define ADC_SQR3_SQ12_Msk (0x1FUL << ADC_SQR3_SQ12_Pos) /*!< 0x0001F000 */ 1760 #define ADC_SQR3_SQ12 ADC_SQR3_SQ12_Msk /*!< ADC group regular sequencer rank 12 */ 1761 #define ADC_SQR3_SQ12_0 (0x01UL << ADC_SQR3_SQ12_Pos) /*!< 0x00001000 */ 1762 #define ADC_SQR3_SQ12_1 (0x02UL << ADC_SQR3_SQ12_Pos) /*!< 0x00002000 */ 1763 #define ADC_SQR3_SQ12_2 (0x04UL << ADC_SQR3_SQ12_Pos) /*!< 0x00004000 */ 1764 #define ADC_SQR3_SQ12_3 (0x08UL << ADC_SQR3_SQ12_Pos) /*!< 0x00008000 */ 1765 #define ADC_SQR3_SQ12_4 (0x10UL << ADC_SQR3_SQ12_Pos) /*!< 0x00010000 */ 1766 1767 #define ADC_SQR3_SQ13_Pos (18U) 1768 #define ADC_SQR3_SQ13_Msk (0x1FUL << ADC_SQR3_SQ13_Pos) /*!< 0x007C0000 */ 1769 #define ADC_SQR3_SQ13 ADC_SQR3_SQ13_Msk /*!< ADC group regular sequencer rank 13 */ 1770 #define ADC_SQR3_SQ13_0 (0x01UL << ADC_SQR3_SQ13_Pos) /*!< 0x00040000 */ 1771 #define ADC_SQR3_SQ13_1 (0x02UL << ADC_SQR3_SQ13_Pos) /*!< 0x00080000 */ 1772 #define ADC_SQR3_SQ13_2 (0x04UL << ADC_SQR3_SQ13_Pos) /*!< 0x00100000 */ 1773 #define ADC_SQR3_SQ13_3 (0x08UL << ADC_SQR3_SQ13_Pos) /*!< 0x00200000 */ 1774 #define ADC_SQR3_SQ13_4 (0x10UL << ADC_SQR3_SQ13_Pos) /*!< 0x00400000 */ 1775 1776 #define ADC_SQR3_SQ14_Pos (24U) 1777 #define ADC_SQR3_SQ14_Msk (0x1FUL << ADC_SQR3_SQ14_Pos) /*!< 0x1F000000 */ 1778 #define ADC_SQR3_SQ14 ADC_SQR3_SQ14_Msk /*!< ADC group regular sequencer rank 14 */ 1779 #define ADC_SQR3_SQ14_0 (0x01UL << ADC_SQR3_SQ14_Pos) /*!< 0x01000000 */ 1780 #define ADC_SQR3_SQ14_1 (0x02UL << ADC_SQR3_SQ14_Pos) /*!< 0x02000000 */ 1781 #define ADC_SQR3_SQ14_2 (0x04UL << ADC_SQR3_SQ14_Pos) /*!< 0x04000000 */ 1782 #define ADC_SQR3_SQ14_3 (0x08UL << ADC_SQR3_SQ14_Pos) /*!< 0x08000000 */ 1783 #define ADC_SQR3_SQ14_4 (0x10UL << ADC_SQR3_SQ14_Pos) /*!< 0x10000000 */ 1784 1785 /******************** Bit definition for ADC_SQR4 register ******************/ 1786 #define ADC_SQR4_SQ15_Pos (0U) 1787 #define ADC_SQR4_SQ15_Msk (0x1FUL << ADC_SQR4_SQ15_Pos) /*!< 0x0000001F */ 1788 #define ADC_SQR4_SQ15 ADC_SQR4_SQ15_Msk /*!< ADC group regular sequencer rank 15 */ 1789 #define ADC_SQR4_SQ15_0 (0x01UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000001 */ 1790 #define ADC_SQR4_SQ15_1 (0x02UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000002 */ 1791 #define ADC_SQR4_SQ15_2 (0x04UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000004 */ 1792 #define ADC_SQR4_SQ15_3 (0x08UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000008 */ 1793 #define ADC_SQR4_SQ15_4 (0x10UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000010 */ 1794 1795 #define ADC_SQR4_SQ16_Pos (6U) 1796 #define ADC_SQR4_SQ16_Msk (0x1FUL << ADC_SQR4_SQ16_Pos) /*!< 0x000007C0 */ 1797 #define ADC_SQR4_SQ16 ADC_SQR4_SQ16_Msk /*!< ADC group regular sequencer rank 16 */ 1798 #define ADC_SQR4_SQ16_0 (0x01UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000040 */ 1799 #define ADC_SQR4_SQ16_1 (0x02UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000080 */ 1800 #define ADC_SQR4_SQ16_2 (0x04UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000100 */ 1801 #define ADC_SQR4_SQ16_3 (0x08UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000200 */ 1802 #define ADC_SQR4_SQ16_4 (0x10UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000400 */ 1803 1804 /******************** Bit definition for ADC_DR register ********************/ 1805 #define ADC_DR_RDATA_Pos (0U) 1806 #define ADC_DR_RDATA_Msk (0xFFFFUL << ADC_DR_RDATA_Pos) /*!< 0x0000FFFF */ 1807 #define ADC_DR_RDATA ADC_DR_RDATA_Msk /*!< ADC group regular conversion data */ 1808 #define ADC_DR_RDATA_0 (0x0001UL << ADC_DR_RDATA_Pos) /*!< 0x00000001 */ 1809 #define ADC_DR_RDATA_1 (0x0002UL << ADC_DR_RDATA_Pos) /*!< 0x00000002 */ 1810 #define ADC_DR_RDATA_2 (0x0004UL << ADC_DR_RDATA_Pos) /*!< 0x00000004 */ 1811 #define ADC_DR_RDATA_3 (0x0008UL << ADC_DR_RDATA_Pos) /*!< 0x00000008 */ 1812 #define ADC_DR_RDATA_4 (0x0010UL << ADC_DR_RDATA_Pos) /*!< 0x00000010 */ 1813 #define ADC_DR_RDATA_5 (0x0020UL << ADC_DR_RDATA_Pos) /*!< 0x00000020 */ 1814 #define ADC_DR_RDATA_6 (0x0040UL << ADC_DR_RDATA_Pos) /*!< 0x00000040 */ 1815 #define ADC_DR_RDATA_7 (0x0080UL << ADC_DR_RDATA_Pos) /*!< 0x00000080 */ 1816 #define ADC_DR_RDATA_8 (0x0100UL << ADC_DR_RDATA_Pos) /*!< 0x00000100 */ 1817 #define ADC_DR_RDATA_9 (0x0200UL << ADC_DR_RDATA_Pos) /*!< 0x00000200 */ 1818 #define ADC_DR_RDATA_10 (0x0400UL << ADC_DR_RDATA_Pos) /*!< 0x00000400 */ 1819 #define ADC_DR_RDATA_11 (0x0800UL << ADC_DR_RDATA_Pos) /*!< 0x00000800 */ 1820 #define ADC_DR_RDATA_12 (0x1000UL << ADC_DR_RDATA_Pos) /*!< 0x00001000 */ 1821 #define ADC_DR_RDATA_13 (0x2000UL << ADC_DR_RDATA_Pos) /*!< 0x00002000 */ 1822 #define ADC_DR_RDATA_14 (0x4000UL << ADC_DR_RDATA_Pos) /*!< 0x00004000 */ 1823 #define ADC_DR_RDATA_15 (0x8000UL << ADC_DR_RDATA_Pos) /*!< 0x00008000 */ 1824 1825 /******************** Bit definition for ADC_JSQR register ******************/ 1826 #define ADC_JSQR_JL_Pos (0U) 1827 #define ADC_JSQR_JL_Msk (0x3UL << ADC_JSQR_JL_Pos) /*!< 0x00000003 */ 1828 #define ADC_JSQR_JL ADC_JSQR_JL_Msk /*!< ADC group injected sequencer scan length */ 1829 #define ADC_JSQR_JL_0 (0x1UL << ADC_JSQR_JL_Pos) /*!< 0x00000001 */ 1830 #define ADC_JSQR_JL_1 (0x2UL << ADC_JSQR_JL_Pos) /*!< 0x00000002 */ 1831 1832 #define ADC_JSQR_JEXTSEL_Pos (2U) 1833 #define ADC_JSQR_JEXTSEL_Msk (0xFUL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x0000003C */ 1834 #define ADC_JSQR_JEXTSEL ADC_JSQR_JEXTSEL_Msk /*!< ADC group injected external trigger source */ 1835 #define ADC_JSQR_JEXTSEL_0 (0x1UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000004 */ 1836 #define ADC_JSQR_JEXTSEL_1 (0x2UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000008 */ 1837 #define ADC_JSQR_JEXTSEL_2 (0x4UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000010 */ 1838 #define ADC_JSQR_JEXTSEL_3 (0x8UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000020 */ 1839 1840 #define ADC_JSQR_JEXTEN_Pos (6U) 1841 #define ADC_JSQR_JEXTEN_Msk (0x3UL << ADC_JSQR_JEXTEN_Pos) /*!< 0x000000C0 */ 1842 #define ADC_JSQR_JEXTEN ADC_JSQR_JEXTEN_Msk /*!< ADC group injected external trigger polarity */ 1843 #define ADC_JSQR_JEXTEN_0 (0x1UL << ADC_JSQR_JEXTEN_Pos) /*!< 0x00000040 */ 1844 #define ADC_JSQR_JEXTEN_1 (0x2UL << ADC_JSQR_JEXTEN_Pos) /*!< 0x00000080 */ 1845 1846 #define ADC_JSQR_JSQ1_Pos (8U) 1847 #define ADC_JSQR_JSQ1_Msk (0x1FUL << ADC_JSQR_JSQ1_Pos) /*!< 0x00001F00 */ 1848 #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk /*!< ADC group injected sequencer rank 1 */ 1849 #define ADC_JSQR_JSQ1_0 (0x01UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000100 */ 1850 #define ADC_JSQR_JSQ1_1 (0x02UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000200 */ 1851 #define ADC_JSQR_JSQ1_2 (0x04UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000400 */ 1852 #define ADC_JSQR_JSQ1_3 (0x08UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000800 */ 1853 #define ADC_JSQR_JSQ1_4 (0x10UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00001000 */ 1854 1855 #define ADC_JSQR_JSQ2_Pos (14U) 1856 #define ADC_JSQR_JSQ2_Msk (0x1FUL << ADC_JSQR_JSQ2_Pos) /*!< 0x0007C000 */ 1857 #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk /*!< ADC group injected sequencer rank 2 */ 1858 #define ADC_JSQR_JSQ2_0 (0x01UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00004000 */ 1859 #define ADC_JSQR_JSQ2_1 (0x02UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00008000 */ 1860 #define ADC_JSQR_JSQ2_2 (0x04UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00010000 */ 1861 #define ADC_JSQR_JSQ2_3 (0x08UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00020000 */ 1862 #define ADC_JSQR_JSQ2_4 (0x10UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00040000 */ 1863 1864 #define ADC_JSQR_JSQ3_Pos (20U) 1865 #define ADC_JSQR_JSQ3_Msk (0x1FUL << ADC_JSQR_JSQ3_Pos) /*!< 0x01F00000 */ 1866 #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk /*!< ADC group injected sequencer rank 3 */ 1867 #define ADC_JSQR_JSQ3_0 (0x01UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00100000 */ 1868 #define ADC_JSQR_JSQ3_1 (0x02UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00200000 */ 1869 #define ADC_JSQR_JSQ3_2 (0x04UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00400000 */ 1870 #define ADC_JSQR_JSQ3_3 (0x08UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00800000 */ 1871 #define ADC_JSQR_JSQ3_4 (0x10UL << ADC_JSQR_JSQ3_Pos) /*!< 0x01000000 */ 1872 1873 #define ADC_JSQR_JSQ4_Pos (26U) 1874 #define ADC_JSQR_JSQ4_Msk (0x1FUL << ADC_JSQR_JSQ4_Pos) /*!< 0x7C000000 */ 1875 #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk /*!< ADC group injected sequencer rank 4 */ 1876 #define ADC_JSQR_JSQ4_0 (0x01UL << ADC_JSQR_JSQ4_Pos) /*!< 0x04000000 */ 1877 #define ADC_JSQR_JSQ4_1 (0x02UL << ADC_JSQR_JSQ4_Pos) /*!< 0x08000000 */ 1878 #define ADC_JSQR_JSQ4_2 (0x04UL << ADC_JSQR_JSQ4_Pos) /*!< 0x10000000 */ 1879 #define ADC_JSQR_JSQ4_3 (0x08UL << ADC_JSQR_JSQ4_Pos) /*!< 0x20000000 */ 1880 #define ADC_JSQR_JSQ4_4 (0x10UL << ADC_JSQR_JSQ4_Pos) /*!< 0x40000000 */ 1881 1882 /******************** Bit definition for ADC_OFR1 register ******************/ 1883 #define ADC_OFR1_OFFSET1_Pos (0U) 1884 #define ADC_OFR1_OFFSET1_Msk (0xFFFUL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000FFF */ 1885 #define ADC_OFR1_OFFSET1 ADC_OFR1_OFFSET1_Msk /*!< ADC offset number 1 offset level */ 1886 #define ADC_OFR1_OFFSET1_0 (0x001UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000001 */ 1887 #define ADC_OFR1_OFFSET1_1 (0x002UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000002 */ 1888 #define ADC_OFR1_OFFSET1_2 (0x004UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000004 */ 1889 #define ADC_OFR1_OFFSET1_3 (0x008UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000008 */ 1890 #define ADC_OFR1_OFFSET1_4 (0x010UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000010 */ 1891 #define ADC_OFR1_OFFSET1_5 (0x020UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000020 */ 1892 #define ADC_OFR1_OFFSET1_6 (0x040UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000040 */ 1893 #define ADC_OFR1_OFFSET1_7 (0x080UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000080 */ 1894 #define ADC_OFR1_OFFSET1_8 (0x100UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000100 */ 1895 #define ADC_OFR1_OFFSET1_9 (0x200UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000200 */ 1896 #define ADC_OFR1_OFFSET1_10 (0x400UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000400 */ 1897 #define ADC_OFR1_OFFSET1_11 (0x800UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000800 */ 1898 1899 #define ADC_OFR1_OFFSET1_CH_Pos (26U) 1900 #define ADC_OFR1_OFFSET1_CH_Msk (0x1FUL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x7C000000 */ 1901 #define ADC_OFR1_OFFSET1_CH ADC_OFR1_OFFSET1_CH_Msk /*!< ADC offset number 1 channel selection */ 1902 #define ADC_OFR1_OFFSET1_CH_0 (0x01UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x04000000 */ 1903 #define ADC_OFR1_OFFSET1_CH_1 (0x02UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x08000000 */ 1904 #define ADC_OFR1_OFFSET1_CH_2 (0x04UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x10000000 */ 1905 #define ADC_OFR1_OFFSET1_CH_3 (0x08UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x20000000 */ 1906 #define ADC_OFR1_OFFSET1_CH_4 (0x10UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x40000000 */ 1907 1908 #define ADC_OFR1_OFFSET1_EN_Pos (31U) 1909 #define ADC_OFR1_OFFSET1_EN_Msk (0x1UL << ADC_OFR1_OFFSET1_EN_Pos) /*!< 0x80000000 */ 1910 #define ADC_OFR1_OFFSET1_EN ADC_OFR1_OFFSET1_EN_Msk /*!< ADC offset number 1 enable */ 1911 1912 /******************** Bit definition for ADC_OFR2 register ******************/ 1913 #define ADC_OFR2_OFFSET2_Pos (0U) 1914 #define ADC_OFR2_OFFSET2_Msk (0xFFFUL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000FFF */ 1915 #define ADC_OFR2_OFFSET2 ADC_OFR2_OFFSET2_Msk /*!< ADC offset number 2 offset level */ 1916 #define ADC_OFR2_OFFSET2_0 (0x001UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000001 */ 1917 #define ADC_OFR2_OFFSET2_1 (0x002UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000002 */ 1918 #define ADC_OFR2_OFFSET2_2 (0x004UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000004 */ 1919 #define ADC_OFR2_OFFSET2_3 (0x008UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000008 */ 1920 #define ADC_OFR2_OFFSET2_4 (0x010UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000010 */ 1921 #define ADC_OFR2_OFFSET2_5 (0x020UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000020 */ 1922 #define ADC_OFR2_OFFSET2_6 (0x040UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000040 */ 1923 #define ADC_OFR2_OFFSET2_7 (0x080UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000080 */ 1924 #define ADC_OFR2_OFFSET2_8 (0x100UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000100 */ 1925 #define ADC_OFR2_OFFSET2_9 (0x200UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000200 */ 1926 #define ADC_OFR2_OFFSET2_10 (0x400UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000400 */ 1927 #define ADC_OFR2_OFFSET2_11 (0x800UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000800 */ 1928 1929 #define ADC_OFR2_OFFSET2_CH_Pos (26U) 1930 #define ADC_OFR2_OFFSET2_CH_Msk (0x1FUL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x7C000000 */ 1931 #define ADC_OFR2_OFFSET2_CH ADC_OFR2_OFFSET2_CH_Msk /*!< ADC offset number 2 channel selection */ 1932 #define ADC_OFR2_OFFSET2_CH_0 (0x01UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x04000000 */ 1933 #define ADC_OFR2_OFFSET2_CH_1 (0x02UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x08000000 */ 1934 #define ADC_OFR2_OFFSET2_CH_2 (0x04UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x10000000 */ 1935 #define ADC_OFR2_OFFSET2_CH_3 (0x08UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x20000000 */ 1936 #define ADC_OFR2_OFFSET2_CH_4 (0x10UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x40000000 */ 1937 1938 #define ADC_OFR2_OFFSET2_EN_Pos (31U) 1939 #define ADC_OFR2_OFFSET2_EN_Msk (0x1UL << ADC_OFR2_OFFSET2_EN_Pos) /*!< 0x80000000 */ 1940 #define ADC_OFR2_OFFSET2_EN ADC_OFR2_OFFSET2_EN_Msk /*!< ADC offset number 2 enable */ 1941 1942 /******************** Bit definition for ADC_OFR3 register ******************/ 1943 #define ADC_OFR3_OFFSET3_Pos (0U) 1944 #define ADC_OFR3_OFFSET3_Msk (0xFFFUL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000FFF */ 1945 #define ADC_OFR3_OFFSET3 ADC_OFR3_OFFSET3_Msk /*!< ADC offset number 3 offset level */ 1946 #define ADC_OFR3_OFFSET3_0 (0x001UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000001 */ 1947 #define ADC_OFR3_OFFSET3_1 (0x002UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000002 */ 1948 #define ADC_OFR3_OFFSET3_2 (0x004UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000004 */ 1949 #define ADC_OFR3_OFFSET3_3 (0x008UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000008 */ 1950 #define ADC_OFR3_OFFSET3_4 (0x010UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000010 */ 1951 #define ADC_OFR3_OFFSET3_5 (0x020UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000020 */ 1952 #define ADC_OFR3_OFFSET3_6 (0x040UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000040 */ 1953 #define ADC_OFR3_OFFSET3_7 (0x080UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000080 */ 1954 #define ADC_OFR3_OFFSET3_8 (0x100UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000100 */ 1955 #define ADC_OFR3_OFFSET3_9 (0x200UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000200 */ 1956 #define ADC_OFR3_OFFSET3_10 (0x400UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000400 */ 1957 #define ADC_OFR3_OFFSET3_11 (0x800UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000800 */ 1958 1959 #define ADC_OFR3_OFFSET3_CH_Pos (26U) 1960 #define ADC_OFR3_OFFSET3_CH_Msk (0x1FUL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x7C000000 */ 1961 #define ADC_OFR3_OFFSET3_CH ADC_OFR3_OFFSET3_CH_Msk /*!< ADC offset number 3 channel selection */ 1962 #define ADC_OFR3_OFFSET3_CH_0 (0x01UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x04000000 */ 1963 #define ADC_OFR3_OFFSET3_CH_1 (0x02UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x08000000 */ 1964 #define ADC_OFR3_OFFSET3_CH_2 (0x04UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x10000000 */ 1965 #define ADC_OFR3_OFFSET3_CH_3 (0x08UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x20000000 */ 1966 #define ADC_OFR3_OFFSET3_CH_4 (0x10UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x40000000 */ 1967 1968 #define ADC_OFR3_OFFSET3_EN_Pos (31U) 1969 #define ADC_OFR3_OFFSET3_EN_Msk (0x1UL << ADC_OFR3_OFFSET3_EN_Pos) /*!< 0x80000000 */ 1970 #define ADC_OFR3_OFFSET3_EN ADC_OFR3_OFFSET3_EN_Msk /*!< ADC offset number 3 enable */ 1971 1972 /******************** Bit definition for ADC_OFR4 register ******************/ 1973 #define ADC_OFR4_OFFSET4_Pos (0U) 1974 #define ADC_OFR4_OFFSET4_Msk (0xFFFUL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000FFF */ 1975 #define ADC_OFR4_OFFSET4 ADC_OFR4_OFFSET4_Msk /*!< ADC offset number 4 offset level */ 1976 #define ADC_OFR4_OFFSET4_0 (0x001UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000001 */ 1977 #define ADC_OFR4_OFFSET4_1 (0x002UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000002 */ 1978 #define ADC_OFR4_OFFSET4_2 (0x004UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000004 */ 1979 #define ADC_OFR4_OFFSET4_3 (0x008UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000008 */ 1980 #define ADC_OFR4_OFFSET4_4 (0x010UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000010 */ 1981 #define ADC_OFR4_OFFSET4_5 (0x020UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000020 */ 1982 #define ADC_OFR4_OFFSET4_6 (0x040UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000040 */ 1983 #define ADC_OFR4_OFFSET4_7 (0x080UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000080 */ 1984 #define ADC_OFR4_OFFSET4_8 (0x100UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000100 */ 1985 #define ADC_OFR4_OFFSET4_9 (0x200UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000200 */ 1986 #define ADC_OFR4_OFFSET4_10 (0x400UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000400 */ 1987 #define ADC_OFR4_OFFSET4_11 (0x800UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000800 */ 1988 1989 #define ADC_OFR4_OFFSET4_CH_Pos (26U) 1990 #define ADC_OFR4_OFFSET4_CH_Msk (0x1FUL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x7C000000 */ 1991 #define ADC_OFR4_OFFSET4_CH ADC_OFR4_OFFSET4_CH_Msk /*!< ADC offset number 4 channel selection */ 1992 #define ADC_OFR4_OFFSET4_CH_0 (0x01UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x04000000 */ 1993 #define ADC_OFR4_OFFSET4_CH_1 (0x02UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x08000000 */ 1994 #define ADC_OFR4_OFFSET4_CH_2 (0x04UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x10000000 */ 1995 #define ADC_OFR4_OFFSET4_CH_3 (0x08UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x20000000 */ 1996 #define ADC_OFR4_OFFSET4_CH_4 (0x10UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x40000000 */ 1997 1998 #define ADC_OFR4_OFFSET4_EN_Pos (31U) 1999 #define ADC_OFR4_OFFSET4_EN_Msk (0x1UL << ADC_OFR4_OFFSET4_EN_Pos) /*!< 0x80000000 */ 2000 #define ADC_OFR4_OFFSET4_EN ADC_OFR4_OFFSET4_EN_Msk /*!< ADC offset number 4 enable */ 2001 2002 /******************** Bit definition for ADC_JDR1 register ******************/ 2003 #define ADC_JDR1_JDATA_Pos (0U) 2004 #define ADC_JDR1_JDATA_Msk (0xFFFFUL << ADC_JDR1_JDATA_Pos) /*!< 0x0000FFFF */ 2005 #define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk /*!< ADC group injected sequencer rank 1 conversion data */ 2006 #define ADC_JDR1_JDATA_0 (0x0001UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000001 */ 2007 #define ADC_JDR1_JDATA_1 (0x0002UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000002 */ 2008 #define ADC_JDR1_JDATA_2 (0x0004UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000004 */ 2009 #define ADC_JDR1_JDATA_3 (0x0008UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000008 */ 2010 #define ADC_JDR1_JDATA_4 (0x0010UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000010 */ 2011 #define ADC_JDR1_JDATA_5 (0x0020UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000020 */ 2012 #define ADC_JDR1_JDATA_6 (0x0040UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000040 */ 2013 #define ADC_JDR1_JDATA_7 (0x0080UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000080 */ 2014 #define ADC_JDR1_JDATA_8 (0x0100UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000100 */ 2015 #define ADC_JDR1_JDATA_9 (0x0200UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000200 */ 2016 #define ADC_JDR1_JDATA_10 (0x0400UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000400 */ 2017 #define ADC_JDR1_JDATA_11 (0x0800UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000800 */ 2018 #define ADC_JDR1_JDATA_12 (0x1000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00001000 */ 2019 #define ADC_JDR1_JDATA_13 (0x2000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00002000 */ 2020 #define ADC_JDR1_JDATA_14 (0x4000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00004000 */ 2021 #define ADC_JDR1_JDATA_15 (0x8000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00008000 */ 2022 2023 /******************** Bit definition for ADC_JDR2 register ******************/ 2024 #define ADC_JDR2_JDATA_Pos (0U) 2025 #define ADC_JDR2_JDATA_Msk (0xFFFFUL << ADC_JDR2_JDATA_Pos) /*!< 0x0000FFFF */ 2026 #define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk /*!< ADC group injected sequencer rank 2 conversion data */ 2027 #define ADC_JDR2_JDATA_0 (0x0001UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000001 */ 2028 #define ADC_JDR2_JDATA_1 (0x0002UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000002 */ 2029 #define ADC_JDR2_JDATA_2 (0x0004UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000004 */ 2030 #define ADC_JDR2_JDATA_3 (0x0008UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000008 */ 2031 #define ADC_JDR2_JDATA_4 (0x0010UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000010 */ 2032 #define ADC_JDR2_JDATA_5 (0x0020UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000020 */ 2033 #define ADC_JDR2_JDATA_6 (0x0040UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000040 */ 2034 #define ADC_JDR2_JDATA_7 (0x0080UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000080 */ 2035 #define ADC_JDR2_JDATA_8 (0x0100UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000100 */ 2036 #define ADC_JDR2_JDATA_9 (0x0200UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000200 */ 2037 #define ADC_JDR2_JDATA_10 (0x0400UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000400 */ 2038 #define ADC_JDR2_JDATA_11 (0x0800UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000800 */ 2039 #define ADC_JDR2_JDATA_12 (0x1000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00001000 */ 2040 #define ADC_JDR2_JDATA_13 (0x2000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00002000 */ 2041 #define ADC_JDR2_JDATA_14 (0x4000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00004000 */ 2042 #define ADC_JDR2_JDATA_15 (0x8000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00008000 */ 2043 2044 /******************** Bit definition for ADC_JDR3 register ******************/ 2045 #define ADC_JDR3_JDATA_Pos (0U) 2046 #define ADC_JDR3_JDATA_Msk (0xFFFFUL << ADC_JDR3_JDATA_Pos) /*!< 0x0000FFFF */ 2047 #define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk /*!< ADC group injected sequencer rank 3 conversion data */ 2048 #define ADC_JDR3_JDATA_0 (0x0001UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000001 */ 2049 #define ADC_JDR3_JDATA_1 (0x0002UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000002 */ 2050 #define ADC_JDR3_JDATA_2 (0x0004UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000004 */ 2051 #define ADC_JDR3_JDATA_3 (0x0008UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000008 */ 2052 #define ADC_JDR3_JDATA_4 (0x0010UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000010 */ 2053 #define ADC_JDR3_JDATA_5 (0x0020UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000020 */ 2054 #define ADC_JDR3_JDATA_6 (0x0040UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000040 */ 2055 #define ADC_JDR3_JDATA_7 (0x0080UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000080 */ 2056 #define ADC_JDR3_JDATA_8 (0x0100UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000100 */ 2057 #define ADC_JDR3_JDATA_9 (0x0200UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000200 */ 2058 #define ADC_JDR3_JDATA_10 (0x0400UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000400 */ 2059 #define ADC_JDR3_JDATA_11 (0x0800UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000800 */ 2060 #define ADC_JDR3_JDATA_12 (0x1000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00001000 */ 2061 #define ADC_JDR3_JDATA_13 (0x2000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00002000 */ 2062 #define ADC_JDR3_JDATA_14 (0x4000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00004000 */ 2063 #define ADC_JDR3_JDATA_15 (0x8000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00008000 */ 2064 2065 /******************** Bit definition for ADC_JDR4 register ******************/ 2066 #define ADC_JDR4_JDATA_Pos (0U) 2067 #define ADC_JDR4_JDATA_Msk (0xFFFFUL << ADC_JDR4_JDATA_Pos) /*!< 0x0000FFFF */ 2068 #define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk /*!< ADC group injected sequencer rank 4 conversion data */ 2069 #define ADC_JDR4_JDATA_0 (0x0001UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000001 */ 2070 #define ADC_JDR4_JDATA_1 (0x0002UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000002 */ 2071 #define ADC_JDR4_JDATA_2 (0x0004UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000004 */ 2072 #define ADC_JDR4_JDATA_3 (0x0008UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000008 */ 2073 #define ADC_JDR4_JDATA_4 (0x0010UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000010 */ 2074 #define ADC_JDR4_JDATA_5 (0x0020UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000020 */ 2075 #define ADC_JDR4_JDATA_6 (0x0040UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000040 */ 2076 #define ADC_JDR4_JDATA_7 (0x0080UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000080 */ 2077 #define ADC_JDR4_JDATA_8 (0x0100UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000100 */ 2078 #define ADC_JDR4_JDATA_9 (0x0200UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000200 */ 2079 #define ADC_JDR4_JDATA_10 (0x0400UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000400 */ 2080 #define ADC_JDR4_JDATA_11 (0x0800UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000800 */ 2081 #define ADC_JDR4_JDATA_12 (0x1000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00001000 */ 2082 #define ADC_JDR4_JDATA_13 (0x2000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00002000 */ 2083 #define ADC_JDR4_JDATA_14 (0x4000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00004000 */ 2084 #define ADC_JDR4_JDATA_15 (0x8000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00008000 */ 2085 2086 /******************** Bit definition for ADC_AWD2CR register ****************/ 2087 #define ADC_AWD2CR_AWD2CH_Pos (0U) 2088 #define ADC_AWD2CR_AWD2CH_Msk (0x7FFFFUL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x0007FFFF */ 2089 #define ADC_AWD2CR_AWD2CH ADC_AWD2CR_AWD2CH_Msk /*!< ADC analog watchdog 2 monitored channel selection */ 2090 #define ADC_AWD2CR_AWD2CH_0 (0x00001UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000001 */ 2091 #define ADC_AWD2CR_AWD2CH_1 (0x00002UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000002 */ 2092 #define ADC_AWD2CR_AWD2CH_2 (0x00004UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000004 */ 2093 #define ADC_AWD2CR_AWD2CH_3 (0x00008UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000008 */ 2094 #define ADC_AWD2CR_AWD2CH_4 (0x00010UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000010 */ 2095 #define ADC_AWD2CR_AWD2CH_5 (0x00020UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000020 */ 2096 #define ADC_AWD2CR_AWD2CH_6 (0x00040UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000040 */ 2097 #define ADC_AWD2CR_AWD2CH_7 (0x00080UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000080 */ 2098 #define ADC_AWD2CR_AWD2CH_8 (0x00100UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000100 */ 2099 #define ADC_AWD2CR_AWD2CH_9 (0x00200UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000200 */ 2100 #define ADC_AWD2CR_AWD2CH_10 (0x00400UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000400 */ 2101 #define ADC_AWD2CR_AWD2CH_11 (0x00800UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000800 */ 2102 #define ADC_AWD2CR_AWD2CH_12 (0x01000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00001000 */ 2103 #define ADC_AWD2CR_AWD2CH_13 (0x02000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00002000 */ 2104 #define ADC_AWD2CR_AWD2CH_14 (0x04000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00004000 */ 2105 #define ADC_AWD2CR_AWD2CH_15 (0x08000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00008000 */ 2106 #define ADC_AWD2CR_AWD2CH_16 (0x10000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00010000 */ 2107 #define ADC_AWD2CR_AWD2CH_17 (0x20000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00020000 */ 2108 #define ADC_AWD2CR_AWD2CH_18 (0x40000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00040000 */ 2109 2110 /******************** Bit definition for ADC_AWD3CR register ****************/ 2111 #define ADC_AWD3CR_AWD3CH_Pos (0U) 2112 #define ADC_AWD3CR_AWD3CH_Msk (0x7FFFFUL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x0007FFFF */ 2113 #define ADC_AWD3CR_AWD3CH ADC_AWD3CR_AWD3CH_Msk /*!< ADC analog watchdog 3 monitored channel selection */ 2114 #define ADC_AWD3CR_AWD3CH_0 (0x00001UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000001 */ 2115 #define ADC_AWD3CR_AWD3CH_1 (0x00002UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000002 */ 2116 #define ADC_AWD3CR_AWD3CH_2 (0x00004UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000004 */ 2117 #define ADC_AWD3CR_AWD3CH_3 (0x00008UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000008 */ 2118 #define ADC_AWD3CR_AWD3CH_4 (0x00010UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000010 */ 2119 #define ADC_AWD3CR_AWD3CH_5 (0x00020UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000020 */ 2120 #define ADC_AWD3CR_AWD3CH_6 (0x00040UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000040 */ 2121 #define ADC_AWD3CR_AWD3CH_7 (0x00080UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000080 */ 2122 #define ADC_AWD3CR_AWD3CH_8 (0x00100UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000100 */ 2123 #define ADC_AWD3CR_AWD3CH_9 (0x00200UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000200 */ 2124 #define ADC_AWD3CR_AWD3CH_10 (0x00400UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000400 */ 2125 #define ADC_AWD3CR_AWD3CH_11 (0x00800UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000800 */ 2126 #define ADC_AWD3CR_AWD3CH_12 (0x01000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00001000 */ 2127 #define ADC_AWD3CR_AWD3CH_13 (0x02000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00002000 */ 2128 #define ADC_AWD3CR_AWD3CH_14 (0x04000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00004000 */ 2129 #define ADC_AWD3CR_AWD3CH_15 (0x08000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00008000 */ 2130 #define ADC_AWD3CR_AWD3CH_16 (0x10000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00010000 */ 2131 #define ADC_AWD3CR_AWD3CH_17 (0x20000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00020000 */ 2132 #define ADC_AWD3CR_AWD3CH_18 (0x40000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00040000 */ 2133 2134 /******************** Bit definition for ADC_DIFSEL register ****************/ 2135 #define ADC_DIFSEL_DIFSEL_Pos (0U) 2136 #define ADC_DIFSEL_DIFSEL_Msk (0x7FFFFUL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x0007FFFF */ 2137 #define ADC_DIFSEL_DIFSEL ADC_DIFSEL_DIFSEL_Msk /*!< ADC channel differential or single-ended mode */ 2138 #define ADC_DIFSEL_DIFSEL_0 (0x00001UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000001 */ 2139 #define ADC_DIFSEL_DIFSEL_1 (0x00002UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000002 */ 2140 #define ADC_DIFSEL_DIFSEL_2 (0x00004UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000004 */ 2141 #define ADC_DIFSEL_DIFSEL_3 (0x00008UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000008 */ 2142 #define ADC_DIFSEL_DIFSEL_4 (0x00010UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000010 */ 2143 #define ADC_DIFSEL_DIFSEL_5 (0x00020UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000020 */ 2144 #define ADC_DIFSEL_DIFSEL_6 (0x00040UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000040 */ 2145 #define ADC_DIFSEL_DIFSEL_7 (0x00080UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000080 */ 2146 #define ADC_DIFSEL_DIFSEL_8 (0x00100UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000100 */ 2147 #define ADC_DIFSEL_DIFSEL_9 (0x00200UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000200 */ 2148 #define ADC_DIFSEL_DIFSEL_10 (0x00400UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000400 */ 2149 #define ADC_DIFSEL_DIFSEL_11 (0x00800UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000800 */ 2150 #define ADC_DIFSEL_DIFSEL_12 (0x01000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00001000 */ 2151 #define ADC_DIFSEL_DIFSEL_13 (0x02000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00002000 */ 2152 #define ADC_DIFSEL_DIFSEL_14 (0x04000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00004000 */ 2153 #define ADC_DIFSEL_DIFSEL_15 (0x08000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00008000 */ 2154 #define ADC_DIFSEL_DIFSEL_16 (0x10000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00010000 */ 2155 #define ADC_DIFSEL_DIFSEL_17 (0x20000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00020000 */ 2156 #define ADC_DIFSEL_DIFSEL_18 (0x40000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00040000 */ 2157 2158 /******************** Bit definition for ADC_CALFACT register ***************/ 2159 #define ADC_CALFACT_CALFACT_S_Pos (0U) 2160 #define ADC_CALFACT_CALFACT_S_Msk (0x7FUL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x0000007F */ 2161 #define ADC_CALFACT_CALFACT_S ADC_CALFACT_CALFACT_S_Msk /*!< ADC calibration factor in single-ended mode */ 2162 #define ADC_CALFACT_CALFACT_S_0 (0x01UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000001 */ 2163 #define ADC_CALFACT_CALFACT_S_1 (0x02UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000002 */ 2164 #define ADC_CALFACT_CALFACT_S_2 (0x04UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000004 */ 2165 #define ADC_CALFACT_CALFACT_S_3 (0x08UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000008 */ 2166 #define ADC_CALFACT_CALFACT_S_4 (0x10UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000010 */ 2167 #define ADC_CALFACT_CALFACT_S_5 (0x20UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000020 */ 2168 #define ADC_CALFACT_CALFACT_S_6 (0x40UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000040 */ 2169 2170 #define ADC_CALFACT_CALFACT_D_Pos (16U) 2171 #define ADC_CALFACT_CALFACT_D_Msk (0x7FUL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x007F0000 */ 2172 #define ADC_CALFACT_CALFACT_D ADC_CALFACT_CALFACT_D_Msk /*!< ADC calibration factor in differential mode */ 2173 #define ADC_CALFACT_CALFACT_D_0 (0x01UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00010000 */ 2174 #define ADC_CALFACT_CALFACT_D_1 (0x02UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00020000 */ 2175 #define ADC_CALFACT_CALFACT_D_2 (0x04UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00040000 */ 2176 #define ADC_CALFACT_CALFACT_D_3 (0x08UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00080000 */ 2177 #define ADC_CALFACT_CALFACT_D_4 (0x10UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00100000 */ 2178 #define ADC_CALFACT_CALFACT_D_5 (0x20UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00200000 */ 2179 #define ADC_CALFACT_CALFACT_D_6 (0x40UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00400000 */ 2180 2181 /************************* ADC Common registers *****************************/ 2182 /******************** Bit definition for ADC_CCR register *******************/ 2183 #define ADC_CCR_DUAL_Pos (0U) 2184 #define ADC_CCR_DUAL_Msk (0x1FUL << ADC_CCR_DUAL_Pos) /*!< 0x0000001F */ 2185 #define ADC_CCR_DUAL ADC_CCR_DUAL_Msk /*!< ADC multimode mode selection */ 2186 #define ADC_CCR_DUAL_0 (0x01UL << ADC_CCR_DUAL_Pos) /*!< 0x00000001 */ 2187 #define ADC_CCR_DUAL_1 (0x02UL << ADC_CCR_DUAL_Pos) /*!< 0x00000002 */ 2188 #define ADC_CCR_DUAL_2 (0x04UL << ADC_CCR_DUAL_Pos) /*!< 0x00000004 */ 2189 #define ADC_CCR_DUAL_3 (0x08UL << ADC_CCR_DUAL_Pos) /*!< 0x00000008 */ 2190 #define ADC_CCR_DUAL_4 (0x10UL << ADC_CCR_DUAL_Pos) /*!< 0x00000010 */ 2191 2192 #define ADC_CCR_DELAY_Pos (8U) 2193 #define ADC_CCR_DELAY_Msk (0xFUL << ADC_CCR_DELAY_Pos) /*!< 0x00000F00 */ 2194 #define ADC_CCR_DELAY ADC_CCR_DELAY_Msk /*!< ADC multimode delay between 2 sampling phases */ 2195 #define ADC_CCR_DELAY_0 (0x1UL << ADC_CCR_DELAY_Pos) /*!< 0x00000100 */ 2196 #define ADC_CCR_DELAY_1 (0x2UL << ADC_CCR_DELAY_Pos) /*!< 0x00000200 */ 2197 #define ADC_CCR_DELAY_2 (0x4UL << ADC_CCR_DELAY_Pos) /*!< 0x00000400 */ 2198 #define ADC_CCR_DELAY_3 (0x8UL << ADC_CCR_DELAY_Pos) /*!< 0x00000800 */ 2199 2200 #define ADC_CCR_DMACFG_Pos (13U) 2201 #define ADC_CCR_DMACFG_Msk (0x1UL << ADC_CCR_DMACFG_Pos) /*!< 0x00002000 */ 2202 #define ADC_CCR_DMACFG ADC_CCR_DMACFG_Msk /*!< ADC multimode DMA transfer configuration */ 2203 2204 #define ADC_CCR_MDMA_Pos (14U) 2205 #define ADC_CCR_MDMA_Msk (0x3UL << ADC_CCR_MDMA_Pos) /*!< 0x0000C000 */ 2206 #define ADC_CCR_MDMA ADC_CCR_MDMA_Msk /*!< ADC multimode DMA transfer enable */ 2207 #define ADC_CCR_MDMA_0 (0x1UL << ADC_CCR_MDMA_Pos) /*!< 0x00004000 */ 2208 #define ADC_CCR_MDMA_1 (0x2UL << ADC_CCR_MDMA_Pos) /*!< 0x00008000 */ 2209 2210 #define ADC_CCR_CKMODE_Pos (16U) 2211 #define ADC_CCR_CKMODE_Msk (0x3UL << ADC_CCR_CKMODE_Pos) /*!< 0x00030000 */ 2212 #define ADC_CCR_CKMODE ADC_CCR_CKMODE_Msk /*!< ADC common clock source and prescaler (prescaler only for clock source synchronous) */ 2213 #define ADC_CCR_CKMODE_0 (0x1UL << ADC_CCR_CKMODE_Pos) /*!< 0x00010000 */ 2214 #define ADC_CCR_CKMODE_1 (0x2UL << ADC_CCR_CKMODE_Pos) /*!< 0x00020000 */ 2215 2216 #define ADC_CCR_PRESC_Pos (18U) 2217 #define ADC_CCR_PRESC_Msk (0xFUL << ADC_CCR_PRESC_Pos) /*!< 0x003A0000 */ 2218 #define ADC_CCR_PRESC ADC_CCR_PRESC_Msk /*!< ADC common clock prescaler, only for clock source asynchronous */ 2219 #define ADC_CCR_PRESC_0 (0x1UL << ADC_CCR_PRESC_Pos) /*!< 0x00000100 */ 2220 #define ADC_CCR_PRESC_1 (0x2UL << ADC_CCR_PRESC_Pos) /*!< 0x00000200 */ 2221 #define ADC_CCR_PRESC_2 (0x4UL << ADC_CCR_PRESC_Pos) /*!< 0x00000400 */ 2222 #define ADC_CCR_PRESC_3 (0x8UL << ADC_CCR_PRESC_Pos) /*!< 0x00000800 */ 2223 2224 #define ADC_CCR_VREFEN_Pos (22U) 2225 #define ADC_CCR_VREFEN_Msk (0x1UL << ADC_CCR_VREFEN_Pos) /*!< 0x00400000 */ 2226 #define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk /*!< ADC internal path to VrefInt enable */ 2227 #define ADC_CCR_TSEN_Pos (23U) 2228 #define ADC_CCR_TSEN_Msk (0x1UL << ADC_CCR_TSEN_Pos) /*!< 0x00800000 */ 2229 #define ADC_CCR_TSEN ADC_CCR_TSEN_Msk /*!< ADC internal path to temperature sensor enable */ 2230 #define ADC_CCR_VBATEN_Pos (24U) 2231 #define ADC_CCR_VBATEN_Msk (0x1UL << ADC_CCR_VBATEN_Pos) /*!< 0x01000000 */ 2232 #define ADC_CCR_VBATEN ADC_CCR_VBATEN_Msk /*!< ADC internal path to battery voltage enable */ 2233 2234 /* Legacy defines */ 2235 #define ADC_CCR_MULTI (ADC_CCR_DUAL) 2236 #define ADC_CCR_MULTI_0 (ADC_CCR_DUAL_0) 2237 #define ADC_CCR_MULTI_1 (ADC_CCR_DUAL_1) 2238 #define ADC_CCR_MULTI_2 (ADC_CCR_DUAL_2) 2239 #define ADC_CCR_MULTI_3 (ADC_CCR_DUAL_3) 2240 #define ADC_CCR_MULTI_4 (ADC_CCR_DUAL_4) 2241 2242 /******************************************************************************/ 2243 /* */ 2244 /* Analog Comparators (COMP) */ 2245 /* */ 2246 /******************************************************************************/ 2247 /********************** Bit definition for COMP_CSR register ***************/ 2248 #define COMP_CSR_EN_Pos (0U) 2249 #define COMP_CSR_EN_Msk (0x1UL << COMP_CSR_EN_Pos) /*!< 0x00000001 */ 2250 #define COMP_CSR_EN COMP_CSR_EN_Msk /*!< Comparator enable */ 2251 #define COMP_CSR_PWRMODE_Pos (2U) 2252 #define COMP_CSR_PWRMODE_Msk (0x3UL << COMP_CSR_PWRMODE_Pos) /*!< 0x0000000C */ 2253 #define COMP_CSR_PWRMODE COMP_CSR_PWRMODE_Msk /*!< Comparator power mode */ 2254 #define COMP_CSR_PWRMODE_0 (0x1UL << COMP_CSR_PWRMODE_Pos) /*!< 0x00000004 */ 2255 #define COMP_CSR_PWRMODE_1 (0x2UL << COMP_CSR_PWRMODE_Pos) /*!< 0x00000008 */ 2256 #define COMP_CSR_INMSEL_Pos (4U) 2257 #define COMP_CSR_INMSEL_Msk (0x7UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000070 */ 2258 #define COMP_CSR_INMSEL COMP_CSR_INMSEL_Msk /*!< Comparator input minus selection */ 2259 #define COMP_CSR_INMSEL_0 (0x1UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000010 */ 2260 #define COMP_CSR_INMSEL_1 (0x2UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000020 */ 2261 #define COMP_CSR_INMSEL_2 (0x4UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000040 */ 2262 #define COMP_CSR_INPSEL_Pos (7U) 2263 #define COMP_CSR_INPSEL_Msk (0x3UL << COMP_CSR_INPSEL_Pos) /*!< 0x00000180 */ 2264 #define COMP_CSR_INPSEL COMP_CSR_INPSEL_Msk /*!< Comparator input plus selection */ 2265 #define COMP_CSR_INPSEL_0 (0x1UL << COMP_CSR_INPSEL_Pos) /*!< 0x00000080 */ 2266 #define COMP_CSR_INPSEL_1 (0x2UL << COMP_CSR_INPSEL_Pos) /*!< 0x00000100 */ 2267 #define COMP_CSR_WINMODE_Pos (9U) 2268 #define COMP_CSR_WINMODE_Msk (0x1UL << COMP_CSR_WINMODE_Pos) /*!< 0x00000200 */ 2269 #define COMP_CSR_WINMODE COMP_CSR_WINMODE_Msk /*!< Pair of comparators window mode. Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */ 2270 #define COMP_CSR_POLARITY_Pos (15U) 2271 #define COMP_CSR_POLARITY_Msk (0x1UL << COMP_CSR_POLARITY_Pos) /*!< 0x00008000 */ 2272 #define COMP_CSR_POLARITY COMP_CSR_POLARITY_Msk /*!< Comparator output polarity */ 2273 #define COMP_CSR_HYST_Pos (16U) 2274 #define COMP_CSR_HYST_Msk (0x3UL << COMP_CSR_HYST_Pos) /*!< 0x00030000 */ 2275 #define COMP_CSR_HYST COMP_CSR_HYST_Msk /*!< Comparator hysteresis */ 2276 #define COMP_CSR_HYST_0 (0x1UL << COMP_CSR_HYST_Pos) /*!< 0x00010000 */ 2277 #define COMP_CSR_HYST_1 (0x2UL << COMP_CSR_HYST_Pos) /*!< 0x00020000 */ 2278 #define COMP_CSR_BLANKING_Pos (18U) 2279 #define COMP_CSR_BLANKING_Msk (0x7UL << COMP_CSR_BLANKING_Pos) /*!< 0x001C0000 */ 2280 #define COMP_CSR_BLANKING COMP_CSR_BLANKING_Msk /*!< Comparator blanking source */ 2281 #define COMP_CSR_BLANKING_0 (0x1UL << COMP_CSR_BLANKING_Pos) /*!< 0x00040000 */ 2282 #define COMP_CSR_BLANKING_1 (0x2UL << COMP_CSR_BLANKING_Pos) /*!< 0x00080000 */ 2283 #define COMP_CSR_BLANKING_2 (0x4UL << COMP_CSR_BLANKING_Pos) /*!< 0x00100000 */ 2284 #define COMP_CSR_BRGEN_Pos (22U) 2285 #define COMP_CSR_BRGEN_Msk (0x1UL << COMP_CSR_BRGEN_Pos) /*!< 0x00400000 */ 2286 #define COMP_CSR_BRGEN COMP_CSR_BRGEN_Msk /*!< Comparator voltage scaler enable */ 2287 #define COMP_CSR_SCALEN_Pos (23U) 2288 #define COMP_CSR_SCALEN_Msk (0x1UL << COMP_CSR_SCALEN_Pos) /*!< 0x00800000 */ 2289 #define COMP_CSR_SCALEN COMP_CSR_SCALEN_Msk /*!< Comparator scaler bridge enable */ 2290 #define COMP_CSR_INMESEL_Pos (25U) 2291 #define COMP_CSR_INMESEL_Msk (0x3UL << COMP_CSR_INMESEL_Pos) /*!< 0x06000000 */ 2292 #define COMP_CSR_INMESEL COMP_CSR_INMESEL_Msk /*!< Comparator input minus extended selection */ 2293 #define COMP_CSR_INMESEL_0 (0x1UL << COMP_CSR_INMESEL_Pos) /*!< 0x02000000 */ 2294 #define COMP_CSR_INMESEL_1 (0x2UL << COMP_CSR_INMESEL_Pos) /*!< 0x04000000 */ 2295 #define COMP_CSR_VALUE_Pos (30U) 2296 #define COMP_CSR_VALUE_Msk (0x1UL << COMP_CSR_VALUE_Pos) /*!< 0x40000000 */ 2297 #define COMP_CSR_VALUE COMP_CSR_VALUE_Msk /*!< Comparator output level */ 2298 #define COMP_CSR_LOCK_Pos (31U) 2299 #define COMP_CSR_LOCK_Msk (0x1UL << COMP_CSR_LOCK_Pos) /*!< 0x80000000 */ 2300 #define COMP_CSR_LOCK COMP_CSR_LOCK_Msk /*!< Comparator lock */ 2301 2302 /******************************************************************************/ 2303 /* */ 2304 /* CRC calculation unit */ 2305 /* */ 2306 /******************************************************************************/ 2307 /******************* Bit definition for CRC_DR register *********************/ 2308 #define CRC_DR_DR_Pos (0U) 2309 #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */ 2310 #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */ 2311 2312 /******************* Bit definition for CRC_IDR register ********************/ 2313 #define CRC_IDR_IDR_Pos (0U) 2314 #define CRC_IDR_IDR_Msk (0xFFFFFFFFUL << CRC_IDR_IDR_Pos) /*!< 0x000000FF */ 2315 #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 8-bits data register bits */ 2316 2317 /******************** Bit definition for CRC_CR register ********************/ 2318 #define CRC_CR_RESET_Pos (0U) 2319 #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos) /*!< 0x00000001 */ 2320 #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */ 2321 #define CRC_CR_POLYSIZE_Pos (3U) 2322 #define CRC_CR_POLYSIZE_Msk (0x3UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000018 */ 2323 #define CRC_CR_POLYSIZE CRC_CR_POLYSIZE_Msk /*!< Polynomial size bits */ 2324 #define CRC_CR_POLYSIZE_0 (0x1U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000008 */ 2325 #define CRC_CR_POLYSIZE_1 (0x2U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000010 */ 2326 #define CRC_CR_REV_IN_Pos (5U) 2327 #define CRC_CR_REV_IN_Msk (0x3UL << CRC_CR_REV_IN_Pos) /*!< 0x00000060 */ 2328 #define CRC_CR_REV_IN CRC_CR_REV_IN_Msk /*!< REV_IN Reverse Input Data bits */ 2329 #define CRC_CR_REV_IN_0 (0x1U << CRC_CR_REV_IN_Pos) /*!< 0x00000020 */ 2330 #define CRC_CR_REV_IN_1 (0x2U << CRC_CR_REV_IN_Pos) /*!< 0x00000040 */ 2331 #define CRC_CR_REV_OUT_Pos (7U) 2332 #define CRC_CR_REV_OUT_Msk (0x1UL << CRC_CR_REV_OUT_Pos) /*!< 0x00000080 */ 2333 #define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk /*!< REV_OUT Reverse Output Data bits */ 2334 2335 /******************* Bit definition for CRC_INIT register *******************/ 2336 #define CRC_INIT_INIT_Pos (0U) 2337 #define CRC_INIT_INIT_Msk (0xFFFFFFFFUL << CRC_INIT_INIT_Pos) /*!< 0xFFFFFFFF */ 2338 #define CRC_INIT_INIT CRC_INIT_INIT_Msk /*!< Initial CRC value bits */ 2339 2340 /******************* Bit definition for CRC_POL register ********************/ 2341 #define CRC_POL_POL_Pos (0U) 2342 #define CRC_POL_POL_Msk (0xFFFFFFFFUL << CRC_POL_POL_Pos) /*!< 0xFFFFFFFF */ 2343 #define CRC_POL_POL CRC_POL_POL_Msk /*!< Coefficients of the polynomial */ 2344 2345 /******************************************************************************/ 2346 /* */ 2347 /* Advanced Encryption Standard (AES) */ 2348 /* */ 2349 /******************************************************************************/ 2350 /******************* Bit definition for AES_CR register *********************/ 2351 #define AES_CR_EN_Pos (0U) 2352 #define AES_CR_EN_Msk (0x1UL << AES_CR_EN_Pos) /*!< 0x00000001 */ 2353 #define AES_CR_EN AES_CR_EN_Msk /*!< AES Enable */ 2354 #define AES_CR_DATATYPE_Pos (1U) 2355 #define AES_CR_DATATYPE_Msk (0x3UL << AES_CR_DATATYPE_Pos) /*!< 0x00000006 */ 2356 #define AES_CR_DATATYPE AES_CR_DATATYPE_Msk /*!< Data type selection */ 2357 #define AES_CR_DATATYPE_0 (0x1U << AES_CR_DATATYPE_Pos) /*!< 0x00000002 */ 2358 #define AES_CR_DATATYPE_1 (0x2U << AES_CR_DATATYPE_Pos) /*!< 0x00000004 */ 2359 2360 #define AES_CR_MODE_Pos (3U) 2361 #define AES_CR_MODE_Msk (0x3UL << AES_CR_MODE_Pos) /*!< 0x00000018 */ 2362 #define AES_CR_MODE AES_CR_MODE_Msk /*!< AES Mode Of Operation */ 2363 #define AES_CR_MODE_0 (0x1U << AES_CR_MODE_Pos) /*!< 0x00000008 */ 2364 #define AES_CR_MODE_1 (0x2U << AES_CR_MODE_Pos) /*!< 0x00000010 */ 2365 2366 #define AES_CR_CHMOD_Pos (5U) 2367 #define AES_CR_CHMOD_Msk (0x803UL << AES_CR_CHMOD_Pos) /*!< 0x00010060 */ 2368 #define AES_CR_CHMOD AES_CR_CHMOD_Msk /*!< AES Chaining Mode */ 2369 #define AES_CR_CHMOD_0 (0x001U << AES_CR_CHMOD_Pos) /*!< 0x00000020 */ 2370 #define AES_CR_CHMOD_1 (0x002U << AES_CR_CHMOD_Pos) /*!< 0x00000040 */ 2371 #define AES_CR_CHMOD_2 (0x800U << AES_CR_CHMOD_Pos) /*!< 0x00010000 */ 2372 2373 #define AES_CR_CCFC_Pos (7U) 2374 #define AES_CR_CCFC_Msk (0x1UL << AES_CR_CCFC_Pos) /*!< 0x00000080 */ 2375 #define AES_CR_CCFC AES_CR_CCFC_Msk /*!< Computation Complete Flag Clear */ 2376 #define AES_CR_ERRC_Pos (8U) 2377 #define AES_CR_ERRC_Msk (0x1UL << AES_CR_ERRC_Pos) /*!< 0x00000100 */ 2378 #define AES_CR_ERRC AES_CR_ERRC_Msk /*!< Error Clear */ 2379 #define AES_CR_CCFIE_Pos (9U) 2380 #define AES_CR_CCFIE_Msk (0x1UL << AES_CR_CCFIE_Pos) /*!< 0x00000200 */ 2381 #define AES_CR_CCFIE AES_CR_CCFIE_Msk /*!< Computation Complete Flag Interrupt Enable */ 2382 #define AES_CR_ERRIE_Pos (10U) 2383 #define AES_CR_ERRIE_Msk (0x1UL << AES_CR_ERRIE_Pos) /*!< 0x00000400 */ 2384 #define AES_CR_ERRIE AES_CR_ERRIE_Msk /*!< Error Interrupt Enable */ 2385 #define AES_CR_DMAINEN_Pos (11U) 2386 #define AES_CR_DMAINEN_Msk (0x1UL << AES_CR_DMAINEN_Pos) /*!< 0x00000800 */ 2387 #define AES_CR_DMAINEN AES_CR_DMAINEN_Msk /*!< Enable data input phase DMA management */ 2388 #define AES_CR_DMAOUTEN_Pos (12U) 2389 #define AES_CR_DMAOUTEN_Msk (0x1UL << AES_CR_DMAOUTEN_Pos) /*!< 0x00001000 */ 2390 #define AES_CR_DMAOUTEN AES_CR_DMAOUTEN_Msk /*!< Enable data output phase DMA management */ 2391 2392 #define AES_CR_GCMPH_Pos (13U) 2393 #define AES_CR_GCMPH_Msk (0x3UL << AES_CR_GCMPH_Pos) /*!< 0x00006000 */ 2394 #define AES_CR_GCMPH AES_CR_GCMPH_Msk /*!< GCM Phase */ 2395 #define AES_CR_GCMPH_0 (0x1U << AES_CR_GCMPH_Pos) /*!< 0x00002000 */ 2396 #define AES_CR_GCMPH_1 (0x2U << AES_CR_GCMPH_Pos) /*!< 0x00004000 */ 2397 2398 #define AES_CR_KEYSIZE_Pos (18U) 2399 #define AES_CR_KEYSIZE_Msk (0x1UL << AES_CR_KEYSIZE_Pos) /*!< 0x00040000 */ 2400 #define AES_CR_KEYSIZE AES_CR_KEYSIZE_Msk /*!< Key size selection */ 2401 2402 #define AES_CR_NPBLB_Pos (20U) 2403 #define AES_CR_NPBLB_Msk (0xFUL << AES_CR_NPBLB_Pos) /*!< 0x00F00000 */ 2404 #define AES_CR_NPBLB AES_CR_NPBLB_Msk /*!< Number of padding bytes in last payload block */ 2405 #define AES_CR_NPBLB_0 (0x1U << AES_CR_NPBLB_Pos) /*!< 0x00100000 */ 2406 #define AES_CR_NPBLB_1 (0x2U << AES_CR_NPBLB_Pos) /*!< 0x00200000 */ 2407 #define AES_CR_NPBLB_2 (0x4U << AES_CR_NPBLB_Pos) /*!< 0x00400000 */ 2408 #define AES_CR_NPBLB_3 (0x8U << AES_CR_NPBLB_Pos) /*!< 0x00800000 */ 2409 2410 /******************* Bit definition for AES_SR register *********************/ 2411 #define AES_SR_CCF_Pos (0U) 2412 #define AES_SR_CCF_Msk (0x1UL << AES_SR_CCF_Pos) /*!< 0x00000001 */ 2413 #define AES_SR_CCF AES_SR_CCF_Msk /*!< Computation Complete Flag */ 2414 #define AES_SR_RDERR_Pos (1U) 2415 #define AES_SR_RDERR_Msk (0x1UL << AES_SR_RDERR_Pos) /*!< 0x00000002 */ 2416 #define AES_SR_RDERR AES_SR_RDERR_Msk /*!< Read Error Flag */ 2417 #define AES_SR_WRERR_Pos (2U) 2418 #define AES_SR_WRERR_Msk (0x1UL << AES_SR_WRERR_Pos) /*!< 0x00000004 */ 2419 #define AES_SR_WRERR AES_SR_WRERR_Msk /*!< Write Error Flag */ 2420 #define AES_SR_BUSY_Pos (3U) 2421 #define AES_SR_BUSY_Msk (0x1UL << AES_SR_BUSY_Pos) /*!< 0x00000008 */ 2422 #define AES_SR_BUSY AES_SR_BUSY_Msk /*!< Busy Flag */ 2423 2424 /******************* Bit definition for AES_DINR register *******************/ 2425 #define AES_DINR_Pos (0U) 2426 #define AES_DINR_Msk (0xFFFFFFFFUL << AES_DINR_Pos) /*!< 0xFFFFFFFF */ 2427 #define AES_DINR AES_DINR_Msk /*!< AES Data Input Register */ 2428 2429 /******************* Bit definition for AES_DOUTR register ******************/ 2430 #define AES_DOUTR_Pos (0U) 2431 #define AES_DOUTR_Msk (0xFFFFFFFFUL << AES_DOUTR_Pos) /*!< 0xFFFFFFFF */ 2432 #define AES_DOUTR AES_DOUTR_Msk /*!< AES Data Output Register */ 2433 2434 /******************* Bit definition for AES_KEYR0 register ******************/ 2435 #define AES_KEYR0_Pos (0U) 2436 #define AES_KEYR0_Msk (0xFFFFFFFFUL << AES_KEYR0_Pos) /*!< 0xFFFFFFFF */ 2437 #define AES_KEYR0 AES_KEYR0_Msk /*!< AES Key Register 0 */ 2438 2439 /******************* Bit definition for AES_KEYR1 register ******************/ 2440 #define AES_KEYR1_Pos (0U) 2441 #define AES_KEYR1_Msk (0xFFFFFFFFUL << AES_KEYR1_Pos) /*!< 0xFFFFFFFF */ 2442 #define AES_KEYR1 AES_KEYR1_Msk /*!< AES Key Register 1 */ 2443 2444 /******************* Bit definition for AES_KEYR2 register ******************/ 2445 #define AES_KEYR2_Pos (0U) 2446 #define AES_KEYR2_Msk (0xFFFFFFFFUL << AES_KEYR2_Pos) /*!< 0xFFFFFFFF */ 2447 #define AES_KEYR2 AES_KEYR2_Msk /*!< AES Key Register 2 */ 2448 2449 /******************* Bit definition for AES_KEYR3 register ******************/ 2450 #define AES_KEYR3_Pos (0U) 2451 #define AES_KEYR3_Msk (0xFFFFFFFFUL << AES_KEYR3_Pos) /*!< 0xFFFFFFFF */ 2452 #define AES_KEYR3 AES_KEYR3_Msk /*!< AES Key Register 3 */ 2453 2454 /******************* Bit definition for AES_KEYR4 register ******************/ 2455 #define AES_KEYR4_Pos (0U) 2456 #define AES_KEYR4_Msk (0xFFFFFFFFUL << AES_KEYR4_Pos) /*!< 0xFFFFFFFF */ 2457 #define AES_KEYR4 AES_KEYR4_Msk /*!< AES Key Register 4 */ 2458 2459 /******************* Bit definition for AES_KEYR5 register ******************/ 2460 #define AES_KEYR5_Pos (0U) 2461 #define AES_KEYR5_Msk (0xFFFFFFFFUL << AES_KEYR5_Pos) /*!< 0xFFFFFFFF */ 2462 #define AES_KEYR5 AES_KEYR5_Msk /*!< AES Key Register 5 */ 2463 2464 /******************* Bit definition for AES_KEYR6 register ******************/ 2465 #define AES_KEYR6_Pos (0U) 2466 #define AES_KEYR6_Msk (0xFFFFFFFFUL << AES_KEYR6_Pos) /*!< 0xFFFFFFFF */ 2467 #define AES_KEYR6 AES_KEYR6_Msk /*!< AES Key Register 6 */ 2468 2469 /******************* Bit definition for AES_KEYR7 register ******************/ 2470 #define AES_KEYR7_Pos (0U) 2471 #define AES_KEYR7_Msk (0xFFFFFFFFUL << AES_KEYR7_Pos) /*!< 0xFFFFFFFF */ 2472 #define AES_KEYR7 AES_KEYR7_Msk /*!< AES Key Register 7 */ 2473 2474 /******************* Bit definition for AES_IVR0 register ******************/ 2475 #define AES_IVR0_Pos (0U) 2476 #define AES_IVR0_Msk (0xFFFFFFFFUL << AES_IVR0_Pos) /*!< 0xFFFFFFFF */ 2477 #define AES_IVR0 AES_IVR0_Msk /*!< AES Initialization Vector Register 0 */ 2478 2479 /******************* Bit definition for AES_IVR1 register ******************/ 2480 #define AES_IVR1_Pos (0U) 2481 #define AES_IVR1_Msk (0xFFFFFFFFUL << AES_IVR1_Pos) /*!< 0xFFFFFFFF */ 2482 #define AES_IVR1 AES_IVR1_Msk /*!< AES Initialization Vector Register 1 */ 2483 2484 /******************* Bit definition for AES_IVR2 register ******************/ 2485 #define AES_IVR2_Pos (0U) 2486 #define AES_IVR2_Msk (0xFFFFFFFFUL << AES_IVR2_Pos) /*!< 0xFFFFFFFF */ 2487 #define AES_IVR2 AES_IVR2_Msk /*!< AES Initialization Vector Register 2 */ 2488 2489 /******************* Bit definition for AES_IVR3 register ******************/ 2490 #define AES_IVR3_Pos (0U) 2491 #define AES_IVR3_Msk (0xFFFFFFFFUL << AES_IVR3_Pos) /*!< 0xFFFFFFFF */ 2492 #define AES_IVR3 AES_IVR3_Msk /*!< AES Initialization Vector Register 3 */ 2493 2494 /******************* Bit definition for AES_SUSP0R register ******************/ 2495 #define AES_SUSP0R_Pos (0U) 2496 #define AES_SUSP0R_Msk (0xFFFFFFFFUL << AES_SUSP0R_Pos) /*!< 0xFFFFFFFF */ 2497 #define AES_SUSP0R AES_SUSP0R_Msk /*!< AES Suspend registers 0 */ 2498 2499 /******************* Bit definition for AES_SUSP1R register ******************/ 2500 #define AES_SUSP1R_Pos (0U) 2501 #define AES_SUSP1R_Msk (0xFFFFFFFFUL << AES_SUSP1R_Pos) /*!< 0xFFFFFFFF */ 2502 #define AES_SUSP1R AES_SUSP1R_Msk /*!< AES Suspend registers 1 */ 2503 2504 /******************* Bit definition for AES_SUSP2R register ******************/ 2505 #define AES_SUSP2R_Pos (0U) 2506 #define AES_SUSP2R_Msk (0xFFFFFFFFUL << AES_SUSP2R_Pos) /*!< 0xFFFFFFFF */ 2507 #define AES_SUSP2R AES_SUSP2R_Msk /*!< AES Suspend registers 2 */ 2508 2509 /******************* Bit definition for AES_SUSP3R register ******************/ 2510 #define AES_SUSP3R_Pos (0U) 2511 #define AES_SUSP3R_Msk (0xFFFFFFFFUL << AES_SUSP3R_Pos) /*!< 0xFFFFFFFF */ 2512 #define AES_SUSP3R AES_SUSP3R_Msk /*!< AES Suspend registers 3 */ 2513 2514 /******************* Bit definition for AES_SUSP4R register ******************/ 2515 #define AES_SUSP4R_Pos (0U) 2516 #define AES_SUSP4R_Msk (0xFFFFFFFFUL << AES_SUSP4R_Pos) /*!< 0xFFFFFFFF */ 2517 #define AES_SUSP4R AES_SUSP4R_Msk /*!< AES Suspend registers 4 */ 2518 2519 /******************* Bit definition for AES_SUSP5R register ******************/ 2520 #define AES_SUSP5R_Pos (0U) 2521 #define AES_SUSP5R_Msk (0xFFFFFFFFUL << AES_SUSP5R_Pos) /*!< 0xFFFFFFFF */ 2522 #define AES_SUSP5R AES_SUSP5R_Msk /*!< AES Suspend registers 5 */ 2523 2524 /******************* Bit definition for AES_SUSP6R register ******************/ 2525 #define AES_SUSP6R_Pos (0U) 2526 #define AES_SUSP6R_Msk (0xFFFFFFFFUL << AES_SUSP6R_Pos) /*!< 0xFFFFFFFF */ 2527 #define AES_SUSP6R AES_SUSP6R_Msk /*!< AES Suspend registers 6 */ 2528 2529 /******************* Bit definition for AES_SUSP7R register ******************/ 2530 #define AES_SUSP7R_Pos (0U) 2531 #define AES_SUSP7R_Msk (0xFFFFFFFFUL << AES_SUSP7R_Pos) /*!< 0xFFFFFFFF */ 2532 #define AES_SUSP7R AES_SUSP7R_Msk /*!< AES Suspend registers 7 */ 2533 2534 /******************************************************************************/ 2535 /* */ 2536 /* DMA Controller (DMA) */ 2537 /* */ 2538 /******************************************************************************/ 2539 2540 /******************* Bit definition for DMA_ISR register ********************/ 2541 #define DMA_ISR_GIF1_Pos (0U) 2542 #define DMA_ISR_GIF1_Msk (0x1UL << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */ 2543 #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */ 2544 #define DMA_ISR_TCIF1_Pos (1U) 2545 #define DMA_ISR_TCIF1_Msk (0x1UL << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */ 2546 #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */ 2547 #define DMA_ISR_HTIF1_Pos (2U) 2548 #define DMA_ISR_HTIF1_Msk (0x1UL << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */ 2549 #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */ 2550 #define DMA_ISR_TEIF1_Pos (3U) 2551 #define DMA_ISR_TEIF1_Msk (0x1UL << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */ 2552 #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */ 2553 #define DMA_ISR_GIF2_Pos (4U) 2554 #define DMA_ISR_GIF2_Msk (0x1UL << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */ 2555 #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */ 2556 #define DMA_ISR_TCIF2_Pos (5U) 2557 #define DMA_ISR_TCIF2_Msk (0x1UL << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */ 2558 #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */ 2559 #define DMA_ISR_HTIF2_Pos (6U) 2560 #define DMA_ISR_HTIF2_Msk (0x1UL << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */ 2561 #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */ 2562 #define DMA_ISR_TEIF2_Pos (7U) 2563 #define DMA_ISR_TEIF2_Msk (0x1UL << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */ 2564 #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */ 2565 #define DMA_ISR_GIF3_Pos (8U) 2566 #define DMA_ISR_GIF3_Msk (0x1UL << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */ 2567 #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */ 2568 #define DMA_ISR_TCIF3_Pos (9U) 2569 #define DMA_ISR_TCIF3_Msk (0x1UL << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */ 2570 #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */ 2571 #define DMA_ISR_HTIF3_Pos (10U) 2572 #define DMA_ISR_HTIF3_Msk (0x1UL << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */ 2573 #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */ 2574 #define DMA_ISR_TEIF3_Pos (11U) 2575 #define DMA_ISR_TEIF3_Msk (0x1UL << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */ 2576 #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */ 2577 #define DMA_ISR_GIF4_Pos (12U) 2578 #define DMA_ISR_GIF4_Msk (0x1UL << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */ 2579 #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */ 2580 #define DMA_ISR_TCIF4_Pos (13U) 2581 #define DMA_ISR_TCIF4_Msk (0x1UL << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */ 2582 #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */ 2583 #define DMA_ISR_HTIF4_Pos (14U) 2584 #define DMA_ISR_HTIF4_Msk (0x1UL << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */ 2585 #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */ 2586 #define DMA_ISR_TEIF4_Pos (15U) 2587 #define DMA_ISR_TEIF4_Msk (0x1UL << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */ 2588 #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */ 2589 #define DMA_ISR_GIF5_Pos (16U) 2590 #define DMA_ISR_GIF5_Msk (0x1UL << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */ 2591 #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */ 2592 #define DMA_ISR_TCIF5_Pos (17U) 2593 #define DMA_ISR_TCIF5_Msk (0x1UL << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */ 2594 #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */ 2595 #define DMA_ISR_HTIF5_Pos (18U) 2596 #define DMA_ISR_HTIF5_Msk (0x1UL << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */ 2597 #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */ 2598 #define DMA_ISR_TEIF5_Pos (19U) 2599 #define DMA_ISR_TEIF5_Msk (0x1UL << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */ 2600 #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */ 2601 #define DMA_ISR_GIF6_Pos (20U) 2602 #define DMA_ISR_GIF6_Msk (0x1UL << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */ 2603 #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */ 2604 #define DMA_ISR_TCIF6_Pos (21U) 2605 #define DMA_ISR_TCIF6_Msk (0x1UL << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */ 2606 #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */ 2607 #define DMA_ISR_HTIF6_Pos (22U) 2608 #define DMA_ISR_HTIF6_Msk (0x1UL << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */ 2609 #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */ 2610 #define DMA_ISR_TEIF6_Pos (23U) 2611 #define DMA_ISR_TEIF6_Msk (0x1UL << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */ 2612 #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */ 2613 #define DMA_ISR_GIF7_Pos (24U) 2614 #define DMA_ISR_GIF7_Msk (0x1UL << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */ 2615 #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */ 2616 #define DMA_ISR_TCIF7_Pos (25U) 2617 #define DMA_ISR_TCIF7_Msk (0x1UL << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */ 2618 #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */ 2619 #define DMA_ISR_HTIF7_Pos (26U) 2620 #define DMA_ISR_HTIF7_Msk (0x1UL << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */ 2621 #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */ 2622 #define DMA_ISR_TEIF7_Pos (27U) 2623 #define DMA_ISR_TEIF7_Msk (0x1UL << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */ 2624 #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */ 2625 2626 /******************* Bit definition for DMA_IFCR register *******************/ 2627 #define DMA_IFCR_CGIF1_Pos (0U) 2628 #define DMA_IFCR_CGIF1_Msk (0x1UL << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */ 2629 #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clear */ 2630 #define DMA_IFCR_CTCIF1_Pos (1U) 2631 #define DMA_IFCR_CTCIF1_Msk (0x1UL << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */ 2632 #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */ 2633 #define DMA_IFCR_CHTIF1_Pos (2U) 2634 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */ 2635 #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */ 2636 #define DMA_IFCR_CTEIF1_Pos (3U) 2637 #define DMA_IFCR_CTEIF1_Msk (0x1UL << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */ 2638 #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */ 2639 #define DMA_IFCR_CGIF2_Pos (4U) 2640 #define DMA_IFCR_CGIF2_Msk (0x1UL << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */ 2641 #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */ 2642 #define DMA_IFCR_CTCIF2_Pos (5U) 2643 #define DMA_IFCR_CTCIF2_Msk (0x1UL << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */ 2644 #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */ 2645 #define DMA_IFCR_CHTIF2_Pos (6U) 2646 #define DMA_IFCR_CHTIF2_Msk (0x1UL << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */ 2647 #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */ 2648 #define DMA_IFCR_CTEIF2_Pos (7U) 2649 #define DMA_IFCR_CTEIF2_Msk (0x1UL << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */ 2650 #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */ 2651 #define DMA_IFCR_CGIF3_Pos (8U) 2652 #define DMA_IFCR_CGIF3_Msk (0x1UL << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */ 2653 #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */ 2654 #define DMA_IFCR_CTCIF3_Pos (9U) 2655 #define DMA_IFCR_CTCIF3_Msk (0x1UL << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */ 2656 #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */ 2657 #define DMA_IFCR_CHTIF3_Pos (10U) 2658 #define DMA_IFCR_CHTIF3_Msk (0x1UL << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */ 2659 #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */ 2660 #define DMA_IFCR_CTEIF3_Pos (11U) 2661 #define DMA_IFCR_CTEIF3_Msk (0x1UL << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */ 2662 #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */ 2663 #define DMA_IFCR_CGIF4_Pos (12U) 2664 #define DMA_IFCR_CGIF4_Msk (0x1UL << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */ 2665 #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */ 2666 #define DMA_IFCR_CTCIF4_Pos (13U) 2667 #define DMA_IFCR_CTCIF4_Msk (0x1UL << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */ 2668 #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */ 2669 #define DMA_IFCR_CHTIF4_Pos (14U) 2670 #define DMA_IFCR_CHTIF4_Msk (0x1UL << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */ 2671 #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */ 2672 #define DMA_IFCR_CTEIF4_Pos (15U) 2673 #define DMA_IFCR_CTEIF4_Msk (0x1UL << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */ 2674 #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */ 2675 #define DMA_IFCR_CGIF5_Pos (16U) 2676 #define DMA_IFCR_CGIF5_Msk (0x1UL << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */ 2677 #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */ 2678 #define DMA_IFCR_CTCIF5_Pos (17U) 2679 #define DMA_IFCR_CTCIF5_Msk (0x1UL << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */ 2680 #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */ 2681 #define DMA_IFCR_CHTIF5_Pos (18U) 2682 #define DMA_IFCR_CHTIF5_Msk (0x1UL << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */ 2683 #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */ 2684 #define DMA_IFCR_CTEIF5_Pos (19U) 2685 #define DMA_IFCR_CTEIF5_Msk (0x1UL << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */ 2686 #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */ 2687 #define DMA_IFCR_CGIF6_Pos (20U) 2688 #define DMA_IFCR_CGIF6_Msk (0x1UL << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */ 2689 #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */ 2690 #define DMA_IFCR_CTCIF6_Pos (21U) 2691 #define DMA_IFCR_CTCIF6_Msk (0x1UL << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */ 2692 #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */ 2693 #define DMA_IFCR_CHTIF6_Pos (22U) 2694 #define DMA_IFCR_CHTIF6_Msk (0x1UL << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */ 2695 #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */ 2696 #define DMA_IFCR_CTEIF6_Pos (23U) 2697 #define DMA_IFCR_CTEIF6_Msk (0x1UL << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */ 2698 #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */ 2699 #define DMA_IFCR_CGIF7_Pos (24U) 2700 #define DMA_IFCR_CGIF7_Msk (0x1UL << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */ 2701 #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */ 2702 #define DMA_IFCR_CTCIF7_Pos (25U) 2703 #define DMA_IFCR_CTCIF7_Msk (0x1UL << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */ 2704 #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */ 2705 #define DMA_IFCR_CHTIF7_Pos (26U) 2706 #define DMA_IFCR_CHTIF7_Msk (0x1UL << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */ 2707 #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */ 2708 #define DMA_IFCR_CTEIF7_Pos (27U) 2709 #define DMA_IFCR_CTEIF7_Msk (0x1UL << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */ 2710 #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */ 2711 2712 /******************* Bit definition for DMA_CCR register ********************/ 2713 #define DMA_CCR_EN_Pos (0U) 2714 #define DMA_CCR_EN_Msk (0x1UL << DMA_CCR_EN_Pos) /*!< 0x00000001 */ 2715 #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */ 2716 #define DMA_CCR_TCIE_Pos (1U) 2717 #define DMA_CCR_TCIE_Msk (0x1UL << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */ 2718 #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */ 2719 #define DMA_CCR_HTIE_Pos (2U) 2720 #define DMA_CCR_HTIE_Msk (0x1UL << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */ 2721 #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */ 2722 #define DMA_CCR_TEIE_Pos (3U) 2723 #define DMA_CCR_TEIE_Msk (0x1UL << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */ 2724 #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */ 2725 #define DMA_CCR_DIR_Pos (4U) 2726 #define DMA_CCR_DIR_Msk (0x1UL << DMA_CCR_DIR_Pos) /*!< 0x00000010 */ 2727 #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */ 2728 #define DMA_CCR_CIRC_Pos (5U) 2729 #define DMA_CCR_CIRC_Msk (0x1UL << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */ 2730 #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */ 2731 #define DMA_CCR_PINC_Pos (6U) 2732 #define DMA_CCR_PINC_Msk (0x1UL << DMA_CCR_PINC_Pos) /*!< 0x00000040 */ 2733 #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */ 2734 #define DMA_CCR_MINC_Pos (7U) 2735 #define DMA_CCR_MINC_Msk (0x1UL << DMA_CCR_MINC_Pos) /*!< 0x00000080 */ 2736 #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */ 2737 2738 #define DMA_CCR_PSIZE_Pos (8U) 2739 #define DMA_CCR_PSIZE_Msk (0x3UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */ 2740 #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */ 2741 #define DMA_CCR_PSIZE_0 (0x1U << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */ 2742 #define DMA_CCR_PSIZE_1 (0x2U << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */ 2743 2744 #define DMA_CCR_MSIZE_Pos (10U) 2745 #define DMA_CCR_MSIZE_Msk (0x3UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */ 2746 #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */ 2747 #define DMA_CCR_MSIZE_0 (0x1U << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */ 2748 #define DMA_CCR_MSIZE_1 (0x2U << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */ 2749 2750 #define DMA_CCR_PL_Pos (12U) 2751 #define DMA_CCR_PL_Msk (0x3UL << DMA_CCR_PL_Pos) /*!< 0x00003000 */ 2752 #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level)*/ 2753 #define DMA_CCR_PL_0 (0x1U << DMA_CCR_PL_Pos) /*!< 0x00001000 */ 2754 #define DMA_CCR_PL_1 (0x2U << DMA_CCR_PL_Pos) /*!< 0x00002000 */ 2755 2756 #define DMA_CCR_MEM2MEM_Pos (14U) 2757 #define DMA_CCR_MEM2MEM_Msk (0x1UL << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */ 2758 #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */ 2759 2760 /****************** Bit definition for DMA_CNDTR register *******************/ 2761 #define DMA_CNDTR_NDT_Pos (0U) 2762 #define DMA_CNDTR_NDT_Msk (0xFFFFUL << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */ 2763 #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */ 2764 2765 /****************** Bit definition for DMA_CPAR register ********************/ 2766 #define DMA_CPAR_PA_Pos (0U) 2767 #define DMA_CPAR_PA_Msk (0xFFFFFFFFUL << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */ 2768 #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */ 2769 2770 /****************** Bit definition for DMA_CMAR register ********************/ 2771 #define DMA_CMAR_MA_Pos (0U) 2772 #define DMA_CMAR_MA_Msk (0xFFFFFFFFUL << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */ 2773 #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */ 2774 2775 /******************************************************************************/ 2776 /* */ 2777 /* DMAMUX Controller */ 2778 /* */ 2779 /******************************************************************************/ 2780 /******************** Bits definition for DMAMUX_CxCR register **************/ 2781 #define DMAMUX_CxCR_DMAREQ_ID_Pos (0U) 2782 #define DMAMUX_CxCR_DMAREQ_ID_Msk (0xFFUL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x000000FF */ 2783 #define DMAMUX_CxCR_DMAREQ_ID DMAMUX_CxCR_DMAREQ_ID_Msk /*!< DMA Request ID */ 2784 #define DMAMUX_CxCR_DMAREQ_ID_0 (0x01U << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000001 */ 2785 #define DMAMUX_CxCR_DMAREQ_ID_1 (0x02U << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000002 */ 2786 #define DMAMUX_CxCR_DMAREQ_ID_2 (0x04U << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000004 */ 2787 #define DMAMUX_CxCR_DMAREQ_ID_3 (0x08U << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000008 */ 2788 #define DMAMUX_CxCR_DMAREQ_ID_4 (0x10U << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000010 */ 2789 #define DMAMUX_CxCR_DMAREQ_ID_5 (0x20U << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000020 */ 2790 #define DMAMUX_CxCR_DMAREQ_ID_6 (0x40U << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000040 */ 2791 #define DMAMUX_CxCR_DMAREQ_ID_7 (0x80U << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000080 */ 2792 #define DMAMUX_CxCR_SOIE_Pos (8U) 2793 #define DMAMUX_CxCR_SOIE_Msk (0x1UL << DMAMUX_CxCR_SOIE_Pos) /*!< 0x00000100 */ 2794 #define DMAMUX_CxCR_SOIE DMAMUX_CxCR_SOIE_Msk /*!< Synchro overrun interrupt enable */ 2795 #define DMAMUX_CxCR_EGE_Pos (9U) 2796 #define DMAMUX_CxCR_EGE_Msk (0x1UL << DMAMUX_CxCR_EGE_Pos) /*!< 0x00000200 */ 2797 #define DMAMUX_CxCR_EGE DMAMUX_CxCR_EGE_Msk /*!< Event generation interrupt enable */ 2798 #define DMAMUX_CxCR_SE_Pos (16U) 2799 #define DMAMUX_CxCR_SE_Msk (0x1UL << DMAMUX_CxCR_SE_Pos) /*!< 0x00010000 */ 2800 #define DMAMUX_CxCR_SE DMAMUX_CxCR_SE_Msk /*!< Synchronization enable */ 2801 #define DMAMUX_CxCR_SPOL_Pos (17U) 2802 #define DMAMUX_CxCR_SPOL_Msk (0x3UL << DMAMUX_CxCR_SPOL_Pos) /*!< 0x00060000 */ 2803 #define DMAMUX_CxCR_SPOL DMAMUX_CxCR_SPOL_Msk /*!< Synchronization polarity */ 2804 #define DMAMUX_CxCR_SPOL_0 (0x1U << DMAMUX_CxCR_SPOL_Pos) /*!< 0x00020000 */ 2805 #define DMAMUX_CxCR_SPOL_1 (0x2U << DMAMUX_CxCR_SPOL_Pos) /*!< 0x00040000 */ 2806 #define DMAMUX_CxCR_NBREQ_Pos (19U) 2807 #define DMAMUX_CxCR_NBREQ_Msk (0x1FUL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00F80000 */ 2808 #define DMAMUX_CxCR_NBREQ DMAMUX_CxCR_NBREQ_Msk /*!< Number of request */ 2809 #define DMAMUX_CxCR_NBREQ_0 (0x01U << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00080000 */ 2810 #define DMAMUX_CxCR_NBREQ_1 (0x02U << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00100000 */ 2811 #define DMAMUX_CxCR_NBREQ_2 (0x04U << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00200000 */ 2812 #define DMAMUX_CxCR_NBREQ_3 (0x08U << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00400000 */ 2813 #define DMAMUX_CxCR_NBREQ_4 (0x10U << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00800000 */ 2814 #define DMAMUX_CxCR_SYNC_ID_Pos (24U) 2815 #define DMAMUX_CxCR_SYNC_ID_Msk (0x1FUL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x1F000000 */ 2816 #define DMAMUX_CxCR_SYNC_ID DMAMUX_CxCR_SYNC_ID_Msk /*!< Synchronization ID */ 2817 #define DMAMUX_CxCR_SYNC_ID_0 (0x01U << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x01000000 */ 2818 #define DMAMUX_CxCR_SYNC_ID_1 (0x02U << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x02000000 */ 2819 #define DMAMUX_CxCR_SYNC_ID_2 (0x04U << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x04000000 */ 2820 #define DMAMUX_CxCR_SYNC_ID_3 (0x08U << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x08000000 */ 2821 #define DMAMUX_CxCR_SYNC_ID_4 (0x10U << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x10000000 */ 2822 2823 /******************* Bits definition for DMAMUX_CSR register **************/ 2824 #define DMAMUX_CSR_SOF0_Pos (0U) 2825 #define DMAMUX_CSR_SOF0_Msk (0x1UL << DMAMUX_CSR_SOF0_Pos) /*!< 0x00000001 */ 2826 #define DMAMUX_CSR_SOF0 DMAMUX_CSR_SOF0_Msk /*!< Synchronization Overrun Flag 0 */ 2827 #define DMAMUX_CSR_SOF1_Pos (1U) 2828 #define DMAMUX_CSR_SOF1_Msk (0x1UL << DMAMUX_CSR_SOF1_Pos) /*!< 0x00000002 */ 2829 #define DMAMUX_CSR_SOF1 DMAMUX_CSR_SOF1_Msk /*!< Synchronization Overrun Flag 1 */ 2830 #define DMAMUX_CSR_SOF2_Pos (2U) 2831 #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004 */ 2832 #define DMAMUX_CSR_SOF2 DMAMUX_CSR_SOF2_Msk /*!< Synchronization Overrun Flag 2 */ 2833 #define DMAMUX_CSR_SOF3_Pos (3U) 2834 #define DMAMUX_CSR_SOF3_Msk (0x1UL << DMAMUX_CSR_SOF3_Pos) /*!< 0x00000008 */ 2835 #define DMAMUX_CSR_SOF3 DMAMUX_CSR_SOF3_Msk /*!< Synchronization Overrun Flag 3 */ 2836 #define DMAMUX_CSR_SOF4_Pos (4U) 2837 #define DMAMUX_CSR_SOF4_Msk (0x1UL << DMAMUX_CSR_SOF4_Pos) /*!< 0x00000010 */ 2838 #define DMAMUX_CSR_SOF4 DMAMUX_CSR_SOF4_Msk /*!< Synchronization Overrun Flag 4 */ 2839 #define DMAMUX_CSR_SOF5_Pos (5U) 2840 #define DMAMUX_CSR_SOF5_Msk (0x1UL << DMAMUX_CSR_SOF5_Pos) /*!< 0x00000020 */ 2841 #define DMAMUX_CSR_SOF5 DMAMUX_CSR_SOF5_Msk /*!< Synchronization Overrun Flag 5 */ 2842 #define DMAMUX_CSR_SOF6_Pos (6U) 2843 #define DMAMUX_CSR_SOF6_Msk (0x1UL << DMAMUX_CSR_SOF6_Pos) /*!< 0x00000040 */ 2844 #define DMAMUX_CSR_SOF6 DMAMUX_CSR_SOF6_Msk /*!< Synchronization Overrun Flag 6 */ 2845 #define DMAMUX_CSR_SOF7_Pos (7U) 2846 #define DMAMUX_CSR_SOF7_Msk (0x1UL << DMAMUX_CSR_SOF7_Pos) /*!< 0x00000080 */ 2847 #define DMAMUX_CSR_SOF7 DMAMUX_CSR_SOF7_Msk /*!< Synchronization Overrun Flag 7 */ 2848 #define DMAMUX_CSR_SOF8_Pos (8U) 2849 #define DMAMUX_CSR_SOF8_Msk (0x1UL << DMAMUX_CSR_SOF8_Pos) /*!< 0x00000100 */ 2850 #define DMAMUX_CSR_SOF8 DMAMUX_CSR_SOF8_Msk /*!< Synchronization Overrun Flag 8 */ 2851 #define DMAMUX_CSR_SOF9_Pos (9U) 2852 #define DMAMUX_CSR_SOF9_Msk (0x1UL << DMAMUX_CSR_SOF9_Pos) /*!< 0x00000200 */ 2853 #define DMAMUX_CSR_SOF9 DMAMUX_CSR_SOF9_Msk /*!< Synchronization Overrun Flag 9 */ 2854 #define DMAMUX_CSR_SOF10_Pos (10U) 2855 #define DMAMUX_CSR_SOF10_Msk (0x1UL << DMAMUX_CSR_SOF10_Pos) /*!< 0x00000400 */ 2856 #define DMAMUX_CSR_SOF10 DMAMUX_CSR_SOF10_Msk /*!< Synchronization Overrun Flag 10 */ 2857 #define DMAMUX_CSR_SOF11_Pos (11U) 2858 #define DMAMUX_CSR_SOF11_Msk (0x1UL << DMAMUX_CSR_SOF11_Pos) /*!< 0x00000800 */ 2859 #define DMAMUX_CSR_SOF11 DMAMUX_CSR_SOF11_Msk /*!< Synchronization Overrun Flag 11 */ 2860 #define DMAMUX_CSR_SOF12_Pos (12U) 2861 #define DMAMUX_CSR_SOF12_Msk (0x1UL << DMAMUX_CSR_SOF12_Pos) /*!< 0x00001000 */ 2862 #define DMAMUX_CSR_SOF12 DMAMUX_CSR_SOF12_Msk /*!< Synchronization Overrun Flag 12 */ 2863 #define DMAMUX_CSR_SOF13_Pos (13U) 2864 #define DMAMUX_CSR_SOF13_Msk (0x1UL << DMAMUX_CSR_SOF13_Pos) /*!< 0x00002000 */ 2865 #define DMAMUX_CSR_SOF13 DMAMUX_CSR_SOF13_Msk /*!< Synchronization Overrun Flag 13 */ 2866 2867 /******************** Bits definition for DMAMUX_CFR register **************/ 2868 #define DMAMUX_CFR_CSOF0_Pos (0U) 2869 #define DMAMUX_CFR_CSOF0_Msk (0x1UL << DMAMUX_CFR_CSOF0_Pos) /*!< 0x00000001 */ 2870 #define DMAMUX_CFR_CSOF0 DMAMUX_CFR_CSOF0_Msk /*!< Clear Overrun Flag 0 */ 2871 #define DMAMUX_CFR_CSOF1_Pos (1U) 2872 #define DMAMUX_CFR_CSOF1_Msk (0x1UL << DMAMUX_CFR_CSOF1_Pos) /*!< 0x00000002 */ 2873 #define DMAMUX_CFR_CSOF1 DMAMUX_CFR_CSOF1_Msk /*!< Clear Overrun Flag 1 */ 2874 #define DMAMUX_CFR_CSOF2_Pos (2U) 2875 #define DMAMUX_CFR_CSOF2_Msk (0x1UL << DMAMUX_CFR_CSOF2_Pos) /*!< 0x00000004 */ 2876 #define DMAMUX_CFR_CSOF2 DMAMUX_CFR_CSOF2_Msk /*!< Clear Overrun Flag 2 */ 2877 #define DMAMUX_CFR_CSOF3_Pos (3U) 2878 #define DMAMUX_CFR_CSOF3_Msk (0x1UL << DMAMUX_CFR_CSOF3_Pos) /*!< 0x00000008 */ 2879 #define DMAMUX_CFR_CSOF3 DMAMUX_CFR_CSOF3_Msk /*!< Clear Overrun Flag 3 */ 2880 #define DMAMUX_CFR_CSOF4_Pos (4U) 2881 #define DMAMUX_CFR_CSOF4_Msk (0x1UL << DMAMUX_CFR_CSOF4_Pos) /*!< 0x00000010 */ 2882 #define DMAMUX_CFR_CSOF4 DMAMUX_CFR_CSOF4_Msk /*!< Clear Overrun Flag 4 */ 2883 #define DMAMUX_CFR_CSOF5_Pos (5U) 2884 #define DMAMUX_CFR_CSOF5_Msk (0x1UL << DMAMUX_CFR_CSOF5_Pos) /*!< 0x00000020 */ 2885 #define DMAMUX_CFR_CSOF5 DMAMUX_CFR_CSOF5_Msk /*!< Clear Overrun Flag 5 */ 2886 #define DMAMUX_CFR_CSOF6_Pos (6U) 2887 #define DMAMUX_CFR_CSOF6_Msk (0x1UL << DMAMUX_CFR_CSOF6_Pos) /*!< 0x00000040 */ 2888 #define DMAMUX_CFR_CSOF6 DMAMUX_CFR_CSOF6_Msk /*!< Clear Overrun Flag 6 */ 2889 #define DMAMUX_CFR_CSOF7_Pos (7U) 2890 #define DMAMUX_CFR_CSOF7_Msk (0x1UL << DMAMUX_CFR_CSOF7_Pos) /*!< 0x00000080 */ 2891 #define DMAMUX_CFR_CSOF7 DMAMUX_CFR_CSOF7_Msk /*!< Clear Overrun Flag 7 */ 2892 #define DMAMUX_CFR_CSOF8_Pos (8U) 2893 #define DMAMUX_CFR_CSOF8_Msk (0x1UL << DMAMUX_CFR_CSOF8_Pos) /*!< 0x00000100 */ 2894 #define DMAMUX_CFR_CSOF8 DMAMUX_CFR_CSOF8_Msk /*!< Clear Overrun Flag 8 */ 2895 #define DMAMUX_CFR_CSOF9_Pos (9U) 2896 #define DMAMUX_CFR_CSOF9_Msk (0x1UL << DMAMUX_CFR_CSOF9_Pos) /*!< 0x00000200 */ 2897 #define DMAMUX_CFR_CSOF9 DMAMUX_CFR_CSOF9_Msk /*!< Clear Overrun Flag 9 */ 2898 #define DMAMUX_CFR_CSOF10_Pos (10U) 2899 #define DMAMUX_CFR_CSOF10_Msk (0x1UL << DMAMUX_CFR_CSOF10_Pos) /*!< 0x00000400 */ 2900 #define DMAMUX_CFR_CSOF10 DMAMUX_CFR_CSOF10_Msk /*!< Clear Overrun Flag 10 */ 2901 #define DMAMUX_CFR_CSOF11_Pos (11U) 2902 #define DMAMUX_CFR_CSOF11_Msk (0x1UL << DMAMUX_CFR_CSOF11_Pos) /*!< 0x00000800 */ 2903 #define DMAMUX_CFR_CSOF11 DMAMUX_CFR_CSOF11_Msk /*!< Clear Overrun Flag 11 */ 2904 #define DMAMUX_CFR_CSOF12_Pos (12U) 2905 #define DMAMUX_CFR_CSOF12_Msk (0x1UL << DMAMUX_CFR_CSOF12_Pos) /*!< 0x00001000 */ 2906 #define DMAMUX_CFR_CSOF12 DMAMUX_CFR_CSOF12_Msk /*!< Clear Overrun Flag 12 */ 2907 #define DMAMUX_CFR_CSOF13_Pos (13U) 2908 #define DMAMUX_CFR_CSOF13_Msk (0x1UL << DMAMUX_CFR_CSOF13_Pos) /*!< 0x00002000 */ 2909 #define DMAMUX_CFR_CSOF13 DMAMUX_CFR_CSOF13_Msk /*!< Clear Overrun Flag 13 */ 2910 2911 /******************** Bits definition for DMAMUX_RGxCR register ************/ 2912 #define DMAMUX_RGxCR_SIG_ID_Pos (0U) 2913 #define DMAMUX_RGxCR_SIG_ID_Msk (0x1FUL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x0000001F */ 2914 #define DMAMUX_RGxCR_SIG_ID DMAMUX_RGxCR_SIG_ID_Msk /*!< Signal ID */ 2915 #define DMAMUX_RGxCR_SIG_ID_0 (0x01U << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000001 */ 2916 #define DMAMUX_RGxCR_SIG_ID_1 (0x02U << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000002 */ 2917 #define DMAMUX_RGxCR_SIG_ID_2 (0x04U << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000004 */ 2918 #define DMAMUX_RGxCR_SIG_ID_3 (0x08U << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000008 */ 2919 #define DMAMUX_RGxCR_SIG_ID_4 (0x10U << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000010 */ 2920 #define DMAMUX_RGxCR_OIE_Pos (8U) 2921 #define DMAMUX_RGxCR_OIE_Msk (0x1UL << DMAMUX_RGxCR_OIE_Pos) /*!< 0x00000100 */ 2922 #define DMAMUX_RGxCR_OIE DMAMUX_RGxCR_OIE_Msk /*!< Overrun interrupt enable */ 2923 #define DMAMUX_RGxCR_GE_Pos (16U) 2924 #define DMAMUX_RGxCR_GE_Msk (0x1UL << DMAMUX_RGxCR_GE_Pos) /*!< 0x00010000 */ 2925 #define DMAMUX_RGxCR_GE DMAMUX_RGxCR_GE_Msk /*!< Generation enable */ 2926 #define DMAMUX_RGxCR_GPOL_Pos (17U) 2927 #define DMAMUX_RGxCR_GPOL_Msk (0x3UL << DMAMUX_RGxCR_GPOL_Pos) /*!< 0x00060000 */ 2928 #define DMAMUX_RGxCR_GPOL DMAMUX_RGxCR_GPOL_Msk /*!< Generation polarity */ 2929 #define DMAMUX_RGxCR_GPOL_0 (0x1U << DMAMUX_RGxCR_GPOL_Pos) /*!< 0x00020000 */ 2930 #define DMAMUX_RGxCR_GPOL_1 (0x2U << DMAMUX_RGxCR_GPOL_Pos) /*!< 0x00040000 */ 2931 #define DMAMUX_RGxCR_GNBREQ_Pos (19U) 2932 #define DMAMUX_RGxCR_GNBREQ_Msk (0x1FUL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00F80000 */ 2933 #define DMAMUX_RGxCR_GNBREQ DMAMUX_RGxCR_GNBREQ_Msk /*!< Number of request */ 2934 #define DMAMUX_RGxCR_GNBREQ_0 (0x01U << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00080000 */ 2935 #define DMAMUX_RGxCR_GNBREQ_1 (0x02U << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00100000 */ 2936 #define DMAMUX_RGxCR_GNBREQ_2 (0x04U << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00200000 */ 2937 #define DMAMUX_RGxCR_GNBREQ_3 (0x08U << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00400000 */ 2938 #define DMAMUX_RGxCR_GNBREQ_4 (0x10U << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00800000 */ 2939 2940 /******************** Bits definition for DMAMUX_RGSR register **************/ 2941 #define DMAMUX_RGSR_OF0_Pos (0U) 2942 #define DMAMUX_RGSR_OF0_Msk (0x1UL << DMAMUX_RGSR_OF0_Pos) /*!< 0x00000001 */ 2943 #define DMAMUX_RGSR_OF0 DMAMUX_RGSR_OF0_Msk /*!< Overrun flag 0 */ 2944 #define DMAMUX_RGSR_OF1_Pos (1U) 2945 #define DMAMUX_RGSR_OF1_Msk (0x1UL << DMAMUX_RGSR_OF1_Pos) /*!< 0x00000002 */ 2946 #define DMAMUX_RGSR_OF1 DMAMUX_RGSR_OF1_Msk /*!< Overrun flag 1 */ 2947 #define DMAMUX_RGSR_OF2_Pos (2U) 2948 #define DMAMUX_RGSR_OF2_Msk (0x1UL << DMAMUX_RGSR_OF2_Pos) /*!< 0x00000004 */ 2949 #define DMAMUX_RGSR_OF2 DMAMUX_RGSR_OF2_Msk /*!< Overrun flag 2 */ 2950 #define DMAMUX_RGSR_OF3_Pos (3U) 2951 #define DMAMUX_RGSR_OF3_Msk (0x1UL << DMAMUX_RGSR_OF3_Pos) /*!< 0x00000008 */ 2952 #define DMAMUX_RGSR_OF3 DMAMUX_RGSR_OF3_Msk /*!< Overrun flag 3 */ 2953 2954 /******************** Bits definition for DMAMUX_RGCFR register **************/ 2955 #define DMAMUX_RGCFR_COF0_Pos (0U) 2956 #define DMAMUX_RGCFR_COF0_Msk (0x1UL << DMAMUX_RGCFR_COF0_Pos) /*!< 0x00000001 */ 2957 #define DMAMUX_RGCFR_COF0 DMAMUX_RGCFR_COF0_Msk /*!< Clear Overrun flag 0 */ 2958 #define DMAMUX_RGCFR_COF1_Pos (1U) 2959 #define DMAMUX_RGCFR_COF1_Msk (0x1UL << DMAMUX_RGCFR_COF1_Pos) /*!< 0x00000002 */ 2960 #define DMAMUX_RGCFR_COF1 DMAMUX_RGCFR_COF1_Msk /*!< Clear Overrun flag 1 */ 2961 #define DMAMUX_RGCFR_COF2_Pos (2U) 2962 #define DMAMUX_RGCFR_COF2_Msk (0x1UL << DMAMUX_RGCFR_COF2_Pos) /*!< 0x00000004 */ 2963 #define DMAMUX_RGCFR_COF2 DMAMUX_RGCFR_COF2_Msk /*!< Clear Overrun flag 2 */ 2964 #define DMAMUX_RGCFR_COF3_Pos (3U) 2965 #define DMAMUX_RGCFR_COF3_Msk (0x1UL << DMAMUX_RGCFR_COF3_Pos) /*!< 0x00000008 */ 2966 #define DMAMUX_RGCFR_COF3 DMAMUX_RGCFR_COF3_Msk /*!< Clear Overrun flag 3 */ 2967 2968 /******************************************************************************/ 2969 /* */ 2970 /* External Interrupt/Event Controller */ 2971 /* */ 2972 /******************************************************************************/ 2973 2974 /****************** Bit definition for EXTI_RTSR1 register ******************/ 2975 #define EXTI_RTSR1_RT_Pos (0U) 2976 #define EXTI_RTSR1_RT_Msk (0x803FFFFFUL << EXTI_RTSR1_RT_Pos) /*!< 0x803FFFFF */ 2977 #define EXTI_RTSR1_RT EXTI_RTSR1_RT_Msk /*!< Rising trigger event configuration bit */ 2978 #define EXTI_RTSR1_RT0_Pos (0U) 2979 #define EXTI_RTSR1_RT0_Msk (0x1UL << EXTI_RTSR1_RT0_Pos) /*!< 0x00000001 */ 2980 #define EXTI_RTSR1_RT0 EXTI_RTSR1_RT0_Msk /*!< Rising trigger event configuration bit of line 0 */ 2981 #define EXTI_RTSR1_RT1_Pos (1U) 2982 #define EXTI_RTSR1_RT1_Msk (0x1UL << EXTI_RTSR1_RT1_Pos) /*!< 0x00000002 */ 2983 #define EXTI_RTSR1_RT1 EXTI_RTSR1_RT1_Msk /*!< Rising trigger event configuration bit of line 1 */ 2984 #define EXTI_RTSR1_RT2_Pos (2U) 2985 #define EXTI_RTSR1_RT2_Msk (0x1UL << EXTI_RTSR1_RT2_Pos) /*!< 0x00000004 */ 2986 #define EXTI_RTSR1_RT2 EXTI_RTSR1_RT2_Msk /*!< Rising trigger event configuration bit of line 2 */ 2987 #define EXTI_RTSR1_RT3_Pos (3U) 2988 #define EXTI_RTSR1_RT3_Msk (0x1UL << EXTI_RTSR1_RT3_Pos) /*!< 0x00000008 */ 2989 #define EXTI_RTSR1_RT3 EXTI_RTSR1_RT3_Msk /*!< Rising trigger event configuration bit of line 3 */ 2990 #define EXTI_RTSR1_RT4_Pos (4U) 2991 #define EXTI_RTSR1_RT4_Msk (0x1UL << EXTI_RTSR1_RT4_Pos) /*!< 0x00000010 */ 2992 #define EXTI_RTSR1_RT4 EXTI_RTSR1_RT4_Msk /*!< Rising trigger event configuration bit of line 4 */ 2993 #define EXTI_RTSR1_RT5_Pos (5U) 2994 #define EXTI_RTSR1_RT5_Msk (0x1UL << EXTI_RTSR1_RT5_Pos) /*!< 0x00000020 */ 2995 #define EXTI_RTSR1_RT5 EXTI_RTSR1_RT5_Msk /*!< Rising trigger event configuration bit of line 5 */ 2996 #define EXTI_RTSR1_RT6_Pos (6U) 2997 #define EXTI_RTSR1_RT6_Msk (0x1UL << EXTI_RTSR1_RT6_Pos) /*!< 0x00000040 */ 2998 #define EXTI_RTSR1_RT6 EXTI_RTSR1_RT6_Msk /*!< Rising trigger event configuration bit of line 6 */ 2999 #define EXTI_RTSR1_RT7_Pos (7U) 3000 #define EXTI_RTSR1_RT7_Msk (0x1UL << EXTI_RTSR1_RT7_Pos) /*!< 0x00000080 */ 3001 #define EXTI_RTSR1_RT7 EXTI_RTSR1_RT7_Msk /*!< Rising trigger event configuration bit of line 7 */ 3002 #define EXTI_RTSR1_RT8_Pos (8U) 3003 #define EXTI_RTSR1_RT8_Msk (0x1UL << EXTI_RTSR1_RT8_Pos) /*!< 0x00000100 */ 3004 #define EXTI_RTSR1_RT8 EXTI_RTSR1_RT8_Msk /*!< Rising trigger event configuration bit of line 8 */ 3005 #define EXTI_RTSR1_RT9_Pos (9U) 3006 #define EXTI_RTSR1_RT9_Msk (0x1UL << EXTI_RTSR1_RT9_Pos) /*!< 0x00000200 */ 3007 #define EXTI_RTSR1_RT9 EXTI_RTSR1_RT9_Msk /*!< Rising trigger event configuration bit of line 9 */ 3008 #define EXTI_RTSR1_RT10_Pos (10U) 3009 #define EXTI_RTSR1_RT10_Msk (0x1UL << EXTI_RTSR1_RT10_Pos) /*!< 0x00000400 */ 3010 #define EXTI_RTSR1_RT10 EXTI_RTSR1_RT10_Msk /*!< Rising trigger event configuration bit of line 10 */ 3011 #define EXTI_RTSR1_RT11_Pos (11U) 3012 #define EXTI_RTSR1_RT11_Msk (0x1UL << EXTI_RTSR1_RT11_Pos) /*!< 0x00000800 */ 3013 #define EXTI_RTSR1_RT11 EXTI_RTSR1_RT11_Msk /*!< Rising trigger event configuration bit of line 11 */ 3014 #define EXTI_RTSR1_RT12_Pos (12U) 3015 #define EXTI_RTSR1_RT12_Msk (0x1UL << EXTI_RTSR1_RT12_Pos) /*!< 0x00001000 */ 3016 #define EXTI_RTSR1_RT12 EXTI_RTSR1_RT12_Msk /*!< Rising trigger event configuration bit of line 12 */ 3017 #define EXTI_RTSR1_RT13_Pos (13U) 3018 #define EXTI_RTSR1_RT13_Msk (0x1UL << EXTI_RTSR1_RT13_Pos) /*!< 0x00002000 */ 3019 #define EXTI_RTSR1_RT13 EXTI_RTSR1_RT13_Msk /*!< Rising trigger event configuration bit of line 13 */ 3020 #define EXTI_RTSR1_RT14_Pos (14U) 3021 #define EXTI_RTSR1_RT14_Msk (0x1UL << EXTI_RTSR1_RT14_Pos) /*!< 0x00004000 */ 3022 #define EXTI_RTSR1_RT14 EXTI_RTSR1_RT14_Msk /*!< Rising trigger event configuration bit of line 14 */ 3023 #define EXTI_RTSR1_RT15_Pos (15U) 3024 #define EXTI_RTSR1_RT15_Msk (0x1UL << EXTI_RTSR1_RT15_Pos) /*!< 0x00008000 */ 3025 #define EXTI_RTSR1_RT15 EXTI_RTSR1_RT15_Msk /*!< Rising trigger event configuration bit of line 15 */ 3026 #define EXTI_RTSR1_RT16_Pos (16U) 3027 #define EXTI_RTSR1_RT16_Msk (0x1UL << EXTI_RTSR1_RT16_Pos) /*!< 0x00010000 */ 3028 #define EXTI_RTSR1_RT16 EXTI_RTSR1_RT16_Msk /*!< Rising trigger event configuration bit of line 16 */ 3029 #define EXTI_RTSR1_RT17_Pos (17U) 3030 #define EXTI_RTSR1_RT17_Msk (0x1UL << EXTI_RTSR1_RT17_Pos) /*!< 0x00020000 */ 3031 #define EXTI_RTSR1_RT17 EXTI_RTSR1_RT17_Msk /*!< Rising trigger event configuration bit of line 17 */ 3032 #define EXTI_RTSR1_RT18_Pos (18U) 3033 #define EXTI_RTSR1_RT18_Msk (0x1UL << EXTI_RTSR1_RT18_Pos) /*!< 0x00040000 */ 3034 #define EXTI_RTSR1_RT18 EXTI_RTSR1_RT18_Msk /*!< Rising trigger event configuration bit of line 18 */ 3035 #define EXTI_RTSR1_RT19_Pos (19U) 3036 #define EXTI_RTSR1_RT19_Msk (0x1UL << EXTI_RTSR1_RT19_Pos) /*!< 0x00080000 */ 3037 #define EXTI_RTSR1_RT19 EXTI_RTSR1_RT19_Msk /*!< Rising trigger event configuration bit of line 19 */ 3038 #define EXTI_RTSR1_RT20_Pos (20U) 3039 #define EXTI_RTSR1_RT20_Msk (0x1UL << EXTI_RTSR1_RT20_Pos) /*!< 0x00100000 */ 3040 #define EXTI_RTSR1_RT20 EXTI_RTSR1_RT20_Msk /*!< Rising trigger event configuration bit of line 20 */ 3041 #define EXTI_RTSR1_RT21_Pos (21U) 3042 #define EXTI_RTSR1_RT21_Msk (0x1UL << EXTI_RTSR1_RT21_Pos) /*!< 0x00200000 */ 3043 #define EXTI_RTSR1_RT21 EXTI_RTSR1_RT21_Msk /*!< Rising trigger event configuration bit of line 21 */ 3044 #define EXTI_RTSR1_RT31_Pos (31U) 3045 #define EXTI_RTSR1_RT31_Msk (0x1UL << EXTI_RTSR1_RT31_Pos) /*!< 0x80000000 */ 3046 #define EXTI_RTSR1_RT31 EXTI_RTSR1_RT31_Msk /*!< Rising trigger event configuration bit of line 31 */ 3047 3048 /****************** Bit definition for EXTI_FTSR1 register ******************/ 3049 #define EXTI_FTSR1_FT_Pos (0U) 3050 #define EXTI_FTSR1_FT_Msk (0x803FFFFFUL << EXTI_FTSR1_FT_Pos) /*!< 0x803FFFFF */ 3051 #define EXTI_FTSR1_FT EXTI_FTSR1_FT_Msk /*!< Falling trigger event configuration bit */ 3052 #define EXTI_FTSR1_FT0_Pos (0U) 3053 #define EXTI_FTSR1_FT0_Msk (0x1UL << EXTI_FTSR1_FT0_Pos) /*!< 0x00000001 */ 3054 #define EXTI_FTSR1_FT0 EXTI_FTSR1_FT0_Msk /*!< Falling trigger event configuration bit of line 0 */ 3055 #define EXTI_FTSR1_FT1_Pos (1U) 3056 #define EXTI_FTSR1_FT1_Msk (0x1UL << EXTI_FTSR1_FT1_Pos) /*!< 0x00000002 */ 3057 #define EXTI_FTSR1_FT1 EXTI_FTSR1_FT1_Msk /*!< Falling trigger event configuration bit of line 1 */ 3058 #define EXTI_FTSR1_FT2_Pos (2U) 3059 #define EXTI_FTSR1_FT2_Msk (0x1UL << EXTI_FTSR1_FT2_Pos) /*!< 0x00000004 */ 3060 #define EXTI_FTSR1_FT2 EXTI_FTSR1_FT2_Msk /*!< Falling trigger event configuration bit of line 2 */ 3061 #define EXTI_FTSR1_FT3_Pos (3U) 3062 #define EXTI_FTSR1_FT3_Msk (0x1UL << EXTI_FTSR1_FT3_Pos) /*!< 0x00000008 */ 3063 #define EXTI_FTSR1_FT3 EXTI_FTSR1_FT3_Msk /*!< Falling trigger event configuration bit of line 3 */ 3064 #define EXTI_FTSR1_FT4_Pos (4U) 3065 #define EXTI_FTSR1_FT4_Msk (0x1UL << EXTI_FTSR1_FT4_Pos) /*!< 0x00000010 */ 3066 #define EXTI_FTSR1_FT4 EXTI_FTSR1_FT4_Msk /*!< Falling trigger event configuration bit of line 4 */ 3067 #define EXTI_FTSR1_FT5_Pos (5U) 3068 #define EXTI_FTSR1_FT5_Msk (0x1UL << EXTI_FTSR1_FT5_Pos) /*!< 0x00000020 */ 3069 #define EXTI_FTSR1_FT5 EXTI_FTSR1_FT5_Msk /*!< Falling trigger event configuration bit of line 5 */ 3070 #define EXTI_FTSR1_FT6_Pos (6U) 3071 #define EXTI_FTSR1_FT6_Msk (0x1UL << EXTI_FTSR1_FT6_Pos) /*!< 0x00000040 */ 3072 #define EXTI_FTSR1_FT6 EXTI_FTSR1_FT6_Msk /*!< Falling trigger event configuration bit of line 6 */ 3073 #define EXTI_FTSR1_FT7_Pos (7U) 3074 #define EXTI_FTSR1_FT7_Msk (0x1UL << EXTI_FTSR1_FT7_Pos) /*!< 0x00000080 */ 3075 #define EXTI_FTSR1_FT7 EXTI_FTSR1_FT7_Msk /*!< Falling trigger event configuration bit of line 7 */ 3076 #define EXTI_FTSR1_FT8_Pos (8U) 3077 #define EXTI_FTSR1_FT8_Msk (0x1UL << EXTI_FTSR1_FT8_Pos) /*!< 0x00000100 */ 3078 #define EXTI_FTSR1_FT8 EXTI_FTSR1_FT8_Msk /*!< Falling trigger event configuration bit of line 8 */ 3079 #define EXTI_FTSR1_FT9_Pos (9U) 3080 #define EXTI_FTSR1_FT9_Msk (0x1UL << EXTI_FTSR1_FT9_Pos) /*!< 0x00000200 */ 3081 #define EXTI_FTSR1_FT9 EXTI_FTSR1_FT9_Msk /*!< Falling trigger event configuration bit of line 9 */ 3082 #define EXTI_FTSR1_FT10_Pos (10U) 3083 #define EXTI_FTSR1_FT10_Msk (0x1UL << EXTI_FTSR1_FT10_Pos) /*!< 0x00000400 */ 3084 #define EXTI_FTSR1_FT10 EXTI_FTSR1_FT10_Msk /*!< Falling trigger event configuration bit of line 10 */ 3085 #define EXTI_FTSR1_FT11_Pos (11U) 3086 #define EXTI_FTSR1_FT11_Msk (0x1UL << EXTI_FTSR1_FT11_Pos) /*!< 0x00000800 */ 3087 #define EXTI_FTSR1_FT11 EXTI_FTSR1_FT11_Msk /*!< Falling trigger event configuration bit of line 11 */ 3088 #define EXTI_FTSR1_FT12_Pos (12U) 3089 #define EXTI_FTSR1_FT12_Msk (0x1UL << EXTI_FTSR1_FT12_Pos) /*!< 0x00001000 */ 3090 #define EXTI_FTSR1_FT12 EXTI_FTSR1_FT12_Msk /*!< Falling trigger event configuration bit of line 12 */ 3091 #define EXTI_FTSR1_FT13_Pos (13U) 3092 #define EXTI_FTSR1_FT13_Msk (0x1UL << EXTI_FTSR1_FT13_Pos) /*!< 0x00002000 */ 3093 #define EXTI_FTSR1_FT13 EXTI_FTSR1_FT13_Msk /*!< Falling trigger event configuration bit of line 13 */ 3094 #define EXTI_FTSR1_FT14_Pos (14U) 3095 #define EXTI_FTSR1_FT14_Msk (0x1UL << EXTI_FTSR1_FT14_Pos) /*!< 0x00004000 */ 3096 #define EXTI_FTSR1_FT14 EXTI_FTSR1_FT14_Msk /*!< Falling trigger event configuration bit of line 14 */ 3097 #define EXTI_FTSR1_FT15_Pos (15U) 3098 #define EXTI_FTSR1_FT15_Msk (0x1UL << EXTI_FTSR1_FT15_Pos) /*!< 0x00008000 */ 3099 #define EXTI_FTSR1_FT15 EXTI_FTSR1_FT15_Msk /*!< Falling trigger event configuration bit of line 15 */ 3100 #define EXTI_FTSR1_FT16_Pos (16U) 3101 #define EXTI_FTSR1_FT16_Msk (0x1UL << EXTI_FTSR1_FT16_Pos) /*!< 0x00010000 */ 3102 #define EXTI_FTSR1_FT16 EXTI_FTSR1_FT16_Msk /*!< Falling trigger event configuration bit of line 16 */ 3103 #define EXTI_FTSR1_FT17_Pos (17U) 3104 #define EXTI_FTSR1_FT17_Msk (0x1UL << EXTI_FTSR1_FT17_Pos) /*!< 0x00020000 */ 3105 #define EXTI_FTSR1_FT17 EXTI_FTSR1_FT17_Msk /*!< Falling trigger event configuration bit of line 17 */ 3106 #define EXTI_FTSR1_FT18_Pos (18U) 3107 #define EXTI_FTSR1_FT18_Msk (0x1UL << EXTI_FTSR1_FT18_Pos) /*!< 0x00040000 */ 3108 #define EXTI_FTSR1_FT18 EXTI_FTSR1_FT18_Msk /*!< Falling trigger event configuration bit of line 18 */ 3109 #define EXTI_FTSR1_FT19_Pos (19U) 3110 #define EXTI_FTSR1_FT19_Msk (0x1UL << EXTI_FTSR1_FT19_Pos) /*!< 0x00080000 */ 3111 #define EXTI_FTSR1_FT19 EXTI_FTSR1_FT19_Msk /*!< Falling trigger event configuration bit of line 19 */ 3112 #define EXTI_FTSR1_FT20_Pos (20U) 3113 #define EXTI_FTSR1_FT20_Msk (0x1UL << EXTI_FTSR1_FT20_Pos) /*!< 0x00100000 */ 3114 #define EXTI_FTSR1_FT20 EXTI_FTSR1_FT20_Msk /*!< Falling trigger event configuration bit of line 20 */ 3115 #define EXTI_FTSR1_FT21_Pos (21U) 3116 #define EXTI_FTSR1_FT21_Msk (0x1UL << EXTI_FTSR1_FT21_Pos) /*!< 0x00200000 */ 3117 #define EXTI_FTSR1_FT21 EXTI_FTSR1_FT21_Msk /*!< Falling trigger event configuration bit of line 21 */ 3118 #define EXTI_FTSR1_FT31_Pos (31U) 3119 #define EXTI_FTSR1_FT31_Msk (0x1UL << EXTI_FTSR1_FT31_Pos) /*!< 0x80000000 */ 3120 #define EXTI_FTSR1_FT31 EXTI_FTSR1_FT31_Msk /*!< Falling trigger event configuration bit of line 31 */ 3121 3122 /****************** Bit definition for EXTI_SWIER1 register *****************/ 3123 #define EXTI_SWIER1_SWI_Pos (0U) 3124 #define EXTI_SWIER1_SWI_Msk (0x803FFFFFUL << EXTI_SWIER1_SWI_Pos) /*!< 0x803FFFFF */ 3125 #define EXTI_SWIER1_SWI EXTI_SWIER1_SWI_Msk /*!< Software interrupt */ 3126 #define EXTI_SWIER1_SWI0_Pos (0U) 3127 #define EXTI_SWIER1_SWI0_Msk (0x1UL << EXTI_SWIER1_SWI0_Pos) /*!< 0x00000001 */ 3128 #define EXTI_SWIER1_SWI0 EXTI_SWIER1_SWI0_Msk /*!< Software Interrupt on line 0 */ 3129 #define EXTI_SWIER1_SWI1_Pos (1U) 3130 #define EXTI_SWIER1_SWI1_Msk (0x1UL << EXTI_SWIER1_SWI1_Pos) /*!< 0x00000002 */ 3131 #define EXTI_SWIER1_SWI1 EXTI_SWIER1_SWI1_Msk /*!< Software Interrupt on line 1 */ 3132 #define EXTI_SWIER1_SWI2_Pos (2U) 3133 #define EXTI_SWIER1_SWI2_Msk (0x1UL << EXTI_SWIER1_SWI2_Pos) /*!< 0x00000004 */ 3134 #define EXTI_SWIER1_SWI2 EXTI_SWIER1_SWI2_Msk /*!< Software Interrupt on line 2 */ 3135 #define EXTI_SWIER1_SWI3_Pos (3U) 3136 #define EXTI_SWIER1_SWI3_Msk (0x1UL << EXTI_SWIER1_SWI3_Pos) /*!< 0x00000008 */ 3137 #define EXTI_SWIER1_SWI3 EXTI_SWIER1_SWI3_Msk /*!< Software Interrupt on line 3 */ 3138 #define EXTI_SWIER1_SWI4_Pos (4U) 3139 #define EXTI_SWIER1_SWI4_Msk (0x1UL << EXTI_SWIER1_SWI4_Pos) /*!< 0x00000010 */ 3140 #define EXTI_SWIER1_SWI4 EXTI_SWIER1_SWI4_Msk /*!< Software Interrupt on line 4 */ 3141 #define EXTI_SWIER1_SWI5_Pos (5U) 3142 #define EXTI_SWIER1_SWI5_Msk (0x1UL << EXTI_SWIER1_SWI5_Pos) /*!< 0x00000020 */ 3143 #define EXTI_SWIER1_SWI5 EXTI_SWIER1_SWI5_Msk /*!< Software Interrupt on line 5 */ 3144 #define EXTI_SWIER1_SWI6_Pos (6U) 3145 #define EXTI_SWIER1_SWI6_Msk (0x1UL << EXTI_SWIER1_SWI6_Pos) /*!< 0x00000040 */ 3146 #define EXTI_SWIER1_SWI6 EXTI_SWIER1_SWI6_Msk /*!< Software Interrupt on line 6 */ 3147 #define EXTI_SWIER1_SWI7_Pos (7U) 3148 #define EXTI_SWIER1_SWI7_Msk (0x1UL << EXTI_SWIER1_SWI7_Pos) /*!< 0x00000080 */ 3149 #define EXTI_SWIER1_SWI7 EXTI_SWIER1_SWI7_Msk /*!< Software Interrupt on line 7 */ 3150 #define EXTI_SWIER1_SWI8_Pos (8U) 3151 #define EXTI_SWIER1_SWI8_Msk (0x1UL << EXTI_SWIER1_SWI8_Pos) /*!< 0x00000100 */ 3152 #define EXTI_SWIER1_SWI8 EXTI_SWIER1_SWI8_Msk /*!< Software Interrupt on line 8 */ 3153 #define EXTI_SWIER1_SWI9_Pos (9U) 3154 #define EXTI_SWIER1_SWI9_Msk (0x1UL << EXTI_SWIER1_SWI9_Pos) /*!< 0x00000200 */ 3155 #define EXTI_SWIER1_SWI9 EXTI_SWIER1_SWI9_Msk /*!< Software Interrupt on line 9 */ 3156 #define EXTI_SWIER1_SWI10_Pos (10U) 3157 #define EXTI_SWIER1_SWI10_Msk (0x1UL << EXTI_SWIER1_SWI10_Pos) /*!< 0x00000400 */ 3158 #define EXTI_SWIER1_SWI10 EXTI_SWIER1_SWI10_Msk /*!< Software Interrupt on line 10 */ 3159 #define EXTI_SWIER1_SWI11_Pos (11U) 3160 #define EXTI_SWIER1_SWI11_Msk (0x1UL << EXTI_SWIER1_SWI11_Pos) /*!< 0x00000800 */ 3161 #define EXTI_SWIER1_SWI11 EXTI_SWIER1_SWI11_Msk /*!< Software Interrupt on line 11 */ 3162 #define EXTI_SWIER1_SWI12_Pos (12U) 3163 #define EXTI_SWIER1_SWI12_Msk (0x1UL << EXTI_SWIER1_SWI12_Pos) /*!< 0x00001000 */ 3164 #define EXTI_SWIER1_SWI12 EXTI_SWIER1_SWI12_Msk /*!< Software Interrupt on line 12 */ 3165 #define EXTI_SWIER1_SWI13_Pos (13U) 3166 #define EXTI_SWIER1_SWI13_Msk (0x1UL << EXTI_SWIER1_SWI13_Pos) /*!< 0x00002000 */ 3167 #define EXTI_SWIER1_SWI13 EXTI_SWIER1_SWI13_Msk /*!< Software Interrupt on line 13 */ 3168 #define EXTI_SWIER1_SWI14_Pos (14U) 3169 #define EXTI_SWIER1_SWI14_Msk (0x1UL << EXTI_SWIER1_SWI14_Pos) /*!< 0x00004000 */ 3170 #define EXTI_SWIER1_SWI14 EXTI_SWIER1_SWI14_Msk /*!< Software Interrupt on line 14 */ 3171 #define EXTI_SWIER1_SWI15_Pos (15U) 3172 #define EXTI_SWIER1_SWI15_Msk (0x1UL << EXTI_SWIER1_SWI15_Pos) /*!< 0x00008000 */ 3173 #define EXTI_SWIER1_SWI15 EXTI_SWIER1_SWI15_Msk /*!< Software Interrupt on line 15 */ 3174 #define EXTI_SWIER1_SWI16_Pos (16U) 3175 #define EXTI_SWIER1_SWI16_Msk (0x1UL << EXTI_SWIER1_SWI16_Pos) /*!< 0x00010000 */ 3176 #define EXTI_SWIER1_SWI16 EXTI_SWIER1_SWI16_Msk /*!< Software Interrupt on line 16 */ 3177 #define EXTI_SWIER1_SWI17_Pos (17U) 3178 #define EXTI_SWIER1_SWI17_Msk (0x1UL << EXTI_SWIER1_SWI17_Pos) /*!< 0x00020000 */ 3179 #define EXTI_SWIER1_SWI17 EXTI_SWIER1_SWI17_Msk /*!< Software Interrupt on line 17 */ 3180 #define EXTI_SWIER1_SWI18_Pos (18U) 3181 #define EXTI_SWIER1_SWI18_Msk (0x1UL << EXTI_SWIER1_SWI18_Pos) /*!< 0x00040000 */ 3182 #define EXTI_SWIER1_SWI18 EXTI_SWIER1_SWI18_Msk /*!< Software Interrupt on line 18 */ 3183 #define EXTI_SWIER1_SWI19_Pos (19U) 3184 #define EXTI_SWIER1_SWI19_Msk (0x1UL << EXTI_SWIER1_SWI19_Pos) /*!< 0x00080000 */ 3185 #define EXTI_SWIER1_SWI19 EXTI_SWIER1_SWI19_Msk /*!< Software Interrupt on line 19 */ 3186 #define EXTI_SWIER1_SWI20_Pos (20U) 3187 #define EXTI_SWIER1_SWI20_Msk (0x1UL << EXTI_SWIER1_SWI20_Pos) /*!< 0x00100000 */ 3188 #define EXTI_SWIER1_SWI20 EXTI_SWIER1_SWI20_Msk /*!< Software Interrupt on line 20 */ 3189 #define EXTI_SWIER1_SWI21_Pos (21U) 3190 #define EXTI_SWIER1_SWI21_Msk (0x1UL << EXTI_SWIER1_SWI21_Pos) /*!< 0x00200000 */ 3191 #define EXTI_SWIER1_SWI21 EXTI_SWIER1_SWI21_Msk /*!< Software Interrupt on line 21 */ 3192 #define EXTI_SWIER1_SWI31_Pos (31U) 3193 #define EXTI_SWIER1_SWI31_Msk (0x1UL << EXTI_SWIER1_SWI31_Pos) /*!< 0x80000000 */ 3194 #define EXTI_SWIER1_SWI31 EXTI_SWIER1_SWI31_Msk /*!< Software Interrupt on line 31 */ 3195 3196 /******************* Bit definition for EXTI_PR1 register *******************/ 3197 #define EXTI_PR1_PIF_Pos (0U) 3198 #define EXTI_PR1_PIF_Msk (0x803FFFFFUL << EXTI_PR1_PIF_Pos) /*!< 0x803FFFFF */ 3199 #define EXTI_PR1_PIF EXTI_PR1_PIF_Msk /*!< Pending bit */ 3200 #define EXTI_PR1_PIF0_Pos (0U) 3201 #define EXTI_PR1_PIF0_Msk (0x1UL << EXTI_PR1_PIF0_Pos) /*!< 0x00000001 */ 3202 #define EXTI_PR1_PIF0 EXTI_PR1_PIF0_Msk /*!< Pending bit for line 0 */ 3203 #define EXTI_PR1_PIF1_Pos (1U) 3204 #define EXTI_PR1_PIF1_Msk (0x1UL << EXTI_PR1_PIF1_Pos) /*!< 0x00000002 */ 3205 #define EXTI_PR1_PIF1 EXTI_PR1_PIF1_Msk /*!< Pending bit for line 1 */ 3206 #define EXTI_PR1_PIF2_Pos (2U) 3207 #define EXTI_PR1_PIF2_Msk (0x1UL << EXTI_PR1_PIF2_Pos) /*!< 0x00000004 */ 3208 #define EXTI_PR1_PIF2 EXTI_PR1_PIF2_Msk /*!< Pending bit for line 2 */ 3209 #define EXTI_PR1_PIF3_Pos (3U) 3210 #define EXTI_PR1_PIF3_Msk (0x1UL << EXTI_PR1_PIF3_Pos) /*!< 0x00000008 */ 3211 #define EXTI_PR1_PIF3 EXTI_PR1_PIF3_Msk /*!< Pending bit for line 3 */ 3212 #define EXTI_PR1_PIF4_Pos (4U) 3213 #define EXTI_PR1_PIF4_Msk (0x1UL << EXTI_PR1_PIF4_Pos) /*!< 0x00000010 */ 3214 #define EXTI_PR1_PIF4 EXTI_PR1_PIF4_Msk /*!< Pending bit for line 4 */ 3215 #define EXTI_PR1_PIF5_Pos (5U) 3216 #define EXTI_PR1_PIF5_Msk (0x1UL << EXTI_PR1_PIF5_Pos) /*!< 0x00000020 */ 3217 #define EXTI_PR1_PIF5 EXTI_PR1_PIF5_Msk /*!< Pending bit for line 5 */ 3218 #define EXTI_PR1_PIF6_Pos (6U) 3219 #define EXTI_PR1_PIF6_Msk (0x1UL << EXTI_PR1_PIF6_Pos) /*!< 0x00000040 */ 3220 #define EXTI_PR1_PIF6 EXTI_PR1_PIF6_Msk /*!< Pending bit for line 6 */ 3221 #define EXTI_PR1_PIF7_Pos (7U) 3222 #define EXTI_PR1_PIF7_Msk (0x1UL << EXTI_PR1_PIF7_Pos) /*!< 0x00000080 */ 3223 #define EXTI_PR1_PIF7 EXTI_PR1_PIF7_Msk /*!< Pending bit for line 7 */ 3224 #define EXTI_PR1_PIF8_Pos (8U) 3225 #define EXTI_PR1_PIF8_Msk (0x1UL << EXTI_PR1_PIF8_Pos) /*!< 0x00000100 */ 3226 #define EXTI_PR1_PIF8 EXTI_PR1_PIF8_Msk /*!< Pending bit for line 8 */ 3227 #define EXTI_PR1_PIF9_Pos (9U) 3228 #define EXTI_PR1_PIF9_Msk (0x1UL << EXTI_PR1_PIF9_Pos) /*!< 0x00000200 */ 3229 #define EXTI_PR1_PIF9 EXTI_PR1_PIF9_Msk /*!< Pending bit for line 9 */ 3230 #define EXTI_PR1_PIF10_Pos (10U) 3231 #define EXTI_PR1_PIF10_Msk (0x1UL << EXTI_PR1_PIF10_Pos) /*!< 0x00000400 */ 3232 #define EXTI_PR1_PIF10 EXTI_PR1_PIF10_Msk /*!< Pending bit for line 10 */ 3233 #define EXTI_PR1_PIF11_Pos (11U) 3234 #define EXTI_PR1_PIF11_Msk (0x1UL << EXTI_PR1_PIF11_Pos) /*!< 0x00000800 */ 3235 #define EXTI_PR1_PIF11 EXTI_PR1_PIF11_Msk /*!< Pending bit for line 11 */ 3236 #define EXTI_PR1_PIF12_Pos (12U) 3237 #define EXTI_PR1_PIF12_Msk (0x1UL << EXTI_PR1_PIF12_Pos) /*!< 0x00001000 */ 3238 #define EXTI_PR1_PIF12 EXTI_PR1_PIF12_Msk /*!< Pending bit for line 12 */ 3239 #define EXTI_PR1_PIF13_Pos (13U) 3240 #define EXTI_PR1_PIF13_Msk (0x1UL << EXTI_PR1_PIF13_Pos) /*!< 0x00002000 */ 3241 #define EXTI_PR1_PIF13 EXTI_PR1_PIF13_Msk /*!< Pending bit for line 13 */ 3242 #define EXTI_PR1_PIF14_Pos (14U) 3243 #define EXTI_PR1_PIF14_Msk (0x1UL << EXTI_PR1_PIF14_Pos) /*!< 0x00004000 */ 3244 #define EXTI_PR1_PIF14 EXTI_PR1_PIF14_Msk /*!< Pending bit for line 14 */ 3245 #define EXTI_PR1_PIF15_Pos (15U) 3246 #define EXTI_PR1_PIF15_Msk (0x1UL << EXTI_PR1_PIF15_Pos) /*!< 0x00008000 */ 3247 #define EXTI_PR1_PIF15 EXTI_PR1_PIF15_Msk /*!< Pending bit for line 15 */ 3248 #define EXTI_PR1_PIF16_Pos (16U) 3249 #define EXTI_PR1_PIF16_Msk (0x1UL << EXTI_PR1_PIF16_Pos) /*!< 0x00010000 */ 3250 #define EXTI_PR1_PIF16 EXTI_PR1_PIF16_Msk /*!< Pending bit for line 16 */ 3251 #define EXTI_PR1_PIF17_Pos (17U) 3252 #define EXTI_PR1_PIF17_Msk (0x1UL << EXTI_PR1_PIF17_Pos) /*!< 0x00020000 */ 3253 #define EXTI_PR1_PIF17 EXTI_PR1_PIF17_Msk /*!< Pending bit for line 17 */ 3254 #define EXTI_PR1_PIF18_Pos (18U) 3255 #define EXTI_PR1_PIF18_Msk (0x1UL << EXTI_PR1_PIF18_Pos) /*!< 0x00040000 */ 3256 #define EXTI_PR1_PIF18 EXTI_PR1_PIF18_Msk /*!< Pending bit for line 18 */ 3257 #define EXTI_PR1_PIF19_Pos (19U) 3258 #define EXTI_PR1_PIF19_Msk (0x1UL << EXTI_PR1_PIF19_Pos) /*!< 0x00080000 */ 3259 #define EXTI_PR1_PIF19 EXTI_PR1_PIF19_Msk /*!< Pending bit for line 19 */ 3260 #define EXTI_PR1_PIF20_Pos (20U) 3261 #define EXTI_PR1_PIF20_Msk (0x1UL << EXTI_PR1_PIF20_Pos) /*!< 0x00100000 */ 3262 #define EXTI_PR1_PIF20 EXTI_PR1_PIF20_Msk /*!< Pending bit for line 20 */ 3263 #define EXTI_PR1_PIF21_Pos (21U) 3264 #define EXTI_PR1_PIF21_Msk (0x1UL << EXTI_PR1_PIF21_Pos) /*!< 0x00200000 */ 3265 #define EXTI_PR1_PIF21 EXTI_PR1_PIF21_Msk /*!< Pending bit for line 21 */ 3266 #define EXTI_PR1_PIF31_Pos (31U) 3267 #define EXTI_PR1_PIF31_Msk (0x1UL << EXTI_PR1_PIF31_Pos) /*!< 0x80000000 */ 3268 #define EXTI_PR1_PIF31 EXTI_PR1_PIF31_Msk /*!< Pending bit for line 31 */ 3269 3270 /****************** Bit definition for EXTI_RTSR2 register ******************/ 3271 #define EXTI_RTSR2_RT_Pos (0U) 3272 #define EXTI_RTSR2_RT_Msk (0x302UL << EXTI_RTSR2_RT_Pos) /*!< 0x00000302 */ 3273 #define EXTI_RTSR2_RT EXTI_RTSR2_RT_Msk /*!< Rising trigger event configuration bit */ 3274 #define EXTI_RTSR2_RT33_Pos (1U) 3275 #define EXTI_RTSR2_RT33_Msk (0x1UL << EXTI_RTSR2_RT33_Pos) /*!< 0x00000002 */ 3276 #define EXTI_RTSR2_RT33 EXTI_RTSR2_RT33_Msk /*!< Rising trigger event configuration bit of line 33 */ 3277 #define EXTI_RTSR2_RT40_Pos (8U) 3278 #define EXTI_RTSR2_RT40_Msk (0x1UL << EXTI_RTSR2_RT40_Pos) /*!< 0x00000100 */ 3279 #define EXTI_RTSR2_RT40 EXTI_RTSR2_RT40_Msk /*!< Rising trigger event configuration bit of line 40 */ 3280 #define EXTI_RTSR2_RT41_Pos (9U) 3281 #define EXTI_RTSR2_RT41_Msk (0x1UL << EXTI_RTSR2_RT41_Pos) /*!< 0x00000200 */ 3282 #define EXTI_RTSR2_RT41 EXTI_RTSR2_RT41_Msk /*!< Rising trigger event configuration bit of line 41 */ 3283 3284 /****************** Bit definition for EXTI_FTSR2 register ******************/ 3285 #define EXTI_FTSR2_FT_Pos (0U) 3286 #define EXTI_FTSR2_FT_Msk (0x302UL << EXTI_FTSR2_FT_Pos) /*!< 0x00000302 */ 3287 #define EXTI_FTSR2_FT EXTI_FTSR2_FT_Msk /*!< Falling trigger event configuration bit */ 3288 #define EXTI_FTSR2_FT33_Pos (1U) 3289 #define EXTI_FTSR2_FT33_Msk (0x1UL << EXTI_FTSR2_FT33_Pos) /*!< 0x00000002 */ 3290 #define EXTI_FTSR2_FT33 EXTI_FTSR2_FT33_Msk /*!< Falling trigger event configuration bit of line 33 */ 3291 #define EXTI_FTSR2_FT40_Pos (8U) 3292 #define EXTI_FTSR2_FT40_Msk (0x1UL << EXTI_FTSR2_FT40_Pos) /*!< 0x00000100 */ 3293 #define EXTI_FTSR2_FT40 EXTI_FTSR2_FT40_Msk /*!< Falling trigger event configuration bit of line 40 */ 3294 #define EXTI_FTSR2_FT41_Pos (9U) 3295 #define EXTI_FTSR2_FT41_Msk (0x1UL << EXTI_FTSR2_FT41_Pos) /*!< 0x00000200 */ 3296 #define EXTI_FTSR2_FT41 EXTI_FTSR2_FT41_Msk /*!< Falling trigger event configuration bit of line 41 */ 3297 3298 /****************** Bit definition for EXTI_SWIER2 register *****************/ 3299 #define EXTI_SWIER2_SWI_Pos (0U) 3300 #define EXTI_SWIER2_SWI_Msk (0x302UL << EXTI_SWIER2_SWI_Pos) /*!< 0x00000302 */ 3301 #define EXTI_SWIER2_SWI EXTI_SWIER2_SWI_Msk /*!< Falling trigger event configuration bit */ 3302 #define EXTI_SWIER2_SWI33_Pos (1U) 3303 #define EXTI_SWIER2_SWI33_Msk (0x1UL << EXTI_SWIER2_SWI33_Pos) /*!< 0x00000002 */ 3304 #define EXTI_SWIER2_SWI33 EXTI_SWIER2_SWI33_Msk /*!< Software Interrupt on line 33 */ 3305 #define EXTI_SWIER2_SWI40_Pos (8U) 3306 #define EXTI_SWIER2_SWI40_Msk (0x1UL << EXTI_SWIER2_SWI40_Pos) /*!< 0x00000100 */ 3307 #define EXTI_SWIER2_SWI40 EXTI_SWIER2_SWI40_Msk /*!< Software Interrupt on line 40 */ 3308 #define EXTI_SWIER2_SWI41_Pos (9U) 3309 #define EXTI_SWIER2_SWI41_Msk (0x1UL << EXTI_SWIER2_SWI41_Pos) /*!< 0x00000200 */ 3310 #define EXTI_SWIER2_SWI41 EXTI_SWIER2_SWI41_Msk /*!< Software Interrupt on line 41 */ 3311 3312 /******************* Bit definition for EXTI_PR2 register *******************/ 3313 #define EXTI_PR2_PIF_Pos (0U) 3314 #define EXTI_PR2_PIF_Msk (0x302UL << EXTI_PR2_PIF_Pos) /*!< 0x00000302 */ 3315 #define EXTI_PR2_PIF EXTI_PR2_PIF_Msk /*!< Pending bit */ 3316 #define EXTI_PR2_PIF33_Pos (1U) 3317 #define EXTI_PR2_PIF33_Msk (0x1UL << EXTI_PR2_PIF33_Pos) /*!< 0x00000002 */ 3318 #define EXTI_PR2_PIF33 EXTI_PR2_PIF33_Msk /*!< Pending bit for line 33 */ 3319 #define EXTI_PR2_PIF40_Pos (8U) 3320 #define EXTI_PR2_PIF40_Msk (0x1UL << EXTI_PR2_PIF40_Pos) /*!< 0x00000100 */ 3321 #define EXTI_PR2_PIF40 EXTI_PR2_PIF40_Msk /*!< Pending bit for line 40 */ 3322 #define EXTI_PR2_PIF41_Pos (9U) 3323 #define EXTI_PR2_PIF41_Msk (0x1UL << EXTI_PR2_PIF41_Pos) /*!< 0x00000200 */ 3324 #define EXTI_PR2_PIF41 EXTI_PR2_PIF41_Msk /*!< Pending bit for line 41 */ 3325 3326 /******************** Bits definition for EXTI_IMR1 register ****************/ 3327 #define EXTI_IMR1_Pos (0U) 3328 #define EXTI_IMR1_Msk (0xFFFFFFFFUL << EXTI_IMR1_Pos) /*!< 0xFFFFFFFF */ 3329 #define EXTI_IMR1_IM EXTI_IMR1_Msk /*!< CPU1 wakeup with interrupt Mask on Event */ 3330 #define EXTI_IMR1_IM0_Pos (0U) 3331 #define EXTI_IMR1_IM0_Msk (0x1UL << EXTI_IMR1_IM0_Pos) /*!< 0x00000001 */ 3332 #define EXTI_IMR1_IM0 EXTI_IMR1_IM0_Msk /*!< CPU1 Interrupt Mask on line 0 */ 3333 #define EXTI_IMR1_IM1_Pos (1U) 3334 #define EXTI_IMR1_IM1_Msk (0x1UL << EXTI_IMR1_IM1_Pos) /*!< 0x00000002 */ 3335 #define EXTI_IMR1_IM1 EXTI_IMR1_IM1_Msk /*!< CPU1 Interrupt Mask on line 1 */ 3336 #define EXTI_IMR1_IM2_Pos (2U) 3337 #define EXTI_IMR1_IM2_Msk (0x1UL << EXTI_IMR1_IM2_Pos) /*!< 0x00000004 */ 3338 #define EXTI_IMR1_IM2 EXTI_IMR1_IM2_Msk /*!< CPU1 Interrupt Mask on line 2 */ 3339 #define EXTI_IMR1_IM3_Pos (3U) 3340 #define EXTI_IMR1_IM3_Msk (0x1UL << EXTI_IMR1_IM3_Pos) /*!< 0x00000008 */ 3341 #define EXTI_IMR1_IM3 EXTI_IMR1_IM3_Msk /*!< CPU1 Interrupt Mask on line 3 */ 3342 #define EXTI_IMR1_IM4_Pos (4U) 3343 #define EXTI_IMR1_IM4_Msk (0x1UL << EXTI_IMR1_IM4_Pos) /*!< 0x00000010 */ 3344 #define EXTI_IMR1_IM4 EXTI_IMR1_IM4_Msk /*!< CPU1 Interrupt Mask on line 4 */ 3345 #define EXTI_IMR1_IM5_Pos (5U) 3346 #define EXTI_IMR1_IM5_Msk (0x1UL << EXTI_IMR1_IM5_Pos) /*!< 0x00000020 */ 3347 #define EXTI_IMR1_IM5 EXTI_IMR1_IM5_Msk /*!< CPU1 Interrupt Mask on line 5 */ 3348 #define EXTI_IMR1_IM6_Pos (6U) 3349 #define EXTI_IMR1_IM6_Msk (0x1UL << EXTI_IMR1_IM6_Pos) /*!< 0x00000040 */ 3350 #define EXTI_IMR1_IM6 EXTI_IMR1_IM6_Msk /*!< CPU1 Interrupt Mask on line 6 */ 3351 #define EXTI_IMR1_IM7_Pos (7U) 3352 #define EXTI_IMR1_IM7_Msk (0x1UL << EXTI_IMR1_IM7_Pos) /*!< 0x00000080 */ 3353 #define EXTI_IMR1_IM7 EXTI_IMR1_IM7_Msk /*!< CPU1 Interrupt Mask on line 7 */ 3354 #define EXTI_IMR1_IM8_Pos (8U) 3355 #define EXTI_IMR1_IM8_Msk (0x1UL << EXTI_IMR1_IM8_Pos) /*!< 0x00000100 */ 3356 #define EXTI_IMR1_IM8 EXTI_IMR1_IM8_Msk /*!< CPU1 Interrupt Mask on line 8 */ 3357 #define EXTI_IMR1_IM9_Pos (9U) 3358 #define EXTI_IMR1_IM9_Msk (0x1UL << EXTI_IMR1_IM9_Pos) /*!< 0x00000200 */ 3359 #define EXTI_IMR1_IM9 EXTI_IMR1_IM9_Msk /*!< CPU1 Interrupt Mask on line 9 */ 3360 #define EXTI_IMR1_IM10_Pos (10U) 3361 #define EXTI_IMR1_IM10_Msk (0x1UL << EXTI_IMR1_IM10_Pos) /*!< 0x00000400 */ 3362 #define EXTI_IMR1_IM10 EXTI_IMR1_IM10_Msk /*!< CPU1 Interrupt Mask on line 10 */ 3363 #define EXTI_IMR1_IM11_Pos (11U) 3364 #define EXTI_IMR1_IM11_Msk (0x1UL << EXTI_IMR1_IM11_Pos) /*!< 0x00000800 */ 3365 #define EXTI_IMR1_IM11 EXTI_IMR1_IM11_Msk /*!< CPU1 Interrupt Mask on line 11 */ 3366 #define EXTI_IMR1_IM12_Pos (12U) 3367 #define EXTI_IMR1_IM12_Msk (0x1UL << EXTI_IMR1_IM12_Pos) /*!< 0x00001000 */ 3368 #define EXTI_IMR1_IM12 EXTI_IMR1_IM12_Msk /*!< CPU1 Interrupt Mask on line 12 */ 3369 #define EXTI_IMR1_IM13_Pos (13U) 3370 #define EXTI_IMR1_IM13_Msk (0x1UL << EXTI_IMR1_IM13_Pos) /*!< 0x00002000 */ 3371 #define EXTI_IMR1_IM13 EXTI_IMR1_IM13_Msk /*!< CPU1 Interrupt Mask on line 13 */ 3372 #define EXTI_IMR1_IM14_Pos (14U) 3373 #define EXTI_IMR1_IM14_Msk (0x1UL << EXTI_IMR1_IM14_Pos) /*!< 0x00004000 */ 3374 #define EXTI_IMR1_IM14 EXTI_IMR1_IM14_Msk /*!< CPU1 Interrupt Mask on line 14 */ 3375 #define EXTI_IMR1_IM15_Pos (15U) 3376 #define EXTI_IMR1_IM15_Msk (0x1UL << EXTI_IMR1_IM15_Pos) /*!< 0x00008000 */ 3377 #define EXTI_IMR1_IM15 EXTI_IMR1_IM15_Msk /*!< CPU1 Interrupt Mask on line 15 */ 3378 #define EXTI_IMR1_IM16_Pos (16U) 3379 #define EXTI_IMR1_IM16_Msk (0x1UL << EXTI_IMR1_IM16_Pos) /*!< 0x00010000 */ 3380 #define EXTI_IMR1_IM16 EXTI_IMR1_IM16_Msk /*!< CPU1 Interrupt Mask on line 16 */ 3381 #define EXTI_IMR1_IM17_Pos (17U) 3382 #define EXTI_IMR1_IM17_Msk (0x1UL << EXTI_IMR1_IM17_Pos) /*!< 0x00020000 */ 3383 #define EXTI_IMR1_IM17 EXTI_IMR1_IM17_Msk /*!< CPU1 Interrupt Mask on line 17 */ 3384 #define EXTI_IMR1_IM18_Pos (18U) 3385 #define EXTI_IMR1_IM18_Msk (0x1UL << EXTI_IMR1_IM18_Pos) /*!< 0x00040000 */ 3386 #define EXTI_IMR1_IM18 EXTI_IMR1_IM18_Msk /*!< CPU1 Interrupt Mask on line 18 */ 3387 #define EXTI_IMR1_IM19_Pos (19U) 3388 #define EXTI_IMR1_IM19_Msk (0x1UL << EXTI_IMR1_IM19_Pos) /*!< 0x00080000 */ 3389 #define EXTI_IMR1_IM19 EXTI_IMR1_IM19_Msk /*!< CPU1 Interrupt Mask on line 19 */ 3390 #define EXTI_IMR1_IM20_Pos (20U) 3391 #define EXTI_IMR1_IM20_Msk (0x1UL << EXTI_IMR1_IM20_Pos) /*!< 0x00100000 */ 3392 #define EXTI_IMR1_IM20 EXTI_IMR1_IM20_Msk /*!< CPU1 Interrupt Mask on line 20 */ 3393 #define EXTI_IMR1_IM21_Pos (21U) 3394 #define EXTI_IMR1_IM21_Msk (0x1UL << EXTI_IMR1_IM21_Pos) /*!< 0x00200000 */ 3395 #define EXTI_IMR1_IM21 EXTI_IMR1_IM21_Msk /*!< CPU1 Interrupt Mask on line 21 */ 3396 #define EXTI_IMR1_IM22_Pos (22U) 3397 #define EXTI_IMR1_IM22_Msk (0x1UL << EXTI_IMR1_IM22_Pos) /*!< 0x00400000 */ 3398 #define EXTI_IMR1_IM22 EXTI_IMR1_IM22_Msk /*!< CPU1 Interrupt Mask on line 22 */ 3399 #define EXTI_IMR1_IM23_Pos (23U) 3400 #define EXTI_IMR1_IM23_Msk (0x1UL << EXTI_IMR1_IM23_Pos) /*!< 0x00800000 */ 3401 #define EXTI_IMR1_IM23 EXTI_IMR1_IM23_Msk /*!< CPU1 Interrupt Mask on line 23 */ 3402 #define EXTI_IMR1_IM24_Pos (24U) 3403 #define EXTI_IMR1_IM24_Msk (0x1UL << EXTI_IMR1_IM24_Pos) /*!< 0x01000000 */ 3404 #define EXTI_IMR1_IM24 EXTI_IMR1_IM24_Msk /*!< CPU1 Interrupt Mask on line 24 */ 3405 #define EXTI_IMR1_IM25_Pos (25U) 3406 #define EXTI_IMR1_IM25_Msk (0x1UL << EXTI_IMR1_IM25_Pos) /*!< 0x02000000 */ 3407 #define EXTI_IMR1_IM25 EXTI_IMR1_IM25_Msk /*!< CPU1 Interrupt Mask on line 25 */ 3408 #define EXTI_IMR1_IM28_Pos (28U) 3409 #define EXTI_IMR1_IM28_Msk (0x1UL << EXTI_IMR1_IM28_Pos) /*!< 0x10000000 */ 3410 #define EXTI_IMR1_IM28 EXTI_IMR1_IM28_Msk /*!< CPU1 Interrupt Mask on line 28 */ 3411 #define EXTI_IMR1_IM29_Pos (29U) 3412 #define EXTI_IMR1_IM29_Msk (0x1UL << EXTI_IMR1_IM29_Pos) /*!< 0x20000000 */ 3413 #define EXTI_IMR1_IM29 EXTI_IMR1_IM29_Msk /*!< CPU1 Interrupt Mask on line 29 */ 3414 #define EXTI_IMR1_IM30_Pos (30U) 3415 #define EXTI_IMR1_IM30_Msk (0x1UL << EXTI_IMR1_IM30_Pos) /*!< 0x40000000 */ 3416 #define EXTI_IMR1_IM30 EXTI_IMR1_IM30_Msk /*!< CPU1 Interrupt Mask on line 30 */ 3417 #define EXTI_IMR1_IM31_Pos (31U) 3418 #define EXTI_IMR1_IM31_Msk (0x1UL << EXTI_IMR1_IM31_Pos) /*!< 0x80000000 */ 3419 #define EXTI_IMR1_IM31 EXTI_IMR1_IM31_Msk /*!< CPU1 Interrupt Mask on line 31 */ 3420 3421 /******************** Bits definition for EXTI_EMR1 register ****************/ 3422 #define EXTI_EMR1_Pos (0U) 3423 #define EXTI_EMR1_Msk (0x003EFFFFUL << EXTI_EMR1_Pos) /*!< 0xFFFFFFFF */ 3424 #define EXTI_EMR1_EM EXTI_EMR1_Msk /*!< CPU1 Event Mask */ 3425 #define EXTI_EMR1_EM0_Pos (0U) 3426 #define EXTI_EMR1_EM0_Msk (0x1UL << EXTI_EMR1_EM0_Pos) /*!< 0x00000001 */ 3427 #define EXTI_EMR1_EM0 EXTI_EMR1_EM0_Msk /*!< CPU1 Event Mask on line 0 */ 3428 #define EXTI_EMR1_EM1_Pos (1U) 3429 #define EXTI_EMR1_EM1_Msk (0x1UL << EXTI_EMR1_EM1_Pos) /*!< 0x00000002 */ 3430 #define EXTI_EMR1_EM1 EXTI_EMR1_EM1_Msk /*!< CPU1 Event Mask on line 1 */ 3431 #define EXTI_EMR1_EM2_Pos (2U) 3432 #define EXTI_EMR1_EM2_Msk (0x1UL << EXTI_EMR1_EM2_Pos) /*!< 0x00000004 */ 3433 #define EXTI_EMR1_EM2 EXTI_EMR1_EM2_Msk /*!< CPU1 Event Mask on line 2 */ 3434 #define EXTI_EMR1_EM3_Pos (3U) 3435 #define EXTI_EMR1_EM3_Msk (0x1UL << EXTI_EMR1_EM3_Pos) /*!< 0x00000008 */ 3436 #define EXTI_EMR1_EM3 EXTI_EMR1_EM3_Msk /*!< CPU1 Event Mask on line 3 */ 3437 #define EXTI_EMR1_EM4_Pos (4U) 3438 #define EXTI_EMR1_EM4_Msk (0x1UL << EXTI_EMR1_EM4_Pos) /*!< 0x00000010 */ 3439 #define EXTI_EMR1_EM4 EXTI_EMR1_EM4_Msk /*!< CPU1 Event Mask on line 4 */ 3440 #define EXTI_EMR1_EM5_Pos (5U) 3441 #define EXTI_EMR1_EM5_Msk (0x1UL << EXTI_EMR1_EM5_Pos) /*!< 0x00000020 */ 3442 #define EXTI_EMR1_EM5 EXTI_EMR1_EM5_Msk /*!< CPU1 Event Mask on line 5 */ 3443 #define EXTI_EMR1_EM6_Pos (6U) 3444 #define EXTI_EMR1_EM6_Msk (0x1UL << EXTI_EMR1_EM6_Pos) /*!< 0x00000040 */ 3445 #define EXTI_EMR1_EM6 EXTI_EMR1_EM6_Msk /*!< CPU1 Event Mask on line 6 */ 3446 #define EXTI_EMR1_EM7_Pos (7U) 3447 #define EXTI_EMR1_EM7_Msk (0x1UL << EXTI_EMR1_EM7_Pos) /*!< 0x00000080 */ 3448 #define EXTI_EMR1_EM7 EXTI_EMR1_EM7_Msk /*!< CPU1 Event Mask on line 7 */ 3449 #define EXTI_EMR1_EM8_Pos (8U) 3450 #define EXTI_EMR1_EM8_Msk (0x1UL << EXTI_EMR1_EM8_Pos) /*!< 0x00000100 */ 3451 #define EXTI_EMR1_EM8 EXTI_EMR1_EM8_Msk /*!< CPU1 Event Mask on line 8 */ 3452 #define EXTI_EMR1_EM9_Pos (9U) 3453 #define EXTI_EMR1_EM9_Msk (0x1UL << EXTI_EMR1_EM9_Pos) /*!< 0x00000200 */ 3454 #define EXTI_EMR1_EM9 EXTI_EMR1_EM9_Msk /*!< CPU1 Event Mask on line 9 */ 3455 #define EXTI_EMR1_EM10_Pos (10U) 3456 #define EXTI_EMR1_EM10_Msk (0x1UL << EXTI_EMR1_EM10_Pos) /*!< 0x00000400 */ 3457 #define EXTI_EMR1_EM10 EXTI_EMR1_EM10_Msk /*!< CPU1 Event Mask on line 10 */ 3458 #define EXTI_EMR1_EM11_Pos (11U) 3459 #define EXTI_EMR1_EM11_Msk (0x1UL << EXTI_EMR1_EM11_Pos) /*!< 0x00000800 */ 3460 #define EXTI_EMR1_EM11 EXTI_EMR1_EM11_Msk /*!< CPU1 Event Mask on line 11 */ 3461 #define EXTI_EMR1_EM12_Pos (12U) 3462 #define EXTI_EMR1_EM12_Msk (0x1UL << EXTI_EMR1_EM12_Pos) /*!< 0x00001000 */ 3463 #define EXTI_EMR1_EM12 EXTI_EMR1_EM12_Msk /*!< CPU1 Event Mask on line 12 */ 3464 #define EXTI_EMR1_EM13_Pos (13U) 3465 #define EXTI_EMR1_EM13_Msk (0x1UL << EXTI_EMR1_EM13_Pos) /*!< 0x00002000 */ 3466 #define EXTI_EMR1_EM13 EXTI_EMR1_EM13_Msk /*!< CPU1 Event Mask on line 13 */ 3467 #define EXTI_EMR1_EM14_Pos (14U) 3468 #define EXTI_EMR1_EM14_Msk (0x1UL << EXTI_EMR1_EM14_Pos) /*!< 0x00004000 */ 3469 #define EXTI_EMR1_EM14 EXTI_EMR1_EM14_Msk /*!< CPU1 Event Mask on line 14 */ 3470 #define EXTI_EMR1_EM15_Pos (15U) 3471 #define EXTI_EMR1_EM15_Msk (0x1UL << EXTI_EMR1_EM15_Pos) /*!< 0x00008000 */ 3472 #define EXTI_EMR1_EM15 EXTI_EMR1_EM15_Msk /*!< CPU1 Event Mask on line 15 */ 3473 #define EXTI_EMR1_EM17_Pos (17U) 3474 #define EXTI_EMR1_EM17_Msk (0x1UL << EXTI_EMR1_EM17_Pos) /*!< 0x00020000 */ 3475 #define EXTI_EMR1_EM17 EXTI_EMR1_EM17_Msk /*!< CPU1 Event Mask on line 17 */ 3476 #define EXTI_EMR1_EM18_Pos (18U) 3477 #define EXTI_EMR1_EM18_Msk (0x1UL << EXTI_EMR1_EM18_Pos) /*!< 0x00040000 */ 3478 #define EXTI_EMR1_EM18 EXTI_EMR1_EM18_Msk /*!< CPU1 Event Mask on line 18 */ 3479 #define EXTI_EMR1_EM19_Pos (19U) 3480 #define EXTI_EMR1_EM19_Msk (0x1UL << EXTI_EMR1_EM19_Pos) /*!< 0x00080000 */ 3481 #define EXTI_EMR1_EM19 EXTI_EMR1_EM19_Msk /*!< CPU1 Event Mask on line 19 */ 3482 #define EXTI_EMR1_EM20_Pos (20U) 3483 #define EXTI_EMR1_EM20_Msk (0x1UL << EXTI_EMR1_EM20_Pos) /*!< 0x00100000 */ 3484 #define EXTI_EMR1_EM20 EXTI_EMR1_EM20_Msk /*!< CPU1 Event Mask on line 20 */ 3485 #define EXTI_EMR1_EM21_Pos (21U) 3486 #define EXTI_EMR1_EM21_Msk (0x1UL << EXTI_EMR1_EM21_Pos) /*!< 0x00200000 */ 3487 #define EXTI_EMR1_EM21 EXTI_EMR1_EM21_Msk /*!< CPU1 Event Mask on line 21 */ 3488 3489 /******************** Bits definition for EXTI_IMR2 register ****************/ 3490 #define EXTI_IMR2_Pos (0U) 3491 #define EXTI_IMR2_Msk (0x0001FFFFUL << EXTI_IMR2_Pos) /*!< 0x0001FFFF */ 3492 #define EXTI_IMR2_IM EXTI_IMR2_Msk /*!< CPU1 Interrupt Mask */ 3493 #define EXTI_IMR2_IM33_Pos (1U) 3494 #define EXTI_IMR2_IM33_Msk (0x1UL << EXTI_IMR2_IM33_Pos) /*!< 0x00000002 */ 3495 #define EXTI_IMR2_IM33 EXTI_IMR2_IM33_Msk /*!< CPU1 Interrupt Mask on line 33 */ 3496 #define EXTI_IMR2_IM36_Pos (4U) 3497 #define EXTI_IMR2_IM36_Msk (0x1UL << EXTI_IMR2_IM36_Pos) /*!< 0x00000010 */ 3498 #define EXTI_IMR2_IM36 EXTI_IMR2_IM36_Msk /*!< CPU1 Interrupt Mask on line 36 */ 3499 #define EXTI_IMR2_IM37_Pos (5U) 3500 #define EXTI_IMR2_IM37_Msk (0x1UL << EXTI_IMR2_IM37_Pos) /*!< 0x00000020 */ 3501 #define EXTI_IMR2_IM37 EXTI_IMR2_IM37_Msk /*!< CPU1 Interrupt Mask on line 37 */ 3502 #define EXTI_IMR2_IM38_Pos (6U) 3503 #define EXTI_IMR2_IM38_Msk (0x1UL << EXTI_IMR2_IM38_Pos) /*!< 0x00000040 */ 3504 #define EXTI_IMR2_IM38 EXTI_IMR2_IM38_Msk /*!< CPU1 Interrupt Mask on line 38 */ 3505 #define EXTI_IMR2_IM39_Pos (7U) 3506 #define EXTI_IMR2_IM39_Msk (0x1UL << EXTI_IMR2_IM39_Pos) /*!< 0x00000080 */ 3507 #define EXTI_IMR2_IM39 EXTI_IMR2_IM39_Msk /*!< CPU1 Interrupt Mask on line 39 */ 3508 #define EXTI_IMR2_IM40_Pos (8U) 3509 #define EXTI_IMR2_IM40_Msk (0x1UL << EXTI_IMR2_IM40_Pos) /*!< 0x00000100 */ 3510 #define EXTI_IMR2_IM40 EXTI_IMR2_IM40_Msk /*!< CPU1 Interrupt Mask on line 40 */ 3511 #define EXTI_IMR2_IM41_Pos (9U) 3512 #define EXTI_IMR2_IM41_Msk (0x1UL << EXTI_IMR2_IM41_Pos) /*!< 0x00000200 */ 3513 #define EXTI_IMR2_IM41 EXTI_IMR2_IM41_Msk /*!< CPU1 Interrupt Mask on line 41 */ 3514 #define EXTI_IMR2_IM42_Pos (10U) 3515 #define EXTI_IMR2_IM42_Msk (0x1UL << EXTI_IMR2_IM42_Pos) /*!< 0x00000400 */ 3516 #define EXTI_IMR2_IM42 EXTI_IMR2_IM42_Msk /*!< CPU1 Interrupt Mask on line 42 */ 3517 #define EXTI_IMR2_IM43_Pos (11U) 3518 #define EXTI_IMR2_IM43_Msk (0x1UL << EXTI_IMR2_IM43_Pos) /*!< 0x00000800 */ 3519 #define EXTI_IMR2_IM43 EXTI_IMR2_IM43_Msk /*!< CPU1 Interrupt Mask on line 43 */ 3520 #define EXTI_IMR2_IM44_Pos (12U) 3521 #define EXTI_IMR2_IM44_Msk (0x1UL << EXTI_IMR2_IM44_Pos) /*!< 0x00001000 */ 3522 #define EXTI_IMR2_IM44 EXTI_IMR2_IM44_Msk /*!< CPU1 Interrupt Mask on line 44 */ 3523 #define EXTI_IMR2_IM45_Pos (13U) 3524 #define EXTI_IMR2_IM45_Msk (0x1UL << EXTI_IMR2_IM45_Pos) /*!< 0x00002000 */ 3525 #define EXTI_IMR2_IM45 EXTI_IMR2_IM45_Msk /*!< CPU1 Interrupt Mask on line 45 */ 3526 #define EXTI_IMR2_IM46_Pos (14U) 3527 #define EXTI_IMR2_IM46_Msk (0x1UL << EXTI_IMR2_IM46_Pos) /*!< 0x00004000 */ 3528 #define EXTI_IMR2_IM46 EXTI_IMR2_IM46_Msk /*!< CPU1 Interrupt Mask on line 46 */ 3529 #define EXTI_IMR2_IM48_Pos (16U) 3530 #define EXTI_IMR2_IM48_Msk (0x1UL << EXTI_IMR2_IM48_Pos) /*!< 0x00010000 */ 3531 #define EXTI_IMR2_IM48 EXTI_IMR2_IM48_Msk /*!< CPU1 Interrupt Mask on line 48 */ 3532 3533 /******************** Bits definition for EXTI_EMR2 register ****************/ 3534 #define EXTI_EMR2_Pos (0U) 3535 #define EXTI_EMR2_Msk (0x00000300UL << EXTI_EMR2_Pos) /*!< 0x000003000 */ 3536 #define EXTI_EMR2_EM EXTI_EMR2_Msk /*!< CPU1 Interrupt Mask */ 3537 #define EXTI_EMR2_EM40_Pos (8U) 3538 #define EXTI_EMR2_EM40_Msk (0x1UL << EXTI_EMR2_EM40_Pos) /*!< 0x00000100 */ 3539 #define EXTI_EMR2_EM40 EXTI_EMR2_EM40_Msk /*!< CPU1 Event Mask on line 40 */ 3540 #define EXTI_EMR2_EM41_Pos (9U) 3541 #define EXTI_EMR2_EM41_Msk (0x1UL << EXTI_EMR2_EM41_Pos) /*!< 0x00000200 */ 3542 #define EXTI_EMR2_EM41 EXTI_EMR2_EM41_Msk /*!< CPU1 Event Mask on line 41 */ 3543 3544 /******************** Bits definition for EXTI_C2IMR1 register **************/ 3545 #define EXTI_C2IMR1_Pos (0U) 3546 #define EXTI_C2IMR1_Msk (0xFFFFFFFFUL << EXTI_C2IMR1_Pos) /*!< 0xFFFFFFFF */ 3547 #define EXTI_C2IMR1_IM EXTI_C2IMR1_Msk /*!< CPU2 wakeup with interrupt Mask on Event */ 3548 #define EXTI_C2IMR1_IM0_Pos (0U) 3549 #define EXTI_C2IMR1_IM0_Msk (0x1UL << EXTI_C2IMR1_IM0_Pos) /*!< 0x00000001 */ 3550 #define EXTI_C2IMR1_IM0 EXTI_C2IMR1_IM0_Msk /*!< CPU2 Interrupt Mask on line 0 */ 3551 #define EXTI_C2IMR1_IM1_Pos (1U) 3552 #define EXTI_C2IMR1_IM1_Msk (0x1UL << EXTI_C2IMR1_IM1_Pos) /*!< 0x00000002 */ 3553 #define EXTI_C2IMR1_IM1 EXTI_C2IMR1_IM1_Msk /*!< CPU2 Interrupt Mask on line 1 */ 3554 #define EXTI_C2IMR1_IM2_Pos (2U) 3555 #define EXTI_C2IMR1_IM2_Msk (0x1UL << EXTI_C2IMR1_IM2_Pos) /*!< 0x00000004 */ 3556 #define EXTI_C2IMR1_IM2 EXTI_C2IMR1_IM2_Msk /*!< CPU2 Interrupt Mask on line 2 */ 3557 #define EXTI_C2IMR1_IM3_Pos (3U) 3558 #define EXTI_C2IMR1_IM3_Msk (0x1UL << EXTI_C2IMR1_IM3_Pos) /*!< 0x00000008 */ 3559 #define EXTI_C2IMR1_IM3 EXTI_C2IMR1_IM3_Msk /*!< CPU2 Interrupt Mask on line 3 */ 3560 #define EXTI_C2IMR1_IM4_Pos (4U) 3561 #define EXTI_C2IMR1_IM4_Msk (0x1UL << EXTI_C2IMR1_IM4_Pos) /*!< 0x00000010 */ 3562 #define EXTI_C2IMR1_IM4 EXTI_C2IMR1_IM4_Msk /*!< CPU2 Interrupt Mask on line 4 */ 3563 #define EXTI_C2IMR1_IM5_Pos (5U) 3564 #define EXTI_C2IMR1_IM5_Msk (0x1UL << EXTI_C2IMR1_IM5_Pos) /*!< 0x00000020 */ 3565 #define EXTI_C2IMR1_IM5 EXTI_C2IMR1_IM5_Msk /*!< CPU2 Interrupt Mask on line 5 */ 3566 #define EXTI_C2IMR1_IM6_Pos (6U) 3567 #define EXTI_C2IMR1_IM6_Msk (0x1UL << EXTI_C2IMR1_IM6_Pos) /*!< 0x00000040 */ 3568 #define EXTI_C2IMR1_IM6 EXTI_C2IMR1_IM6_Msk /*!< CPU2 Interrupt Mask on line 6 */ 3569 #define EXTI_C2IMR1_IM7_Pos (7U) 3570 #define EXTI_C2IMR1_IM7_Msk (0x1UL << EXTI_C2IMR1_IM7_Pos) /*!< 0x00000080 */ 3571 #define EXTI_C2IMR1_IM7 EXTI_C2IMR1_IM7_Msk /*!< CPU2 Interrupt Mask on line 7 */ 3572 #define EXTI_C2IMR1_IM8_Pos (8U) 3573 #define EXTI_C2IMR1_IM8_Msk (0x1UL << EXTI_C2IMR1_IM8_Pos) /*!< 0x00000100 */ 3574 #define EXTI_C2IMR1_IM8 EXTI_C2IMR1_IM8_Msk /*!< CPU2 Interrupt Mask on line 8 */ 3575 #define EXTI_C2IMR1_IM9_Pos (9U) 3576 #define EXTI_C2IMR1_IM9_Msk (0x1UL << EXTI_C2IMR1_IM9_Pos) /*!< 0x00000200 */ 3577 #define EXTI_C2IMR1_IM9 EXTI_C2IMR1_IM9_Msk /*!< CPU2 Interrupt Mask on line 9 */ 3578 #define EXTI_C2IMR1_IM10_Pos (10U) 3579 #define EXTI_C2IMR1_IM10_Msk (0x1UL << EXTI_C2IMR1_IM10_Pos) /*!< 0x00000400 */ 3580 #define EXTI_C2IMR1_IM10 EXTI_C2IMR1_IM10_Msk /*!< CPU2 Interrupt Mask on line 10 */ 3581 #define EXTI_C2IMR1_IM11_Pos (11U) 3582 #define EXTI_C2IMR1_IM11_Msk (0x1UL << EXTI_C2IMR1_IM11_Pos) /*!< 0x00000800 */ 3583 #define EXTI_C2IMR1_IM11 EXTI_C2IMR1_IM11_Msk /*!< CPU2 Interrupt Mask on line 11 */ 3584 #define EXTI_C2IMR1_IM12_Pos (12U) 3585 #define EXTI_C2IMR1_IM12_Msk (0x1UL << EXTI_C2IMR1_IM12_Pos) /*!< 0x00001000 */ 3586 #define EXTI_C2IMR1_IM12 EXTI_C2IMR1_IM12_Msk /*!< CPU2 Interrupt Mask on line 12 */ 3587 #define EXTI_C2IMR1_IM13_Pos (13U) 3588 #define EXTI_C2IMR1_IM13_Msk (0x1UL << EXTI_C2IMR1_IM13_Pos) /*!< 0x00002000 */ 3589 #define EXTI_C2IMR1_IM13 EXTI_C2IMR1_IM13_Msk /*!< CPU2 Interrupt Mask on line 13 */ 3590 #define EXTI_C2IMR1_IM14_Pos (14U) 3591 #define EXTI_C2IMR1_IM14_Msk (0x1UL << EXTI_C2IMR1_IM14_Pos) /*!< 0x00004000 */ 3592 #define EXTI_C2IMR1_IM14 EXTI_C2IMR1_IM14_Msk /*!< CPU2 Interrupt Mask on line 14 */ 3593 #define EXTI_C2IMR1_IM15_Pos (15U) 3594 #define EXTI_C2IMR1_IM15_Msk (0x1UL << EXTI_C2IMR1_IM15_Pos) /*!< 0x00008000 */ 3595 #define EXTI_C2IMR1_IM15 EXTI_C2IMR1_IM15_Msk /*!< CPU2 Interrupt Mask on line 15 */ 3596 #define EXTI_C2IMR1_IM16_Pos (16U) 3597 #define EXTI_C2IMR1_IM16_Msk (0x1UL << EXTI_C2IMR1_IM16_Pos) /*!< 0x00010000 */ 3598 #define EXTI_C2IMR1_IM16 EXTI_C2IMR1_IM16_Msk /*!< CPU2 Interrupt Mask on line 16 */ 3599 #define EXTI_C2IMR1_IM17_Pos (17U) 3600 #define EXTI_C2IMR1_IM17_Msk (0x1UL << EXTI_C2IMR1_IM17_Pos) /*!< 0x00020000 */ 3601 #define EXTI_C2IMR1_IM17 EXTI_C2IMR1_IM17_Msk /*!< CPU2 Interrupt Mask on line 17 */ 3602 #define EXTI_C2IMR1_IM18_Pos (18U) 3603 #define EXTI_C2IMR1_IM18_Msk (0x1UL << EXTI_C2IMR1_IM18_Pos) /*!< 0x00040000 */ 3604 #define EXTI_C2IMR1_IM18 EXTI_C2IMR1_IM18_Msk /*!< CPU2 Interrupt Mask on line 18 */ 3605 #define EXTI_C2IMR1_IM19_Pos (19U) 3606 #define EXTI_C2IMR1_IM19_Msk (0x1UL << EXTI_C2IMR1_IM19_Pos) /*!< 0x00080000 */ 3607 #define EXTI_C2IMR1_IM19 EXTI_C2IMR1_IM19_Msk /*!< CPU2 Interrupt Mask on line 19 */ 3608 #define EXTI_C2IMR1_IM20_Pos (20U) 3609 #define EXTI_C2IMR1_IM20_Msk (0x1UL << EXTI_C2IMR1_IM20_Pos) /*!< 0x00100000 */ 3610 #define EXTI_C2IMR1_IM20 EXTI_C2IMR1_IM20_Msk /*!< CPU2 Interrupt Mask on line 20 */ 3611 #define EXTI_C2IMR1_IM21_Pos (21U) 3612 #define EXTI_C2IMR1_IM21_Msk (0x1UL << EXTI_C2IMR1_IM21_Pos) /*!< 0x00200000 */ 3613 #define EXTI_C2IMR1_IM21 EXTI_C2IMR1_IM21_Msk /*!< CPU2 Interrupt Mask on line 21 */ 3614 #define EXTI_C2IMR1_IM22_Pos (22U) 3615 #define EXTI_C2IMR1_IM22_Msk (0x1UL << EXTI_C2IMR1_IM22_Pos) /*!< 0x00400000 */ 3616 #define EXTI_C2IMR1_IM22 EXTI_C2IMR1_IM22_Msk /*!< CPU2 Interrupt Mask on line 22 */ 3617 #define EXTI_C2IMR1_IM23_Pos (23U) 3618 #define EXTI_C2IMR1_IM23_Msk (0x1UL << EXTI_C2IMR1_IM23_Pos) /*!< 0x00800000 */ 3619 #define EXTI_C2IMR1_IM23 EXTI_C2IMR1_IM23_Msk /*!< CPU2 Interrupt Mask on line 23 */ 3620 #define EXTI_C2IMR1_IM24_Pos (24U) 3621 #define EXTI_C2IMR1_IM24_Msk (0x1UL << EXTI_C2IMR1_IM24_Pos) /*!< 0x01000000 */ 3622 #define EXTI_C2IMR1_IM24 EXTI_C2IMR1_IM24_Msk /*!< CPU2 Interrupt Mask on line 24 */ 3623 #define EXTI_C2IMR1_IM25_Pos (25U) 3624 #define EXTI_C2IMR1_IM25_Msk (0x1UL << EXTI_C2IMR1_IM25_Pos) /*!< 0x02000000 */ 3625 #define EXTI_C2IMR1_IM25 EXTI_C2IMR1_IM25_Msk /*!< CPU2 Interrupt Mask on line 25 */ 3626 #define EXTI_C2IMR1_IM28_Pos (28U) 3627 #define EXTI_C2IMR1_IM28_Msk (0x1UL << EXTI_C2IMR1_IM28_Pos) /*!< 0x10000000 */ 3628 #define EXTI_C2IMR1_IM28 EXTI_C2IMR1_IM28_Msk /*!< CPU2 Interrupt Mask on line 28 */ 3629 #define EXTI_C2IMR1_IM29_Pos (29U) 3630 #define EXTI_C2IMR1_IM29_Msk (0x1UL << EXTI_C2IMR1_IM29_Pos) /*!< 0x20000000 */ 3631 #define EXTI_C2IMR1_IM29 EXTI_C2IMR1_IM29_Msk /*!< CPU2 Interrupt Mask on line 29 */ 3632 #define EXTI_C2IMR1_IM30_Pos (30U) 3633 #define EXTI_C2IMR1_IM30_Msk (0x1UL << EXTI_C2IMR1_IM30_Pos) /*!< 0x40000000 */ 3634 #define EXTI_C2IMR1_IM30 EXTI_C2IMR1_IM30_Msk /*!< CPU2 Interrupt Mask on line 30 */ 3635 #define EXTI_C2IMR1_IM31_Pos (31U) 3636 #define EXTI_C2IMR1_IM31_Msk (0x1UL << EXTI_C2IMR1_IM31_Pos) /*!< 0x80000000 */ 3637 #define EXTI_C2IMR1_IM31 EXTI_C2IMR1_IM31_Msk /*!< CPU2 Interrupt Mask on line 31 */ 3638 3639 /******************** Bits definition for EXTI_C2EMR1 register **************/ 3640 #define EXTI_C2EMR1_Pos (0U) 3641 #define EXTI_C2EMR1_Msk (0x003EFFFFUL << EXTI_C2EMR1_Pos) /*!< 0xFFFFFFFF */ 3642 #define EXTI_C2EMR1_EM EXTI_C2EMR1_Msk /*!< CPU2 Event Mask */ 3643 #define EXTI_C2EMR1_EM0_Pos (0U) 3644 #define EXTI_C2EMR1_EM0_Msk (0x1UL << EXTI_C2EMR1_EM0_Pos) /*!< 0x00000001 */ 3645 #define EXTI_C2EMR1_EM0 EXTI_C2EMR1_EM0_Msk /*!< CPU2 Event Mask on line 0 */ 3646 #define EXTI_C2EMR1_EM1_Pos (1U) 3647 #define EXTI_C2EMR1_EM1_Msk (0x1UL << EXTI_C2EMR1_EM1_Pos) /*!< 0x00000002 */ 3648 #define EXTI_C2EMR1_EM1 EXTI_C2EMR1_EM1_Msk /*!< CPU2 Event Mask on line 1 */ 3649 #define EXTI_C2EMR1_EM2_Pos (2U) 3650 #define EXTI_C2EMR1_EM2_Msk (0x1UL << EXTI_C2EMR1_EM2_Pos) /*!< 0x00000004 */ 3651 #define EXTI_C2EMR1_EM2 EXTI_C2EMR1_EM2_Msk /*!< CPU2 Event Mask on line 2 */ 3652 #define EXTI_C2EMR1_EM3_Pos (3U) 3653 #define EXTI_C2EMR1_EM3_Msk (0x1UL << EXTI_C2EMR1_EM3_Pos) /*!< 0x00000008 */ 3654 #define EXTI_C2EMR1_EM3 EXTI_C2EMR1_EM3_Msk /*!< CPU2 Event Mask on line 3 */ 3655 #define EXTI_C2EMR1_EM4_Pos (4U) 3656 #define EXTI_C2EMR1_EM4_Msk (0x1UL << EXTI_C2EMR1_EM4_Pos) /*!< 0x00000010 */ 3657 #define EXTI_C2EMR1_EM4 EXTI_C2EMR1_EM4_Msk /*!< CPU2 Event Mask on line 4 */ 3658 #define EXTI_C2EMR1_EM5_Pos (5U) 3659 #define EXTI_C2EMR1_EM5_Msk (0x1UL << EXTI_C2EMR1_EM5_Pos) /*!< 0x00000020 */ 3660 #define EXTI_C2EMR1_EM5 EXTI_C2EMR1_EM5_Msk /*!< CPU2 Event Mask on line 5 */ 3661 #define EXTI_C2EMR1_EM6_Pos (6U) 3662 #define EXTI_C2EMR1_EM6_Msk (0x1UL << EXTI_C2EMR1_EM6_Pos) /*!< 0x00000040 */ 3663 #define EXTI_C2EMR1_EM6 EXTI_C2EMR1_EM6_Msk /*!< CPU2 Event Mask on line 6 */ 3664 #define EXTI_C2EMR1_EM7_Pos (7U) 3665 #define EXTI_C2EMR1_EM7_Msk (0x1UL << EXTI_C2EMR1_EM7_Pos) /*!< 0x00000080 */ 3666 #define EXTI_C2EMR1_EM7 EXTI_C2EMR1_EM7_Msk /*!< CPU2 Event Mask on line 7 */ 3667 #define EXTI_C2EMR1_EM8_Pos (8U) 3668 #define EXTI_C2EMR1_EM8_Msk (0x1UL << EXTI_C2EMR1_EM8_Pos) /*!< 0x00000100 */ 3669 #define EXTI_C2EMR1_EM8 EXTI_C2EMR1_EM8_Msk /*!< CPU2 Event Mask on line 8 */ 3670 #define EXTI_C2EMR1_EM9_Pos (9U) 3671 #define EXTI_C2EMR1_EM9_Msk (0x1UL << EXTI_C2EMR1_EM9_Pos) /*!< 0x00000200 */ 3672 #define EXTI_C2EMR1_EM9 EXTI_C2EMR1_EM9_Msk /*!< CPU2 Event Mask on line 9 */ 3673 #define EXTI_C2EMR1_EM10_Pos (10U) 3674 #define EXTI_C2EMR1_EM10_Msk (0x1UL << EXTI_C2EMR1_EM10_Pos) /*!< 0x00000400 */ 3675 #define EXTI_C2EMR1_EM10 EXTI_C2EMR1_EM10_Msk /*!< CPU2 Event Mask on line 10 */ 3676 #define EXTI_C2EMR1_EM11_Pos (11U) 3677 #define EXTI_C2EMR1_EM11_Msk (0x1UL << EXTI_C2EMR1_EM11_Pos) /*!< 0x00000800 */ 3678 #define EXTI_C2EMR1_EM11 EXTI_C2EMR1_EM11_Msk /*!< CPU2 Event Mask on line 11 */ 3679 #define EXTI_C2EMR1_EM12_Pos (12U) 3680 #define EXTI_C2EMR1_EM12_Msk (0x1UL << EXTI_C2EMR1_EM12_Pos) /*!< 0x00001000 */ 3681 #define EXTI_C2EMR1_EM12 EXTI_C2EMR1_EM12_Msk /*!< CPU2 Event Mask on line 12 */ 3682 #define EXTI_C2EMR1_EM13_Pos (13U) 3683 #define EXTI_C2EMR1_EM13_Msk (0x1UL << EXTI_C2EMR1_EM13_Pos) /*!< 0x00002000 */ 3684 #define EXTI_C2EMR1_EM13 EXTI_C2EMR1_EM13_Msk /*!< CPU2 Event Mask on line 13 */ 3685 #define EXTI_C2EMR1_EM14_Pos (14U) 3686 #define EXTI_C2EMR1_EM14_Msk (0x1UL << EXTI_C2EMR1_EM14_Pos) /*!< 0x00004000 */ 3687 #define EXTI_C2EMR1_EM14 EXTI_C2EMR1_EM14_Msk /*!< CPU2 Event Mask on line 14 */ 3688 #define EXTI_C2EMR1_EM15_Pos (15U) 3689 #define EXTI_C2EMR1_EM15_Msk (0x1UL << EXTI_C2EMR1_EM15_Pos) /*!< 0x00008000 */ 3690 #define EXTI_C2EMR1_EM15 EXTI_C2EMR1_EM15_Msk /*!< CPU2 Event Mask on line 15 */ 3691 #define EXTI_C2EMR1_EM17_Pos (17U) 3692 #define EXTI_C2EMR1_EM17_Msk (0x1UL << EXTI_C2EMR1_EM17_Pos) /*!< 0x00020000 */ 3693 #define EXTI_C2EMR1_EM17 EXTI_C2EMR1_EM17_Msk /*!< CPU2 Event Mask on line 17 */ 3694 #define EXTI_C2EMR1_EM18_Pos (18U) 3695 #define EXTI_C2EMR1_EM18_Msk (0x1UL << EXTI_C2EMR1_EM18_Pos) /*!< 0x00040000 */ 3696 #define EXTI_C2EMR1_EM18 EXTI_C2EMR1_EM18_Msk /*!< CPU2 Event Mask on line 18 */ 3697 #define EXTI_C2EMR1_EM19_Pos (19U) 3698 #define EXTI_C2EMR1_EM19_Msk (0x1UL << EXTI_C2EMR1_EM19_Pos) /*!< 0x00080000 */ 3699 #define EXTI_C2EMR1_EM19 EXTI_C2EMR1_EM19_Msk /*!< CPU2 Event Mask on line 19 */ 3700 #define EXTI_C2EMR1_EM20_Pos (20U) 3701 #define EXTI_C2EMR1_EM20_Msk (0x1UL << EXTI_C2EMR1_EM20_Pos) /*!< 0x00100000 */ 3702 #define EXTI_C2EMR1_EM20 EXTI_C2EMR1_EM20_Msk /*!< CPU2 Event Mask on line 20 */ 3703 #define EXTI_C2EMR1_EM21_Pos (21U) 3704 #define EXTI_C2EMR1_EM21_Msk (0x1UL << EXTI_C2EMR1_EM21_Pos) /*!< 0x00200000 */ 3705 #define EXTI_C2EMR1_EM21 EXTI_C2EMR1_EM21_Msk /*!< CPU2 Event Mask on line 21 */ 3706 3707 /******************** Bits definition for EXTI_C2IMR2 register **************/ 3708 #define EXTI_C2IMR2_Pos (0U) 3709 #define EXTI_C2IMR2_Msk (0x0001FFFFUL << EXTI_C2IMR2_Pos) /*!< 0x0001FFFF */ 3710 #define EXTI_C2IMR2_IM EXTI_C2IMR2_Msk /*!< CPU2 Interrupt Mask */ 3711 #define EXTI_C2IMR2_IM33_Pos (1U) 3712 #define EXTI_C2IMR2_IM33_Msk (0x1UL << EXTI_C2IMR2_IM33_Pos) /*!< 0x00000002 */ 3713 #define EXTI_C2IMR2_IM33 EXTI_C2IMR2_IM33_Msk /*!< CPU2 Interrupt Mask on line 33 */ 3714 #define EXTI_C2IMR2_IM36_Pos (4U) 3715 #define EXTI_C2IMR2_IM36_Msk (0x1UL << EXTI_C2IMR2_IM36_Pos) /*!< 0x00000010 */ 3716 #define EXTI_C2IMR2_IM36 EXTI_C2IMR2_IM36_Msk /*!< CPU2 Interrupt Mask on line 36 */ 3717 #define EXTI_C2IMR2_IM37_Pos (5U) 3718 #define EXTI_C2IMR2_IM37_Msk (0x1UL << EXTI_C2IMR2_IM37_Pos) /*!< 0x00000020 */ 3719 #define EXTI_C2IMR2_IM37 EXTI_C2IMR2_IM37_Msk /*!< CPU2 Interrupt Mask on line 37 */ 3720 #define EXTI_C2IMR2_IM38_Pos (6U) 3721 #define EXTI_C2IMR2_IM38_Msk (0x1UL << EXTI_C2IMR2_IM38_Pos) /*!< 0x00000040 */ 3722 #define EXTI_C2IMR2_IM38 EXTI_C2IMR2_IM38_Msk /*!< CPU2 Interrupt Mask on line 38 */ 3723 #define EXTI_C2IMR2_IM39_Pos (7U) 3724 #define EXTI_C2IMR2_IM39_Msk (0x1UL << EXTI_C2IMR2_IM39_Pos) /*!< 0x00000080 */ 3725 #define EXTI_C2IMR2_IM39 EXTI_C2IMR2_IM39_Msk /*!< CPU2 Interrupt Mask on line 39 */ 3726 #define EXTI_C2IMR2_IM40_Pos (8U) 3727 #define EXTI_C2IMR2_IM40_Msk (0x1UL << EXTI_C2IMR2_IM40_Pos) /*!< 0x00000100 */ 3728 #define EXTI_C2IMR2_IM40 EXTI_C2IMR2_IM40_Msk /*!< CPU2 Interrupt Mask on line 40 */ 3729 #define EXTI_C2IMR2_IM41_Pos (9U) 3730 #define EXTI_C2IMR2_IM41_Msk (0x1UL << EXTI_C2IMR2_IM41_Pos) /*!< 0x00000200 */ 3731 #define EXTI_C2IMR2_IM41 EXTI_C2IMR2_IM41_Msk /*!< CPU2 Interrupt Mask on line 41 */ 3732 #define EXTI_C2IMR2_IM42_Pos (10U) 3733 #define EXTI_C2IMR2_IM42_Msk (0x1UL << EXTI_C2IMR2_IM42_Pos) /*!< 0x00000400 */ 3734 #define EXTI_C2IMR2_IM42 EXTI_C2IMR2_IM42_Msk /*!< CPU2 Interrupt Mask on line 42 */ 3735 #define EXTI_C2IMR2_IM43_Pos (11U) 3736 #define EXTI_C2IMR2_IM43_Msk (0x1UL << EXTI_C2IMR2_IM43_Pos) /*!< 0x00000800 */ 3737 #define EXTI_C2IMR2_IM43 EXTI_C2IMR2_IM43_Msk /*!< CPU2 Interrupt Mask on line 43 */ 3738 #define EXTI_C2IMR2_IM44_Pos (12U) 3739 #define EXTI_C2IMR2_IM44_Msk (0x1UL << EXTI_C2IMR2_IM44_Pos) /*!< 0x00001000 */ 3740 #define EXTI_C2IMR2_IM44 EXTI_C2IMR2_IM44_Msk /*!< CPU2 Interrupt Mask on line 44 */ 3741 #define EXTI_C2IMR2_IM45_Pos (13U) 3742 #define EXTI_C2IMR2_IM45_Msk (0x1UL << EXTI_C2IMR2_IM45_Pos) /*!< 0x00002000 */ 3743 #define EXTI_C2IMR2_IM45 EXTI_C2IMR2_IM45_Msk /*!< CPU2 Interrupt Mask on line 45 */ 3744 #define EXTI_C2IMR2_IM46_Pos (14U) 3745 #define EXTI_C2IMR2_IM46_Msk (0x1UL << EXTI_C2IMR2_IM46_Pos) /*!< 0x00004000 */ 3746 #define EXTI_C2IMR2_IM46 EXTI_C2IMR2_IM46_Msk /*!< CPU2 Interrupt Mask on line 46 */ 3747 #define EXTI_C2IMR2_IM48_Pos (16U) 3748 #define EXTI_C2IMR2_IM48_Msk (0x1UL << EXTI_C2IMR2_IM48_Pos) /*!< 0x00010000 */ 3749 #define EXTI_C2IMR2_IM48 EXTI_C2IMR2_IM48_Msk /*!< CPU2 Interrupt Mask on line 48 */ 3750 3751 /******************** Bits definition for EXTI_C2EMR2 register **************/ 3752 #define EXTI_C2EMR2_Pos (8U) 3753 #define EXTI_C2EMR2_Msk (0x00000300UL << EXTI_C2EMR2_Pos) /*!< 0x000003000 */ 3754 #define EXTI_C2EMR2_EM EXTI_C2EMR2_Msk /*!< CPU2 Interrupt Mask */ 3755 #define EXTI_C2EMR2_EM40_Pos (8U) 3756 #define EXTI_C2EMR2_EM40_Msk (0x1UL << EXTI_C2EMR2_EM40_Pos) /*!< 0x00000100 */ 3757 #define EXTI_C2EMR2_EM40 EXTI_C2EMR2_EM40_Msk /*!< CPU2 Event Mask on line 40 */ 3758 #define EXTI_C2EMR2_EM41_Pos (9U) 3759 #define EXTI_C2EMR2_EM41_Msk (0x1UL << EXTI_C2EMR2_EM41_Pos) /*!< 0x00000200 */ 3760 #define EXTI_C2EMR2_EM41 EXTI_C2EMR2_EM41_Msk /*!< CPU2 Event Mask on line 41 */ 3761 3762 /******************************************************************************/ 3763 /* */ 3764 /* Public Key Accelerator (PKA) */ 3765 /* */ 3766 /******************************************************************************/ 3767 3768 /******************* Bits definition for PKA_CR register **************/ 3769 #define PKA_CR_EN_Pos (0U) 3770 #define PKA_CR_EN_Msk (0x1UL << PKA_CR_EN_Pos) /*!< 0x00000001 */ 3771 #define PKA_CR_EN PKA_CR_EN_Msk /*!< PKA enable */ 3772 #define PKA_CR_START_Pos (1U) 3773 #define PKA_CR_START_Msk (0x1UL << PKA_CR_START_Pos) /*!< 0x00000002 */ 3774 #define PKA_CR_START PKA_CR_START_Msk /*!< Start operation */ 3775 #define PKA_CR_MODE_Pos (8U) 3776 #define PKA_CR_MODE_Msk (0x3FUL << PKA_CR_MODE_Pos) /*!< 0x00003F00 */ 3777 #define PKA_CR_MODE PKA_CR_MODE_Msk /*!< MODE[5:0] PKA operation code */ 3778 #define PKA_CR_MODE_0 (0x01U << PKA_CR_MODE_Pos) /*!< 0x00000100 */ 3779 #define PKA_CR_MODE_1 (0x02U << PKA_CR_MODE_Pos) /*!< 0x00000200 */ 3780 #define PKA_CR_MODE_2 (0x04U << PKA_CR_MODE_Pos) /*!< 0x00000400 */ 3781 #define PKA_CR_MODE_3 (0x08U << PKA_CR_MODE_Pos) /*!< 0x00000800 */ 3782 #define PKA_CR_MODE_4 (0x10U << PKA_CR_MODE_Pos) /*!< 0x00001000 */ 3783 #define PKA_CR_MODE_5 (0x20U << PKA_CR_MODE_Pos) /*!< 0x00002000 */ 3784 #define PKA_CR_PROCENDIE_Pos (17U) 3785 #define PKA_CR_PROCENDIE_Msk (0x1UL << PKA_CR_PROCENDIE_Pos) /*!< 0x00020000 */ 3786 #define PKA_CR_PROCENDIE PKA_CR_PROCENDIE_Msk /*!< End of operation interrupt enable */ 3787 #define PKA_CR_RAMERRIE_Pos (19U) 3788 #define PKA_CR_RAMERRIE_Msk (0x1UL << PKA_CR_RAMERRIE_Pos) /*!< 0x00080000 */ 3789 #define PKA_CR_RAMERRIE PKA_CR_RAMERRIE_Msk /*!< RAM error interrupt enable */ 3790 #define PKA_CR_ADDRERRIE_Pos (20U) 3791 #define PKA_CR_ADDRERRIE_Msk (0x1UL << PKA_CR_ADDRERRIE_Pos) /*!< 0x00100000 */ 3792 #define PKA_CR_ADDRERRIE PKA_CR_ADDRERRIE_Msk /*!< RAM error interrupt enable */ 3793 3794 /******************* Bits definition for PKA_SR register **************/ 3795 #define PKA_SR_BUSY_Pos (16U) 3796 #define PKA_SR_BUSY_Msk (0x1UL << PKA_SR_BUSY_Pos) /*!< 0x00010000 */ 3797 #define PKA_SR_BUSY PKA_SR_BUSY_Msk /*!< PKA operation is in progress */ 3798 #define PKA_SR_PROCENDF_Pos (17U) 3799 #define PKA_SR_PROCENDF_Msk (0x1UL << PKA_SR_PROCENDF_Pos) /*!< 0x00020000 */ 3800 #define PKA_SR_PROCENDF PKA_SR_PROCENDF_Msk /*!< PKA end of operation flag */ 3801 #define PKA_SR_RAMERRF_Pos (19U) 3802 #define PKA_SR_RAMERRF_Msk (0x1UL << PKA_SR_RAMERRF_Pos) /*!< 0x00080000 */ 3803 #define PKA_SR_RAMERRF PKA_SR_RAMERRF_Msk /*!< PKA RAM error flag */ 3804 #define PKA_SR_ADDRERRF_Pos (20U) 3805 #define PKA_SR_ADDRERRF_Msk (0x1UL << PKA_SR_ADDRERRF_Pos) /*!< 0x00100000 */ 3806 #define PKA_SR_ADDRERRF PKA_SR_ADDRERRF_Msk /*!< Address error flag */ 3807 3808 /******************* Bits definition for PKA_CLRFR register **************/ 3809 #define PKA_CLRFR_PROCENDFC_Pos (17U) 3810 #define PKA_CLRFR_PROCENDFC_Msk (0x1UL << PKA_CLRFR_PROCENDFC_Pos) /*!< 0x00020000 */ 3811 #define PKA_CLRFR_PROCENDFC PKA_CLRFR_PROCENDFC_Msk /*!< Clear PKA end of operation flag */ 3812 #define PKA_CLRFR_RAMERRFC_Pos (19U) 3813 #define PKA_CLRFR_RAMERRFC_Msk (0x1UL << PKA_CLRFR_RAMERRFC_Pos) /*!< 0x00080000 */ 3814 #define PKA_CLRFR_RAMERRFC PKA_CLRFR_RAMERRFC_Msk /*!< Clear PKA RAM error flag */ 3815 #define PKA_CLRFR_ADDRERRFC_Pos (20U) 3816 #define PKA_CLRFR_ADDRERRFC_Msk (0x1UL << PKA_CLRFR_ADDRERRFC_Pos) /*!< 0x00100000 */ 3817 #define PKA_CLRFR_ADDRERRFC PKA_CLRFR_ADDRERRFC_Msk /*!< Clear address error flag */ 3818 3819 /******************* Bits definition for PKA RAM *************************/ 3820 #define PKA_RAM_OFFSET 0x400U /*!< PKA RAM address offset */ 3821 3822 /* Compute Montgomery parameter input data */ 3823 #define PKA_MONTGOMERY_PARAM_IN_MOD_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input modulus number of bits */ 3824 #define PKA_MONTGOMERY_PARAM_IN_MODULUS ((0xD5CU - PKA_RAM_OFFSET)>>2) /*!< Input modulus */ 3825 3826 /* Compute Montgomery parameter output data */ 3827 #define PKA_MONTGOMERY_PARAM_OUT_PARAMETER ((0x594U - PKA_RAM_OFFSET)>>2) /*!< Output Montgomery parameter */ 3828 3829 /* Compute modular exponentiation input data */ 3830 #define PKA_MODULAR_EXP_IN_EXP_NB_BITS ((0x400U - PKA_RAM_OFFSET)>>2) /*!< Input exponent number of bits */ 3831 #define PKA_MODULAR_EXP_IN_OP_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 3832 #define PKA_MODULAR_EXP_IN_MONTGOMERY_PARAM ((0x594U - PKA_RAM_OFFSET)>>2) /*!< Input storage area for Montgomery parameter */ 3833 #define PKA_MODULAR_EXP_IN_EXPONENT_BASE ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input base of the exponentiation */ 3834 #define PKA_MODULAR_EXP_IN_EXPONENT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Input exponent to process */ 3835 #define PKA_MODULAR_EXP_IN_MODULUS ((0xD5CU - PKA_RAM_OFFSET)>>2) /*!< Input modulus */ 3836 3837 /* Compute modular exponentiation output data */ 3838 #define PKA_MODULAR_EXP_OUT_MONTGOMERY_PARAM ((0x594U - PKA_RAM_OFFSET)>>2) /*!< Output storage area for Montgomery parameter */ 3839 #define PKA_MODULAR_EXP_OUT_SM_ALGO_ACC1 ((0x724U - PKA_RAM_OFFSET)>>2) /*!< Output SM algorithm accumulator 1 */ 3840 #define PKA_MODULAR_EXP_OUT_SM_ALGO_ACC2 ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Output SM algorithm accumulator 2 */ 3841 #define PKA_MODULAR_EXP_OUT_EXPONENT_BASE ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Output base of the exponentiation */ 3842 #define PKA_MODULAR_EXP_OUT_SM_ALGO_ACC3 ((0xE3CU - PKA_RAM_OFFSET)>>2) /*!< Output SM algorithm accumulator 3 */ 3843 3844 /* Compute ECC scalar multiplication input data */ 3845 #define PKA_ECC_SCALAR_MUL_IN_EXP_NB_BITS ((0x400U - PKA_RAM_OFFSET)>>2) /*!< Input exponent number of bits */ 3846 #define PKA_ECC_SCALAR_MUL_IN_OP_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 3847 #define PKA_ECC_SCALAR_MUL_IN_A_COEFF_SIGN ((0x408U - PKA_RAM_OFFSET)>>2) /*!< Input sign of the 'a' coefficient */ 3848 #define PKA_ECC_SCALAR_MUL_IN_A_COEFF ((0x40CU - PKA_RAM_OFFSET)>>2) /*!< Input ECC curve 'a' coefficient */ 3849 #define PKA_ECC_SCALAR_MUL_IN_MOD_GF ((0x460U - PKA_RAM_OFFSET)>>2) /*!< Input modulus GF(p) */ 3850 #define PKA_ECC_SCALAR_MUL_IN_MONTGOMERY_PARAM ((0x4B4U - PKA_RAM_OFFSET)>>2) /*!< Input storage area for Montgomery parameter */ 3851 #define PKA_ECC_SCALAR_MUL_IN_K ((0x508U - PKA_RAM_OFFSET)>>2) /*!< Input 'k' of KP */ 3852 #define PKA_ECC_SCALAR_MUL_IN_INITIAL_POINT_X ((0x55CU - PKA_RAM_OFFSET)>>2) /*!< Input initial point P X coordinate */ 3853 #define PKA_ECC_SCALAR_MUL_IN_INITIAL_POINT_Y ((0x5B0U - PKA_RAM_OFFSET)>>2) /*!< Input initial point P Y coordinate */ 3854 3855 /* Compute ECC scalar multiplication output data */ 3856 #define PKA_ECC_SCALAR_MUL_OUT_RESULT_X ((0x55CU - PKA_RAM_OFFSET)>>2) /*!< Output result X coordinate */ 3857 #define PKA_ECC_SCALAR_MUL_OUT_RESULT_Y ((0x5B0U - PKA_RAM_OFFSET)>>2) /*!< Output result Y coordinate */ 3858 #define PKA_ECC_SCALAR_MUL_OUT_LAST_DOUBLE_X1 ((0xDE8U - PKA_RAM_OFFSET)>>2) /*!< Output last double X1 coordinate */ 3859 #define PKA_ECC_SCALAR_MUL_OUT_LAST_DOUBLE_Y1 ((0xE3CU - PKA_RAM_OFFSET)>>2) /*!< Output last double Y1 coordinate */ 3860 #define PKA_ECC_SCALAR_MUL_OUT_LAST_DOUBLE_Z1 ((0xE90U - PKA_RAM_OFFSET)>>2) /*!< Output last double Z1 coordinate */ 3861 #define PKA_ECC_SCALAR_MUL_OUT_CHECK_POINT_X2 ((0xEE4U - PKA_RAM_OFFSET)>>2) /*!< Output check point X2 coordinate */ 3862 #define PKA_ECC_SCALAR_MUL_OUT_CHECK_POINT_Y2 ((0xF38U - PKA_RAM_OFFSET)>>2) /*!< Output check point Y2 coordinate */ 3863 #define PKA_ECC_SCALAR_MUL_OUT_CHECK_POINT_Z2 ((0xF8CU - PKA_RAM_OFFSET)>>2) /*!< Output check point Z2 coordinate */ 3864 3865 /* Point check input data */ 3866 #define PKA_POINT_CHECK_IN_MOD_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input modulus number of bits */ 3867 #define PKA_POINT_CHECK_IN_A_COEFF_SIGN ((0x408U - PKA_RAM_OFFSET)>>2) /*!< Input sign of the 'a' coefficient */ 3868 #define PKA_POINT_CHECK_IN_A_COEFF ((0x40CU - PKA_RAM_OFFSET)>>2) /*!< Input ECC curve 'a' coefficient */ 3869 #define PKA_POINT_CHECK_IN_B_COEFF ((0x7FCU - PKA_RAM_OFFSET)>>2) /*!< Input ECC curve 'b' coefficient */ 3870 #define PKA_POINT_CHECK_IN_MOD_GF ((0x460U - PKA_RAM_OFFSET)>>2) /*!< Input modulus GF(p) */ 3871 #define PKA_POINT_CHECK_IN_INITIAL_POINT_X ((0x55CU - PKA_RAM_OFFSET)>>2) /*!< Input initial point P X coordinate */ 3872 #define PKA_POINT_CHECK_IN_INITIAL_POINT_Y ((0x5B0U - PKA_RAM_OFFSET)>>2) /*!< Input initial point P Y coordinate */ 3873 3874 /* Point check output data */ 3875 #define PKA_POINT_CHECK_OUT_ERROR ((0x400U - PKA_RAM_OFFSET)>>2) /*!< Output error */ 3876 3877 /* ECDSA signature input data */ 3878 #define PKA_ECDSA_SIGN_IN_ORDER_NB_BITS ((0x400U - PKA_RAM_OFFSET)>>2) /*!< Input order number of bits */ 3879 #define PKA_ECDSA_SIGN_IN_MOD_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input modulus number of bits */ 3880 #define PKA_ECDSA_SIGN_IN_A_COEFF_SIGN ((0x408U - PKA_RAM_OFFSET)>>2) /*!< Input sign of the 'a' coefficient */ 3881 #define PKA_ECDSA_SIGN_IN_A_COEFF ((0x40CU - PKA_RAM_OFFSET)>>2) /*!< Input ECC curve 'a' coefficient */ 3882 #define PKA_ECDSA_SIGN_IN_MOD_GF ((0x460U - PKA_RAM_OFFSET)>>2) /*!< Input modulus GF(p) */ 3883 #define PKA_ECDSA_SIGN_IN_K ((0x508U - PKA_RAM_OFFSET)>>2) /*!< Input k value of the ECDSA */ 3884 #define PKA_ECDSA_SIGN_IN_INITIAL_POINT_X ((0x55CU - PKA_RAM_OFFSET)>>2) /*!< Input initial point P X coordinate */ 3885 #define PKA_ECDSA_SIGN_IN_INITIAL_POINT_Y ((0x5B0U - PKA_RAM_OFFSET)>>2) /*!< Input initial point P Y coordinate */ 3886 #define PKA_ECDSA_SIGN_IN_HASH_E ((0xDE8U - PKA_RAM_OFFSET)>>2) /*!< Input e, hash of the message */ 3887 #define PKA_ECDSA_SIGN_IN_PRIVATE_KEY_D ((0xE3CU - PKA_RAM_OFFSET)>>2) /*!< Input d, private key */ 3888 #define PKA_ECDSA_SIGN_IN_ORDER_N ((0xE94U - PKA_RAM_OFFSET)>>2) /*!< Input n, order of the curve */ 3889 3890 /* ECDSA signature output data */ 3891 #define PKA_ECDSA_SIGN_OUT_ERROR ((0xEE8U - PKA_RAM_OFFSET)>>2) /*!< Output error */ 3892 #define PKA_ECDSA_SIGN_OUT_SIGNATURE_R ((0x700U - PKA_RAM_OFFSET)>>2) /*!< Output signature r */ 3893 #define PKA_ECDSA_SIGN_OUT_SIGNATURE_S ((0x754U - PKA_RAM_OFFSET)>>2) /*!< Output signature s */ 3894 #define PKA_ECDSA_SIGN_OUT_FINAL_POINT_X ((0x103CU - PKA_RAM_OFFSET)>>2) /*!< Output final point kP X coordinate */ 3895 #define PKA_ECDSA_SIGN_OUT_FINAL_POINT_Y ((0x1090U - PKA_RAM_OFFSET)>>2) /*!< Output final point kP Y coordinate */ 3896 3897 /* ECDSA verification input data */ 3898 #define PKA_ECDSA_VERIF_IN_ORDER_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input order number of bits */ 3899 #define PKA_ECDSA_VERIF_IN_MOD_NB_BITS ((0x4B4U - PKA_RAM_OFFSET)>>2) /*!< Input modulus number of bits */ 3900 #define PKA_ECDSA_VERIF_IN_A_COEFF_SIGN ((0x45CU - PKA_RAM_OFFSET)>>2) /*!< Input sign of the 'a' coefficient */ 3901 #define PKA_ECDSA_VERIF_IN_A_COEFF ((0x460U - PKA_RAM_OFFSET)>>2) /*!< Input ECC curve 'a' coefficient */ 3902 #define PKA_ECDSA_VERIF_IN_MOD_GF ((0x4B8U - PKA_RAM_OFFSET)>>2) /*!< Input modulus GF(p) */ 3903 #define PKA_ECDSA_VERIF_IN_INITIAL_POINT_X ((0x5E8U - PKA_RAM_OFFSET)>>2) /*!< Input initial point P X coordinate */ 3904 #define PKA_ECDSA_VERIF_IN_INITIAL_POINT_Y ((0x63CU - PKA_RAM_OFFSET)>>2) /*!< Input initial point P Y coordinate */ 3905 #define PKA_ECDSA_VERIF_IN_PUBLIC_KEY_POINT_X ((0xF40U - PKA_RAM_OFFSET)>>2) /*!< Input public key point X coordinate */ 3906 #define PKA_ECDSA_VERIF_IN_PUBLIC_KEY_POINT_Y ((0xF94U - PKA_RAM_OFFSET)>>2) /*!< Input public key point Y coordinate */ 3907 #define PKA_ECDSA_VERIF_IN_SIGNATURE_R ((0x1098U - PKA_RAM_OFFSET)>>2) /*!< Input r, part of the signature */ 3908 #define PKA_ECDSA_VERIF_IN_SIGNATURE_S ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input s, part of the signature */ 3909 #define PKA_ECDSA_VERIF_IN_HASH_E ((0xFE8U - PKA_RAM_OFFSET)>>2) /*!< Input e, hash of the message */ 3910 #define PKA_ECDSA_VERIF_IN_ORDER_N ((0xD5CU - PKA_RAM_OFFSET)>>2) /*!< Input n, order of the curve */ 3911 3912 /* ECDSA verification output data */ 3913 #define PKA_ECDSA_VERIF_OUT_RESULT ((0x5B0U - PKA_RAM_OFFSET)>>2) /*!< Output result */ 3914 3915 /* RSA CRT exponentiation input data */ 3916 #define PKA_RSA_CRT_EXP_IN_MOD_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operands number of bits */ 3917 #define PKA_RSA_CRT_EXP_IN_DP_CRT ((0x65CU - PKA_RAM_OFFSET)>>2) /*!< Input Dp CRT parameter */ 3918 #define PKA_RSA_CRT_EXP_IN_DQ_CRT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Input Dq CRT parameter */ 3919 #define PKA_RSA_CRT_EXP_IN_QINV_CRT ((0x7ECU - PKA_RAM_OFFSET)>>2) /*!< Input qInv CRT parameter */ 3920 #define PKA_RSA_CRT_EXP_IN_PRIME_P ((0x97CU - PKA_RAM_OFFSET)>>2) /*!< Input Prime p */ 3921 #define PKA_RSA_CRT_EXP_IN_PRIME_Q ((0xD5CU - PKA_RAM_OFFSET)>>2) /*!< Input Prime q */ 3922 #define PKA_RSA_CRT_EXP_IN_EXPONENT_BASE ((0xEECU - PKA_RAM_OFFSET)>>2) /*!< Input base of the exponentiation */ 3923 3924 /* RSA CRT exponentiation output data */ 3925 #define PKA_RSA_CRT_EXP_OUT_RESULT ((0x724U - PKA_RAM_OFFSET)>>2) /*!< Output result */ 3926 3927 /* Modular reduction input data */ 3928 #define PKA_MODULAR_REDUC_IN_OP_LENGTH ((0x400U - PKA_RAM_OFFSET)>>2) /*!< Input operand length */ 3929 #define PKA_MODULAR_REDUC_IN_OPERAND ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Input operand */ 3930 #define PKA_MODULAR_REDUC_IN_MOD_LENGTH ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input modulus length */ 3931 #define PKA_MODULAR_REDUC_IN_MODULUS ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input modulus */ 3932 3933 /* Modular reduction output data */ 3934 #define PKA_MODULAR_REDUC_OUT_RESULT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Output result */ 3935 3936 /* Arithmetic addition input data */ 3937 #define PKA_ARITHMETIC_ADD_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 3938 #define PKA_ARITHMETIC_ADD_IN_OP1 ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */ 3939 #define PKA_ARITHMETIC_ADD_IN_OP2 ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */ 3940 3941 /* Arithmetic addition output data */ 3942 #define PKA_ARITHMETIC_ADD_OUT_RESULT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Output result */ 3943 3944 /* Arithmetic substraction input data */ 3945 #define PKA_ARITHMETIC_SUB_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 3946 #define PKA_ARITHMETIC_SUB_IN_OP1 ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */ 3947 #define PKA_ARITHMETIC_SUB_IN_OP2 ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */ 3948 3949 /* Arithmetic substraction output data */ 3950 #define PKA_ARITHMETIC_SUB_OUT_RESULT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Output result */ 3951 3952 /* Arithmetic multiplication input data */ 3953 #define PKA_ARITHMETIC_MUL_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 3954 #define PKA_ARITHMETIC_MUL_IN_OP1 ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */ 3955 #define PKA_ARITHMETIC_MUL_IN_OP2 ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */ 3956 3957 /* Arithmetic multiplication output data */ 3958 #define PKA_ARITHMETIC_MUL_OUT_RESULT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Output result */ 3959 3960 /* Comparison input data */ 3961 #define PKA_COMPARISON_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 3962 #define PKA_COMPARISON_IN_OP1 ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */ 3963 #define PKA_COMPARISON_IN_OP2 ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */ 3964 3965 /* Comparison output data */ 3966 #define PKA_COMPARISON_OUT_RESULT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Output result */ 3967 3968 /* Modular addition input data */ 3969 #define PKA_MODULAR_ADD_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 3970 #define PKA_MODULAR_ADD_IN_OP1 ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */ 3971 #define PKA_MODULAR_ADD_IN_OP2 ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */ 3972 #define PKA_MODULAR_ADD_IN_OP3_MOD ((0xD5CU - PKA_RAM_OFFSET)>>2) /*!< Input operand op3 (modulus) */ 3973 3974 /* Modular addition output data */ 3975 #define PKA_MODULAR_ADD_OUT_RESULT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Output result */ 3976 3977 /* Modular inversion input data */ 3978 #define PKA_MODULAR_INV_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 3979 #define PKA_MODULAR_INV_IN_OP1 ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */ 3980 #define PKA_MODULAR_INV_IN_OP2_MOD ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 (modulus) */ 3981 3982 /* Modular inversion output data */ 3983 #define PKA_MODULAR_INV_OUT_RESULT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Output result */ 3984 3985 /* Modular substraction input data */ 3986 #define PKA_MODULAR_SUB_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 3987 #define PKA_MODULAR_SUB_IN_OP1 ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */ 3988 #define PKA_MODULAR_SUB_IN_OP2 ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */ 3989 #define PKA_MODULAR_SUB_IN_OP3_MOD ((0xD5CU - PKA_RAM_OFFSET)>>2) /*!< Input operand op3 */ 3990 3991 /* Modular substraction output data */ 3992 #define PKA_MODULAR_SUB_OUT_RESULT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Output result */ 3993 3994 /* Montgomery multiplication input data */ 3995 #define PKA_MONTGOMERY_MUL_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 3996 #define PKA_MONTGOMERY_MUL_IN_OP1 ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */ 3997 #define PKA_MONTGOMERY_MUL_IN_OP2 ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */ 3998 #define PKA_MONTGOMERY_MUL_IN_OP3_MOD ((0xD5CU - PKA_RAM_OFFSET)>>2) /*!< Input modulus */ 3999 4000 /* Montgomery multiplication output data */ 4001 #define PKA_MONTGOMERY_MUL_OUT_RESULT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Output result */ 4002 4003 /* Generic Arithmetic input data */ 4004 #define PKA_ARITHMETIC_ALL_OPS_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 4005 #define PKA_ARITHMETIC_ALL_OPS_IN_OP1 ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */ 4006 #define PKA_ARITHMETIC_ALL_OPS_IN_OP2 ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */ 4007 #define PKA_ARITHMETIC_ALL_OPS_IN_OP3 ((0xD5CU - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */ 4008 4009 /* Generic Arithmetic output data */ 4010 #define PKA_ARITHMETIC_ALL_OPS_OUT_RESULT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Output result */ 4011 4012 /******************************************************************************/ 4013 /* */ 4014 /* FLASH */ 4015 /* */ 4016 /******************************************************************************/ 4017 /******************* Bits definition for FLASH_ACR register *****************/ 4018 #define FLASH_ACR_LATENCY_Pos (0U) 4019 #define FLASH_ACR_LATENCY_Msk (0x7UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000007 */ 4020 #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk /*!< Latency */ 4021 #define FLASH_ACR_LATENCY_0 (0x1UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */ 4022 #define FLASH_ACR_LATENCY_1 (0x2UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000002 */ 4023 #define FLASH_ACR_LATENCY_2 (0x4UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000004 */ 4024 #define FLASH_ACR_PRFTEN_Pos (8U) 4025 #define FLASH_ACR_PRFTEN_Msk (0x1UL << FLASH_ACR_PRFTEN_Pos) /*!< 0x00000100 */ 4026 #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk /*!< Prefetch enable */ 4027 #define FLASH_ACR_ICEN_Pos (9U) 4028 #define FLASH_ACR_ICEN_Msk (0x1UL << FLASH_ACR_ICEN_Pos) /*!< 0x00000200 */ 4029 #define FLASH_ACR_ICEN FLASH_ACR_ICEN_Msk /*!< Instruction cache enable */ 4030 #define FLASH_ACR_DCEN_Pos (10U) 4031 #define FLASH_ACR_DCEN_Msk (0x1UL << FLASH_ACR_DCEN_Pos) /*!< 0x00000400 */ 4032 #define FLASH_ACR_DCEN FLASH_ACR_DCEN_Msk /*!< Data cache enable */ 4033 #define FLASH_ACR_ICRST_Pos (11U) 4034 #define FLASH_ACR_ICRST_Msk (0x1UL << FLASH_ACR_ICRST_Pos) /*!< 0x00000800 */ 4035 #define FLASH_ACR_ICRST FLASH_ACR_ICRST_Msk /*!< Instruction cache reset */ 4036 #define FLASH_ACR_DCRST_Pos (12U) 4037 #define FLASH_ACR_DCRST_Msk (0x1UL << FLASH_ACR_DCRST_Pos) /*!< 0x00001000 */ 4038 #define FLASH_ACR_DCRST FLASH_ACR_DCRST_Msk /*!< Data cache reset */ 4039 #define FLASH_ACR_PES_Pos (15U) 4040 #define FLASH_ACR_PES_Msk (0x1UL << FLASH_ACR_PES_Pos) /*!< 0x00008000 */ 4041 #define FLASH_ACR_PES FLASH_ACR_PES_Msk /*!< Program/erase suspend request */ 4042 #define FLASH_ACR_EMPTY_Pos (16U) 4043 #define FLASH_ACR_EMPTY_Msk (0x1UL << FLASH_ACR_EMPTY_Pos) /*!< 0x00010000 */ 4044 #define FLASH_ACR_EMPTY FLASH_ACR_EMPTY_Msk /*!< Flash use area empty */ 4045 4046 #define FLASH_ACR_LATENCY_0WS (0x0UL << FLASH_ACR_LATENCY_Pos) /*!< FLASH Zero wait state */ 4047 #define FLASH_ACR_LATENCY_1WS (FLASH_ACR_LATENCY_0 << FLASH_ACR_LATENCY_Pos) /*!< FLASH One wait state */ 4048 #define FLASH_ACR_LATENCY_2WS (FLASH_ACR_LATENCY_1 << FLASH_ACR_LATENCY_Pos) /*!< FLASH Two wait states */ 4049 #define FLASH_ACR_LATENCY_3WS ((FLASH_ACR_LATENCY_1 | FLASH_ACR_LATENCY_0) << FLASH_ACR_LATENCY_Pos) /*!< FLASH Three wait states */ 4050 4051 /******************* Bits definition for FLASH_SR register ******************/ 4052 #define FLASH_SR_EOP_Pos (0U) 4053 #define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos) /*!< 0x00000001 */ 4054 #define FLASH_SR_EOP FLASH_SR_EOP_Msk /*!< End of Operation */ 4055 #define FLASH_SR_OPERR_Pos (1U) 4056 #define FLASH_SR_OPERR_Msk (0x1UL << FLASH_SR_OPERR_Pos) /*!< 0x00000002 */ 4057 #define FLASH_SR_OPERR FLASH_SR_OPERR_Msk /*!< Operation error */ 4058 #define FLASH_SR_PROGERR_Pos (3U) 4059 #define FLASH_SR_PROGERR_Msk (0x1UL << FLASH_SR_PROGERR_Pos) /*!< 0x00000008 */ 4060 #define FLASH_SR_PROGERR FLASH_SR_PROGERR_Msk /*!< Programming error */ 4061 #define FLASH_SR_WRPERR_Pos (4U) 4062 #define FLASH_SR_WRPERR_Msk (0x1UL << FLASH_SR_WRPERR_Pos) /*!< 0x00000010 */ 4063 #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk /*!< Write protection error */ 4064 #define FLASH_SR_PGAERR_Pos (5U) 4065 #define FLASH_SR_PGAERR_Msk (0x1UL << FLASH_SR_PGAERR_Pos) /*!< 0x00000020 */ 4066 #define FLASH_SR_PGAERR FLASH_SR_PGAERR_Msk /*!< Programming alignment error */ 4067 #define FLASH_SR_SIZERR_Pos (6U) 4068 #define FLASH_SR_SIZERR_Msk (0x1UL << FLASH_SR_SIZERR_Pos) /*!< 0x00000040 */ 4069 #define FLASH_SR_SIZERR FLASH_SR_SIZERR_Msk /*!< Size error */ 4070 #define FLASH_SR_PGSERR_Pos (7U) 4071 #define FLASH_SR_PGSERR_Msk (0x1UL << FLASH_SR_PGSERR_Pos) /*!< 0x00000080 */ 4072 #define FLASH_SR_PGSERR FLASH_SR_PGSERR_Msk /*!< Programming sequence error */ 4073 #define FLASH_SR_MISERR_Pos (8U) 4074 #define FLASH_SR_MISERR_Msk (0x1UL << FLASH_SR_MISERR_Pos) /*!< 0x00000100 */ 4075 #define FLASH_SR_MISERR FLASH_SR_MISERR_Msk /*!< Fast programming data miss error */ 4076 #define FLASH_SR_FASTERR_Pos (9U) 4077 #define FLASH_SR_FASTERR_Msk (0x1UL << FLASH_SR_FASTERR_Pos) /*!< 0x00000200 */ 4078 #define FLASH_SR_FASTERR FLASH_SR_FASTERR_Msk /*!< Fast programming error */ 4079 #define FLASH_SR_OPTNV_Pos (13U) 4080 #define FLASH_SR_OPTNV_Msk (0x1UL << FLASH_SR_OPTNV_Pos) /*!< 0x00002000 */ 4081 #define FLASH_SR_OPTNV FLASH_SR_OPTNV_Msk /*!< User option OPTVAL indication */ 4082 #define FLASH_SR_RDERR_Pos (14U) 4083 #define FLASH_SR_RDERR_Msk (0x1UL << FLASH_SR_RDERR_Pos) /*!< 0x00004000 */ 4084 #define FLASH_SR_RDERR FLASH_SR_RDERR_Msk /*!< PCROP read error */ 4085 #define FLASH_SR_OPTVERR_Pos (15U) 4086 #define FLASH_SR_OPTVERR_Msk (0x1UL << FLASH_SR_OPTVERR_Pos) /*!< 0x00008000 */ 4087 #define FLASH_SR_OPTVERR FLASH_SR_OPTVERR_Msk /*!< Option validity error */ 4088 #define FLASH_SR_BSY_Pos (16U) 4089 #define FLASH_SR_BSY_Msk (0x1UL << FLASH_SR_BSY_Pos) /*!< 0x00010000 */ 4090 #define FLASH_SR_BSY FLASH_SR_BSY_Msk /*!< Flash Busy */ 4091 #define FLASH_SR_CFGBSY_Pos (18U) 4092 #define FLASH_SR_CFGBSY_Msk (0x1UL << FLASH_SR_CFGBSY_Pos) /*!< 0x00040000 */ 4093 #define FLASH_SR_CFGBSY FLASH_SR_CFGBSY_Msk /*!< Programming or erase configuration busy */ 4094 #define FLASH_SR_PESD_Pos (19U) 4095 #define FLASH_SR_PESD_Msk (0x1UL << FLASH_SR_PESD_Pos) /*!< 0x00080000 */ 4096 #define FLASH_SR_PESD FLASH_SR_PESD_Msk /*!< Programming/erase operation suspended */ 4097 4098 /******************* Bits definition for FLASH_CR register ******************/ 4099 #define FLASH_CR_PG_Pos (0U) 4100 #define FLASH_CR_PG_Msk (0x1UL << FLASH_CR_PG_Pos) /*!< 0x00000001 */ 4101 #define FLASH_CR_PG FLASH_CR_PG_Msk /*!< Flash programming */ 4102 #define FLASH_CR_PER_Pos (1U) 4103 #define FLASH_CR_PER_Msk (0x1UL << FLASH_CR_PER_Pos) /*!< 0x00000002 */ 4104 #define FLASH_CR_PER FLASH_CR_PER_Msk /*!< Page erase */ 4105 #define FLASH_CR_MER_Pos (2U) 4106 #define FLASH_CR_MER_Msk (0x1UL << FLASH_CR_MER_Pos) /*!< 0x00000004 */ 4107 #define FLASH_CR_MER FLASH_CR_MER_Msk /*!< Mass erase */ 4108 #define FLASH_CR_PNB_Pos (3U) 4109 #define FLASH_CR_PNB_Msk (0xFFUL << FLASH_CR_PNB_Pos) /*!< 0x000007F8 */ 4110 #define FLASH_CR_PNB FLASH_CR_PNB_Msk /*!< Page number selection mask */ 4111 #define FLASH_CR_STRT_Pos (16U) 4112 #define FLASH_CR_STRT_Msk (0x1UL << FLASH_CR_STRT_Pos) /*!< 0x00010000 */ 4113 #define FLASH_CR_STRT FLASH_CR_STRT_Msk /*!< Start an erase operation */ 4114 #define FLASH_CR_OPTSTRT_Pos (17U) 4115 #define FLASH_CR_OPTSTRT_Msk (0x1UL << FLASH_CR_OPTSTRT_Pos) /*!< 0x00020000 */ 4116 #define FLASH_CR_OPTSTRT FLASH_CR_OPTSTRT_Msk /*!< Options modification start */ 4117 #define FLASH_CR_FSTPG_Pos (18U) 4118 #define FLASH_CR_FSTPG_Msk (0x1UL << FLASH_CR_FSTPG_Pos) /*!< 0x00040000 */ 4119 #define FLASH_CR_FSTPG FLASH_CR_FSTPG_Msk /*!< Fast programming */ 4120 #define FLASH_CR_EOPIE_Pos (24U) 4121 #define FLASH_CR_EOPIE_Msk (0x1UL << FLASH_CR_EOPIE_Pos) /*!< 0x01000000 */ 4122 #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk /*!< End of operation interrupt enable */ 4123 #define FLASH_CR_ERRIE_Pos (25U) 4124 #define FLASH_CR_ERRIE_Msk (0x1UL << FLASH_CR_ERRIE_Pos) /*!< 0x02000000 */ 4125 #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk /*!< Error interrupt enable */ 4126 #define FLASH_CR_RDERRIE_Pos (26U) 4127 #define FLASH_CR_RDERRIE_Msk (0x1UL << FLASH_CR_RDERRIE_Pos) /*!< 0x04000000 */ 4128 #define FLASH_CR_RDERRIE FLASH_CR_RDERRIE_Msk /*!< PCROP read error interrupt enable */ 4129 #define FLASH_CR_OBL_LAUNCH_Pos (27U) 4130 #define FLASH_CR_OBL_LAUNCH_Msk (0x1UL << FLASH_CR_OBL_LAUNCH_Pos) /*!< 0x08000000 */ 4131 #define FLASH_CR_OBL_LAUNCH FLASH_CR_OBL_LAUNCH_Msk /*!< Force the option byte loading */ 4132 #define FLASH_CR_OPTLOCK_Pos (30U) 4133 #define FLASH_CR_OPTLOCK_Msk (0x1UL << FLASH_CR_OPTLOCK_Pos) /*!< 0x40000000 */ 4134 #define FLASH_CR_OPTLOCK FLASH_CR_OPTLOCK_Msk /*!< Options lock */ 4135 #define FLASH_CR_LOCK_Pos (31U) 4136 #define FLASH_CR_LOCK_Msk (0x1UL << FLASH_CR_LOCK_Pos) /*!< 0x80000000 */ 4137 #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk /*!< Flash control register lock */ 4138 4139 /******************* Bits definition for FLASH_ECCR register ****************/ 4140 #define FLASH_ECCR_ADDR_ECC_Pos (0U) 4141 #define FLASH_ECCR_ADDR_ECC_Msk (0x1FFFFUL << FLASH_ECCR_ADDR_ECC_Pos) /*!< 0x0001FFFF */ 4142 #define FLASH_ECCR_ADDR_ECC FLASH_ECCR_ADDR_ECC_Msk /*!< double-word address ECC fail */ 4143 #define FLASH_ECCR_SYSF_ECC_Pos (20U) 4144 #define FLASH_ECCR_SYSF_ECC_Msk (0x1UL << FLASH_ECCR_SYSF_ECC_Pos) /*!< 0x00100000 */ 4145 #define FLASH_ECCR_SYSF_ECC FLASH_ECCR_SYSF_ECC_Msk /*!< System flash ECC fail */ 4146 #define FLASH_ECCR_ECCCIE_Pos (24U) 4147 #define FLASH_ECCR_ECCCIE_Msk (0x1UL << FLASH_ECCR_ECCCIE_Pos) /*!< 0x01000000 */ 4148 #define FLASH_ECCR_ECCCIE FLASH_ECCR_ECCCIE_Msk /*!< ECC correction interrupt enable */ 4149 #define FLASH_ECCR_CPUID_Pos (26U) 4150 #define FLASH_ECCR_CPUID_Msk (0x7UL << FLASH_ECCR_CPUID_Pos) /*!< 0x1C000000 */ 4151 #define FLASH_ECCR_CPUID FLASH_ECCR_CPUID_Msk /*!< CPU identification */ 4152 #define FLASH_ECCR_ECCC_Pos (30U) 4153 #define FLASH_ECCR_ECCC_Msk (0x1UL << FLASH_ECCR_ECCC_Pos) /*!< 0x40000000 */ 4154 #define FLASH_ECCR_ECCC FLASH_ECCR_ECCC_Msk /*!< ECC correction */ 4155 #define FLASH_ECCR_ECCD_Pos (31U) 4156 #define FLASH_ECCR_ECCD_Msk (0x1UL << FLASH_ECCR_ECCD_Pos) /*!< 0x80000000 */ 4157 #define FLASH_ECCR_ECCD FLASH_ECCR_ECCD_Msk /*!< ECC detection */ 4158 4159 /******************* Bits definition for FLASH_OPTR register ****************/ 4160 #define FLASH_OPTR_RDP_Pos (0U) 4161 #define FLASH_OPTR_RDP_Msk (0xFFUL << FLASH_OPTR_RDP_Pos) /*!< 0x000000FF */ 4162 #define FLASH_OPTR_RDP FLASH_OPTR_RDP_Msk /*!< Read protection level */ 4163 #define FLASH_OPTR_ESE_Pos (8U) 4164 #define FLASH_OPTR_ESE_Msk (0x1UL << FLASH_OPTR_ESE_Pos) /*!< 0x00000100 */ 4165 #define FLASH_OPTR_ESE FLASH_OPTR_ESE_Msk /*!< Security enable */ 4166 #define FLASH_OPTR_BOR_LEV_Pos (9U) 4167 #define FLASH_OPTR_BOR_LEV_Msk (0x7UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000E00 */ 4168 #define FLASH_OPTR_BOR_LEV FLASH_OPTR_BOR_LEV_Msk /*!< BOR reset level mask */ 4169 #define FLASH_OPTR_BOR_LEV_0 (0x1U << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000200 */ 4170 #define FLASH_OPTR_BOR_LEV_1 (0x2U << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000400 */ 4171 #define FLASH_OPTR_BOR_LEV_2 (0x4U << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000800 */ 4172 #define FLASH_OPTR_nRST_STOP_Pos (12U) 4173 #define FLASH_OPTR_nRST_STOP_Msk (0x1UL << FLASH_OPTR_nRST_STOP_Pos) /*!< 0x00001000 */ 4174 #define FLASH_OPTR_nRST_STOP FLASH_OPTR_nRST_STOP_Msk /*!< Reset option in Stop mode */ 4175 #define FLASH_OPTR_nRST_STDBY_Pos (13U) 4176 #define FLASH_OPTR_nRST_STDBY_Msk (0x1UL << FLASH_OPTR_nRST_STDBY_Pos) /*!< 0x00002000 */ 4177 #define FLASH_OPTR_nRST_STDBY FLASH_OPTR_nRST_STDBY_Msk /*!< Reset option in Standby mode */ 4178 #define FLASH_OPTR_nRST_SHDW_Pos (14U) 4179 #define FLASH_OPTR_nRST_SHDW_Msk (0x1UL << FLASH_OPTR_nRST_SHDW_Pos) /*!< 0x00004000 */ 4180 #define FLASH_OPTR_nRST_SHDW FLASH_OPTR_nRST_SHDW_Msk /*!< Reset option in Shutdown mode */ 4181 #define FLASH_OPTR_IWDG_SW_Pos (16U) 4182 #define FLASH_OPTR_IWDG_SW_Msk (0x1UL << FLASH_OPTR_IWDG_SW_Pos) /*!< 0x00010000 */ 4183 #define FLASH_OPTR_IWDG_SW FLASH_OPTR_IWDG_SW_Msk /*!< Independent watchdog selection */ 4184 #define FLASH_OPTR_IWDG_STOP_Pos (17U) 4185 #define FLASH_OPTR_IWDG_STOP_Msk (0x1UL << FLASH_OPTR_IWDG_STOP_Pos) /*!< 0x00020000 */ 4186 #define FLASH_OPTR_IWDG_STOP FLASH_OPTR_IWDG_STOP_Msk /*!< Independent watchdog counter option in Stop mode */ 4187 #define FLASH_OPTR_IWDG_STDBY_Pos (18U) 4188 #define FLASH_OPTR_IWDG_STDBY_Msk (0x1UL << FLASH_OPTR_IWDG_STDBY_Pos) /*!< 0x00040000 */ 4189 #define FLASH_OPTR_IWDG_STDBY FLASH_OPTR_IWDG_STDBY_Msk /*!< Independent watchdog counter option in Standby mode */ 4190 #define FLASH_OPTR_WWDG_SW_Pos (19U) 4191 #define FLASH_OPTR_WWDG_SW_Msk (0x1UL << FLASH_OPTR_WWDG_SW_Pos) /*!< 0x00080000 */ 4192 #define FLASH_OPTR_WWDG_SW FLASH_OPTR_WWDG_SW_Msk /*!< Window watchdog selection */ 4193 #define FLASH_OPTR_nBOOT1_Pos (23U) 4194 #define FLASH_OPTR_nBOOT1_Msk (0x1UL << FLASH_OPTR_nBOOT1_Pos) /*!< 0x00800000 */ 4195 #define FLASH_OPTR_nBOOT1 FLASH_OPTR_nBOOT1_Msk /*!< Boot Configuration */ 4196 #define FLASH_OPTR_SRAM2PE_Pos (24U) 4197 #define FLASH_OPTR_SRAM2PE_Msk (0x1UL << FLASH_OPTR_SRAM2PE_Pos) /*!< 0x01000000 */ 4198 #define FLASH_OPTR_SRAM2PE FLASH_OPTR_SRAM2PE_Msk /*!< SRAM2 parity check enable */ 4199 #define FLASH_OPTR_SRAM2RST_Pos (25U) 4200 #define FLASH_OPTR_SRAM2RST_Msk (0x1UL << FLASH_OPTR_SRAM2RST_Pos) /*!< 0x02000000 */ 4201 #define FLASH_OPTR_SRAM2RST FLASH_OPTR_SRAM2RST_Msk /*!< SRAM2 erase option when system reset */ 4202 #define FLASH_OPTR_nSWBOOT0_Pos (26U) 4203 #define FLASH_OPTR_nSWBOOT0_Msk (0x1UL << FLASH_OPTR_nSWBOOT0_Pos) /*!< 0x04000000 */ 4204 #define FLASH_OPTR_nSWBOOT0 FLASH_OPTR_nSWBOOT0_Msk /*!< Software BOOT0 */ 4205 #define FLASH_OPTR_nBOOT0_Pos (27U) 4206 #define FLASH_OPTR_nBOOT0_Msk (0x1UL << FLASH_OPTR_nBOOT0_Pos) /*!< 0x08000000 */ 4207 #define FLASH_OPTR_nBOOT0 FLASH_OPTR_nBOOT0_Msk /*!< BOOT0 option bit */ 4208 #define FLASH_OPTR_AGC_TRIM_Pos (29U) 4209 #define FLASH_OPTR_AGC_TRIM_Msk (0x7UL << FLASH_OPTR_AGC_TRIM_Pos) /*!< 0xE0000000 */ 4210 #define FLASH_OPTR_AGC_TRIM FLASH_OPTR_AGC_TRIM_Msk /*!< Automatic Gain Control trimming mask */ 4211 #define FLASH_OPTR_AGC_TRIM_0 (0x1U << FLASH_OPTR_AGC_TRIM_Pos) /*!< 0x20000000 */ 4212 #define FLASH_OPTR_AGC_TRIM_1 (0x2U << FLASH_OPTR_AGC_TRIM_Pos) /*!< 0x40000000 */ 4213 #define FLASH_OPTR_AGC_TRIM_2 (0x4U << FLASH_OPTR_AGC_TRIM_Pos) /*!< 0x80000000 */ 4214 4215 /****************** Bits definition for FLASH_PCROP1ASR register ************/ 4216 #define FLASH_PCROP1ASR_PCROP1A_STRT_Pos (0U) 4217 #define FLASH_PCROP1ASR_PCROP1A_STRT_Msk (0x1FFUL << FLASH_PCROP1ASR_PCROP1A_STRT_Pos) /*!< 0x000001FF */ 4218 #define FLASH_PCROP1ASR_PCROP1A_STRT FLASH_PCROP1ASR_PCROP1A_STRT_Msk /*!< PCROP area A start offset */ 4219 4220 /****************** Bits definition for FLASH_PCROP1AER register ************/ 4221 #define FLASH_PCROP1AER_PCROP1A_END_Pos (0U) 4222 #define FLASH_PCROP1AER_PCROP1A_END_Msk (0x1FFUL << FLASH_PCROP1AER_PCROP1A_END_Pos) /*!< 0x000001FF */ 4223 #define FLASH_PCROP1AER_PCROP1A_END FLASH_PCROP1AER_PCROP1A_END_Msk /*!< PCROP area A end offset */ 4224 #define FLASH_PCROP1AER_PCROP_RDP_Pos (31U) 4225 #define FLASH_PCROP1AER_PCROP_RDP_Msk (0x1UL << FLASH_PCROP1AER_PCROP_RDP_Pos) /*!< 0x80000000 */ 4226 #define FLASH_PCROP1AER_PCROP_RDP FLASH_PCROP1AER_PCROP_RDP_Msk /*!< PCROP area preserved when RDP level decreased */ 4227 4228 /****************** Bits definition for FLASH_WRP1AR register ***************/ 4229 #define FLASH_WRP1AR_WRP1A_STRT_Pos (0U) 4230 #define FLASH_WRP1AR_WRP1A_STRT_Msk (0xFFUL << FLASH_WRP1AR_WRP1A_STRT_Pos) /*!< 0x000000FF */ 4231 #define FLASH_WRP1AR_WRP1A_STRT FLASH_WRP1AR_WRP1A_STRT_Msk /*!< WRP area A start offset */ 4232 #define FLASH_WRP1AR_WRP1A_END_Pos (16U) 4233 #define FLASH_WRP1AR_WRP1A_END_Msk (0xFFUL << FLASH_WRP1AR_WRP1A_END_Pos) /*!< 0x00FF0000 */ 4234 #define FLASH_WRP1AR_WRP1A_END FLASH_WRP1AR_WRP1A_END_Msk /*!< WRP area A end offset */ 4235 4236 /****************** Bits definition for FLASH_WRP1BR register ***************/ 4237 #define FLASH_WRP1BR_WRP1B_STRT_Pos (0U) 4238 #define FLASH_WRP1BR_WRP1B_STRT_Msk (0xFFUL << FLASH_WRP1BR_WRP1B_STRT_Pos) /*!< 0x000000FF */ 4239 #define FLASH_WRP1BR_WRP1B_STRT FLASH_WRP1BR_WRP1B_STRT_Msk /*!< WRP area B start offset */ 4240 #define FLASH_WRP1BR_WRP1B_END_Pos (16U) 4241 #define FLASH_WRP1BR_WRP1B_END_Msk (0xFFUL << FLASH_WRP1BR_WRP1B_END_Pos) /*!< 0x00FF0000 */ 4242 #define FLASH_WRP1BR_WRP1B_END FLASH_WRP1BR_WRP1B_END_Msk /*!< WRP area B end offset */ 4243 4244 /****************** Bits definition for FLASH_PCROP1BSR register ************/ 4245 #define FLASH_PCROP1BSR_PCROP1B_STRT_Pos (0U) 4246 #define FLASH_PCROP1BSR_PCROP1B_STRT_Msk (0x1FFUL << FLASH_PCROP1BSR_PCROP1B_STRT_Pos) /*!< 0x000001FF */ 4247 #define FLASH_PCROP1BSR_PCROP1B_STRT FLASH_PCROP1BSR_PCROP1B_STRT_Msk /*!< PCROP area B start offset */ 4248 4249 /****************** Bits definition for FLASH_PCROP1BER register ************/ 4250 #define FLASH_PCROP1BER_PCROP1B_END_Pos (0U) 4251 #define FLASH_PCROP1BER_PCROP1B_END_Msk (0x1FFUL << FLASH_PCROP1BER_PCROP1B_END_Pos) /*!< 0x000001FF */ 4252 #define FLASH_PCROP1BER_PCROP1B_END FLASH_PCROP1BER_PCROP1B_END_Msk /*!< PCROP area B end offset */ 4253 4254 /****************** Bits definition for FLASH_IPCCBR register ************/ 4255 #define FLASH_IPCCBR_IPCCDBA_Pos (0U) 4256 #define FLASH_IPCCBR_IPCCDBA_Msk (0x3FFFUL << FLASH_IPCCBR_IPCCDBA_Pos) /*!< 0x00003FFF */ 4257 #define FLASH_IPCCBR_IPCCDBA FLASH_IPCCBR_IPCCDBA_Msk /*!< IPCC data buffer base address */ 4258 4259 /****************** Bits definition for FLASH_SFR register ************/ 4260 #define FLASH_SFR_SFSA_Pos (0U) 4261 #define FLASH_SFR_SFSA_Msk (0xFFUL << FLASH_SFR_SFSA_Pos) /*!< 0x000000FF */ 4262 #define FLASH_SFR_SFSA FLASH_SFR_SFSA_Msk /* Secure flash start address */ 4263 #define FLASH_SFR_FSD_Pos (8U) 4264 #define FLASH_SFR_FSD_Msk (0x1UL << FLASH_SFR_FSD_Pos) /*!< 0x00000100 */ 4265 #define FLASH_SFR_FSD FLASH_SFR_FSD_Msk /* Flash mode secure */ 4266 #define FLASH_SFR_DDS_Pos (12U) 4267 #define FLASH_SFR_DDS_Msk (0x1UL << FLASH_SFR_DDS_Pos) /*!< 0x00001000 */ 4268 #define FLASH_SFR_DDS FLASH_SFR_DDS_Msk /* Enabling and disabling CPU2 Debug access */ 4269 4270 /****************** Bits definition for FLASH_SRRVR register ************/ 4271 #define FLASH_SRRVR_SBRV_Pos (0U) 4272 #define FLASH_SRRVR_SBRV_Msk (0x3FFFFUL << FLASH_SRRVR_SBRV_Pos) /*!< 0x0003FFFF */ 4273 #define FLASH_SRRVR_SBRV FLASH_SRRVR_SBRV_Msk /* SCPU2 boot reset vector memory offset */ 4274 4275 #define FLASH_SRRVR_SBRSA_Pos (18U) 4276 #define FLASH_SRRVR_SBRSA_Msk (0x1FUL << FLASH_SRRVR_SBRSA_Pos) /*!< 0x007C0000 */ 4277 #define FLASH_SRRVR_SBRSA FLASH_SRRVR_SBRSA_Msk /* Secure backup SRAM2a start address */ 4278 #define FLASH_SRRVR_BRSD_Pos (23U) 4279 #define FLASH_SRRVR_BRSD_Msk (0x1UL << FLASH_SRRVR_BRSD_Pos) /*!< 0x00800000 */ 4280 #define FLASH_SRRVR_BRSD FLASH_SRRVR_BRSD_Msk /* Backup SRAM2A secure mode */ 4281 4282 #define FLASH_SRRVR_SNBRSA_Pos (25U) 4283 #define FLASH_SRRVR_SNBRSA_Msk (0x1FUL << FLASH_SRRVR_SNBRSA_Pos) /*!< 0x3E000000 */ 4284 #define FLASH_SRRVR_SNBRSA FLASH_SRRVR_SNBRSA_Msk /* Secure non-backup SRAM2b start address */ 4285 #define FLASH_SRRVR_NBRSD_Pos (30U) 4286 #define FLASH_SRRVR_NBRSD_Msk (0x1UL << FLASH_SRRVR_NBRSD_Pos) /*!< 0x40000000 */ 4287 #define FLASH_SRRVR_NBRSD FLASH_SRRVR_NBRSD_Msk /* Non-backup SRAM2B secure mode */ 4288 #define FLASH_SRRVR_C2OPT_Pos (31U) 4289 #define FLASH_SRRVR_C2OPT_Msk (0x1UL << FLASH_SRRVR_C2OPT_Pos) /*!< 0x80000000 */ 4290 #define FLASH_SRRVR_C2OPT FLASH_SRRVR_C2OPT_Msk /* SCPU2 boot reset vector memory selection */ 4291 4292 /****************** Bits definition for FLASH_C2ACR register ************/ 4293 #define FLASH_C2ACR_PRFTEN_Pos (8U) 4294 #define FLASH_C2ACR_PRFTEN_Msk (0x1UL << FLASH_C2ACR_PRFTEN_Pos) /*!< 0x00000100 */ 4295 #define FLASH_C2ACR_PRFTEN FLASH_C2ACR_PRFTEN_Msk /*!< CPU2 Prefetch enable */ 4296 #define FLASH_C2ACR_ICEN_Pos (9U) 4297 #define FLASH_C2ACR_ICEN_Msk (0x1UL << FLASH_C2ACR_ICEN_Pos) /*!< 0x00000200 */ 4298 #define FLASH_C2ACR_ICEN FLASH_C2ACR_ICEN_Msk /*!< CPU2 Instruction cache enable */ 4299 #define FLASH_C2ACR_ICRST_Pos (11U) 4300 #define FLASH_C2ACR_ICRST_Msk (0x1UL << FLASH_C2ACR_ICRST_Pos) /*!< 0x00000800 */ 4301 #define FLASH_C2ACR_ICRST FLASH_C2ACR_ICRST_Msk /*!< CPU2 Instruction cache reset */ 4302 #define FLASH_C2ACR_PES_Pos (15U) 4303 #define FLASH_C2ACR_PES_Msk (0x1UL << FLASH_C2ACR_PES_Pos) /*!< 0x00008000 */ 4304 #define FLASH_C2ACR_PES FLASH_C2ACR_PES_Msk /*!< CPU2 Program/erase suspend request */ 4305 4306 /****************** Bits definition for FLASH_C2SR register ************/ 4307 #define FLASH_C2SR_EOP_Pos (0U) 4308 #define FLASH_C2SR_EOP_Msk (0x1UL << FLASH_C2SR_EOP_Pos) /*!< 0x00000001 */ 4309 #define FLASH_C2SR_EOP FLASH_C2SR_EOP_Msk /*!< CPU2 End of operation */ 4310 #define FLASH_C2SR_OPERR_Pos (1U) 4311 #define FLASH_C2SR_OPERR_Msk (0x1UL << FLASH_C2SR_OPERR_Pos) /*!< 0x00000002 */ 4312 #define FLASH_C2SR_OPERR FLASH_C2SR_OPERR_Msk /*!< CPU2 Operation error */ 4313 #define FLASH_C2SR_PROGERR_Pos (3U) 4314 #define FLASH_C2SR_PROGERR_Msk (0x1UL << FLASH_C2SR_PROGERR_Pos) /*!< 0x00000008 */ 4315 #define FLASH_C2SR_PROGERR FLASH_C2SR_PROGERR_Msk /*!< CPU2 Programming error */ 4316 #define FLASH_C2SR_WRPERR_Pos (4U) 4317 #define FLASH_C2SR_WRPERR_Msk (0x1UL << FLASH_C2SR_WRPERR_Pos) /*!< 0x00000010 */ 4318 #define FLASH_C2SR_WRPERR FLASH_C2SR_WRPERR_Msk /*!< CPU2 Write protection error */ 4319 #define FLASH_C2SR_PGAERR_Pos (5U) 4320 #define FLASH_C2SR_PGAERR_Msk (0x1UL << FLASH_C2SR_PGAERR_Pos) /*!< 0x00000020 */ 4321 #define FLASH_C2SR_PGAERR FLASH_C2SR_PGAERR_Msk /*!< CPU2 Programming alignment error */ 4322 #define FLASH_C2SR_SIZERR_Pos (6U) 4323 #define FLASH_C2SR_SIZERR_Msk (0x1UL << FLASH_C2SR_SIZERR_Pos) /*!< 0x00000040 */ 4324 #define FLASH_C2SR_SIZERR FLASH_C2SR_SIZERR_Msk /*!< CPU2 Size error */ 4325 #define FLASH_C2SR_PGSERR_Pos (7U) 4326 #define FLASH_C2SR_PGSERR_Msk (0x1UL << FLASH_C2SR_PGSERR_Pos) /*!< 0x00000080 */ 4327 #define FLASH_C2SR_PGSERR FLASH_C2SR_PGSERR_Msk /*!< CPU2 Programming sequence error */ 4328 #define FLASH_C2SR_MISERR_Pos (8U) 4329 #define FLASH_C2SR_MISERR_Msk (0x1UL << FLASH_C2SR_MISERR_Pos) /*!< 0x00000100 */ 4330 #define FLASH_C2SR_MISERR FLASH_C2SR_MISERR_Msk /*!< CPU2 Fast programming data miss error */ 4331 #define FLASH_C2SR_FASTERR_Pos (9U) 4332 #define FLASH_C2SR_FASTERR_Msk (0x1UL << FLASH_C2SR_FASTERR_Pos) /*!< 0x00000200 */ 4333 #define FLASH_C2SR_FASTERR FLASH_C2SR_FASTERR_Msk /*!< CPU2 Fast programming error */ 4334 #define FLASH_C2SR_RDERR_Pos (14U) 4335 #define FLASH_C2SR_RDERR_Msk (0x1UL << FLASH_C2SR_RDERR_Pos) /*!< 0x00004000 */ 4336 #define FLASH_C2SR_RDERR FLASH_C2SR_RDERR_Msk /*!< CPU2 PCROP read error */ 4337 #define FLASH_C2SR_BSY_Pos (16U) 4338 #define FLASH_C2SR_BSY_Msk (0x1UL << FLASH_C2SR_BSY_Pos) /*!< 0x00010000 */ 4339 #define FLASH_C2SR_BSY FLASH_C2SR_BSY_Msk /*!< CPU2 Flash busy */ 4340 #define FLASH_C2SR_CFGBSY_Pos (18U) 4341 #define FLASH_C2SR_CFGBSY_Msk (0x1UL << FLASH_C2SR_CFGBSY_Pos) /*!< 0x00040000 */ 4342 #define FLASH_C2SR_CFGBSY FLASH_C2SR_CFGBSY_Msk /*!< CPU2 Programming or erase configuration busy */ 4343 #define FLASH_C2SR_PESD_Pos (19U) 4344 #define FLASH_C2SR_PESD_Msk (0x1UL << FLASH_C2SR_PESD_Pos) /*!< 0x00080000 */ 4345 #define FLASH_C2SR_PESD FLASH_C2SR_PESD_Msk /*!< CPU2 Programming/erase operation suspended */ 4346 4347 /****************** Bits definition for FLASH_C2CR register ************/ 4348 #define FLASH_C2CR_PG_Pos (0U) 4349 #define FLASH_C2CR_PG_Msk (0x1UL << FLASH_C2CR_PG_Pos) /*!< 0x00000001 */ 4350 #define FLASH_C2CR_PG FLASH_C2CR_PG_Msk /*!< CPU2 Flash programming */ 4351 #define FLASH_C2CR_PER_Pos (1U) 4352 #define FLASH_C2CR_PER_Msk (0x1UL << FLASH_C2CR_PER_Pos) /*!< 0x00000002 */ 4353 #define FLASH_C2CR_PER FLASH_C2CR_PER_Msk /*!< CPU2 Page erase */ 4354 #define FLASH_C2CR_MER_Pos (2U) 4355 #define FLASH_C2CR_MER_Msk (0x1UL << FLASH_C2CR_MER_Pos) /*!< 0x00000004 */ 4356 #define FLASH_C2CR_MER FLASH_C2CR_MER_Msk /*!< CPU2 Mass erase */ 4357 #define FLASH_C2CR_PNB_Pos (3U) 4358 #define FLASH_C2CR_PNB_Msk (0xFFUL << FLASH_C2CR_PNB_Pos) /*!< 0x000007F8 */ 4359 #define FLASH_C2CR_PNB FLASH_C2CR_PNB_Msk /*!< CPU2 Page number selection mask */ 4360 #define FLASH_C2CR_STRT_Pos (16U) 4361 #define FLASH_C2CR_STRT_Msk (0x1UL << FLASH_C2CR_STRT_Pos) /*!< 0x00010000 */ 4362 #define FLASH_C2CR_STRT FLASH_C2CR_STRT_Msk /*!< CPU2 Start an erase operation */ 4363 #define FLASH_C2CR_FSTPG_Pos (18U) 4364 #define FLASH_C2CR_FSTPG_Msk (0x1UL << FLASH_C2CR_FSTPG_Pos) /*!< 0x00040000 */ 4365 #define FLASH_C2CR_FSTPG FLASH_C2CR_FSTPG_Msk /*!< CPU2 Fast programming */ 4366 #define FLASH_C2CR_EOPIE_Pos (24U) 4367 #define FLASH_C2CR_EOPIE_Msk (0x1UL << FLASH_C2CR_EOPIE_Pos) /*!< 0x01000000 */ 4368 #define FLASH_C2CR_EOPIE FLASH_C2CR_EOPIE_Msk /*!< CPU2 End of operation interrupt enable */ 4369 #define FLASH_C2CR_ERRIE_Pos (25U) 4370 #define FLASH_C2CR_ERRIE_Msk (0x1UL << FLASH_C2CR_ERRIE_Pos) /*!< 0x02000000 */ 4371 #define FLASH_C2CR_ERRIE FLASH_C2CR_ERRIE_Msk /*!< CPU2 Error interrupt enable */ 4372 #define FLASH_C2CR_RDERRIE_Pos (26U) 4373 #define FLASH_C2CR_RDERRIE_Msk (0x1UL << FLASH_C2CR_RDERRIE_Pos) /*!< 0x04000000 */ 4374 #define FLASH_C2CR_RDERRIE FLASH_C2CR_RDERRIE_Msk /*!< CPU2 PCROP read error interrupt enable */ 4375 4376 /******************************************************************************/ 4377 /* */ 4378 /* General Purpose I/O */ 4379 /* */ 4380 /******************************************************************************/ 4381 /****************** Bits definition for GPIO_MODER register *****************/ 4382 #define GPIO_MODER_MODE0_Pos (0U) 4383 #define GPIO_MODER_MODE0_Msk (0x3UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000003 */ 4384 #define GPIO_MODER_MODE0 GPIO_MODER_MODE0_Msk 4385 #define GPIO_MODER_MODE0_0 (0x1U << GPIO_MODER_MODE0_Pos) /*!< 0x00000001 */ 4386 #define GPIO_MODER_MODE0_1 (0x2U << GPIO_MODER_MODE0_Pos) /*!< 0x00000002 */ 4387 #define GPIO_MODER_MODE1_Pos (2U) 4388 #define GPIO_MODER_MODE1_Msk (0x3UL << GPIO_MODER_MODE1_Pos) /*!< 0x0000000C */ 4389 #define GPIO_MODER_MODE1 GPIO_MODER_MODE1_Msk 4390 #define GPIO_MODER_MODE1_0 (0x1U << GPIO_MODER_MODE1_Pos) /*!< 0x00000004 */ 4391 #define GPIO_MODER_MODE1_1 (0x2U << GPIO_MODER_MODE1_Pos) /*!< 0x00000008 */ 4392 #define GPIO_MODER_MODE2_Pos (4U) 4393 #define GPIO_MODER_MODE2_Msk (0x3UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000030 */ 4394 #define GPIO_MODER_MODE2 GPIO_MODER_MODE2_Msk 4395 #define GPIO_MODER_MODE2_0 (0x1U << GPIO_MODER_MODE2_Pos) /*!< 0x00000010 */ 4396 #define GPIO_MODER_MODE2_1 (0x2U << GPIO_MODER_MODE2_Pos) /*!< 0x00000020 */ 4397 #define GPIO_MODER_MODE3_Pos (6U) 4398 #define GPIO_MODER_MODE3_Msk (0x3UL << GPIO_MODER_MODE3_Pos) /*!< 0x000000C0 */ 4399 #define GPIO_MODER_MODE3 GPIO_MODER_MODE3_Msk 4400 #define GPIO_MODER_MODE3_0 (0x1U << GPIO_MODER_MODE3_Pos) /*!< 0x00000040 */ 4401 #define GPIO_MODER_MODE3_1 (0x2U << GPIO_MODER_MODE3_Pos) /*!< 0x00000080 */ 4402 #define GPIO_MODER_MODE4_Pos (8U) 4403 #define GPIO_MODER_MODE4_Msk (0x3UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000300 */ 4404 #define GPIO_MODER_MODE4 GPIO_MODER_MODE4_Msk 4405 #define GPIO_MODER_MODE4_0 (0x1U << GPIO_MODER_MODE4_Pos) /*!< 0x00000100 */ 4406 #define GPIO_MODER_MODE4_1 (0x2U << GPIO_MODER_MODE4_Pos) /*!< 0x00000200 */ 4407 #define GPIO_MODER_MODE5_Pos (10U) 4408 #define GPIO_MODER_MODE5_Msk (0x3UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000C00 */ 4409 #define GPIO_MODER_MODE5 GPIO_MODER_MODE5_Msk 4410 #define GPIO_MODER_MODE5_0 (0x1U << GPIO_MODER_MODE5_Pos) /*!< 0x00000400 */ 4411 #define GPIO_MODER_MODE5_1 (0x2U << GPIO_MODER_MODE5_Pos) /*!< 0x00000800 */ 4412 #define GPIO_MODER_MODE6_Pos (12U) 4413 #define GPIO_MODER_MODE6_Msk (0x3UL << GPIO_MODER_MODE6_Pos) /*!< 0x00003000 */ 4414 #define GPIO_MODER_MODE6 GPIO_MODER_MODE6_Msk 4415 #define GPIO_MODER_MODE6_0 (0x1U << GPIO_MODER_MODE6_Pos) /*!< 0x00001000 */ 4416 #define GPIO_MODER_MODE6_1 (0x2U << GPIO_MODER_MODE6_Pos) /*!< 0x00002000 */ 4417 #define GPIO_MODER_MODE7_Pos (14U) 4418 #define GPIO_MODER_MODE7_Msk (0x3UL << GPIO_MODER_MODE7_Pos) /*!< 0x0000C000 */ 4419 #define GPIO_MODER_MODE7 GPIO_MODER_MODE7_Msk 4420 #define GPIO_MODER_MODE7_0 (0x1U << GPIO_MODER_MODE7_Pos) /*!< 0x00004000 */ 4421 #define GPIO_MODER_MODE7_1 (0x2U << GPIO_MODER_MODE7_Pos) /*!< 0x00008000 */ 4422 #define GPIO_MODER_MODE8_Pos (16U) 4423 #define GPIO_MODER_MODE8_Msk (0x3UL << GPIO_MODER_MODE8_Pos) /*!< 0x00030000 */ 4424 #define GPIO_MODER_MODE8 GPIO_MODER_MODE8_Msk 4425 #define GPIO_MODER_MODE8_0 (0x1U << GPIO_MODER_MODE8_Pos) /*!< 0x00010000 */ 4426 #define GPIO_MODER_MODE8_1 (0x2U << GPIO_MODER_MODE8_Pos) /*!< 0x00020000 */ 4427 #define GPIO_MODER_MODE9_Pos (18U) 4428 #define GPIO_MODER_MODE9_Msk (0x3UL << GPIO_MODER_MODE9_Pos) /*!< 0x000C0000 */ 4429 #define GPIO_MODER_MODE9 GPIO_MODER_MODE9_Msk 4430 #define GPIO_MODER_MODE9_0 (0x1U << GPIO_MODER_MODE9_Pos) /*!< 0x00040000 */ 4431 #define GPIO_MODER_MODE9_1 (0x2U << GPIO_MODER_MODE9_Pos) /*!< 0x00080000 */ 4432 #define GPIO_MODER_MODE10_Pos (20U) 4433 #define GPIO_MODER_MODE10_Msk (0x3UL << GPIO_MODER_MODE10_Pos) /*!< 0x00300000 */ 4434 #define GPIO_MODER_MODE10 GPIO_MODER_MODE10_Msk 4435 #define GPIO_MODER_MODE10_0 (0x1U << GPIO_MODER_MODE10_Pos) /*!< 0x00100000 */ 4436 #define GPIO_MODER_MODE10_1 (0x2U << GPIO_MODER_MODE10_Pos) /*!< 0x00200000 */ 4437 #define GPIO_MODER_MODE11_Pos (22U) 4438 #define GPIO_MODER_MODE11_Msk (0x3UL << GPIO_MODER_MODE11_Pos) /*!< 0x00C00000 */ 4439 #define GPIO_MODER_MODE11 GPIO_MODER_MODE11_Msk 4440 #define GPIO_MODER_MODE11_0 (0x1U << GPIO_MODER_MODE11_Pos) /*!< 0x00400000 */ 4441 #define GPIO_MODER_MODE11_1 (0x2U << GPIO_MODER_MODE11_Pos) /*!< 0x00800000 */ 4442 #define GPIO_MODER_MODE12_Pos (24U) 4443 #define GPIO_MODER_MODE12_Msk (0x3UL << GPIO_MODER_MODE12_Pos) /*!< 0x03000000 */ 4444 #define GPIO_MODER_MODE12 GPIO_MODER_MODE12_Msk 4445 #define GPIO_MODER_MODE12_0 (0x1U << GPIO_MODER_MODE12_Pos) /*!< 0x01000000 */ 4446 #define GPIO_MODER_MODE12_1 (0x2U << GPIO_MODER_MODE12_Pos) /*!< 0x02000000 */ 4447 #define GPIO_MODER_MODE13_Pos (26U) 4448 #define GPIO_MODER_MODE13_Msk (0x3UL << GPIO_MODER_MODE13_Pos) /*!< 0x0C000000 */ 4449 #define GPIO_MODER_MODE13 GPIO_MODER_MODE13_Msk 4450 #define GPIO_MODER_MODE13_0 (0x1U << GPIO_MODER_MODE13_Pos) /*!< 0x04000000 */ 4451 #define GPIO_MODER_MODE13_1 (0x2U << GPIO_MODER_MODE13_Pos) /*!< 0x08000000 */ 4452 #define GPIO_MODER_MODE14_Pos (28U) 4453 #define GPIO_MODER_MODE14_Msk (0x3UL << GPIO_MODER_MODE14_Pos) /*!< 0x30000000 */ 4454 #define GPIO_MODER_MODE14 GPIO_MODER_MODE14_Msk 4455 #define GPIO_MODER_MODE14_0 (0x1U << GPIO_MODER_MODE14_Pos) /*!< 0x10000000 */ 4456 #define GPIO_MODER_MODE14_1 (0x2U << GPIO_MODER_MODE14_Pos) /*!< 0x20000000 */ 4457 #define GPIO_MODER_MODE15_Pos (30U) 4458 #define GPIO_MODER_MODE15_Msk (0x3UL << GPIO_MODER_MODE15_Pos) /*!< 0xC0000000 */ 4459 #define GPIO_MODER_MODE15 GPIO_MODER_MODE15_Msk 4460 #define GPIO_MODER_MODE15_0 (0x1U << GPIO_MODER_MODE15_Pos) /*!< 0x40000000 */ 4461 #define GPIO_MODER_MODE15_1 (0x2U << GPIO_MODER_MODE15_Pos) /*!< 0x80000000 */ 4462 4463 /****************** Bits definition for GPIO_OTYPER register ****************/ 4464 #define GPIO_OTYPER_OT0_Pos (0U) 4465 #define GPIO_OTYPER_OT0_Msk (0x1UL << GPIO_OTYPER_OT0_Pos) /*!< 0x00000001 */ 4466 #define GPIO_OTYPER_OT0 GPIO_OTYPER_OT0_Msk 4467 #define GPIO_OTYPER_OT1_Pos (1U) 4468 #define GPIO_OTYPER_OT1_Msk (0x1UL << GPIO_OTYPER_OT1_Pos) /*!< 0x00000002 */ 4469 #define GPIO_OTYPER_OT1 GPIO_OTYPER_OT1_Msk 4470 #define GPIO_OTYPER_OT2_Pos (2U) 4471 #define GPIO_OTYPER_OT2_Msk (0x1UL << GPIO_OTYPER_OT2_Pos) /*!< 0x00000004 */ 4472 #define GPIO_OTYPER_OT2 GPIO_OTYPER_OT2_Msk 4473 #define GPIO_OTYPER_OT3_Pos (3U) 4474 #define GPIO_OTYPER_OT3_Msk (0x1UL << GPIO_OTYPER_OT3_Pos) /*!< 0x00000008 */ 4475 #define GPIO_OTYPER_OT3 GPIO_OTYPER_OT3_Msk 4476 #define GPIO_OTYPER_OT4_Pos (4U) 4477 #define GPIO_OTYPER_OT4_Msk (0x1UL << GPIO_OTYPER_OT4_Pos) /*!< 0x00000010 */ 4478 #define GPIO_OTYPER_OT4 GPIO_OTYPER_OT4_Msk 4479 #define GPIO_OTYPER_OT5_Pos (5U) 4480 #define GPIO_OTYPER_OT5_Msk (0x1UL << GPIO_OTYPER_OT5_Pos) /*!< 0x00000020 */ 4481 #define GPIO_OTYPER_OT5 GPIO_OTYPER_OT5_Msk 4482 #define GPIO_OTYPER_OT6_Pos (6U) 4483 #define GPIO_OTYPER_OT6_Msk (0x1UL << GPIO_OTYPER_OT6_Pos) /*!< 0x00000040 */ 4484 #define GPIO_OTYPER_OT6 GPIO_OTYPER_OT6_Msk 4485 #define GPIO_OTYPER_OT7_Pos (7U) 4486 #define GPIO_OTYPER_OT7_Msk (0x1UL << GPIO_OTYPER_OT7_Pos) /*!< 0x00000080 */ 4487 #define GPIO_OTYPER_OT7 GPIO_OTYPER_OT7_Msk 4488 #define GPIO_OTYPER_OT8_Pos (8U) 4489 #define GPIO_OTYPER_OT8_Msk (0x1UL << GPIO_OTYPER_OT8_Pos) /*!< 0x00000100 */ 4490 #define GPIO_OTYPER_OT8 GPIO_OTYPER_OT8_Msk 4491 #define GPIO_OTYPER_OT9_Pos (9U) 4492 #define GPIO_OTYPER_OT9_Msk (0x1UL << GPIO_OTYPER_OT9_Pos) /*!< 0x00000200 */ 4493 #define GPIO_OTYPER_OT9 GPIO_OTYPER_OT9_Msk 4494 #define GPIO_OTYPER_OT10_Pos (10U) 4495 #define GPIO_OTYPER_OT10_Msk (0x1UL << GPIO_OTYPER_OT10_Pos) /*!< 0x00000400 */ 4496 #define GPIO_OTYPER_OT10 GPIO_OTYPER_OT10_Msk 4497 #define GPIO_OTYPER_OT11_Pos (11U) 4498 #define GPIO_OTYPER_OT11_Msk (0x1UL << GPIO_OTYPER_OT11_Pos) /*!< 0x00000800 */ 4499 #define GPIO_OTYPER_OT11 GPIO_OTYPER_OT11_Msk 4500 #define GPIO_OTYPER_OT12_Pos (12U) 4501 #define GPIO_OTYPER_OT12_Msk (0x1UL << GPIO_OTYPER_OT12_Pos) /*!< 0x00001000 */ 4502 #define GPIO_OTYPER_OT12 GPIO_OTYPER_OT12_Msk 4503 #define GPIO_OTYPER_OT13_Pos (13U) 4504 #define GPIO_OTYPER_OT13_Msk (0x1UL << GPIO_OTYPER_OT13_Pos) /*!< 0x00002000 */ 4505 #define GPIO_OTYPER_OT13 GPIO_OTYPER_OT13_Msk 4506 #define GPIO_OTYPER_OT14_Pos (14U) 4507 #define GPIO_OTYPER_OT14_Msk (0x1UL << GPIO_OTYPER_OT14_Pos) /*!< 0x00004000 */ 4508 #define GPIO_OTYPER_OT14 GPIO_OTYPER_OT14_Msk 4509 #define GPIO_OTYPER_OT15_Pos (15U) 4510 #define GPIO_OTYPER_OT15_Msk (0x1UL << GPIO_OTYPER_OT15_Pos) /*!< 0x00008000 */ 4511 #define GPIO_OTYPER_OT15 GPIO_OTYPER_OT15_Msk 4512 4513 /****************** Bits definition for GPIO_OSPEEDR register ***************/ 4514 #define GPIO_OSPEEDR_OSPEED0_Pos (0U) 4515 #define GPIO_OSPEEDR_OSPEED0_Msk (0x3UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000003 */ 4516 #define GPIO_OSPEEDR_OSPEED0 GPIO_OSPEEDR_OSPEED0_Msk 4517 #define GPIO_OSPEEDR_OSPEED0_0 (0x1U << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000001 */ 4518 #define GPIO_OSPEEDR_OSPEED0_1 (0x2U << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000002 */ 4519 #define GPIO_OSPEEDR_OSPEED1_Pos (2U) 4520 #define GPIO_OSPEEDR_OSPEED1_Msk (0x3UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x0000000C */ 4521 #define GPIO_OSPEEDR_OSPEED1 GPIO_OSPEEDR_OSPEED1_Msk 4522 #define GPIO_OSPEEDR_OSPEED1_0 (0x1U << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000004 */ 4523 #define GPIO_OSPEEDR_OSPEED1_1 (0x2U << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000008 */ 4524 #define GPIO_OSPEEDR_OSPEED2_Pos (4U) 4525 #define GPIO_OSPEEDR_OSPEED2_Msk (0x3UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000030 */ 4526 #define GPIO_OSPEEDR_OSPEED2 GPIO_OSPEEDR_OSPEED2_Msk 4527 #define GPIO_OSPEEDR_OSPEED2_0 (0x1U << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000010 */ 4528 #define GPIO_OSPEEDR_OSPEED2_1 (0x2U << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000020 */ 4529 #define GPIO_OSPEEDR_OSPEED3_Pos (6U) 4530 #define GPIO_OSPEEDR_OSPEED3_Msk (0x3UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x000000C0 */ 4531 #define GPIO_OSPEEDR_OSPEED3 GPIO_OSPEEDR_OSPEED3_Msk 4532 #define GPIO_OSPEEDR_OSPEED3_0 (0x1U << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000040 */ 4533 #define GPIO_OSPEEDR_OSPEED3_1 (0x2U << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000080 */ 4534 #define GPIO_OSPEEDR_OSPEED4_Pos (8U) 4535 #define GPIO_OSPEEDR_OSPEED4_Msk (0x3UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000300 */ 4536 #define GPIO_OSPEEDR_OSPEED4 GPIO_OSPEEDR_OSPEED4_Msk 4537 #define GPIO_OSPEEDR_OSPEED4_0 (0x1U << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000100 */ 4538 #define GPIO_OSPEEDR_OSPEED4_1 (0x2U << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000200 */ 4539 #define GPIO_OSPEEDR_OSPEED5_Pos (10U) 4540 #define GPIO_OSPEEDR_OSPEED5_Msk (0x3UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000C00 */ 4541 #define GPIO_OSPEEDR_OSPEED5 GPIO_OSPEEDR_OSPEED5_Msk 4542 #define GPIO_OSPEEDR_OSPEED5_0 (0x1U << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000400 */ 4543 #define GPIO_OSPEEDR_OSPEED5_1 (0x2U << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000800 */ 4544 #define GPIO_OSPEEDR_OSPEED6_Pos (12U) 4545 #define GPIO_OSPEEDR_OSPEED6_Msk (0x3UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00003000 */ 4546 #define GPIO_OSPEEDR_OSPEED6 GPIO_OSPEEDR_OSPEED6_Msk 4547 #define GPIO_OSPEEDR_OSPEED6_0 (0x1U << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00001000 */ 4548 #define GPIO_OSPEEDR_OSPEED6_1 (0x2U << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00002000 */ 4549 #define GPIO_OSPEEDR_OSPEED7_Pos (14U) 4550 #define GPIO_OSPEEDR_OSPEED7_Msk (0x3UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x0000C000 */ 4551 #define GPIO_OSPEEDR_OSPEED7 GPIO_OSPEEDR_OSPEED7_Msk 4552 #define GPIO_OSPEEDR_OSPEED7_0 (0x1U << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00004000 */ 4553 #define GPIO_OSPEEDR_OSPEED7_1 (0x2U << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00008000 */ 4554 #define GPIO_OSPEEDR_OSPEED8_Pos (16U) 4555 #define GPIO_OSPEEDR_OSPEED8_Msk (0x3UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00030000 */ 4556 #define GPIO_OSPEEDR_OSPEED8 GPIO_OSPEEDR_OSPEED8_Msk 4557 #define GPIO_OSPEEDR_OSPEED8_0 (0x1U << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00010000 */ 4558 #define GPIO_OSPEEDR_OSPEED8_1 (0x2U << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00020000 */ 4559 #define GPIO_OSPEEDR_OSPEED9_Pos (18U) 4560 #define GPIO_OSPEEDR_OSPEED9_Msk (0x3UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x000C0000 */ 4561 #define GPIO_OSPEEDR_OSPEED9 GPIO_OSPEEDR_OSPEED9_Msk 4562 #define GPIO_OSPEEDR_OSPEED9_0 (0x1U << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00040000 */ 4563 #define GPIO_OSPEEDR_OSPEED9_1 (0x2U << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00080000 */ 4564 #define GPIO_OSPEEDR_OSPEED10_Pos (20U) 4565 #define GPIO_OSPEEDR_OSPEED10_Msk (0x3UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00300000 */ 4566 #define GPIO_OSPEEDR_OSPEED10 GPIO_OSPEEDR_OSPEED10_Msk 4567 #define GPIO_OSPEEDR_OSPEED10_0 (0x1U << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00100000 */ 4568 #define GPIO_OSPEEDR_OSPEED10_1 (0x2U << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00200000 */ 4569 #define GPIO_OSPEEDR_OSPEED11_Pos (22U) 4570 #define GPIO_OSPEEDR_OSPEED11_Msk (0x3UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00C00000 */ 4571 #define GPIO_OSPEEDR_OSPEED11 GPIO_OSPEEDR_OSPEED11_Msk 4572 #define GPIO_OSPEEDR_OSPEED11_0 (0x1U << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00400000 */ 4573 #define GPIO_OSPEEDR_OSPEED11_1 (0x2U << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00800000 */ 4574 #define GPIO_OSPEEDR_OSPEED12_Pos (24U) 4575 #define GPIO_OSPEEDR_OSPEED12_Msk (0x3UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x03000000 */ 4576 #define GPIO_OSPEEDR_OSPEED12 GPIO_OSPEEDR_OSPEED12_Msk 4577 #define GPIO_OSPEEDR_OSPEED12_0 (0x1U << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x01000000 */ 4578 #define GPIO_OSPEEDR_OSPEED12_1 (0x2U << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x02000000 */ 4579 #define GPIO_OSPEEDR_OSPEED13_Pos (26U) 4580 #define GPIO_OSPEEDR_OSPEED13_Msk (0x3UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x0C000000 */ 4581 #define GPIO_OSPEEDR_OSPEED13 GPIO_OSPEEDR_OSPEED13_Msk 4582 #define GPIO_OSPEEDR_OSPEED13_0 (0x1U << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x04000000 */ 4583 #define GPIO_OSPEEDR_OSPEED13_1 (0x2U << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x08000000 */ 4584 #define GPIO_OSPEEDR_OSPEED14_Pos (28U) 4585 #define GPIO_OSPEEDR_OSPEED14_Msk (0x3UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x30000000 */ 4586 #define GPIO_OSPEEDR_OSPEED14 GPIO_OSPEEDR_OSPEED14_Msk 4587 #define GPIO_OSPEEDR_OSPEED14_0 (0x1U << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x10000000 */ 4588 #define GPIO_OSPEEDR_OSPEED14_1 (0x2U << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x20000000 */ 4589 #define GPIO_OSPEEDR_OSPEED15_Pos (30U) 4590 #define GPIO_OSPEEDR_OSPEED15_Msk (0x3UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0xC0000000 */ 4591 #define GPIO_OSPEEDR_OSPEED15 GPIO_OSPEEDR_OSPEED15_Msk 4592 #define GPIO_OSPEEDR_OSPEED15_0 (0x1U << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x40000000 */ 4593 #define GPIO_OSPEEDR_OSPEED15_1 (0x2U << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x80000000 */ 4594 4595 /****************** Bits definition for GPIO_PUPDR register *****************/ 4596 #define GPIO_PUPDR_PUPD0_Pos (0U) 4597 #define GPIO_PUPDR_PUPD0_Msk (0x3UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000003 */ 4598 #define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk 4599 #define GPIO_PUPDR_PUPD0_0 (0x1U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000001 */ 4600 #define GPIO_PUPDR_PUPD0_1 (0x2U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000002 */ 4601 #define GPIO_PUPDR_PUPD1_Pos (2U) 4602 #define GPIO_PUPDR_PUPD1_Msk (0x3UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x0000000C */ 4603 #define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk 4604 #define GPIO_PUPDR_PUPD1_0 (0x1U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000004 */ 4605 #define GPIO_PUPDR_PUPD1_1 (0x2U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000008 */ 4606 #define GPIO_PUPDR_PUPD2_Pos (4U) 4607 #define GPIO_PUPDR_PUPD2_Msk (0x3UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000030 */ 4608 #define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk 4609 #define GPIO_PUPDR_PUPD2_0 (0x1U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000010 */ 4610 #define GPIO_PUPDR_PUPD2_1 (0x2U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000020 */ 4611 #define GPIO_PUPDR_PUPD3_Pos (6U) 4612 #define GPIO_PUPDR_PUPD3_Msk (0x3UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x000000C0 */ 4613 #define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk 4614 #define GPIO_PUPDR_PUPD3_0 (0x1U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000040 */ 4615 #define GPIO_PUPDR_PUPD3_1 (0x2U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000080 */ 4616 #define GPIO_PUPDR_PUPD4_Pos (8U) 4617 #define GPIO_PUPDR_PUPD4_Msk (0x3UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000300 */ 4618 #define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk 4619 #define GPIO_PUPDR_PUPD4_0 (0x1U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000100 */ 4620 #define GPIO_PUPDR_PUPD4_1 (0x2U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000200 */ 4621 #define GPIO_PUPDR_PUPD5_Pos (10U) 4622 #define GPIO_PUPDR_PUPD5_Msk (0x3UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000C00 */ 4623 #define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk 4624 #define GPIO_PUPDR_PUPD5_0 (0x1U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000400 */ 4625 #define GPIO_PUPDR_PUPD5_1 (0x2U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000800 */ 4626 #define GPIO_PUPDR_PUPD6_Pos (12U) 4627 #define GPIO_PUPDR_PUPD6_Msk (0x3UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00003000 */ 4628 #define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk 4629 #define GPIO_PUPDR_PUPD6_0 (0x1U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00001000 */ 4630 #define GPIO_PUPDR_PUPD6_1 (0x2U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00002000 */ 4631 #define GPIO_PUPDR_PUPD7_Pos (14U) 4632 #define GPIO_PUPDR_PUPD7_Msk (0x3UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x0000C000 */ 4633 #define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk 4634 #define GPIO_PUPDR_PUPD7_0 (0x1U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00004000 */ 4635 #define GPIO_PUPDR_PUPD7_1 (0x2U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00008000 */ 4636 #define GPIO_PUPDR_PUPD8_Pos (16U) 4637 #define GPIO_PUPDR_PUPD8_Msk (0x3UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00030000 */ 4638 #define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk 4639 #define GPIO_PUPDR_PUPD8_0 (0x1U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00010000 */ 4640 #define GPIO_PUPDR_PUPD8_1 (0x2U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00020000 */ 4641 #define GPIO_PUPDR_PUPD9_Pos (18U) 4642 #define GPIO_PUPDR_PUPD9_Msk (0x3UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x000C0000 */ 4643 #define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk 4644 #define GPIO_PUPDR_PUPD9_0 (0x1U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00040000 */ 4645 #define GPIO_PUPDR_PUPD9_1 (0x2U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00080000 */ 4646 #define GPIO_PUPDR_PUPD10_Pos (20U) 4647 #define GPIO_PUPDR_PUPD10_Msk (0x3UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00300000 */ 4648 #define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk 4649 #define GPIO_PUPDR_PUPD10_0 (0x1U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00100000 */ 4650 #define GPIO_PUPDR_PUPD10_1 (0x2U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00200000 */ 4651 #define GPIO_PUPDR_PUPD11_Pos (22U) 4652 #define GPIO_PUPDR_PUPD11_Msk (0x3UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00C00000 */ 4653 #define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk 4654 #define GPIO_PUPDR_PUPD11_0 (0x1U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00400000 */ 4655 #define GPIO_PUPDR_PUPD11_1 (0x2U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00800000 */ 4656 #define GPIO_PUPDR_PUPD12_Pos (24U) 4657 #define GPIO_PUPDR_PUPD12_Msk (0x3UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x03000000 */ 4658 #define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk 4659 #define GPIO_PUPDR_PUPD12_0 (0x1U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x01000000 */ 4660 #define GPIO_PUPDR_PUPD12_1 (0x2U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x02000000 */ 4661 #define GPIO_PUPDR_PUPD13_Pos (26U) 4662 #define GPIO_PUPDR_PUPD13_Msk (0x3UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x0C000000 */ 4663 #define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk 4664 #define GPIO_PUPDR_PUPD13_0 (0x1U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x04000000 */ 4665 #define GPIO_PUPDR_PUPD13_1 (0x2U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x08000000 */ 4666 #define GPIO_PUPDR_PUPD14_Pos (28U) 4667 #define GPIO_PUPDR_PUPD14_Msk (0x3UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x30000000 */ 4668 #define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk 4669 #define GPIO_PUPDR_PUPD14_0 (0x1U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x10000000 */ 4670 #define GPIO_PUPDR_PUPD14_1 (0x2U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x20000000 */ 4671 #define GPIO_PUPDR_PUPD15_Pos (30U) 4672 #define GPIO_PUPDR_PUPD15_Msk (0x3UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0xC0000000 */ 4673 #define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk 4674 #define GPIO_PUPDR_PUPD15_0 (0x1U << GPIO_PUPDR_PUPD15_Pos) /*!< 0x40000000 */ 4675 #define GPIO_PUPDR_PUPD15_1 (0x2U << GPIO_PUPDR_PUPD15_Pos) /*!< 0x80000000 */ 4676 4677 /****************** Bits definition for GPIO_IDR register *******************/ 4678 #define GPIO_IDR_ID0_Pos (0U) 4679 #define GPIO_IDR_ID0_Msk (0x1UL << GPIO_IDR_ID0_Pos) /*!< 0x00000001 */ 4680 #define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk 4681 #define GPIO_IDR_ID1_Pos (1U) 4682 #define GPIO_IDR_ID1_Msk (0x1UL << GPIO_IDR_ID1_Pos) /*!< 0x00000002 */ 4683 #define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk 4684 #define GPIO_IDR_ID2_Pos (2U) 4685 #define GPIO_IDR_ID2_Msk (0x1UL << GPIO_IDR_ID2_Pos) /*!< 0x00000004 */ 4686 #define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk 4687 #define GPIO_IDR_ID3_Pos (3U) 4688 #define GPIO_IDR_ID3_Msk (0x1UL << GPIO_IDR_ID3_Pos) /*!< 0x00000008 */ 4689 #define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk 4690 #define GPIO_IDR_ID4_Pos (4U) 4691 #define GPIO_IDR_ID4_Msk (0x1UL << GPIO_IDR_ID4_Pos) /*!< 0x00000010 */ 4692 #define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk 4693 #define GPIO_IDR_ID5_Pos (5U) 4694 #define GPIO_IDR_ID5_Msk (0x1UL << GPIO_IDR_ID5_Pos) /*!< 0x00000020 */ 4695 #define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk 4696 #define GPIO_IDR_ID6_Pos (6U) 4697 #define GPIO_IDR_ID6_Msk (0x1UL << GPIO_IDR_ID6_Pos) /*!< 0x00000040 */ 4698 #define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk 4699 #define GPIO_IDR_ID7_Pos (7U) 4700 #define GPIO_IDR_ID7_Msk (0x1UL << GPIO_IDR_ID7_Pos) /*!< 0x00000080 */ 4701 #define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk 4702 #define GPIO_IDR_ID8_Pos (8U) 4703 #define GPIO_IDR_ID8_Msk (0x1UL << GPIO_IDR_ID8_Pos) /*!< 0x00000100 */ 4704 #define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk 4705 #define GPIO_IDR_ID9_Pos (9U) 4706 #define GPIO_IDR_ID9_Msk (0x1UL << GPIO_IDR_ID9_Pos) /*!< 0x00000200 */ 4707 #define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk 4708 #define GPIO_IDR_ID10_Pos (10U) 4709 #define GPIO_IDR_ID10_Msk (0x1UL << GPIO_IDR_ID10_Pos) /*!< 0x00000400 */ 4710 #define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk 4711 #define GPIO_IDR_ID11_Pos (11U) 4712 #define GPIO_IDR_ID11_Msk (0x1UL << GPIO_IDR_ID11_Pos) /*!< 0x00000800 */ 4713 #define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk 4714 #define GPIO_IDR_ID12_Pos (12U) 4715 #define GPIO_IDR_ID12_Msk (0x1UL << GPIO_IDR_ID12_Pos) /*!< 0x00001000 */ 4716 #define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk 4717 #define GPIO_IDR_ID13_Pos (13U) 4718 #define GPIO_IDR_ID13_Msk (0x1UL << GPIO_IDR_ID13_Pos) /*!< 0x00002000 */ 4719 #define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk 4720 #define GPIO_IDR_ID14_Pos (14U) 4721 #define GPIO_IDR_ID14_Msk (0x1UL << GPIO_IDR_ID14_Pos) /*!< 0x00004000 */ 4722 #define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk 4723 #define GPIO_IDR_ID15_Pos (15U) 4724 #define GPIO_IDR_ID15_Msk (0x1UL << GPIO_IDR_ID15_Pos) /*!< 0x00008000 */ 4725 #define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk 4726 4727 /****************** Bits definition for GPIO_ODR register *******************/ 4728 #define GPIO_ODR_OD0_Pos (0U) 4729 #define GPIO_ODR_OD0_Msk (0x1UL << GPIO_ODR_OD0_Pos) /*!< 0x00000001 */ 4730 #define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk 4731 #define GPIO_ODR_OD1_Pos (1U) 4732 #define GPIO_ODR_OD1_Msk (0x1UL << GPIO_ODR_OD1_Pos) /*!< 0x00000002 */ 4733 #define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk 4734 #define GPIO_ODR_OD2_Pos (2U) 4735 #define GPIO_ODR_OD2_Msk (0x1UL << GPIO_ODR_OD2_Pos) /*!< 0x00000004 */ 4736 #define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk 4737 #define GPIO_ODR_OD3_Pos (3U) 4738 #define GPIO_ODR_OD3_Msk (0x1UL << GPIO_ODR_OD3_Pos) /*!< 0x00000008 */ 4739 #define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk 4740 #define GPIO_ODR_OD4_Pos (4U) 4741 #define GPIO_ODR_OD4_Msk (0x1UL << GPIO_ODR_OD4_Pos) /*!< 0x00000010 */ 4742 #define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk 4743 #define GPIO_ODR_OD5_Pos (5U) 4744 #define GPIO_ODR_OD5_Msk (0x1UL << GPIO_ODR_OD5_Pos) /*!< 0x00000020 */ 4745 #define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk 4746 #define GPIO_ODR_OD6_Pos (6U) 4747 #define GPIO_ODR_OD6_Msk (0x1UL << GPIO_ODR_OD6_Pos) /*!< 0x00000040 */ 4748 #define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk 4749 #define GPIO_ODR_OD7_Pos (7U) 4750 #define GPIO_ODR_OD7_Msk (0x1UL << GPIO_ODR_OD7_Pos) /*!< 0x00000080 */ 4751 #define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk 4752 #define GPIO_ODR_OD8_Pos (8U) 4753 #define GPIO_ODR_OD8_Msk (0x1UL << GPIO_ODR_OD8_Pos) /*!< 0x00000100 */ 4754 #define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk 4755 #define GPIO_ODR_OD9_Pos (9U) 4756 #define GPIO_ODR_OD9_Msk (0x1UL << GPIO_ODR_OD9_Pos) /*!< 0x00000200 */ 4757 #define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk 4758 #define GPIO_ODR_OD10_Pos (10U) 4759 #define GPIO_ODR_OD10_Msk (0x1UL << GPIO_ODR_OD10_Pos) /*!< 0x00000400 */ 4760 #define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk 4761 #define GPIO_ODR_OD11_Pos (11U) 4762 #define GPIO_ODR_OD11_Msk (0x1UL << GPIO_ODR_OD11_Pos) /*!< 0x00000800 */ 4763 #define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk 4764 #define GPIO_ODR_OD12_Pos (12U) 4765 #define GPIO_ODR_OD12_Msk (0x1UL << GPIO_ODR_OD12_Pos) /*!< 0x00001000 */ 4766 #define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk 4767 #define GPIO_ODR_OD13_Pos (13U) 4768 #define GPIO_ODR_OD13_Msk (0x1UL << GPIO_ODR_OD13_Pos) /*!< 0x00002000 */ 4769 #define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk 4770 #define GPIO_ODR_OD14_Pos (14U) 4771 #define GPIO_ODR_OD14_Msk (0x1UL << GPIO_ODR_OD14_Pos) /*!< 0x00004000 */ 4772 #define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk 4773 #define GPIO_ODR_OD15_Pos (15U) 4774 #define GPIO_ODR_OD15_Msk (0x1UL << GPIO_ODR_OD15_Pos) /*!< 0x00008000 */ 4775 #define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk 4776 4777 /****************** Bits definition for GPIO_BSRR register ******************/ 4778 #define GPIO_BSRR_BS0_Pos (0U) 4779 #define GPIO_BSRR_BS0_Msk (0x1UL << GPIO_BSRR_BS0_Pos) /*!< 0x00000001 */ 4780 #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk 4781 #define GPIO_BSRR_BS1_Pos (1U) 4782 #define GPIO_BSRR_BS1_Msk (0x1UL << GPIO_BSRR_BS1_Pos) /*!< 0x00000002 */ 4783 #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk 4784 #define GPIO_BSRR_BS2_Pos (2U) 4785 #define GPIO_BSRR_BS2_Msk (0x1UL << GPIO_BSRR_BS2_Pos) /*!< 0x00000004 */ 4786 #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk 4787 #define GPIO_BSRR_BS3_Pos (3U) 4788 #define GPIO_BSRR_BS3_Msk (0x1UL << GPIO_BSRR_BS3_Pos) /*!< 0x00000008 */ 4789 #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk 4790 #define GPIO_BSRR_BS4_Pos (4U) 4791 #define GPIO_BSRR_BS4_Msk (0x1UL << GPIO_BSRR_BS4_Pos) /*!< 0x00000010 */ 4792 #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk 4793 #define GPIO_BSRR_BS5_Pos (5U) 4794 #define GPIO_BSRR_BS5_Msk (0x1UL << GPIO_BSRR_BS5_Pos) /*!< 0x00000020 */ 4795 #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk 4796 #define GPIO_BSRR_BS6_Pos (6U) 4797 #define GPIO_BSRR_BS6_Msk (0x1UL << GPIO_BSRR_BS6_Pos) /*!< 0x00000040 */ 4798 #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk 4799 #define GPIO_BSRR_BS7_Pos (7U) 4800 #define GPIO_BSRR_BS7_Msk (0x1UL << GPIO_BSRR_BS7_Pos) /*!< 0x00000080 */ 4801 #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk 4802 #define GPIO_BSRR_BS8_Pos (8U) 4803 #define GPIO_BSRR_BS8_Msk (0x1UL << GPIO_BSRR_BS8_Pos) /*!< 0x00000100 */ 4804 #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk 4805 #define GPIO_BSRR_BS9_Pos (9U) 4806 #define GPIO_BSRR_BS9_Msk (0x1UL << GPIO_BSRR_BS9_Pos) /*!< 0x00000200 */ 4807 #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk 4808 #define GPIO_BSRR_BS10_Pos (10U) 4809 #define GPIO_BSRR_BS10_Msk (0x1UL << GPIO_BSRR_BS10_Pos) /*!< 0x00000400 */ 4810 #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk 4811 #define GPIO_BSRR_BS11_Pos (11U) 4812 #define GPIO_BSRR_BS11_Msk (0x1UL << GPIO_BSRR_BS11_Pos) /*!< 0x00000800 */ 4813 #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk 4814 #define GPIO_BSRR_BS12_Pos (12U) 4815 #define GPIO_BSRR_BS12_Msk (0x1UL << GPIO_BSRR_BS12_Pos) /*!< 0x00001000 */ 4816 #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk 4817 #define GPIO_BSRR_BS13_Pos (13U) 4818 #define GPIO_BSRR_BS13_Msk (0x1UL << GPIO_BSRR_BS13_Pos) /*!< 0x00002000 */ 4819 #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk 4820 #define GPIO_BSRR_BS14_Pos (14U) 4821 #define GPIO_BSRR_BS14_Msk (0x1UL << GPIO_BSRR_BS14_Pos) /*!< 0x00004000 */ 4822 #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk 4823 #define GPIO_BSRR_BS15_Pos (15U) 4824 #define GPIO_BSRR_BS15_Msk (0x1UL << GPIO_BSRR_BS15_Pos) /*!< 0x00008000 */ 4825 #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk 4826 #define GPIO_BSRR_BR0_Pos (16U) 4827 #define GPIO_BSRR_BR0_Msk (0x1UL << GPIO_BSRR_BR0_Pos) /*!< 0x00010000 */ 4828 #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk 4829 #define GPIO_BSRR_BR1_Pos (17U) 4830 #define GPIO_BSRR_BR1_Msk (0x1UL << GPIO_BSRR_BR1_Pos) /*!< 0x00020000 */ 4831 #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk 4832 #define GPIO_BSRR_BR2_Pos (18U) 4833 #define GPIO_BSRR_BR2_Msk (0x1UL << GPIO_BSRR_BR2_Pos) /*!< 0x00040000 */ 4834 #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk 4835 #define GPIO_BSRR_BR3_Pos (19U) 4836 #define GPIO_BSRR_BR3_Msk (0x1UL << GPIO_BSRR_BR3_Pos) /*!< 0x00080000 */ 4837 #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk 4838 #define GPIO_BSRR_BR4_Pos (20U) 4839 #define GPIO_BSRR_BR4_Msk (0x1UL << GPIO_BSRR_BR4_Pos) /*!< 0x00100000 */ 4840 #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk 4841 #define GPIO_BSRR_BR5_Pos (21U) 4842 #define GPIO_BSRR_BR5_Msk (0x1UL << GPIO_BSRR_BR5_Pos) /*!< 0x00200000 */ 4843 #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk 4844 #define GPIO_BSRR_BR6_Pos (22U) 4845 #define GPIO_BSRR_BR6_Msk (0x1UL << GPIO_BSRR_BR6_Pos) /*!< 0x00400000 */ 4846 #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk 4847 #define GPIO_BSRR_BR7_Pos (23U) 4848 #define GPIO_BSRR_BR7_Msk (0x1UL << GPIO_BSRR_BR7_Pos) /*!< 0x00800000 */ 4849 #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk 4850 #define GPIO_BSRR_BR8_Pos (24U) 4851 #define GPIO_BSRR_BR8_Msk (0x1UL << GPIO_BSRR_BR8_Pos) /*!< 0x01000000 */ 4852 #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk 4853 #define GPIO_BSRR_BR9_Pos (25U) 4854 #define GPIO_BSRR_BR9_Msk (0x1UL << GPIO_BSRR_BR9_Pos) /*!< 0x02000000 */ 4855 #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk 4856 #define GPIO_BSRR_BR10_Pos (26U) 4857 #define GPIO_BSRR_BR10_Msk (0x1UL << GPIO_BSRR_BR10_Pos) /*!< 0x04000000 */ 4858 #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk 4859 #define GPIO_BSRR_BR11_Pos (27U) 4860 #define GPIO_BSRR_BR11_Msk (0x1UL << GPIO_BSRR_BR11_Pos) /*!< 0x08000000 */ 4861 #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk 4862 #define GPIO_BSRR_BR12_Pos (28U) 4863 #define GPIO_BSRR_BR12_Msk (0x1UL << GPIO_BSRR_BR12_Pos) /*!< 0x10000000 */ 4864 #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk 4865 #define GPIO_BSRR_BR13_Pos (29U) 4866 #define GPIO_BSRR_BR13_Msk (0x1UL << GPIO_BSRR_BR13_Pos) /*!< 0x20000000 */ 4867 #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk 4868 #define GPIO_BSRR_BR14_Pos (30U) 4869 #define GPIO_BSRR_BR14_Msk (0x1UL << GPIO_BSRR_BR14_Pos) /*!< 0x40000000 */ 4870 #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk 4871 #define GPIO_BSRR_BR15_Pos (31U) 4872 #define GPIO_BSRR_BR15_Msk (0x1UL << GPIO_BSRR_BR15_Pos) /*!< 0x80000000 */ 4873 #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk 4874 4875 /****************** Bit definition for GPIO_LCKR register *********************/ 4876 #define GPIO_LCKR_LCK0_Pos (0U) 4877 #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */ 4878 #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk 4879 #define GPIO_LCKR_LCK1_Pos (1U) 4880 #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */ 4881 #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk 4882 #define GPIO_LCKR_LCK2_Pos (2U) 4883 #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */ 4884 #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk 4885 #define GPIO_LCKR_LCK3_Pos (3U) 4886 #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */ 4887 #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk 4888 #define GPIO_LCKR_LCK4_Pos (4U) 4889 #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */ 4890 #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk 4891 #define GPIO_LCKR_LCK5_Pos (5U) 4892 #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */ 4893 #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk 4894 #define GPIO_LCKR_LCK6_Pos (6U) 4895 #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */ 4896 #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk 4897 #define GPIO_LCKR_LCK7_Pos (7U) 4898 #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */ 4899 #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk 4900 #define GPIO_LCKR_LCK8_Pos (8U) 4901 #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */ 4902 #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk 4903 #define GPIO_LCKR_LCK9_Pos (9U) 4904 #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */ 4905 #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk 4906 #define GPIO_LCKR_LCK10_Pos (10U) 4907 #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */ 4908 #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk 4909 #define GPIO_LCKR_LCK11_Pos (11U) 4910 #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */ 4911 #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk 4912 #define GPIO_LCKR_LCK12_Pos (12U) 4913 #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */ 4914 #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk 4915 #define GPIO_LCKR_LCK13_Pos (13U) 4916 #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */ 4917 #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk 4918 #define GPIO_LCKR_LCK14_Pos (14U) 4919 #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */ 4920 #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk 4921 #define GPIO_LCKR_LCK15_Pos (15U) 4922 #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */ 4923 #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk 4924 #define GPIO_LCKR_LCKK_Pos (16U) 4925 #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */ 4926 #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk 4927 4928 /****************** Bit definition for GPIO_AFRL register *********************/ 4929 #define GPIO_AFRL_AFSEL0_Pos (0U) 4930 #define GPIO_AFRL_AFSEL0_Msk (0xFUL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x0000000F */ 4931 #define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk 4932 #define GPIO_AFRL_AFSEL0_0 (0x1U << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000001 */ 4933 #define GPIO_AFRL_AFSEL0_1 (0x2U << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000002 */ 4934 #define GPIO_AFRL_AFSEL0_2 (0x4U << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000004 */ 4935 #define GPIO_AFRL_AFSEL0_3 (0x8U << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000008 */ 4936 #define GPIO_AFRL_AFSEL1_Pos (4U) 4937 #define GPIO_AFRL_AFSEL1_Msk (0xFUL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x000000F0 */ 4938 #define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk 4939 #define GPIO_AFRL_AFSEL1_0 (0x1U << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000010 */ 4940 #define GPIO_AFRL_AFSEL1_1 (0x2U << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000020 */ 4941 #define GPIO_AFRL_AFSEL1_2 (0x4U << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000040 */ 4942 #define GPIO_AFRL_AFSEL1_3 (0x8U << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000080 */ 4943 #define GPIO_AFRL_AFSEL2_Pos (8U) 4944 #define GPIO_AFRL_AFSEL2_Msk (0xFUL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000F00 */ 4945 #define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk 4946 #define GPIO_AFRL_AFSEL2_0 (0x1U << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000100 */ 4947 #define GPIO_AFRL_AFSEL2_1 (0x2U << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000200 */ 4948 #define GPIO_AFRL_AFSEL2_2 (0x4U << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000400 */ 4949 #define GPIO_AFRL_AFSEL2_3 (0x8U << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000800 */ 4950 #define GPIO_AFRL_AFSEL3_Pos (12U) 4951 #define GPIO_AFRL_AFSEL3_Msk (0xFUL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x0000F000 */ 4952 #define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk 4953 #define GPIO_AFRL_AFSEL3_0 (0x1U << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00001000 */ 4954 #define GPIO_AFRL_AFSEL3_1 (0x2U << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00002000 */ 4955 #define GPIO_AFRL_AFSEL3_2 (0x4U << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00004000 */ 4956 #define GPIO_AFRL_AFSEL3_3 (0x8U << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00008000 */ 4957 #define GPIO_AFRL_AFSEL4_Pos (16U) 4958 #define GPIO_AFRL_AFSEL4_Msk (0xFUL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x000F0000 */ 4959 #define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk 4960 #define GPIO_AFRL_AFSEL4_0 (0x1U << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00010000 */ 4961 #define GPIO_AFRL_AFSEL4_1 (0x2U << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00020000 */ 4962 #define GPIO_AFRL_AFSEL4_2 (0x4U << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00040000 */ 4963 #define GPIO_AFRL_AFSEL4_3 (0x8U << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00080000 */ 4964 #define GPIO_AFRL_AFSEL5_Pos (20U) 4965 #define GPIO_AFRL_AFSEL5_Msk (0xFUL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00F00000 */ 4966 #define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk 4967 #define GPIO_AFRL_AFSEL5_0 (0x1U << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00100000 */ 4968 #define GPIO_AFRL_AFSEL5_1 (0x2U << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00200000 */ 4969 #define GPIO_AFRL_AFSEL5_2 (0x4U << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00400000 */ 4970 #define GPIO_AFRL_AFSEL5_3 (0x8U << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00800000 */ 4971 #define GPIO_AFRL_AFSEL6_Pos (24U) 4972 #define GPIO_AFRL_AFSEL6_Msk (0xFUL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x0F000000 */ 4973 #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk 4974 #define GPIO_AFRL_AFSEL6_0 (0x1U << GPIO_AFRL_AFSEL6_Pos) /*!< 0x01000000 */ 4975 #define GPIO_AFRL_AFSEL6_1 (0x2U << GPIO_AFRL_AFSEL6_Pos) /*!< 0x02000000 */ 4976 #define GPIO_AFRL_AFSEL6_2 (0x4U << GPIO_AFRL_AFSEL6_Pos) /*!< 0x04000000 */ 4977 #define GPIO_AFRL_AFSEL6_3 (0x8U << GPIO_AFRL_AFSEL6_Pos) /*!< 0x08000000 */ 4978 #define GPIO_AFRL_AFSEL7_Pos (28U) 4979 #define GPIO_AFRL_AFSEL7_Msk (0xFUL << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */ 4980 #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk 4981 #define GPIO_AFRL_AFSEL7_0 (0x1U << GPIO_AFRL_AFSEL7_Pos) /*!< 0x10000000 */ 4982 #define GPIO_AFRL_AFSEL7_1 (0x2U << GPIO_AFRL_AFSEL7_Pos) /*!< 0x20000000 */ 4983 #define GPIO_AFRL_AFSEL7_2 (0x4U << GPIO_AFRL_AFSEL7_Pos) /*!< 0x40000000 */ 4984 #define GPIO_AFRL_AFSEL7_3 (0x8U << GPIO_AFRL_AFSEL7_Pos) /*!< 0x80000000 */ 4985 4986 /****************** Bit definition for GPIO_AFRH register *********************/ 4987 #define GPIO_AFRH_AFSEL8_Pos (0U) 4988 #define GPIO_AFRH_AFSEL8_Msk (0xFUL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x0000000F */ 4989 #define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk 4990 #define GPIO_AFRH_AFSEL8_0 (0x1U << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000001 */ 4991 #define GPIO_AFRH_AFSEL8_1 (0x2U << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000002 */ 4992 #define GPIO_AFRH_AFSEL8_2 (0x4U << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000004 */ 4993 #define GPIO_AFRH_AFSEL8_3 (0x8U << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000008 */ 4994 #define GPIO_AFRH_AFSEL9_Pos (4U) 4995 #define GPIO_AFRH_AFSEL9_Msk (0xFUL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x000000F0 */ 4996 #define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk 4997 #define GPIO_AFRH_AFSEL9_0 (0x1U << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000010 */ 4998 #define GPIO_AFRH_AFSEL9_1 (0x2U << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000020 */ 4999 #define GPIO_AFRH_AFSEL9_2 (0x4U << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000040 */ 5000 #define GPIO_AFRH_AFSEL9_3 (0x8U << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000080 */ 5001 #define GPIO_AFRH_AFSEL10_Pos (8U) 5002 #define GPIO_AFRH_AFSEL10_Msk (0xFUL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000F00 */ 5003 #define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk 5004 #define GPIO_AFRH_AFSEL10_0 (0x1U << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000100 */ 5005 #define GPIO_AFRH_AFSEL10_1 (0x2U << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000200 */ 5006 #define GPIO_AFRH_AFSEL10_2 (0x4U << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000400 */ 5007 #define GPIO_AFRH_AFSEL10_3 (0x8U << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000800 */ 5008 #define GPIO_AFRH_AFSEL11_Pos (12U) 5009 #define GPIO_AFRH_AFSEL11_Msk (0xFUL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x0000F000 */ 5010 #define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk 5011 #define GPIO_AFRH_AFSEL11_0 (0x1U << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00001000 */ 5012 #define GPIO_AFRH_AFSEL11_1 (0x2U << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00002000 */ 5013 #define GPIO_AFRH_AFSEL11_2 (0x4U << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00004000 */ 5014 #define GPIO_AFRH_AFSEL11_3 (0x8U << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00008000 */ 5015 #define GPIO_AFRH_AFSEL12_Pos (16U) 5016 #define GPIO_AFRH_AFSEL12_Msk (0xFUL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x000F0000 */ 5017 #define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk 5018 #define GPIO_AFRH_AFSEL12_0 (0x1U << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00010000 */ 5019 #define GPIO_AFRH_AFSEL12_1 (0x2U << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00020000 */ 5020 #define GPIO_AFRH_AFSEL12_2 (0x4U << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00040000 */ 5021 #define GPIO_AFRH_AFSEL12_3 (0x8U << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00080000 */ 5022 #define GPIO_AFRH_AFSEL13_Pos (20U) 5023 #define GPIO_AFRH_AFSEL13_Msk (0xFUL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00F00000 */ 5024 #define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk 5025 #define GPIO_AFRH_AFSEL13_0 (0x1U << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00100000 */ 5026 #define GPIO_AFRH_AFSEL13_1 (0x2U << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00200000 */ 5027 #define GPIO_AFRH_AFSEL13_2 (0x4U << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00400000 */ 5028 #define GPIO_AFRH_AFSEL13_3 (0x8U << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00800000 */ 5029 #define GPIO_AFRH_AFSEL14_Pos (24U) 5030 #define GPIO_AFRH_AFSEL14_Msk (0xFUL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x0F000000 */ 5031 #define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk 5032 #define GPIO_AFRH_AFSEL14_0 (0x1U << GPIO_AFRH_AFSEL14_Pos) /*!< 0x01000000 */ 5033 #define GPIO_AFRH_AFSEL14_1 (0x2U << GPIO_AFRH_AFSEL14_Pos) /*!< 0x02000000 */ 5034 #define GPIO_AFRH_AFSEL14_2 (0x4U << GPIO_AFRH_AFSEL14_Pos) /*!< 0x04000000 */ 5035 #define GPIO_AFRH_AFSEL14_3 (0x8U << GPIO_AFRH_AFSEL14_Pos) /*!< 0x08000000 */ 5036 #define GPIO_AFRH_AFSEL15_Pos (28U) 5037 #define GPIO_AFRH_AFSEL15_Msk (0xFUL << GPIO_AFRH_AFSEL15_Pos) /*!< 0xF0000000 */ 5038 #define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk 5039 #define GPIO_AFRH_AFSEL15_0 (0x1U << GPIO_AFRH_AFSEL15_Pos) /*!< 0x10000000 */ 5040 #define GPIO_AFRH_AFSEL15_1 (0x2U << GPIO_AFRH_AFSEL15_Pos) /*!< 0x20000000 */ 5041 #define GPIO_AFRH_AFSEL15_2 (0x4U << GPIO_AFRH_AFSEL15_Pos) /*!< 0x40000000 */ 5042 #define GPIO_AFRH_AFSEL15_3 (0x8U << GPIO_AFRH_AFSEL15_Pos) /*!< 0x80000000 */ 5043 5044 /****************** Bits definition for GPIO_BRR register ******************/ 5045 #define GPIO_BRR_BR0_Pos (0U) 5046 #define GPIO_BRR_BR0_Msk (0x1UL << GPIO_BRR_BR0_Pos) /*!< 0x00000001 */ 5047 #define GPIO_BRR_BR0 GPIO_BRR_BR0_Msk 5048 #define GPIO_BRR_BR1_Pos (1U) 5049 #define GPIO_BRR_BR1_Msk (0x1UL << GPIO_BRR_BR1_Pos) /*!< 0x00000002 */ 5050 #define GPIO_BRR_BR1 GPIO_BRR_BR1_Msk 5051 #define GPIO_BRR_BR2_Pos (2U) 5052 #define GPIO_BRR_BR2_Msk (0x1UL << GPIO_BRR_BR2_Pos) /*!< 0x00000004 */ 5053 #define GPIO_BRR_BR2 GPIO_BRR_BR2_Msk 5054 #define GPIO_BRR_BR3_Pos (3U) 5055 #define GPIO_BRR_BR3_Msk (0x1UL << GPIO_BRR_BR3_Pos) /*!< 0x00000008 */ 5056 #define GPIO_BRR_BR3 GPIO_BRR_BR3_Msk 5057 #define GPIO_BRR_BR4_Pos (4U) 5058 #define GPIO_BRR_BR4_Msk (0x1UL << GPIO_BRR_BR4_Pos) /*!< 0x00000010 */ 5059 #define GPIO_BRR_BR4 GPIO_BRR_BR4_Msk 5060 #define GPIO_BRR_BR5_Pos (5U) 5061 #define GPIO_BRR_BR5_Msk (0x1UL << GPIO_BRR_BR5_Pos) /*!< 0x00000020 */ 5062 #define GPIO_BRR_BR5 GPIO_BRR_BR5_Msk 5063 #define GPIO_BRR_BR6_Pos (6U) 5064 #define GPIO_BRR_BR6_Msk (0x1UL << GPIO_BRR_BR6_Pos) /*!< 0x00000040 */ 5065 #define GPIO_BRR_BR6 GPIO_BRR_BR6_Msk 5066 #define GPIO_BRR_BR7_Pos (7U) 5067 #define GPIO_BRR_BR7_Msk (0x1UL << GPIO_BRR_BR7_Pos) /*!< 0x00000080 */ 5068 #define GPIO_BRR_BR7 GPIO_BRR_BR7_Msk 5069 #define GPIO_BRR_BR8_Pos (8U) 5070 #define GPIO_BRR_BR8_Msk (0x1UL << GPIO_BRR_BR8_Pos) /*!< 0x00000100 */ 5071 #define GPIO_BRR_BR8 GPIO_BRR_BR8_Msk 5072 #define GPIO_BRR_BR9_Pos (9U) 5073 #define GPIO_BRR_BR9_Msk (0x1UL << GPIO_BRR_BR9_Pos) /*!< 0x00000200 */ 5074 #define GPIO_BRR_BR9 GPIO_BRR_BR9_Msk 5075 #define GPIO_BRR_BR10_Pos (10U) 5076 #define GPIO_BRR_BR10_Msk (0x1UL << GPIO_BRR_BR10_Pos) /*!< 0x00000400 */ 5077 #define GPIO_BRR_BR10 GPIO_BRR_BR10_Msk 5078 #define GPIO_BRR_BR11_Pos (11U) 5079 #define GPIO_BRR_BR11_Msk (0x1UL << GPIO_BRR_BR11_Pos) /*!< 0x00000800 */ 5080 #define GPIO_BRR_BR11 GPIO_BRR_BR11_Msk 5081 #define GPIO_BRR_BR12_Pos (12U) 5082 #define GPIO_BRR_BR12_Msk (0x1UL << GPIO_BRR_BR12_Pos) /*!< 0x00001000 */ 5083 #define GPIO_BRR_BR12 GPIO_BRR_BR12_Msk 5084 #define GPIO_BRR_BR13_Pos (13U) 5085 #define GPIO_BRR_BR13_Msk (0x1UL << GPIO_BRR_BR13_Pos) /*!< 0x00002000 */ 5086 #define GPIO_BRR_BR13 GPIO_BRR_BR13_Msk 5087 #define GPIO_BRR_BR14_Pos (14U) 5088 #define GPIO_BRR_BR14_Msk (0x1UL << GPIO_BRR_BR14_Pos) /*!< 0x00004000 */ 5089 #define GPIO_BRR_BR14 GPIO_BRR_BR14_Msk 5090 #define GPIO_BRR_BR15_Pos (15U) 5091 #define GPIO_BRR_BR15_Msk (0x1UL << GPIO_BRR_BR15_Pos) /*!< 0x00008000 */ 5092 #define GPIO_BRR_BR15 GPIO_BRR_BR15_Msk 5093 5094 /******************************************************************************/ 5095 /* */ 5096 /* HSEM HW Semaphore */ 5097 /* */ 5098 /******************************************************************************/ 5099 /******************** Bit definition for HSEM_R register ********************/ 5100 #define HSEM_R_PROCID_Pos (0U) 5101 #define HSEM_R_PROCID_Msk (0xFFUL << HSEM_R_PROCID_Pos) /*!< 0x000000FF */ 5102 #define HSEM_R_PROCID HSEM_R_PROCID_Msk /*!<Semaphore ProcessID */ 5103 #define HSEM_R_COREID_Pos (8U) 5104 #define HSEM_R_COREID_Msk (0xFUL << HSEM_R_COREID_Pos) /*!< 0x00000F00 */ 5105 #define HSEM_R_COREID HSEM_R_COREID_Msk /*!<Semaphore CoreID. */ 5106 #define HSEM_R_LOCK_Pos (31U) 5107 #define HSEM_R_LOCK_Msk (0x1UL << HSEM_R_LOCK_Pos) /*!< 0x80000000 */ 5108 #define HSEM_R_LOCK HSEM_R_LOCK_Msk /*!<Lock indication. */ 5109 5110 /******************** Bit definition for HSEM_RLR register ******************/ 5111 #define HSEM_RLR_PROCID_Pos (0U) 5112 #define HSEM_RLR_PROCID_Msk (0xFFUL << HSEM_RLR_PROCID_Pos) /*!< 0x000000FF */ 5113 #define HSEM_RLR_PROCID HSEM_RLR_PROCID_Msk /*!<Semaphore ProcessID */ 5114 #define HSEM_RLR_COREID_Pos (8U) 5115 #define HSEM_RLR_COREID_Msk (0xFUL << HSEM_RLR_COREID_Pos) /*!< 0x00000F00 */ 5116 #define HSEM_RLR_COREID HSEM_RLR_COREID_Msk /*!<Semaphore CoreID. */ 5117 #define HSEM_RLR_LOCK_Pos (31U) 5118 #define HSEM_RLR_LOCK_Msk (0x1UL << HSEM_RLR_LOCK_Pos) /*!< 0x80000000 */ 5119 #define HSEM_RLR_LOCK HSEM_RLR_LOCK_Msk /*!<Lock indication. */ 5120 5121 /******************** Bit definition for HSEM_C1IER register ****************/ 5122 #define HSEM_C1IER_ISE0_Pos (0U) 5123 #define HSEM_C1IER_ISE0_Msk (0x1UL << HSEM_C1IER_ISE0_Pos) /*!< 0x00000001 */ 5124 #define HSEM_C1IER_ISE0 HSEM_C1IER_ISE0_Msk /*!<semaphore 0 CPU1 interrupt enable bit. */ 5125 #define HSEM_C1IER_ISE1_Pos (1U) 5126 #define HSEM_C1IER_ISE1_Msk (0x1UL << HSEM_C1IER_ISE1_Pos) /*!< 0x00000002 */ 5127 #define HSEM_C1IER_ISE1 HSEM_C1IER_ISE1_Msk /*!<semaphore 1 CPU1 interrupt enable bit. */ 5128 #define HSEM_C1IER_ISE2_Pos (2U) 5129 #define HSEM_C1IER_ISE2_Msk (0x1UL << HSEM_C1IER_ISE2_Pos) /*!< 0x00000004 */ 5130 #define HSEM_C1IER_ISE2 HSEM_C1IER_ISE2_Msk /*!<semaphore 2 CPU1 interrupt enable bit. */ 5131 #define HSEM_C1IER_ISE3_Pos (3U) 5132 #define HSEM_C1IER_ISE3_Msk (0x1UL << HSEM_C1IER_ISE3_Pos) /*!< 0x00000008 */ 5133 #define HSEM_C1IER_ISE3 HSEM_C1IER_ISE3_Msk /*!<semaphore 3 CPU1 interrupt enable bit. */ 5134 #define HSEM_C1IER_ISE4_Pos (4U) 5135 #define HSEM_C1IER_ISE4_Msk (0x1UL << HSEM_C1IER_ISE4_Pos) /*!< 0x00000010 */ 5136 #define HSEM_C1IER_ISE4 HSEM_C1IER_ISE4_Msk /*!<semaphore 4 CPU1 interrupt enable bit. */ 5137 #define HSEM_C1IER_ISE5_Pos (5U) 5138 #define HSEM_C1IER_ISE5_Msk (0x1UL << HSEM_C1IER_ISE5_Pos) /*!< 0x00000020 */ 5139 #define HSEM_C1IER_ISE5 HSEM_C1IER_ISE5_Msk /*!<semaphore 5 CPU1 interrupt enable bit. */ 5140 #define HSEM_C1IER_ISE6_Pos (6U) 5141 #define HSEM_C1IER_ISE6_Msk (0x1UL << HSEM_C1IER_ISE6_Pos) /*!< 0x00000040 */ 5142 #define HSEM_C1IER_ISE6 HSEM_C1IER_ISE6_Msk /*!<semaphore 6 CPU1 interrupt enable bit. */ 5143 #define HSEM_C1IER_ISE7_Pos (7U) 5144 #define HSEM_C1IER_ISE7_Msk (0x1UL << HSEM_C1IER_ISE7_Pos) /*!< 0x00000080 */ 5145 #define HSEM_C1IER_ISE7 HSEM_C1IER_ISE7_Msk /*!<semaphore 7 CPU1 interrupt enable bit. */ 5146 #define HSEM_C1IER_ISE8_Pos (8U) 5147 #define HSEM_C1IER_ISE8_Msk (0x1UL << HSEM_C1IER_ISE8_Pos) /*!< 0x00000100 */ 5148 #define HSEM_C1IER_ISE8 HSEM_C1IER_ISE8_Msk /*!<semaphore 8 CPU1 interrupt enable bit. */ 5149 #define HSEM_C1IER_ISE9_Pos (9U) 5150 #define HSEM_C1IER_ISE9_Msk (0x1UL << HSEM_C1IER_ISE9_Pos) /*!< 0x00000200 */ 5151 #define HSEM_C1IER_ISE9 HSEM_C1IER_ISE9_Msk /*!<semaphore 9 CPU1 interrupt enable bit. */ 5152 #define HSEM_C1IER_ISE10_Pos (10U) 5153 #define HSEM_C1IER_ISE10_Msk (0x1UL << HSEM_C1IER_ISE10_Pos) /*!< 0x00000400 */ 5154 #define HSEM_C1IER_ISE10 HSEM_C1IER_ISE10_Msk /*!<semaphore 10 CPU1 interrupt enable bit. */ 5155 #define HSEM_C1IER_ISE11_Pos (11U) 5156 #define HSEM_C1IER_ISE11_Msk (0x1UL << HSEM_C1IER_ISE11_Pos) /*!< 0x00000800 */ 5157 #define HSEM_C1IER_ISE11 HSEM_C1IER_ISE11_Msk /*!<semaphore 11 CPU1 interrupt enable bit. */ 5158 #define HSEM_C1IER_ISE12_Pos (12U) 5159 #define HSEM_C1IER_ISE12_Msk (0x1UL << HSEM_C1IER_ISE12_Pos) /*!< 0x00001000 */ 5160 #define HSEM_C1IER_ISE12 HSEM_C1IER_ISE12_Msk /*!<semaphore 12 CPU1 interrupt enable bit. */ 5161 #define HSEM_C1IER_ISE13_Pos (13U) 5162 #define HSEM_C1IER_ISE13_Msk (0x1UL << HSEM_C1IER_ISE13_Pos) /*!< 0x00002000 */ 5163 #define HSEM_C1IER_ISE13 HSEM_C1IER_ISE13_Msk /*!<semaphore 13 CPU1 interrupt enable bit. */ 5164 #define HSEM_C1IER_ISE14_Pos (14U) 5165 #define HSEM_C1IER_ISE14_Msk (0x1UL << HSEM_C1IER_ISE14_Pos) /*!< 0x00004000 */ 5166 #define HSEM_C1IER_ISE14 HSEM_C1IER_ISE14_Msk /*!<semaphore 14 CPU1 interrupt enable bit. */ 5167 #define HSEM_C1IER_ISE15_Pos (15U) 5168 #define HSEM_C1IER_ISE15_Msk (0x1UL << HSEM_C1IER_ISE15_Pos) /*!< 0x00008000 */ 5169 #define HSEM_C1IER_ISE15 HSEM_C1IER_ISE15_Msk /*!<semaphore 15 CPU1 interrupt enable bit. */ 5170 #define HSEM_C1IER_ISE16_Pos (16U) 5171 #define HSEM_C1IER_ISE16_Msk (0x1UL << HSEM_C1IER_ISE16_Pos) /*!< 0x00010000 */ 5172 #define HSEM_C1IER_ISE16 HSEM_C1IER_ISE16_Msk /*!<semaphore 16 CPU1 interrupt enable bit. */ 5173 #define HSEM_C1IER_ISE17_Pos (17U) 5174 #define HSEM_C1IER_ISE17_Msk (0x1UL << HSEM_C1IER_ISE17_Pos) /*!< 0x00020000 */ 5175 #define HSEM_C1IER_ISE17 HSEM_C1IER_ISE17_Msk /*!<semaphore 17 CPU1 interrupt enable bit. */ 5176 #define HSEM_C1IER_ISE18_Pos (18U) 5177 #define HSEM_C1IER_ISE18_Msk (0x1UL << HSEM_C1IER_ISE18_Pos) /*!< 0x00040000 */ 5178 #define HSEM_C1IER_ISE18 HSEM_C1IER_ISE18_Msk /*!<semaphore 18 CPU1 interrupt enable bit. */ 5179 #define HSEM_C1IER_ISE19_Pos (19U) 5180 #define HSEM_C1IER_ISE19_Msk (0x1UL << HSEM_C1IER_ISE19_Pos) /*!< 0x00080000 */ 5181 #define HSEM_C1IER_ISE19 HSEM_C1IER_ISE19_Msk /*!<semaphore 19 CPU1 interrupt enable bit. */ 5182 #define HSEM_C1IER_ISE20_Pos (20U) 5183 #define HSEM_C1IER_ISE20_Msk (0x1UL << HSEM_C1IER_ISE20_Pos) /*!< 0x00100000 */ 5184 #define HSEM_C1IER_ISE20 HSEM_C1IER_ISE20_Msk /*!<semaphore 20 CPU1 interrupt enable bit. */ 5185 #define HSEM_C1IER_ISE21_Pos (21U) 5186 #define HSEM_C1IER_ISE21_Msk (0x1UL << HSEM_C1IER_ISE21_Pos) /*!< 0x00200000 */ 5187 #define HSEM_C1IER_ISE21 HSEM_C1IER_ISE21_Msk /*!<semaphore 21 CPU1 interrupt enable bit. */ 5188 #define HSEM_C1IER_ISE22_Pos (22U) 5189 #define HSEM_C1IER_ISE22_Msk (0x1UL << HSEM_C1IER_ISE22_Pos) /*!< 0x00400000 */ 5190 #define HSEM_C1IER_ISE22 HSEM_C1IER_ISE22_Msk /*!<semaphore 22 CPU1 interrupt enable bit. */ 5191 #define HSEM_C1IER_ISE23_Pos (23U) 5192 #define HSEM_C1IER_ISE23_Msk (0x1UL << HSEM_C1IER_ISE23_Pos) /*!< 0x00800000 */ 5193 #define HSEM_C1IER_ISE23 HSEM_C1IER_ISE23_Msk /*!<semaphore 23 CPU1 interrupt enable bit. */ 5194 #define HSEM_C1IER_ISE24_Pos (24U) 5195 #define HSEM_C1IER_ISE24_Msk (0x1UL << HSEM_C1IER_ISE24_Pos) /*!< 0x01000000 */ 5196 #define HSEM_C1IER_ISE24 HSEM_C1IER_ISE24_Msk /*!<semaphore 24 CPU1 interrupt enable bit. */ 5197 #define HSEM_C1IER_ISE25_Pos (25U) 5198 #define HSEM_C1IER_ISE25_Msk (0x1UL << HSEM_C1IER_ISE25_Pos) /*!< 0x02000000 */ 5199 #define HSEM_C1IER_ISE25 HSEM_C1IER_ISE25_Msk /*!<semaphore 25 CPU1 interrupt enable bit. */ 5200 #define HSEM_C1IER_ISE26_Pos (26U) 5201 #define HSEM_C1IER_ISE26_Msk (0x1UL << HSEM_C1IER_ISE26_Pos) /*!< 0x04000000 */ 5202 #define HSEM_C1IER_ISE26 HSEM_C1IER_ISE26_Msk /*!<semaphore 26 CPU1 interrupt enable bit. */ 5203 #define HSEM_C1IER_ISE27_Pos (27U) 5204 #define HSEM_C1IER_ISE27_Msk (0x1UL << HSEM_C1IER_ISE27_Pos) /*!< 0x08000000 */ 5205 #define HSEM_C1IER_ISE27 HSEM_C1IER_ISE27_Msk /*!<semaphore 27 CPU1 interrupt enable bit. */ 5206 #define HSEM_C1IER_ISE28_Pos (28U) 5207 #define HSEM_C1IER_ISE28_Msk (0x1UL << HSEM_C1IER_ISE28_Pos) /*!< 0x10000000 */ 5208 #define HSEM_C1IER_ISE28 HSEM_C1IER_ISE28_Msk /*!<semaphore 28 CPU1 interrupt enable bit. */ 5209 #define HSEM_C1IER_ISE29_Pos (29U) 5210 #define HSEM_C1IER_ISE29_Msk (0x1UL << HSEM_C1IER_ISE29_Pos) /*!< 0x20000000 */ 5211 #define HSEM_C1IER_ISE29 HSEM_C1IER_ISE29_Msk /*!<semaphore 29 CPU1 interrupt enable bit. */ 5212 #define HSEM_C1IER_ISE30_Pos (30U) 5213 #define HSEM_C1IER_ISE30_Msk (0x1UL << HSEM_C1IER_ISE30_Pos) /*!< 0x40000000 */ 5214 #define HSEM_C1IER_ISE30 HSEM_C1IER_ISE30_Msk /*!<semaphore 30 CPU1 interrupt enable bit. */ 5215 #define HSEM_C1IER_ISE31_Pos (31U) 5216 #define HSEM_C1IER_ISE31_Msk (0x1UL << HSEM_C1IER_ISE31_Pos) /*!< 0x80000000 */ 5217 #define HSEM_C1IER_ISE31 HSEM_C1IER_ISE31_Msk /*!<semaphore 31 CPU1 interrupt enable bit. */ 5218 5219 /******************** Bit definition for HSEM_C1ICR register *****************/ 5220 #define HSEM_C1ICR_ISC0_Pos (0U) 5221 #define HSEM_C1ICR_ISC0_Msk (0x1UL << HSEM_C1ICR_ISC0_Pos) /*!< 0x00000001 */ 5222 #define HSEM_C1ICR_ISC0 HSEM_C1ICR_ISC0_Msk /*!<semaphore 0 CPU1 interrupt clear bit. */ 5223 #define HSEM_C1ICR_ISC1_Pos (1U) 5224 #define HSEM_C1ICR_ISC1_Msk (0x1UL << HSEM_C1ICR_ISC1_Pos) /*!< 0x00000002 */ 5225 #define HSEM_C1ICR_ISC1 HSEM_C1ICR_ISC1_Msk /*!<semaphore 1 CPU1 interrupt clear bit. */ 5226 #define HSEM_C1ICR_ISC2_Pos (2U) 5227 #define HSEM_C1ICR_ISC2_Msk (0x1UL << HSEM_C1ICR_ISC2_Pos) /*!< 0x00000004 */ 5228 #define HSEM_C1ICR_ISC2 HSEM_C1ICR_ISC2_Msk /*!<semaphore 2 CPU1 interrupt clear bit. */ 5229 #define HSEM_C1ICR_ISC3_Pos (3U) 5230 #define HSEM_C1ICR_ISC3_Msk (0x1UL << HSEM_C1ICR_ISC3_Pos) /*!< 0x00000008 */ 5231 #define HSEM_C1ICR_ISC3 HSEM_C1ICR_ISC3_Msk /*!<semaphore 3 CPU1 interrupt clear bit. */ 5232 #define HSEM_C1ICR_ISC4_Pos (4U) 5233 #define HSEM_C1ICR_ISC4_Msk (0x1UL << HSEM_C1ICR_ISC4_Pos) /*!< 0x00000010 */ 5234 #define HSEM_C1ICR_ISC4 HSEM_C1ICR_ISC4_Msk /*!<semaphore 4 CPU1 interrupt clear bit. */ 5235 #define HSEM_C1ICR_ISC5_Pos (5U) 5236 #define HSEM_C1ICR_ISC5_Msk (0x1UL << HSEM_C1ICR_ISC5_Pos) /*!< 0x00000020 */ 5237 #define HSEM_C1ICR_ISC5 HSEM_C1ICR_ISC5_Msk /*!<semaphore 5 CPU1 interrupt clear bit. */ 5238 #define HSEM_C1ICR_ISC6_Pos (6U) 5239 #define HSEM_C1ICR_ISC6_Msk (0x1UL << HSEM_C1ICR_ISC6_Pos) /*!< 0x00000040 */ 5240 #define HSEM_C1ICR_ISC6 HSEM_C1ICR_ISC6_Msk /*!<semaphore 6 CPU1 interrupt clear bit. */ 5241 #define HSEM_C1ICR_ISC7_Pos (7U) 5242 #define HSEM_C1ICR_ISC7_Msk (0x1UL << HSEM_C1ICR_ISC7_Pos) /*!< 0x00000080 */ 5243 #define HSEM_C1ICR_ISC7 HSEM_C1ICR_ISC7_Msk /*!<semaphore 7 CPU1 interrupt clear bit. */ 5244 #define HSEM_C1ICR_ISC8_Pos (8U) 5245 #define HSEM_C1ICR_ISC8_Msk (0x1UL << HSEM_C1ICR_ISC8_Pos) /*!< 0x00000100 */ 5246 #define HSEM_C1ICR_ISC8 HSEM_C1ICR_ISC8_Msk /*!<semaphore 8 CPU1 interrupt clear bit. */ 5247 #define HSEM_C1ICR_ISC9_Pos (9U) 5248 #define HSEM_C1ICR_ISC9_Msk (0x1UL << HSEM_C1ICR_ISC9_Pos) /*!< 0x00000200 */ 5249 #define HSEM_C1ICR_ISC9 HSEM_C1ICR_ISC9_Msk /*!<semaphore 9 CPU1 interrupt clear bit. */ 5250 #define HSEM_C1ICR_ISC10_Pos (10U) 5251 #define HSEM_C1ICR_ISC10_Msk (0x1UL << HSEM_C1ICR_ISC10_Pos) /*!< 0x00000400 */ 5252 #define HSEM_C1ICR_ISC10 HSEM_C1ICR_ISC10_Msk /*!<semaphore 10 CPU1 interrupt clear bit. */ 5253 #define HSEM_C1ICR_ISC11_Pos (11U) 5254 #define HSEM_C1ICR_ISC11_Msk (0x1UL << HSEM_C1ICR_ISC11_Pos) /*!< 0x00000800 */ 5255 #define HSEM_C1ICR_ISC11 HSEM_C1ICR_ISC11_Msk /*!<semaphore 11 CPU1 interrupt clear bit. */ 5256 #define HSEM_C1ICR_ISC12_Pos (12U) 5257 #define HSEM_C1ICR_ISC12_Msk (0x1UL << HSEM_C1ICR_ISC12_Pos) /*!< 0x00001000 */ 5258 #define HSEM_C1ICR_ISC12 HSEM_C1ICR_ISC12_Msk /*!<semaphore 12 CPU1 interrupt clear bit. */ 5259 #define HSEM_C1ICR_ISC13_Pos (13U) 5260 #define HSEM_C1ICR_ISC13_Msk (0x1UL << HSEM_C1ICR_ISC13_Pos) /*!< 0x00002000 */ 5261 #define HSEM_C1ICR_ISC13 HSEM_C1ICR_ISC13_Msk /*!<semaphore 13 CPU1 interrupt clear bit. */ 5262 #define HSEM_C1ICR_ISC14_Pos (14U) 5263 #define HSEM_C1ICR_ISC14_Msk (0x1UL << HSEM_C1ICR_ISC14_Pos) /*!< 0x00004000 */ 5264 #define HSEM_C1ICR_ISC14 HSEM_C1ICR_ISC14_Msk /*!<semaphore 14 CPU1 interrupt clear bit. */ 5265 #define HSEM_C1ICR_ISC15_Pos (15U) 5266 #define HSEM_C1ICR_ISC15_Msk (0x1UL << HSEM_C1ICR_ISC15_Pos) /*!< 0x00008000 */ 5267 #define HSEM_C1ICR_ISC15 HSEM_C1ICR_ISC15_Msk /*!<semaphore 15 CPU1 interrupt clear bit. */ 5268 #define HSEM_C1ICR_ISC16_Pos (16U) 5269 #define HSEM_C1ICR_ISC16_Msk (0x1UL << HSEM_C1ICR_ISC16_Pos) /*!< 0x00010000 */ 5270 #define HSEM_C1ICR_ISC16 HSEM_C1ICR_ISC16_Msk /*!<semaphore 16 CPU1 interrupt clear bit. */ 5271 #define HSEM_C1ICR_ISC17_Pos (17U) 5272 #define HSEM_C1ICR_ISC17_Msk (0x1UL << HSEM_C1ICR_ISC17_Pos) /*!< 0x00020000 */ 5273 #define HSEM_C1ICR_ISC17 HSEM_C1ICR_ISC17_Msk /*!<semaphore 17 CPU1 interrupt clear bit. */ 5274 #define HSEM_C1ICR_ISC18_Pos (18U) 5275 #define HSEM_C1ICR_ISC18_Msk (0x1UL << HSEM_C1ICR_ISC18_Pos) /*!< 0x00040000 */ 5276 #define HSEM_C1ICR_ISC18 HSEM_C1ICR_ISC18_Msk /*!<semaphore 18 CPU1 interrupt clear bit. */ 5277 #define HSEM_C1ICR_ISC19_Pos (19U) 5278 #define HSEM_C1ICR_ISC19_Msk (0x1UL << HSEM_C1ICR_ISC19_Pos) /*!< 0x00080000 */ 5279 #define HSEM_C1ICR_ISC19 HSEM_C1ICR_ISC19_Msk /*!<semaphore 19 CPU1 interrupt clear bit. */ 5280 #define HSEM_C1ICR_ISC20_Pos (20U) 5281 #define HSEM_C1ICR_ISC20_Msk (0x1UL << HSEM_C1ICR_ISC20_Pos) /*!< 0x00100000 */ 5282 #define HSEM_C1ICR_ISC20 HSEM_C1ICR_ISC20_Msk /*!<semaphore 20 CPU1 interrupt clear bit. */ 5283 #define HSEM_C1ICR_ISC21_Pos (21U) 5284 #define HSEM_C1ICR_ISC21_Msk (0x1UL << HSEM_C1ICR_ISC21_Pos) /*!< 0x00200000 */ 5285 #define HSEM_C1ICR_ISC21 HSEM_C1ICR_ISC21_Msk /*!<semaphore 21 CPU1 interrupt clear bit. */ 5286 #define HSEM_C1ICR_ISC22_Pos (22U) 5287 #define HSEM_C1ICR_ISC22_Msk (0x1UL << HSEM_C1ICR_ISC22_Pos) /*!< 0x00400000 */ 5288 #define HSEM_C1ICR_ISC22 HSEM_C1ICR_ISC22_Msk /*!<semaphore 22 CPU1 interrupt clear bit. */ 5289 #define HSEM_C1ICR_ISC23_Pos (23U) 5290 #define HSEM_C1ICR_ISC23_Msk (0x1UL << HSEM_C1ICR_ISC23_Pos) /*!< 0x00800000 */ 5291 #define HSEM_C1ICR_ISC23 HSEM_C1ICR_ISC23_Msk /*!<semaphore 23 CPU1 interrupt clear bit. */ 5292 #define HSEM_C1ICR_ISC24_Pos (24U) 5293 #define HSEM_C1ICR_ISC24_Msk (0x1UL << HSEM_C1ICR_ISC24_Pos) /*!< 0x01000000 */ 5294 #define HSEM_C1ICR_ISC24 HSEM_C1ICR_ISC24_Msk /*!<semaphore 24 CPU1 interrupt clear bit. */ 5295 #define HSEM_C1ICR_ISC25_Pos (25U) 5296 #define HSEM_C1ICR_ISC25_Msk (0x1UL << HSEM_C1ICR_ISC25_Pos) /*!< 0x02000000 */ 5297 #define HSEM_C1ICR_ISC25 HSEM_C1ICR_ISC25_Msk /*!<semaphore 25 CPU1 interrupt clear bit. */ 5298 #define HSEM_C1ICR_ISC26_Pos (26U) 5299 #define HSEM_C1ICR_ISC26_Msk (0x1UL << HSEM_C1ICR_ISC26_Pos) /*!< 0x04000000 */ 5300 #define HSEM_C1ICR_ISC26 HSEM_C1ICR_ISC26_Msk /*!<semaphore 26 CPU1 interrupt clear bit. */ 5301 #define HSEM_C1ICR_ISC27_Pos (27U) 5302 #define HSEM_C1ICR_ISC27_Msk (0x1UL << HSEM_C1ICR_ISC27_Pos) /*!< 0x08000000 */ 5303 #define HSEM_C1ICR_ISC27 HSEM_C1ICR_ISC27_Msk /*!<semaphore 27 CPU1 interrupt clear bit. */ 5304 #define HSEM_C1ICR_ISC28_Pos (28U) 5305 #define HSEM_C1ICR_ISC28_Msk (0x1UL << HSEM_C1ICR_ISC28_Pos) /*!< 0x10000000 */ 5306 #define HSEM_C1ICR_ISC28 HSEM_C1ICR_ISC28_Msk /*!<semaphore 28 CPU1 interrupt clear bit. */ 5307 #define HSEM_C1ICR_ISC29_Pos (29U) 5308 #define HSEM_C1ICR_ISC29_Msk (0x1UL << HSEM_C1ICR_ISC29_Pos) /*!< 0x20000000 */ 5309 #define HSEM_C1ICR_ISC29 HSEM_C1ICR_ISC29_Msk /*!<semaphore 29 CPU1 interrupt clear bit. */ 5310 #define HSEM_C1ICR_ISC30_Pos (30U) 5311 #define HSEM_C1ICR_ISC30_Msk (0x1UL << HSEM_C1ICR_ISC30_Pos) /*!< 0x40000000 */ 5312 #define HSEM_C1ICR_ISC30 HSEM_C1ICR_ISC30_Msk /*!<semaphore 30 CPU1 interrupt clear bit. */ 5313 #define HSEM_C1ICR_ISC31_Pos (31U) 5314 #define HSEM_C1ICR_ISC31_Msk (0x1UL << HSEM_C1ICR_ISC31_Pos) /*!< 0x80000000 */ 5315 #define HSEM_C1ICR_ISC31 HSEM_C1ICR_ISC31_Msk /*!<semaphore 31 CPU1 interrupt clear bit. */ 5316 5317 /******************** Bit definition for HSEM_C1ISR register *****************/ 5318 #define HSEM_C1ISR_ISF0_Pos (0U) 5319 #define HSEM_C1ISR_ISF0_Msk (0x1UL << HSEM_C1ISR_ISF0_Pos) /*!< 0x00000001 */ 5320 #define HSEM_C1ISR_ISF0 HSEM_C1ISR_ISF0_Msk /*!<semaphore 0 CPU1 interrupt status bit. */ 5321 #define HSEM_C1ISR_ISF1_Pos (1U) 5322 #define HSEM_C1ISR_ISF1_Msk (0x1UL << HSEM_C1ISR_ISF1_Pos) /*!< 0x00000002 */ 5323 #define HSEM_C1ISR_ISF1 HSEM_C1ISR_ISF1_Msk /*!<semaphore 1 CPU1 interrupt status bit. */ 5324 #define HSEM_C1ISR_ISF2_Pos (2U) 5325 #define HSEM_C1ISR_ISF2_Msk (0x1UL << HSEM_C1ISR_ISF2_Pos) /*!< 0x00000004 */ 5326 #define HSEM_C1ISR_ISF2 HSEM_C1ISR_ISF2_Msk /*!<semaphore 2 CPU1 interrupt status bit. */ 5327 #define HSEM_C1ISR_ISF3_Pos (3U) 5328 #define HSEM_C1ISR_ISF3_Msk (0x1UL << HSEM_C1ISR_ISF3_Pos) /*!< 0x00000008 */ 5329 #define HSEM_C1ISR_ISF3 HSEM_C1ISR_ISF3_Msk /*!<semaphore 3 CPU1 interrupt status bit. */ 5330 #define HSEM_C1ISR_ISF4_Pos (4U) 5331 #define HSEM_C1ISR_ISF4_Msk (0x1UL << HSEM_C1ISR_ISF4_Pos) /*!< 0x00000010 */ 5332 #define HSEM_C1ISR_ISF4 HSEM_C1ISR_ISF4_Msk /*!<semaphore 4 CPU1 interrupt status bit. */ 5333 #define HSEM_C1ISR_ISF5_Pos (5U) 5334 #define HSEM_C1ISR_ISF5_Msk (0x1UL << HSEM_C1ISR_ISF5_Pos) /*!< 0x00000020 */ 5335 #define HSEM_C1ISR_ISF5 HSEM_C1ISR_ISF5_Msk /*!<semaphore 5 CPU1 interrupt status bit. */ 5336 #define HSEM_C1ISR_ISF6_Pos (6U) 5337 #define HSEM_C1ISR_ISF6_Msk (0x1UL << HSEM_C1ISR_ISF6_Pos) /*!< 0x00000040 */ 5338 #define HSEM_C1ISR_ISF6 HSEM_C1ISR_ISF6_Msk /*!<semaphore 6 CPU1 interrupt status bit. */ 5339 #define HSEM_C1ISR_ISF7_Pos (7U) 5340 #define HSEM_C1ISR_ISF7_Msk (0x1UL << HSEM_C1ISR_ISF7_Pos) /*!< 0x00000080 */ 5341 #define HSEM_C1ISR_ISF7 HSEM_C1ISR_ISF7_Msk /*!<semaphore 7 CPU1 interrupt status bit. */ 5342 #define HSEM_C1ISR_ISF8_Pos (8U) 5343 #define HSEM_C1ISR_ISF8_Msk (0x1UL << HSEM_C1ISR_ISF8_Pos) /*!< 0x00000100 */ 5344 #define HSEM_C1ISR_ISF8 HSEM_C1ISR_ISF8_Msk /*!<semaphore 8 CPU1 interrupt status bit. */ 5345 #define HSEM_C1ISR_ISF9_Pos (9U) 5346 #define HSEM_C1ISR_ISF9_Msk (0x1UL << HSEM_C1ISR_ISF9_Pos) /*!< 0x00000200 */ 5347 #define HSEM_C1ISR_ISF9 HSEM_C1ISR_ISF9_Msk /*!<semaphore 9 CPU1 interrupt status bit. */ 5348 #define HSEM_C1ISR_ISF10_Pos (10U) 5349 #define HSEM_C1ISR_ISF10_Msk (0x1UL << HSEM_C1ISR_ISF10_Pos) /*!< 0x00000400 */ 5350 #define HSEM_C1ISR_ISF10 HSEM_C1ISR_ISF10_Msk /*!<semaphore 10 CPU1 interrupt status bit. */ 5351 #define HSEM_C1ISR_ISF11_Pos (11U) 5352 #define HSEM_C1ISR_ISF11_Msk (0x1UL << HSEM_C1ISR_ISF11_Pos) /*!< 0x00000800 */ 5353 #define HSEM_C1ISR_ISF11 HSEM_C1ISR_ISF11_Msk /*!<semaphore 11 CPU1 interrupt status bit. */ 5354 #define HSEM_C1ISR_ISF12_Pos (12U) 5355 #define HSEM_C1ISR_ISF12_Msk (0x1UL << HSEM_C1ISR_ISF12_Pos) /*!< 0x00001000 */ 5356 #define HSEM_C1ISR_ISF12 HSEM_C1ISR_ISF12_Msk /*!<semaphore 12 CPU1 interrupt status bit. */ 5357 #define HSEM_C1ISR_ISF13_Pos (13U) 5358 #define HSEM_C1ISR_ISF13_Msk (0x1UL << HSEM_C1ISR_ISF13_Pos) /*!< 0x00002000 */ 5359 #define HSEM_C1ISR_ISF13 HSEM_C1ISR_ISF13_Msk /*!<semaphore 13 CPU1 interrupt status bit. */ 5360 #define HSEM_C1ISR_ISF14_Pos (14U) 5361 #define HSEM_C1ISR_ISF14_Msk (0x1UL << HSEM_C1ISR_ISF14_Pos) /*!< 0x00004000 */ 5362 #define HSEM_C1ISR_ISF14 HSEM_C1ISR_ISF14_Msk /*!<semaphore 14 CPU1 interrupt status bit. */ 5363 #define HSEM_C1ISR_ISF15_Pos (15U) 5364 #define HSEM_C1ISR_ISF15_Msk (0x1UL << HSEM_C1ISR_ISF15_Pos) /*!< 0x00008000 */ 5365 #define HSEM_C1ISR_ISF15 HSEM_C1ISR_ISF15_Msk /*!<semaphore 15 CPU1 interrupt status bit. */ 5366 #define HSEM_C1ISR_ISF16_Pos (16U) 5367 #define HSEM_C1ISR_ISF16_Msk (0x1UL << HSEM_C1ISR_ISF16_Pos) /*!< 0x00010000 */ 5368 #define HSEM_C1ISR_ISF16 HSEM_C1ISR_ISF16_Msk /*!<semaphore 16 CPU1 interrupt status bit. */ 5369 #define HSEM_C1ISR_ISF17_Pos (17U) 5370 #define HSEM_C1ISR_ISF17_Msk (0x1UL << HSEM_C1ISR_ISF17_Pos) /*!< 0x00020000 */ 5371 #define HSEM_C1ISR_ISF17 HSEM_C1ISR_ISF17_Msk /*!<semaphore 17 CPU1 interrupt status bit. */ 5372 #define HSEM_C1ISR_ISF18_Pos (18U) 5373 #define HSEM_C1ISR_ISF18_Msk (0x1UL << HSEM_C1ISR_ISF18_Pos) /*!< 0x00040000 */ 5374 #define HSEM_C1ISR_ISF18 HSEM_C1ISR_ISF18_Msk /*!<semaphore 18 CPU1 interrupt status bit. */ 5375 #define HSEM_C1ISR_ISF19_Pos (19U) 5376 #define HSEM_C1ISR_ISF19_Msk (0x1UL << HSEM_C1ISR_ISF19_Pos) /*!< 0x00080000 */ 5377 #define HSEM_C1ISR_ISF19 HSEM_C1ISR_ISF19_Msk /*!<semaphore 19 CPU1 interrupt status bit. */ 5378 #define HSEM_C1ISR_ISF20_Pos (20U) 5379 #define HSEM_C1ISR_ISF20_Msk (0x1UL << HSEM_C1ISR_ISF20_Pos) /*!< 0x00100000 */ 5380 #define HSEM_C1ISR_ISF20 HSEM_C1ISR_ISF20_Msk /*!<semaphore 20 CPU1 interrupt status bit. */ 5381 #define HSEM_C1ISR_ISF21_Pos (21U) 5382 #define HSEM_C1ISR_ISF21_Msk (0x1UL << HSEM_C1ISR_ISF21_Pos) /*!< 0x00200000 */ 5383 #define HSEM_C1ISR_ISF21 HSEM_C1ISR_ISF21_Msk /*!<semaphore 21 CPU1 interrupt status bit. */ 5384 #define HSEM_C1ISR_ISF22_Pos (22U) 5385 #define HSEM_C1ISR_ISF22_Msk (0x1UL << HSEM_C1ISR_ISF22_Pos) /*!< 0x00400000 */ 5386 #define HSEM_C1ISR_ISF22 HSEM_C1ISR_ISF22_Msk /*!<semaphore 22 CPU1 interrupt status bit. */ 5387 #define HSEM_C1ISR_ISF23_Pos (23U) 5388 #define HSEM_C1ISR_ISF23_Msk (0x1UL << HSEM_C1ISR_ISF23_Pos) /*!< 0x00800000 */ 5389 #define HSEM_C1ISR_ISF23 HSEM_C1ISR_ISF23_Msk /*!<semaphore 23 CPU1 interrupt status bit. */ 5390 #define HSEM_C1ISR_ISF24_Pos (24U) 5391 #define HSEM_C1ISR_ISF24_Msk (0x1UL << HSEM_C1ISR_ISF24_Pos) /*!< 0x01000000 */ 5392 #define HSEM_C1ISR_ISF24 HSEM_C1ISR_ISF24_Msk /*!<semaphore 24 CPU1 interrupt status bit. */ 5393 #define HSEM_C1ISR_ISF25_Pos (25U) 5394 #define HSEM_C1ISR_ISF25_Msk (0x1UL << HSEM_C1ISR_ISF25_Pos) /*!< 0x02000000 */ 5395 #define HSEM_C1ISR_ISF25 HSEM_C1ISR_ISF25_Msk /*!<semaphore 25 CPU1 interrupt status bit. */ 5396 #define HSEM_C1ISR_ISF26_Pos (26U) 5397 #define HSEM_C1ISR_ISF26_Msk (0x1UL << HSEM_C1ISR_ISF26_Pos) /*!< 0x04000000 */ 5398 #define HSEM_C1ISR_ISF26 HSEM_C1ISR_ISF26_Msk /*!<semaphore 26 CPU1 interrupt status bit. */ 5399 #define HSEM_C1ISR_ISF27_Pos (27U) 5400 #define HSEM_C1ISR_ISF27_Msk (0x1UL << HSEM_C1ISR_ISF27_Pos) /*!< 0x08000000 */ 5401 #define HSEM_C1ISR_ISF27 HSEM_C1ISR_ISF27_Msk /*!<semaphore 27 CPU1 interrupt status bit. */ 5402 #define HSEM_C1ISR_ISF28_Pos (28U) 5403 #define HSEM_C1ISR_ISF28_Msk (0x1UL << HSEM_C1ISR_ISF28_Pos) /*!< 0x10000000 */ 5404 #define HSEM_C1ISR_ISF28 HSEM_C1ISR_ISF28_Msk /*!<semaphore 28 CPU1 interrupt status bit. */ 5405 #define HSEM_C1ISR_ISF29_Pos (29U) 5406 #define HSEM_C1ISR_ISF29_Msk (0x1UL << HSEM_C1ISR_ISF29_Pos) /*!< 0x20000000 */ 5407 #define HSEM_C1ISR_ISF29 HSEM_C1ISR_ISF29_Msk /*!<semaphore 29 CPU1 interrupt status bit. */ 5408 #define HSEM_C1ISR_ISF30_Pos (30U) 5409 #define HSEM_C1ISR_ISF30_Msk (0x1UL << HSEM_C1ISR_ISF30_Pos) /*!< 0x40000000 */ 5410 #define HSEM_C1ISR_ISF30 HSEM_C1ISR_ISF30_Msk /*!<semaphore 30 CPU1 interrupt status bit. */ 5411 #define HSEM_C1ISR_ISF31_Pos (31U) 5412 #define HSEM_C1ISR_ISF31_Msk (0x1UL << HSEM_C1ISR_ISF31_Pos) /*!< 0x80000000 */ 5413 #define HSEM_C1ISR_ISF31 HSEM_C1ISR_ISF31_Msk /*!<semaphore 31 CPU1 interrupt status bit. */ 5414 5415 /******************** Bit definition for HSEM_C1MISR register *****************/ 5416 #define HSEM_C1MISR_MISF0_Pos (0U) 5417 #define HSEM_C1MISR_MISF0_Msk (0x1UL << HSEM_C1MISR_MISF0_Pos) /*!< 0x00000001 */ 5418 #define HSEM_C1MISR_MISF0 HSEM_C1MISR_MISF0_Msk /*!<semaphore 0 CPU1 interrupt masked status bit. */ 5419 #define HSEM_C1MISR_MISF1_Pos (1U) 5420 #define HSEM_C1MISR_MISF1_Msk (0x1UL << HSEM_C1MISR_MISF1_Pos) /*!< 0x00000002 */ 5421 #define HSEM_C1MISR_MISF1 HSEM_C1MISR_MISF1_Msk /*!<semaphore 1 CPU1 interrupt masked status bit. */ 5422 #define HSEM_C1MISR_MISF2_Pos (2U) 5423 #define HSEM_C1MISR_MISF2_Msk (0x1UL << HSEM_C1MISR_MISF2_Pos) /*!< 0x00000004 */ 5424 #define HSEM_C1MISR_MISF2 HSEM_C1MISR_MISF2_Msk /*!<semaphore 2 CPU1 interrupt masked status bit. */ 5425 #define HSEM_C1MISR_MISF3_Pos (3U) 5426 #define HSEM_C1MISR_MISF3_Msk (0x1UL << HSEM_C1MISR_MISF3_Pos) /*!< 0x00000008 */ 5427 #define HSEM_C1MISR_MISF3 HSEM_C1MISR_MISF3_Msk /*!<semaphore 3 CPU1 interrupt masked status bit. */ 5428 #define HSEM_C1MISR_MISF4_Pos (4U) 5429 #define HSEM_C1MISR_MISF4_Msk (0x1UL << HSEM_C1MISR_MISF4_Pos) /*!< 0x00000010 */ 5430 #define HSEM_C1MISR_MISF4 HSEM_C1MISR_MISF4_Msk /*!<semaphore 4 CPU1 interrupt masked status bit. */ 5431 #define HSEM_C1MISR_MISF5_Pos (5U) 5432 #define HSEM_C1MISR_MISF5_Msk (0x1UL << HSEM_C1MISR_MISF5_Pos) /*!< 0x00000020 */ 5433 #define HSEM_C1MISR_MISF5 HSEM_C1MISR_MISF5_Msk /*!<semaphore 5 CPU1 interrupt masked status bit. */ 5434 #define HSEM_C1MISR_MISF6_Pos (6U) 5435 #define HSEM_C1MISR_MISF6_Msk (0x1UL << HSEM_C1MISR_MISF6_Pos) /*!< 0x00000040 */ 5436 #define HSEM_C1MISR_MISF6 HSEM_C1MISR_MISF6_Msk /*!<semaphore 6 CPU1 interrupt masked status bit. */ 5437 #define HSEM_C1MISR_MISF7_Pos (7U) 5438 #define HSEM_C1MISR_MISF7_Msk (0x1UL << HSEM_C1MISR_MISF7_Pos) /*!< 0x00000080 */ 5439 #define HSEM_C1MISR_MISF7 HSEM_C1MISR_MISF7_Msk /*!<semaphore 7 CPU1 interrupt masked status bit. */ 5440 #define HSEM_C1MISR_MISF8_Pos (8U) 5441 #define HSEM_C1MISR_MISF8_Msk (0x1UL << HSEM_C1MISR_MISF8_Pos) /*!< 0x00000100 */ 5442 #define HSEM_C1MISR_MISF8 HSEM_C1MISR_MISF8_Msk /*!<semaphore 8 CPU1 interrupt masked status bit. */ 5443 #define HSEM_C1MISR_MISF9_Pos (9U) 5444 #define HSEM_C1MISR_MISF9_Msk (0x1UL << HSEM_C1MISR_MISF9_Pos) /*!< 0x00000200 */ 5445 #define HSEM_C1MISR_MISF9 HSEM_C1MISR_MISF9_Msk /*!<semaphore 9 CPU1 interrupt masked status bit. */ 5446 #define HSEM_C1MISR_MISF10_Pos (10U) 5447 #define HSEM_C1MISR_MISF10_Msk (0x1UL << HSEM_C1MISR_MISF10_Pos) /*!< 0x00000400 */ 5448 #define HSEM_C1MISR_MISF10 HSEM_C1MISR_MISF10_Msk /*!<semaphore 10 CPU1 interrupt masked status bit. */ 5449 #define HSEM_C1MISR_MISF11_Pos (11U) 5450 #define HSEM_C1MISR_MISF11_Msk (0x1UL << HSEM_C1MISR_MISF11_Pos) /*!< 0x00000800 */ 5451 #define HSEM_C1MISR_MISF11 HSEM_C1MISR_MISF11_Msk /*!<semaphore 11 CPU1 interrupt masked status bit. */ 5452 #define HSEM_C1MISR_MISF12_Pos (12U) 5453 #define HSEM_C1MISR_MISF12_Msk (0x1UL << HSEM_C1MISR_MISF12_Pos) /*!< 0x00001000 */ 5454 #define HSEM_C1MISR_MISF12 HSEM_C1MISR_MISF12_Msk /*!<semaphore 12 CPU1 interrupt masked status bit. */ 5455 #define HSEM_C1MISR_MISF13_Pos (13U) 5456 #define HSEM_C1MISR_MISF13_Msk (0x1UL << HSEM_C1MISR_MISF13_Pos) /*!< 0x00002000 */ 5457 #define HSEM_C1MISR_MISF13 HSEM_C1MISR_MISF13_Msk /*!<semaphore 13 CPU1 interrupt masked status bit. */ 5458 #define HSEM_C1MISR_MISF14_Pos (14U) 5459 #define HSEM_C1MISR_MISF14_Msk (0x1UL << HSEM_C1MISR_MISF14_Pos) /*!< 0x00004000 */ 5460 #define HSEM_C1MISR_MISF14 HSEM_C1MISR_MISF14_Msk /*!<semaphore 14 CPU1 interrupt masked status bit. */ 5461 #define HSEM_C1MISR_MISF15_Pos (15U) 5462 #define HSEM_C1MISR_MISF15_Msk (0x1UL << HSEM_C1MISR_MISF15_Pos) /*!< 0x00008000 */ 5463 #define HSEM_C1MISR_MISF15 HSEM_C1MISR_MISF15_Msk /*!<semaphore 15 CPU1 interrupt masked status bit. */ 5464 #define HSEM_C1MISR_MISF16_Pos (16U) 5465 #define HSEM_C1MISR_MISF16_Msk (0x1UL << HSEM_C1MISR_MISF16_Pos) /*!< 0x00010000 */ 5466 #define HSEM_C1MISR_MISF16 HSEM_C1MISR_MISF16_Msk /*!<semaphore 16 CPU1 interrupt masked status bit. */ 5467 #define HSEM_C1MISR_MISF17_Pos (17U) 5468 #define HSEM_C1MISR_MISF17_Msk (0x1UL << HSEM_C1MISR_MISF17_Pos) /*!< 0x00020000 */ 5469 #define HSEM_C1MISR_MISF17 HSEM_C1MISR_MISF17_Msk /*!<semaphore 17 CPU1 interrupt masked status bit. */ 5470 #define HSEM_C1MISR_MISF18_Pos (18U) 5471 #define HSEM_C1MISR_MISF18_Msk (0x1UL << HSEM_C1MISR_MISF18_Pos) /*!< 0x00040000 */ 5472 #define HSEM_C1MISR_MISF18 HSEM_C1MISR_MISF18_Msk /*!<semaphore 18 CPU1 interrupt masked status bit. */ 5473 #define HSEM_C1MISR_MISF19_Pos (19U) 5474 #define HSEM_C1MISR_MISF19_Msk (0x1UL << HSEM_C1MISR_MISF19_Pos) /*!< 0x00080000 */ 5475 #define HSEM_C1MISR_MISF19 HSEM_C1MISR_MISF19_Msk /*!<semaphore 19 CPU1 interrupt masked status bit. */ 5476 #define HSEM_C1MISR_MISF20_Pos (20U) 5477 #define HSEM_C1MISR_MISF20_Msk (0x1UL << HSEM_C1MISR_MISF20_Pos) /*!< 0x00100000 */ 5478 #define HSEM_C1MISR_MISF20 HSEM_C1MISR_MISF20_Msk /*!<semaphore 20 CPU1 interrupt masked status bit. */ 5479 #define HSEM_C1MISR_MISF21_Pos (21U) 5480 #define HSEM_C1MISR_MISF21_Msk (0x1UL << HSEM_C1MISR_MISF21_Pos) /*!< 0x00200000 */ 5481 #define HSEM_C1MISR_MISF21 HSEM_C1MISR_MISF21_Msk /*!<semaphore 21 CPU1 interrupt masked status bit. */ 5482 #define HSEM_C1MISR_MISF22_Pos (22U) 5483 #define HSEM_C1MISR_MISF22_Msk (0x1UL << HSEM_C1MISR_MISF22_Pos) /*!< 0x00400000 */ 5484 #define HSEM_C1MISR_MISF22 HSEM_C1MISR_MISF22_Msk /*!<semaphore 22 CPU1 interrupt masked status bit. */ 5485 #define HSEM_C1MISR_MISF23_Pos (23U) 5486 #define HSEM_C1MISR_MISF23_Msk (0x1UL << HSEM_C1MISR_MISF23_Pos) /*!< 0x00800000 */ 5487 #define HSEM_C1MISR_MISF23 HSEM_C1MISR_MISF23_Msk /*!<semaphore 23 CPU1 interrupt masked status bit. */ 5488 #define HSEM_C1MISR_MISF24_Pos (24U) 5489 #define HSEM_C1MISR_MISF24_Msk (0x1UL << HSEM_C1MISR_MISF24_Pos) /*!< 0x01000000 */ 5490 #define HSEM_C1MISR_MISF24 HSEM_C1MISR_MISF24_Msk /*!<semaphore 24 CPU1 interrupt masked status bit. */ 5491 #define HSEM_C1MISR_MISF25_Pos (25U) 5492 #define HSEM_C1MISR_MISF25_Msk (0x1UL << HSEM_C1MISR_MISF25_Pos) /*!< 0x02000000 */ 5493 #define HSEM_C1MISR_MISF25 HSEM_C1MISR_MISF25_Msk /*!<semaphore 25 CPU1 interrupt masked status bit. */ 5494 #define HSEM_C1MISR_MISF26_Pos (26U) 5495 #define HSEM_C1MISR_MISF26_Msk (0x1UL << HSEM_C1MISR_MISF26_Pos) /*!< 0x04000000 */ 5496 #define HSEM_C1MISR_MISF26 HSEM_C1MISR_MISF26_Msk /*!<semaphore 26 CPU1 interrupt masked status bit. */ 5497 #define HSEM_C1MISR_MISF27_Pos (27U) 5498 #define HSEM_C1MISR_MISF27_Msk (0x1UL << HSEM_C1MISR_MISF27_Pos) /*!< 0x08000000 */ 5499 #define HSEM_C1MISR_MISF27 HSEM_C1MISR_MISF27_Msk /*!<semaphore 27 CPU1 interrupt masked status bit. */ 5500 #define HSEM_C1MISR_MISF28_Pos (28U) 5501 #define HSEM_C1MISR_MISF28_Msk (0x1UL << HSEM_C1MISR_MISF28_Pos) /*!< 0x10000000 */ 5502 #define HSEM_C1MISR_MISF28 HSEM_C1MISR_MISF28_Msk /*!<semaphore 28 CPU1 interrupt masked status bit. */ 5503 #define HSEM_C1MISR_MISF29_Pos (29U) 5504 #define HSEM_C1MISR_MISF29_Msk (0x1UL << HSEM_C1MISR_MISF29_Pos) /*!< 0x20000000 */ 5505 #define HSEM_C1MISR_MISF29 HSEM_C1MISR_MISF29_Msk /*!<semaphore 29 CPU1 interrupt masked status bit. */ 5506 #define HSEM_C1MISR_MISF30_Pos (30U) 5507 #define HSEM_C1MISR_MISF30_Msk (0x1UL << HSEM_C1MISR_MISF30_Pos) /*!< 0x40000000 */ 5508 #define HSEM_C1MISR_MISF30 HSEM_C1MISR_MISF30_Msk /*!<semaphore 30 CPU1 interrupt masked status bit. */ 5509 #define HSEM_C1MISR_MISF31_Pos (31U) 5510 #define HSEM_C1MISR_MISF31_Msk (0x1UL << HSEM_C1MISR_MISF31_Pos) /*!< 0x80000000 */ 5511 #define HSEM_C1MISR_MISF31 HSEM_C1MISR_MISF31_Msk /*!<semaphore 31 CPU1 interrupt masked status bit. */ 5512 5513 /******************** Bit definition for HSEM_C2IER register *****************/ 5514 #define HSEM_C2IER_ISE0_Pos (0U) 5515 #define HSEM_C2IER_ISE0_Msk (0x1UL << HSEM_C2IER_ISE0_Pos) /*!< 0x00000001 */ 5516 #define HSEM_C2IER_ISE0 HSEM_C2IER_ISE0_Msk /*!<semaphore 0 CPU2 interrupt enable bit. */ 5517 #define HSEM_C2IER_ISE1_Pos (1U) 5518 #define HSEM_C2IER_ISE1_Msk (0x1UL << HSEM_C2IER_ISE1_Pos) /*!< 0x00000002 */ 5519 #define HSEM_C2IER_ISE1 HSEM_C2IER_ISE1_Msk /*!<semaphore 1 CPU2 interrupt enable bit. */ 5520 #define HSEM_C2IER_ISE2_Pos (2U) 5521 #define HSEM_C2IER_ISE2_Msk (0x1UL << HSEM_C2IER_ISE2_Pos) /*!< 0x00000004 */ 5522 #define HSEM_C2IER_ISE2 HSEM_C2IER_ISE2_Msk /*!<semaphore 2 CPU2 interrupt enable bit. */ 5523 #define HSEM_C2IER_ISE3_Pos (3U) 5524 #define HSEM_C2IER_ISE3_Msk (0x1UL << HSEM_C2IER_ISE3_Pos) /*!< 0x00000008 */ 5525 #define HSEM_C2IER_ISE3 HSEM_C2IER_ISE3_Msk /*!<semaphore 3 CPU2 interrupt enable bit. */ 5526 #define HSEM_C2IER_ISE4_Pos (4U) 5527 #define HSEM_C2IER_ISE4_Msk (0x1UL << HSEM_C2IER_ISE4_Pos) /*!< 0x00000010 */ 5528 #define HSEM_C2IER_ISE4 HSEM_C2IER_ISE4_Msk /*!<semaphore 4 CPU2 interrupt enable bit. */ 5529 #define HSEM_C2IER_ISE5_Pos (5U) 5530 #define HSEM_C2IER_ISE5_Msk (0x1UL << HSEM_C2IER_ISE5_Pos) /*!< 0x00000020 */ 5531 #define HSEM_C2IER_ISE5 HSEM_C2IER_ISE5_Msk /*!<semaphore 5 CPU2 interrupt enable bit. */ 5532 #define HSEM_C2IER_ISE6_Pos (6U) 5533 #define HSEM_C2IER_ISE6_Msk (0x1UL << HSEM_C2IER_ISE6_Pos) /*!< 0x00000040 */ 5534 #define HSEM_C2IER_ISE6 HSEM_C2IER_ISE6_Msk /*!<semaphore 6 CPU2 interrupt enable bit. */ 5535 #define HSEM_C2IER_ISE7_Pos (7U) 5536 #define HSEM_C2IER_ISE7_Msk (0x1UL << HSEM_C2IER_ISE7_Pos) /*!< 0x00000080 */ 5537 #define HSEM_C2IER_ISE7 HSEM_C2IER_ISE7_Msk /*!<semaphore 7 CPU2 interrupt enable bit. */ 5538 #define HSEM_C2IER_ISE8_Pos (8U) 5539 #define HSEM_C2IER_ISE8_Msk (0x1UL << HSEM_C2IER_ISE8_Pos) /*!< 0x00000100 */ 5540 #define HSEM_C2IER_ISE8 HSEM_C2IER_ISE8_Msk /*!<semaphore 8 CPU2 interrupt enable bit. */ 5541 #define HSEM_C2IER_ISE9_Pos (9U) 5542 #define HSEM_C2IER_ISE9_Msk (0x1UL << HSEM_C2IER_ISE9_Pos) /*!< 0x00000200 */ 5543 #define HSEM_C2IER_ISE9 HSEM_C2IER_ISE9_Msk /*!<semaphore 9 CPU2 interrupt enable bit. */ 5544 #define HSEM_C2IER_ISE10_Pos (10U) 5545 #define HSEM_C2IER_ISE10_Msk (0x1UL << HSEM_C2IER_ISE10_Pos) /*!< 0x00000400 */ 5546 #define HSEM_C2IER_ISE10 HSEM_C2IER_ISE10_Msk /*!<semaphore 10 CPU2 interrupt enable bit. */ 5547 #define HSEM_C2IER_ISE11_Pos (11U) 5548 #define HSEM_C2IER_ISE11_Msk (0x1UL << HSEM_C2IER_ISE11_Pos) /*!< 0x00000800 */ 5549 #define HSEM_C2IER_ISE11 HSEM_C2IER_ISE11_Msk /*!<semaphore 11 CPU2 interrupt enable bit. */ 5550 #define HSEM_C2IER_ISE12_Pos (12U) 5551 #define HSEM_C2IER_ISE12_Msk (0x1UL << HSEM_C2IER_ISE12_Pos) /*!< 0x00001000 */ 5552 #define HSEM_C2IER_ISE12 HSEM_C2IER_ISE12_Msk /*!<semaphore 12 CPU2 interrupt enable bit. */ 5553 #define HSEM_C2IER_ISE13_Pos (13U) 5554 #define HSEM_C2IER_ISE13_Msk (0x1UL << HSEM_C2IER_ISE13_Pos) /*!< 0x00002000 */ 5555 #define HSEM_C2IER_ISE13 HSEM_C2IER_ISE13_Msk /*!<semaphore 13 CPU2 interrupt enable bit. */ 5556 #define HSEM_C2IER_ISE14_Pos (14U) 5557 #define HSEM_C2IER_ISE14_Msk (0x1UL << HSEM_C2IER_ISE14_Pos) /*!< 0x00004000 */ 5558 #define HSEM_C2IER_ISE14 HSEM_C2IER_ISE14_Msk /*!<semaphore 14 CPU2 interrupt enable bit. */ 5559 #define HSEM_C2IER_ISE15_Pos (15U) 5560 #define HSEM_C2IER_ISE15_Msk (0x1UL << HSEM_C2IER_ISE15_Pos) /*!< 0x00008000 */ 5561 #define HSEM_C2IER_ISE15 HSEM_C2IER_ISE15_Msk /*!<semaphore 15 CPU2 interrupt enable bit. */ 5562 #define HSEM_C2IER_ISE16_Pos (16U) 5563 #define HSEM_C2IER_ISE16_Msk (0x1UL << HSEM_C2IER_ISE16_Pos) /*!< 0x00010000 */ 5564 #define HSEM_C2IER_ISE16 HSEM_C2IER_ISE16_Msk /*!<semaphore 16 CPU2 interrupt enable bit. */ 5565 #define HSEM_C2IER_ISE17_Pos (17U) 5566 #define HSEM_C2IER_ISE17_Msk (0x1UL << HSEM_C2IER_ISE17_Pos) /*!< 0x00020000 */ 5567 #define HSEM_C2IER_ISE17 HSEM_C2IER_ISE17_Msk /*!<semaphore 17 CPU2 interrupt enable bit. */ 5568 #define HSEM_C2IER_ISE18_Pos (18U) 5569 #define HSEM_C2IER_ISE18_Msk (0x1UL << HSEM_C2IER_ISE18_Pos) /*!< 0x00040000 */ 5570 #define HSEM_C2IER_ISE18 HSEM_C2IER_ISE18_Msk /*!<semaphore 18 CPU2 interrupt enable bit. */ 5571 #define HSEM_C2IER_ISE19_Pos (19U) 5572 #define HSEM_C2IER_ISE19_Msk (0x1UL << HSEM_C2IER_ISE19_Pos) /*!< 0x00080000 */ 5573 #define HSEM_C2IER_ISE19 HSEM_C2IER_ISE19_Msk /*!<semaphore 19 CPU2 interrupt enable bit. */ 5574 #define HSEM_C2IER_ISE20_Pos (20U) 5575 #define HSEM_C2IER_ISE20_Msk (0x1UL << HSEM_C2IER_ISE20_Pos) /*!< 0x00100000 */ 5576 #define HSEM_C2IER_ISE20 HSEM_C2IER_ISE20_Msk /*!<semaphore 20 CPU2 interrupt enable bit. */ 5577 #define HSEM_C2IER_ISE21_Pos (21U) 5578 #define HSEM_C2IER_ISE21_Msk (0x1UL << HSEM_C2IER_ISE21_Pos) /*!< 0x00200000 */ 5579 #define HSEM_C2IER_ISE21 HSEM_C2IER_ISE21_Msk /*!<semaphore 21 CPU2 interrupt enable bit. */ 5580 #define HSEM_C2IER_ISE22_Pos (22U) 5581 #define HSEM_C2IER_ISE22_Msk (0x1UL << HSEM_C2IER_ISE22_Pos) /*!< 0x00400000 */ 5582 #define HSEM_C2IER_ISE22 HSEM_C2IER_ISE22_Msk /*!<semaphore 22 CPU2 interrupt enable bit. */ 5583 #define HSEM_C2IER_ISE23_Pos (23U) 5584 #define HSEM_C2IER_ISE23_Msk (0x1UL << HSEM_C2IER_ISE23_Pos) /*!< 0x00800000 */ 5585 #define HSEM_C2IER_ISE23 HSEM_C2IER_ISE23_Msk /*!<semaphore 23 CPU2 interrupt enable bit. */ 5586 #define HSEM_C2IER_ISE24_Pos (24U) 5587 #define HSEM_C2IER_ISE24_Msk (0x1UL << HSEM_C2IER_ISE24_Pos) /*!< 0x01000000 */ 5588 #define HSEM_C2IER_ISE24 HSEM_C2IER_ISE24_Msk /*!<semaphore 24 CPU2 interrupt enable bit. */ 5589 #define HSEM_C2IER_ISE25_Pos (25U) 5590 #define HSEM_C2IER_ISE25_Msk (0x1UL << HSEM_C2IER_ISE25_Pos) /*!< 0x02000000 */ 5591 #define HSEM_C2IER_ISE25 HSEM_C2IER_ISE25_Msk /*!<semaphore 25 CPU2 interrupt enable bit. */ 5592 #define HSEM_C2IER_ISE26_Pos (26U) 5593 #define HSEM_C2IER_ISE26_Msk (0x1UL << HSEM_C2IER_ISE26_Pos) /*!< 0x04000000 */ 5594 #define HSEM_C2IER_ISE26 HSEM_C2IER_ISE26_Msk /*!<semaphore 26 CPU2 interrupt enable bit. */ 5595 #define HSEM_C2IER_ISE27_Pos (27U) 5596 #define HSEM_C2IER_ISE27_Msk (0x1UL << HSEM_C2IER_ISE27_Pos) /*!< 0x08000000 */ 5597 #define HSEM_C2IER_ISE27 HSEM_C2IER_ISE27_Msk /*!<semaphore 27 CPU2 interrupt enable bit. */ 5598 #define HSEM_C2IER_ISE28_Pos (28U) 5599 #define HSEM_C2IER_ISE28_Msk (0x1UL << HSEM_C2IER_ISE28_Pos) /*!< 0x10000000 */ 5600 #define HSEM_C2IER_ISE28 HSEM_C2IER_ISE28_Msk /*!<semaphore 28 CPU2 interrupt enable bit. */ 5601 #define HSEM_C2IER_ISE29_Pos (29U) 5602 #define HSEM_C2IER_ISE29_Msk (0x1UL << HSEM_C2IER_ISE29_Pos) /*!< 0x20000000 */ 5603 #define HSEM_C2IER_ISE29 HSEM_C2IER_ISE29_Msk /*!<semaphore 29 CPU2 interrupt enable bit. */ 5604 #define HSEM_C2IER_ISE30_Pos (30U) 5605 #define HSEM_C2IER_ISE30_Msk (0x1UL << HSEM_C2IER_ISE30_Pos) /*!< 0x40000000 */ 5606 #define HSEM_C2IER_ISE30 HSEM_C2IER_ISE30_Msk /*!<semaphore 30 CPU2 interrupt enable bit. */ 5607 #define HSEM_C2IER_ISE31_Pos (31U) 5608 #define HSEM_C2IER_ISE31_Msk (0x1UL << HSEM_C2IER_ISE31_Pos) /*!< 0x80000000 */ 5609 #define HSEM_C2IER_ISE31 HSEM_C2IER_ISE31_Msk /*!<semaphore 31 CPU2 interrupt enable bit. */ 5610 5611 /******************** Bit definition for HSEM_C2ICR register *****************/ 5612 #define HSEM_C2ICR_ISC0_Pos (0U) 5613 #define HSEM_C2ICR_ISC0_Msk (0x1UL << HSEM_C2ICR_ISC0_Pos) /*!< 0x00000001 */ 5614 #define HSEM_C2ICR_ISC0 HSEM_C2ICR_ISC0_Msk /*!<semaphore 0 CPU2 interrupt clear bit. */ 5615 #define HSEM_C2ICR_ISC1_Pos (1U) 5616 #define HSEM_C2ICR_ISC1_Msk (0x1UL << HSEM_C2ICR_ISC1_Pos) /*!< 0x00000002 */ 5617 #define HSEM_C2ICR_ISC1 HSEM_C2ICR_ISC1_Msk /*!<semaphore 1 CPU2 interrupt clear bit. */ 5618 #define HSEM_C2ICR_ISC2_Pos (2U) 5619 #define HSEM_C2ICR_ISC2_Msk (0x1UL << HSEM_C2ICR_ISC2_Pos) /*!< 0x00000004 */ 5620 #define HSEM_C2ICR_ISC2 HSEM_C2ICR_ISC2_Msk /*!<semaphore 2 CPU2 interrupt clear bit. */ 5621 #define HSEM_C2ICR_ISC3_Pos (3U) 5622 #define HSEM_C2ICR_ISC3_Msk (0x1UL << HSEM_C2ICR_ISC3_Pos) /*!< 0x00000008 */ 5623 #define HSEM_C2ICR_ISC3 HSEM_C2ICR_ISC3_Msk /*!<semaphore 3 CPU2 interrupt clear bit. */ 5624 #define HSEM_C2ICR_ISC4_Pos (4U) 5625 #define HSEM_C2ICR_ISC4_Msk (0x1UL << HSEM_C2ICR_ISC4_Pos) /*!< 0x00000010 */ 5626 #define HSEM_C2ICR_ISC4 HSEM_C2ICR_ISC4_Msk /*!<semaphore 4 CPU2 interrupt clear bit. */ 5627 #define HSEM_C2ICR_ISC5_Pos (5U) 5628 #define HSEM_C2ICR_ISC5_Msk (0x1UL << HSEM_C2ICR_ISC5_Pos) /*!< 0x00000020 */ 5629 #define HSEM_C2ICR_ISC5 HSEM_C2ICR_ISC5_Msk /*!<semaphore 5 CPU2 interrupt clear bit. */ 5630 #define HSEM_C2ICR_ISC6_Pos (6U) 5631 #define HSEM_C2ICR_ISC6_Msk (0x1UL << HSEM_C2ICR_ISC6_Pos) /*!< 0x00000040 */ 5632 #define HSEM_C2ICR_ISC6 HSEM_C2ICR_ISC6_Msk /*!<semaphore 6 CPU2 interrupt clear bit. */ 5633 #define HSEM_C2ICR_ISC7_Pos (7U) 5634 #define HSEM_C2ICR_ISC7_Msk (0x1UL << HSEM_C2ICR_ISC7_Pos) /*!< 0x00000080 */ 5635 #define HSEM_C2ICR_ISC7 HSEM_C2ICR_ISC7_Msk /*!<semaphore 7 CPU2 interrupt clear bit. */ 5636 #define HSEM_C2ICR_ISC8_Pos (8U) 5637 #define HSEM_C2ICR_ISC8_Msk (0x1UL << HSEM_C2ICR_ISC8_Pos) /*!< 0x00000100 */ 5638 #define HSEM_C2ICR_ISC8 HSEM_C2ICR_ISC8_Msk /*!<semaphore 8 CPU2 interrupt clear bit. */ 5639 #define HSEM_C2ICR_ISC9_Pos (9U) 5640 #define HSEM_C2ICR_ISC9_Msk (0x1UL << HSEM_C2ICR_ISC9_Pos) /*!< 0x00000200 */ 5641 #define HSEM_C2ICR_ISC9 HSEM_C2ICR_ISC9_Msk /*!<semaphore 9 CPU2 interrupt clear bit. */ 5642 #define HSEM_C2ICR_ISC10_Pos (10U) 5643 #define HSEM_C2ICR_ISC10_Msk (0x1UL << HSEM_C2ICR_ISC10_Pos) /*!< 0x00000400 */ 5644 #define HSEM_C2ICR_ISC10 HSEM_C2ICR_ISC10_Msk /*!<semaphore 10 CPU2 interrupt clear bit. */ 5645 #define HSEM_C2ICR_ISC11_Pos (11U) 5646 #define HSEM_C2ICR_ISC11_Msk (0x1UL << HSEM_C2ICR_ISC11_Pos) /*!< 0x00000800 */ 5647 #define HSEM_C2ICR_ISC11 HSEM_C2ICR_ISC11_Msk /*!<semaphore 11 CPU2 interrupt clear bit. */ 5648 #define HSEM_C2ICR_ISC12_Pos (12U) 5649 #define HSEM_C2ICR_ISC12_Msk (0x1UL << HSEM_C2ICR_ISC12_Pos) /*!< 0x00001000 */ 5650 #define HSEM_C2ICR_ISC12 HSEM_C2ICR_ISC12_Msk /*!<semaphore 12 CPU2 interrupt clear bit. */ 5651 #define HSEM_C2ICR_ISC13_Pos (13U) 5652 #define HSEM_C2ICR_ISC13_Msk (0x1UL << HSEM_C2ICR_ISC13_Pos) /*!< 0x00002000 */ 5653 #define HSEM_C2ICR_ISC13 HSEM_C2ICR_ISC13_Msk /*!<semaphore 13 CPU2 interrupt clear bit. */ 5654 #define HSEM_C2ICR_ISC14_Pos (14U) 5655 #define HSEM_C2ICR_ISC14_Msk (0x1UL << HSEM_C2ICR_ISC14_Pos) /*!< 0x00004000 */ 5656 #define HSEM_C2ICR_ISC14 HSEM_C2ICR_ISC14_Msk /*!<semaphore 14 CPU2 interrupt clear bit. */ 5657 #define HSEM_C2ICR_ISC15_Pos (15U) 5658 #define HSEM_C2ICR_ISC15_Msk (0x1UL << HSEM_C2ICR_ISC15_Pos) /*!< 0x00008000 */ 5659 #define HSEM_C2ICR_ISC15 HSEM_C2ICR_ISC15_Msk /*!<semaphore 15 CPU2 interrupt clear bit. */ 5660 #define HSEM_C2ICR_ISC16_Pos (16U) 5661 #define HSEM_C2ICR_ISC16_Msk (0x1UL << HSEM_C2ICR_ISC16_Pos) /*!< 0x00010000 */ 5662 #define HSEM_C2ICR_ISC16 HSEM_C2ICR_ISC16_Msk /*!<semaphore 16 CPU2 interrupt clear bit. */ 5663 #define HSEM_C2ICR_ISC17_Pos (17U) 5664 #define HSEM_C2ICR_ISC17_Msk (0x1UL << HSEM_C2ICR_ISC17_Pos) /*!< 0x00020000 */ 5665 #define HSEM_C2ICR_ISC17 HSEM_C2ICR_ISC17_Msk /*!<semaphore 17 CPU2 interrupt clear bit. */ 5666 #define HSEM_C2ICR_ISC18_Pos (18U) 5667 #define HSEM_C2ICR_ISC18_Msk (0x1UL << HSEM_C2ICR_ISC18_Pos) /*!< 0x00040000 */ 5668 #define HSEM_C2ICR_ISC18 HSEM_C2ICR_ISC18_Msk /*!<semaphore 18 CPU2 interrupt clear bit. */ 5669 #define HSEM_C2ICR_ISC19_Pos (19U) 5670 #define HSEM_C2ICR_ISC19_Msk (0x1UL << HSEM_C2ICR_ISC19_Pos) /*!< 0x00080000 */ 5671 #define HSEM_C2ICR_ISC19 HSEM_C2ICR_ISC19_Msk /*!<semaphore 19 CPU2 interrupt clear bit. */ 5672 #define HSEM_C2ICR_ISC20_Pos (20U) 5673 #define HSEM_C2ICR_ISC20_Msk (0x1UL << HSEM_C2ICR_ISC20_Pos) /*!< 0x00100000 */ 5674 #define HSEM_C2ICR_ISC20 HSEM_C2ICR_ISC20_Msk /*!<semaphore 20 CPU2 interrupt clear bit. */ 5675 #define HSEM_C2ICR_ISC21_Pos (21U) 5676 #define HSEM_C2ICR_ISC21_Msk (0x1UL << HSEM_C2ICR_ISC21_Pos) /*!< 0x00200000 */ 5677 #define HSEM_C2ICR_ISC21 HSEM_C2ICR_ISC21_Msk /*!<semaphore 21 CPU2 interrupt clear bit. */ 5678 #define HSEM_C2ICR_ISC22_Pos (22U) 5679 #define HSEM_C2ICR_ISC22_Msk (0x1UL << HSEM_C2ICR_ISC22_Pos) /*!< 0x00400000 */ 5680 #define HSEM_C2ICR_ISC22 HSEM_C2ICR_ISC22_Msk /*!<semaphore 22 CPU2 interrupt clear bit. */ 5681 #define HSEM_C2ICR_ISC23_Pos (23U) 5682 #define HSEM_C2ICR_ISC23_Msk (0x1UL << HSEM_C2ICR_ISC23_Pos) /*!< 0x00800000 */ 5683 #define HSEM_C2ICR_ISC23 HSEM_C2ICR_ISC23_Msk /*!<semaphore 23 CPU2 interrupt clear bit. */ 5684 #define HSEM_C2ICR_ISC24_Pos (24U) 5685 #define HSEM_C2ICR_ISC24_Msk (0x1UL << HSEM_C2ICR_ISC24_Pos) /*!< 0x01000000 */ 5686 #define HSEM_C2ICR_ISC24 HSEM_C2ICR_ISC24_Msk /*!<semaphore 24 CPU2 interrupt clear bit. */ 5687 #define HSEM_C2ICR_ISC25_Pos (25U) 5688 #define HSEM_C2ICR_ISC25_Msk (0x1UL << HSEM_C2ICR_ISC25_Pos) /*!< 0x02000000 */ 5689 #define HSEM_C2ICR_ISC25 HSEM_C2ICR_ISC25_Msk /*!<semaphore 25 CPU2 interrupt clear bit. */ 5690 #define HSEM_C2ICR_ISC26_Pos (26U) 5691 #define HSEM_C2ICR_ISC26_Msk (0x1UL << HSEM_C2ICR_ISC26_Pos) /*!< 0x04000000 */ 5692 #define HSEM_C2ICR_ISC26 HSEM_C2ICR_ISC26_Msk /*!<semaphore 26 CPU2 interrupt clear bit. */ 5693 #define HSEM_C2ICR_ISC27_Pos (27U) 5694 #define HSEM_C2ICR_ISC27_Msk (0x1UL << HSEM_C2ICR_ISC27_Pos) /*!< 0x08000000 */ 5695 #define HSEM_C2ICR_ISC27 HSEM_C2ICR_ISC27_Msk /*!<semaphore 27 CPU2 interrupt clear bit. */ 5696 #define HSEM_C2ICR_ISC28_Pos (28U) 5697 #define HSEM_C2ICR_ISC28_Msk (0x1UL << HSEM_C2ICR_ISC28_Pos) /*!< 0x10000000 */ 5698 #define HSEM_C2ICR_ISC28 HSEM_C2ICR_ISC28_Msk /*!<semaphore 28 CPU2 interrupt clear bit. */ 5699 #define HSEM_C2ICR_ISC29_Pos (29U) 5700 #define HSEM_C2ICR_ISC29_Msk (0x1UL << HSEM_C2ICR_ISC29_Pos) /*!< 0x20000000 */ 5701 #define HSEM_C2ICR_ISC29 HSEM_C2ICR_ISC29_Msk /*!<semaphore 29 CPU2 interrupt clear bit. */ 5702 #define HSEM_C2ICR_ISC30_Pos (30U) 5703 #define HSEM_C2ICR_ISC30_Msk (0x1UL << HSEM_C2ICR_ISC30_Pos) /*!< 0x40000000 */ 5704 #define HSEM_C2ICR_ISC30 HSEM_C2ICR_ISC30_Msk /*!<semaphore 30 CPU2 interrupt clear bit. */ 5705 #define HSEM_C2ICR_ISC31_Pos (31U) 5706 #define HSEM_C2ICR_ISC31_Msk (0x1UL << HSEM_C2ICR_ISC31_Pos) /*!< 0x80000000 */ 5707 #define HSEM_C2ICR_ISC31 HSEM_C2ICR_ISC31_Msk /*!<semaphore 31 CPU2 interrupt clear bit. */ 5708 5709 /******************** Bit definition for HSEM_C2ISR register *****************/ 5710 #define HSEM_C2ISR_ISF0_Pos (0U) 5711 #define HSEM_C2ISR_ISF0_Msk (0x1UL << HSEM_C2ISR_ISF0_Pos) /*!< 0x00000001 */ 5712 #define HSEM_C2ISR_ISF0 HSEM_C2ISR_ISF0_Msk /*!<semaphore 0 CPU2 interrupt status bit. */ 5713 #define HSEM_C2ISR_ISF1_Pos (1U) 5714 #define HSEM_C2ISR_ISF1_Msk (0x1UL << HSEM_C2ISR_ISF1_Pos) /*!< 0x00000002 */ 5715 #define HSEM_C2ISR_ISF1 HSEM_C2ISR_ISF1_Msk /*!<semaphore 1 CPU2 interrupt status bit. */ 5716 #define HSEM_C2ISR_ISF2_Pos (2U) 5717 #define HSEM_C2ISR_ISF2_Msk (0x1UL << HSEM_C2ISR_ISF2_Pos) /*!< 0x00000004 */ 5718 #define HSEM_C2ISR_ISF2 HSEM_C2ISR_ISF2_Msk /*!<semaphore 2 CPU2 interrupt status bit. */ 5719 #define HSEM_C2ISR_ISF3_Pos (3U) 5720 #define HSEM_C2ISR_ISF3_Msk (0x1UL << HSEM_C2ISR_ISF3_Pos) /*!< 0x00000008 */ 5721 #define HSEM_C2ISR_ISF3 HSEM_C2ISR_ISF3_Msk /*!<semaphore 3 CPU2 interrupt status bit. */ 5722 #define HSEM_C2ISR_ISF4_Pos (4U) 5723 #define HSEM_C2ISR_ISF4_Msk (0x1UL << HSEM_C2ISR_ISF4_Pos) /*!< 0x00000010 */ 5724 #define HSEM_C2ISR_ISF4 HSEM_C2ISR_ISF4_Msk /*!<semaphore 4 CPU2 interrupt status bit. */ 5725 #define HSEM_C2ISR_ISF5_Pos (5U) 5726 #define HSEM_C2ISR_ISF5_Msk (0x1UL << HSEM_C2ISR_ISF5_Pos) /*!< 0x00000020 */ 5727 #define HSEM_C2ISR_ISF5 HSEM_C2ISR_ISF5_Msk /*!<semaphore 5 CPU2 interrupt status bit. */ 5728 #define HSEM_C2ISR_ISF6_Pos (6U) 5729 #define HSEM_C2ISR_ISF6_Msk (0x1UL << HSEM_C2ISR_ISF6_Pos) /*!< 0x00000040 */ 5730 #define HSEM_C2ISR_ISF6 HSEM_C2ISR_ISF6_Msk /*!<semaphore 6 CPU2 interrupt status bit. */ 5731 #define HSEM_C2ISR_ISF7_Pos (7U) 5732 #define HSEM_C2ISR_ISF7_Msk (0x1UL << HSEM_C2ISR_ISF7_Pos) /*!< 0x00000080 */ 5733 #define HSEM_C2ISR_ISF7 HSEM_C2ISR_ISF7_Msk /*!<semaphore 7 CPU2 interrupt status bit. */ 5734 #define HSEM_C2ISR_ISF8_Pos (8U) 5735 #define HSEM_C2ISR_ISF8_Msk (0x1UL << HSEM_C2ISR_ISF8_Pos) /*!< 0x00000100 */ 5736 #define HSEM_C2ISR_ISF8 HSEM_C2ISR_ISF8_Msk /*!<semaphore 8 CPU2 interrupt status bit. */ 5737 #define HSEM_C2ISR_ISF9_Pos (9U) 5738 #define HSEM_C2ISR_ISF9_Msk (0x1UL << HSEM_C2ISR_ISF9_Pos) /*!< 0x00000200 */ 5739 #define HSEM_C2ISR_ISF9 HSEM_C2ISR_ISF9_Msk /*!<semaphore 9 CPU2 interrupt status bit. */ 5740 #define HSEM_C2ISR_ISF10_Pos (10U) 5741 #define HSEM_C2ISR_ISF10_Msk (0x1UL << HSEM_C2ISR_ISF10_Pos) /*!< 0x00000400 */ 5742 #define HSEM_C2ISR_ISF10 HSEM_C2ISR_ISF10_Msk /*!<semaphore 10 CPU2 interrupt status bit. */ 5743 #define HSEM_C2ISR_ISF11_Pos (11U) 5744 #define HSEM_C2ISR_ISF11_Msk (0x1UL << HSEM_C2ISR_ISF11_Pos) /*!< 0x00000800 */ 5745 #define HSEM_C2ISR_ISF11 HSEM_C2ISR_ISF11_Msk /*!<semaphore 11 CPU2 interrupt status bit. */ 5746 #define HSEM_C2ISR_ISF12_Pos (12U) 5747 #define HSEM_C2ISR_ISF12_Msk (0x1UL << HSEM_C2ISR_ISF12_Pos) /*!< 0x00001000 */ 5748 #define HSEM_C2ISR_ISF12 HSEM_C2ISR_ISF12_Msk /*!<semaphore 12 CPU2 interrupt status bit. */ 5749 #define HSEM_C2ISR_ISF13_Pos (13U) 5750 #define HSEM_C2ISR_ISF13_Msk (0x1UL << HSEM_C2ISR_ISF13_Pos) /*!< 0x00002000 */ 5751 #define HSEM_C2ISR_ISF13 HSEM_C2ISR_ISF13_Msk /*!<semaphore 13 CPU2 interrupt status bit. */ 5752 #define HSEM_C2ISR_ISF14_Pos (14U) 5753 #define HSEM_C2ISR_ISF14_Msk (0x1UL << HSEM_C2ISR_ISF14_Pos) /*!< 0x00004000 */ 5754 #define HSEM_C2ISR_ISF14 HSEM_C2ISR_ISF14_Msk /*!<semaphore 14 CPU2 interrupt status bit. */ 5755 #define HSEM_C2ISR_ISF15_Pos (15U) 5756 #define HSEM_C2ISR_ISF15_Msk (0x1UL << HSEM_C2ISR_ISF15_Pos) /*!< 0x00008000 */ 5757 #define HSEM_C2ISR_ISF15 HSEM_C2ISR_ISF15_Msk /*!<semaphore 15 CPU2 interrupt status bit. */ 5758 #define HSEM_C2ISR_ISF16_Pos (16U) 5759 #define HSEM_C2ISR_ISF16_Msk (0x1UL << HSEM_C2ISR_ISF16_Pos) /*!< 0x00010000 */ 5760 #define HSEM_C2ISR_ISF16 HSEM_C2ISR_ISF16_Msk /*!<semaphore 16 CPU2 interrupt status bit. */ 5761 #define HSEM_C2ISR_ISF17_Pos (17U) 5762 #define HSEM_C2ISR_ISF17_Msk (0x1UL << HSEM_C2ISR_ISF17_Pos) /*!< 0x00020000 */ 5763 #define HSEM_C2ISR_ISF17 HSEM_C2ISR_ISF17_Msk /*!<semaphore 17 CPU2 interrupt status bit. */ 5764 #define HSEM_C2ISR_ISF18_Pos (18U) 5765 #define HSEM_C2ISR_ISF18_Msk (0x1UL << HSEM_C2ISR_ISF18_Pos) /*!< 0x00040000 */ 5766 #define HSEM_C2ISR_ISF18 HSEM_C2ISR_ISF18_Msk /*!<semaphore 18 CPU2 interrupt status bit. */ 5767 #define HSEM_C2ISR_ISF19_Pos (19U) 5768 #define HSEM_C2ISR_ISF19_Msk (0x1UL << HSEM_C2ISR_ISF19_Pos) /*!< 0x00080000 */ 5769 #define HSEM_C2ISR_ISF19 HSEM_C2ISR_ISF19_Msk /*!<semaphore 19 CPU2 interrupt status bit. */ 5770 #define HSEM_C2ISR_ISF20_Pos (20U) 5771 #define HSEM_C2ISR_ISF20_Msk (0x1UL << HSEM_C2ISR_ISF20_Pos) /*!< 0x00100000 */ 5772 #define HSEM_C2ISR_ISF20 HSEM_C2ISR_ISF20_Msk /*!<semaphore 20 CPU2 interrupt status bit. */ 5773 #define HSEM_C2ISR_ISF21_Pos (21U) 5774 #define HSEM_C2ISR_ISF21_Msk (0x1UL << HSEM_C2ISR_ISF21_Pos) /*!< 0x00200000 */ 5775 #define HSEM_C2ISR_ISF21 HSEM_C2ISR_ISF21_Msk /*!<semaphore 21 CPU2 interrupt status bit. */ 5776 #define HSEM_C2ISR_ISF22_Pos (22U) 5777 #define HSEM_C2ISR_ISF22_Msk (0x1UL << HSEM_C2ISR_ISF22_Pos) /*!< 0x00400000 */ 5778 #define HSEM_C2ISR_ISF22 HSEM_C2ISR_ISF22_Msk /*!<semaphore 22 CPU2 interrupt status bit. */ 5779 #define HSEM_C2ISR_ISF23_Pos (23U) 5780 #define HSEM_C2ISR_ISF23_Msk (0x1UL << HSEM_C2ISR_ISF23_Pos) /*!< 0x00800000 */ 5781 #define HSEM_C2ISR_ISF23 HSEM_C2ISR_ISF23_Msk /*!<semaphore 23 CPU2 interrupt status bit. */ 5782 #define HSEM_C2ISR_ISF24_Pos (24U) 5783 #define HSEM_C2ISR_ISF24_Msk (0x1UL << HSEM_C2ISR_ISF24_Pos) /*!< 0x01000000 */ 5784 #define HSEM_C2ISR_ISF24 HSEM_C2ISR_ISF24_Msk /*!<semaphore 24 CPU2 interrupt status bit. */ 5785 #define HSEM_C2ISR_ISF25_Pos (25U) 5786 #define HSEM_C2ISR_ISF25_Msk (0x1UL << HSEM_C2ISR_ISF25_Pos) /*!< 0x02000000 */ 5787 #define HSEM_C2ISR_ISF25 HSEM_C2ISR_ISF25_Msk /*!<semaphore 25 CPU2 interrupt status bit. */ 5788 #define HSEM_C2ISR_ISF26_Pos (26U) 5789 #define HSEM_C2ISR_ISF26_Msk (0x1UL << HSEM_C2ISR_ISF26_Pos) /*!< 0x04000000 */ 5790 #define HSEM_C2ISR_ISF26 HSEM_C2ISR_ISF26_Msk /*!<semaphore 26 CPU2 interrupt status bit. */ 5791 #define HSEM_C2ISR_ISF27_Pos (27U) 5792 #define HSEM_C2ISR_ISF27_Msk (0x1UL << HSEM_C2ISR_ISF27_Pos) /*!< 0x08000000 */ 5793 #define HSEM_C2ISR_ISF27 HSEM_C2ISR_ISF27_Msk /*!<semaphore 27 CPU2 interrupt status bit. */ 5794 #define HSEM_C2ISR_ISF28_Pos (28U) 5795 #define HSEM_C2ISR_ISF28_Msk (0x1UL << HSEM_C2ISR_ISF28_Pos) /*!< 0x10000000 */ 5796 #define HSEM_C2ISR_ISF28 HSEM_C2ISR_ISF28_Msk /*!<semaphore 28 CPU2 interrupt status bit. */ 5797 #define HSEM_C2ISR_ISF29_Pos (29U) 5798 #define HSEM_C2ISR_ISF29_Msk (0x1UL << HSEM_C2ISR_ISF29_Pos) /*!< 0x20000000 */ 5799 #define HSEM_C2ISR_ISF29 HSEM_C2ISR_ISF29_Msk /*!<semaphore 29 CPU2 interrupt status bit. */ 5800 #define HSEM_C2ISR_ISF30_Pos (30U) 5801 #define HSEM_C2ISR_ISF30_Msk (0x1UL << HSEM_C2ISR_ISF30_Pos) /*!< 0x40000000 */ 5802 #define HSEM_C2ISR_ISF30 HSEM_C2ISR_ISF30_Msk /*!<semaphore 30 CPU2 interrupt status bit. */ 5803 #define HSEM_C2ISR_ISF31_Pos (31U) 5804 #define HSEM_C2ISR_ISF31_Msk (0x1UL << HSEM_C2ISR_ISF31_Pos) /*!< 0x80000000 */ 5805 #define HSEM_C2ISR_ISF31 HSEM_C2ISR_ISF31_Msk /*!<semaphore 31 CPU2 interrupt status bit. */ 5806 5807 /******************** Bit definition for HSEM_C2MISR register *****************/ 5808 #define HSEM_C2MISR_MISF0_Pos (0U) 5809 #define HSEM_C2MISR_MISF0_Msk (0x1UL << HSEM_C2MISR_MISF0_Pos) /*!< 0x00000001 */ 5810 #define HSEM_C2MISR_MISF0 HSEM_C2MISR_MISF0_Msk /*!<semaphore 0 CPU2 interrupt masked status bit. */ 5811 #define HSEM_C2MISR_MISF1_Pos (1U) 5812 #define HSEM_C2MISR_MISF1_Msk (0x1UL << HSEM_C2MISR_MISF1_Pos) /*!< 0x00000002 */ 5813 #define HSEM_C2MISR_MISF1 HSEM_C2MISR_MISF1_Msk /*!<semaphore 1 CPU2 interrupt masked status bit. */ 5814 #define HSEM_C2MISR_MISF2_Pos (2U) 5815 #define HSEM_C2MISR_MISF2_Msk (0x1UL << HSEM_C2MISR_MISF2_Pos) /*!< 0x00000004 */ 5816 #define HSEM_C2MISR_MISF2 HSEM_C2MISR_MISF2_Msk /*!<semaphore 2 CPU2 interrupt masked status bit. */ 5817 #define HSEM_C2MISR_MISF3_Pos (3U) 5818 #define HSEM_C2MISR_MISF3_Msk (0x1UL << HSEM_C2MISR_MISF3_Pos) /*!< 0x00000008 */ 5819 #define HSEM_C2MISR_MISF3 HSEM_C2MISR_MISF3_Msk /*!<semaphore 3 CPU2 interrupt masked status bit. */ 5820 #define HSEM_C2MISR_MISF4_Pos (4U) 5821 #define HSEM_C2MISR_MISF4_Msk (0x1UL << HSEM_C2MISR_MISF4_Pos) /*!< 0x00000010 */ 5822 #define HSEM_C2MISR_MISF4 HSEM_C2MISR_MISF4_Msk /*!<semaphore 4 CPU2 interrupt masked status bit. */ 5823 #define HSEM_C2MISR_MISF5_Pos (5U) 5824 #define HSEM_C2MISR_MISF5_Msk (0x1UL << HSEM_C2MISR_MISF5_Pos) /*!< 0x00000020 */ 5825 #define HSEM_C2MISR_MISF5 HSEM_C2MISR_MISF5_Msk /*!<semaphore 5 CPU2 interrupt masked status bit. */ 5826 #define HSEM_C2MISR_MISF6_Pos (6U) 5827 #define HSEM_C2MISR_MISF6_Msk (0x1UL << HSEM_C2MISR_MISF6_Pos) /*!< 0x00000040 */ 5828 #define HSEM_C2MISR_MISF6 HSEM_C2MISR_MISF6_Msk /*!<semaphore 6 CPU2 interrupt masked status bit. */ 5829 #define HSEM_C2MISR_MISF7_Pos (7U) 5830 #define HSEM_C2MISR_MISF7_Msk (0x1UL << HSEM_C2MISR_MISF7_Pos) /*!< 0x00000080 */ 5831 #define HSEM_C2MISR_MISF7 HSEM_C2MISR_MISF7_Msk /*!<semaphore 7 CPU2 interrupt masked status bit. */ 5832 #define HSEM_C2MISR_MISF8_Pos (8U) 5833 #define HSEM_C2MISR_MISF8_Msk (0x1UL << HSEM_C2MISR_MISF8_Pos) /*!< 0x00000100 */ 5834 #define HSEM_C2MISR_MISF8 HSEM_C2MISR_MISF8_Msk /*!<semaphore 8 CPU2 interrupt masked status bit. */ 5835 #define HSEM_C2MISR_MISF9_Pos (9U) 5836 #define HSEM_C2MISR_MISF9_Msk (0x1UL << HSEM_C2MISR_MISF9_Pos) /*!< 0x00000200 */ 5837 #define HSEM_C2MISR_MISF9 HSEM_C2MISR_MISF9_Msk /*!<semaphore 9 CPU2 interrupt masked status bit. */ 5838 #define HSEM_C2MISR_MISF10_Pos (10U) 5839 #define HSEM_C2MISR_MISF10_Msk (0x1UL << HSEM_C2MISR_MISF10_Pos) /*!< 0x00000400 */ 5840 #define HSEM_C2MISR_MISF10 HSEM_C2MISR_MISF10_Msk /*!<semaphore 10 CPU2 interrupt masked status bit. */ 5841 #define HSEM_C2MISR_MISF11_Pos (11U) 5842 #define HSEM_C2MISR_MISF11_Msk (0x1UL << HSEM_C2MISR_MISF11_Pos) /*!< 0x00000800 */ 5843 #define HSEM_C2MISR_MISF11 HSEM_C2MISR_MISF11_Msk /*!<semaphore 11 CPU2 interrupt masked status bit. */ 5844 #define HSEM_C2MISR_MISF12_Pos (12U) 5845 #define HSEM_C2MISR_MISF12_Msk (0x1UL << HSEM_C2MISR_MISF12_Pos) /*!< 0x00001000 */ 5846 #define HSEM_C2MISR_MISF12 HSEM_C2MISR_MISF12_Msk /*!<semaphore 12 CPU2 interrupt masked status bit. */ 5847 #define HSEM_C2MISR_MISF13_Pos (13U) 5848 #define HSEM_C2MISR_MISF13_Msk (0x1UL << HSEM_C2MISR_MISF13_Pos) /*!< 0x00002000 */ 5849 #define HSEM_C2MISR_MISF13 HSEM_C2MISR_MISF13_Msk /*!<semaphore 13 CPU2 interrupt masked status bit. */ 5850 #define HSEM_C2MISR_MISF14_Pos (14U) 5851 #define HSEM_C2MISR_MISF14_Msk (0x1UL << HSEM_C2MISR_MISF14_Pos) /*!< 0x00004000 */ 5852 #define HSEM_C2MISR_MISF14 HSEM_C2MISR_MISF14_Msk /*!<semaphore 14 CPU2 interrupt masked status bit. */ 5853 #define HSEM_C2MISR_MISF15_Pos (15U) 5854 #define HSEM_C2MISR_MISF15_Msk (0x1UL << HSEM_C2MISR_MISF15_Pos) /*!< 0x00008000 */ 5855 #define HSEM_C2MISR_MISF15 HSEM_C2MISR_MISF15_Msk /*!<semaphore 15 CPU2 interrupt masked status bit. */ 5856 #define HSEM_C2MISR_MISF16_Pos (16U) 5857 #define HSEM_C2MISR_MISF16_Msk (0x1UL << HSEM_C2MISR_MISF16_Pos) /*!< 0x00010000 */ 5858 #define HSEM_C2MISR_MISF16 HSEM_C2MISR_MISF16_Msk /*!<semaphore 16 CPU2 interrupt masked status bit. */ 5859 #define HSEM_C2MISR_MISF17_Pos (17U) 5860 #define HSEM_C2MISR_MISF17_Msk (0x1UL << HSEM_C2MISR_MISF17_Pos) /*!< 0x00020000 */ 5861 #define HSEM_C2MISR_MISF17 HSEM_C2MISR_MISF17_Msk /*!<semaphore 17 CPU2 interrupt masked status bit. */ 5862 #define HSEM_C2MISR_MISF18_Pos (18U) 5863 #define HSEM_C2MISR_MISF18_Msk (0x1UL << HSEM_C2MISR_MISF18_Pos) /*!< 0x00040000 */ 5864 #define HSEM_C2MISR_MISF18 HSEM_C2MISR_MISF18_Msk /*!<semaphore 18 CPU2 interrupt masked status bit. */ 5865 #define HSEM_C2MISR_MISF19_Pos (19U) 5866 #define HSEM_C2MISR_MISF19_Msk (0x1UL << HSEM_C2MISR_MISF19_Pos) /*!< 0x00080000 */ 5867 #define HSEM_C2MISR_MISF19 HSEM_C2MISR_MISF19_Msk /*!<semaphore 19 CPU2 interrupt masked status bit. */ 5868 #define HSEM_C2MISR_MISF20_Pos (20U) 5869 #define HSEM_C2MISR_MISF20_Msk (0x1UL << HSEM_C2MISR_MISF20_Pos) /*!< 0x00100000 */ 5870 #define HSEM_C2MISR_MISF20 HSEM_C2MISR_MISF20_Msk /*!<semaphore 20 CPU2 interrupt masked status bit. */ 5871 #define HSEM_C2MISR_MISF21_Pos (21U) 5872 #define HSEM_C2MISR_MISF21_Msk (0x1UL << HSEM_C2MISR_MISF21_Pos) /*!< 0x00200000 */ 5873 #define HSEM_C2MISR_MISF21 HSEM_C2MISR_MISF21_Msk /*!<semaphore 21 CPU2 interrupt masked status bit. */ 5874 #define HSEM_C2MISR_MISF22_Pos (22U) 5875 #define HSEM_C2MISR_MISF22_Msk (0x1UL << HSEM_C2MISR_MISF22_Pos) /*!< 0x00400000 */ 5876 #define HSEM_C2MISR_MISF22 HSEM_C2MISR_MISF22_Msk /*!<semaphore 22 CPU2 interrupt masked status bit. */ 5877 #define HSEM_C2MISR_MISF23_Pos (23U) 5878 #define HSEM_C2MISR_MISF23_Msk (0x1UL << HSEM_C2MISR_MISF23_Pos) /*!< 0x00800000 */ 5879 #define HSEM_C2MISR_MISF23 HSEM_C2MISR_MISF23_Msk /*!<semaphore 23 CPU2 interrupt masked status bit. */ 5880 #define HSEM_C2MISR_MISF24_Pos (24U) 5881 #define HSEM_C2MISR_MISF24_Msk (0x1UL << HSEM_C2MISR_MISF24_Pos) /*!< 0x01000000 */ 5882 #define HSEM_C2MISR_MISF24 HSEM_C2MISR_MISF24_Msk /*!<semaphore 24 CPU2 interrupt masked status bit. */ 5883 #define HSEM_C2MISR_MISF25_Pos (25U) 5884 #define HSEM_C2MISR_MISF25_Msk (0x1UL << HSEM_C2MISR_MISF25_Pos) /*!< 0x02000000 */ 5885 #define HSEM_C2MISR_MISF25 HSEM_C2MISR_MISF25_Msk /*!<semaphore 25 CPU2 interrupt masked status bit. */ 5886 #define HSEM_C2MISR_MISF26_Pos (26U) 5887 #define HSEM_C2MISR_MISF26_Msk (0x1UL << HSEM_C2MISR_MISF26_Pos) /*!< 0x04000000 */ 5888 #define HSEM_C2MISR_MISF26 HSEM_C2MISR_MISF26_Msk /*!<semaphore 26 CPU2 interrupt masked status bit. */ 5889 #define HSEM_C2MISR_MISF27_Pos (27U) 5890 #define HSEM_C2MISR_MISF27_Msk (0x1UL << HSEM_C2MISR_MISF27_Pos) /*!< 0x08000000 */ 5891 #define HSEM_C2MISR_MISF27 HSEM_C2MISR_MISF27_Msk /*!<semaphore 27 CPU2 interrupt masked status bit. */ 5892 #define HSEM_C2MISR_MISF28_Pos (28U) 5893 #define HSEM_C2MISR_MISF28_Msk (0x1UL << HSEM_C2MISR_MISF28_Pos) /*!< 0x10000000 */ 5894 #define HSEM_C2MISR_MISF28 HSEM_C2MISR_MISF28_Msk /*!<semaphore 28 CPU2 interrupt masked status bit. */ 5895 #define HSEM_C2MISR_MISF29_Pos (29U) 5896 #define HSEM_C2MISR_MISF29_Msk (0x1UL << HSEM_C2MISR_MISF29_Pos) /*!< 0x20000000 */ 5897 #define HSEM_C2MISR_MISF29 HSEM_C2MISR_MISF29_Msk /*!<semaphore 29 CPU2 interrupt masked status bit. */ 5898 #define HSEM_C2MISR_MISF30_Pos (30U) 5899 #define HSEM_C2MISR_MISF30_Msk (0x1UL << HSEM_C2MISR_MISF30_Pos) /*!< 0x40000000 */ 5900 #define HSEM_C2MISR_MISF30 HSEM_C2MISR_MISF30_Msk /*!<semaphore 30 CPU2 interrupt masked status bit. */ 5901 #define HSEM_C2MISR_MISF31_Pos (31U) 5902 #define HSEM_C2MISR_MISF31_Msk (0x1UL << HSEM_C2MISR_MISF31_Pos) /*!< 0x80000000 */ 5903 #define HSEM_C2MISR_MISF31 HSEM_C2MISR_MISF31_Msk /*!<semaphore 31 CPU2 interrupt masked status bit. */ 5904 5905 /******************** Bit definition for HSEM_CR register *****************/ 5906 #define HSEM_CR_COREID_Pos (8U) 5907 #define HSEM_CR_COREID_Msk (0xFUL << HSEM_CR_COREID_Pos) /*!< 0x00000F00 */ 5908 #define HSEM_CR_COREID HSEM_CR_COREID_Msk /*!<CoreID of semaphores to be cleared. */ 5909 #define HSEM_CR_COREID_CPU1 (0x4U << HSEM_CR_COREID_Pos) 5910 #define HSEM_CR_COREID_CPU2 (0x8U << HSEM_CR_COREID_Pos) 5911 #define HSEM_CR_COREID_CURRENT HSEM_CR_COREID_CPU1 5912 #define HSEM_CR_KEY_Pos (16U) 5913 #define HSEM_CR_KEY_Msk (0xFFFFUL << HSEM_CR_KEY_Pos) /*!< 0xFFFF0000 */ 5914 #define HSEM_CR_KEY HSEM_CR_KEY_Msk /*!<semaphores clear key. */ 5915 5916 /******************** Bit definition for HSEM_KEYR register *****************/ 5917 #define HSEM_KEYR_KEY_Pos (16U) 5918 #define HSEM_KEYR_KEY_Msk (0xFFFFUL << HSEM_KEYR_KEY_Pos) /*!< 0xFFFF0000 */ 5919 #define HSEM_KEYR_KEY HSEM_KEYR_KEY_Msk /*!<semaphores clear key. */ 5920 5921 /******************************************************************************/ 5922 /* */ 5923 /* Inter-integrated Circuit Interface (I2C) */ 5924 /* */ 5925 /******************************************************************************/ 5926 /******************* Bit definition for I2C_CR1 register *******************/ 5927 #define I2C_CR1_PE_Pos (0U) 5928 #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos) /*!< 0x00000001 */ 5929 #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral enable */ 5930 #define I2C_CR1_TXIE_Pos (1U) 5931 #define I2C_CR1_TXIE_Msk (0x1UL << I2C_CR1_TXIE_Pos) /*!< 0x00000002 */ 5932 #define I2C_CR1_TXIE I2C_CR1_TXIE_Msk /*!< TX interrupt enable */ 5933 #define I2C_CR1_RXIE_Pos (2U) 5934 #define I2C_CR1_RXIE_Msk (0x1UL << I2C_CR1_RXIE_Pos) /*!< 0x00000004 */ 5935 #define I2C_CR1_RXIE I2C_CR1_RXIE_Msk /*!< RX interrupt enable */ 5936 #define I2C_CR1_ADDRIE_Pos (3U) 5937 #define I2C_CR1_ADDRIE_Msk (0x1UL << I2C_CR1_ADDRIE_Pos) /*!< 0x00000008 */ 5938 #define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk /*!< Address match interrupt enable */ 5939 #define I2C_CR1_NACKIE_Pos (4U) 5940 #define I2C_CR1_NACKIE_Msk (0x1UL << I2C_CR1_NACKIE_Pos) /*!< 0x00000010 */ 5941 #define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk /*!< NACK received interrupt enable */ 5942 #define I2C_CR1_STOPIE_Pos (5U) 5943 #define I2C_CR1_STOPIE_Msk (0x1UL << I2C_CR1_STOPIE_Pos) /*!< 0x00000020 */ 5944 #define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk /*!< STOP detection interrupt enable */ 5945 #define I2C_CR1_TCIE_Pos (6U) 5946 #define I2C_CR1_TCIE_Msk (0x1UL << I2C_CR1_TCIE_Pos) /*!< 0x00000040 */ 5947 #define I2C_CR1_TCIE I2C_CR1_TCIE_Msk /*!< Transfer complete interrupt enable */ 5948 #define I2C_CR1_ERRIE_Pos (7U) 5949 #define I2C_CR1_ERRIE_Msk (0x1UL << I2C_CR1_ERRIE_Pos) /*!< 0x00000080 */ 5950 #define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk /*!< Errors interrupt enable */ 5951 #define I2C_CR1_DNF_Pos (8U) 5952 #define I2C_CR1_DNF_Msk (0xFUL << I2C_CR1_DNF_Pos) /*!< 0x00000F00 */ 5953 #define I2C_CR1_DNF I2C_CR1_DNF_Msk /*!< Digital noise filter */ 5954 #define I2C_CR1_ANFOFF_Pos (12U) 5955 #define I2C_CR1_ANFOFF_Msk (0x1UL << I2C_CR1_ANFOFF_Pos) /*!< 0x00001000 */ 5956 #define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk /*!< Analog noise filter OFF */ 5957 #define I2C_CR1_SWRST_Pos (13U) 5958 #define I2C_CR1_SWRST_Msk (0x1UL << I2C_CR1_SWRST_Pos) /*!< 0x00002000 */ 5959 #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software reset */ 5960 #define I2C_CR1_TXDMAEN_Pos (14U) 5961 #define I2C_CR1_TXDMAEN_Msk (0x1UL << I2C_CR1_TXDMAEN_Pos) /*!< 0x00004000 */ 5962 #define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk /*!< DMA transmission requests enable */ 5963 #define I2C_CR1_RXDMAEN_Pos (15U) 5964 #define I2C_CR1_RXDMAEN_Msk (0x1UL << I2C_CR1_RXDMAEN_Pos) /*!< 0x00008000 */ 5965 #define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk /*!< DMA reception requests enable */ 5966 #define I2C_CR1_SBC_Pos (16U) 5967 #define I2C_CR1_SBC_Msk (0x1UL << I2C_CR1_SBC_Pos) /*!< 0x00010000 */ 5968 #define I2C_CR1_SBC I2C_CR1_SBC_Msk /*!< Slave byte control */ 5969 #define I2C_CR1_NOSTRETCH_Pos (17U) 5970 #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00020000 */ 5971 #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock stretching disable */ 5972 #define I2C_CR1_WUPEN_Pos (18U) 5973 #define I2C_CR1_WUPEN_Msk (0x1UL << I2C_CR1_WUPEN_Pos) /*!< 0x00040000 */ 5974 #define I2C_CR1_WUPEN I2C_CR1_WUPEN_Msk /*!< Wakeup from STOP enable */ 5975 #define I2C_CR1_GCEN_Pos (19U) 5976 #define I2C_CR1_GCEN_Msk (0x1UL << I2C_CR1_GCEN_Pos) /*!< 0x00080000 */ 5977 #define I2C_CR1_GCEN I2C_CR1_GCEN_Msk /*!< General call enable */ 5978 #define I2C_CR1_SMBHEN_Pos (20U) 5979 #define I2C_CR1_SMBHEN_Msk (0x1UL << I2C_CR1_SMBHEN_Pos) /*!< 0x00100000 */ 5980 #define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk /*!< SMBus host address enable */ 5981 #define I2C_CR1_SMBDEN_Pos (21U) 5982 #define I2C_CR1_SMBDEN_Msk (0x1UL << I2C_CR1_SMBDEN_Pos) /*!< 0x00200000 */ 5983 #define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk /*!< SMBus device default address enable */ 5984 #define I2C_CR1_ALERTEN_Pos (22U) 5985 #define I2C_CR1_ALERTEN_Msk (0x1UL << I2C_CR1_ALERTEN_Pos) /*!< 0x00400000 */ 5986 #define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk /*!< SMBus alert enable */ 5987 #define I2C_CR1_PECEN_Pos (23U) 5988 #define I2C_CR1_PECEN_Msk (0x1UL << I2C_CR1_PECEN_Pos) /*!< 0x00800000 */ 5989 #define I2C_CR1_PECEN I2C_CR1_PECEN_Msk /*!< PEC enable */ 5990 5991 /****************** Bit definition for I2C_CR2 register ********************/ 5992 #define I2C_CR2_SADD_Pos (0U) 5993 #define I2C_CR2_SADD_Msk (0x3FFUL << I2C_CR2_SADD_Pos) /*!< 0x000003FF */ 5994 #define I2C_CR2_SADD I2C_CR2_SADD_Msk /*!< Slave address (master mode) */ 5995 #define I2C_CR2_RD_WRN_Pos (10U) 5996 #define I2C_CR2_RD_WRN_Msk (0x1UL << I2C_CR2_RD_WRN_Pos) /*!< 0x00000400 */ 5997 #define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk /*!< Transfer direction (master mode) */ 5998 #define I2C_CR2_ADD10_Pos (11U) 5999 #define I2C_CR2_ADD10_Msk (0x1UL << I2C_CR2_ADD10_Pos) /*!< 0x00000800 */ 6000 #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk /*!< 10-bit addressing mode (master mode) */ 6001 #define I2C_CR2_HEAD10R_Pos (12U) 6002 #define I2C_CR2_HEAD10R_Msk (0x1UL << I2C_CR2_HEAD10R_Pos) /*!< 0x00001000 */ 6003 #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk /*!< 10-bit address header only read direction (master mode) */ 6004 #define I2C_CR2_START_Pos (13U) 6005 #define I2C_CR2_START_Msk (0x1UL << I2C_CR2_START_Pos) /*!< 0x00002000 */ 6006 #define I2C_CR2_START I2C_CR2_START_Msk /*!< START generation */ 6007 #define I2C_CR2_STOP_Pos (14U) 6008 #define I2C_CR2_STOP_Msk (0x1UL << I2C_CR2_STOP_Pos) /*!< 0x00004000 */ 6009 #define I2C_CR2_STOP I2C_CR2_STOP_Msk /*!< STOP generation (master mode) */ 6010 #define I2C_CR2_NACK_Pos (15U) 6011 #define I2C_CR2_NACK_Msk (0x1UL << I2C_CR2_NACK_Pos) /*!< 0x00008000 */ 6012 #define I2C_CR2_NACK I2C_CR2_NACK_Msk /*!< NACK generation (slave mode) */ 6013 #define I2C_CR2_NBYTES_Pos (16U) 6014 #define I2C_CR2_NBYTES_Msk (0xFFUL << I2C_CR2_NBYTES_Pos) /*!< 0x00FF0000 */ 6015 #define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk /*!< Number of bytes */ 6016 #define I2C_CR2_RELOAD_Pos (24U) 6017 #define I2C_CR2_RELOAD_Msk (0x1UL << I2C_CR2_RELOAD_Pos) /*!< 0x01000000 */ 6018 #define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk /*!< NBYTES reload mode */ 6019 #define I2C_CR2_AUTOEND_Pos (25U) 6020 #define I2C_CR2_AUTOEND_Msk (0x1UL << I2C_CR2_AUTOEND_Pos) /*!< 0x02000000 */ 6021 #define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk /*!< Automatic end mode (master mode) */ 6022 #define I2C_CR2_PECBYTE_Pos (26U) 6023 #define I2C_CR2_PECBYTE_Msk (0x1UL << I2C_CR2_PECBYTE_Pos) /*!< 0x04000000 */ 6024 #define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk /*!< Packet error checking byte */ 6025 6026 /******************* Bit definition for I2C_OAR1 register ******************/ 6027 #define I2C_OAR1_OA1_Pos (0U) 6028 #define I2C_OAR1_OA1_Msk (0x3FFUL << I2C_OAR1_OA1_Pos) /*!< 0x000003FF */ 6029 #define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk /*!< Interface own address 1 */ 6030 #define I2C_OAR1_OA1MODE_Pos (10U) 6031 #define I2C_OAR1_OA1MODE_Msk (0x1UL << I2C_OAR1_OA1MODE_Pos) /*!< 0x00000400 */ 6032 #define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */ 6033 #define I2C_OAR1_OA1EN_Pos (15U) 6034 #define I2C_OAR1_OA1EN_Msk (0x1UL << I2C_OAR1_OA1EN_Pos) /*!< 0x00008000 */ 6035 #define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk /*!< Own address 1 enable */ 6036 6037 /******************* Bit definition for I2C_OAR2 register ******************/ 6038 #define I2C_OAR2_OA2_Pos (1U) 6039 #define I2C_OAR2_OA2_Msk (0x7FUL << I2C_OAR2_OA2_Pos) /*!< 0x000000FE */ 6040 #define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk /*!< Interface own address 2 */ 6041 #define I2C_OAR2_OA2MSK_Pos (8U) 6042 #define I2C_OAR2_OA2MSK_Msk (0x7UL << I2C_OAR2_OA2MSK_Pos) /*!< 0x00000700 */ 6043 #define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk /*!< Own address 2 masks */ 6044 #define I2C_OAR2_OA2NOMASK (0x00000000UL) /*!< No mask */ 6045 #define I2C_OAR2_OA2MASK01_Pos (8U) 6046 #define I2C_OAR2_OA2MASK01_Msk (0x1UL << I2C_OAR2_OA2MASK01_Pos) /*!< 0x00000100 */ 6047 #define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk /*!< OA2[1] is masked, Only OA2[7:2] are compared */ 6048 #define I2C_OAR2_OA2MASK02_Pos (9U) 6049 #define I2C_OAR2_OA2MASK02_Msk (0x1UL << I2C_OAR2_OA2MASK02_Pos) /*!< 0x00000200 */ 6050 #define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */ 6051 #define I2C_OAR2_OA2MASK03_Pos (8U) 6052 #define I2C_OAR2_OA2MASK03_Msk (0x3UL << I2C_OAR2_OA2MASK03_Pos) /*!< 0x00000300 */ 6053 #define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */ 6054 #define I2C_OAR2_OA2MASK04_Pos (10U) 6055 #define I2C_OAR2_OA2MASK04_Msk (0x1UL << I2C_OAR2_OA2MASK04_Pos) /*!< 0x00000400 */ 6056 #define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */ 6057 #define I2C_OAR2_OA2MASK05_Pos (8U) 6058 #define I2C_OAR2_OA2MASK05_Msk (0x5UL << I2C_OAR2_OA2MASK05_Pos) /*!< 0x00000500 */ 6059 #define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */ 6060 #define I2C_OAR2_OA2MASK06_Pos (9U) 6061 #define I2C_OAR2_OA2MASK06_Msk (0x3UL << I2C_OAR2_OA2MASK06_Pos) /*!< 0x00000600 */ 6062 #define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk /*!< OA2[6:1] is masked, Only OA2[7] are compared */ 6063 #define I2C_OAR2_OA2MASK07_Pos (8U) 6064 #define I2C_OAR2_OA2MASK07_Msk (0x7UL << I2C_OAR2_OA2MASK07_Pos) /*!< 0x00000700 */ 6065 #define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk /*!< OA2[7:1] is masked, No comparison is done */ 6066 #define I2C_OAR2_OA2EN_Pos (15U) 6067 #define I2C_OAR2_OA2EN_Msk (0x1UL << I2C_OAR2_OA2EN_Pos) /*!< 0x00008000 */ 6068 #define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk /*!< Own address 2 enable */ 6069 6070 /******************* Bit definition for I2C_TIMINGR register *******************/ 6071 #define I2C_TIMINGR_SCLL_Pos (0U) 6072 #define I2C_TIMINGR_SCLL_Msk (0xFFUL << I2C_TIMINGR_SCLL_Pos) /*!< 0x000000FF */ 6073 #define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk /*!< SCL low period (master mode) */ 6074 #define I2C_TIMINGR_SCLH_Pos (8U) 6075 #define I2C_TIMINGR_SCLH_Msk (0xFFUL << I2C_TIMINGR_SCLH_Pos) /*!< 0x0000FF00 */ 6076 #define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk /*!< SCL high period (master mode) */ 6077 #define I2C_TIMINGR_SDADEL_Pos (16U) 6078 #define I2C_TIMINGR_SDADEL_Msk (0xFUL << I2C_TIMINGR_SDADEL_Pos) /*!< 0x000F0000 */ 6079 #define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk /*!< Data hold time */ 6080 #define I2C_TIMINGR_SCLDEL_Pos (20U) 6081 #define I2C_TIMINGR_SCLDEL_Msk (0xFUL << I2C_TIMINGR_SCLDEL_Pos) /*!< 0x00F00000 */ 6082 #define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk /*!< Data setup time */ 6083 #define I2C_TIMINGR_PRESC_Pos (28U) 6084 #define I2C_TIMINGR_PRESC_Msk (0xFUL << I2C_TIMINGR_PRESC_Pos) /*!< 0xF0000000 */ 6085 #define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk /*!< Timings prescaler */ 6086 6087 /******************* Bit definition for I2C_TIMEOUTR register *******************/ 6088 #define I2C_TIMEOUTR_TIMEOUTA_Pos (0U) 6089 #define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTA_Pos) /*!< 0x00000FFF */ 6090 #define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk /*!< Bus timeout A */ 6091 #define I2C_TIMEOUTR_TIDLE_Pos (12U) 6092 #define I2C_TIMEOUTR_TIDLE_Msk (0x1UL << I2C_TIMEOUTR_TIDLE_Pos) /*!< 0x00001000 */ 6093 #define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk /*!< Idle clock timeout detection */ 6094 #define I2C_TIMEOUTR_TIMOUTEN_Pos (15U) 6095 #define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1UL << I2C_TIMEOUTR_TIMOUTEN_Pos) /*!< 0x00008000 */ 6096 #define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk /*!< Clock timeout enable */ 6097 #define I2C_TIMEOUTR_TIMEOUTB_Pos (16U) 6098 #define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTB_Pos) /*!< 0x0FFF0000 */ 6099 #define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk /*!< Bus timeout B*/ 6100 #define I2C_TIMEOUTR_TEXTEN_Pos (31U) 6101 #define I2C_TIMEOUTR_TEXTEN_Msk (0x1UL << I2C_TIMEOUTR_TEXTEN_Pos) /*!< 0x80000000 */ 6102 #define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk /*!< Extended clock timeout enable */ 6103 6104 /****************** Bit definition for I2C_ISR register *********************/ 6105 #define I2C_ISR_TXE_Pos (0U) 6106 #define I2C_ISR_TXE_Msk (0x1UL << I2C_ISR_TXE_Pos) /*!< 0x00000001 */ 6107 #define I2C_ISR_TXE I2C_ISR_TXE_Msk /*!< Transmit data register empty */ 6108 #define I2C_ISR_TXIS_Pos (1U) 6109 #define I2C_ISR_TXIS_Msk (0x1UL << I2C_ISR_TXIS_Pos) /*!< 0x00000002 */ 6110 #define I2C_ISR_TXIS I2C_ISR_TXIS_Msk /*!< Transmit interrupt status */ 6111 #define I2C_ISR_RXNE_Pos (2U) 6112 #define I2C_ISR_RXNE_Msk (0x1UL << I2C_ISR_RXNE_Pos) /*!< 0x00000004 */ 6113 #define I2C_ISR_RXNE I2C_ISR_RXNE_Msk /*!< Receive data register not empty */ 6114 #define I2C_ISR_ADDR_Pos (3U) 6115 #define I2C_ISR_ADDR_Msk (0x1UL << I2C_ISR_ADDR_Pos) /*!< 0x00000008 */ 6116 #define I2C_ISR_ADDR I2C_ISR_ADDR_Msk /*!< Address matched (slave mode)*/ 6117 #define I2C_ISR_NACKF_Pos (4U) 6118 #define I2C_ISR_NACKF_Msk (0x1UL << I2C_ISR_NACKF_Pos) /*!< 0x00000010 */ 6119 #define I2C_ISR_NACKF I2C_ISR_NACKF_Msk /*!< NACK received flag */ 6120 #define I2C_ISR_STOPF_Pos (5U) 6121 #define I2C_ISR_STOPF_Msk (0x1UL << I2C_ISR_STOPF_Pos) /*!< 0x00000020 */ 6122 #define I2C_ISR_STOPF I2C_ISR_STOPF_Msk /*!< STOP detection flag */ 6123 #define I2C_ISR_TC_Pos (6U) 6124 #define I2C_ISR_TC_Msk (0x1UL << I2C_ISR_TC_Pos) /*!< 0x00000040 */ 6125 #define I2C_ISR_TC I2C_ISR_TC_Msk /*!< Transfer complete (master mode) */ 6126 #define I2C_ISR_TCR_Pos (7U) 6127 #define I2C_ISR_TCR_Msk (0x1UL << I2C_ISR_TCR_Pos) /*!< 0x00000080 */ 6128 #define I2C_ISR_TCR I2C_ISR_TCR_Msk /*!< Transfer complete reload */ 6129 #define I2C_ISR_BERR_Pos (8U) 6130 #define I2C_ISR_BERR_Msk (0x1UL << I2C_ISR_BERR_Pos) /*!< 0x00000100 */ 6131 #define I2C_ISR_BERR I2C_ISR_BERR_Msk /*!< Bus error */ 6132 #define I2C_ISR_ARLO_Pos (9U) 6133 #define I2C_ISR_ARLO_Msk (0x1UL << I2C_ISR_ARLO_Pos) /*!< 0x00000200 */ 6134 #define I2C_ISR_ARLO I2C_ISR_ARLO_Msk /*!< Arbitration lost */ 6135 #define I2C_ISR_OVR_Pos (10U) 6136 #define I2C_ISR_OVR_Msk (0x1UL << I2C_ISR_OVR_Pos) /*!< 0x00000400 */ 6137 #define I2C_ISR_OVR I2C_ISR_OVR_Msk /*!< Overrun/Underrun */ 6138 #define I2C_ISR_PECERR_Pos (11U) 6139 #define I2C_ISR_PECERR_Msk (0x1UL << I2C_ISR_PECERR_Pos) /*!< 0x00000800 */ 6140 #define I2C_ISR_PECERR I2C_ISR_PECERR_Msk /*!< PEC error in reception */ 6141 #define I2C_ISR_TIMEOUT_Pos (12U) 6142 #define I2C_ISR_TIMEOUT_Msk (0x1UL << I2C_ISR_TIMEOUT_Pos) /*!< 0x00001000 */ 6143 #define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk /*!< Timeout or Tlow detection flag */ 6144 #define I2C_ISR_ALERT_Pos (13U) 6145 #define I2C_ISR_ALERT_Msk (0x1UL << I2C_ISR_ALERT_Pos) /*!< 0x00002000 */ 6146 #define I2C_ISR_ALERT I2C_ISR_ALERT_Msk /*!< SMBus alert */ 6147 #define I2C_ISR_BUSY_Pos (15U) 6148 #define I2C_ISR_BUSY_Msk (0x1UL << I2C_ISR_BUSY_Pos) /*!< 0x00008000 */ 6149 #define I2C_ISR_BUSY I2C_ISR_BUSY_Msk /*!< Bus busy */ 6150 #define I2C_ISR_DIR_Pos (16U) 6151 #define I2C_ISR_DIR_Msk (0x1UL << I2C_ISR_DIR_Pos) /*!< 0x00010000 */ 6152 #define I2C_ISR_DIR I2C_ISR_DIR_Msk /*!< Transfer direction (slave mode) */ 6153 #define I2C_ISR_ADDCODE_Pos (17U) 6154 #define I2C_ISR_ADDCODE_Msk (0x7FUL << I2C_ISR_ADDCODE_Pos) /*!< 0x00FE0000 */ 6155 #define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk /*!< Address match code (slave mode) */ 6156 6157 /****************** Bit definition for I2C_ICR register *********************/ 6158 #define I2C_ICR_ADDRCF_Pos (3U) 6159 #define I2C_ICR_ADDRCF_Msk (0x1UL << I2C_ICR_ADDRCF_Pos) /*!< 0x00000008 */ 6160 #define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk /*!< Address matched clear flag */ 6161 #define I2C_ICR_NACKCF_Pos (4U) 6162 #define I2C_ICR_NACKCF_Msk (0x1UL << I2C_ICR_NACKCF_Pos) /*!< 0x00000010 */ 6163 #define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk /*!< NACK clear flag */ 6164 #define I2C_ICR_STOPCF_Pos (5U) 6165 #define I2C_ICR_STOPCF_Msk (0x1UL << I2C_ICR_STOPCF_Pos) /*!< 0x00000020 */ 6166 #define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk /*!< STOP detection clear flag */ 6167 #define I2C_ICR_BERRCF_Pos (8U) 6168 #define I2C_ICR_BERRCF_Msk (0x1UL << I2C_ICR_BERRCF_Pos) /*!< 0x00000100 */ 6169 #define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk /*!< Bus error clear flag */ 6170 #define I2C_ICR_ARLOCF_Pos (9U) 6171 #define I2C_ICR_ARLOCF_Msk (0x1UL << I2C_ICR_ARLOCF_Pos) /*!< 0x00000200 */ 6172 #define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk /*!< Arbitration lost clear flag */ 6173 #define I2C_ICR_OVRCF_Pos (10U) 6174 #define I2C_ICR_OVRCF_Msk (0x1UL << I2C_ICR_OVRCF_Pos) /*!< 0x00000400 */ 6175 #define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk /*!< Overrun/Underrun clear flag */ 6176 #define I2C_ICR_PECCF_Pos (11U) 6177 #define I2C_ICR_PECCF_Msk (0x1UL << I2C_ICR_PECCF_Pos) /*!< 0x00000800 */ 6178 #define I2C_ICR_PECCF I2C_ICR_PECCF_Msk /*!< PAC error clear flag */ 6179 #define I2C_ICR_TIMOUTCF_Pos (12U) 6180 #define I2C_ICR_TIMOUTCF_Msk (0x1UL << I2C_ICR_TIMOUTCF_Pos) /*!< 0x00001000 */ 6181 #define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk /*!< Timeout clear flag */ 6182 #define I2C_ICR_ALERTCF_Pos (13U) 6183 #define I2C_ICR_ALERTCF_Msk (0x1UL << I2C_ICR_ALERTCF_Pos) /*!< 0x00002000 */ 6184 #define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk /*!< Alert clear flag */ 6185 6186 /****************** Bit definition for I2C_PECR register *********************/ 6187 #define I2C_PECR_PEC_Pos (0U) 6188 #define I2C_PECR_PEC_Msk (0xFFUL << I2C_PECR_PEC_Pos) /*!< 0x000000FF */ 6189 #define I2C_PECR_PEC I2C_PECR_PEC_Msk /*!< PEC register */ 6190 6191 /****************** Bit definition for I2C_RXDR register *********************/ 6192 #define I2C_RXDR_RXDATA_Pos (0U) 6193 #define I2C_RXDR_RXDATA_Msk (0xFFUL << I2C_RXDR_RXDATA_Pos) /*!< 0x000000FF */ 6194 #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk /*!< 8-bit receive data */ 6195 6196 /****************** Bit definition for I2C_TXDR register *********************/ 6197 #define I2C_TXDR_TXDATA_Pos (0U) 6198 #define I2C_TXDR_TXDATA_Msk (0xFFUL << I2C_TXDR_TXDATA_Pos) /*!< 0x000000FF */ 6199 #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk /*!< 8-bit transmit data */ 6200 6201 /******************************************************************************/ 6202 /* */ 6203 /* Independent WATCHDOG (IWDG) */ 6204 /* */ 6205 /******************************************************************************/ 6206 /******************* Bit definition for IWDG_KR register ********************/ 6207 #define IWDG_KR_KEY_Pos (0U) 6208 #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */ 6209 #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!<Key value (write only, read 0000h) */ 6210 6211 /******************* Bit definition for IWDG_PR register ********************/ 6212 #define IWDG_PR_PR_Pos (0U) 6213 #define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos) /*!< 0x00000007 */ 6214 #define IWDG_PR_PR IWDG_PR_PR_Msk /*!<PR[2:0] (Prescaler divider) */ 6215 #define IWDG_PR_PR_0 (0x1U << IWDG_PR_PR_Pos) /*!< 0x00000001 */ 6216 #define IWDG_PR_PR_1 (0x2U << IWDG_PR_PR_Pos) /*!< 0x00000002 */ 6217 #define IWDG_PR_PR_2 (0x4U << IWDG_PR_PR_Pos) /*!< 0x00000004 */ 6218 6219 /******************* Bit definition for IWDG_RLR register *******************/ 6220 #define IWDG_RLR_RL_Pos (0U) 6221 #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */ 6222 #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!<Watchdog counter reload value */ 6223 6224 /******************* Bit definition for IWDG_SR register ********************/ 6225 #define IWDG_SR_PVU_Pos (0U) 6226 #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos) /*!< 0x00000001 */ 6227 #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */ 6228 #define IWDG_SR_RVU_Pos (1U) 6229 #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos) /*!< 0x00000002 */ 6230 #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */ 6231 #define IWDG_SR_WVU_Pos (2U) 6232 #define IWDG_SR_WVU_Msk (0x1UL << IWDG_SR_WVU_Pos) /*!< 0x00000004 */ 6233 #define IWDG_SR_WVU IWDG_SR_WVU_Msk /*!< Watchdog counter window value update */ 6234 6235 /******************* Bit definition for IWDG_KR register ********************/ 6236 #define IWDG_WINR_WIN_Pos (0U) 6237 #define IWDG_WINR_WIN_Msk (0xFFFUL << IWDG_WINR_WIN_Pos) /*!< 0x00000FFF */ 6238 #define IWDG_WINR_WIN IWDG_WINR_WIN_Msk /*!< Watchdog counter window value */ 6239 6240 /******************************************************************************/ 6241 /* */ 6242 /* Power Control */ 6243 /* */ 6244 /******************************************************************************/ 6245 6246 /******************** Bit definition for PWR_CR1 register ********************/ 6247 #define PWR_CR1_LPMS_Pos (0U) 6248 #define PWR_CR1_LPMS_Msk (0x7UL << PWR_CR1_LPMS_Pos) /*!< 0x00000007 */ 6249 #define PWR_CR1_LPMS PWR_CR1_LPMS_Msk /*!< Low Power Mode Selection for CPU1 */ 6250 #define PWR_CR1_LPMS_0 (0x1U << PWR_CR1_LPMS_Pos) /*!< 0x00000001 */ 6251 #define PWR_CR1_LPMS_1 (0x2U << PWR_CR1_LPMS_Pos) /*!< 0x00000002 */ 6252 #define PWR_CR1_LPMS_2 (0x4U << PWR_CR1_LPMS_Pos) /*!< 0x00000004 */ 6253 6254 #define PWR_CR1_FPDR_Pos (4U) 6255 #define PWR_CR1_FPDR_Msk (0x1UL << PWR_CR1_FPDR_Pos) /*!< 0x00000010 */ 6256 #define PWR_CR1_FPDR PWR_CR1_FPDR_Msk /*!< Flash power down mode during LPrun for CPU1 */ 6257 6258 #define PWR_CR1_FPDS_Pos (5U) 6259 #define PWR_CR1_FPDS_Msk (0x1UL << PWR_CR1_FPDS_Pos) /*!< 0x00000020 */ 6260 #define PWR_CR1_FPDS PWR_CR1_FPDS_Msk /*!< Flash power down mode during LPsleep for CPU1 */ 6261 6262 #define PWR_CR1_DBP_Pos (8U) 6263 #define PWR_CR1_DBP_Msk (0x1UL << PWR_CR1_DBP_Pos) /*!< 0x00000100 */ 6264 #define PWR_CR1_DBP PWR_CR1_DBP_Msk /*!< Disable Backup Domain write protection */ 6265 6266 #define PWR_CR1_VOS_Pos (9U) 6267 #define PWR_CR1_VOS_Msk (0x3UL << PWR_CR1_VOS_Pos) /*!< 0x00000600 */ 6268 #define PWR_CR1_VOS PWR_CR1_VOS_Msk /*!< Voltage scaling range selection */ 6269 #define PWR_CR1_VOS_0 (0x1U << PWR_CR1_VOS_Pos) /*!< 0x00000200 */ 6270 #define PWR_CR1_VOS_1 (0x2U << PWR_CR1_VOS_Pos) /*!< 0x00000400 */ 6271 6272 #define PWR_CR1_LPR_Pos (14U) 6273 #define PWR_CR1_LPR_Msk (0x1UL << PWR_CR1_LPR_Pos) /*!< 0x00004000 */ 6274 #define PWR_CR1_LPR PWR_CR1_LPR_Msk /*!< Regulator Low-Power Run mode */ 6275 6276 /******************** Bit definition for PWR_CR2 register ********************/ 6277 #define PWR_CR2_PVDE_Pos (0U) 6278 #define PWR_CR2_PVDE_Msk (0x1UL << PWR_CR2_PVDE_Pos) /*!< 0x00000001 */ 6279 #define PWR_CR2_PVDE PWR_CR2_PVDE_Msk /*!< Power voltage detector enable */ 6280 6281 #define PWR_CR2_PLS_Pos (1U) 6282 #define PWR_CR2_PLS_Msk (0x7UL << PWR_CR2_PLS_Pos) /*!< 0x0000000E */ 6283 #define PWR_CR2_PLS PWR_CR2_PLS_Msk /*!< Power voltage detector level selection */ 6284 #define PWR_CR2_PLS_0 (0x1U << PWR_CR2_PLS_Pos) /*!< 0x00000002 */ 6285 #define PWR_CR2_PLS_1 (0x2U << PWR_CR2_PLS_Pos) /*!< 0x00000004 */ 6286 #define PWR_CR2_PLS_2 (0x4U << PWR_CR2_PLS_Pos) /*!< 0x00000008 */ 6287 6288 #define PWR_CR2_PVME_Pos (4U) 6289 #define PWR_CR2_PVME_Msk (0x5UL << PWR_CR2_PVME_Pos) /*!< 0x00000050 */ 6290 #define PWR_CR2_PVME PWR_CR2_PVME_Msk /*!< Peripherical Voltage Monitor Enable for all power domains */ 6291 #define PWR_CR2_PVME1_Pos (4U) 6292 #define PWR_CR2_PVME1_Msk (0x1UL << PWR_CR2_PVME1_Pos) /*!< 0x00000010 */ 6293 #define PWR_CR2_PVME1 PWR_CR2_PVME1_Msk /*!< Peripherical Voltage Monitor Vusb Enable */ 6294 #define PWR_CR2_PVME3_Pos (6U) 6295 #define PWR_CR2_PVME3_Msk (0x1UL << PWR_CR2_PVME3_Pos) /*!< 0x00000040 */ 6296 #define PWR_CR2_PVME3 PWR_CR2_PVME3_Msk /*!< Peripherical Voltage Monitor Vdda Enable */ 6297 6298 #define PWR_CR2_USV_Pos (10U) 6299 #define PWR_CR2_USV_Msk (0x1UL << PWR_CR2_USV_Pos) /*!< 0x00000400 */ 6300 #define PWR_CR2_USV PWR_CR2_USV_Msk /*!< USB Supply Valid */ 6301 6302 /******************** Bit definition for PWR_CR3 register ********************/ 6303 #define PWR_CR3_EWUP_Pos (0U) 6304 #define PWR_CR3_EWUP_Msk (0x1FUL << PWR_CR3_EWUP_Pos) /*!< 0x0000001F */ 6305 #define PWR_CR3_EWUP PWR_CR3_EWUP_Msk /*!< Enable all external Wake-Up lines */ 6306 #define PWR_CR3_EWUP1_Pos (0U) 6307 #define PWR_CR3_EWUP1_Msk (0x1UL << PWR_CR3_EWUP1_Pos) /*!< 0x00000001 */ 6308 #define PWR_CR3_EWUP1 PWR_CR3_EWUP1_Msk /*!< Enable external WKUP Pin 1 [line 0] */ 6309 #define PWR_CR3_EWUP2_Pos (1U) 6310 #define PWR_CR3_EWUP2_Msk (0x1UL << PWR_CR3_EWUP2_Pos) /*!< 0x00000002 */ 6311 #define PWR_CR3_EWUP2 PWR_CR3_EWUP2_Msk /*!< Enable external WKUP Pin 2 [line 1] */ 6312 #define PWR_CR3_EWUP3_Pos (2U) 6313 #define PWR_CR3_EWUP3_Msk (0x1UL << PWR_CR3_EWUP3_Pos) /*!< 0x00000004 */ 6314 #define PWR_CR3_EWUP3 PWR_CR3_EWUP3_Msk /*!< Enable external WKUP Pin 3 [line 2] */ 6315 #define PWR_CR3_EWUP4_Pos (3U) 6316 #define PWR_CR3_EWUP4_Msk (0x1UL << PWR_CR3_EWUP4_Pos) /*!< 0x00000008 */ 6317 #define PWR_CR3_EWUP4 PWR_CR3_EWUP4_Msk /*!< Enable external WKUP Pin 4 [line 3] */ 6318 #define PWR_CR3_EWUP5_Pos (4U) 6319 #define PWR_CR3_EWUP5_Msk (0x1UL << PWR_CR3_EWUP5_Pos) /*!< 0x00000010 */ 6320 #define PWR_CR3_EWUP5 PWR_CR3_EWUP5_Msk /*!< Enable external WKUP Pin 5 [line 4] */ 6321 6322 #define PWR_CR3_EBORHSMPSFB_Pos (8U) 6323 #define PWR_CR3_EBORHSMPSFB_Msk (0x1UL << PWR_CR3_EBORHSMPSFB_Pos) /*!< 0x00000100 */ 6324 #define PWR_CR3_EBORHSMPSFB PWR_CR3_EBORHSMPSFB_Msk /*!< BORH and SMPS Step Down converter forced in Bypass interrupts for CPU1 */ 6325 6326 #define PWR_CR3_RRS_Pos (9U) 6327 #define PWR_CR3_RRS_Msk (0x1UL << PWR_CR3_RRS_Pos) /*!< 0x00000200 */ 6328 #define PWR_CR3_RRS PWR_CR3_RRS_Msk /*!< SRAM2 retention in STANDBY mode */ 6329 6330 #define PWR_CR3_APC_Pos (10U) 6331 #define PWR_CR3_APC_Msk (0x1UL << PWR_CR3_APC_Pos) /*!< 0x00000400 */ 6332 #define PWR_CR3_APC PWR_CR3_APC_Msk /*!< Apply pull-up and pull-down configuration for CPU1 */ 6333 6334 #define PWR_CR3_ECRPE_Pos (11U) 6335 #define PWR_CR3_ECRPE_Msk (0x1UL << PWR_CR3_ECRPE_Pos) /*!< 0x00000800 */ 6336 #define PWR_CR3_ECRPE PWR_CR3_ECRPE_Msk /*!< Critical radio phase end of activity interrupt for CPU1 */ 6337 #define PWR_CR3_EBLEA_Pos (12U) 6338 #define PWR_CR3_EBLEA_Msk (0x1UL << PWR_CR3_EBLEA_Pos) /*!< 0x00010000 */ 6339 #define PWR_CR3_EBLEA PWR_CR3_EBLEA_Msk /*!< BLE end of activity interrupt for CPU1 */ 6340 #define PWR_CR3_E802A_Pos (13U) 6341 #define PWR_CR3_E802A_Msk (0x1UL << PWR_CR3_E802A_Pos) /*!< 0x00020000 */ 6342 #define PWR_CR3_E802A PWR_CR3_E802A_Msk /*!< 802.15.4 end of activity interrupt for CPU1 */ 6343 #define PWR_CR3_EC2H_Pos (14U) 6344 #define PWR_CR3_EC2H_Msk (0x1UL << PWR_CR3_EC2H_Pos) /*!< 0x00040000 */ 6345 #define PWR_CR3_EC2H PWR_CR3_EC2H_Msk /*!< CPU2 Hold interrupt for CPU1 */ 6346 6347 #define PWR_CR3_EIWUL_Pos (15U) 6348 #define PWR_CR3_EIWUL_Msk (0x1UL << PWR_CR3_EIWUL_Pos) /*!< 0x00080000 */ 6349 #define PWR_CR3_EIWUL PWR_CR3_EIWUL_Msk /*!< Internal Wake-Up line interrupt for CPU1 */ 6350 6351 /******************** Bit definition for PWR_CR4 register ********************/ 6352 #define PWR_CR4_WP_Pos (0U) 6353 #define PWR_CR4_WP_Msk (0x1FUL << PWR_CR4_WP_Pos) /*!< 0x0000001F */ 6354 #define PWR_CR4_WP PWR_CR4_WP_Msk /*!< Wake-Up polarity for all pins */ 6355 #define PWR_CR4_WP1_Pos (0U) 6356 #define PWR_CR4_WP1_Msk (0x1UL << PWR_CR4_WP1_Pos) /*!< 0x00000001 */ 6357 #define PWR_CR4_WP1 PWR_CR4_WP1_Msk /*!< Wake-Up Pin 1 [line 0] polarity */ 6358 #define PWR_CR4_WP2_Pos (1U) 6359 #define PWR_CR4_WP2_Msk (0x1UL << PWR_CR4_WP2_Pos) /*!< 0x00000002 */ 6360 #define PWR_CR4_WP2 PWR_CR4_WP2_Msk /*!< Wake-Up Pin 2 [line 1] polarity */ 6361 #define PWR_CR4_WP3_Pos (2U) 6362 #define PWR_CR4_WP3_Msk (0x1UL << PWR_CR4_WP3_Pos) /*!< 0x00000004 */ 6363 #define PWR_CR4_WP3 PWR_CR4_WP3_Msk /*!< Wake-Up Pin 3 [line 2] polarity */ 6364 #define PWR_CR4_WP4_Pos (3U) 6365 #define PWR_CR4_WP4_Msk (0x1UL << PWR_CR4_WP4_Pos) /*!< 0x00000008 */ 6366 #define PWR_CR4_WP4 PWR_CR4_WP4_Msk /*!< Wake-Up Pin 4 [line 3] polarity */ 6367 #define PWR_CR4_WP5_Pos (4U) 6368 #define PWR_CR4_WP5_Msk (0x1UL << PWR_CR4_WP5_Pos) /*!< 0x00000010 */ 6369 #define PWR_CR4_WP5 PWR_CR4_WP5_Msk /*!< Wake-Up Pin 5 [line 4] polarity */ 6370 6371 #define PWR_CR4_VBE_Pos (8U) 6372 #define PWR_CR4_VBE_Msk (0x1UL << PWR_CR4_VBE_Pos) /*!< 0x00000100 */ 6373 #define PWR_CR4_VBE PWR_CR4_VBE_Msk /*!< VBAT battery charging enable */ 6374 #define PWR_CR4_VBRS_Pos (9U) 6375 #define PWR_CR4_VBRS_Msk (0x1UL << PWR_CR4_VBRS_Pos) /*!< 0x00000200 */ 6376 #define PWR_CR4_VBRS PWR_CR4_VBRS_Msk /*!< VBAT battery charging resistor selection */ 6377 6378 #define PWR_CR4_C2BOOT_Pos (15U) 6379 #define PWR_CR4_C2BOOT_Msk (0x1UL << PWR_CR4_C2BOOT_Pos) /*!< 0x00008000 */ 6380 #define PWR_CR4_C2BOOT PWR_CR4_C2BOOT_Msk /*!< Boot CPU2 after reset or wakeup from Stop or Standby modes */ 6381 6382 /******************** Bit definition for PWR_SR1 register ********************/ 6383 #define PWR_SR1_WUF_Pos (0U) 6384 #define PWR_SR1_WUF_Msk (0x1FUL << PWR_SR1_WUF_Pos) /*!< 0x0000001F */ 6385 #define PWR_SR1_WUF PWR_SR1_WUF_Msk /*!< Wakeup Flags of all pins */ 6386 #define PWR_SR1_WUF1_Pos (0U) 6387 #define PWR_SR1_WUF1_Msk (0x1UL << PWR_SR1_WUF1_Pos) /*!< 0x00000001 */ 6388 #define PWR_SR1_WUF1 PWR_SR1_WUF1_Msk /*!< Wakeup Pin 1 [Flag 0] */ 6389 #define PWR_SR1_WUF2_Pos (1U) 6390 #define PWR_SR1_WUF2_Msk (0x1UL << PWR_SR1_WUF2_Pos) /*!< 0x00000002 */ 6391 #define PWR_SR1_WUF2 PWR_SR1_WUF2_Msk /*!< Wakeup Pin 2 [Flag 1] */ 6392 #define PWR_SR1_WUF3_Pos (2U) 6393 #define PWR_SR1_WUF3_Msk (0x1UL << PWR_SR1_WUF3_Pos) /*!< 0x00000004 */ 6394 #define PWR_SR1_WUF3 PWR_SR1_WUF3_Msk /*!< Wakeup Pin 3 [Flag 2] */ 6395 #define PWR_SR1_WUF4_Pos (3U) 6396 #define PWR_SR1_WUF4_Msk (0x1UL << PWR_SR1_WUF4_Pos) /*!< 0x00000008 */ 6397 #define PWR_SR1_WUF4 PWR_SR1_WUF4_Msk /*!< Wakeup Pin 4 [Flag 3] */ 6398 #define PWR_SR1_WUF5_Pos (4U) 6399 #define PWR_SR1_WUF5_Msk (0x1UL << PWR_SR1_WUF5_Pos) /*!< 0x00000010 */ 6400 #define PWR_SR1_WUF5 PWR_SR1_WUF5_Msk /*!< Wakeup Pin 5 [Flag 4] */ 6401 6402 #define PWR_SR1_SMPSFBF_Pos (7U) 6403 #define PWR_SR1_SMPSFBF_Msk (0x1UL << PWR_SR1_SMPSFBF_Pos) /*!< 0x00000100 */ 6404 #define PWR_SR1_SMPSFBF PWR_SR1_SMPSFBF_Msk /*!< SMPS Step Down converter forced in bypass mode interrupt flag */ 6405 6406 #define PWR_SR1_BORHF_Pos (8U) 6407 #define PWR_SR1_BORHF_Msk (0x1UL << PWR_SR1_BORHF_Pos) /*!< 0x00000100 */ 6408 #define PWR_SR1_BORHF PWR_SR1_BORHF_Msk /*!< BORH interrupt flag */ 6409 6410 #define PWR_SR1_BLEWUF_Pos (9U) 6411 #define PWR_SR1_BLEWUF_Msk (0x1UL << PWR_SR1_BLEWUF_Pos) /*!< 0x00000200 */ 6412 #define PWR_SR1_BLEWUF PWR_SR1_BLEWUF_Msk /*!< BLE wakeup interrupt flag */ 6413 #define PWR_SR1_802WUF_Pos (10U) 6414 #define PWR_SR1_802WUF_Msk (0x1UL << PWR_SR1_802WUF_Pos) /*!< 0x00000400 */ 6415 #define PWR_SR1_802WUF PWR_SR1_802WUF_Msk /*!< 802.15.4 wakeup interrupt flag */ 6416 6417 #define PWR_SR1_CRPEF_Pos (11U) 6418 #define PWR_SR1_CRPEF_Msk (0x1UL << PWR_SR1_CRPEF_Pos) /*!< 0x00000800 */ 6419 #define PWR_SR1_CRPEF PWR_SR1_CRPEF_Msk /*!< Critical radio phase end of activity interrupt flag */ 6420 #define PWR_SR1_BLEAF_Pos (12U) 6421 #define PWR_SR1_BLEAF_Msk (0x1UL << PWR_SR1_BLEAF_Pos) /*!< 0x00001000 */ 6422 #define PWR_SR1_BLEAF PWR_SR1_BLEAF_Msk /*!< BLE end of activity interrupt flag */ 6423 #define PWR_SR1_802AF_Pos (13U) 6424 #define PWR_SR1_802AF_Msk (0x1UL << PWR_SR1_802AF_Pos) /*!< 0x00002000 */ 6425 #define PWR_SR1_802AF PWR_SR1_802AF_Msk /*!< 802.15.4 end of activity interrupt flag */ 6426 6427 #define PWR_SR1_C2HF_Pos (14U) 6428 #define PWR_SR1_C2HF_Msk (0x1UL << PWR_SR1_C2HF_Pos) /*!< 0x00004000 */ 6429 #define PWR_SR1_C2HF PWR_SR1_C2HF_Msk /*!< CPU2 Hold interrupt flag */ 6430 6431 #define PWR_SR1_WUFI_Pos (15U) 6432 #define PWR_SR1_WUFI_Msk (0x1UL << PWR_SR1_WUFI_Pos) /*!< 0x00008000 */ 6433 #define PWR_SR1_WUFI PWR_SR1_WUFI_Msk /*!< Internal wakeup interrupt flag */ 6434 6435 /******************** Bit definition for PWR_SR2 register ********************/ 6436 #define PWR_SR2_SMPSBF_Pos (0U) 6437 #define PWR_SR2_SMPSBF_Msk (0x1UL << PWR_SR2_SMPSBF_Pos) /*!< 0x00000001 */ 6438 #define PWR_SR2_SMPSBF PWR_SR2_SMPSBF_Msk /*!< SMPS step down converter in operating mode bypass flag */ 6439 #define PWR_SR2_SMPSF_Pos (1U) 6440 #define PWR_SR2_SMPSF_Msk (0x1UL << PWR_SR2_SMPSF_Pos) /*!< 0x00000002 */ 6441 #define PWR_SR2_SMPSF PWR_SR2_SMPSF_Msk /*!< SMPS step down converter in operating mode step down flag */ 6442 6443 #define PWR_SR2_REGLPS_Pos (8U) 6444 #define PWR_SR2_REGLPS_Msk (0x1UL << PWR_SR2_REGLPS_Pos) /*!< 0x00000100 */ 6445 #define PWR_SR2_REGLPS PWR_SR2_REGLPS_Msk /*!< Low-power regulator started */ 6446 #define PWR_SR2_REGLPF_Pos (9U) 6447 #define PWR_SR2_REGLPF_Msk (0x1UL << PWR_SR2_REGLPF_Pos) /*!< 0x00000200 */ 6448 #define PWR_SR2_REGLPF PWR_SR2_REGLPF_Msk /*!< Low-power regulator flag */ 6449 6450 #define PWR_SR2_VOSF_Pos (10U) 6451 #define PWR_SR2_VOSF_Msk (0x1UL << PWR_SR2_VOSF_Pos) /*!< 0x00000400 */ 6452 #define PWR_SR2_VOSF PWR_SR2_VOSF_Msk /*!< Voltage scaling flag */ 6453 #define PWR_SR2_PVDO_Pos (11U) 6454 #define PWR_SR2_PVDO_Msk (0x1UL << PWR_SR2_PVDO_Pos) /*!< 0x00000800 */ 6455 #define PWR_SR2_PVDO PWR_SR2_PVDO_Msk /*!< Power voltage detector output */ 6456 6457 #define PWR_SR2_PVMO_Pos (12U) 6458 #define PWR_SR2_PVMO_Msk (0x5UL << PWR_SR2_PVMO_Pos) /*!< 0x00005000 */ 6459 #define PWR_SR2_PVMO PWR_SR2_PVMO_Msk /*!< Peripheral voltage monitor output for all power domains */ 6460 #define PWR_SR2_PVMO1_Pos (12U) 6461 #define PWR_SR2_PVMO1_Msk (0x1UL << PWR_SR2_PVMO1_Pos) /*!< 0x00001000 */ 6462 #define PWR_SR2_PVMO1 PWR_SR2_PVMO1_Msk /*!< Peripheral voltage monitor output 1: VDDUSB vs. 1.2V */ 6463 #define PWR_SR2_PVMO3_Pos (14U) 6464 #define PWR_SR2_PVMO3_Msk (0x1UL << PWR_SR2_PVMO3_Pos) /*!< 0x00004000 */ 6465 #define PWR_SR2_PVMO3 PWR_SR2_PVMO3_Msk /*!< Peripheral voltage monitor output 3: VDDA vs. 1.62V */ 6466 6467 /******************** Bit definition for PWR_SCR register ********************/ 6468 #define PWR_SCR_CWUF_Pos (0U) 6469 #define PWR_SCR_CWUF_Msk (0x1FUL << PWR_SCR_CWUF_Pos) /*!< 0x0000001F */ 6470 #define PWR_SCR_CWUF PWR_SCR_CWUF_Msk /*!< Clear Wake-up Flags for all pins */ 6471 #define PWR_SCR_CWUF1_Pos (0U) 6472 #define PWR_SCR_CWUF1_Msk (0x1UL << PWR_SCR_CWUF1_Pos) /*!< 0x00000001 */ 6473 #define PWR_SCR_CWUF1 PWR_SCR_CWUF1_Msk /*!< Clear Wake-up Pin 1 [Flag 0] */ 6474 #define PWR_SCR_CWUF2_Pos (1U) 6475 #define PWR_SCR_CWUF2_Msk (0x1UL << PWR_SCR_CWUF2_Pos) /*!< 0x00000002 */ 6476 #define PWR_SCR_CWUF2 PWR_SCR_CWUF2_Msk /*!< Clear Wake-up Pin 2 [Flag 1] */ 6477 #define PWR_SCR_CWUF3_Pos (2U) 6478 #define PWR_SCR_CWUF3_Msk (0x1UL << PWR_SCR_CWUF3_Pos) /*!< 0x00000004 */ 6479 #define PWR_SCR_CWUF3 PWR_SCR_CWUF3_Msk /*!< Clear Wake-up Pin 3 [Flag 2] */ 6480 #define PWR_SCR_CWUF4_Pos (3U) 6481 #define PWR_SCR_CWUF4_Msk (0x1UL << PWR_SCR_CWUF4_Pos) /*!< 0x00000008 */ 6482 #define PWR_SCR_CWUF4 PWR_SCR_CWUF4_Msk /*!< Clear Wake-up Pin 4 [Flag 3] */ 6483 #define PWR_SCR_CWUF5_Pos (4U) 6484 #define PWR_SCR_CWUF5_Msk (0x1UL << PWR_SCR_CWUF5_Pos) /*!< 0x00000010 */ 6485 #define PWR_SCR_CWUF5 PWR_SCR_CWUF5_Msk /*!< Clear Wake-up Pin 5 [Flag 4] */ 6486 6487 #define PWR_SCR_CSMPSFBF_Pos (7U) 6488 #define PWR_SCR_CSMPSFBF_Msk (0x1UL << PWR_SCR_CSMPSFBF_Pos) /*!< 0x00000080 */ 6489 #define PWR_SCR_CSMPSFBF PWR_SCR_CSMPSFBF_Msk /*!< Clear SMPS Step Down converter forced in bypass mode interrupt flag */ 6490 6491 #define PWR_SCR_CBORHF_Pos (8U) 6492 #define PWR_SCR_CBORHF_Msk (0x1UL << PWR_SCR_CBORHF_Pos) /*!< 0x00000100 */ 6493 #define PWR_SCR_CBORHF PWR_SCR_CBORHF_Msk /*!< Clear BORH interrupt flag */ 6494 6495 #define PWR_SCR_CBLEWUF_Pos (9U) 6496 #define PWR_SCR_CBLEWUF_Msk (0x1UL << PWR_SCR_CBLEWUF_Pos) /*!< 0x00000200 */ 6497 #define PWR_SCR_CBLEWUF PWR_SCR_CBLEWUF_Msk /*!< Clear BLE wakeup interrupt flag */ 6498 #define PWR_SCR_C802WUF_Pos (10U) 6499 #define PWR_SCR_C802WUF_Msk (0x1UL << PWR_SCR_C802WUF_Pos) /*!< 0x00000400 */ 6500 #define PWR_SCR_C802WUF PWR_SCR_C802WUF_Msk /*!< Clear 802.15.4 wakeup interrupt flag */ 6501 6502 #define PWR_SCR_CCRPEF_Pos (11U) 6503 #define PWR_SCR_CCRPEF_Msk (0x1UL << PWR_SCR_CCRPEF_Pos) /*!< 0x00000800 */ 6504 #define PWR_SCR_CCRPEF PWR_SCR_CCRPEF_Msk /*!< Clear Critical radio phase end of activity interrupt flag */ 6505 #define PWR_SCR_CBLEAF_Pos (12U) 6506 #define PWR_SCR_CBLEAF_Msk (0x1UL << PWR_SCR_CBLEAF_Pos) /*!< 0x00001000 */ 6507 #define PWR_SCR_CBLEAF PWR_SCR_CBLEAF_Msk /*!< Clear BLE end of activity interrupt flag */ 6508 #define PWR_SCR_C802AF_Pos (13U) 6509 #define PWR_SCR_C802AF_Msk (0x1UL << PWR_SCR_C802AF_Pos) /*!< 0x00002000 */ 6510 #define PWR_SCR_C802AF PWR_SCR_C802AF_Msk /*!< Clear 802.15.4 end of activity interrupt flag */ 6511 6512 #define PWR_SCR_CC2HF_Pos (14U) 6513 #define PWR_SCR_CC2HF_Msk (0x1UL << PWR_SCR_CC2HF_Pos) /*!< 0x00004000 */ 6514 #define PWR_SCR_CC2HF PWR_SCR_CC2HF_Msk /*!< Clear CPU2 Hold interrupt flag */ 6515 6516 /******************** Bit definition for PWR_CR5 register ********************/ 6517 #define PWR_CR5_SMPSVOS_Pos (0U) 6518 #define PWR_CR5_SMPSVOS_Msk (0xFUL << PWR_CR5_SMPSVOS_Pos) /*!< 0x0000000F */ 6519 #define PWR_CR5_SMPSVOS PWR_CR5_SMPSVOS_Msk /*!< SMPS step down converter voltage output scaling voltage level */ 6520 #define PWR_CR5_SMPSVOS_0 (0x01U << PWR_CR5_SMPSVOS_Pos) /*!< 0x00000001 */ 6521 #define PWR_CR5_SMPSVOS_1 (0x02U << PWR_CR5_SMPSVOS_Pos) /*!< 0x00000002 */ 6522 #define PWR_CR5_SMPSVOS_2 (0x04U << PWR_CR5_SMPSVOS_Pos) /*!< 0x00000004 */ 6523 #define PWR_CR5_SMPSVOS_3 (0x08U << PWR_CR5_SMPSVOS_Pos) /*!< 0x00000008 */ 6524 6525 #define PWR_CR5_SMPSSC_Pos (4U) 6526 #define PWR_CR5_SMPSSC_Msk (0x7UL << PWR_CR5_SMPSSC_Pos) /*!< 0x00000070 */ 6527 #define PWR_CR5_SMPSSC PWR_CR5_SMPSSC_Msk /*!< SMPS step down converter supply startup current selection */ 6528 #define PWR_CR5_SMPSSC_0 (0x01U << PWR_CR5_SMPSSC_Pos) /*!< 0x00000010 */ 6529 #define PWR_CR5_SMPSSC_1 (0x02U << PWR_CR5_SMPSSC_Pos) /*!< 0x00000020 */ 6530 #define PWR_CR5_SMPSSC_2 (0x04U << PWR_CR5_SMPSSC_Pos) /*!< 0x00000040 */ 6531 6532 #define PWR_CR5_BORHC_Pos (8U) 6533 #define PWR_CR5_BORHC_Msk (0x1UL << PWR_CR5_BORHC_Pos) /*!< 0x00000100 */ 6534 #define PWR_CR5_BORHC PWR_CR5_BORHC_Msk /*!< BORH configuration selection */ 6535 6536 #define PWR_CR5_SMPSEN_Pos (15U) 6537 #define PWR_CR5_SMPSEN_Msk (0x1UL << PWR_CR5_SMPSEN_Pos) /*!< 0x00008000 */ 6538 #define PWR_CR5_SMPSEN PWR_CR5_SMPSEN_Msk /*!< Enable SMPS Step Down converter SMPS mode enable */ 6539 6540 /******************** Bit definition for PWR_PUCRA register *****************/ 6541 #define PWR_PUCRA_PA0_Pos (0U) 6542 #define PWR_PUCRA_PA0_Msk (0x1UL << PWR_PUCRA_PA0_Pos) /*!< 0x00000001 */ 6543 #define PWR_PUCRA_PA0 PWR_PUCRA_PA0_Msk /*!< Pin PA0 Pull-Up set */ 6544 #define PWR_PUCRA_PA1_Pos (1U) 6545 #define PWR_PUCRA_PA1_Msk (0x1UL << PWR_PUCRA_PA1_Pos) /*!< 0x00000002 */ 6546 #define PWR_PUCRA_PA1 PWR_PUCRA_PA1_Msk /*!< Pin PA1 Pull-Up set */ 6547 #define PWR_PUCRA_PA2_Pos (2U) 6548 #define PWR_PUCRA_PA2_Msk (0x1UL << PWR_PUCRA_PA2_Pos) /*!< 0x00000004 */ 6549 #define PWR_PUCRA_PA2 PWR_PUCRA_PA2_Msk /*!< Pin PA2 Pull-Up set */ 6550 #define PWR_PUCRA_PA3_Pos (3U) 6551 #define PWR_PUCRA_PA3_Msk (0x1UL << PWR_PUCRA_PA3_Pos) /*!< 0x00000008 */ 6552 #define PWR_PUCRA_PA3 PWR_PUCRA_PA3_Msk /*!< Pin PA3 Pull-Up set */ 6553 #define PWR_PUCRA_PA4_Pos (4U) 6554 #define PWR_PUCRA_PA4_Msk (0x1UL << PWR_PUCRA_PA4_Pos) /*!< 0x00000010 */ 6555 #define PWR_PUCRA_PA4 PWR_PUCRA_PA4_Msk /*!< Pin PA4 Pull-Up set */ 6556 #define PWR_PUCRA_PA5_Pos (5U) 6557 #define PWR_PUCRA_PA5_Msk (0x1UL << PWR_PUCRA_PA5_Pos) /*!< 0x00000020 */ 6558 #define PWR_PUCRA_PA5 PWR_PUCRA_PA5_Msk /*!< Pin PA5 Pull-Up set */ 6559 #define PWR_PUCRA_PA6_Pos (6U) 6560 #define PWR_PUCRA_PA6_Msk (0x1UL << PWR_PUCRA_PA6_Pos) /*!< 0x00000040 */ 6561 #define PWR_PUCRA_PA6 PWR_PUCRA_PA6_Msk /*!< Pin PA6 Pull-Up set */ 6562 #define PWR_PUCRA_PA7_Pos (7U) 6563 #define PWR_PUCRA_PA7_Msk (0x1UL << PWR_PUCRA_PA7_Pos) /*!< 0x00000080 */ 6564 #define PWR_PUCRA_PA7 PWR_PUCRA_PA7_Msk /*!< Pin PA7 Pull-Up set */ 6565 #define PWR_PUCRA_PA8_Pos (8U) 6566 #define PWR_PUCRA_PA8_Msk (0x1UL << PWR_PUCRA_PA8_Pos) /*!< 0x00000100 */ 6567 #define PWR_PUCRA_PA8 PWR_PUCRA_PA8_Msk /*!< Pin PA8 Pull-Up set */ 6568 #define PWR_PUCRA_PA9_Pos (9U) 6569 #define PWR_PUCRA_PA9_Msk (0x1UL << PWR_PUCRA_PA9_Pos) /*!< 0x00000200 */ 6570 #define PWR_PUCRA_PA9 PWR_PUCRA_PA9_Msk /*!< Pin PA9 Pull-Up set */ 6571 #define PWR_PUCRA_PA10_Pos (10U) 6572 #define PWR_PUCRA_PA10_Msk (0x1UL << PWR_PUCRA_PA10_Pos) /*!< 0x00000400 */ 6573 #define PWR_PUCRA_PA10 PWR_PUCRA_PA10_Msk /*!< Pin PA10 Pull-Up set */ 6574 #define PWR_PUCRA_PA11_Pos (11U) 6575 #define PWR_PUCRA_PA11_Msk (0x1UL << PWR_PUCRA_PA11_Pos) /*!< 0x00000800 */ 6576 #define PWR_PUCRA_PA11 PWR_PUCRA_PA11_Msk /*!< Pin PA11 Pull-Up set */ 6577 #define PWR_PUCRA_PA12_Pos (12U) 6578 #define PWR_PUCRA_PA12_Msk (0x1UL << PWR_PUCRA_PA12_Pos) /*!< 0x00001000 */ 6579 #define PWR_PUCRA_PA12 PWR_PUCRA_PA12_Msk /*!< Pin PA12 Pull-Up set */ 6580 #define PWR_PUCRA_PA13_Pos (13U) 6581 #define PWR_PUCRA_PA13_Msk (0x1UL << PWR_PUCRA_PA13_Pos) /*!< 0x00002000 */ 6582 #define PWR_PUCRA_PA13 PWR_PUCRA_PA13_Msk /*!< Pin PA13 Pull-Up set */ 6583 #define PWR_PUCRA_PA15_Pos (15U) 6584 #define PWR_PUCRA_PA15_Msk (0x1UL << PWR_PUCRA_PA15_Pos) /*!< 0x00008000 */ 6585 #define PWR_PUCRA_PA15 PWR_PUCRA_PA15_Msk /*!< Pin PA15 Pull-Up set */ 6586 6587 /******************** Bit definition for PWR_PDCRA register *****************/ 6588 #define PWR_PDCRA_PA0_Pos (0U) 6589 #define PWR_PDCRA_PA0_Msk (0x1UL << PWR_PDCRA_PA0_Pos) /*!< 0x00000001 */ 6590 #define PWR_PDCRA_PA0 PWR_PDCRA_PA0_Msk /*!< Pin PA0 Pull-Down set */ 6591 #define PWR_PDCRA_PA1_Pos (1U) 6592 #define PWR_PDCRA_PA1_Msk (0x1UL << PWR_PDCRA_PA1_Pos) /*!< 0x00000002 */ 6593 #define PWR_PDCRA_PA1 PWR_PDCRA_PA1_Msk /*!< Pin PA1 Pull-Down set */ 6594 #define PWR_PDCRA_PA2_Pos (2U) 6595 #define PWR_PDCRA_PA2_Msk (0x1UL << PWR_PDCRA_PA2_Pos) /*!< 0x00000004 */ 6596 #define PWR_PDCRA_PA2 PWR_PDCRA_PA2_Msk /*!< Pin PA2 Pull-Down set */ 6597 #define PWR_PDCRA_PA3_Pos (3U) 6598 #define PWR_PDCRA_PA3_Msk (0x1UL << PWR_PDCRA_PA3_Pos) /*!< 0x00000008 */ 6599 #define PWR_PDCRA_PA3 PWR_PDCRA_PA3_Msk /*!< Pin PA3 Pull-Down set */ 6600 #define PWR_PDCRA_PA4_Pos (4U) 6601 #define PWR_PDCRA_PA4_Msk (0x1UL << PWR_PDCRA_PA4_Pos) /*!< 0x00000010 */ 6602 #define PWR_PDCRA_PA4 PWR_PDCRA_PA4_Msk /*!< Pin PA4 Pull-Down set */ 6603 #define PWR_PDCRA_PA5_Pos (5U) 6604 #define PWR_PDCRA_PA5_Msk (0x1UL << PWR_PDCRA_PA5_Pos) /*!< 0x00000020 */ 6605 #define PWR_PDCRA_PA5 PWR_PDCRA_PA5_Msk /*!< Pin PA5 Pull-Down set */ 6606 #define PWR_PDCRA_PA6_Pos (6U) 6607 #define PWR_PDCRA_PA6_Msk (0x1UL << PWR_PDCRA_PA6_Pos) /*!< 0x00000040 */ 6608 #define PWR_PDCRA_PA6 PWR_PDCRA_PA6_Msk /*!< Pin PA6 Pull-Down set */ 6609 #define PWR_PDCRA_PA7_Pos (7U) 6610 #define PWR_PDCRA_PA7_Msk (0x1UL << PWR_PDCRA_PA7_Pos) /*!< 0x00000080 */ 6611 #define PWR_PDCRA_PA7 PWR_PDCRA_PA7_Msk /*!< Pin PA7 Pull-Down set */ 6612 #define PWR_PDCRA_PA8_Pos (8U) 6613 #define PWR_PDCRA_PA8_Msk (0x1UL << PWR_PDCRA_PA8_Pos) /*!< 0x00000100 */ 6614 #define PWR_PDCRA_PA8 PWR_PDCRA_PA8_Msk /*!< Pin PA8 Pull-Down set */ 6615 #define PWR_PDCRA_PA9_Pos (9U) 6616 #define PWR_PDCRA_PA9_Msk (0x1UL << PWR_PDCRA_PA9_Pos) /*!< 0x00000200 */ 6617 #define PWR_PDCRA_PA9 PWR_PDCRA_PA9_Msk /*!< Pin PA9 Pull-Down set */ 6618 #define PWR_PDCRA_PA10_Pos (10U) 6619 #define PWR_PDCRA_PA10_Msk (0x1UL << PWR_PDCRA_PA10_Pos) /*!< 0x00000400 */ 6620 #define PWR_PDCRA_PA10 PWR_PDCRA_PA10_Msk /*!< Pin PA10 Pull-Down set */ 6621 #define PWR_PDCRA_PA11_Pos (11U) 6622 #define PWR_PDCRA_PA11_Msk (0x1UL << PWR_PDCRA_PA11_Pos) /*!< 0x00000800 */ 6623 #define PWR_PDCRA_PA11 PWR_PDCRA_PA11_Msk /*!< Pin PA11 Pull-Down set */ 6624 #define PWR_PDCRA_PA12_Pos (12U) 6625 #define PWR_PDCRA_PA12_Msk (0x1UL << PWR_PDCRA_PA12_Pos) /*!< 0x00001000 */ 6626 #define PWR_PDCRA_PA12 PWR_PDCRA_PA12_Msk /*!< Pin PA12 Pull-Down set */ 6627 #define PWR_PDCRA_PA14_Pos (14U) 6628 #define PWR_PDCRA_PA14_Msk (0x1UL << PWR_PDCRA_PA14_Pos) /*!< 0x00004000 */ 6629 #define PWR_PDCRA_PA14 PWR_PDCRA_PA14_Msk /*!< Pin PA14 Pull-Down set */ 6630 6631 /******************** Bit definition for PWR_PUCRB register *****************/ 6632 #define PWR_PUCRB_PB0_Pos (0U) 6633 #define PWR_PUCRB_PB0_Msk (0x1UL << PWR_PUCRB_PB0_Pos) /*!< 0x00000001 */ 6634 #define PWR_PUCRB_PB0 PWR_PUCRB_PB0_Msk /*!< Pin PB0 Pull-Up set */ 6635 #define PWR_PUCRB_PB1_Pos (1U) 6636 #define PWR_PUCRB_PB1_Msk (0x1UL << PWR_PUCRB_PB1_Pos) /*!< 0x00000002 */ 6637 #define PWR_PUCRB_PB1 PWR_PUCRB_PB1_Msk /*!< Pin PB1 Pull-Up set */ 6638 #define PWR_PUCRB_PB2_Pos (2U) 6639 #define PWR_PUCRB_PB2_Msk (0x1UL << PWR_PUCRB_PB2_Pos) /*!< 0x00000004 */ 6640 #define PWR_PUCRB_PB2 PWR_PUCRB_PB2_Msk /*!< Pin PB2 Pull-Up set */ 6641 #define PWR_PUCRB_PB3_Pos (3U) 6642 #define PWR_PUCRB_PB3_Msk (0x1UL << PWR_PUCRB_PB3_Pos) /*!< 0x00000008 */ 6643 #define PWR_PUCRB_PB3 PWR_PUCRB_PB3_Msk /*!< Pin PB3 Pull-Up set */ 6644 #define PWR_PUCRB_PB4_Pos (4U) 6645 #define PWR_PUCRB_PB4_Msk (0x1UL << PWR_PUCRB_PB4_Pos) /*!< 0x00000010 */ 6646 #define PWR_PUCRB_PB4 PWR_PUCRB_PB4_Msk /*!< Pin PB4 Pull-Up set */ 6647 #define PWR_PUCRB_PB5_Pos (5U) 6648 #define PWR_PUCRB_PB5_Msk (0x1UL << PWR_PUCRB_PB5_Pos) /*!< 0x00000020 */ 6649 #define PWR_PUCRB_PB5 PWR_PUCRB_PB5_Msk /*!< Pin PB5 Pull-Up set */ 6650 #define PWR_PUCRB_PB6_Pos (6U) 6651 #define PWR_PUCRB_PB6_Msk (0x1UL << PWR_PUCRB_PB6_Pos) /*!< 0x00000040 */ 6652 #define PWR_PUCRB_PB6 PWR_PUCRB_PB6_Msk /*!< Pin PB6 Pull-Up set */ 6653 #define PWR_PUCRB_PB7_Pos (7U) 6654 #define PWR_PUCRB_PB7_Msk (0x1UL << PWR_PUCRB_PB7_Pos) /*!< 0x00000080 */ 6655 #define PWR_PUCRB_PB7 PWR_PUCRB_PB7_Msk /*!< Pin PB7 Pull-Up set */ 6656 #define PWR_PUCRB_PB8_Pos (8U) 6657 #define PWR_PUCRB_PB8_Msk (0x1UL << PWR_PUCRB_PB8_Pos) /*!< 0x00000100 */ 6658 #define PWR_PUCRB_PB8 PWR_PUCRB_PB8_Msk /*!< Pin PB8 Pull-Up set */ 6659 #define PWR_PUCRB_PB9_Pos (9U) 6660 #define PWR_PUCRB_PB9_Msk (0x1UL << PWR_PUCRB_PB9_Pos) /*!< 0x00000200 */ 6661 #define PWR_PUCRB_PB9 PWR_PUCRB_PB9_Msk /*!< Pin PB9 Pull-Up set */ 6662 #define PWR_PUCRB_PB10_Pos (10U) 6663 #define PWR_PUCRB_PB10_Msk (0x1UL << PWR_PUCRB_PB10_Pos) /*!< 0x00000400 */ 6664 #define PWR_PUCRB_PB10 PWR_PUCRB_PB10_Msk /*!< Pin PB10 Pull-Up set */ 6665 #define PWR_PUCRB_PB11_Pos (11U) 6666 #define PWR_PUCRB_PB11_Msk (0x1UL << PWR_PUCRB_PB11_Pos) /*!< 0x00000800 */ 6667 #define PWR_PUCRB_PB11 PWR_PUCRB_PB11_Msk /*!< Pin PB11 Pull-Up set */ 6668 #define PWR_PUCRB_PB12_Pos (12U) 6669 #define PWR_PUCRB_PB12_Msk (0x1UL << PWR_PUCRB_PB12_Pos) /*!< 0x00001000 */ 6670 #define PWR_PUCRB_PB12 PWR_PUCRB_PB12_Msk /*!< Pin PB12 Pull-Up set */ 6671 #define PWR_PUCRB_PB13_Pos (13U) 6672 #define PWR_PUCRB_PB13_Msk (0x1UL << PWR_PUCRB_PB13_Pos) /*!< 0x00002000 */ 6673 #define PWR_PUCRB_PB13 PWR_PUCRB_PB13_Msk /*!< Pin PB13 Pull-Up set */ 6674 #define PWR_PUCRB_PB14_Pos (14U) 6675 #define PWR_PUCRB_PB14_Msk (0x1UL << PWR_PUCRB_PB14_Pos) /*!< 0x00004000 */ 6676 #define PWR_PUCRB_PB14 PWR_PUCRB_PB14_Msk /*!< Pin PB14 Pull-Up set */ 6677 #define PWR_PUCRB_PB15_Pos (15U) 6678 #define PWR_PUCRB_PB15_Msk (0x1UL << PWR_PUCRB_PB15_Pos) /*!< 0x00008000 */ 6679 #define PWR_PUCRB_PB15 PWR_PUCRB_PB15_Msk /*!< Pin PB15 Pull-Up set */ 6680 6681 /******************** Bit definition for PWR_PDCRB register *****************/ 6682 #define PWR_PDCRB_PB0_Pos (0U) 6683 #define PWR_PDCRB_PB0_Msk (0x1UL << PWR_PDCRB_PB0_Pos) /*!< 0x00000001 */ 6684 #define PWR_PDCRB_PB0 PWR_PDCRB_PB0_Msk /*!< Pin PB0 Pull-Down set */ 6685 #define PWR_PDCRB_PB1_Pos (1U) 6686 #define PWR_PDCRB_PB1_Msk (0x1UL << PWR_PDCRB_PB1_Pos) /*!< 0x00000002 */ 6687 #define PWR_PDCRB_PB1 PWR_PDCRB_PB1_Msk /*!< Pin PB1 Pull-Down set */ 6688 #define PWR_PDCRB_PB2_Pos (2U) 6689 #define PWR_PDCRB_PB2_Msk (0x1UL << PWR_PDCRB_PB2_Pos) /*!< 0x00000004 */ 6690 #define PWR_PDCRB_PB2 PWR_PDCRB_PB2_Msk /*!< Pin PB2 Pull-Down set */ 6691 #define PWR_PDCRB_PB3_Pos (3U) 6692 #define PWR_PDCRB_PB3_Msk (0x1UL << PWR_PDCRB_PB3_Pos) /*!< 0x00000008 */ 6693 #define PWR_PDCRB_PB3 PWR_PDCRB_PB3_Msk /*!< Pin PB3 Pull-Down set */ 6694 #define PWR_PDCRB_PB5_Pos (5U) 6695 #define PWR_PDCRB_PB5_Msk (0x1UL << PWR_PDCRB_PB5_Pos) /*!< 0x00000020 */ 6696 #define PWR_PDCRB_PB5 PWR_PDCRB_PB5_Msk /*!< Pin PB5 Pull-Down set */ 6697 #define PWR_PDCRB_PB6_Pos (6U) 6698 #define PWR_PDCRB_PB6_Msk (0x1UL << PWR_PDCRB_PB6_Pos) /*!< 0x00000040 */ 6699 #define PWR_PDCRB_PB6 PWR_PDCRB_PB6_Msk /*!< Pin PB6 Pull-Down set */ 6700 #define PWR_PDCRB_PB7_Pos (7U) 6701 #define PWR_PDCRB_PB7_Msk (0x1UL << PWR_PDCRB_PB7_Pos) /*!< 0x00000080 */ 6702 #define PWR_PDCRB_PB7 PWR_PDCRB_PB7_Msk /*!< Pin PB7 Pull-Down set */ 6703 #define PWR_PDCRB_PB8_Pos (8U) 6704 #define PWR_PDCRB_PB8_Msk (0x1UL << PWR_PDCRB_PB8_Pos) /*!< 0x00000100 */ 6705 #define PWR_PDCRB_PB8 PWR_PDCRB_PB8_Msk /*!< Pin PB8 Pull-Down set */ 6706 #define PWR_PDCRB_PB9_Pos (9U) 6707 #define PWR_PDCRB_PB9_Msk (0x1UL << PWR_PDCRB_PB9_Pos) /*!< 0x00000200 */ 6708 #define PWR_PDCRB_PB9 PWR_PDCRB_PB9_Msk /*!< Pin PB9 Pull-Down set */ 6709 #define PWR_PDCRB_PB10_Pos (10U) 6710 #define PWR_PDCRB_PB10_Msk (0x1UL << PWR_PDCRB_PB10_Pos) /*!< 0x00000400 */ 6711 #define PWR_PDCRB_PB10 PWR_PDCRB_PB10_Msk /*!< Pin PB10 Pull-Down set */ 6712 #define PWR_PDCRB_PB11_Pos (11U) 6713 #define PWR_PDCRB_PB11_Msk (0x1UL << PWR_PDCRB_PB11_Pos) /*!< 0x00000800 */ 6714 #define PWR_PDCRB_PB11 PWR_PDCRB_PB11_Msk /*!< Pin PB11 Pull-Down set */ 6715 #define PWR_PDCRB_PB12_Pos (12U) 6716 #define PWR_PDCRB_PB12_Msk (0x1UL << PWR_PDCRB_PB12_Pos) /*!< 0x00001000 */ 6717 #define PWR_PDCRB_PB12 PWR_PDCRB_PB12_Msk /*!< Pin PB12 Pull-Down set */ 6718 #define PWR_PDCRB_PB13_Pos (13U) 6719 #define PWR_PDCRB_PB13_Msk (0x1UL << PWR_PDCRB_PB13_Pos) /*!< 0x00002000 */ 6720 #define PWR_PDCRB_PB13 PWR_PDCRB_PB13_Msk /*!< Pin PB13 Pull-Down set */ 6721 #define PWR_PDCRB_PB14_Pos (14U) 6722 #define PWR_PDCRB_PB14_Msk (0x1UL << PWR_PDCRB_PB14_Pos) /*!< 0x00004000 */ 6723 #define PWR_PDCRB_PB14 PWR_PDCRB_PB14_Msk /*!< Pin PB14 Pull-Down set */ 6724 #define PWR_PDCRB_PB15_Pos (15U) 6725 #define PWR_PDCRB_PB15_Msk (0x1UL << PWR_PDCRB_PB15_Pos) /*!< 0x00008000 */ 6726 #define PWR_PDCRB_PB15 PWR_PDCRB_PB15_Msk /*!< Pin PB15 Pull-Down set */ 6727 6728 /******************** Bit definition for PWR_PUCRC register *****************/ 6729 #define PWR_PUCRC_PC0_Pos (0U) 6730 #define PWR_PUCRC_PC0_Msk (0x1UL << PWR_PUCRC_PC0_Pos) /*!< 0x00000001 */ 6731 #define PWR_PUCRC_PC0 PWR_PUCRC_PC0_Msk /*!< Pin PC0 Pull-Up set */ 6732 #define PWR_PUCRC_PC1_Pos (1U) 6733 #define PWR_PUCRC_PC1_Msk (0x1UL << PWR_PUCRC_PC1_Pos) /*!< 0x00000002 */ 6734 #define PWR_PUCRC_PC1 PWR_PUCRC_PC1_Msk /*!< Pin PC1 Pull-Up set */ 6735 #define PWR_PUCRC_PC2_Pos (2U) 6736 #define PWR_PUCRC_PC2_Msk (0x1UL << PWR_PUCRC_PC2_Pos) /*!< 0x00000004 */ 6737 #define PWR_PUCRC_PC2 PWR_PUCRC_PC2_Msk /*!< Pin PC2 Pull-Up set */ 6738 #define PWR_PUCRC_PC3_Pos (3U) 6739 #define PWR_PUCRC_PC3_Msk (0x1UL << PWR_PUCRC_PC3_Pos) /*!< 0x00000008 */ 6740 #define PWR_PUCRC_PC3 PWR_PUCRC_PC3_Msk /*!< Pin PC3 Pull-Up set */ 6741 #define PWR_PUCRC_PC4_Pos (4U) 6742 #define PWR_PUCRC_PC4_Msk (0x1UL << PWR_PUCRC_PC4_Pos) /*!< 0x00000010 */ 6743 #define PWR_PUCRC_PC4 PWR_PUCRC_PC4_Msk /*!< Pin PC4 Pull-Up set */ 6744 #define PWR_PUCRC_PC5_Pos (5U) 6745 #define PWR_PUCRC_PC5_Msk (0x1UL << PWR_PUCRC_PC5_Pos) /*!< 0x00000020 */ 6746 #define PWR_PUCRC_PC5 PWR_PUCRC_PC5_Msk /*!< Pin PC5 Pull-Up set */ 6747 #define PWR_PUCRC_PC6_Pos (6U) 6748 #define PWR_PUCRC_PC6_Msk (0x1UL << PWR_PUCRC_PC6_Pos) /*!< 0x00000040 */ 6749 #define PWR_PUCRC_PC6 PWR_PUCRC_PC6_Msk /*!< Pin PC6 Pull-Up set */ 6750 #define PWR_PUCRC_PC7_Pos (7U) 6751 #define PWR_PUCRC_PC7_Msk (0x1UL << PWR_PUCRC_PC7_Pos) /*!< 0x00000080 */ 6752 #define PWR_PUCRC_PC7 PWR_PUCRC_PC7_Msk /*!< Pin PC7 Pull-Up set */ 6753 #define PWR_PUCRC_PC8_Pos (8U) 6754 #define PWR_PUCRC_PC8_Msk (0x1UL << PWR_PUCRC_PC8_Pos) /*!< 0x00000100 */ 6755 #define PWR_PUCRC_PC8 PWR_PUCRC_PC8_Msk /*!< Pin PC8 Pull-Up set */ 6756 #define PWR_PUCRC_PC9_Pos (9U) 6757 #define PWR_PUCRC_PC9_Msk (0x1UL << PWR_PUCRC_PC9_Pos) /*!< 0x00000200 */ 6758 #define PWR_PUCRC_PC9 PWR_PUCRC_PC9_Msk /*!< Pin PC9 Pull-Up set */ 6759 #define PWR_PUCRC_PC10_Pos (10U) 6760 #define PWR_PUCRC_PC10_Msk (0x1UL << PWR_PUCRC_PC10_Pos) /*!< 0x00000400 */ 6761 #define PWR_PUCRC_PC10 PWR_PUCRC_PC10_Msk /*!< Pin PC10 Pull-Up set */ 6762 #define PWR_PUCRC_PC11_Pos (11U) 6763 #define PWR_PUCRC_PC11_Msk (0x1UL << PWR_PUCRC_PC11_Pos) /*!< 0x00000800 */ 6764 #define PWR_PUCRC_PC11 PWR_PUCRC_PC11_Msk /*!< Pin PC11 Pull-Up set */ 6765 #define PWR_PUCRC_PC12_Pos (12U) 6766 #define PWR_PUCRC_PC12_Msk (0x1UL << PWR_PUCRC_PC12_Pos) /*!< 0x00001000 */ 6767 #define PWR_PUCRC_PC12 PWR_PUCRC_PC12_Msk /*!< Pin PC12 Pull-Up set */ 6768 #define PWR_PUCRC_PC13_Pos (13U) 6769 #define PWR_PUCRC_PC13_Msk (0x1UL << PWR_PUCRC_PC13_Pos) /*!< 0x00002000 */ 6770 #define PWR_PUCRC_PC13 PWR_PUCRC_PC13_Msk /*!< Pin PC13 Pull-Up set */ 6771 #define PWR_PUCRC_PC14_Pos (14U) 6772 #define PWR_PUCRC_PC14_Msk (0x1UL << PWR_PUCRC_PC14_Pos) /*!< 0x00004000 */ 6773 #define PWR_PUCRC_PC14 PWR_PUCRC_PC14_Msk /*!< Pin PC14 Pull-Up set */ 6774 #define PWR_PUCRC_PC15_Pos (15U) 6775 #define PWR_PUCRC_PC15_Msk (0x1UL << PWR_PUCRC_PC15_Pos) /*!< 0x00008000 */ 6776 #define PWR_PUCRC_PC15 PWR_PUCRC_PC15_Msk /*!< Pin PC15 Pull-Up set */ 6777 6778 /******************** Bit definition for PWR_PDCRC register *****************/ 6779 #define PWR_PDCRC_PC0_Pos (0U) 6780 #define PWR_PDCRC_PC0_Msk (0x1UL << PWR_PDCRC_PC0_Pos) /*!< 0x00000001 */ 6781 #define PWR_PDCRC_PC0 PWR_PDCRC_PC0_Msk /*!< Pin PC0 Pull-Down set */ 6782 #define PWR_PDCRC_PC1_Pos (1U) 6783 #define PWR_PDCRC_PC1_Msk (0x1UL << PWR_PDCRC_PC1_Pos) /*!< 0x00000002 */ 6784 #define PWR_PDCRC_PC1 PWR_PDCRC_PC1_Msk /*!< Pin PC1 Pull-Down set */ 6785 #define PWR_PDCRC_PC2_Pos (2U) 6786 #define PWR_PDCRC_PC2_Msk (0x1UL << PWR_PDCRC_PC2_Pos) /*!< 0x00000004 */ 6787 #define PWR_PDCRC_PC2 PWR_PDCRC_PC2_Msk /*!< Pin PC2 Pull-Down set */ 6788 #define PWR_PDCRC_PC3_Pos (3U) 6789 #define PWR_PDCRC_PC3_Msk (0x1UL << PWR_PDCRC_PC3_Pos) /*!< 0x00000008 */ 6790 #define PWR_PDCRC_PC3 PWR_PDCRC_PC3_Msk /*!< Pin PC3 Pull-Down set */ 6791 #define PWR_PDCRC_PC4_Pos (4U) 6792 #define PWR_PDCRC_PC4_Msk (0x1UL << PWR_PDCRC_PC4_Pos) /*!< 0x00000010 */ 6793 #define PWR_PDCRC_PC4 PWR_PDCRC_PC4_Msk /*!< Pin PC4 Pull-Down set */ 6794 #define PWR_PDCRC_PC5_Pos (5U) 6795 #define PWR_PDCRC_PC5_Msk (0x1UL << PWR_PDCRC_PC5_Pos) /*!< 0x00000020 */ 6796 #define PWR_PDCRC_PC5 PWR_PDCRC_PC5_Msk /*!< Pin PC5 Pull-Down set */ 6797 #define PWR_PDCRC_PC6_Pos (6U) 6798 #define PWR_PDCRC_PC6_Msk (0x1UL << PWR_PDCRC_PC6_Pos) /*!< 0x00000040 */ 6799 #define PWR_PDCRC_PC6 PWR_PDCRC_PC6_Msk /*!< Pin PC6 Pull-Down set */ 6800 #define PWR_PDCRC_PC7_Pos (7U) 6801 #define PWR_PDCRC_PC7_Msk (0x1UL << PWR_PDCRC_PC7_Pos) /*!< 0x00000080 */ 6802 #define PWR_PDCRC_PC7 PWR_PDCRC_PC7_Msk /*!< Pin PC7 Pull-Down set */ 6803 #define PWR_PDCRC_PC8_Pos (8U) 6804 #define PWR_PDCRC_PC8_Msk (0x1UL << PWR_PDCRC_PC8_Pos) /*!< 0x00000100 */ 6805 #define PWR_PDCRC_PC8 PWR_PDCRC_PC8_Msk /*!< Pin PC8 Pull-Down set */ 6806 #define PWR_PDCRC_PC9_Pos (9U) 6807 #define PWR_PDCRC_PC9_Msk (0x1UL << PWR_PDCRC_PC9_Pos) /*!< 0x00000200 */ 6808 #define PWR_PDCRC_PC9 PWR_PDCRC_PC9_Msk /*!< Pin PC9 Pull-Down set */ 6809 #define PWR_PDCRC_PC10_Pos (10U) 6810 #define PWR_PDCRC_PC10_Msk (0x1UL << PWR_PDCRC_PC10_Pos) /*!< 0x00000400 */ 6811 #define PWR_PDCRC_PC10 PWR_PDCRC_PC10_Msk /*!< Pin PC10 Pull-Down set */ 6812 #define PWR_PDCRC_PC11_Pos (11U) 6813 #define PWR_PDCRC_PC11_Msk (0x1UL << PWR_PDCRC_PC11_Pos) /*!< 0x00000800 */ 6814 #define PWR_PDCRC_PC11 PWR_PDCRC_PC11_Msk /*!< Pin PC11 Pull-Down set */ 6815 #define PWR_PDCRC_PC12_Pos (12U) 6816 #define PWR_PDCRC_PC12_Msk (0x1UL << PWR_PDCRC_PC12_Pos) /*!< 0x00001000 */ 6817 #define PWR_PDCRC_PC12 PWR_PDCRC_PC12_Msk /*!< Pin PC12 Pull-Down set */ 6818 #define PWR_PDCRC_PC13_Pos (13U) 6819 #define PWR_PDCRC_PC13_Msk (0x1UL << PWR_PDCRC_PC13_Pos) /*!< 0x00002000 */ 6820 #define PWR_PDCRC_PC13 PWR_PDCRC_PC13_Msk /*!< Pin PC13 Pull-Down set */ 6821 #define PWR_PDCRC_PC14_Pos (14U) 6822 #define PWR_PDCRC_PC14_Msk (0x1UL << PWR_PDCRC_PC14_Pos) /*!< 0x00004000 */ 6823 #define PWR_PDCRC_PC14 PWR_PDCRC_PC14_Msk /*!< Pin PC14 Pull-Down set */ 6824 #define PWR_PDCRC_PC15_Pos (15U) 6825 #define PWR_PDCRC_PC15_Msk (0x1UL << PWR_PDCRC_PC15_Pos) /*!< 0x00008000 */ 6826 #define PWR_PDCRC_PC15 PWR_PDCRC_PC15_Msk /*!< Pin PC15 Pull-Down set */ 6827 6828 /******************** Bit definition for PWR_PUCRD register *****************/ 6829 #define PWR_PUCRD_PD0_Pos (0U) 6830 #define PWR_PUCRD_PD0_Msk (0x1UL << PWR_PUCRD_PD0_Pos) /*!< 0x00000001 */ 6831 #define PWR_PUCRD_PD0 PWR_PUCRD_PD0_Msk /*!< Pin PD0 Pull-Up set */ 6832 #define PWR_PUCRD_PD1_Pos (1U) 6833 #define PWR_PUCRD_PD1_Msk (0x1UL << PWR_PUCRD_PD1_Pos) /*!< 0x00000002 */ 6834 #define PWR_PUCRD_PD1 PWR_PUCRD_PD1_Msk /*!< Pin PD1 Pull-Up set */ 6835 #define PWR_PUCRD_PD2_Pos (2U) 6836 #define PWR_PUCRD_PD2_Msk (0x1UL << PWR_PUCRD_PD2_Pos) /*!< 0x00000004 */ 6837 #define PWR_PUCRD_PD2 PWR_PUCRD_PD2_Msk /*!< Pin PD2 Pull-Up set */ 6838 #define PWR_PUCRD_PD3_Pos (3U) 6839 #define PWR_PUCRD_PD3_Msk (0x1UL << PWR_PUCRD_PD3_Pos) /*!< 0x00000008 */ 6840 #define PWR_PUCRD_PD3 PWR_PUCRD_PD3_Msk /*!< Pin PD3 Pull-Up set */ 6841 #define PWR_PUCRD_PD4_Pos (4U) 6842 #define PWR_PUCRD_PD4_Msk (0x1UL << PWR_PUCRD_PD4_Pos) /*!< 0x00000010 */ 6843 #define PWR_PUCRD_PD4 PWR_PUCRD_PD4_Msk /*!< Pin PD4 Pull-Up set */ 6844 #define PWR_PUCRD_PD5_Pos (5U) 6845 #define PWR_PUCRD_PD5_Msk (0x1UL << PWR_PUCRD_PD5_Pos) /*!< 0x00000020 */ 6846 #define PWR_PUCRD_PD5 PWR_PUCRD_PD5_Msk /*!< Pin PD5 Pull-Up set */ 6847 #define PWR_PUCRD_PD6_Pos (6U) 6848 #define PWR_PUCRD_PD6_Msk (0x1UL << PWR_PUCRD_PD6_Pos) /*!< 0x00000040 */ 6849 #define PWR_PUCRD_PD6 PWR_PUCRD_PD6_Msk /*!< Pin PD6 Pull-Up set */ 6850 #define PWR_PUCRD_PD8_Pos (8U) 6851 #define PWR_PUCRD_PD8_Msk (0x1UL << PWR_PUCRD_PD8_Pos) /*!< 0x00000100 */ 6852 #define PWR_PUCRD_PD8 PWR_PUCRD_PD8_Msk /*!< Pin PD8 Pull-Up set */ 6853 #define PWR_PUCRD_PD9_Pos (9U) 6854 #define PWR_PUCRD_PD9_Msk (0x1UL << PWR_PUCRD_PD9_Pos) /*!< 0x00000200 */ 6855 #define PWR_PUCRD_PD9 PWR_PUCRD_PD9_Msk /*!< Pin PD9 Pull-Up set */ 6856 #define PWR_PUCRD_PD10_Pos (10U) 6857 #define PWR_PUCRD_PD10_Msk (0x1UL << PWR_PUCRD_PD10_Pos) /*!< 0x00000400 */ 6858 #define PWR_PUCRD_PD10 PWR_PUCRD_PD10_Msk /*!< Pin PD10 Pull-Up set */ 6859 #define PWR_PUCRD_PD11_Pos (11U) 6860 #define PWR_PUCRD_PD11_Msk (0x1UL << PWR_PUCRD_PD11_Pos) /*!< 0x00000800 */ 6861 #define PWR_PUCRD_PD11 PWR_PUCRD_PD11_Msk /*!< Pin PD11 Pull-Up set */ 6862 #define PWR_PUCRD_PD12_Pos (12U) 6863 #define PWR_PUCRD_PD12_Msk (0x1UL << PWR_PUCRD_PD12_Pos) /*!< 0x00001000 */ 6864 #define PWR_PUCRD_PD12 PWR_PUCRD_PD12_Msk /*!< Pin PD12 Pull-Up set */ 6865 #define PWR_PUCRD_PD13_Pos (13U) 6866 #define PWR_PUCRD_PD13_Msk (0x1UL << PWR_PUCRD_PD13_Pos) /*!< 0x00002000 */ 6867 #define PWR_PUCRD_PD13 PWR_PUCRD_PD13_Msk /*!< Pin PD13 Pull-Up set */ 6868 #define PWR_PUCRD_PD14_Pos (14U) 6869 #define PWR_PUCRD_PD14_Msk (0x1UL << PWR_PUCRD_PD14_Pos) /*!< 0x00004000 */ 6870 #define PWR_PUCRD_PD14 PWR_PUCRD_PD14_Msk /*!< Pin PD14 Pull-Up set */ 6871 #define PWR_PUCRD_PD15_Pos (15U) 6872 #define PWR_PUCRD_PD15_Msk (0x1UL << PWR_PUCRD_PD15_Pos) /*!< 0x00008000 */ 6873 #define PWR_PUCRD_PD15 PWR_PUCRD_PD15_Msk /*!< Pin PD15 Pull-Up set */ 6874 6875 /******************** Bit definition for PWR_PDCRD register *****************/ 6876 #define PWR_PDCRD_PD0_Pos (0U) 6877 #define PWR_PDCRD_PD0_Msk (0x1UL << PWR_PDCRD_PD0_Pos) /*!< 0x00000001 */ 6878 #define PWR_PDCRD_PD0 PWR_PDCRD_PD0_Msk /*!< Pin PD0 Pull-Down set */ 6879 #define PWR_PDCRD_PD1_Pos (1U) 6880 #define PWR_PDCRD_PD1_Msk (0x1UL << PWR_PDCRD_PD1_Pos) /*!< 0x00000002 */ 6881 #define PWR_PDCRD_PD1 PWR_PDCRD_PD1_Msk /*!< Pin PD1 Pull-Down set */ 6882 #define PWR_PDCRD_PD2_Pos (2U) 6883 #define PWR_PDCRD_PD2_Msk (0x1UL << PWR_PDCRD_PD2_Pos) /*!< 0x00000004 */ 6884 #define PWR_PDCRD_PD2 PWR_PDCRD_PD2_Msk /*!< Pin PD2 Pull-Down set */ 6885 #define PWR_PDCRD_PD3_Pos (3U) 6886 #define PWR_PDCRD_PD3_Msk (0x1UL << PWR_PDCRD_PD3_Pos) /*!< 0x00000008 */ 6887 #define PWR_PDCRD_PD3 PWR_PDCRD_PD3_Msk /*!< Pin PD3 Pull-Down set */ 6888 #define PWR_PDCRD_PD4_Pos (4U) 6889 #define PWR_PDCRD_PD4_Msk (0x1UL << PWR_PDCRD_PD4_Pos) /*!< 0x00000010 */ 6890 #define PWR_PDCRD_PD4 PWR_PDCRD_PD4_Msk /*!< Pin PD4 Pull-Down set */ 6891 #define PWR_PDCRD_PD5_Pos (5U) 6892 #define PWR_PDCRD_PD5_Msk (0x1UL << PWR_PDCRD_PD5_Pos) /*!< 0x00000020 */ 6893 #define PWR_PDCRD_PD5 PWR_PDCRD_PD5_Msk /*!< Pin PD5 Pull-Down set */ 6894 #define PWR_PDCRD_PD6_Pos (6U) 6895 #define PWR_PDCRD_PD6_Msk (0x1UL << PWR_PDCRD_PD6_Pos) /*!< 0x00000040 */ 6896 #define PWR_PDCRD_PD6 PWR_PDCRD_PD6_Msk /*!< Pin PD6 Pull-Down set */ 6897 #define PWR_PDCRD_PD8_Pos (8U) 6898 #define PWR_PDCRD_PD8_Msk (0x1UL << PWR_PDCRD_PD8_Pos) /*!< 0x00000100 */ 6899 #define PWR_PDCRD_PD8 PWR_PDCRD_PD8_Msk /*!< Pin PD8 Pull-Down set */ 6900 #define PWR_PDCRD_PD9_Pos (9U) 6901 #define PWR_PDCRD_PD9_Msk (0x1UL << PWR_PDCRD_PD9_Pos) /*!< 0x00000200 */ 6902 #define PWR_PDCRD_PD9 PWR_PDCRD_PD9_Msk /*!< Pin PD9 Pull-Down set */ 6903 #define PWR_PDCRD_PD10_Pos (10U) 6904 #define PWR_PDCRD_PD10_Msk (0x1UL << PWR_PDCRD_PD10_Pos) /*!< 0x00000400 */ 6905 #define PWR_PDCRD_PD10 PWR_PDCRD_PD10_Msk /*!< Pin PD10 Pull-Down set */ 6906 #define PWR_PDCRD_PD11_Pos (11U) 6907 #define PWR_PDCRD_PD11_Msk (0x1UL << PWR_PDCRD_PD11_Pos) /*!< 0x00000800 */ 6908 #define PWR_PDCRD_PD11 PWR_PDCRD_PD11_Msk /*!< Pin PD11 Pull-Down set */ 6909 #define PWR_PDCRD_PD12_Pos (12U) 6910 #define PWR_PDCRD_PD12_Msk (0x1UL << PWR_PDCRD_PD12_Pos) /*!< 0x00001000 */ 6911 #define PWR_PDCRD_PD12 PWR_PDCRD_PD12_Msk /*!< Pin PD12 Pull-Down set */ 6912 #define PWR_PDCRD_PD13_Pos (13U) 6913 #define PWR_PDCRD_PD13_Msk (0x1UL << PWR_PDCRD_PD13_Pos) /*!< 0x00002000 */ 6914 #define PWR_PDCRD_PD13 PWR_PDCRD_PD13_Msk /*!< Pin PD13 Pull-Down set */ 6915 #define PWR_PDCRD_PD14_Pos (14U) 6916 #define PWR_PDCRD_PD14_Msk (0x1UL << PWR_PDCRD_PD14_Pos) /*!< 0x00004000 */ 6917 #define PWR_PDCRD_PD14 PWR_PDCRD_PD14_Msk /*!< Pin PD14 Pull-Down set */ 6918 #define PWR_PDCRD_PD15_Pos (15U) 6919 #define PWR_PDCRD_PD15_Msk (0x1UL << PWR_PDCRD_PD15_Pos) /*!< 0x00008000 */ 6920 #define PWR_PDCRD_PD15 PWR_PDCRD_PD15_Msk /*!< Pin PD15 Pull-Down set */ 6921 6922 /******************** Bit definition for PWR_PUCRE register *****************/ 6923 #define PWR_PUCRE_PE0_Pos (0U) 6924 #define PWR_PUCRE_PE0_Msk (0x1UL << PWR_PUCRE_PE0_Pos) /*!< 0x00000001 */ 6925 #define PWR_PUCRE_PE0 PWR_PUCRE_PE0_Msk /*!< Pin PE0 Pull-Up set */ 6926 #define PWR_PUCRE_PE1_Pos (1U) 6927 #define PWR_PUCRE_PE1_Msk (0x1UL << PWR_PUCRE_PE1_Pos) /*!< 0x00000002 */ 6928 #define PWR_PUCRE_PE1 PWR_PUCRE_PE1_Msk /*!< Pin PE1 Pull-Up set */ 6929 #define PWR_PUCRE_PE2_Pos (2U) 6930 #define PWR_PUCRE_PE2_Msk (0x1UL << PWR_PUCRE_PE2_Pos) /*!< 0x00000004 */ 6931 #define PWR_PUCRE_PE2 PWR_PUCRE_PE2_Msk /*!< Pin PE2 Pull-Up set */ 6932 #define PWR_PUCRE_PE3_Pos (3U) 6933 #define PWR_PUCRE_PE3_Msk (0x1UL << PWR_PUCRE_PE3_Pos) /*!< 0x00000008 */ 6934 #define PWR_PUCRE_PE3 PWR_PUCRE_PE3_Msk /*!< Pin PE3 Pull-Up set */ 6935 #define PWR_PUCRE_PE4_Pos (4U) 6936 #define PWR_PUCRE_PE4_Msk (0x1UL << PWR_PUCRE_PE4_Pos) /*!< 0x00000010 */ 6937 #define PWR_PUCRE_PE4 PWR_PUCRE_PE4_Msk /*!< Pin PE4 Pull-Up set */ 6938 6939 /******************** Bit definition for PWR_PDCRE register *****************/ 6940 #define PWR_PDCRE_PE0_Pos (0U) 6941 #define PWR_PDCRE_PE0_Msk (0x1UL << PWR_PDCRE_PE0_Pos) /*!< 0x00000001 */ 6942 #define PWR_PDCRE_PE0 PWR_PDCRE_PE0_Msk /*!< Pin PE0 Pull-Down set */ 6943 #define PWR_PDCRE_PE1_Pos (1U) 6944 #define PWR_PDCRE_PE1_Msk (0x1UL << PWR_PDCRE_PE1_Pos) /*!< 0x00000002 */ 6945 #define PWR_PDCRE_PE1 PWR_PDCRE_PE1_Msk /*!< Pin PE1 Pull-Down set */ 6946 #define PWR_PDCRE_PE2_Pos (2U) 6947 #define PWR_PDCRE_PE2_Msk (0x1UL << PWR_PDCRE_PE2_Pos) /*!< 0x00000004 */ 6948 #define PWR_PDCRE_PE2 PWR_PDCRE_PE2_Msk /*!< Pin PE2 Pull-Down set */ 6949 #define PWR_PDCRE_PE3_Pos (3U) 6950 #define PWR_PDCRE_PE3_Msk (0x1UL << PWR_PDCRE_PE3_Pos) /*!< 0x00000008 */ 6951 #define PWR_PDCRE_PE3 PWR_PDCRE_PE3_Msk /*!< Pin PE3 Pull-Down set */ 6952 #define PWR_PDCRE_PE4_Pos (4U) 6953 #define PWR_PDCRE_PE4_Msk (0x1UL << PWR_PDCRE_PE4_Pos) /*!< 0x00000010 */ 6954 #define PWR_PDCRE_PE4 PWR_PDCRE_PE4_Msk /*!< Pin PE4 Pull-Down set */ 6955 6956 /******************** Bit definition for PWR_PUCRH register *****************/ 6957 #define PWR_PUCRH_PH0_Pos (0U) 6958 #define PWR_PUCRH_PH0_Msk (0x1UL << PWR_PUCRH_PH0_Pos) /*!< 0x00000001 */ 6959 #define PWR_PUCRH_PH0 PWR_PUCRH_PH0_Msk /*!< Pin PH0 Pull-Up set */ 6960 #define PWR_PUCRH_PH1_Pos (1U) 6961 #define PWR_PUCRH_PH1_Msk (0x1UL << PWR_PUCRH_PH1_Pos) /*!< 0x00000002 */ 6962 #define PWR_PUCRH_PH1 PWR_PUCRH_PH1_Msk /*!< Pin PH1 Pull-Up set */ 6963 #define PWR_PUCRH_PH3_Pos (3U) 6964 #define PWR_PUCRH_PH3_Msk (0x1UL << PWR_PUCRH_PH3_Pos) /*!< 0x00000004 */ 6965 #define PWR_PUCRH_PH3 PWR_PUCRH_PH3_Msk /*!< Pin PH3 Pull-Up set */ 6966 6967 /******************** Bit definition for PWR_PDCRH register *****************/ 6968 #define PWR_PDCRH_PH0_Pos (0U) 6969 #define PWR_PDCRH_PH0_Msk (0x1UL << PWR_PDCRH_PH0_Pos) /*!< 0x00000001 */ 6970 #define PWR_PDCRH_PH0 PWR_PDCRH_PH0_Msk /*!< Pin PH0 Pull-Down set */ 6971 #define PWR_PDCRH_PH1_Pos (1U) 6972 #define PWR_PDCRH_PH1_Msk (0x1UL << PWR_PDCRH_PH1_Pos) /*!< 0x00000002 */ 6973 #define PWR_PDCRH_PH1 PWR_PDCRH_PH1_Msk /*!< Pin PH1 Pull-Down set */ 6974 #define PWR_PDCRH_PH3_Pos (3U) 6975 #define PWR_PDCRH_PH3_Msk (0x1UL << PWR_PDCRH_PH3_Pos) /*!< 0x00000004 */ 6976 #define PWR_PDCRH_PH3 PWR_PDCRH_PH3_Msk /*!< Pin PH3 Pull-Down set */ 6977 6978 /******************** Bit definition for PWR_C2CR1 register ********************/ 6979 #define PWR_C2CR1_LPMS_Pos (0U) 6980 #define PWR_C2CR1_LPMS_Msk (0x7UL << PWR_C2CR1_LPMS_Pos) /*!< 0x00000007 */ 6981 #define PWR_C2CR1_LPMS PWR_C2CR1_LPMS_Msk /*!< Low Power Mode Selection for CPU2 */ 6982 #define PWR_C2CR1_LPMS_0 (0x1U << PWR_C2CR1_LPMS_Pos) /*!< 0x00000001 */ 6983 #define PWR_C2CR1_LPMS_1 (0x2U << PWR_C2CR1_LPMS_Pos) /*!< 0x00000002 */ 6984 #define PWR_C2CR1_LPMS_2 (0x4U << PWR_C2CR1_LPMS_Pos) /*!< 0x00000004 */ 6985 6986 #define PWR_C2CR1_FPDR_Pos (4U) 6987 #define PWR_C2CR1_FPDR_Msk (0x1UL << PWR_C2CR1_FPDR_Pos) /*!< 0x00000010 */ 6988 #define PWR_C2CR1_FPDR PWR_C2CR1_FPDR_Msk /*!< Flash power down mode during LPrun for CPU2 */ 6989 6990 #define PWR_C2CR1_FPDS_Pos (5U) 6991 #define PWR_C2CR1_FPDS_Msk (0x1UL << PWR_C2CR1_FPDS_Pos) /*!< 0x00000020 */ 6992 #define PWR_C2CR1_FPDS PWR_C2CR1_FPDS_Msk /*!< Flash power down mode during LPsleep for CPU2 */ 6993 6994 #define PWR_C2CR1_BLEEWKUP_Pos (14U) 6995 #define PWR_C2CR1_BLEEWKUP_Msk (0x1UL << PWR_C2CR1_BLEEWKUP_Pos) /*!< 0x00008000 */ 6996 #define PWR_C2CR1_BLEEWKUP PWR_C2CR1_BLEEWKUP_Msk /*!< Radio BLE external wakeup signal */ 6997 6998 #define PWR_C2CR1_802EWKUP_Pos (15U) 6999 #define PWR_C2CR1_802EWKUP_Msk (0x1UL << PWR_C2CR1_802EWKUP_Pos) /*!< 0x00008000 */ 7000 #define PWR_C2CR1_802EWKUP PWR_C2CR1_802EWKUP_Msk /*!< Radio 802.15.4 external wakeup signal */ 7001 7002 /******************** Bit definition for PWR_C2CR3 register ********************/ 7003 #define PWR_C2CR3_EWUP_Pos (0U) 7004 #define PWR_C2CR3_EWUP_Msk (0x1FUL << PWR_C2CR3_EWUP_Pos) /*!< 0x0000001F */ 7005 #define PWR_C2CR3_EWUP PWR_C2CR3_EWUP_Msk /*!< Enable all external Wake-Up lines for CPU2 */ 7006 #define PWR_C2CR3_EWUP1_Pos (0U) 7007 #define PWR_C2CR3_EWUP1_Msk (0x1UL << PWR_C2CR3_EWUP1_Pos) /*!< 0x00000001 */ 7008 #define PWR_C2CR3_EWUP1 PWR_C2CR3_EWUP1_Msk /*!< Enable external WKUP Pin 1 [line 0] for CPU2 */ 7009 #define PWR_C2CR3_EWUP2_Pos (1U) 7010 #define PWR_C2CR3_EWUP2_Msk (0x1UL << PWR_C2CR3_EWUP2_Pos) /*!< 0x00000002 */ 7011 #define PWR_C2CR3_EWUP2 PWR_C2CR3_EWUP2_Msk /*!< Enable external WKUP Pin 2 [line 1] for CPU2 */ 7012 #define PWR_C2CR3_EWUP3_Pos (2U) 7013 #define PWR_C2CR3_EWUP3_Msk (0x1UL << PWR_C2CR3_EWUP3_Pos) /*!< 0x00000004 */ 7014 #define PWR_C2CR3_EWUP3 PWR_C2CR3_EWUP3_Msk /*!< Enable external WKUP Pin 3 [line 2] for CPU2 */ 7015 #define PWR_C2CR3_EWUP4_Pos (3U) 7016 #define PWR_C2CR3_EWUP4_Msk (0x1UL << PWR_C2CR3_EWUP4_Pos) /*!< 0x00000008 */ 7017 #define PWR_C2CR3_EWUP4 PWR_C2CR3_EWUP4_Msk /*!< Enable external WKUP Pin 4 [line 3] for CPU2 */ 7018 #define PWR_C2CR3_EWUP5_Pos (4U) 7019 #define PWR_C2CR3_EWUP5_Msk (0x1UL << PWR_C2CR3_EWUP5_Pos) /*!< 0x00000010 */ 7020 #define PWR_C2CR3_EWUP5 PWR_C2CR3_EWUP5_Msk /*!< Enable external WKUP Pin 5 [line 4] for CPU2 */ 7021 7022 #define PWR_C2CR3_EBLEWUP_Pos (9U) 7023 #define PWR_C2CR3_EBLEWUP_Msk (0x1UL << PWR_C2CR3_EBLEWUP_Pos) /*!< 0x00000200 */ 7024 #define PWR_C2CR3_EBLEWUP PWR_C2CR3_EBLEWUP_Msk /*!< Enable BLE host wakeup interrupt for CPU2 */ 7025 #define PWR_C2CR3_E802WUP_Pos (10U) 7026 #define PWR_C2CR3_E802WUP_Msk (0x1UL << PWR_C2CR3_E802WUP_Pos) /*!< 0x00000400 */ 7027 #define PWR_C2CR3_E802WUP PWR_C2CR3_E802WUP_Msk /*!< Enable BLE host wakeup interrupt for CPU2 */ 7028 7029 #define PWR_C2CR3_APC_Pos (12U) 7030 #define PWR_C2CR3_APC_Msk (0x1UL << PWR_C2CR3_APC_Pos) /*!< 0x00001000 */ 7031 #define PWR_C2CR3_APC PWR_C2CR3_APC_Msk /*!< Apply pull-up and pull-down configuration for CPU2 */ 7032 7033 #define PWR_C2CR3_EIWUL_Pos (15U) 7034 #define PWR_C2CR3_EIWUL_Msk (0x1UL << PWR_C2CR3_EIWUL_Pos) /*!< 0x00008000 */ 7035 #define PWR_C2CR3_EIWUL PWR_C2CR3_EIWUL_Msk /*!< Internal Wake-Up line interrupt for CPU2 */ 7036 7037 /******************** Bit definition for PWR_EXTSCR register ********************/ 7038 #define PWR_EXTSCR_C1CSSF_Pos (0U) 7039 #define PWR_EXTSCR_C1CSSF_Msk (0x1UL << PWR_EXTSCR_C1CSSF_Pos) /*!< 0x00000001 */ 7040 #define PWR_EXTSCR_C1CSSF PWR_EXTSCR_C1CSSF_Msk /*!< Clear standby and stop flags for CPU1 */ 7041 #define PWR_EXTSCR_C2CSSF_Pos (1U) 7042 #define PWR_EXTSCR_C2CSSF_Msk (0x1UL << PWR_EXTSCR_C2CSSF_Pos) /*!< 0x00000002 */ 7043 #define PWR_EXTSCR_C2CSSF PWR_EXTSCR_C2CSSF_Msk /*!< Clear standby and stop flags for CPU2 */ 7044 #define PWR_EXTSCR_CCRPF_Pos (2U) 7045 #define PWR_EXTSCR_CCRPF_Msk (0x1UL << PWR_EXTSCR_CCRPF_Pos) /*!< 0x00000004 */ 7046 #define PWR_EXTSCR_CCRPF PWR_EXTSCR_CCRPF_Msk /*!< Clear critical radio system phase flag */ 7047 7048 #define PWR_EXTSCR_C1SBF_Pos (8U) 7049 #define PWR_EXTSCR_C1SBF_Msk (0x1UL << PWR_EXTSCR_C1SBF_Pos) /*!< 0x00000100 */ 7050 #define PWR_EXTSCR_C1SBF PWR_EXTSCR_C1SBF_Msk /*!< System standby flag for CPU1 */ 7051 #define PWR_EXTSCR_C1STOPF_Pos (9U) 7052 #define PWR_EXTSCR_C1STOPF_Msk (0x1UL << PWR_EXTSCR_C1STOPF_Pos) /*!< 0x00000200 */ 7053 #define PWR_EXTSCR_C1STOPF PWR_EXTSCR_C1STOPF_Msk /*!< System stop flag for CPU1 */ 7054 #define PWR_EXTSCR_C2SBF_Pos (10U) 7055 #define PWR_EXTSCR_C2SBF_Msk (0x1UL << PWR_EXTSCR_C2SBF_Pos) /*!< 0x00000400 */ 7056 #define PWR_EXTSCR_C2SBF PWR_EXTSCR_C2SBF_Msk /*!< System standby flag for CPU2 */ 7057 #define PWR_EXTSCR_C2STOPF_Pos (11U) 7058 #define PWR_EXTSCR_C2STOPF_Msk (0x1UL << PWR_EXTSCR_C2STOPF_Pos) /*!< 0x00000800 */ 7059 #define PWR_EXTSCR_C2STOPF PWR_EXTSCR_C2STOPF_Msk /*!< System stop flag for CPU2 */ 7060 7061 #define PWR_EXTSCR_CRPF_Pos (13U) 7062 #define PWR_EXTSCR_CRPF_Msk (0x1UL << PWR_EXTSCR_CRPF_Pos) /*!< 0x00002000 */ 7063 #define PWR_EXTSCR_CRPF PWR_EXTSCR_CRPF_Msk /*!< Critical radio system phase flag */ 7064 7065 #define PWR_EXTSCR_C1DS_Pos (14U) 7066 #define PWR_EXTSCR_C1DS_Msk (0x1UL << PWR_EXTSCR_C1DS_Pos) /*!< 0x00004000 */ 7067 #define PWR_EXTSCR_C1DS PWR_EXTSCR_C1DS_Msk /*!< CPU1 deepsleep mode flag */ 7068 #define PWR_EXTSCR_C2DS_Pos (15U) 7069 #define PWR_EXTSCR_C2DS_Msk (0x1UL << PWR_EXTSCR_C2DS_Pos) /*!< 0x00008000 */ 7070 #define PWR_EXTSCR_C2DS PWR_EXTSCR_C2DS_Msk /*!< CPU2 deepsleep mode flag */ 7071 7072 /******************************************************************************/ 7073 /* */ 7074 /* QUADSPI */ 7075 /* */ 7076 /******************************************************************************/ 7077 /***************** Bit definition for QUADSPI_CR register *******************/ 7078 #define QUADSPI_CR_EN_Pos (0U) 7079 #define QUADSPI_CR_EN_Msk (0x1UL << QUADSPI_CR_EN_Pos) /*!< 0x00000001 */ 7080 #define QUADSPI_CR_EN QUADSPI_CR_EN_Msk /*!< Enable */ 7081 #define QUADSPI_CR_ABORT_Pos (1U) 7082 #define QUADSPI_CR_ABORT_Msk (0x1UL << QUADSPI_CR_ABORT_Pos) /*!< 0x00000002 */ 7083 #define QUADSPI_CR_ABORT QUADSPI_CR_ABORT_Msk /*!< Abort request */ 7084 #define QUADSPI_CR_DMAEN_Pos (2U) 7085 #define QUADSPI_CR_DMAEN_Msk (0x1UL << QUADSPI_CR_DMAEN_Pos) /*!< 0x00000004 */ 7086 #define QUADSPI_CR_DMAEN QUADSPI_CR_DMAEN_Msk /*!< DMA Enable */ 7087 #define QUADSPI_CR_TCEN_Pos (3U) 7088 #define QUADSPI_CR_TCEN_Msk (0x1UL << QUADSPI_CR_TCEN_Pos) /*!< 0x00000008 */ 7089 #define QUADSPI_CR_TCEN QUADSPI_CR_TCEN_Msk /*!< Timeout Counter Enable */ 7090 #define QUADSPI_CR_SSHIFT_Pos (4U) 7091 #define QUADSPI_CR_SSHIFT_Msk (0x1UL << QUADSPI_CR_SSHIFT_Pos) /*!< 0x00000010 */ 7092 #define QUADSPI_CR_SSHIFT QUADSPI_CR_SSHIFT_Msk /*!< Sample Shift */ 7093 #define QUADSPI_CR_FTHRES_Pos (8U) 7094 #define QUADSPI_CR_FTHRES_Msk (0xFUL << QUADSPI_CR_FTHRES_Pos) /*!< 0x00000F00 */ 7095 #define QUADSPI_CR_FTHRES QUADSPI_CR_FTHRES_Msk /*!< FTHRES[3:0] FIFO Level */ 7096 #define QUADSPI_CR_TEIE_Pos (16U) 7097 #define QUADSPI_CR_TEIE_Msk (0x1UL << QUADSPI_CR_TEIE_Pos) /*!< 0x00010000 */ 7098 #define QUADSPI_CR_TEIE QUADSPI_CR_TEIE_Msk /*!< Transfer Error Interrupt Enable */ 7099 #define QUADSPI_CR_TCIE_Pos (17U) 7100 #define QUADSPI_CR_TCIE_Msk (0x1UL << QUADSPI_CR_TCIE_Pos) /*!< 0x00020000 */ 7101 #define QUADSPI_CR_TCIE QUADSPI_CR_TCIE_Msk /*!< Transfer Complete Interrupt Enable */ 7102 #define QUADSPI_CR_FTIE_Pos (18U) 7103 #define QUADSPI_CR_FTIE_Msk (0x1UL << QUADSPI_CR_FTIE_Pos) /*!< 0x00040000 */ 7104 #define QUADSPI_CR_FTIE QUADSPI_CR_FTIE_Msk /*!< FIFO Threshold Interrupt Enable */ 7105 #define QUADSPI_CR_SMIE_Pos (19U) 7106 #define QUADSPI_CR_SMIE_Msk (0x1UL << QUADSPI_CR_SMIE_Pos) /*!< 0x00080000 */ 7107 #define QUADSPI_CR_SMIE QUADSPI_CR_SMIE_Msk /*!< Status Match Interrupt Enable */ 7108 #define QUADSPI_CR_TOIE_Pos (20U) 7109 #define QUADSPI_CR_TOIE_Msk (0x1UL << QUADSPI_CR_TOIE_Pos) /*!< 0x00100000 */ 7110 #define QUADSPI_CR_TOIE QUADSPI_CR_TOIE_Msk /*!< TimeOut Interrupt Enable */ 7111 #define QUADSPI_CR_APMS_Pos (22U) 7112 #define QUADSPI_CR_APMS_Msk (0x1UL << QUADSPI_CR_APMS_Pos) /*!< 0x00400000 */ 7113 #define QUADSPI_CR_APMS QUADSPI_CR_APMS_Msk /*!< Automatic Polling Mode Stop */ 7114 #define QUADSPI_CR_PMM_Pos (23U) 7115 #define QUADSPI_CR_PMM_Msk (0x1UL << QUADSPI_CR_PMM_Pos) /*!< 0x00800000 */ 7116 #define QUADSPI_CR_PMM QUADSPI_CR_PMM_Msk /*!< Polling Match Mode */ 7117 #define QUADSPI_CR_PRESCALER_Pos (24U) 7118 #define QUADSPI_CR_PRESCALER_Msk (0xFFUL << QUADSPI_CR_PRESCALER_Pos) /*!< 0xFF000000 */ 7119 #define QUADSPI_CR_PRESCALER QUADSPI_CR_PRESCALER_Msk /*!< PRESCALER[7:0] Clock prescaler */ 7120 7121 /***************** Bit definition for QUADSPI_DCR register ******************/ 7122 #define QUADSPI_DCR_CKMODE_Pos (0U) 7123 #define QUADSPI_DCR_CKMODE_Msk (0x1UL << QUADSPI_DCR_CKMODE_Pos) /*!< 0x00000001 */ 7124 #define QUADSPI_DCR_CKMODE QUADSPI_DCR_CKMODE_Msk /*!< Mode 0 / Mode 3 */ 7125 #define QUADSPI_DCR_CSHT_Pos (8U) 7126 #define QUADSPI_DCR_CSHT_Msk (0x7UL << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000700 */ 7127 #define QUADSPI_DCR_CSHT QUADSPI_DCR_CSHT_Msk /*!< CSHT[2:0]: ChipSelect High Time */ 7128 #define QUADSPI_DCR_CSHT_0 (0x1U << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000100 */ 7129 #define QUADSPI_DCR_CSHT_1 (0x2U << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000200 */ 7130 #define QUADSPI_DCR_CSHT_2 (0x4U << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000400 */ 7131 #define QUADSPI_DCR_FSIZE_Pos (16U) 7132 #define QUADSPI_DCR_FSIZE_Msk (0x1FUL << QUADSPI_DCR_FSIZE_Pos) /*!< 0x001F0000 */ 7133 #define QUADSPI_DCR_FSIZE QUADSPI_DCR_FSIZE_Msk /*!< FSIZE[4:0]: Flash Size */ 7134 7135 /****************** Bit definition for QUADSPI_SR register *******************/ 7136 #define QUADSPI_SR_TEF_Pos (0U) 7137 #define QUADSPI_SR_TEF_Msk (0x1UL << QUADSPI_SR_TEF_Pos) /*!< 0x00000001 */ 7138 #define QUADSPI_SR_TEF QUADSPI_SR_TEF_Msk /*!< Transfer Error Flag */ 7139 #define QUADSPI_SR_TCF_Pos (1U) 7140 #define QUADSPI_SR_TCF_Msk (0x1UL << QUADSPI_SR_TCF_Pos) /*!< 0x00000002 */ 7141 #define QUADSPI_SR_TCF QUADSPI_SR_TCF_Msk /*!< Transfer Complete Flag */ 7142 #define QUADSPI_SR_FTF_Pos (2U) 7143 #define QUADSPI_SR_FTF_Msk (0x1UL << QUADSPI_SR_FTF_Pos) /*!< 0x00000004 */ 7144 #define QUADSPI_SR_FTF QUADSPI_SR_FTF_Msk /*!< FIFO Threshlod Flag */ 7145 #define QUADSPI_SR_SMF_Pos (3U) 7146 #define QUADSPI_SR_SMF_Msk (0x1UL << QUADSPI_SR_SMF_Pos) /*!< 0x00000008 */ 7147 #define QUADSPI_SR_SMF QUADSPI_SR_SMF_Msk /*!< Status Match Flag */ 7148 #define QUADSPI_SR_TOF_Pos (4U) 7149 #define QUADSPI_SR_TOF_Msk (0x1UL << QUADSPI_SR_TOF_Pos) /*!< 0x00000010 */ 7150 #define QUADSPI_SR_TOF QUADSPI_SR_TOF_Msk /*!< Timeout Flag */ 7151 #define QUADSPI_SR_BUSY_Pos (5U) 7152 #define QUADSPI_SR_BUSY_Msk (0x1UL << QUADSPI_SR_BUSY_Pos) /*!< 0x00000020 */ 7153 #define QUADSPI_SR_BUSY QUADSPI_SR_BUSY_Msk /*!< Busy */ 7154 #define QUADSPI_SR_FLEVEL_Pos (8U) 7155 #define QUADSPI_SR_FLEVEL_Msk (0x1FUL << QUADSPI_SR_FLEVEL_Pos) /*!< 0x00001F00 */ 7156 #define QUADSPI_SR_FLEVEL QUADSPI_SR_FLEVEL_Msk /*!< FIFO Threshlod Flag */ 7157 7158 /****************** Bit definition for QUADSPI_FCR register ******************/ 7159 #define QUADSPI_FCR_CTEF_Pos (0U) 7160 #define QUADSPI_FCR_CTEF_Msk (0x1UL << QUADSPI_FCR_CTEF_Pos) /*!< 0x00000001 */ 7161 #define QUADSPI_FCR_CTEF QUADSPI_FCR_CTEF_Msk /*!< Clear Transfer Error Flag */ 7162 #define QUADSPI_FCR_CTCF_Pos (1U) 7163 #define QUADSPI_FCR_CTCF_Msk (0x1UL << QUADSPI_FCR_CTCF_Pos) /*!< 0x00000002 */ 7164 #define QUADSPI_FCR_CTCF QUADSPI_FCR_CTCF_Msk /*!< Clear Transfer Complete Flag */ 7165 #define QUADSPI_FCR_CSMF_Pos (3U) 7166 #define QUADSPI_FCR_CSMF_Msk (0x1UL << QUADSPI_FCR_CSMF_Pos) /*!< 0x00000008 */ 7167 #define QUADSPI_FCR_CSMF QUADSPI_FCR_CSMF_Msk /*!< Clear Status Match Flag */ 7168 #define QUADSPI_FCR_CTOF_Pos (4U) 7169 #define QUADSPI_FCR_CTOF_Msk (0x1UL << QUADSPI_FCR_CTOF_Pos) /*!< 0x00000010 */ 7170 #define QUADSPI_FCR_CTOF QUADSPI_FCR_CTOF_Msk /*!< Clear Timeout Flag */ 7171 7172 /****************** Bit definition for QUADSPI_DLR register ******************/ 7173 #define QUADSPI_DLR_DL_Pos (0U) 7174 #define QUADSPI_DLR_DL_Msk (0xFFFFFFFFUL << QUADSPI_DLR_DL_Pos) /*!< 0xFFFFFFFF */ 7175 #define QUADSPI_DLR_DL QUADSPI_DLR_DL_Msk /*!< DL[31:0]: Data Length */ 7176 7177 /****************** Bit definition for QUADSPI_CCR register ******************/ 7178 #define QUADSPI_CCR_INSTRUCTION_Pos (0U) 7179 #define QUADSPI_CCR_INSTRUCTION_Msk (0xFFUL << QUADSPI_CCR_INSTRUCTION_Pos) /*!< 0x000000FF */ 7180 #define QUADSPI_CCR_INSTRUCTION QUADSPI_CCR_INSTRUCTION_Msk /*!< INSTRUCTION[7:0]: Instruction */ 7181 #define QUADSPI_CCR_IMODE_Pos (8U) 7182 #define QUADSPI_CCR_IMODE_Msk (0x3UL << QUADSPI_CCR_IMODE_Pos) /*!< 0x00000300 */ 7183 #define QUADSPI_CCR_IMODE QUADSPI_CCR_IMODE_Msk /*!< IMODE[1:0]: Instruction Mode */ 7184 #define QUADSPI_CCR_IMODE_0 (0x1U << QUADSPI_CCR_IMODE_Pos) /*!< 0x00000100 */ 7185 #define QUADSPI_CCR_IMODE_1 (0x2U << QUADSPI_CCR_IMODE_Pos) /*!< 0x00000200 */ 7186 #define QUADSPI_CCR_ADMODE_Pos (10U) 7187 #define QUADSPI_CCR_ADMODE_Msk (0x3UL << QUADSPI_CCR_ADMODE_Pos) /*!< 0x00000C00 */ 7188 #define QUADSPI_CCR_ADMODE QUADSPI_CCR_ADMODE_Msk /*!< ADMODE[1:0]: Address Mode */ 7189 #define QUADSPI_CCR_ADMODE_0 (0x1U << QUADSPI_CCR_ADMODE_Pos) /*!< 0x00000400 */ 7190 #define QUADSPI_CCR_ADMODE_1 (0x2U << QUADSPI_CCR_ADMODE_Pos) /*!< 0x00000800 */ 7191 #define QUADSPI_CCR_ADSIZE_Pos (12U) 7192 #define QUADSPI_CCR_ADSIZE_Msk (0x3UL << QUADSPI_CCR_ADSIZE_Pos) /*!< 0x00003000 */ 7193 #define QUADSPI_CCR_ADSIZE QUADSPI_CCR_ADSIZE_Msk /*!< ADSIZE[1:0]: Address Size */ 7194 #define QUADSPI_CCR_ADSIZE_0 (0x1U << QUADSPI_CCR_ADSIZE_Pos) /*!< 0x00001000 */ 7195 #define QUADSPI_CCR_ADSIZE_1 (0x2U << QUADSPI_CCR_ADSIZE_Pos) /*!< 0x00002000 */ 7196 #define QUADSPI_CCR_ABMODE_Pos (14U) 7197 #define QUADSPI_CCR_ABMODE_Msk (0x3UL << QUADSPI_CCR_ABMODE_Pos) /*!< 0x0000C000 */ 7198 #define QUADSPI_CCR_ABMODE QUADSPI_CCR_ABMODE_Msk /*!< ABMODE[1:0]: Alternate Bytes Mode */ 7199 #define QUADSPI_CCR_ABMODE_0 (0x1U << QUADSPI_CCR_ABMODE_Pos) /*!< 0x00004000 */ 7200 #define QUADSPI_CCR_ABMODE_1 (0x2U << QUADSPI_CCR_ABMODE_Pos) /*!< 0x00008000 */ 7201 #define QUADSPI_CCR_ABSIZE_Pos (16U) 7202 #define QUADSPI_CCR_ABSIZE_Msk (0x3UL << QUADSPI_CCR_ABSIZE_Pos) /*!< 0x00030000 */ 7203 #define QUADSPI_CCR_ABSIZE QUADSPI_CCR_ABSIZE_Msk /*!< ABSIZE[1:0]: Instruction Mode */ 7204 #define QUADSPI_CCR_ABSIZE_0 (0x1U << QUADSPI_CCR_ABSIZE_Pos) /*!< 0x00010000 */ 7205 #define QUADSPI_CCR_ABSIZE_1 (0x2U << QUADSPI_CCR_ABSIZE_Pos) /*!< 0x00020000 */ 7206 #define QUADSPI_CCR_DCYC_Pos (18U) 7207 #define QUADSPI_CCR_DCYC_Msk (0x1FUL << QUADSPI_CCR_DCYC_Pos) /*!< 0x007C0000 */ 7208 #define QUADSPI_CCR_DCYC QUADSPI_CCR_DCYC_Msk /*!< DCYC[4:0]: Dummy Cycles */ 7209 #define QUADSPI_CCR_DMODE_Pos (24U) 7210 #define QUADSPI_CCR_DMODE_Msk (0x3UL << QUADSPI_CCR_DMODE_Pos) /*!< 0x03000000 */ 7211 #define QUADSPI_CCR_DMODE QUADSPI_CCR_DMODE_Msk /*!< DMODE[1:0]: Data Mode */ 7212 #define QUADSPI_CCR_DMODE_0 (0x1U << QUADSPI_CCR_DMODE_Pos) /*!< 0x01000000 */ 7213 #define QUADSPI_CCR_DMODE_1 (0x2U << QUADSPI_CCR_DMODE_Pos) /*!< 0x02000000 */ 7214 #define QUADSPI_CCR_FMODE_Pos (26U) 7215 #define QUADSPI_CCR_FMODE_Msk (0x3UL << QUADSPI_CCR_FMODE_Pos) /*!< 0x0C000000 */ 7216 #define QUADSPI_CCR_FMODE QUADSPI_CCR_FMODE_Msk /*!< FMODE[1:0]: Functional Mode */ 7217 #define QUADSPI_CCR_FMODE_0 (0x1U << QUADSPI_CCR_FMODE_Pos) /*!< 0x04000000 */ 7218 #define QUADSPI_CCR_FMODE_1 (0x2U << QUADSPI_CCR_FMODE_Pos) /*!< 0x08000000 */ 7219 #define QUADSPI_CCR_SIOO_Pos (28U) 7220 #define QUADSPI_CCR_SIOO_Msk (0x1UL << QUADSPI_CCR_SIOO_Pos) /*!< 0x10000000 */ 7221 #define QUADSPI_CCR_SIOO QUADSPI_CCR_SIOO_Msk /*!< SIOO: Send Instruction Only Once Mode */ 7222 #define QUADSPI_CCR_DDRM_Pos (31U) 7223 #define QUADSPI_CCR_DDRM_Msk (0x1UL << QUADSPI_CCR_DDRM_Pos) /*!< 0x80000000 */ 7224 #define QUADSPI_CCR_DDRM QUADSPI_CCR_DDRM_Msk /*!< DDRM: Double Data Rate Mode */ 7225 7226 /****************** Bit definition for QUADSPI_AR register *******************/ 7227 #define QUADSPI_AR_ADDRESS_Pos (0U) 7228 #define QUADSPI_AR_ADDRESS_Msk (0xFFFFFFFFUL << QUADSPI_AR_ADDRESS_Pos) /*!< 0xFFFFFFFF */ 7229 #define QUADSPI_AR_ADDRESS QUADSPI_AR_ADDRESS_Msk /*!< ADDRESS[31:0]: Address */ 7230 7231 /****************** Bit definition for QUADSPI_ABR register ******************/ 7232 #define QUADSPI_ABR_ALTERNATE_Pos (0U) 7233 #define QUADSPI_ABR_ALTERNATE_Msk (0xFFFFFFFFUL << QUADSPI_ABR_ALTERNATE_Pos) /*!< 0xFFFFFFFF */ 7234 #define QUADSPI_ABR_ALTERNATE QUADSPI_ABR_ALTERNATE_Msk /*!< ALTERNATE[31:0]: Alternate Bytes */ 7235 7236 /****************** Bit definition for QUADSPI_DR register *******************/ 7237 #define QUADSPI_DR_DATA_Pos (0U) 7238 #define QUADSPI_DR_DATA_Msk (0xFFFFFFFFUL << QUADSPI_DR_DATA_Pos) /*!< 0xFFFFFFFF */ 7239 #define QUADSPI_DR_DATA QUADSPI_DR_DATA_Msk /*!< DATA[31:0]: Data */ 7240 7241 /****************** Bit definition for QUADSPI_PSMKR register ****************/ 7242 #define QUADSPI_PSMKR_MASK_Pos (0U) 7243 #define QUADSPI_PSMKR_MASK_Msk (0xFFFFFFFFUL << QUADSPI_PSMKR_MASK_Pos) /*!< 0xFFFFFFFF */ 7244 #define QUADSPI_PSMKR_MASK QUADSPI_PSMKR_MASK_Msk /*!< MASK[31:0]: Status Mask */ 7245 7246 /****************** Bit definition for QUADSPI_PSMAR register ****************/ 7247 #define QUADSPI_PSMAR_MATCH_Pos (0U) 7248 #define QUADSPI_PSMAR_MATCH_Msk (0xFFFFFFFFUL << QUADSPI_PSMAR_MATCH_Pos) /*!< 0xFFFFFFFF */ 7249 #define QUADSPI_PSMAR_MATCH QUADSPI_PSMAR_MATCH_Msk /*!< MATCH[31:0]: Status Match */ 7250 7251 /****************** Bit definition for QUADSPI_PIR register *****************/ 7252 #define QUADSPI_PIR_INTERVAL_Pos (0U) 7253 #define QUADSPI_PIR_INTERVAL_Msk (0xFFFFUL << QUADSPI_PIR_INTERVAL_Pos) /*!< 0x0000FFFF */ 7254 #define QUADSPI_PIR_INTERVAL QUADSPI_PIR_INTERVAL_Msk /*!< INTERVAL[15:0]: Polling Interval */ 7255 7256 /****************** Bit definition for QUADSPI_LPTR register *****************/ 7257 #define QUADSPI_LPTR_TIMEOUT_Pos (0U) 7258 #define QUADSPI_LPTR_TIMEOUT_Msk (0xFFFFUL << QUADSPI_LPTR_TIMEOUT_Pos) /*!< 0x0000FFFF */ 7259 #define QUADSPI_LPTR_TIMEOUT QUADSPI_LPTR_TIMEOUT_Msk /*!< TIMEOUT[15:0]: Timeout period */ 7260 7261 /******************************************************************************/ 7262 /* */ 7263 /* Reset and Clock Control */ 7264 /* */ 7265 /******************************************************************************/ 7266 /* 7267 * @brief Specific device feature definitions 7268 */ 7269 #define RCC_SMPS_SUPPORT 7270 #define RCC_MCO3_SUPPORT 7271 #define RCC_LSCO3_SUPPORT 7272 7273 /******************** Bit definition for RCC_CR register *****************/ 7274 #define RCC_CR_MSION_Pos (0U) 7275 #define RCC_CR_MSION_Msk (0x1UL << RCC_CR_MSION_Pos) /*!< 0x00000001 */ 7276 #define RCC_CR_MSION RCC_CR_MSION_Msk /*!< Internal Multi Speed oscillator (MSI) clock enable */ 7277 #define RCC_CR_MSIRDY_Pos (1U) 7278 #define RCC_CR_MSIRDY_Msk (0x1UL << RCC_CR_MSIRDY_Pos) /*!< 0x00000002 */ 7279 #define RCC_CR_MSIRDY RCC_CR_MSIRDY_Msk /*!< Internal Multi Speed oscillator (MSI) clock ready flag */ 7280 #define RCC_CR_MSIPLLEN_Pos (2U) 7281 #define RCC_CR_MSIPLLEN_Msk (0x1UL << RCC_CR_MSIPLLEN_Pos) /*!< 0x00000004 */ 7282 #define RCC_CR_MSIPLLEN RCC_CR_MSIPLLEN_Msk /*!< Internal Multi Speed oscillator (MSI) PLL enable */ 7283 7284 /*!< MSIRANGE configuration : 12 frequency ranges available */ 7285 #define RCC_CR_MSIRANGE_Pos (4U) 7286 #define RCC_CR_MSIRANGE_Msk (0xFUL << RCC_CR_MSIRANGE_Pos) /*!< 0x000000F0 */ 7287 #define RCC_CR_MSIRANGE RCC_CR_MSIRANGE_Msk /*!< Internal Multi Speed oscillator (MSI) clock Range */ 7288 #define RCC_CR_MSIRANGE_0 (0x0U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000000 */ 7289 #define RCC_CR_MSIRANGE_1 (0x1U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000010 */ 7290 #define RCC_CR_MSIRANGE_2 (0x2U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000020 */ 7291 #define RCC_CR_MSIRANGE_3 (0x3U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000030 */ 7292 #define RCC_CR_MSIRANGE_4 (0x4U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000040 */ 7293 #define RCC_CR_MSIRANGE_5 (0x5U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000050 */ 7294 #define RCC_CR_MSIRANGE_6 (0x6U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000060 */ 7295 #define RCC_CR_MSIRANGE_7 (0x7U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000070 */ 7296 #define RCC_CR_MSIRANGE_8 (0x8U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000080 */ 7297 #define RCC_CR_MSIRANGE_9 (0x9U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000090 */ 7298 #define RCC_CR_MSIRANGE_10 (0xAU << RCC_CR_MSIRANGE_Pos) /*!< 0x000000A0 */ 7299 #define RCC_CR_MSIRANGE_11 (0xBU << RCC_CR_MSIRANGE_Pos) /*!< 0x000000B0 */ 7300 7301 #define RCC_CR_HSION_Pos (8U) 7302 #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos) /*!< 0x00000100 */ 7303 #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed oscillator (HSI16) clock enable */ 7304 #define RCC_CR_HSIKERON_Pos (9U) 7305 #define RCC_CR_HSIKERON_Msk (0x1UL << RCC_CR_HSIKERON_Pos) /*!< 0x00000200 */ 7306 #define RCC_CR_HSIKERON RCC_CR_HSIKERON_Msk /*!< Internal High Speed oscillator (HSI16) clock enable for some IPs Kernel */ 7307 #define RCC_CR_HSIRDY_Pos (10U) 7308 #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos) /*!< 0x00000400 */ 7309 #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed oscillator (HSI16) clock ready flag */ 7310 #define RCC_CR_HSIASFS_Pos (11U) 7311 #define RCC_CR_HSIASFS_Msk (0x1UL << RCC_CR_HSIASFS_Pos) /*!< 0x00000800 */ 7312 #define RCC_CR_HSIASFS RCC_CR_HSIASFS_Msk /*!< HSI16 Automatic Start from Stop */ 7313 #define RCC_CR_HSIKERDY_Pos (12U) 7314 #define RCC_CR_HSIKERDY_Msk (0x1UL << RCC_CR_HSIKERDY_Pos) /*!< 0x00001000 */ 7315 #define RCC_CR_HSIKERDY RCC_CR_HSIKERDY_Msk /*!< Internal High Speed oscillator (HSI16) clock enable for some IPs Kernel ready flag*/ 7316 7317 #define RCC_CR_HSEON_Pos (16U) 7318 #define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos) /*!< 0x00010000 */ 7319 #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed oscillator (HSE) clock enable */ 7320 #define RCC_CR_HSERDY_Pos (17U) 7321 #define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */ 7322 #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed oscillator (HSE) clock ready */ 7323 #define RCC_CR_HSEBYP_Pos (18U) 7324 #define RCC_CR_HSEBYP_Msk (0x1UL << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */ 7325 #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed oscillator (HSE) clock bypass */ 7326 #define RCC_CR_CSSON_Pos (19U) 7327 #define RCC_CR_CSSON_Msk (0x1UL << RCC_CR_CSSON_Pos) /*!< 0x00080000 */ 7328 #define RCC_CR_CSSON RCC_CR_CSSON_Msk /*!< HSE Clock Security System enable */ 7329 #define RCC_CR_HSEPRE_Pos (20U) 7330 #define RCC_CR_HSEPRE_Msk (0x1UL << RCC_CR_HSEPRE_Pos) /*!< 0x00100000 */ 7331 #define RCC_CR_HSEPRE RCC_CR_HSEPRE_Msk /*!< HSE sysclk prescaler */ 7332 7333 #define RCC_CR_PLLON_Pos (24U) 7334 #define RCC_CR_PLLON_Msk (0x1UL << RCC_CR_PLLON_Pos) /*!< 0x01000000 */ 7335 #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< System PLL clock enable */ 7336 #define RCC_CR_PLLRDY_Pos (25U) 7337 #define RCC_CR_PLLRDY_Msk (0x1UL << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */ 7338 #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< System PLL clock ready */ 7339 7340 #define RCC_CR_PLLSAI1ON_Pos (26U) 7341 #define RCC_CR_PLLSAI1ON_Msk (0x1UL << RCC_CR_PLLSAI1ON_Pos) /*!< 0x04000000 */ 7342 #define RCC_CR_PLLSAI1ON RCC_CR_PLLSAI1ON_Msk /*!< SAI1 PLL enable */ 7343 #define RCC_CR_PLLSAI1RDY_Pos (27U) 7344 #define RCC_CR_PLLSAI1RDY_Msk (0x1UL << RCC_CR_PLLSAI1RDY_Pos) /*!< 0x08000000 */ 7345 #define RCC_CR_PLLSAI1RDY RCC_CR_PLLSAI1RDY_Msk /*!< SAI1 PLL ready */ 7346 7347 /******************** Bit definition for RCC_ICSCR register ***************/ 7348 /*!< MSICAL configuration */ 7349 #define RCC_ICSCR_MSICAL_Pos (0U) 7350 #define RCC_ICSCR_MSICAL_Msk (0xFFUL << RCC_ICSCR_MSICAL_Pos) /*!< 0x000000FF */ 7351 #define RCC_ICSCR_MSICAL RCC_ICSCR_MSICAL_Msk /*!< MSICAL[7:0] bits */ 7352 #define RCC_ICSCR_MSICAL_0 (0x01U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000001 */ 7353 #define RCC_ICSCR_MSICAL_1 (0x02U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000002 */ 7354 #define RCC_ICSCR_MSICAL_2 (0x04U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000004 */ 7355 #define RCC_ICSCR_MSICAL_3 (0x08U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000008 */ 7356 #define RCC_ICSCR_MSICAL_4 (0x10U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000010 */ 7357 #define RCC_ICSCR_MSICAL_5 (0x20U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000020 */ 7358 #define RCC_ICSCR_MSICAL_6 (0x40U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000040 */ 7359 #define RCC_ICSCR_MSICAL_7 (0x80U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000080 */ 7360 7361 /*!< MSITRIM configuration */ 7362 #define RCC_ICSCR_MSITRIM_Pos (8U) 7363 #define RCC_ICSCR_MSITRIM_Msk (0xFFUL << RCC_ICSCR_MSITRIM_Pos) /*!< 0x0000FF00 */ 7364 #define RCC_ICSCR_MSITRIM RCC_ICSCR_MSITRIM_Msk /*!< MSITRIM[7:0] bits */ 7365 #define RCC_ICSCR_MSITRIM_0 (0x01U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000100 */ 7366 #define RCC_ICSCR_MSITRIM_1 (0x02U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000200 */ 7367 #define RCC_ICSCR_MSITRIM_2 (0x04U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000400 */ 7368 #define RCC_ICSCR_MSITRIM_3 (0x08U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000800 */ 7369 #define RCC_ICSCR_MSITRIM_4 (0x10U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00001000 */ 7370 #define RCC_ICSCR_MSITRIM_5 (0x20U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00002000 */ 7371 #define RCC_ICSCR_MSITRIM_6 (0x40U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00004000 */ 7372 #define RCC_ICSCR_MSITRIM_7 (0x80U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00008000 */ 7373 7374 /*!< HSICAL configuration */ 7375 #define RCC_ICSCR_HSICAL_Pos (16U) 7376 #define RCC_ICSCR_HSICAL_Msk (0xFFUL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00FF0000 */ 7377 #define RCC_ICSCR_HSICAL RCC_ICSCR_HSICAL_Msk /*!< HSICAL[7:0] bits */ 7378 #define RCC_ICSCR_HSICAL_0 (0x01U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00010000 */ 7379 #define RCC_ICSCR_HSICAL_1 (0x02U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00020000 */ 7380 #define RCC_ICSCR_HSICAL_2 (0x04U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00040000 */ 7381 #define RCC_ICSCR_HSICAL_3 (0x08U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00080000 */ 7382 #define RCC_ICSCR_HSICAL_4 (0x10U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00100000 */ 7383 #define RCC_ICSCR_HSICAL_5 (0x20U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00200000 */ 7384 #define RCC_ICSCR_HSICAL_6 (0x40U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00400000 */ 7385 #define RCC_ICSCR_HSICAL_7 (0x80U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00800000 */ 7386 7387 /*!< HSITRIM configuration */ 7388 #define RCC_ICSCR_HSITRIM_Pos (24U) 7389 #define RCC_ICSCR_HSITRIM_Msk (0x7FUL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x7F000000 */ 7390 #define RCC_ICSCR_HSITRIM RCC_ICSCR_HSITRIM_Msk /*!< HSITRIM[6:0] bits */ 7391 #define RCC_ICSCR_HSITRIM_0 (0x01U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x01000000 */ 7392 #define RCC_ICSCR_HSITRIM_1 (0x02U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x02000000 */ 7393 #define RCC_ICSCR_HSITRIM_2 (0x04U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x04000000 */ 7394 #define RCC_ICSCR_HSITRIM_3 (0x08U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x08000000 */ 7395 #define RCC_ICSCR_HSITRIM_4 (0x10U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x10000000 */ 7396 #define RCC_ICSCR_HSITRIM_5 (0x20U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x20000000 */ 7397 #define RCC_ICSCR_HSITRIM_6 (0x40U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x40000000 */ 7398 7399 /******************** Bit definition for RCC_CFGR register ******************/ 7400 /*!< SW configuration */ 7401 #define RCC_CFGR_SW_Pos (0U) 7402 #define RCC_CFGR_SW_Msk (0x3UL << RCC_CFGR_SW_Pos) /*!< 0x00000003 */ 7403 #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */ 7404 #define RCC_CFGR_SW_0 (0x1U << RCC_CFGR_SW_Pos) /*!< 0x00000001 */ 7405 #define RCC_CFGR_SW_1 (0x2U << RCC_CFGR_SW_Pos) /*!< 0x00000002 */ 7406 7407 /*!< SWS configuration */ 7408 #define RCC_CFGR_SWS_Pos (2U) 7409 #define RCC_CFGR_SWS_Msk (0x3UL << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */ 7410 #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */ 7411 #define RCC_CFGR_SWS_0 (0x1U << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */ 7412 #define RCC_CFGR_SWS_1 (0x2U << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */ 7413 7414 /*!< HPRE configuration */ 7415 #define RCC_CFGR_HPRE_Pos (4U) 7416 #define RCC_CFGR_HPRE_Msk (0xFUL << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */ 7417 #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */ 7418 #define RCC_CFGR_HPRE_0 (0x1U << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */ 7419 #define RCC_CFGR_HPRE_1 (0x2U << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */ 7420 #define RCC_CFGR_HPRE_2 (0x4U << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */ 7421 #define RCC_CFGR_HPRE_3 (0x8U << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */ 7422 7423 /*!< PPRE1 configuration */ 7424 #define RCC_CFGR_PPRE1_Pos (8U) 7425 #define RCC_CFGR_PPRE1_Msk (0x7UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000700 */ 7426 #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB1 prescaler) */ 7427 #define RCC_CFGR_PPRE1_0 (0x1U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000100 */ 7428 #define RCC_CFGR_PPRE1_1 (0x2U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000200 */ 7429 #define RCC_CFGR_PPRE1_2 (0x4U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */ 7430 7431 /*!< PPRE2 configuration */ 7432 #define RCC_CFGR_PPRE2_Pos (11U) 7433 #define RCC_CFGR_PPRE2_Msk (0x7UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00003800 */ 7434 #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */ 7435 #define RCC_CFGR_PPRE2_0 (0x1U << RCC_CFGR_PPRE2_Pos) /*!< 0x00000800 */ 7436 #define RCC_CFGR_PPRE2_1 (0x2U << RCC_CFGR_PPRE2_Pos) /*!< 0x00001000 */ 7437 #define RCC_CFGR_PPRE2_2 (0x4U << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */ 7438 7439 /*!< STOPWUCK configuration */ 7440 #define RCC_CFGR_STOPWUCK_Pos (15U) 7441 #define RCC_CFGR_STOPWUCK_Msk (0x1UL << RCC_CFGR_STOPWUCK_Pos) /*!< 0x00008000 */ 7442 #define RCC_CFGR_STOPWUCK RCC_CFGR_STOPWUCK_Msk /*!< Wake Up from stop and CSS backup clock selection */ 7443 7444 /*!< HPREF configuration */ 7445 #define RCC_CFGR_HPREF_Pos (16U) 7446 #define RCC_CFGR_HPREF_Msk (0x1UL << RCC_CFGR_HPREF_Pos) /*!< 0x00010000 */ 7447 #define RCC_CFGR_HPREF RCC_CFGR_HPREF_Msk /*!< AHB prescaler flag */ 7448 7449 /*!< PPRE1F configuration */ 7450 #define RCC_CFGR_PPRE1F_Pos (17U) 7451 #define RCC_CFGR_PPRE1F_Msk (0x1UL << RCC_CFGR_PPRE1F_Pos) /*!< 0x00020000 */ 7452 #define RCC_CFGR_PPRE1F RCC_CFGR_PPRE1F_Msk /*!< CPU1 APB1 prescaler flag */ 7453 7454 /*!< PPRE2F configuration */ 7455 #define RCC_CFGR_PPRE2F_Pos (18U) 7456 #define RCC_CFGR_PPRE2F_Msk (0x1UL << RCC_CFGR_PPRE2F_Pos) /*!< 0x00040000 */ 7457 #define RCC_CFGR_PPRE2F RCC_CFGR_PPRE2F_Msk /*!< APB2 prescaler flag */ 7458 7459 /*!< MCOSEL configuration */ 7460 #define RCC_CFGR_MCOSEL_Pos (24U) 7461 #define RCC_CFGR_MCOSEL_Msk (0xFUL << RCC_CFGR_MCOSEL_Pos) /*!< 0x0F000000 */ 7462 #define RCC_CFGR_MCOSEL RCC_CFGR_MCOSEL_Msk /*!< MCOSEL [3:0] bits (Clock output selection) */ 7463 #define RCC_CFGR_MCOSEL_0 (0x1U << RCC_CFGR_MCOSEL_Pos) /*!< 0x01000000 */ 7464 #define RCC_CFGR_MCOSEL_1 (0x2U << RCC_CFGR_MCOSEL_Pos) /*!< 0x02000000 */ 7465 #define RCC_CFGR_MCOSEL_2 (0x4U << RCC_CFGR_MCOSEL_Pos) /*!< 0x04000000 */ 7466 #define RCC_CFGR_MCOSEL_3 (0x8U << RCC_CFGR_MCOSEL_Pos) /*!< 0x08000000 */ 7467 7468 /*!< MCOPRE configuration */ 7469 #define RCC_CFGR_MCOPRE_Pos (28U) 7470 #define RCC_CFGR_MCOPRE_Msk (0x7UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x70000000 */ 7471 #define RCC_CFGR_MCOPRE RCC_CFGR_MCOPRE_Msk /*!< MCO prescaler */ 7472 #define RCC_CFGR_MCOPRE_0 (0x1U << RCC_CFGR_MCOPRE_Pos) /*!< 0x10000000 */ 7473 #define RCC_CFGR_MCOPRE_1 (0x2U << RCC_CFGR_MCOPRE_Pos) /*!< 0x20000000 */ 7474 #define RCC_CFGR_MCOPRE_2 (0x4U << RCC_CFGR_MCOPRE_Pos) /*!< 0x40000000 */ 7475 7476 /******************** Bit definition for RCC_PLLCFGR register ***************/ 7477 #define RCC_PLLCFGR_PLLSRC_Pos (0U) 7478 #define RCC_PLLCFGR_PLLSRC_Msk (0x3UL << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000003 */ 7479 #define RCC_PLLCFGR_PLLSRC RCC_PLLCFGR_PLLSRC_Msk 7480 #define RCC_PLLCFGR_PLLSRC_0 (0x1U << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000001 */ 7481 #define RCC_PLLCFGR_PLLSRC_1 (0x2U << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000002 */ 7482 7483 #define RCC_PLLCFGR_PLLM_Pos (4U) 7484 #define RCC_PLLCFGR_PLLM_Msk (0x7UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000070 */ 7485 #define RCC_PLLCFGR_PLLM RCC_PLLCFGR_PLLM_Msk 7486 #define RCC_PLLCFGR_PLLM_0 (0x1U << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000010 */ 7487 #define RCC_PLLCFGR_PLLM_1 (0x2U << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000020 */ 7488 #define RCC_PLLCFGR_PLLM_2 (0x4U << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000040 */ 7489 7490 #define RCC_PLLCFGR_PLLN_Pos (8U) 7491 #define RCC_PLLCFGR_PLLN_Msk (0x7FUL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00007F00 */ 7492 #define RCC_PLLCFGR_PLLN RCC_PLLCFGR_PLLN_Msk 7493 #define RCC_PLLCFGR_PLLN_0 (0x01U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000100 */ 7494 #define RCC_PLLCFGR_PLLN_1 (0x02U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000200 */ 7495 #define RCC_PLLCFGR_PLLN_2 (0x04U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000400 */ 7496 #define RCC_PLLCFGR_PLLN_3 (0x08U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000800 */ 7497 #define RCC_PLLCFGR_PLLN_4 (0x10U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00001000 */ 7498 #define RCC_PLLCFGR_PLLN_5 (0x20U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00002000 */ 7499 #define RCC_PLLCFGR_PLLN_6 (0x40U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00004000 */ 7500 7501 #define RCC_PLLCFGR_PLLPEN_Pos (16U) 7502 #define RCC_PLLCFGR_PLLPEN_Msk (0x1UL << RCC_PLLCFGR_PLLPEN_Pos) /*!< 0x00010000 */ 7503 #define RCC_PLLCFGR_PLLPEN RCC_PLLCFGR_PLLPEN_Msk 7504 #define RCC_PLLCFGR_PLLP_Pos (17U) 7505 #define RCC_PLLCFGR_PLLP_Msk (0x1FUL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x003E0000 */ 7506 #define RCC_PLLCFGR_PLLP RCC_PLLCFGR_PLLP_Msk 7507 #define RCC_PLLCFGR_PLLP_0 (0x01U << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00020000 */ 7508 #define RCC_PLLCFGR_PLLP_1 (0x02U << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00040000 */ 7509 #define RCC_PLLCFGR_PLLP_2 (0x04U << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00080000 */ 7510 #define RCC_PLLCFGR_PLLP_3 (0x08U << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00100000 */ 7511 #define RCC_PLLCFGR_PLLP_4 (0x10U << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00200000 */ 7512 7513 #define RCC_PLLCFGR_PLLQEN_Pos (24U) 7514 #define RCC_PLLCFGR_PLLQEN_Msk (0x1UL << RCC_PLLCFGR_PLLQEN_Pos) /*!< 0x01000000 */ 7515 #define RCC_PLLCFGR_PLLQEN RCC_PLLCFGR_PLLQEN_Msk 7516 #define RCC_PLLCFGR_PLLQ_Pos (25U) 7517 #define RCC_PLLCFGR_PLLQ_Msk (0x7UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x0E000000 */ 7518 #define RCC_PLLCFGR_PLLQ RCC_PLLCFGR_PLLQ_Msk 7519 #define RCC_PLLCFGR_PLLQ_0 (0x1U << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x02000000 */ 7520 #define RCC_PLLCFGR_PLLQ_1 (0x2U << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x04000000 */ 7521 #define RCC_PLLCFGR_PLLQ_2 (0x4U << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x08000000 */ 7522 7523 #define RCC_PLLCFGR_PLLREN_Pos (28U) 7524 #define RCC_PLLCFGR_PLLREN_Msk (0x1UL << RCC_PLLCFGR_PLLREN_Pos) /*!< 0x10000000 */ 7525 #define RCC_PLLCFGR_PLLREN RCC_PLLCFGR_PLLREN_Msk 7526 #define RCC_PLLCFGR_PLLR_Pos (29U) 7527 #define RCC_PLLCFGR_PLLR_Msk (0x7UL << RCC_PLLCFGR_PLLR_Pos) /*!< 0xE0000000 */ 7528 #define RCC_PLLCFGR_PLLR RCC_PLLCFGR_PLLR_Msk 7529 #define RCC_PLLCFGR_PLLR_0 (0x1U << RCC_PLLCFGR_PLLR_Pos) /*!< 0x20000000 */ 7530 #define RCC_PLLCFGR_PLLR_1 (0x2U << RCC_PLLCFGR_PLLR_Pos) /*!< 0x40000000 */ 7531 #define RCC_PLLCFGR_PLLR_2 (0x4U << RCC_PLLCFGR_PLLR_Pos) /*!< 0x80000000 */ 7532 7533 /******************** Bit definition for RCC_PLLSAI1CFGR register ***************/ 7534 #define RCC_PLLSAI1CFGR_PLLN_Pos (8U) 7535 #define RCC_PLLSAI1CFGR_PLLN_Msk (0x7FUL << RCC_PLLSAI1CFGR_PLLN_Pos) /*!< 0x00007F00 */ 7536 #define RCC_PLLSAI1CFGR_PLLN RCC_PLLSAI1CFGR_PLLN_Msk 7537 #define RCC_PLLSAI1CFGR_PLLN_0 (0x01U << RCC_PLLSAI1CFGR_PLLN_Pos) /*!< 0x00000100 */ 7538 #define RCC_PLLSAI1CFGR_PLLN_1 (0x02U << RCC_PLLSAI1CFGR_PLLN_Pos) /*!< 0x00000200 */ 7539 #define RCC_PLLSAI1CFGR_PLLN_2 (0x04U << RCC_PLLSAI1CFGR_PLLN_Pos) /*!< 0x00000400 */ 7540 #define RCC_PLLSAI1CFGR_PLLN_3 (0x08U << RCC_PLLSAI1CFGR_PLLN_Pos) /*!< 0x00000800 */ 7541 #define RCC_PLLSAI1CFGR_PLLN_4 (0x10U << RCC_PLLSAI1CFGR_PLLN_Pos) /*!< 0x00001000 */ 7542 #define RCC_PLLSAI1CFGR_PLLN_5 (0x20U << RCC_PLLSAI1CFGR_PLLN_Pos) /*!< 0x00002000 */ 7543 #define RCC_PLLSAI1CFGR_PLLN_6 (0x40U << RCC_PLLSAI1CFGR_PLLN_Pos) /*!< 0x00004000 */ 7544 7545 #define RCC_PLLSAI1CFGR_PLLPEN_Pos (16U) 7546 #define RCC_PLLSAI1CFGR_PLLPEN_Msk (0x1UL << RCC_PLLSAI1CFGR_PLLPEN_Pos) /*!< 0x00010000 */ 7547 #define RCC_PLLSAI1CFGR_PLLPEN RCC_PLLSAI1CFGR_PLLPEN_Msk 7548 #define RCC_PLLSAI1CFGR_PLLP_Pos (17U) 7549 #define RCC_PLLSAI1CFGR_PLLP_Msk (0x1FUL << RCC_PLLSAI1CFGR_PLLP_Pos) /*!< 0x003E0000 */ 7550 #define RCC_PLLSAI1CFGR_PLLP RCC_PLLSAI1CFGR_PLLP_Msk 7551 #define RCC_PLLSAI1CFGR_PLLP_0 (0x01U << RCC_PLLSAI1CFGR_PLLP_Pos) /*!< 0x00020000 */ 7552 #define RCC_PLLSAI1CFGR_PLLP_1 (0x02U << RCC_PLLSAI1CFGR_PLLP_Pos) /*!< 0x00040000 */ 7553 #define RCC_PLLSAI1CFGR_PLLP_2 (0x04U << RCC_PLLSAI1CFGR_PLLP_Pos) /*!< 0x00080000 */ 7554 #define RCC_PLLSAI1CFGR_PLLP_3 (0x08U << RCC_PLLSAI1CFGR_PLLP_Pos) /*!< 0x00100000 */ 7555 #define RCC_PLLSAI1CFGR_PLLP_4 (0x10U << RCC_PLLSAI1CFGR_PLLP_Pos) /*!< 0x00200000 */ 7556 7557 #define RCC_PLLSAI1CFGR_PLLQEN_Pos (24U) 7558 #define RCC_PLLSAI1CFGR_PLLQEN_Msk (0x1UL << RCC_PLLSAI1CFGR_PLLQEN_Pos) /*!< 0x01000000 */ 7559 #define RCC_PLLSAI1CFGR_PLLQEN RCC_PLLSAI1CFGR_PLLQEN_Msk 7560 #define RCC_PLLSAI1CFGR_PLLQ_Pos (25U) 7561 #define RCC_PLLSAI1CFGR_PLLQ_Msk (0x7UL << RCC_PLLSAI1CFGR_PLLQ_Pos) /*!< 0x0E000000 */ 7562 #define RCC_PLLSAI1CFGR_PLLQ RCC_PLLSAI1CFGR_PLLQ_Msk 7563 #define RCC_PLLSAI1CFGR_PLLQ_0 (0x1U << RCC_PLLSAI1CFGR_PLLQ_Pos) /*!< 0x02000000 */ 7564 #define RCC_PLLSAI1CFGR_PLLQ_1 (0x2U << RCC_PLLSAI1CFGR_PLLQ_Pos) /*!< 0x04000000 */ 7565 #define RCC_PLLSAI1CFGR_PLLQ_2 (0x4U << RCC_PLLSAI1CFGR_PLLQ_Pos) /*!< 0x08000000 */ 7566 7567 #define RCC_PLLSAI1CFGR_PLLREN_Pos (28U) 7568 #define RCC_PLLSAI1CFGR_PLLREN_Msk (0x1UL << RCC_PLLSAI1CFGR_PLLREN_Pos) /*!< 0x10000000 */ 7569 #define RCC_PLLSAI1CFGR_PLLREN RCC_PLLSAI1CFGR_PLLREN_Msk 7570 #define RCC_PLLSAI1CFGR_PLLR_Pos (29U) 7571 #define RCC_PLLSAI1CFGR_PLLR_Msk (0x7UL << RCC_PLLSAI1CFGR_PLLR_Pos) /*!< 0xE0000000 */ 7572 #define RCC_PLLSAI1CFGR_PLLR RCC_PLLSAI1CFGR_PLLR_Msk 7573 #define RCC_PLLSAI1CFGR_PLLR_0 (0x1U << RCC_PLLSAI1CFGR_PLLR_Pos) /*!< 0x20000000 */ 7574 #define RCC_PLLSAI1CFGR_PLLR_1 (0x2U << RCC_PLLSAI1CFGR_PLLR_Pos) /*!< 0x40000000 */ 7575 #define RCC_PLLSAI1CFGR_PLLR_2 (0x4U << RCC_PLLSAI1CFGR_PLLR_Pos) /*!< 0x80000000 */ 7576 7577 /******************** Bit definition for RCC_CIER register ******************/ 7578 #define RCC_CIER_LSI1RDYIE_Pos (0U) 7579 #define RCC_CIER_LSI1RDYIE_Msk (0x1UL << RCC_CIER_LSI1RDYIE_Pos) /*!< 0x00000001 */ 7580 #define RCC_CIER_LSI1RDYIE RCC_CIER_LSI1RDYIE_Msk 7581 #define RCC_CIER_LSERDYIE_Pos (1U) 7582 #define RCC_CIER_LSERDYIE_Msk (0x1UL << RCC_CIER_LSERDYIE_Pos) /*!< 0x00000002 */ 7583 #define RCC_CIER_LSERDYIE RCC_CIER_LSERDYIE_Msk 7584 #define RCC_CIER_MSIRDYIE_Pos (2U) 7585 #define RCC_CIER_MSIRDYIE_Msk (0x1UL << RCC_CIER_MSIRDYIE_Pos) /*!< 0x00000004 */ 7586 #define RCC_CIER_MSIRDYIE RCC_CIER_MSIRDYIE_Msk 7587 #define RCC_CIER_HSIRDYIE_Pos (3U) 7588 #define RCC_CIER_HSIRDYIE_Msk (0x1UL << RCC_CIER_HSIRDYIE_Pos) /*!< 0x00000008 */ 7589 #define RCC_CIER_HSIRDYIE RCC_CIER_HSIRDYIE_Msk 7590 #define RCC_CIER_HSERDYIE_Pos (4U) 7591 #define RCC_CIER_HSERDYIE_Msk (0x1UL << RCC_CIER_HSERDYIE_Pos) /*!< 0x00000010 */ 7592 #define RCC_CIER_HSERDYIE RCC_CIER_HSERDYIE_Msk 7593 #define RCC_CIER_PLLRDYIE_Pos (5U) 7594 #define RCC_CIER_PLLRDYIE_Msk (0x1UL << RCC_CIER_PLLRDYIE_Pos) /*!< 0x00000020 */ 7595 #define RCC_CIER_PLLRDYIE RCC_CIER_PLLRDYIE_Msk 7596 #define RCC_CIER_PLLSAI1RDYIE_Pos (6U) 7597 #define RCC_CIER_PLLSAI1RDYIE_Msk (0x1UL << RCC_CIER_PLLSAI1RDYIE_Pos) /*!< 0x00000040 */ 7598 #define RCC_CIER_PLLSAI1RDYIE RCC_CIER_PLLSAI1RDYIE_Msk 7599 #define RCC_CIER_LSECSSIE_Pos (9U) 7600 #define RCC_CIER_LSECSSIE_Msk (0x1UL << RCC_CIER_LSECSSIE_Pos) /*!< 0x00000200 */ 7601 #define RCC_CIER_LSECSSIE RCC_CIER_LSECSSIE_Msk 7602 #define RCC_CIER_HSI48RDYIE_Pos (10U) 7603 #define RCC_CIER_HSI48RDYIE_Msk (0x1UL << RCC_CIER_HSI48RDYIE_Pos) /*!< 0x00000400 */ 7604 #define RCC_CIER_HSI48RDYIE RCC_CIER_HSI48RDYIE_Msk 7605 #define RCC_CIER_LSI2RDYIE_Pos (11U) 7606 #define RCC_CIER_LSI2RDYIE_Msk (0x1UL << RCC_CIER_LSI2RDYIE_Pos) /*!< 0x00000800 */ 7607 #define RCC_CIER_LSI2RDYIE RCC_CIER_LSI2RDYIE_Msk 7608 7609 7610 /******************** Bit definition for RCC_CIFR register ******************/ 7611 #define RCC_CIFR_LSI1RDYF_Pos (0U) 7612 #define RCC_CIFR_LSI1RDYF_Msk (0x1UL << RCC_CIFR_LSI1RDYF_Pos) /*!< 0x00000001 */ 7613 #define RCC_CIFR_LSI1RDYF RCC_CIFR_LSI1RDYF_Msk 7614 #define RCC_CIFR_LSERDYF_Pos (1U) 7615 #define RCC_CIFR_LSERDYF_Msk (0x1UL << RCC_CIFR_LSERDYF_Pos) /*!< 0x00000002 */ 7616 #define RCC_CIFR_LSERDYF RCC_CIFR_LSERDYF_Msk 7617 #define RCC_CIFR_MSIRDYF_Pos (2U) 7618 #define RCC_CIFR_MSIRDYF_Msk (0x1UL << RCC_CIFR_MSIRDYF_Pos) /*!< 0x00000004 */ 7619 #define RCC_CIFR_MSIRDYF RCC_CIFR_MSIRDYF_Msk 7620 #define RCC_CIFR_HSIRDYF_Pos (3U) 7621 #define RCC_CIFR_HSIRDYF_Msk (0x1UL << RCC_CIFR_HSIRDYF_Pos) /*!< 0x00000008 */ 7622 #define RCC_CIFR_HSIRDYF RCC_CIFR_HSIRDYF_Msk 7623 #define RCC_CIFR_HSERDYF_Pos (4U) 7624 #define RCC_CIFR_HSERDYF_Msk (0x1UL << RCC_CIFR_HSERDYF_Pos) /*!< 0x00000010 */ 7625 #define RCC_CIFR_HSERDYF RCC_CIFR_HSERDYF_Msk 7626 #define RCC_CIFR_PLLRDYF_Pos (5U) 7627 #define RCC_CIFR_PLLRDYF_Msk (0x1UL << RCC_CIFR_PLLRDYF_Pos) /*!< 0x00000020 */ 7628 #define RCC_CIFR_PLLRDYF RCC_CIFR_PLLRDYF_Msk 7629 #define RCC_CIFR_PLLSAI1RDYF_Pos (6U) 7630 #define RCC_CIFR_PLLSAI1RDYF_Msk (0x1UL << RCC_CIFR_PLLSAI1RDYF_Pos) /*!< 0x00000040 */ 7631 #define RCC_CIFR_PLLSAI1RDYF RCC_CIFR_PLLSAI1RDYF_Msk 7632 #define RCC_CIFR_CSSF_Pos (8U) 7633 #define RCC_CIFR_CSSF_Msk (0x1UL << RCC_CIFR_CSSF_Pos) /*!< 0x00000100 */ 7634 #define RCC_CIFR_CSSF RCC_CIFR_CSSF_Msk 7635 #define RCC_CIFR_LSECSSF_Pos (9U) 7636 #define RCC_CIFR_LSECSSF_Msk (0x1UL << RCC_CIFR_LSECSSF_Pos) /*!< 0x00000200 */ 7637 #define RCC_CIFR_LSECSSF RCC_CIFR_LSECSSF_Msk 7638 #define RCC_CIFR_HSI48RDYF_Pos (10U) 7639 #define RCC_CIFR_HSI48RDYF_Msk (0x1UL << RCC_CIFR_HSI48RDYF_Pos) /*!< 0x00000400 */ 7640 #define RCC_CIFR_HSI48RDYF RCC_CIFR_HSI48RDYF_Msk 7641 #define RCC_CIFR_LSI2RDYF_Pos (11U) 7642 #define RCC_CIFR_LSI2RDYF_Msk (0x1UL << RCC_CIFR_LSI2RDYF_Pos) /*!< 0x00000800 */ 7643 #define RCC_CIFR_LSI2RDYF RCC_CIFR_LSI2RDYF_Msk 7644 7645 /******************** Bit definition for RCC_CICR register ******************/ 7646 #define RCC_CICR_LSI1RDYC_Pos (0U) 7647 #define RCC_CICR_LSI1RDYC_Msk (0x1UL << RCC_CICR_LSI1RDYC_Pos) /*!< 0x00000001 */ 7648 #define RCC_CICR_LSI1RDYC RCC_CICR_LSI1RDYC_Msk 7649 #define RCC_CICR_LSERDYC_Pos (1U) 7650 #define RCC_CICR_LSERDYC_Msk (0x1UL << RCC_CICR_LSERDYC_Pos) /*!< 0x00000002 */ 7651 #define RCC_CICR_LSERDYC RCC_CICR_LSERDYC_Msk 7652 #define RCC_CICR_MSIRDYC_Pos (2U) 7653 #define RCC_CICR_MSIRDYC_Msk (0x1UL << RCC_CICR_MSIRDYC_Pos) /*!< 0x00000004 */ 7654 #define RCC_CICR_MSIRDYC RCC_CICR_MSIRDYC_Msk 7655 #define RCC_CICR_HSIRDYC_Pos (3U) 7656 #define RCC_CICR_HSIRDYC_Msk (0x1UL << RCC_CICR_HSIRDYC_Pos) /*!< 0x00000008 */ 7657 #define RCC_CICR_HSIRDYC RCC_CICR_HSIRDYC_Msk 7658 #define RCC_CICR_HSERDYC_Pos (4U) 7659 #define RCC_CICR_HSERDYC_Msk (0x1UL << RCC_CICR_HSERDYC_Pos) /*!< 0x00000010 */ 7660 #define RCC_CICR_HSERDYC RCC_CICR_HSERDYC_Msk 7661 #define RCC_CICR_PLLRDYC_Pos (5U) 7662 #define RCC_CICR_PLLRDYC_Msk (0x1UL << RCC_CICR_PLLRDYC_Pos) /*!< 0x00000020 */ 7663 #define RCC_CICR_PLLRDYC RCC_CICR_PLLRDYC_Msk 7664 #define RCC_CICR_PLLSAI1RDYC_Pos (6U) 7665 #define RCC_CICR_PLLSAI1RDYC_Msk (0x1UL << RCC_CICR_PLLSAI1RDYC_Pos) /*!< 0x00000040 */ 7666 #define RCC_CICR_PLLSAI1RDYC RCC_CICR_PLLSAI1RDYC_Msk 7667 #define RCC_CICR_CSSC_Pos (8U) 7668 #define RCC_CICR_CSSC_Msk (0x1UL << RCC_CICR_CSSC_Pos) /*!< 0x00000100 */ 7669 #define RCC_CICR_CSSC RCC_CICR_CSSC_Msk 7670 #define RCC_CICR_LSECSSC_Pos (9U) 7671 #define RCC_CICR_LSECSSC_Msk (0x1UL << RCC_CICR_LSECSSC_Pos) /*!< 0x00000200 */ 7672 #define RCC_CICR_LSECSSC RCC_CICR_LSECSSC_Msk 7673 #define RCC_CICR_HSI48RDYC_Pos (10U) 7674 #define RCC_CICR_HSI48RDYC_Msk (0x1UL << RCC_CICR_HSI48RDYC_Pos) /*!< 0x00000400 */ 7675 #define RCC_CICR_HSI48RDYC RCC_CICR_HSI48RDYC_Msk 7676 #define RCC_CICR_LSI2RDYC_Pos (11U) 7677 #define RCC_CICR_LSI2RDYC_Msk (0x1UL << RCC_CICR_LSI2RDYC_Pos) /*!< 0x00000800 */ 7678 #define RCC_CICR_LSI2RDYC RCC_CICR_LSI2RDYC_Msk 7679 7680 /******************** Bit definition for RCC_SMPSCR register ******************/ 7681 #define RCC_SMPSCR_SMPSSEL_Pos (0U) 7682 #define RCC_SMPSCR_SMPSSEL_Msk (0x3UL << RCC_SMPSCR_SMPSSEL_Pos) /*!< 0x00000003 */ 7683 #define RCC_SMPSCR_SMPSSEL RCC_SMPSCR_SMPSSEL_Msk 7684 #define RCC_SMPSCR_SMPSSEL_0 (0x1U << RCC_SMPSCR_SMPSSEL_Pos) /*!< 0x00000001 */ 7685 #define RCC_SMPSCR_SMPSSEL_1 (0x2U << RCC_SMPSCR_SMPSSEL_Pos) /*!< 0x00000002 */ 7686 7687 #define RCC_SMPSCR_SMPSDIV_Pos (4U) 7688 #define RCC_SMPSCR_SMPSDIV_Msk (0x3UL << RCC_SMPSCR_SMPSDIV_Pos) /*!< 0x00000030 */ 7689 #define RCC_SMPSCR_SMPSDIV RCC_SMPSCR_SMPSDIV_Msk 7690 #define RCC_SMPSCR_SMPSDIV_0 (0x1U << RCC_SMPSCR_SMPSDIV_Pos) /*!< 0x00000010 */ 7691 #define RCC_SMPSCR_SMPSDIV_1 (0x2U << RCC_SMPSCR_SMPSDIV_Pos) /*!< 0x00000020 */ 7692 7693 #define RCC_SMPSCR_SMPSSWS_Pos (8U) 7694 #define RCC_SMPSCR_SMPSSWS_Msk (0x3UL << RCC_SMPSCR_SMPSSWS_Pos) /*!< 0x00000300 */ 7695 #define RCC_SMPSCR_SMPSSWS RCC_SMPSCR_SMPSSWS_Msk 7696 #define RCC_SMPSCR_SMPSSWS_0 (0x1U << RCC_SMPSCR_SMPSSWS_Pos) /*!< 0x00000100 */ 7697 #define RCC_SMPSCR_SMPSSWS_1 (0x2U << RCC_SMPSCR_SMPSSWS_Pos) /*!< 0x00000200 */ 7698 7699 /******************** Bit definition for RCC_AHB1RSTR register **************/ 7700 #define RCC_AHB1RSTR_DMA1RST_Pos (0U) 7701 #define RCC_AHB1RSTR_DMA1RST_Msk (0x1UL << RCC_AHB1RSTR_DMA1RST_Pos) /*!< 0x00000001 */ 7702 #define RCC_AHB1RSTR_DMA1RST RCC_AHB1RSTR_DMA1RST_Msk 7703 #define RCC_AHB1RSTR_DMA2RST_Pos (1U) 7704 #define RCC_AHB1RSTR_DMA2RST_Msk (0x1UL << RCC_AHB1RSTR_DMA2RST_Pos) /*!< 0x00000002 */ 7705 #define RCC_AHB1RSTR_DMA2RST RCC_AHB1RSTR_DMA2RST_Msk 7706 #define RCC_AHB1RSTR_DMAMUX1RST_Pos (2U) 7707 #define RCC_AHB1RSTR_DMAMUX1RST_Msk (0x1UL << RCC_AHB1RSTR_DMAMUX1RST_Pos) /*!< 0x00000004 */ 7708 #define RCC_AHB1RSTR_DMAMUX1RST RCC_AHB1RSTR_DMAMUX1RST_Msk 7709 #define RCC_AHB1RSTR_CRCRST_Pos (12U) 7710 #define RCC_AHB1RSTR_CRCRST_Msk (0x1UL << RCC_AHB1RSTR_CRCRST_Pos) /*!< 0x00001000 */ 7711 #define RCC_AHB1RSTR_CRCRST RCC_AHB1RSTR_CRCRST_Msk 7712 #define RCC_AHB1RSTR_TSCRST_Pos (16U) 7713 #define RCC_AHB1RSTR_TSCRST_Msk (0x1UL << RCC_AHB1RSTR_TSCRST_Pos) /*!< 0x00010000 */ 7714 #define RCC_AHB1RSTR_TSCRST RCC_AHB1RSTR_TSCRST_Msk 7715 7716 /******************** Bit definition for RCC_AHB2RSTR register ***************/ 7717 #define RCC_AHB2RSTR_GPIOARST_Pos (0U) 7718 #define RCC_AHB2RSTR_GPIOARST_Msk (0x1UL << RCC_AHB2RSTR_GPIOARST_Pos) /*!< 0x00000001 */ 7719 #define RCC_AHB2RSTR_GPIOARST RCC_AHB2RSTR_GPIOARST_Msk 7720 #define RCC_AHB2RSTR_GPIOBRST_Pos (1U) 7721 #define RCC_AHB2RSTR_GPIOBRST_Msk (0x1UL << RCC_AHB2RSTR_GPIOBRST_Pos) /*!< 0x00000002 */ 7722 #define RCC_AHB2RSTR_GPIOBRST RCC_AHB2RSTR_GPIOBRST_Msk 7723 #define RCC_AHB2RSTR_GPIOCRST_Pos (2U) 7724 #define RCC_AHB2RSTR_GPIOCRST_Msk (0x1UL << RCC_AHB2RSTR_GPIOCRST_Pos) /*!< 0x00000004 */ 7725 #define RCC_AHB2RSTR_GPIOCRST RCC_AHB2RSTR_GPIOCRST_Msk 7726 #define RCC_AHB2RSTR_GPIODRST_Pos (3U) 7727 #define RCC_AHB2RSTR_GPIODRST_Msk (0x1UL << RCC_AHB2RSTR_GPIODRST_Pos) /*!< 0x00000008 */ 7728 #define RCC_AHB2RSTR_GPIODRST RCC_AHB2RSTR_GPIODRST_Msk 7729 #define RCC_AHB2RSTR_GPIOERST_Pos (4U) 7730 #define RCC_AHB2RSTR_GPIOERST_Msk (0x1UL << RCC_AHB2RSTR_GPIOERST_Pos) /*!< 0x00000010 */ 7731 #define RCC_AHB2RSTR_GPIOERST RCC_AHB2RSTR_GPIOERST_Msk 7732 #define RCC_AHB2RSTR_GPIOHRST_Pos (7U) 7733 #define RCC_AHB2RSTR_GPIOHRST_Msk (0x1UL << RCC_AHB2RSTR_GPIOHRST_Pos) /*!< 0x00000080 */ 7734 #define RCC_AHB2RSTR_GPIOHRST RCC_AHB2RSTR_GPIOHRST_Msk 7735 #define RCC_AHB2RSTR_ADCRST_Pos (13U) 7736 #define RCC_AHB2RSTR_ADCRST_Msk (0x1UL << RCC_AHB2RSTR_ADCRST_Pos) /*!< 0x00002000 */ 7737 #define RCC_AHB2RSTR_ADCRST RCC_AHB2RSTR_ADCRST_Msk 7738 #define RCC_AHB2RSTR_AES1RST_Pos (16U) 7739 #define RCC_AHB2RSTR_AES1RST_Msk (0x1UL << RCC_AHB2RSTR_AES1RST_Pos) /*!< 0x00010000 */ 7740 #define RCC_AHB2RSTR_AES1RST RCC_AHB2RSTR_AES1RST_Msk 7741 7742 /******************** Bit definition for RCC_AHB3RSTR register ***************/ 7743 #define RCC_AHB3RSTR_QUADSPIRST_Pos (8U) 7744 #define RCC_AHB3RSTR_QUADSPIRST_Msk (0x1UL << RCC_AHB3RSTR_QUADSPIRST_Pos) /*!< 0x00000100 */ 7745 #define RCC_AHB3RSTR_QUADSPIRST RCC_AHB3RSTR_QUADSPIRST_Msk 7746 #define RCC_AHB3RSTR_PKARST_Pos (16U) 7747 #define RCC_AHB3RSTR_PKARST_Msk (0x1UL << RCC_AHB3RSTR_PKARST_Pos) /*!< 0x00010000 */ 7748 #define RCC_AHB3RSTR_PKARST RCC_AHB3RSTR_PKARST_Msk 7749 #define RCC_AHB3RSTR_AES2RST_Pos (17U) 7750 #define RCC_AHB3RSTR_AES2RST_Msk (0x1UL << RCC_AHB3RSTR_AES2RST_Pos) /*!< 0x00020000 */ 7751 #define RCC_AHB3RSTR_AES2RST RCC_AHB3RSTR_AES2RST_Msk 7752 #define RCC_AHB3RSTR_RNGRST_Pos (18U) 7753 #define RCC_AHB3RSTR_RNGRST_Msk (0x1UL << RCC_AHB3RSTR_RNGRST_Pos) /*!< 0x00040000 */ 7754 #define RCC_AHB3RSTR_RNGRST RCC_AHB3RSTR_RNGRST_Msk 7755 #define RCC_AHB3RSTR_HSEMRST_Pos (19U) 7756 #define RCC_AHB3RSTR_HSEMRST_Msk (0x1UL << RCC_AHB3RSTR_HSEMRST_Pos) /*!< 0x00080000 */ 7757 #define RCC_AHB3RSTR_HSEMRST RCC_AHB3RSTR_HSEMRST_Msk 7758 #define RCC_AHB3RSTR_IPCCRST_Pos (20U) 7759 #define RCC_AHB3RSTR_IPCCRST_Msk (0x1UL << RCC_AHB3RSTR_IPCCRST_Pos) /*!< 0x00100000 */ 7760 #define RCC_AHB3RSTR_IPCCRST RCC_AHB3RSTR_IPCCRST_Msk 7761 #define RCC_AHB3RSTR_FLASHRST_Pos (25U) 7762 #define RCC_AHB3RSTR_FLASHRST_Msk (0x1UL << RCC_AHB3RSTR_FLASHRST_Pos) /*!< 0x02000000 */ 7763 #define RCC_AHB3RSTR_FLASHRST RCC_AHB3RSTR_FLASHRST_Msk 7764 7765 /******************** Bit definition for RCC_APB1RSTR1 register **************/ 7766 #define RCC_APB1RSTR1_TIM2RST_Pos (0U) 7767 #define RCC_APB1RSTR1_TIM2RST_Msk (0x1UL << RCC_APB1RSTR1_TIM2RST_Pos) /*!< 0x00000001 */ 7768 #define RCC_APB1RSTR1_TIM2RST RCC_APB1RSTR1_TIM2RST_Msk 7769 #define RCC_APB1RSTR1_LCDRST_Pos (9U) 7770 #define RCC_APB1RSTR1_LCDRST_Msk (0x1UL << RCC_APB1RSTR1_LCDRST_Pos) /*!< 0x00000200 */ 7771 #define RCC_APB1RSTR1_LCDRST RCC_APB1RSTR1_LCDRST_Msk 7772 #define RCC_APB1RSTR1_SPI2RST_Pos (14U) 7773 #define RCC_APB1RSTR1_SPI2RST_Msk (0x1UL << RCC_APB1RSTR1_SPI2RST_Pos) /*!< 0x00004000 */ 7774 #define RCC_APB1RSTR1_SPI2RST RCC_APB1RSTR1_SPI2RST_Msk 7775 #define RCC_APB1RSTR1_I2C1RST_Pos (21U) 7776 #define RCC_APB1RSTR1_I2C1RST_Msk (0x1UL << RCC_APB1RSTR1_I2C1RST_Pos) /*!< 0x00200000 */ 7777 #define RCC_APB1RSTR1_I2C1RST RCC_APB1RSTR1_I2C1RST_Msk 7778 #define RCC_APB1RSTR1_I2C3RST_Pos (23U) 7779 #define RCC_APB1RSTR1_I2C3RST_Msk (0x1UL << RCC_APB1RSTR1_I2C3RST_Pos) /*!< 0x00800000 */ 7780 #define RCC_APB1RSTR1_I2C3RST RCC_APB1RSTR1_I2C3RST_Msk 7781 #define RCC_APB1RSTR1_CRSRST_Pos (24U) 7782 #define RCC_APB1RSTR1_CRSRST_Msk (0x1UL << RCC_APB1RSTR1_CRSRST_Pos) /*!< 0x01000000 */ 7783 #define RCC_APB1RSTR1_CRSRST RCC_APB1RSTR1_CRSRST_Msk 7784 #define RCC_APB1RSTR1_USBRST_Pos (26U) 7785 #define RCC_APB1RSTR1_USBRST_Msk (0x1UL << RCC_APB1RSTR1_USBRST_Pos) /*!< 0x04000000 */ 7786 #define RCC_APB1RSTR1_USBRST RCC_APB1RSTR1_USBRST_Msk 7787 #define RCC_APB1RSTR1_LPTIM1RST_Pos (31U) 7788 #define RCC_APB1RSTR1_LPTIM1RST_Msk (0x1UL << RCC_APB1RSTR1_LPTIM1RST_Pos) /*!< 0x80000000 */ 7789 #define RCC_APB1RSTR1_LPTIM1RST RCC_APB1RSTR1_LPTIM1RST_Msk 7790 7791 /******************** Bit definition for RCC_APB1RSTR2 register **************/ 7792 #define RCC_APB1RSTR2_LPUART1RST_Pos (0U) 7793 #define RCC_APB1RSTR2_LPUART1RST_Msk (0x1UL << RCC_APB1RSTR2_LPUART1RST_Pos) /*!< 0x00000001 */ 7794 #define RCC_APB1RSTR2_LPUART1RST RCC_APB1RSTR2_LPUART1RST_Msk 7795 #define RCC_APB1RSTR2_LPTIM2RST_Pos (5U) 7796 #define RCC_APB1RSTR2_LPTIM2RST_Msk (0x1UL << RCC_APB1RSTR2_LPTIM2RST_Pos) /*!< 0x00000020 */ 7797 #define RCC_APB1RSTR2_LPTIM2RST RCC_APB1RSTR2_LPTIM2RST_Msk 7798 7799 /******************** Bit definition for RCC_APB2RSTR register **************/ 7800 #define RCC_APB2RSTR_TIM1RST_Pos (11U) 7801 #define RCC_APB2RSTR_TIM1RST_Msk (0x1UL << RCC_APB2RSTR_TIM1RST_Pos) /*!< 0x00000800 */ 7802 #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk 7803 #define RCC_APB2RSTR_SPI1RST_Pos (12U) 7804 #define RCC_APB2RSTR_SPI1RST_Msk (0x1UL << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */ 7805 #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk 7806 #define RCC_APB2RSTR_USART1RST_Pos (14U) 7807 #define RCC_APB2RSTR_USART1RST_Msk (0x1UL << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */ 7808 #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk 7809 #define RCC_APB2RSTR_TIM16RST_Pos (17U) 7810 #define RCC_APB2RSTR_TIM16RST_Msk (0x1UL << RCC_APB2RSTR_TIM16RST_Pos) /*!< 0x00020000 */ 7811 #define RCC_APB2RSTR_TIM16RST RCC_APB2RSTR_TIM16RST_Msk 7812 #define RCC_APB2RSTR_TIM17RST_Pos (18U) 7813 #define RCC_APB2RSTR_TIM17RST_Msk (0x1UL << RCC_APB2RSTR_TIM17RST_Pos) /*!< 0x00040000 */ 7814 #define RCC_APB2RSTR_TIM17RST RCC_APB2RSTR_TIM17RST_Msk 7815 #define RCC_APB2RSTR_SAI1RST_Pos (21U) 7816 #define RCC_APB2RSTR_SAI1RST_Msk (0x1UL << RCC_APB2RSTR_SAI1RST_Pos) /*!< 0x00200000 */ 7817 #define RCC_APB2RSTR_SAI1RST RCC_APB2RSTR_SAI1RST_Msk 7818 7819 /******************** Bit definition for RCC_APB3RSTR register **************/ 7820 #define RCC_APB3RSTR_RFRST_Pos (0U) 7821 #define RCC_APB3RSTR_RFRST_Msk (0x1UL << RCC_APB3RSTR_RFRST_Pos) /*!< 0x00000001 */ 7822 #define RCC_APB3RSTR_RFRST RCC_APB3RSTR_RFRST_Msk 7823 7824 /******************** Bit definition for RCC_AHB1ENR register ****************/ 7825 #define RCC_AHB1ENR_DMA1EN_Pos (0U) 7826 #define RCC_AHB1ENR_DMA1EN_Msk (0x1UL << RCC_AHB1ENR_DMA1EN_Pos) /*!< 0x00000001 */ 7827 #define RCC_AHB1ENR_DMA1EN RCC_AHB1ENR_DMA1EN_Msk 7828 #define RCC_AHB1ENR_DMA2EN_Pos (1U) 7829 #define RCC_AHB1ENR_DMA2EN_Msk (0x1UL << RCC_AHB1ENR_DMA2EN_Pos) /*!< 0x00000002 */ 7830 #define RCC_AHB1ENR_DMA2EN RCC_AHB1ENR_DMA2EN_Msk 7831 #define RCC_AHB1ENR_DMAMUX1EN_Pos (2U) 7832 #define RCC_AHB1ENR_DMAMUX1EN_Msk (0x1UL << RCC_AHB1ENR_DMAMUX1EN_Pos) /*!< 0x00000004 */ 7833 #define RCC_AHB1ENR_DMAMUX1EN RCC_AHB1ENR_DMAMUX1EN_Msk 7834 #define RCC_AHB1ENR_CRCEN_Pos (12U) 7835 #define RCC_AHB1ENR_CRCEN_Msk (0x1UL << RCC_AHB1ENR_CRCEN_Pos) /*!< 0x00001000 */ 7836 #define RCC_AHB1ENR_CRCEN RCC_AHB1ENR_CRCEN_Msk 7837 #define RCC_AHB1ENR_TSCEN_Pos (16U) 7838 #define RCC_AHB1ENR_TSCEN_Msk (0x1UL << RCC_AHB1ENR_TSCEN_Pos) /*!< 0x00010000 */ 7839 #define RCC_AHB1ENR_TSCEN RCC_AHB1ENR_TSCEN_Msk 7840 7841 /******************** Bit definition for RCC_AHB2ENR register ***************/ 7842 #define RCC_AHB2ENR_GPIOAEN_Pos (0U) 7843 #define RCC_AHB2ENR_GPIOAEN_Msk (0x1UL << RCC_AHB2ENR_GPIOAEN_Pos) /*!< 0x00000001 */ 7844 #define RCC_AHB2ENR_GPIOAEN RCC_AHB2ENR_GPIOAEN_Msk 7845 #define RCC_AHB2ENR_GPIOBEN_Pos (1U) 7846 #define RCC_AHB2ENR_GPIOBEN_Msk (0x1UL << RCC_AHB2ENR_GPIOBEN_Pos) /*!< 0x00000002 */ 7847 #define RCC_AHB2ENR_GPIOBEN RCC_AHB2ENR_GPIOBEN_Msk 7848 #define RCC_AHB2ENR_GPIOCEN_Pos (2U) 7849 #define RCC_AHB2ENR_GPIOCEN_Msk (0x1UL << RCC_AHB2ENR_GPIOCEN_Pos) /*!< 0x00000004 */ 7850 #define RCC_AHB2ENR_GPIOCEN RCC_AHB2ENR_GPIOCEN_Msk 7851 #define RCC_AHB2ENR_GPIODEN_Pos (3U) 7852 #define RCC_AHB2ENR_GPIODEN_Msk (0x1UL << RCC_AHB2ENR_GPIODEN_Pos) /*!< 0x00000008 */ 7853 #define RCC_AHB2ENR_GPIODEN RCC_AHB2ENR_GPIODEN_Msk 7854 #define RCC_AHB2ENR_GPIOEEN_Pos (4U) 7855 #define RCC_AHB2ENR_GPIOEEN_Msk (0x1UL << RCC_AHB2ENR_GPIOEEN_Pos) /*!< 0x00000010 */ 7856 #define RCC_AHB2ENR_GPIOEEN RCC_AHB2ENR_GPIOEEN_Msk 7857 #define RCC_AHB2ENR_GPIOHEN_Pos (7U) 7858 #define RCC_AHB2ENR_GPIOHEN_Msk (0x1UL << RCC_AHB2ENR_GPIOHEN_Pos) /*!< 0x00000080 */ 7859 #define RCC_AHB2ENR_GPIOHEN RCC_AHB2ENR_GPIOHEN_Msk 7860 #define RCC_AHB2ENR_ADCEN_Pos (13U) 7861 #define RCC_AHB2ENR_ADCEN_Msk (0x1UL << RCC_AHB2ENR_ADCEN_Pos) /*!< 0x00002000 */ 7862 #define RCC_AHB2ENR_ADCEN RCC_AHB2ENR_ADCEN_Msk 7863 #define RCC_AHB2ENR_AES1EN_Pos (16U) 7864 #define RCC_AHB2ENR_AES1EN_Msk (0x1UL << RCC_AHB2ENR_AES1EN_Pos) /*!< 0x00010000 */ 7865 #define RCC_AHB2ENR_AES1EN RCC_AHB2ENR_AES1EN_Msk 7866 7867 /******************** Bit definition for RCC_AHB3ENR register ***************/ 7868 #define RCC_AHB3ENR_QUADSPIEN_Pos (8U) 7869 #define RCC_AHB3ENR_QUADSPIEN_Msk (0x1UL << RCC_AHB3ENR_QUADSPIEN_Pos) /*!< 0x00000100 */ 7870 #define RCC_AHB3ENR_QUADSPIEN RCC_AHB3ENR_QUADSPIEN_Msk 7871 #define RCC_AHB3ENR_PKAEN_Pos (16U) 7872 #define RCC_AHB3ENR_PKAEN_Msk (0x1UL << RCC_AHB3ENR_PKAEN_Pos) /*!< 0x00010000 */ 7873 #define RCC_AHB3ENR_PKAEN RCC_AHB3ENR_PKAEN_Msk 7874 #define RCC_AHB3ENR_AES2EN_Pos (17U) 7875 #define RCC_AHB3ENR_AES2EN_Msk (0x1UL << RCC_AHB3ENR_AES2EN_Pos) /*!< 0x00020000 */ 7876 #define RCC_AHB3ENR_AES2EN RCC_AHB3ENR_AES2EN_Msk 7877 #define RCC_AHB3ENR_RNGEN_Pos (18U) 7878 #define RCC_AHB3ENR_RNGEN_Msk (0x1UL << RCC_AHB3ENR_RNGEN_Pos) /*!< 0x00040000 */ 7879 #define RCC_AHB3ENR_RNGEN RCC_AHB3ENR_RNGEN_Msk 7880 #define RCC_AHB3ENR_HSEMEN_Pos (19U) 7881 #define RCC_AHB3ENR_HSEMEN_Msk (0x1UL << RCC_AHB3ENR_HSEMEN_Pos) /*!< 0x00080000 */ 7882 #define RCC_AHB3ENR_HSEMEN RCC_AHB3ENR_HSEMEN_Msk 7883 #define RCC_AHB3ENR_IPCCEN_Pos (20U) 7884 #define RCC_AHB3ENR_IPCCEN_Msk (0x1UL << RCC_AHB3ENR_IPCCEN_Pos) /*!< 0x00100000 */ 7885 #define RCC_AHB3ENR_IPCCEN RCC_AHB3ENR_IPCCEN_Msk 7886 #define RCC_AHB3ENR_FLASHEN_Pos (25U) 7887 #define RCC_AHB3ENR_FLASHEN_Msk (0x1UL << RCC_AHB3ENR_FLASHEN_Pos) /*!< 0x02000000 */ 7888 #define RCC_AHB3ENR_FLASHEN RCC_AHB3ENR_FLASHEN_Msk 7889 7890 /******************** Bit definition for RCC_APB1ENR1 register **************/ 7891 #define RCC_APB1ENR1_TIM2EN_Pos (0U) 7892 #define RCC_APB1ENR1_TIM2EN_Msk (0x1UL << RCC_APB1ENR1_TIM2EN_Pos) /*!< 0x00000001 */ 7893 #define RCC_APB1ENR1_TIM2EN RCC_APB1ENR1_TIM2EN_Msk 7894 #define RCC_APB1ENR1_LCDEN_Pos (9U) 7895 #define RCC_APB1ENR1_LCDEN_Msk (0x1UL << RCC_APB1ENR1_LCDEN_Pos) /*!< 0x00000200 */ 7896 #define RCC_APB1ENR1_LCDEN RCC_APB1ENR1_LCDEN_Msk 7897 #define RCC_APB1ENR1_RTCAPBEN_Pos (10U) 7898 #define RCC_APB1ENR1_RTCAPBEN_Msk (0x1UL << RCC_APB1ENR1_RTCAPBEN_Pos) /*!< 0x00000400 */ 7899 #define RCC_APB1ENR1_RTCAPBEN RCC_APB1ENR1_RTCAPBEN_Msk 7900 #define RCC_APB1ENR1_WWDGEN_Pos (11U) 7901 #define RCC_APB1ENR1_WWDGEN_Msk (0x1UL << RCC_APB1ENR1_WWDGEN_Pos) /*!< 0x00000800 */ 7902 #define RCC_APB1ENR1_WWDGEN RCC_APB1ENR1_WWDGEN_Msk 7903 #define RCC_APB1ENR1_SPI2EN_Pos (14U) 7904 #define RCC_APB1ENR1_SPI2EN_Msk (0x1UL << RCC_APB1ENR1_SPI2EN_Pos) /*!< 0x00004000 */ 7905 #define RCC_APB1ENR1_SPI2EN RCC_APB1ENR1_SPI2EN_Msk 7906 #define RCC_APB1ENR1_I2C1EN_Pos (21U) 7907 #define RCC_APB1ENR1_I2C1EN_Msk (0x1UL << RCC_APB1ENR1_I2C1EN_Pos) /*!< 0x00200000 */ 7908 #define RCC_APB1ENR1_I2C1EN RCC_APB1ENR1_I2C1EN_Msk 7909 #define RCC_APB1ENR1_I2C3EN_Pos (23U) 7910 #define RCC_APB1ENR1_I2C3EN_Msk (0x1UL << RCC_APB1ENR1_I2C3EN_Pos) /*!< 0x00800000 */ 7911 #define RCC_APB1ENR1_I2C3EN RCC_APB1ENR1_I2C3EN_Msk 7912 #define RCC_APB1ENR1_CRSEN_Pos (24U) 7913 #define RCC_APB1ENR1_CRSEN_Msk (0x1UL << RCC_APB1ENR1_CRSEN_Pos) /*!< 0x01000000 */ 7914 #define RCC_APB1ENR1_CRSEN RCC_APB1ENR1_CRSEN_Msk 7915 #define RCC_APB1ENR1_USBEN_Pos (26U) 7916 #define RCC_APB1ENR1_USBEN_Msk (0x1UL << RCC_APB1ENR1_USBEN_Pos) /*!< 0x04000000 */ 7917 #define RCC_APB1ENR1_USBEN RCC_APB1ENR1_USBEN_Msk 7918 #define RCC_APB1ENR1_LPTIM1EN_Pos (31U) 7919 #define RCC_APB1ENR1_LPTIM1EN_Msk (0x1UL << RCC_APB1ENR1_LPTIM1EN_Pos) /*!< 0x80000000 */ 7920 #define RCC_APB1ENR1_LPTIM1EN RCC_APB1ENR1_LPTIM1EN_Msk 7921 7922 /******************** Bit definition for RCC_APB1ENR2 register **************/ 7923 #define RCC_APB1ENR2_LPUART1EN_Pos (0U) 7924 #define RCC_APB1ENR2_LPUART1EN_Msk (0x1UL << RCC_APB1ENR2_LPUART1EN_Pos) /*!< 0x00000001 */ 7925 #define RCC_APB1ENR2_LPUART1EN RCC_APB1ENR2_LPUART1EN_Msk 7926 #define RCC_APB1ENR2_LPTIM2EN_Pos (5U) 7927 #define RCC_APB1ENR2_LPTIM2EN_Msk (0x1UL << RCC_APB1ENR2_LPTIM2EN_Pos) /*!< 0x00000020 */ 7928 #define RCC_APB1ENR2_LPTIM2EN RCC_APB1ENR2_LPTIM2EN_Msk 7929 7930 /******************** Bit definition for RCC_APB2ENR register **************/ 7931 #define RCC_APB2ENR_TIM1EN_Pos (11U) 7932 #define RCC_APB2ENR_TIM1EN_Msk (0x1UL << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000800 */ 7933 #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk 7934 #define RCC_APB2ENR_SPI1EN_Pos (12U) 7935 #define RCC_APB2ENR_SPI1EN_Msk (0x1UL << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */ 7936 #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk 7937 #define RCC_APB2ENR_USART1EN_Pos (14U) 7938 #define RCC_APB2ENR_USART1EN_Msk (0x1UL << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */ 7939 #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk 7940 #define RCC_APB2ENR_TIM16EN_Pos (17U) 7941 #define RCC_APB2ENR_TIM16EN_Msk (0x1UL << RCC_APB2ENR_TIM16EN_Pos) /*!< 0x00020000 */ 7942 #define RCC_APB2ENR_TIM16EN RCC_APB2ENR_TIM16EN_Msk 7943 #define RCC_APB2ENR_TIM17EN_Pos (18U) 7944 #define RCC_APB2ENR_TIM17EN_Msk (0x1UL << RCC_APB2ENR_TIM17EN_Pos) /*!< 0x00040000 */ 7945 #define RCC_APB2ENR_TIM17EN RCC_APB2ENR_TIM17EN_Msk 7946 #define RCC_APB2ENR_SAI1EN_Pos (21U) 7947 #define RCC_APB2ENR_SAI1EN_Msk (0x1UL << RCC_APB2ENR_SAI1EN_Pos) /*!< 0x00200000 */ 7948 #define RCC_APB2ENR_SAI1EN RCC_APB2ENR_SAI1EN_Msk 7949 7950 /******************** Bit definition for RCC_AHB1SMENR register ****************/ 7951 #define RCC_AHB1SMENR_DMA1SMEN_Pos (0U) 7952 #define RCC_AHB1SMENR_DMA1SMEN_Msk (0x1UL << RCC_AHB1SMENR_DMA1SMEN_Pos) /*!< 0x00000001 */ 7953 #define RCC_AHB1SMENR_DMA1SMEN RCC_AHB1SMENR_DMA1SMEN_Msk 7954 #define RCC_AHB1SMENR_DMA2SMEN_Pos (1U) 7955 #define RCC_AHB1SMENR_DMA2SMEN_Msk (0x1UL << RCC_AHB1SMENR_DMA2SMEN_Pos) /*!< 0x00000002 */ 7956 #define RCC_AHB1SMENR_DMA2SMEN RCC_AHB1SMENR_DMA2SMEN_Msk 7957 #define RCC_AHB1SMENR_DMAMUX1SMEN_Pos (2U) 7958 #define RCC_AHB1SMENR_DMAMUX1SMEN_Msk (0x1UL << RCC_AHB1SMENR_DMAMUX1SMEN_Pos) /*!< 0x00000004 */ 7959 #define RCC_AHB1SMENR_DMAMUX1SMEN RCC_AHB1SMENR_DMAMUX1SMEN_Msk 7960 #define RCC_AHB1SMENR_SRAM1SMEN_Pos (9U) 7961 #define RCC_AHB1SMENR_SRAM1SMEN_Msk (0x1UL << RCC_AHB1SMENR_SRAM1SMEN_Pos) /*!< 0x00000200 */ 7962 #define RCC_AHB1SMENR_SRAM1SMEN RCC_AHB1SMENR_SRAM1SMEN_Msk 7963 #define RCC_AHB1SMENR_CRCSMEN_Pos (12U) 7964 #define RCC_AHB1SMENR_CRCSMEN_Msk (0x1UL << RCC_AHB1SMENR_CRCSMEN_Pos) /*!< 0x00001000 */ 7965 #define RCC_AHB1SMENR_CRCSMEN RCC_AHB1SMENR_CRCSMEN_Msk 7966 #define RCC_AHB1SMENR_TSCSMEN_Pos (16U) 7967 #define RCC_AHB1SMENR_TSCSMEN_Msk (0x1UL << RCC_AHB1SMENR_TSCSMEN_Pos) /*!< 0x00010000 */ 7968 #define RCC_AHB1SMENR_TSCSMEN RCC_AHB1SMENR_TSCSMEN_Msk 7969 7970 /******************** Bit definition for RCC_AHB2SMENR register ***************/ 7971 #define RCC_AHB2SMENR_GPIOASMEN_Pos (0U) 7972 #define RCC_AHB2SMENR_GPIOASMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOASMEN_Pos) /*!< 0x00000001 */ 7973 #define RCC_AHB2SMENR_GPIOASMEN RCC_AHB2SMENR_GPIOASMEN_Msk 7974 #define RCC_AHB2SMENR_GPIOBSMEN_Pos (1U) 7975 #define RCC_AHB2SMENR_GPIOBSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOBSMEN_Pos) /*!< 0x00000002 */ 7976 #define RCC_AHB2SMENR_GPIOBSMEN RCC_AHB2SMENR_GPIOBSMEN_Msk 7977 #define RCC_AHB2SMENR_GPIOCSMEN_Pos (2U) 7978 #define RCC_AHB2SMENR_GPIOCSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOCSMEN_Pos) /*!< 0x00000004 */ 7979 #define RCC_AHB2SMENR_GPIOCSMEN RCC_AHB2SMENR_GPIOCSMEN_Msk 7980 #define RCC_AHB2SMENR_GPIODSMEN_Pos (3U) 7981 #define RCC_AHB2SMENR_GPIODSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIODSMEN_Pos) /*!< 0x00000008 */ 7982 #define RCC_AHB2SMENR_GPIODSMEN RCC_AHB2SMENR_GPIODSMEN_Msk 7983 #define RCC_AHB2SMENR_GPIOESMEN_Pos (4U) 7984 #define RCC_AHB2SMENR_GPIOESMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOESMEN_Pos) /*!< 0x00000010 */ 7985 #define RCC_AHB2SMENR_GPIOESMEN RCC_AHB2SMENR_GPIOESMEN_Msk 7986 #define RCC_AHB2SMENR_GPIOHSMEN_Pos (7U) 7987 #define RCC_AHB2SMENR_GPIOHSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOHSMEN_Pos) /*!< 0x00000080 */ 7988 #define RCC_AHB2SMENR_GPIOHSMEN RCC_AHB2SMENR_GPIOHSMEN_Msk 7989 #define RCC_AHB2SMENR_ADCSMEN_Pos (13U) 7990 #define RCC_AHB2SMENR_ADCSMEN_Msk (0x1UL << RCC_AHB2SMENR_ADCSMEN_Pos) /*!< 0x00002000 */ 7991 #define RCC_AHB2SMENR_ADCSMEN RCC_AHB2SMENR_ADCSMEN_Msk 7992 #define RCC_AHB2SMENR_AES1SMEN_Pos (16U) 7993 #define RCC_AHB2SMENR_AES1SMEN_Msk (0x1UL << RCC_AHB2SMENR_AES1SMEN_Pos) /*!< 0x00010000 */ 7994 #define RCC_AHB2SMENR_AES1SMEN RCC_AHB2SMENR_AES1SMEN_Msk 7995 7996 /******************** Bit definition for RCC_AHB3SMENR register ***************/ 7997 #define RCC_AHB3SMENR_QUADSPISMEN_Pos (8U) 7998 #define RCC_AHB3SMENR_QUADSPISMEN_Msk (0x1UL << RCC_AHB3SMENR_QUADSPISMEN_Pos) /*!< 0x00000100 */ 7999 #define RCC_AHB3SMENR_QUADSPISMEN RCC_AHB3SMENR_QUADSPISMEN_Msk 8000 #define RCC_AHB3SMENR_PKASMEN_Pos (16U) 8001 #define RCC_AHB3SMENR_PKASMEN_Msk (0x1UL << RCC_AHB3SMENR_PKASMEN_Pos) /*!< 0x00010000 */ 8002 #define RCC_AHB3SMENR_PKASMEN RCC_AHB3SMENR_PKASMEN_Msk 8003 #define RCC_AHB3SMENR_AES2SMEN_Pos (17U) 8004 #define RCC_AHB3SMENR_AES2SMEN_Msk (0x1UL << RCC_AHB3SMENR_AES2SMEN_Pos) /*!< 0x00020000 */ 8005 #define RCC_AHB3SMENR_AES2SMEN RCC_AHB3SMENR_AES2SMEN_Msk 8006 #define RCC_AHB3SMENR_RNGSMEN_Pos (18U) 8007 #define RCC_AHB3SMENR_RNGSMEN_Msk (0x1UL << RCC_AHB3SMENR_RNGSMEN_Pos) /*!< 0x00040000 */ 8008 #define RCC_AHB3SMENR_RNGSMEN RCC_AHB3SMENR_RNGSMEN_Msk 8009 #define RCC_AHB3SMENR_SRAM2SMEN_Pos (24U) 8010 #define RCC_AHB3SMENR_SRAM2SMEN_Msk (0x1UL << RCC_AHB3SMENR_SRAM2SMEN_Pos) /*!< 0x01000000 */ 8011 #define RCC_AHB3SMENR_SRAM2SMEN RCC_AHB3SMENR_SRAM2SMEN_Msk 8012 #define RCC_AHB3SMENR_FLASHSMEN_Pos (25U) 8013 #define RCC_AHB3SMENR_FLASHSMEN_Msk (0x1UL << RCC_AHB3SMENR_FLASHSMEN_Pos) /*!< 0x02000000 */ 8014 #define RCC_AHB3SMENR_FLASHSMEN RCC_AHB3SMENR_FLASHSMEN_Msk 8015 8016 /******************** Bit definition for RCC_APB1SMENR1 register **************/ 8017 #define RCC_APB1SMENR1_TIM2SMEN_Pos (0U) 8018 #define RCC_APB1SMENR1_TIM2SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM2SMEN_Pos) /*!< 0x00000001 */ 8019 #define RCC_APB1SMENR1_TIM2SMEN RCC_APB1SMENR1_TIM2SMEN_Msk 8020 #define RCC_APB1SMENR1_LCDSMEN_Pos (9U) 8021 #define RCC_APB1SMENR1_LCDSMEN_Msk (0x1UL << RCC_APB1SMENR1_LCDSMEN_Pos) /*!< 0x00000200 */ 8022 #define RCC_APB1SMENR1_LCDSMEN RCC_APB1SMENR1_LCDSMEN_Msk 8023 #define RCC_APB1SMENR1_RTCAPBSMEN_Pos (10U) 8024 #define RCC_APB1SMENR1_RTCAPBSMEN_Msk (0x1UL << RCC_APB1SMENR1_RTCAPBSMEN_Pos) /*!< 0x00000400 */ 8025 #define RCC_APB1SMENR1_RTCAPBSMEN RCC_APB1SMENR1_RTCAPBSMEN_Msk 8026 #define RCC_APB1SMENR1_WWDGSMEN_Pos (11U) 8027 #define RCC_APB1SMENR1_WWDGSMEN_Msk (0x1UL << RCC_APB1SMENR1_WWDGSMEN_Pos) /*!< 0x00000800 */ 8028 #define RCC_APB1SMENR1_WWDGSMEN RCC_APB1SMENR1_WWDGSMEN_Msk 8029 #define RCC_APB1SMENR1_SPI2SMEN_Pos (14U) 8030 #define RCC_APB1SMENR1_SPI2SMEN_Msk (0x1UL << RCC_APB1SMENR1_SPI2SMEN_Pos) /*!< 0x00004000 */ 8031 #define RCC_APB1SMENR1_SPI2SMEN RCC_APB1SMENR1_SPI2SMEN_Msk 8032 #define RCC_APB1SMENR1_I2C1SMEN_Pos (21U) 8033 #define RCC_APB1SMENR1_I2C1SMEN_Msk (0x1UL << RCC_APB1SMENR1_I2C1SMEN_Pos) /*!< 0x00200000 */ 8034 #define RCC_APB1SMENR1_I2C1SMEN RCC_APB1SMENR1_I2C1SMEN_Msk 8035 #define RCC_APB1SMENR1_I2C3SMEN_Pos (23U) 8036 #define RCC_APB1SMENR1_I2C3SMEN_Msk (0x1UL << RCC_APB1SMENR1_I2C3SMEN_Pos) /*!< 0x00800000 */ 8037 #define RCC_APB1SMENR1_I2C3SMEN RCC_APB1SMENR1_I2C3SMEN_Msk 8038 #define RCC_APB1SMENR1_CRSSMEN_Pos (24U) 8039 #define RCC_APB1SMENR1_CRSSMEN_Msk (0x1UL << RCC_APB1SMENR1_CRSSMEN_Pos) /*!< 0x01000000 */ 8040 #define RCC_APB1SMENR1_CRSSMEN RCC_APB1SMENR1_CRSSMEN_Msk 8041 #define RCC_APB1SMENR1_USBSMEN_Pos (26U) 8042 #define RCC_APB1SMENR1_USBSMEN_Msk (0x1UL << RCC_APB1SMENR1_USBSMEN_Pos) /*!< 0x04000000 */ 8043 #define RCC_APB1SMENR1_USBSMEN RCC_APB1SMENR1_USBSMEN_Msk 8044 #define RCC_APB1SMENR1_LPTIM1SMEN_Pos (31U) 8045 #define RCC_APB1SMENR1_LPTIM1SMEN_Msk (0x1UL << RCC_APB1SMENR1_LPTIM1SMEN_Pos) /*!< 0x80000000 */ 8046 #define RCC_APB1SMENR1_LPTIM1SMEN RCC_APB1SMENR1_LPTIM1SMEN_Msk 8047 8048 /******************** Bit definition for RCC_APB1SMENR2 register **************/ 8049 #define RCC_APB1SMENR2_LPUART1SMEN_Pos (0U) 8050 #define RCC_APB1SMENR2_LPUART1SMEN_Msk (0x1UL << RCC_APB1SMENR2_LPUART1SMEN_Pos) /*!< 0x00000001 */ 8051 #define RCC_APB1SMENR2_LPUART1SMEN RCC_APB1SMENR2_LPUART1SMEN_Msk 8052 #define RCC_APB1SMENR2_LPTIM2SMEN_Pos (5U) 8053 #define RCC_APB1SMENR2_LPTIM2SMEN_Msk (0x1UL << RCC_APB1SMENR2_LPTIM2SMEN_Pos) /*!< 0x00000020 */ 8054 #define RCC_APB1SMENR2_LPTIM2SMEN RCC_APB1SMENR2_LPTIM2SMEN_Msk 8055 8056 /******************** Bit definition for RCC_APB2SMENR register **************/ 8057 #define RCC_APB2SMENR_TIM1SMEN_Pos (11U) 8058 #define RCC_APB2SMENR_TIM1SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM1SMEN_Pos) /*!< 0x00000800 */ 8059 #define RCC_APB2SMENR_TIM1SMEN RCC_APB2SMENR_TIM1SMEN_Msk 8060 #define RCC_APB2SMENR_SPI1SMEN_Pos (12U) 8061 #define RCC_APB2SMENR_SPI1SMEN_Msk (0x1UL << RCC_APB2SMENR_SPI1SMEN_Pos) /*!< 0x00001000 */ 8062 #define RCC_APB2SMENR_SPI1SMEN RCC_APB2SMENR_SPI1SMEN_Msk 8063 #define RCC_APB2SMENR_USART1SMEN_Pos (14U) 8064 #define RCC_APB2SMENR_USART1SMEN_Msk (0x1UL << RCC_APB2SMENR_USART1SMEN_Pos) /*!< 0x00004000 */ 8065 #define RCC_APB2SMENR_USART1SMEN RCC_APB2SMENR_USART1SMEN_Msk 8066 #define RCC_APB2SMENR_TIM16SMEN_Pos (17U) 8067 #define RCC_APB2SMENR_TIM16SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM16SMEN_Pos) /*!< 0x00020000 */ 8068 #define RCC_APB2SMENR_TIM16SMEN RCC_APB2SMENR_TIM16SMEN_Msk 8069 #define RCC_APB2SMENR_TIM17SMEN_Pos (18U) 8070 #define RCC_APB2SMENR_TIM17SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM17SMEN_Pos) /*!< 0x00040000 */ 8071 #define RCC_APB2SMENR_TIM17SMEN RCC_APB2SMENR_TIM17SMEN_Msk 8072 #define RCC_APB2SMENR_SAI1SMEN_Pos (21U) 8073 #define RCC_APB2SMENR_SAI1SMEN_Msk (0x1UL << RCC_APB2SMENR_SAI1SMEN_Pos) /*!< 0x00200000 */ 8074 #define RCC_APB2SMENR_SAI1SMEN RCC_APB2SMENR_SAI1SMEN_Msk 8075 8076 /******************** Bit definition for RCC_CCIPR register ******************/ 8077 #define RCC_CCIPR_USART1SEL_Pos (0U) 8078 #define RCC_CCIPR_USART1SEL_Msk (0x3UL << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000003 */ 8079 #define RCC_CCIPR_USART1SEL RCC_CCIPR_USART1SEL_Msk 8080 #define RCC_CCIPR_USART1SEL_0 (0x1U << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000001 */ 8081 #define RCC_CCIPR_USART1SEL_1 (0x2U << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000002 */ 8082 8083 #define RCC_CCIPR_LPUART1SEL_Pos (10U) 8084 #define RCC_CCIPR_LPUART1SEL_Msk (0x3UL << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000C00 */ 8085 #define RCC_CCIPR_LPUART1SEL RCC_CCIPR_LPUART1SEL_Msk 8086 #define RCC_CCIPR_LPUART1SEL_0 (0x1U << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000400 */ 8087 #define RCC_CCIPR_LPUART1SEL_1 (0x2U << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000800 */ 8088 8089 #define RCC_CCIPR_I2C1SEL_Pos (12U) 8090 #define RCC_CCIPR_I2C1SEL_Msk (0x3UL << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00003000 */ 8091 #define RCC_CCIPR_I2C1SEL RCC_CCIPR_I2C1SEL_Msk 8092 #define RCC_CCIPR_I2C1SEL_0 (0x1U << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00001000 */ 8093 #define RCC_CCIPR_I2C1SEL_1 (0x2U << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00002000 */ 8094 8095 #define RCC_CCIPR_I2C3SEL_Pos (16U) 8096 #define RCC_CCIPR_I2C3SEL_Msk (0x3UL << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00030000 */ 8097 #define RCC_CCIPR_I2C3SEL RCC_CCIPR_I2C3SEL_Msk 8098 #define RCC_CCIPR_I2C3SEL_0 (0x1U << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00010000 */ 8099 #define RCC_CCIPR_I2C3SEL_1 (0x2U << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00020000 */ 8100 8101 #define RCC_CCIPR_LPTIM1SEL_Pos (18U) 8102 #define RCC_CCIPR_LPTIM1SEL_Msk (0x3UL << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x000C0000 */ 8103 #define RCC_CCIPR_LPTIM1SEL RCC_CCIPR_LPTIM1SEL_Msk 8104 #define RCC_CCIPR_LPTIM1SEL_0 (0x1U << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00040000 */ 8105 #define RCC_CCIPR_LPTIM1SEL_1 (0x2U << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00080000 */ 8106 8107 #define RCC_CCIPR_LPTIM2SEL_Pos (20U) 8108 #define RCC_CCIPR_LPTIM2SEL_Msk (0x3UL << RCC_CCIPR_LPTIM2SEL_Pos) /*!< 0x00300000 */ 8109 #define RCC_CCIPR_LPTIM2SEL RCC_CCIPR_LPTIM2SEL_Msk 8110 #define RCC_CCIPR_LPTIM2SEL_0 (0x1U << RCC_CCIPR_LPTIM2SEL_Pos) /*!< 0x00100000 */ 8111 #define RCC_CCIPR_LPTIM2SEL_1 (0x2U << RCC_CCIPR_LPTIM2SEL_Pos) /*!< 0x00200000 */ 8112 8113 #define RCC_CCIPR_SAI1SEL_Pos (22U) 8114 #define RCC_CCIPR_SAI1SEL_Msk (0x3UL << RCC_CCIPR_SAI1SEL_Pos) /*!< 0x00C00000 */ 8115 #define RCC_CCIPR_SAI1SEL RCC_CCIPR_SAI1SEL_Msk 8116 #define RCC_CCIPR_SAI1SEL_0 (0x1U << RCC_CCIPR_SAI1SEL_Pos) /*!< 0x00400000 */ 8117 #define RCC_CCIPR_SAI1SEL_1 (0x2U << RCC_CCIPR_SAI1SEL_Pos) /*!< 0x00800000 */ 8118 8119 #define RCC_CCIPR_CLK48SEL_Pos (26U) 8120 #define RCC_CCIPR_CLK48SEL_Msk (0x3UL << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x0C000000 */ 8121 #define RCC_CCIPR_CLK48SEL RCC_CCIPR_CLK48SEL_Msk 8122 #define RCC_CCIPR_CLK48SEL_0 (0x1U << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x04000000 */ 8123 #define RCC_CCIPR_CLK48SEL_1 (0x2U << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x08000000 */ 8124 8125 #define RCC_CCIPR_ADCSEL_Pos (28U) 8126 #define RCC_CCIPR_ADCSEL_Msk (0x3UL << RCC_CCIPR_ADCSEL_Pos) /*!< 0x30000000 */ 8127 #define RCC_CCIPR_ADCSEL RCC_CCIPR_ADCSEL_Msk 8128 #define RCC_CCIPR_ADCSEL_0 (0x1U << RCC_CCIPR_ADCSEL_Pos) /*!< 0x10000000 */ 8129 #define RCC_CCIPR_ADCSEL_1 (0x2U << RCC_CCIPR_ADCSEL_Pos) /*!< 0x20000000 */ 8130 8131 #define RCC_CCIPR_RNGSEL_Pos (30U) 8132 #define RCC_CCIPR_RNGSEL_Msk (0x3UL << RCC_CCIPR_RNGSEL_Pos) /*!< 0xC0000000 */ 8133 #define RCC_CCIPR_RNGSEL RCC_CCIPR_RNGSEL_Msk 8134 #define RCC_CCIPR_RNGSEL_0 (0x1U << RCC_CCIPR_RNGSEL_Pos) /*!< 0x40000000 */ 8135 #define RCC_CCIPR_RNGSEL_1 (0x2U << RCC_CCIPR_RNGSEL_Pos) /*!< 0x80000000 */ 8136 8137 /******************** Bit definition for RCC_BDCR register ******************/ 8138 #define RCC_BDCR_LSEON_Pos (0U) 8139 #define RCC_BDCR_LSEON_Msk (0x1UL << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */ 8140 #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk 8141 #define RCC_BDCR_LSERDY_Pos (1U) 8142 #define RCC_BDCR_LSERDY_Msk (0x1UL << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */ 8143 #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk 8144 #define RCC_BDCR_LSEBYP_Pos (2U) 8145 #define RCC_BDCR_LSEBYP_Msk (0x1UL << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */ 8146 #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk 8147 8148 #define RCC_BDCR_LSEDRV_Pos (3U) 8149 #define RCC_BDCR_LSEDRV_Msk (0x3UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000018 */ 8150 #define RCC_BDCR_LSEDRV RCC_BDCR_LSEDRV_Msk 8151 #define RCC_BDCR_LSEDRV_0 (0x1U << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000008 */ 8152 #define RCC_BDCR_LSEDRV_1 (0x2U << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000010 */ 8153 8154 #define RCC_BDCR_LSECSSON_Pos (5U) 8155 #define RCC_BDCR_LSECSSON_Msk (0x1UL << RCC_BDCR_LSECSSON_Pos) /*!< 0x00000020 */ 8156 #define RCC_BDCR_LSECSSON RCC_BDCR_LSECSSON_Msk 8157 #define RCC_BDCR_LSECSSD_Pos (6U) 8158 #define RCC_BDCR_LSECSSD_Msk (0x1UL << RCC_BDCR_LSECSSD_Pos) /*!< 0x00000040 */ 8159 #define RCC_BDCR_LSECSSD RCC_BDCR_LSECSSD_Msk 8160 8161 #define RCC_BDCR_RTCSEL_Pos (8U) 8162 #define RCC_BDCR_RTCSEL_Msk (0x3UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */ 8163 #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk 8164 #define RCC_BDCR_RTCSEL_0 (0x1U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */ 8165 #define RCC_BDCR_RTCSEL_1 (0x2U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */ 8166 8167 #define RCC_BDCR_RTCEN_Pos (15U) 8168 #define RCC_BDCR_RTCEN_Msk (0x1UL << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */ 8169 #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk 8170 8171 #define RCC_BDCR_BDRST_Pos (16U) 8172 #define RCC_BDCR_BDRST_Msk (0x1UL << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */ 8173 #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk 8174 8175 #define RCC_BDCR_LSCOEN_Pos (24U) 8176 #define RCC_BDCR_LSCOEN_Msk (0x1UL << RCC_BDCR_LSCOEN_Pos) /*!< 0x01000000 */ 8177 #define RCC_BDCR_LSCOEN RCC_BDCR_LSCOEN_Msk 8178 #define RCC_BDCR_LSCOSEL_Pos (25U) 8179 #define RCC_BDCR_LSCOSEL_Msk (0x1UL << RCC_BDCR_LSCOSEL_Pos) /*!< 0x02000000 */ 8180 #define RCC_BDCR_LSCOSEL RCC_BDCR_LSCOSEL_Msk 8181 8182 /******************** Bit definition for RCC_CSR register *******************/ 8183 #define RCC_CSR_LSI1ON_Pos (0U) 8184 #define RCC_CSR_LSI1ON_Msk (0x1UL << RCC_CSR_LSI1ON_Pos) /*!< 0x00000001 */ 8185 #define RCC_CSR_LSI1ON RCC_CSR_LSI1ON_Msk 8186 #define RCC_CSR_LSI1RDY_Pos (1U) 8187 #define RCC_CSR_LSI1RDY_Msk (0x1UL << RCC_CSR_LSI1RDY_Pos) /*!< 0x00000002 */ 8188 #define RCC_CSR_LSI1RDY RCC_CSR_LSI1RDY_Msk 8189 #define RCC_CSR_LSI2ON_Pos (2U) 8190 #define RCC_CSR_LSI2ON_Msk (0x1UL << RCC_CSR_LSI2ON_Pos) /*!< 0x00000004 */ 8191 #define RCC_CSR_LSI2ON RCC_CSR_LSI2ON_Msk 8192 #define RCC_CSR_LSI2RDY_Pos (3U) 8193 #define RCC_CSR_LSI2RDY_Msk (0x1UL << RCC_CSR_LSI2RDY_Pos) /*!< 0x00000008 */ 8194 #define RCC_CSR_LSI2RDY RCC_CSR_LSI2RDY_Msk 8195 #define RCC_CSR_LSI2TRIM_Pos (8U) 8196 #define RCC_CSR_LSI2TRIM_Msk (0xFUL << RCC_CSR_LSI2TRIM_Pos) /*!< 0x00000F00 */ 8197 #define RCC_CSR_LSI2TRIM RCC_CSR_LSI2TRIM_Msk 8198 #define RCC_CSR_LSI2TRIM_0 (0x1U << RCC_CSR_LSI2TRIM_Pos) /*!< 0x00000100 */ 8199 #define RCC_CSR_LSI2TRIM_1 (0x2U << RCC_CSR_LSI2TRIM_Pos) /*!< 0x00000200 */ 8200 #define RCC_CSR_LSI2TRIM_2 (0x4U << RCC_CSR_LSI2TRIM_Pos) /*!< 0x00000400 */ 8201 #define RCC_CSR_LSI2TRIM_3 (0x8U << RCC_CSR_LSI2TRIM_Pos) /*!< 0x00000800 */ 8202 #define RCC_CSR_RFWKPSEL_Pos (14U) 8203 #define RCC_CSR_RFWKPSEL_Msk (0x3UL << RCC_CSR_RFWKPSEL_Pos) /*!< 0x0000C000 */ 8204 #define RCC_CSR_RFWKPSEL RCC_CSR_RFWKPSEL_Msk 8205 #define RCC_CSR_RFWKPSEL_0 (0x1U << RCC_CSR_RFWKPSEL_Pos) /*!< 0x00004000 */ 8206 #define RCC_CSR_RFWKPSEL_1 (0x2U << RCC_CSR_RFWKPSEL_Pos) /*!< 0x00008000 */ 8207 #define RCC_CSR_RFRSTS_Pos (16U) 8208 #define RCC_CSR_RFRSTS_Msk (0x1UL << RCC_CSR_RFRSTS_Pos) /*!< 0x00010000 */ 8209 #define RCC_CSR_RFRSTS RCC_CSR_RFRSTS_Msk 8210 #define RCC_CSR_RMVF_Pos (23U) 8211 #define RCC_CSR_RMVF_Msk (0x1UL << RCC_CSR_RMVF_Pos) /*!< 0x00800000 */ 8212 #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk 8213 #define RCC_CSR_OBLRSTF_Pos (25U) 8214 #define RCC_CSR_OBLRSTF_Msk (0x1UL << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */ 8215 #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk 8216 #define RCC_CSR_PINRSTF_Pos (26U) 8217 #define RCC_CSR_PINRSTF_Msk (0x1UL << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */ 8218 #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk 8219 #define RCC_CSR_BORRSTF_Pos (27U) 8220 #define RCC_CSR_BORRSTF_Msk (0x1UL << RCC_CSR_BORRSTF_Pos) /*!< 0x08000000 */ 8221 #define RCC_CSR_BORRSTF RCC_CSR_BORRSTF_Msk 8222 #define RCC_CSR_SFTRSTF_Pos (28U) 8223 #define RCC_CSR_SFTRSTF_Msk (0x1UL << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */ 8224 #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk 8225 #define RCC_CSR_IWDGRSTF_Pos (29U) 8226 #define RCC_CSR_IWDGRSTF_Msk (0x1UL << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */ 8227 #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk 8228 #define RCC_CSR_WWDGRSTF_Pos (30U) 8229 #define RCC_CSR_WWDGRSTF_Msk (0x1UL << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */ 8230 #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk 8231 #define RCC_CSR_LPWRRSTF_Pos (31U) 8232 #define RCC_CSR_LPWRRSTF_Msk (0x1UL << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */ 8233 #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk 8234 8235 /******************** Bit definition for RCC_CRRCR register *******************/ 8236 #define RCC_CRRCR_HSI48ON_Pos (0U) 8237 #define RCC_CRRCR_HSI48ON_Msk (0x1UL << RCC_CRRCR_HSI48ON_Pos) /*!< 0x00000001 */ 8238 #define RCC_CRRCR_HSI48ON RCC_CRRCR_HSI48ON_Msk 8239 #define RCC_CRRCR_HSI48RDY_Pos (1U) 8240 #define RCC_CRRCR_HSI48RDY_Msk (0x1UL << RCC_CRRCR_HSI48RDY_Pos) /*!< 0x00000002 */ 8241 #define RCC_CRRCR_HSI48RDY RCC_CRRCR_HSI48RDY_Msk 8242 #define RCC_CRRCR_HSI48CAL_Pos (7U) 8243 #define RCC_CRRCR_HSI48CAL_Msk (0x1FFUL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x0000FF80 */ 8244 #define RCC_CRRCR_HSI48CAL RCC_CRRCR_HSI48CAL_Msk 8245 #define RCC_CRRCR_HSI48CAL_0 (0x001U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000080 */ 8246 #define RCC_CRRCR_HSI48CAL_1 (0x002U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000100 */ 8247 #define RCC_CRRCR_HSI48CAL_2 (0x004U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000200 */ 8248 #define RCC_CRRCR_HSI48CAL_3 (0x008U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000400 */ 8249 #define RCC_CRRCR_HSI48CAL_4 (0x010U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000800 */ 8250 #define RCC_CRRCR_HSI48CAL_5 (0x020U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00001000 */ 8251 #define RCC_CRRCR_HSI48CAL_6 (0x040U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00002000 */ 8252 #define RCC_CRRCR_HSI48CAL_7 (0x080U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00004000 */ 8253 #define RCC_CRRCR_HSI48CAL_8 (0x100U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00008000 */ 8254 8255 /******************** Bit definition for RCC_HSECR register *******************/ 8256 #define RCC_HSECR_UNLOCKED_Pos (0U) 8257 #define RCC_HSECR_UNLOCKED_Msk (0x1UL << RCC_HSECR_UNLOCKED_Pos) /*!< 0x00000001 */ 8258 #define RCC_HSECR_UNLOCKED RCC_HSECR_UNLOCKED_Msk 8259 8260 #define RCC_HSECR_HSES_Pos (3U) 8261 #define RCC_HSECR_HSES_Msk (0x1UL << RCC_HSECR_HSES_Pos) /*!< 0x00000008 */ 8262 #define RCC_HSECR_HSES RCC_HSECR_HSES_Msk 8263 8264 #define RCC_HSECR_HSEGMC_Pos (4U) 8265 #define RCC_HSECR_HSEGMC_Msk (0x7UL << RCC_HSECR_HSEGMC_Pos) /*!< 0x00000070 */ 8266 #define RCC_HSECR_HSEGMC RCC_HSECR_HSEGMC_Msk 8267 #define RCC_HSECR_HSEGMC0_Pos (4U) 8268 #define RCC_HSECR_HSEGMC0_Msk (0x1UL << RCC_HSECR_HSEGMC0_Pos) /*!< 0x00000010 */ 8269 #define RCC_HSECR_HSEGMC0 RCC_HSECR_HSEGMC0_Msk 8270 #define RCC_HSECR_HSEGMC1_Pos (5U) 8271 #define RCC_HSECR_HSEGMC1_Msk (0x1UL << RCC_HSECR_HSEGMC1_Pos) /*!< 0x00000020 */ 8272 #define RCC_HSECR_HSEGMC1 RCC_HSECR_HSEGMC1_Msk 8273 #define RCC_HSECR_HSEGMC2_Pos (6U) 8274 #define RCC_HSECR_HSEGMC2_Msk (0x1UL << RCC_HSECR_HSEGMC2_Pos) /*!< 0x00000040 */ 8275 #define RCC_HSECR_HSEGMC2 RCC_HSECR_HSEGMC2_Msk 8276 8277 #define RCC_HSECR_HSETUNE_Pos (8U) 8278 #define RCC_HSECR_HSETUNE_Msk (0x3FUL << RCC_HSECR_HSETUNE_Pos) /*!< 0x00003F00 */ 8279 #define RCC_HSECR_HSETUNE RCC_HSECR_HSETUNE_Msk 8280 #define RCC_HSECR_HSETUNE0_Pos (8U) 8281 #define RCC_HSECR_HSETUNE0_Msk (0x1UL << RCC_HSECR_HSETUNE0_Pos) /*!< 0x00000100 */ 8282 #define RCC_HSECR_HSETUNE0 RCC_HSECR_HSETUNE0_Msk 8283 #define RCC_HSECR_HSETUNE1_Pos (9U) 8284 #define RCC_HSECR_HSETUNE1_Msk (0x1UL << RCC_HSECR_HSETUNE1_Pos) /*!< 0x00000200 */ 8285 #define RCC_HSECR_HSETUNE1 RCC_HSECR_HSETUNE1_Msk 8286 #define RCC_HSECR_HSETUNE2_Pos (10U) 8287 #define RCC_HSECR_HSETUNE2_Msk (0x1UL << RCC_HSECR_HSETUNE2_Pos) /*!< 0x00000400 */ 8288 #define RCC_HSECR_HSETUNE2 RCC_HSECR_HSETUNE2_Msk 8289 #define RCC_HSECR_HSETUNE3_Pos (11U) 8290 #define RCC_HSECR_HSETUNE3_Msk (0x1UL << RCC_HSECR_HSETUNE3_Pos) /*!< 0x00000800 */ 8291 #define RCC_HSECR_HSETUNE3 RCC_HSECR_HSETUNE3_Msk 8292 #define RCC_HSECR_HSETUNE4_Pos (12U) 8293 #define RCC_HSECR_HSETUNE4_Msk (0x1UL << RCC_HSECR_HSETUNE4_Pos) /*!< 0x00001000 */ 8294 #define RCC_HSECR_HSETUNE4 RCC_HSECR_HSETUNE4_Msk 8295 #define RCC_HSECR_HSETUNE5_Pos (13U) 8296 #define RCC_HSECR_HSETUNE5_Msk (0x1UL << RCC_HSECR_HSETUNE5_Pos) /*!< 0x00002000 */ 8297 #define RCC_HSECR_HSETUNE5 RCC_HSECR_HSETUNE5_Msk 8298 8299 /******************** Bit definition for RCC_EXTCFGR register *******************/ 8300 #define RCC_EXTCFGR_SHDHPRE_Pos (0U) 8301 #define RCC_EXTCFGR_SHDHPRE_Msk (0xFUL << RCC_EXTCFGR_SHDHPRE_Pos) /*!< 0x0000000F */ 8302 #define RCC_EXTCFGR_SHDHPRE RCC_EXTCFGR_SHDHPRE_Msk 8303 #define RCC_EXTCFGR_SHDHPRE_0 (0x1U << RCC_EXTCFGR_SHDHPRE_Pos) /*!< 0x00000001 */ 8304 #define RCC_EXTCFGR_SHDHPRE_1 (0x2U << RCC_EXTCFGR_SHDHPRE_Pos) /*!< 0x00000002 */ 8305 #define RCC_EXTCFGR_SHDHPRE_2 (0x4U << RCC_EXTCFGR_SHDHPRE_Pos) /*!< 0x00000004 */ 8306 #define RCC_EXTCFGR_SHDHPRE_3 (0x8U << RCC_EXTCFGR_SHDHPRE_Pos) /*!< 0x00000008 */ 8307 8308 #define RCC_EXTCFGR_C2HPRE_Pos (4U) 8309 #define RCC_EXTCFGR_C2HPRE_Msk (0xFUL << RCC_EXTCFGR_C2HPRE_Pos) /*!< 0x000000F0 */ 8310 #define RCC_EXTCFGR_C2HPRE RCC_EXTCFGR_C2HPRE_Msk 8311 #define RCC_EXTCFGR_C2HPRE_0 (0x1U << RCC_EXTCFGR_C2HPRE_Pos) /*!< 0x00000010 */ 8312 #define RCC_EXTCFGR_C2HPRE_1 (0x2U << RCC_EXTCFGR_C2HPRE_Pos) /*!< 0x00000020 */ 8313 #define RCC_EXTCFGR_C2HPRE_2 (0x4U << RCC_EXTCFGR_C2HPRE_Pos) /*!< 0x00000040 */ 8314 #define RCC_EXTCFGR_C2HPRE_3 (0x8U << RCC_EXTCFGR_C2HPRE_Pos) /*!< 0x00000080 */ 8315 8316 #define RCC_EXTCFGR_SHDHPREF_Pos (16U) 8317 #define RCC_EXTCFGR_SHDHPREF_Msk (0x1UL << RCC_EXTCFGR_SHDHPREF_Pos) /*!< 0x00010000 */ 8318 #define RCC_EXTCFGR_SHDHPREF RCC_EXTCFGR_SHDHPREF_Msk 8319 #define RCC_EXTCFGR_C2HPREF_Pos (17U) 8320 #define RCC_EXTCFGR_C2HPREF_Msk (0x1UL << RCC_EXTCFGR_C2HPREF_Pos) /*!< 0x00020000 */ 8321 #define RCC_EXTCFGR_C2HPREF RCC_EXTCFGR_C2HPREF_Msk 8322 #define RCC_EXTCFGR_RFCSS_Pos (20U) 8323 #define RCC_EXTCFGR_RFCSS_Msk (0x1UL << RCC_EXTCFGR_RFCSS_Pos) /*!< 0x00100000 */ 8324 #define RCC_EXTCFGR_RFCSS RCC_EXTCFGR_RFCSS_Msk 8325 8326 /******************** Bit definition for RCC_C2AHB1ENR register ****************/ 8327 #define RCC_C2AHB1ENR_DMA1EN_Pos (0U) 8328 #define RCC_C2AHB1ENR_DMA1EN_Msk (0x1UL << RCC_C2AHB1ENR_DMA1EN_Pos) /*!< 0x00000001 */ 8329 #define RCC_C2AHB1ENR_DMA1EN RCC_C2AHB1ENR_DMA1EN_Msk 8330 #define RCC_C2AHB1ENR_DMA2EN_Pos (1U) 8331 #define RCC_C2AHB1ENR_DMA2EN_Msk (0x1UL << RCC_C2AHB1ENR_DMA2EN_Pos) /*!< 0x00000002 */ 8332 #define RCC_C2AHB1ENR_DMA2EN RCC_C2AHB1ENR_DMA2EN_Msk 8333 #define RCC_C2AHB1ENR_DMAMUX1EN_Pos (2U) 8334 #define RCC_C2AHB1ENR_DMAMUX1EN_Msk (0x1UL << RCC_C2AHB1ENR_DMAMUX1EN_Pos) /*!< 0x00000004 */ 8335 #define RCC_C2AHB1ENR_DMAMUX1EN RCC_C2AHB1ENR_DMAMUX1EN_Msk 8336 #define RCC_C2AHB1ENR_SRAM1EN_Pos (9U) 8337 #define RCC_C2AHB1ENR_SRAM1EN_Msk (0x1UL << RCC_C2AHB1ENR_SRAM1EN_Pos) /*!< 0x00000200 */ 8338 #define RCC_C2AHB1ENR_SRAM1EN RCC_C2AHB1ENR_SRAM1EN_Msk 8339 #define RCC_C2AHB1ENR_CRCEN_Pos (12U) 8340 #define RCC_C2AHB1ENR_CRCEN_Msk (0x1UL << RCC_C2AHB1ENR_CRCEN_Pos) /*!< 0x00001000 */ 8341 #define RCC_C2AHB1ENR_CRCEN RCC_C2AHB1ENR_CRCEN_Msk 8342 #define RCC_C2AHB1ENR_TSCEN_Pos (16U) 8343 #define RCC_C2AHB1ENR_TSCEN_Msk (0x1UL << RCC_C2AHB1ENR_TSCEN_Pos) /*!< 0x00010000 */ 8344 #define RCC_C2AHB1ENR_TSCEN RCC_C2AHB1ENR_TSCEN_Msk 8345 8346 /******************** Bit definition for RCC_C2AHB2ENR register ***************/ 8347 #define RCC_C2AHB2ENR_GPIOAEN_Pos (0U) 8348 #define RCC_C2AHB2ENR_GPIOAEN_Msk (0x1UL << RCC_C2AHB2ENR_GPIOAEN_Pos) /*!< 0x00000001 */ 8349 #define RCC_C2AHB2ENR_GPIOAEN RCC_C2AHB2ENR_GPIOAEN_Msk 8350 #define RCC_C2AHB2ENR_GPIOBEN_Pos (1U) 8351 #define RCC_C2AHB2ENR_GPIOBEN_Msk (0x1UL << RCC_C2AHB2ENR_GPIOBEN_Pos) /*!< 0x00000002 */ 8352 #define RCC_C2AHB2ENR_GPIOBEN RCC_C2AHB2ENR_GPIOBEN_Msk 8353 #define RCC_C2AHB2ENR_GPIOCEN_Pos (2U) 8354 #define RCC_C2AHB2ENR_GPIOCEN_Msk (0x1UL << RCC_C2AHB2ENR_GPIOCEN_Pos) /*!< 0x00000004 */ 8355 #define RCC_C2AHB2ENR_GPIOCEN RCC_C2AHB2ENR_GPIOCEN_Msk 8356 #define RCC_C2AHB2ENR_GPIODEN_Pos (3U) 8357 #define RCC_C2AHB2ENR_GPIODEN_Msk (0x1UL << RCC_C2AHB2ENR_GPIODEN_Pos) /*!< 0x00000008 */ 8358 #define RCC_C2AHB2ENR_GPIODEN RCC_C2AHB2ENR_GPIODEN_Msk 8359 #define RCC_C2AHB2ENR_GPIOEEN_Pos (4U) 8360 #define RCC_C2AHB2ENR_GPIOEEN_Msk (0x1UL << RCC_C2AHB2ENR_GPIOEEN_Pos) /*!< 0x00000010 */ 8361 #define RCC_C2AHB2ENR_GPIOEEN RCC_C2AHB2ENR_GPIOEEN_Msk 8362 #define RCC_C2AHB2ENR_GPIOHEN_Pos (7U) 8363 #define RCC_C2AHB2ENR_GPIOHEN_Msk (0x1UL << RCC_C2AHB2ENR_GPIOHEN_Pos) /*!< 0x00000080 */ 8364 #define RCC_C2AHB2ENR_GPIOHEN RCC_C2AHB2ENR_GPIOHEN_Msk 8365 #define RCC_C2AHB2ENR_ADCEN_Pos (13U) 8366 #define RCC_C2AHB2ENR_ADCEN_Msk (0x1UL << RCC_C2AHB2ENR_ADCEN_Pos) /*!< 0x00002000 */ 8367 #define RCC_C2AHB2ENR_ADCEN RCC_C2AHB2ENR_ADCEN_Msk 8368 #define RCC_C2AHB2ENR_AES1EN_Pos (16U) 8369 #define RCC_C2AHB2ENR_AES1EN_Msk (0x1UL << RCC_C2AHB2ENR_AES1EN_Pos) /*!< 0x00010000 */ 8370 #define RCC_C2AHB2ENR_AES1EN RCC_C2AHB2ENR_AES1EN_Msk 8371 8372 /******************** Bit definition for RCC_C2AHB3ENR register ***************/ 8373 #define RCC_C2AHB3ENR_PKAEN_Pos (16U) 8374 #define RCC_C2AHB3ENR_PKAEN_Msk (0x1UL << RCC_C2AHB3ENR_PKAEN_Pos) /*!< 0x00010000 */ 8375 #define RCC_C2AHB3ENR_PKAEN RCC_C2AHB3ENR_PKAEN_Msk 8376 #define RCC_C2AHB3ENR_AES2EN_Pos (17U) 8377 #define RCC_C2AHB3ENR_AES2EN_Msk (0x1UL << RCC_C2AHB3ENR_AES2EN_Pos) /*!< 0x00020000 */ 8378 #define RCC_C2AHB3ENR_AES2EN RCC_C2AHB3ENR_AES2EN_Msk 8379 #define RCC_C2AHB3ENR_RNGEN_Pos (18U) 8380 #define RCC_C2AHB3ENR_RNGEN_Msk (0x1UL << RCC_C2AHB3ENR_RNGEN_Pos) /*!< 0x00040000 */ 8381 #define RCC_C2AHB3ENR_RNGEN RCC_C2AHB3ENR_RNGEN_Msk 8382 #define RCC_C2AHB3ENR_HSEMEN_Pos (19U) 8383 #define RCC_C2AHB3ENR_HSEMEN_Msk (0x1UL << RCC_C2AHB3ENR_HSEMEN_Pos) /*!< 0x00080000 */ 8384 #define RCC_C2AHB3ENR_HSEMEN RCC_C2AHB3ENR_HSEMEN_Msk 8385 #define RCC_C2AHB3ENR_IPCCEN_Pos (20U) 8386 #define RCC_C2AHB3ENR_IPCCEN_Msk (0x1UL << RCC_C2AHB3ENR_IPCCEN_Pos) /*!< 0x00100000 */ 8387 #define RCC_C2AHB3ENR_IPCCEN RCC_C2AHB3ENR_IPCCEN_Msk 8388 #define RCC_C2AHB3ENR_FLASHEN_Pos (25U) 8389 #define RCC_C2AHB3ENR_FLASHEN_Msk (0x1UL << RCC_C2AHB3ENR_FLASHEN_Pos) /*!< 0x02000000 */ 8390 #define RCC_C2AHB3ENR_FLASHEN RCC_C2AHB3ENR_FLASHEN_Msk 8391 8392 /******************** Bit definition for RCC_C2APB1ENR1 register **************/ 8393 #define RCC_C2APB1ENR1_TIM2EN_Pos (0U) 8394 #define RCC_C2APB1ENR1_TIM2EN_Msk (0x1UL << RCC_C2APB1ENR1_TIM2EN_Pos) /*!< 0x00000001 */ 8395 #define RCC_C2APB1ENR1_TIM2EN RCC_C2APB1ENR1_TIM2EN_Msk 8396 #define RCC_C2APB1ENR1_LCDEN_Pos (9U) 8397 #define RCC_C2APB1ENR1_LCDEN_Msk (0x1UL << RCC_C2APB1ENR1_LCDEN_Pos) /*!< 0x00000200 */ 8398 #define RCC_C2APB1ENR1_LCDEN RCC_C2APB1ENR1_LCDEN_Msk 8399 #define RCC_C2APB1ENR1_RTCAPBEN_Pos (10U) 8400 #define RCC_C2APB1ENR1_RTCAPBEN_Msk (0x1UL << RCC_C2APB1ENR1_RTCAPBEN_Pos) /*!< 0x00000400 */ 8401 #define RCC_C2APB1ENR1_RTCAPBEN RCC_C2APB1ENR1_RTCAPBEN_Msk 8402 #define RCC_C2APB1ENR1_SPI2EN_Pos (14U) 8403 #define RCC_C2APB1ENR1_SPI2EN_Msk (0x1UL << RCC_C2APB1ENR1_SPI2EN_Pos) /*!< 0x00004000 */ 8404 #define RCC_C2APB1ENR1_SPI2EN RCC_C2APB1ENR1_SPI2EN_Msk 8405 #define RCC_C2APB1ENR1_I2C1EN_Pos (21U) 8406 #define RCC_C2APB1ENR1_I2C1EN_Msk (0x1UL << RCC_C2APB1ENR1_I2C1EN_Pos) /*!< 0x00200000 */ 8407 #define RCC_C2APB1ENR1_I2C1EN RCC_C2APB1ENR1_I2C1EN_Msk 8408 #define RCC_C2APB1ENR1_I2C3EN_Pos (23U) 8409 #define RCC_C2APB1ENR1_I2C3EN_Msk (0x1UL << RCC_C2APB1ENR1_I2C3EN_Pos) /*!< 0x00800000 */ 8410 #define RCC_C2APB1ENR1_I2C3EN RCC_C2APB1ENR1_I2C3EN_Msk 8411 #define RCC_C2APB1ENR1_CRSEN_Pos (24U) 8412 #define RCC_C2APB1ENR1_CRSEN_Msk (0x1UL << RCC_C2APB1ENR1_CRSEN_Pos) /*!< 0x01000000 */ 8413 #define RCC_C2APB1ENR1_CRSEN RCC_C2APB1ENR1_CRSEN_Msk 8414 #define RCC_C2APB1ENR1_USBEN_Pos (26U) 8415 #define RCC_C2APB1ENR1_USBEN_Msk (0x1UL << RCC_C2APB1ENR1_USBEN_Pos) /*!< 0x04000000 */ 8416 #define RCC_C2APB1ENR1_USBEN RCC_C2APB1ENR1_USBEN_Msk 8417 #define RCC_C2APB1ENR1_LPTIM1EN_Pos (31U) 8418 #define RCC_C2APB1ENR1_LPTIM1EN_Msk (0x1UL << RCC_C2APB1ENR1_LPTIM1EN_Pos) /*!< 0x80000000 */ 8419 #define RCC_C2APB1ENR1_LPTIM1EN RCC_C2APB1ENR1_LPTIM1EN_Msk 8420 8421 /******************** Bit definition for RCC_C2APB1ENR2 register **************/ 8422 #define RCC_C2APB1ENR2_LPUART1EN_Pos (0U) 8423 #define RCC_C2APB1ENR2_LPUART1EN_Msk (0x1UL << RCC_C2APB1ENR2_LPUART1EN_Pos) /*!< 0x00000001 */ 8424 #define RCC_C2APB1ENR2_LPUART1EN RCC_C2APB1ENR2_LPUART1EN_Msk 8425 #define RCC_C2APB1ENR2_LPTIM2EN_Pos (5U) 8426 #define RCC_C2APB1ENR2_LPTIM2EN_Msk (0x1UL << RCC_C2APB1ENR2_LPTIM2EN_Pos) /*!< 0x00000020 */ 8427 #define RCC_C2APB1ENR2_LPTIM2EN RCC_C2APB1ENR2_LPTIM2EN_Msk 8428 8429 /******************** Bit definition for RCC_C2APB2ENR register **************/ 8430 #define RCC_C2APB2ENR_TIM1EN_Pos (11U) 8431 #define RCC_C2APB2ENR_TIM1EN_Msk (0x1UL << RCC_C2APB2ENR_TIM1EN_Pos) /*!< 0x00000800 */ 8432 #define RCC_C2APB2ENR_TIM1EN RCC_C2APB2ENR_TIM1EN_Msk 8433 #define RCC_C2APB2ENR_SPI1EN_Pos (12U) 8434 #define RCC_C2APB2ENR_SPI1EN_Msk (0x1UL << RCC_C2APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */ 8435 #define RCC_C2APB2ENR_SPI1EN RCC_C2APB2ENR_SPI1EN_Msk 8436 #define RCC_C2APB2ENR_USART1EN_Pos (14U) 8437 #define RCC_C2APB2ENR_USART1EN_Msk (0x1UL << RCC_C2APB2ENR_USART1EN_Pos) /*!< 0x00004000 */ 8438 #define RCC_C2APB2ENR_USART1EN RCC_C2APB2ENR_USART1EN_Msk 8439 #define RCC_C2APB2ENR_TIM16EN_Pos (17U) 8440 #define RCC_C2APB2ENR_TIM16EN_Msk (0x1UL << RCC_C2APB2ENR_TIM16EN_Pos) /*!< 0x00020000 */ 8441 #define RCC_C2APB2ENR_TIM16EN RCC_C2APB2ENR_TIM16EN_Msk 8442 #define RCC_C2APB2ENR_TIM17EN_Pos (18U) 8443 #define RCC_C2APB2ENR_TIM17EN_Msk (0x1UL << RCC_C2APB2ENR_TIM17EN_Pos) /*!< 0x00040000 */ 8444 #define RCC_C2APB2ENR_TIM17EN RCC_C2APB2ENR_TIM17EN_Msk 8445 #define RCC_C2APB2ENR_SAI1EN_Pos (21U) 8446 #define RCC_C2APB2ENR_SAI1EN_Msk (0x1UL << RCC_C2APB2ENR_SAI1EN_Pos) /*!< 0x00200000 */ 8447 #define RCC_C2APB2ENR_SAI1EN RCC_C2APB2ENR_SAI1EN_Msk 8448 8449 /******************** Bit definition for RCC_C2APB3ENR register **************/ 8450 #define RCC_C2APB3ENR_BLEEN_Pos (0U) 8451 #define RCC_C2APB3ENR_BLEEN_Msk (0x1UL << RCC_C2APB3ENR_BLEEN_Pos) /*!< 0x00000001 */ 8452 #define RCC_C2APB3ENR_BLEEN RCC_C2APB3ENR_BLEEN_Msk 8453 #define RCC_C2APB3ENR_802EN_Pos (1U) 8454 #define RCC_C2APB3ENR_802EN_Msk (0x1UL << RCC_C2APB3ENR_802EN_Pos) /*!< x00000002U */ 8455 #define RCC_C2APB3ENR_802EN RCC_C2APB3ENR_802EN_Msk 8456 8457 /******************** Bit definition for RCC_C2AHB1SMENR register ****************/ 8458 #define RCC_C2AHB1SMENR_DMA1SMEN_Pos (0U) 8459 #define RCC_C2AHB1SMENR_DMA1SMEN_Msk (0x1UL << RCC_C2AHB1SMENR_DMA1SMEN_Pos) /*!< 0x00000001 */ 8460 #define RCC_C2AHB1SMENR_DMA1SMEN RCC_C2AHB1SMENR_DMA1SMEN_Msk 8461 #define RCC_C2AHB1SMENR_DMA2SMEN_Pos (1U) 8462 #define RCC_C2AHB1SMENR_DMA2SMEN_Msk (0x1UL << RCC_C2AHB1SMENR_DMA2SMEN_Pos) /*!< 0x00000002 */ 8463 #define RCC_C2AHB1SMENR_DMA2SMEN RCC_C2AHB1SMENR_DMA2SMEN_Msk 8464 #define RCC_C2AHB1SMENR_DMAMUX1SMEN_Pos (2U) 8465 #define RCC_C2AHB1SMENR_DMAMUX1SMEN_Msk (0x1UL << RCC_C2AHB1SMENR_DMAMUX1SMEN_Pos) /*!< 0x00000004 */ 8466 #define RCC_C2AHB1SMENR_DMAMUX1SMEN RCC_C2AHB1SMENR_DMAMUX1SMEN_Msk 8467 #define RCC_C2AHB1SMENR_SRAM1SMEN_Pos (9U) 8468 #define RCC_C2AHB1SMENR_SRAM1SMEN_Msk (0x1UL << RCC_C2AHB1SMENR_SRAM1SMEN_Pos) /*!< 0x00000200 */ 8469 #define RCC_C2AHB1SMENR_SRAM1SMEN RCC_C2AHB1SMENR_SRAM1SMEN_Msk 8470 #define RCC_C2AHB1SMENR_CRCSMEN_Pos (12U) 8471 #define RCC_C2AHB1SMENR_CRCSMEN_Msk (0x1UL << RCC_C2AHB1SMENR_CRCSMEN_Pos) /*!< 0x00001000 */ 8472 #define RCC_C2AHB1SMENR_CRCSMEN RCC_C2AHB1SMENR_CRCSMEN_Msk 8473 #define RCC_C2AHB1SMENR_TSCSMEN_Pos (16U) 8474 #define RCC_C2AHB1SMENR_TSCSMEN_Msk (0x1UL << RCC_C2AHB1SMENR_TSCSMEN_Pos) /*!< 0x00010000 */ 8475 #define RCC_C2AHB1SMENR_TSCSMEN RCC_C2AHB1SMENR_TSCSMEN_Msk 8476 8477 /******************** Bit definition for RCC_C2AHB2SMENR register ***************/ 8478 #define RCC_C2AHB2SMENR_GPIOASMEN_Pos (0U) 8479 #define RCC_C2AHB2SMENR_GPIOASMEN_Msk (0x1UL << RCC_C2AHB2SMENR_GPIOASMEN_Pos) /*!< 0x00000001 */ 8480 #define RCC_C2AHB2SMENR_GPIOASMEN RCC_C2AHB2SMENR_GPIOASMEN_Msk 8481 #define RCC_C2AHB2SMENR_GPIOBSMEN_Pos (1U) 8482 #define RCC_C2AHB2SMENR_GPIOBSMEN_Msk (0x1UL << RCC_C2AHB2SMENR_GPIOBSMEN_Pos) /*!< 0x00000002 */ 8483 #define RCC_C2AHB2SMENR_GPIOBSMEN RCC_C2AHB2SMENR_GPIOBSMEN_Msk 8484 #define RCC_C2AHB2SMENR_GPIOCSMEN_Pos (2U) 8485 #define RCC_C2AHB2SMENR_GPIOCSMEN_Msk (0x1UL << RCC_C2AHB2SMENR_GPIOCSMEN_Pos) /*!< 0x00000004 */ 8486 #define RCC_C2AHB2SMENR_GPIOCSMEN RCC_C2AHB2SMENR_GPIOCSMEN_Msk 8487 #define RCC_C2AHB2SMENR_GPIODSMEN_Pos (3U) 8488 #define RCC_C2AHB2SMENR_GPIODSMEN_Msk (0x1UL << RCC_C2AHB2SMENR_GPIODSMEN_Pos) /*!< 0x00000008 */ 8489 #define RCC_C2AHB2SMENR_GPIODSMEN RCC_C2AHB2SMENR_GPIODSMEN_Msk 8490 #define RCC_C2AHB2SMENR_GPIOESMEN_Pos (4U) 8491 #define RCC_C2AHB2SMENR_GPIOESMEN_Msk (0x1UL << RCC_C2AHB2SMENR_GPIOESMEN_Pos) /*!< 0x00000010 */ 8492 #define RCC_C2AHB2SMENR_GPIOESMEN RCC_C2AHB2SMENR_GPIOESMEN_Msk 8493 #define RCC_C2AHB2SMENR_GPIOHSMEN_Pos (7U) 8494 #define RCC_C2AHB2SMENR_GPIOHSMEN_Msk (0x1UL << RCC_C2AHB2SMENR_GPIOHSMEN_Pos) /*!< 0x00000080 */ 8495 #define RCC_C2AHB2SMENR_GPIOHSMEN RCC_C2AHB2SMENR_GPIOHSMEN_Msk 8496 #define RCC_C2AHB2SMENR_ADCSMEN_Pos (13U) 8497 #define RCC_C2AHB2SMENR_ADCSMEN_Msk (0x1UL << RCC_C2AHB2SMENR_ADCSMEN_Pos) /*!< 0x00002000 */ 8498 #define RCC_C2AHB2SMENR_ADCSMEN RCC_C2AHB2SMENR_ADCSMEN_Msk 8499 #define RCC_C2AHB2SMENR_AES1SMEN_Pos (16U) 8500 #define RCC_C2AHB2SMENR_AES1SMEN_Msk (0x1UL << RCC_C2AHB2SMENR_AES1SMEN_Pos) /*!< 0x00010000 */ 8501 #define RCC_C2AHB2SMENR_AES1SMEN RCC_C2AHB2SMENR_AES1SMEN_Msk 8502 8503 /******************** Bit definition for RCC_C2AHB3SMENR register ***************/ 8504 #define RCC_C2AHB3SMENR_PKASMEN_Pos (16U) 8505 #define RCC_C2AHB3SMENR_PKASMEN_Msk (0x1UL << RCC_C2AHB3SMENR_PKASMEN_Pos) /*!< 0x00010000 */ 8506 #define RCC_C2AHB3SMENR_PKASMEN RCC_C2AHB3SMENR_PKASMEN_Msk 8507 #define RCC_C2AHB3SMENR_AES2SMEN_Pos (17U) 8508 #define RCC_C2AHB3SMENR_AES2SMEN_Msk (0x1UL << RCC_C2AHB3SMENR_AES2SMEN_Pos) /*!< 0x00020000 */ 8509 #define RCC_C2AHB3SMENR_AES2SMEN RCC_C2AHB3SMENR_AES2SMEN_Msk 8510 #define RCC_C2AHB3SMENR_RNGSMEN_Pos (18U) 8511 #define RCC_C2AHB3SMENR_RNGSMEN_Msk (0x1UL << RCC_C2AHB3SMENR_RNGSMEN_Pos) /*!< 0x00040000 */ 8512 #define RCC_C2AHB3SMENR_RNGSMEN RCC_C2AHB3SMENR_RNGSMEN_Msk 8513 #define RCC_C2AHB3SMENR_SRAM2SMEN_Pos (24U) 8514 #define RCC_C2AHB3SMENR_SRAM2SMEN_Msk (0x1UL << RCC_C2AHB3SMENR_SRAM2SMEN_Pos) /*!< 0x01000000 */ 8515 #define RCC_C2AHB3SMENR_SRAM2SMEN RCC_C2AHB3SMENR_SRAM2SMEN_Msk 8516 #define RCC_C2AHB3SMENR_FLASHSMEN_Pos (25U) 8517 #define RCC_C2AHB3SMENR_FLASHSMEN_Msk (0x1UL << RCC_C2AHB3SMENR_FLASHSMEN_Pos) /*!< 0x02000000 */ 8518 #define RCC_C2AHB3SMENR_FLASHSMEN RCC_C2AHB3SMENR_FLASHSMEN_Msk 8519 8520 /******************** Bit definition for RCC_C2APB1SMENR1 register **************/ 8521 #define RCC_C2APB1SMENR1_TIM2SMEN_Pos (0U) 8522 #define RCC_C2APB1SMENR1_TIM2SMEN_Msk (0x1UL << RCC_C2APB1SMENR1_TIM2SMEN_Pos) /*!< 0x00000001 */ 8523 #define RCC_C2APB1SMENR1_TIM2SMEN RCC_C2APB1SMENR1_TIM2SMEN_Msk 8524 #define RCC_C2APB1SMENR1_LCDSMEN_Pos (9U) 8525 #define RCC_C2APB1SMENR1_LCDSMEN_Msk (0x1UL << RCC_C2APB1SMENR1_LCDSMEN_Pos) /*!< 0x00000200 */ 8526 #define RCC_C2APB1SMENR1_LCDSMEN RCC_C2APB1SMENR1_LCDSMEN_Msk 8527 #define RCC_C2APB1SMENR1_RTCAPBSMEN_Pos (10U) 8528 #define RCC_C2APB1SMENR1_RTCAPBSMEN_Msk (0x1UL << RCC_C2APB1SMENR1_RTCAPBSMEN_Pos) /*!< 0x00000400 */ 8529 #define RCC_C2APB1SMENR1_RTCAPBSMEN RCC_C2APB1SMENR1_RTCAPBSMEN_Msk 8530 #define RCC_C2APB1SMENR1_SPI2SMEN_Pos (14U) 8531 #define RCC_C2APB1SMENR1_SPI2SMEN_Msk (0x1UL << RCC_C2APB1SMENR1_SPI2SMEN_Pos) /*!< 0x00004000 */ 8532 #define RCC_C2APB1SMENR1_SPI2SMEN RCC_C2APB1SMENR1_SPI2SMEN_Msk 8533 #define RCC_C2APB1SMENR1_I2C1SMEN_Pos (21U) 8534 #define RCC_C2APB1SMENR1_I2C1SMEN_Msk (0x1UL << RCC_C2APB1SMENR1_I2C1SMEN_Pos) /*!< 0x00200000 */ 8535 #define RCC_C2APB1SMENR1_I2C1SMEN RCC_C2APB1SMENR1_I2C1SMEN_Msk 8536 #define RCC_C2APB1SMENR1_I2C3SMEN_Pos (23U) 8537 #define RCC_C2APB1SMENR1_I2C3SMEN_Msk (0x1UL << RCC_C2APB1SMENR1_I2C3SMEN_Pos) /*!< 0x00800000 */ 8538 #define RCC_C2APB1SMENR1_I2C3SMEN RCC_C2APB1SMENR1_I2C3SMEN_Msk 8539 #define RCC_C2APB1SMENR1_CRSSMEN_Pos (24U) 8540 #define RCC_C2APB1SMENR1_CRSSMEN_Msk (0x1UL << RCC_C2APB1SMENR1_CRSSMEN_Pos) /*!< 0x01000000 */ 8541 #define RCC_C2APB1SMENR1_CRSSMEN RCC_C2APB1SMENR1_CRSSMEN_Msk 8542 #define RCC_C2APB1SMENR1_USBSMEN_Pos (26U) 8543 #define RCC_C2APB1SMENR1_USBSMEN_Msk (0x1UL << RCC_C2APB1SMENR1_USBSMEN_Pos) /*!< 0x04000000 */ 8544 #define RCC_C2APB1SMENR1_USBSMEN RCC_C2APB1SMENR1_USBSMEN_Msk 8545 #define RCC_C2APB1SMENR1_LPTIM1SMEN_Pos (31U) 8546 #define RCC_C2APB1SMENR1_LPTIM1SMEN_Msk (0x1UL << RCC_C2APB1SMENR1_LPTIM1SMEN_Pos) /*!< 0x80000000 */ 8547 #define RCC_C2APB1SMENR1_LPTIM1SMEN RCC_C2APB1SMENR1_LPTIM1SMEN_Msk 8548 8549 /******************** Bit definition for RCC_C2APB1SMENR2 register **************/ 8550 #define RCC_C2APB1SMENR2_LPUART1SMEN_Pos (0U) 8551 #define RCC_C2APB1SMENR2_LPUART1SMEN_Msk (0x1UL << RCC_C2APB1SMENR2_LPUART1SMEN_Pos) /*!< 0x00000001 */ 8552 #define RCC_C2APB1SMENR2_LPUART1SMEN RCC_C2APB1SMENR2_LPUART1SMEN_Msk 8553 #define RCC_C2APB1SMENR2_LPTIM2SMEN_Pos (5U) 8554 #define RCC_C2APB1SMENR2_LPTIM2SMEN_Msk (0x1UL << RCC_C2APB1SMENR2_LPTIM2SMEN_Pos) /*!< 0x00000020 */ 8555 #define RCC_C2APB1SMENR2_LPTIM2SMEN RCC_C2APB1SMENR2_LPTIM2SMEN_Msk 8556 8557 /******************** Bit definition for RCC_C2APB2SMENR register **************/ 8558 #define RCC_C2APB2SMENR_TIM1SMEN_Pos (11U) 8559 #define RCC_C2APB2SMENR_TIM1SMEN_Msk (0x1UL << RCC_C2APB2SMENR_TIM1SMEN_Pos) /*!< 0x00000800 */ 8560 #define RCC_C2APB2SMENR_TIM1SMEN RCC_C2APB2SMENR_TIM1SMEN_Msk 8561 #define RCC_C2APB2SMENR_SPI1SMEN_Pos (12U) 8562 #define RCC_C2APB2SMENR_SPI1SMEN_Msk (0x1UL << RCC_C2APB2SMENR_SPI1SMEN_Pos) /*!< 0x00001000 */ 8563 #define RCC_C2APB2SMENR_SPI1SMEN RCC_C2APB2SMENR_SPI1SMEN_Msk 8564 #define RCC_C2APB2SMENR_USART1SMEN_Pos (14U) 8565 #define RCC_C2APB2SMENR_USART1SMEN_Msk (0x1UL << RCC_C2APB2SMENR_USART1SMEN_Pos) /*!< 0x00004000 */ 8566 #define RCC_C2APB2SMENR_USART1SMEN RCC_C2APB2SMENR_USART1SMEN_Msk 8567 #define RCC_C2APB2SMENR_TIM16SMEN_Pos (17U) 8568 #define RCC_C2APB2SMENR_TIM16SMEN_Msk (0x1UL << RCC_C2APB2SMENR_TIM16SMEN_Pos) /*!< 0x00020000 */ 8569 #define RCC_C2APB2SMENR_TIM16SMEN RCC_C2APB2SMENR_TIM16SMEN_Msk 8570 #define RCC_C2APB2SMENR_TIM17SMEN_Pos (18U) 8571 #define RCC_C2APB2SMENR_TIM17SMEN_Msk (0x1UL << RCC_C2APB2SMENR_TIM17SMEN_Pos) /*!< 0x00040000 */ 8572 #define RCC_C2APB2SMENR_TIM17SMEN RCC_C2APB2SMENR_TIM17SMEN_Msk 8573 #define RCC_C2APB2SMENR_SAI1SMEN_Pos (21U) 8574 #define RCC_C2APB2SMENR_SAI1SMEN_Msk (0x1UL << RCC_C2APB2SMENR_SAI1SMEN_Pos) /*!< 0x00200000 */ 8575 #define RCC_C2APB2SMENR_SAI1SMEN RCC_C2APB2SMENR_SAI1SMEN_Msk 8576 8577 /******************** Bit definition for RCC_C2APB3SMENR register **************/ 8578 #define RCC_C2APB3SMENR_BLESMEN_Pos (0U) 8579 #define RCC_C2APB3SMENR_BLESMEN_Msk (0x1UL << RCC_C2APB3SMENR_BLESMEN_Pos) /*!< 0x00000001 */ 8580 #define RCC_C2APB3SMENR_BLESMEN RCC_C2APB3SMENR_BLESMEN_Msk 8581 #define RCC_C2APB3SMENR_802SMEN_Pos (1U) 8582 #define RCC_C2APB3SMENR_802SMEN_Msk (0x1UL << RCC_C2APB3SMENR_802SMEN_Pos) /*!< 0x00000002 */ 8583 #define RCC_C2APB3SMENR_802SMEN RCC_C2APB3SMENR_802SMEN_Msk 8584 8585 /******************************************************************************/ 8586 /* */ 8587 /* RNG */ 8588 /* */ 8589 /******************************************************************************/ 8590 /******************** Bits definition for register *******************/ 8591 #define RNG_CR_RNGEN_Pos (2U) 8592 #define RNG_CR_RNGEN_Msk (0x1UL << RNG_CR_RNGEN_Pos) /*!< 0x00000004 */ 8593 #define RNG_CR_RNGEN RNG_CR_RNGEN_Msk 8594 #define RNG_CR_IE_Pos (3U) 8595 #define RNG_CR_IE_Msk (0x1UL << RNG_CR_IE_Pos) /*!< 0x00000008 */ 8596 #define RNG_CR_IE RNG_CR_IE_Msk 8597 #define RNG_CR_CED_Pos (5U) 8598 #define RNG_CR_CED_Msk (0x1UL << RNG_CR_CED_Pos) /*!< 0x00000020 */ 8599 #define RNG_CR_CED RNG_CR_CED_Msk 8600 8601 /******************** Bits definition for RNG_SR register *******************/ 8602 #define RNG_SR_DRDY_Pos (0U) 8603 #define RNG_SR_DRDY_Msk (0x1UL << RNG_SR_DRDY_Pos) /*!< 0x00000001 */ 8604 #define RNG_SR_DRDY RNG_SR_DRDY_Msk 8605 #define RNG_SR_CECS_Pos (1U) 8606 #define RNG_SR_CECS_Msk (0x1UL << RNG_SR_CECS_Pos) /*!< 0x00000002 */ 8607 #define RNG_SR_CECS RNG_SR_CECS_Msk 8608 #define RNG_SR_SECS_Pos (2U) 8609 #define RNG_SR_SECS_Msk (0x1UL << RNG_SR_SECS_Pos) /*!< 0x00000004 */ 8610 #define RNG_SR_SECS RNG_SR_SECS_Msk 8611 #define RNG_SR_CEIS_Pos (5U) 8612 #define RNG_SR_CEIS_Msk (0x1UL << RNG_SR_CEIS_Pos) /*!< 0x00000020 */ 8613 #define RNG_SR_CEIS RNG_SR_CEIS_Msk 8614 #define RNG_SR_SEIS_Pos (6U) 8615 #define RNG_SR_SEIS_Msk (0x1UL << RNG_SR_SEIS_Pos) /*!< 0x00000040 */ 8616 #define RNG_SR_SEIS RNG_SR_SEIS_Msk 8617 8618 /******************************************************************************/ 8619 /* */ 8620 /* Real-Time Clock (RTC) */ 8621 /* */ 8622 /******************************************************************************/ 8623 /* 8624 * @brief Specific device feature definitions 8625 */ 8626 #define RTC_TAMPER1_SUPPORT 8627 #define RTC_TAMPER2_SUPPORT 8628 #define RTC_TAMPER3_SUPPORT 8629 #define RTC_WAKEUP_SUPPORT 8630 #define RTC_BACKUP_SUPPORT 8631 #define RTC_CPU2_SUPPORT_D 8632 #define RTC_INTERNALTS_SUPPORT 8633 8634 /******************** Bits definition for RTC_TR register *******************/ 8635 #define RTC_TR_PM_Pos (22U) 8636 #define RTC_TR_PM_Msk (0x1UL << RTC_TR_PM_Pos) /*!< 0x00400000 */ 8637 #define RTC_TR_PM RTC_TR_PM_Msk /*!< AM/PM notation */ 8638 #define RTC_TR_HT_Pos (20U) 8639 #define RTC_TR_HT_Msk (0x3UL << RTC_TR_HT_Pos) /*!< 0x00300000 */ 8640 #define RTC_TR_HT RTC_TR_HT_Msk /*!< Hour tens in BCD format */ 8641 #define RTC_TR_HT_0 (0x1U << RTC_TR_HT_Pos) /*!< 0x00100000 */ 8642 #define RTC_TR_HT_1 (0x2U << RTC_TR_HT_Pos) /*!< 0x00200000 */ 8643 #define RTC_TR_HU_Pos (16U) 8644 #define RTC_TR_HU_Msk (0xFUL << RTC_TR_HU_Pos) /*!< 0x000F0000 */ 8645 #define RTC_TR_HU RTC_TR_HU_Msk /*!< Hour units in BCD format */ 8646 #define RTC_TR_HU_0 (0x1U << RTC_TR_HU_Pos) /*!< 0x00010000 */ 8647 #define RTC_TR_HU_1 (0x2U << RTC_TR_HU_Pos) /*!< 0x00020000 */ 8648 #define RTC_TR_HU_2 (0x4U << RTC_TR_HU_Pos) /*!< 0x00040000 */ 8649 #define RTC_TR_HU_3 (0x8U << RTC_TR_HU_Pos) /*!< 0x00080000 */ 8650 #define RTC_TR_MNT_Pos (12U) 8651 #define RTC_TR_MNT_Msk (0x7UL << RTC_TR_MNT_Pos) /*!< 0x00007000 */ 8652 #define RTC_TR_MNT RTC_TR_MNT_Msk /*!< Minute tens in BCD format */ 8653 #define RTC_TR_MNT_0 (0x1U << RTC_TR_MNT_Pos) /*!< 0x00001000 */ 8654 #define RTC_TR_MNT_1 (0x2U << RTC_TR_MNT_Pos) /*!< 0x00002000 */ 8655 #define RTC_TR_MNT_2 (0x4U << RTC_TR_MNT_Pos) /*!< 0x00004000 */ 8656 #define RTC_TR_MNU_Pos (8U) 8657 #define RTC_TR_MNU_Msk (0xFUL << RTC_TR_MNU_Pos) /*!< 0x00000F00 */ 8658 #define RTC_TR_MNU RTC_TR_MNU_Msk /*!< Minute unit in BCD format */ 8659 #define RTC_TR_MNU_0 (0x1U << RTC_TR_MNU_Pos) /*!< 0x00000100 */ 8660 #define RTC_TR_MNU_1 (0x2U << RTC_TR_MNU_Pos) /*!< 0x00000200 */ 8661 #define RTC_TR_MNU_2 (0x4U << RTC_TR_MNU_Pos) /*!< 0x00000400 */ 8662 #define RTC_TR_MNU_3 (0x8U << RTC_TR_MNU_Pos) /*!< 0x00000800 */ 8663 #define RTC_TR_ST_Pos (4U) 8664 #define RTC_TR_ST_Msk (0x7UL << RTC_TR_ST_Pos) /*!< 0x00000070 */ 8665 #define RTC_TR_ST RTC_TR_ST_Msk /*!< Second tens in BCD format */ 8666 #define RTC_TR_ST_0 (0x1U << RTC_TR_ST_Pos) /*!< 0x00000010 */ 8667 #define RTC_TR_ST_1 (0x2U << RTC_TR_ST_Pos) /*!< 0x00000020 */ 8668 #define RTC_TR_ST_2 (0x4U << RTC_TR_ST_Pos) /*!< 0x00000040 */ 8669 #define RTC_TR_SU_Pos (0U) 8670 #define RTC_TR_SU_Msk (0xFUL << RTC_TR_SU_Pos) /*!< 0x0000000F */ 8671 #define RTC_TR_SU RTC_TR_SU_Msk /*!< Second units in BCD format */ 8672 #define RTC_TR_SU_0 (0x1U << RTC_TR_SU_Pos) /*!< 0x00000001 */ 8673 #define RTC_TR_SU_1 (0x2U << RTC_TR_SU_Pos) /*!< 0x00000002 */ 8674 #define RTC_TR_SU_2 (0x4U << RTC_TR_SU_Pos) /*!< 0x00000004 */ 8675 #define RTC_TR_SU_3 (0x8U << RTC_TR_SU_Pos) /*!< 0x00000008 */ 8676 8677 /******************** Bits definition for RTC_DR register *******************/ 8678 #define RTC_DR_YT_Pos (20U) 8679 #define RTC_DR_YT_Msk (0xFUL << RTC_DR_YT_Pos) /*!< 0x00F00000 */ 8680 #define RTC_DR_YT RTC_DR_YT_Msk /*!< Year tens in BCD format */ 8681 #define RTC_DR_YT_0 (0x1U << RTC_DR_YT_Pos) /*!< 0x00100000 */ 8682 #define RTC_DR_YT_1 (0x2U << RTC_DR_YT_Pos) /*!< 0x00200000 */ 8683 #define RTC_DR_YT_2 (0x4U << RTC_DR_YT_Pos) /*!< 0x00400000 */ 8684 #define RTC_DR_YT_3 (0x8U << RTC_DR_YT_Pos) /*!< 0x00800000 */ 8685 #define RTC_DR_YU_Pos (16U) 8686 #define RTC_DR_YU_Msk (0xFUL << RTC_DR_YU_Pos) /*!< 0x000F0000 */ 8687 #define RTC_DR_YU RTC_DR_YU_Msk /*!< Years units in BCD format */ 8688 #define RTC_DR_YU_0 (0x1U << RTC_DR_YU_Pos) /*!< 0x00010000 */ 8689 #define RTC_DR_YU_1 (0x2U << RTC_DR_YU_Pos) /*!< 0x00020000 */ 8690 #define RTC_DR_YU_2 (0x4U << RTC_DR_YU_Pos) /*!< 0x00040000 */ 8691 #define RTC_DR_YU_3 (0x8U << RTC_DR_YU_Pos) /*!< 0x00080000 */ 8692 #define RTC_DR_WDU_Pos (13U) 8693 #define RTC_DR_WDU_Msk (0x7UL << RTC_DR_WDU_Pos) /*!< 0x0000E000 */ 8694 #define RTC_DR_WDU RTC_DR_WDU_Msk /*!< Week day units */ 8695 #define RTC_DR_WDU_0 (0x1U << RTC_DR_WDU_Pos) /*!< 0x00002000 */ 8696 #define RTC_DR_WDU_1 (0x2U << RTC_DR_WDU_Pos) /*!< 0x00004000 */ 8697 #define RTC_DR_WDU_2 (0x4U << RTC_DR_WDU_Pos) /*!< 0x00008000 */ 8698 #define RTC_DR_MT_Pos (12U) 8699 #define RTC_DR_MT_Msk (0x1UL << RTC_DR_MT_Pos) /*!< 0x00001000 */ 8700 #define RTC_DR_MT RTC_DR_MT_Msk /*!< Month tens in BCD format */ 8701 #define RTC_DR_MU_Pos (8U) 8702 #define RTC_DR_MU_Msk (0xFUL << RTC_DR_MU_Pos) /*!< 0x00000F00 */ 8703 #define RTC_DR_MU RTC_DR_MU_Msk /*!< Month units in BCD format */ 8704 #define RTC_DR_MU_0 (0x1U << RTC_DR_MU_Pos) /*!< 0x00000100 */ 8705 #define RTC_DR_MU_1 (0x2U << RTC_DR_MU_Pos) /*!< 0x00000200 */ 8706 #define RTC_DR_MU_2 (0x4U << RTC_DR_MU_Pos) /*!< 0x00000400 */ 8707 #define RTC_DR_MU_3 (0x8U << RTC_DR_MU_Pos) /*!< 0x00000800 */ 8708 #define RTC_DR_DT_Pos (4U) 8709 #define RTC_DR_DT_Msk (0x3UL << RTC_DR_DT_Pos) /*!< 0x00000030 */ 8710 #define RTC_DR_DT RTC_DR_DT_Msk /*!< Date tens in BCD format */ 8711 #define RTC_DR_DT_0 (0x1U << RTC_DR_DT_Pos) /*!< 0x00000010 */ 8712 #define RTC_DR_DT_1 (0x2U << RTC_DR_DT_Pos) /*!< 0x00000020 */ 8713 #define RTC_DR_DU_Pos (0U) 8714 #define RTC_DR_DU_Msk (0xFUL << RTC_DR_DU_Pos) /*!< 0x0000000F */ 8715 #define RTC_DR_DU RTC_DR_DU_Msk /*!< Date units in BCD format */ 8716 #define RTC_DR_DU_0 (0x1U << RTC_DR_DU_Pos) /*!< 0x00000001 */ 8717 #define RTC_DR_DU_1 (0x2U << RTC_DR_DU_Pos) /*!< 0x00000002 */ 8718 #define RTC_DR_DU_2 (0x4U << RTC_DR_DU_Pos) /*!< 0x00000004 */ 8719 #define RTC_DR_DU_3 (0x8U << RTC_DR_DU_Pos) /*!< 0x00000008 */ 8720 8721 /******************** Bits definition for RTC_CR register *******************/ 8722 #define RTC_CR_ITSE_Pos (24U) 8723 #define RTC_CR_ITSE_Msk (0x1UL << RTC_CR_ITSE_Pos) /*!< 0x01000000 */ 8724 #define RTC_CR_ITSE RTC_CR_ITSE_Msk /*!< Timestamp on internal event enable */ 8725 #define RTC_CR_COE_Pos (23U) 8726 #define RTC_CR_COE_Msk (0x1UL << RTC_CR_COE_Pos) /*!< 0x00800000 */ 8727 #define RTC_CR_COE RTC_CR_COE_Msk /*!< Calibration output enable */ 8728 #define RTC_CR_OSEL_Pos (21U) 8729 #define RTC_CR_OSEL_Msk (0x3UL << RTC_CR_OSEL_Pos) /*!< 0x00600000 */ 8730 #define RTC_CR_OSEL RTC_CR_OSEL_Msk /*!< Output selection */ 8731 #define RTC_CR_OSEL_0 (0x1U << RTC_CR_OSEL_Pos) /*!< 0x00200000 */ 8732 #define RTC_CR_OSEL_1 (0x2U << RTC_CR_OSEL_Pos) /*!< 0x00400000 */ 8733 #define RTC_CR_POL_Pos (20U) 8734 #define RTC_CR_POL_Msk (0x1UL << RTC_CR_POL_Pos) /*!< 0x00100000 */ 8735 #define RTC_CR_POL RTC_CR_POL_Msk /*!< Ouput polarity */ 8736 #define RTC_CR_COSEL_Pos (19U) 8737 #define RTC_CR_COSEL_Msk (0x1UL << RTC_CR_COSEL_Pos) /*!< 0x00080000 */ 8738 #define RTC_CR_COSEL RTC_CR_COSEL_Msk /*!< Calibration ouput selection */ 8739 #define RTC_CR_BKP_Pos (18U) 8740 #define RTC_CR_BKP_Msk (0x1UL << RTC_CR_BKP_Pos) /*!< 0x00040000 */ 8741 #define RTC_CR_BKP RTC_CR_BKP_Msk /*!< Backup */ 8742 #define RTC_CR_SUB1H_Pos (17U) 8743 #define RTC_CR_SUB1H_Msk (0x1UL << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */ 8744 #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk /*!< Subtract 1 hour (winter time change) */ 8745 #define RTC_CR_ADD1H_Pos (16U) 8746 #define RTC_CR_ADD1H_Msk (0x1UL << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */ 8747 #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk /*!< Add 1 hour (summer time change) */ 8748 #define RTC_CR_TSIE_Pos (15U) 8749 #define RTC_CR_TSIE_Msk (0x1UL << RTC_CR_TSIE_Pos) /*!< 0x00008000 */ 8750 #define RTC_CR_TSIE RTC_CR_TSIE_Msk /*!< Time-stamp interrupt enable */ 8751 #define RTC_CR_WUTIE_Pos (14U) 8752 #define RTC_CR_WUTIE_Msk (0x1UL << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */ 8753 #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk /*!< Wakeup timer interrupt enable */ 8754 #define RTC_CR_ALRBIE_Pos (13U) 8755 #define RTC_CR_ALRBIE_Msk (0x1UL << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */ 8756 #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk /*!< Alarm B interrupt enable */ 8757 #define RTC_CR_ALRAIE_Pos (12U) 8758 #define RTC_CR_ALRAIE_Msk (0x1UL << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */ 8759 #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk /*!< Alarm A interrupt enable */ 8760 #define RTC_CR_TSE_Pos (11U) 8761 #define RTC_CR_TSE_Msk (0x1UL << RTC_CR_TSE_Pos) /*!< 0x00000800 */ 8762 #define RTC_CR_TSE RTC_CR_TSE_Msk /*!< Timestamp on RTC TS input edge enable */ 8763 #define RTC_CR_WUTE_Pos (10U) 8764 #define RTC_CR_WUTE_Msk (0x1UL << RTC_CR_WUTE_Pos) /*!< 0x00000400 */ 8765 #define RTC_CR_WUTE RTC_CR_WUTE_Msk /*!< Wakeup timer enable */ 8766 #define RTC_CR_ALRBE_Pos (9U) 8767 #define RTC_CR_ALRBE_Msk (0x1UL << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */ 8768 #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk /*!< Alarm B enable */ 8769 #define RTC_CR_ALRAE_Pos (8U) 8770 #define RTC_CR_ALRAE_Msk (0x1UL << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */ 8771 #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk /*!< Alarm A enable */ 8772 #define RTC_CR_FMT_Pos (6U) 8773 #define RTC_CR_FMT_Msk (0x1UL << RTC_CR_FMT_Pos) /*!< 0x00000040 */ 8774 #define RTC_CR_FMT RTC_CR_FMT_Msk /*!< Hour AM/PM or 24H format */ 8775 #define RTC_CR_BYPSHAD_Pos (5U) 8776 #define RTC_CR_BYPSHAD_Msk (0x1UL << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */ 8777 #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk /*!< Bypass the shadow registers */ 8778 #define RTC_CR_REFCKON_Pos (4U) 8779 #define RTC_CR_REFCKON_Msk (0x1UL << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */ 8780 #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk /*!< RTC_REFIN reference clock detection enable (50 or 60 Hz) */ 8781 #define RTC_CR_TSEDGE_Pos (3U) 8782 #define RTC_CR_TSEDGE_Msk (0x1UL << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */ 8783 #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk /*!< Timestamp event active edge */ 8784 #define RTC_CR_WUCKSEL_Pos (0U) 8785 #define RTC_CR_WUCKSEL_Msk (0x7UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */ 8786 #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk /*!< Wakekup clock selection */ 8787 #define RTC_CR_WUCKSEL_0 (0x1U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */ 8788 #define RTC_CR_WUCKSEL_1 (0x2U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */ 8789 #define RTC_CR_WUCKSEL_2 (0x4U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */ 8790 8791 /******************** Bits definition for RTC_ISR register ******************/ 8792 #define RTC_ISR_ITSF_Pos (17U) 8793 #define RTC_ISR_ITSF_Msk (0x1UL << RTC_ISR_ITSF_Pos) /*!< 0x00020000 */ 8794 #define RTC_ISR_ITSF RTC_ISR_ITSF_Msk /*!< Internal timestamp flag */ 8795 #define RTC_ISR_RECALPF_Pos (16U) 8796 #define RTC_ISR_RECALPF_Msk (0x1UL << RTC_ISR_RECALPF_Pos) /*!< 0x00010000 */ 8797 #define RTC_ISR_RECALPF RTC_ISR_RECALPF_Msk /*!< Recalibration pending flag */ 8798 #define RTC_ISR_TAMP3F_Pos (15U) 8799 #define RTC_ISR_TAMP3F_Msk (0x1UL << RTC_ISR_TAMP3F_Pos) /*!< 0x00008000 */ 8800 #define RTC_ISR_TAMP3F RTC_ISR_TAMP3F_Msk /*!< RTC_TAMP3 detection flag */ 8801 #define RTC_ISR_TAMP2F_Pos (14U) 8802 #define RTC_ISR_TAMP2F_Msk (0x1UL << RTC_ISR_TAMP2F_Pos) /*!< 0x00004000 */ 8803 #define RTC_ISR_TAMP2F RTC_ISR_TAMP2F_Msk /*!< RTC_TAMP2 detection flag */ 8804 #define RTC_ISR_TAMP1F_Pos (13U) 8805 #define RTC_ISR_TAMP1F_Msk (0x1UL << RTC_ISR_TAMP1F_Pos) /*!< 0x00002000 */ 8806 #define RTC_ISR_TAMP1F RTC_ISR_TAMP1F_Msk /*!< RTC_TAMP1 detection flag */ 8807 #define RTC_ISR_TSOVF_Pos (12U) 8808 #define RTC_ISR_TSOVF_Msk (0x1UL << RTC_ISR_TSOVF_Pos) /*!< 0x00001000 */ 8809 #define RTC_ISR_TSOVF RTC_ISR_TSOVF_Msk /*!< Timestamp overflow flag */ 8810 #define RTC_ISR_TSF_Pos (11U) 8811 #define RTC_ISR_TSF_Msk (0x1UL << RTC_ISR_TSF_Pos) /*!< 0x00000800 */ 8812 #define RTC_ISR_TSF RTC_ISR_TSF_Msk /*!< Timestamp flag */ 8813 #define RTC_ISR_WUTF_Pos (10U) 8814 #define RTC_ISR_WUTF_Msk (0x1UL << RTC_ISR_WUTF_Pos) /*!< 0x00000400 */ 8815 #define RTC_ISR_WUTF RTC_ISR_WUTF_Msk /*!< Wakeup timer flag */ 8816 #define RTC_ISR_ALRBF_Pos (9U) 8817 #define RTC_ISR_ALRBF_Msk (0x1UL << RTC_ISR_ALRBF_Pos) /*!< 0x00000200 */ 8818 #define RTC_ISR_ALRBF RTC_ISR_ALRBF_Msk /*!< Alarm B flag */ 8819 #define RTC_ISR_ALRAF_Pos (8U) 8820 #define RTC_ISR_ALRAF_Msk (0x1UL << RTC_ISR_ALRAF_Pos) /*!< 0x00000100 */ 8821 #define RTC_ISR_ALRAF RTC_ISR_ALRAF_Msk /*!< Alarm A flag */ 8822 #define RTC_ISR_INIT_Pos (7U) 8823 #define RTC_ISR_INIT_Msk (0x1UL << RTC_ISR_INIT_Pos) /*!< 0x00000080 */ 8824 #define RTC_ISR_INIT RTC_ISR_INIT_Msk /*!< Initialization mode */ 8825 #define RTC_ISR_INITF_Pos (6U) 8826 #define RTC_ISR_INITF_Msk (0x1UL << RTC_ISR_INITF_Pos) /*!< 0x00000040 */ 8827 #define RTC_ISR_INITF RTC_ISR_INITF_Msk /*!< Initialization flag */ 8828 #define RTC_ISR_RSF_Pos (5U) 8829 #define RTC_ISR_RSF_Msk (0x1UL << RTC_ISR_RSF_Pos) /*!< 0x00000020 */ 8830 #define RTC_ISR_RSF RTC_ISR_RSF_Msk /*!< Registers synchronization flag */ 8831 #define RTC_ISR_INITS_Pos (4U) 8832 #define RTC_ISR_INITS_Msk (0x1UL << RTC_ISR_INITS_Pos) /*!< 0x00000010 */ 8833 #define RTC_ISR_INITS RTC_ISR_INITS_Msk /*!< Initialization status flag */ 8834 #define RTC_ISR_SHPF_Pos (3U) 8835 #define RTC_ISR_SHPF_Msk (0x1UL << RTC_ISR_SHPF_Pos) /*!< 0x00000008 */ 8836 #define RTC_ISR_SHPF RTC_ISR_SHPF_Msk /*!< Shift operation pending */ 8837 #define RTC_ISR_WUTWF_Pos (2U) 8838 #define RTC_ISR_WUTWF_Msk (0x1UL << RTC_ISR_WUTWF_Pos) /*!< 0x00000004 */ 8839 #define RTC_ISR_WUTWF RTC_ISR_WUTWF_Msk /*!< Wakeup timer write flag */ 8840 #define RTC_ISR_ALRBWF_Pos (1U) 8841 #define RTC_ISR_ALRBWF_Msk (0x1UL << RTC_ISR_ALRBWF_Pos) /*!< 0x00000002 */ 8842 #define RTC_ISR_ALRBWF RTC_ISR_ALRBWF_Msk /*!< Alarm B write flag */ 8843 #define RTC_ISR_ALRAWF_Pos (0U) 8844 #define RTC_ISR_ALRAWF_Msk (0x1UL << RTC_ISR_ALRAWF_Pos) /*!< 0x00000001 */ 8845 #define RTC_ISR_ALRAWF RTC_ISR_ALRAWF_Msk /*!< Alarm A write flag */ 8846 8847 /******************** Bits definition for RTC_PRER register *****************/ 8848 #define RTC_PRER_PREDIV_A_Pos (16U) 8849 #define RTC_PRER_PREDIV_A_Msk (0x7FUL << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */ 8850 #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk /*!< Asynchronous prescaler factor */ 8851 #define RTC_PRER_PREDIV_S_Pos (0U) 8852 #define RTC_PRER_PREDIV_S_Msk (0x7FFFUL << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */ 8853 #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk /*!< Synchronous prescaler factor */ 8854 8855 /******************** Bits definition for RTC_WUTR register *****************/ 8856 #define RTC_WUTR_WUT_Pos (0U) 8857 #define RTC_WUTR_WUT_Msk (0xFFFFUL << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */ 8858 #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk /*!< Wakeup auto-reload value bits */ 8859 8860 /******************** Bits definition for RTC_ALRMAR register ***************/ 8861 #define RTC_ALRMAR_MSK4_Pos (31U) 8862 #define RTC_ALRMAR_MSK4_Msk (0x1UL << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */ 8863 #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk /*!< Alarm A date mask */ 8864 #define RTC_ALRMAR_WDSEL_Pos (30U) 8865 #define RTC_ALRMAR_WDSEL_Msk (0x1UL << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */ 8866 #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk /*!< Alarm A week day selection */ 8867 #define RTC_ALRMAR_DT_Pos (28U) 8868 #define RTC_ALRMAR_DT_Msk (0x3UL << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */ 8869 #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk /*!< Alarm A date tens in BCD format */ 8870 #define RTC_ALRMAR_DT_0 (0x1U << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */ 8871 #define RTC_ALRMAR_DT_1 (0x2U << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */ 8872 #define RTC_ALRMAR_DU_Pos (24U) 8873 #define RTC_ALRMAR_DU_Msk (0xFUL << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */ 8874 #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk /*!< Alarm A date units in BCD format */ 8875 #define RTC_ALRMAR_DU_0 (0x1U << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */ 8876 #define RTC_ALRMAR_DU_1 (0x2U << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */ 8877 #define RTC_ALRMAR_DU_2 (0x4U << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */ 8878 #define RTC_ALRMAR_DU_3 (0x8U << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */ 8879 #define RTC_ALRMAR_MSK3_Pos (23U) 8880 #define RTC_ALRMAR_MSK3_Msk (0x1UL << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */ 8881 #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk /*!< Alarm A hours mask */ 8882 #define RTC_ALRMAR_PM_Pos (22U) 8883 #define RTC_ALRMAR_PM_Msk (0x1UL << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */ 8884 #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk /*!< Alarm A AM/PM or 24H format */ 8885 #define RTC_ALRMAR_HT_Pos (20U) 8886 #define RTC_ALRMAR_HT_Msk (0x3UL << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */ 8887 #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk /*!< Alarm A hour tens in BCD format */ 8888 #define RTC_ALRMAR_HT_0 (0x1U << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */ 8889 #define RTC_ALRMAR_HT_1 (0x2U << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */ 8890 #define RTC_ALRMAR_HU_Pos (16U) 8891 #define RTC_ALRMAR_HU_Msk (0xFUL << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */ 8892 #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk /*!< Alarm A hour units in BCD format */ 8893 #define RTC_ALRMAR_HU_0 (0x1U << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */ 8894 #define RTC_ALRMAR_HU_1 (0x2U << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */ 8895 #define RTC_ALRMAR_HU_2 (0x4U << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */ 8896 #define RTC_ALRMAR_HU_3 (0x8U << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */ 8897 #define RTC_ALRMAR_MSK2_Pos (15U) 8898 #define RTC_ALRMAR_MSK2_Msk (0x1UL << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */ 8899 #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk /*!< Alarm A minutes mask */ 8900 #define RTC_ALRMAR_MNT_Pos (12U) 8901 #define RTC_ALRMAR_MNT_Msk (0x7UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */ 8902 #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk /*!< Alarm A minute tens in BCD format */ 8903 #define RTC_ALRMAR_MNT_0 (0x1U << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */ 8904 #define RTC_ALRMAR_MNT_1 (0x2U << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */ 8905 #define RTC_ALRMAR_MNT_2 (0x4U << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */ 8906 #define RTC_ALRMAR_MNU_Pos (8U) 8907 #define RTC_ALRMAR_MNU_Msk (0xFUL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */ 8908 #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk /*!< Alarm A minute units in BCD format */ 8909 #define RTC_ALRMAR_MNU_0 (0x1U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */ 8910 #define RTC_ALRMAR_MNU_1 (0x2U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */ 8911 #define RTC_ALRMAR_MNU_2 (0x4U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */ 8912 #define RTC_ALRMAR_MNU_3 (0x8U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */ 8913 #define RTC_ALRMAR_MSK1_Pos (7U) 8914 #define RTC_ALRMAR_MSK1_Msk (0x1UL << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */ 8915 #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk /*!< Alarm A seconds mask */ 8916 #define RTC_ALRMAR_ST_Pos (4U) 8917 #define RTC_ALRMAR_ST_Msk (0x7UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */ 8918 #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk /*!< Alarm A second tens in BCD format */ 8919 #define RTC_ALRMAR_ST_0 (0x1U << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */ 8920 #define RTC_ALRMAR_ST_1 (0x2U << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */ 8921 #define RTC_ALRMAR_ST_2 (0x4U << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */ 8922 #define RTC_ALRMAR_SU_Pos (0U) 8923 #define RTC_ALRMAR_SU_Msk (0xFUL << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */ 8924 #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk /*!< Alarm A second units in BCD format */ 8925 #define RTC_ALRMAR_SU_0 (0x1U << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */ 8926 #define RTC_ALRMAR_SU_1 (0x2U << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */ 8927 #define RTC_ALRMAR_SU_2 (0x4U << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */ 8928 #define RTC_ALRMAR_SU_3 (0x8U << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */ 8929 8930 /******************** Bits definition for RTC_ALRMBR register ***************/ 8931 #define RTC_ALRMBR_MSK4_Pos (31U) 8932 #define RTC_ALRMBR_MSK4_Msk (0x1UL << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */ 8933 #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk /*!< Alarm B date mask */ 8934 #define RTC_ALRMBR_WDSEL_Pos (30U) 8935 #define RTC_ALRMBR_WDSEL_Msk (0x1UL << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */ 8936 #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk /*!< Alarm B week day selection */ 8937 #define RTC_ALRMBR_DT_Pos (28U) 8938 #define RTC_ALRMBR_DT_Msk (0x3UL << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */ 8939 #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk /*!< Alarm B data tens in BCD format */ 8940 #define RTC_ALRMBR_DT_0 (0x1U << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */ 8941 #define RTC_ALRMBR_DT_1 (0x2U << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */ 8942 #define RTC_ALRMBR_DU_Pos (24U) 8943 #define RTC_ALRMBR_DU_Msk (0xFUL << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */ 8944 #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk /*!< Alarm B data units or day in BCD format */ 8945 #define RTC_ALRMBR_DU_0 (0x1U << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */ 8946 #define RTC_ALRMBR_DU_1 (0x2U << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */ 8947 #define RTC_ALRMBR_DU_2 (0x4U << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */ 8948 #define RTC_ALRMBR_DU_3 (0x8U << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */ 8949 #define RTC_ALRMBR_MSK3_Pos (23U) 8950 #define RTC_ALRMBR_MSK3_Msk (0x1UL << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */ 8951 #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk /*!< Alarm B hour mask */ 8952 #define RTC_ALRMBR_PM_Pos (22U) 8953 #define RTC_ALRMBR_PM_Msk (0x1UL << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */ 8954 #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk /*!< Alarm B AM/PM or 24H format */ 8955 #define RTC_ALRMBR_HT_Pos (20U) 8956 #define RTC_ALRMBR_HT_Msk (0x3UL << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */ 8957 #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk /*!< Alarm B hour tens in BCD format */ 8958 #define RTC_ALRMBR_HT_0 (0x1U << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */ 8959 #define RTC_ALRMBR_HT_1 (0x2U << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */ 8960 #define RTC_ALRMBR_HU_Pos (16U) 8961 #define RTC_ALRMBR_HU_Msk (0xFUL << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */ 8962 #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk /*!< Alarm B hour units in BCD format */ 8963 #define RTC_ALRMBR_HU_0 (0x1U << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */ 8964 #define RTC_ALRMBR_HU_1 (0x2U << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */ 8965 #define RTC_ALRMBR_HU_2 (0x4U << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */ 8966 #define RTC_ALRMBR_HU_3 (0x8U << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */ 8967 #define RTC_ALRMBR_MSK2_Pos (15U) 8968 #define RTC_ALRMBR_MSK2_Msk (0x1UL << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */ 8969 #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk /*!< Alarm B minutes mask */ 8970 #define RTC_ALRMBR_MNT_Pos (12U) 8971 #define RTC_ALRMBR_MNT_Msk (0x7UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */ 8972 #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk /*!< Alarm B minute tens in BCD format */ 8973 #define RTC_ALRMBR_MNT_0 (0x1U << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */ 8974 #define RTC_ALRMBR_MNT_1 (0x2U << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */ 8975 #define RTC_ALRMBR_MNT_2 (0x4U << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */ 8976 #define RTC_ALRMBR_MNU_Pos (8U) 8977 #define RTC_ALRMBR_MNU_Msk (0xFUL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */ 8978 #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk /*!< Alarm B minute units in BCD format */ 8979 #define RTC_ALRMBR_MNU_0 (0x1U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */ 8980 #define RTC_ALRMBR_MNU_1 (0x2U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */ 8981 #define RTC_ALRMBR_MNU_2 (0x4U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */ 8982 #define RTC_ALRMBR_MNU_3 (0x8U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */ 8983 #define RTC_ALRMBR_MSK1_Pos (7U) 8984 #define RTC_ALRMBR_MSK1_Msk (0x1UL << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */ 8985 #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk /*!< Alarm B seconds mask */ 8986 #define RTC_ALRMBR_ST_Pos (4U) 8987 #define RTC_ALRMBR_ST_Msk (0x7UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */ 8988 #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk /*!< Alarm B second tens in BCD format */ 8989 #define RTC_ALRMBR_ST_0 (0x1U << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */ 8990 #define RTC_ALRMBR_ST_1 (0x2U << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */ 8991 #define RTC_ALRMBR_ST_2 (0x4U << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */ 8992 #define RTC_ALRMBR_SU_Pos (0U) 8993 #define RTC_ALRMBR_SU_Msk (0xFUL << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */ 8994 #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk /*!< Alarm B second units in BCD format */ 8995 #define RTC_ALRMBR_SU_0 (0x1U << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */ 8996 #define RTC_ALRMBR_SU_1 (0x2U << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */ 8997 #define RTC_ALRMBR_SU_2 (0x4U << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */ 8998 #define RTC_ALRMBR_SU_3 (0x8U << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */ 8999 9000 /******************** Bits definition for RTC_WPR register ******************/ 9001 #define RTC_WPR_KEY_Pos (0U) 9002 #define RTC_WPR_KEY_Msk (0xFFUL << RTC_WPR_KEY_Pos) /*!< 0x000000FF */ 9003 #define RTC_WPR_KEY RTC_WPR_KEY_Msk /*!< Write protection key */ 9004 9005 /******************** Bits definition for RTC_SSR register ******************/ 9006 #define RTC_SSR_SS_Pos (0U) 9007 #define RTC_SSR_SS_Msk (0xFFFFUL << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */ 9008 #define RTC_SSR_SS RTC_SSR_SS_Msk /*!< Sub second value */ 9009 9010 /******************** Bits definition for RTC_SHIFTR register ***************/ 9011 #define RTC_SHIFTR_SUBFS_Pos (0U) 9012 #define RTC_SHIFTR_SUBFS_Msk (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */ 9013 #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk /*!< Substract a fraction of a second */ 9014 #define RTC_SHIFTR_ADD1S_Pos (31U) 9015 #define RTC_SHIFTR_ADD1S_Msk (0x1UL << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */ 9016 #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk /*!< Add on second */ 9017 9018 /******************** Bits definition for RTC_TSTR register *****************/ 9019 #define RTC_TSTR_PM_Pos (22U) 9020 #define RTC_TSTR_PM_Msk (0x1UL << RTC_TSTR_PM_Pos) /*!< 0x00400000 */ 9021 #define RTC_TSTR_PM RTC_TSTR_PM_Msk /*!< Timestamp AM/PM or 24H format */ 9022 #define RTC_TSTR_HT_Pos (20U) 9023 #define RTC_TSTR_HT_Msk (0x3UL << RTC_TSTR_HT_Pos) /*!< 0x00300000 */ 9024 #define RTC_TSTR_HT RTC_TSTR_HT_Msk /*!< Timestamp hour tens in BCD format */ 9025 #define RTC_TSTR_HT_0 (0x1U << RTC_TSTR_HT_Pos) /*!< 0x00100000 */ 9026 #define RTC_TSTR_HT_1 (0x2U << RTC_TSTR_HT_Pos) /*!< 0x00200000 */ 9027 #define RTC_TSTR_HU_Pos (16U) 9028 #define RTC_TSTR_HU_Msk (0xFUL << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */ 9029 #define RTC_TSTR_HU RTC_TSTR_HU_Msk /*!< Timestamp hour units in BCD format */ 9030 #define RTC_TSTR_HU_0 (0x1U << RTC_TSTR_HU_Pos) /*!< 0x00010000 */ 9031 #define RTC_TSTR_HU_1 (0x2U << RTC_TSTR_HU_Pos) /*!< 0x00020000 */ 9032 #define RTC_TSTR_HU_2 (0x4U << RTC_TSTR_HU_Pos) /*!< 0x00040000 */ 9033 #define RTC_TSTR_HU_3 (0x8U << RTC_TSTR_HU_Pos) /*!< 0x00080000 */ 9034 #define RTC_TSTR_MNT_Pos (12U) 9035 #define RTC_TSTR_MNT_Msk (0x7UL << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */ 9036 #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk /*!< Timestamp minute tens in BCD format */ 9037 #define RTC_TSTR_MNT_0 (0x1U << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */ 9038 #define RTC_TSTR_MNT_1 (0x2U << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */ 9039 #define RTC_TSTR_MNT_2 (0x4U << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */ 9040 #define RTC_TSTR_MNU_Pos (8U) 9041 #define RTC_TSTR_MNU_Msk (0xFUL << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */ 9042 #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk /*!< Timestamp minute units in BCD format */ 9043 #define RTC_TSTR_MNU_0 (0x1U << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */ 9044 #define RTC_TSTR_MNU_1 (0x2U << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */ 9045 #define RTC_TSTR_MNU_2 (0x4U << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */ 9046 #define RTC_TSTR_MNU_3 (0x8U << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */ 9047 #define RTC_TSTR_ST_Pos (4U) 9048 #define RTC_TSTR_ST_Msk (0x7UL << RTC_TSTR_ST_Pos) /*!< 0x00000070 */ 9049 #define RTC_TSTR_ST RTC_TSTR_ST_Msk /*!< Timestamp second tens in BCD format */ 9050 #define RTC_TSTR_ST_0 (0x1U << RTC_TSTR_ST_Pos) /*!< 0x00000010 */ 9051 #define RTC_TSTR_ST_1 (0x2U << RTC_TSTR_ST_Pos) /*!< 0x00000020 */ 9052 #define RTC_TSTR_ST_2 (0x4U << RTC_TSTR_ST_Pos) /*!< 0x00000040 */ 9053 #define RTC_TSTR_SU_Pos (0U) 9054 #define RTC_TSTR_SU_Msk (0xFUL << RTC_TSTR_SU_Pos) /*!< 0x0000000F */ 9055 #define RTC_TSTR_SU RTC_TSTR_SU_Msk /*!< Timestamp second units in BCD format */ 9056 #define RTC_TSTR_SU_0 (0x1U << RTC_TSTR_SU_Pos) /*!< 0x00000001 */ 9057 #define RTC_TSTR_SU_1 (0x2U << RTC_TSTR_SU_Pos) /*!< 0x00000002 */ 9058 #define RTC_TSTR_SU_2 (0x4U << RTC_TSTR_SU_Pos) /*!< 0x00000004 */ 9059 #define RTC_TSTR_SU_3 (0x8U << RTC_TSTR_SU_Pos) /*!< 0x00000008 */ 9060 9061 /******************** Bits definition for RTC_TSDR register *****************/ 9062 #define RTC_TSDR_WDU_Pos (13U) 9063 #define RTC_TSDR_WDU_Msk (0x7UL << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */ 9064 #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk /*!< Timestamp week day units */ 9065 #define RTC_TSDR_WDU_0 (0x1U << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */ 9066 #define RTC_TSDR_WDU_1 (0x2U << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */ 9067 #define RTC_TSDR_WDU_2 (0x4U << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */ 9068 #define RTC_TSDR_MT_Pos (12U) 9069 #define RTC_TSDR_MT_Msk (0x1UL << RTC_TSDR_MT_Pos) /*!< 0x00001000 */ 9070 #define RTC_TSDR_MT RTC_TSDR_MT_Msk /*!< Timestamp month tens in BCD format */ 9071 #define RTC_TSDR_MU_Pos (8U) 9072 #define RTC_TSDR_MU_Msk (0xFUL << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */ 9073 #define RTC_TSDR_MU RTC_TSDR_MU_Msk /*!< Timestamp month units in BCD format */ 9074 #define RTC_TSDR_MU_0 (0x1U << RTC_TSDR_MU_Pos) /*!< 0x00000100 */ 9075 #define RTC_TSDR_MU_1 (0x2U << RTC_TSDR_MU_Pos) /*!< 0x00000200 */ 9076 #define RTC_TSDR_MU_2 (0x4U << RTC_TSDR_MU_Pos) /*!< 0x00000400 */ 9077 #define RTC_TSDR_MU_3 (0x8U << RTC_TSDR_MU_Pos) /*!< 0x00000800 */ 9078 #define RTC_TSDR_DT_Pos (4U) 9079 #define RTC_TSDR_DT_Msk (0x3UL << RTC_TSDR_DT_Pos) /*!< 0x00000030 */ 9080 #define RTC_TSDR_DT RTC_TSDR_DT_Msk /*!< Timestamp date tens in BCD format */ 9081 #define RTC_TSDR_DT_0 (0x1U << RTC_TSDR_DT_Pos) /*!< 0x00000010 */ 9082 #define RTC_TSDR_DT_1 (0x2U << RTC_TSDR_DT_Pos) /*!< 0x00000020 */ 9083 #define RTC_TSDR_DU_Pos (0U) 9084 #define RTC_TSDR_DU_Msk (0xFUL << RTC_TSDR_DU_Pos) /*!< 0x0000000F */ 9085 #define RTC_TSDR_DU RTC_TSDR_DU_Msk /*!< Timestamp date units in BCD format */ 9086 #define RTC_TSDR_DU_0 (0x1U << RTC_TSDR_DU_Pos) /*!< 0x00000001 */ 9087 #define RTC_TSDR_DU_1 (0x2U << RTC_TSDR_DU_Pos) /*!< 0x00000002 */ 9088 #define RTC_TSDR_DU_2 (0x4U << RTC_TSDR_DU_Pos) /*!< 0x00000004 */ 9089 #define RTC_TSDR_DU_3 (0x8U << RTC_TSDR_DU_Pos) /*!< 0x00000008 */ 9090 9091 /******************** Bits definition for RTC_TSSSR register ****************/ 9092 #define RTC_TSSSR_SS_Pos (0U) 9093 #define RTC_TSSSR_SS_Msk (0xFFFFUL << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */ 9094 #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk /*!< Timestamp sub second value */ 9095 9096 /******************** Bits definition for RTC_CALR register *****************/ 9097 #define RTC_CALR_CALP_Pos (15U) 9098 #define RTC_CALR_CALP_Msk (0x1UL << RTC_CALR_CALP_Pos) /*!< 0x00008000 */ 9099 #define RTC_CALR_CALP RTC_CALR_CALP_Msk /*!< Increase frequency of RTC 488.5 ppm */ 9100 #define RTC_CALR_CALW8_Pos (14U) 9101 #define RTC_CALR_CALW8_Msk (0x1UL << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */ 9102 #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk /*!< Use a 8-second calibration cycle period */ 9103 #define RTC_CALR_CALW16_Pos (13U) 9104 #define RTC_CALR_CALW16_Msk (0x1UL << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */ 9105 #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk /*!< Use a 16-second calibration cycle period */ 9106 #define RTC_CALR_CALM_Pos (0U) 9107 #define RTC_CALR_CALM_Msk (0x1FFUL << RTC_CALR_CALM_Pos) /*!< 0x000001FF */ 9108 #define RTC_CALR_CALM RTC_CALR_CALM_Msk /*!< Calibration minus */ 9109 #define RTC_CALR_CALM_0 (0x001U << RTC_CALR_CALM_Pos) /*!< 0x00000001 */ 9110 #define RTC_CALR_CALM_1 (0x002U << RTC_CALR_CALM_Pos) /*!< 0x00000002 */ 9111 #define RTC_CALR_CALM_2 (0x004U << RTC_CALR_CALM_Pos) /*!< 0x00000004 */ 9112 #define RTC_CALR_CALM_3 (0x008U << RTC_CALR_CALM_Pos) /*!< 0x00000008 */ 9113 #define RTC_CALR_CALM_4 (0x010U << RTC_CALR_CALM_Pos) /*!< 0x00000010 */ 9114 #define RTC_CALR_CALM_5 (0x020U << RTC_CALR_CALM_Pos) /*!< 0x00000020 */ 9115 #define RTC_CALR_CALM_6 (0x040U << RTC_CALR_CALM_Pos) /*!< 0x00000040 */ 9116 #define RTC_CALR_CALM_7 (0x080U << RTC_CALR_CALM_Pos) /*!< 0x00000080 */ 9117 #define RTC_CALR_CALM_8 (0x100U << RTC_CALR_CALM_Pos) /*!< 0x00000100 */ 9118 9119 /******************** Bits definition for RTC_TAMPCR register ****************/ 9120 #define RTC_TAMPCR_TAMP3MF_Pos (24U) 9121 #define RTC_TAMPCR_TAMP3MF_Msk (0x1UL << RTC_TAMPCR_TAMP3MF_Pos) /*!< 0x01000000 */ 9122 #define RTC_TAMPCR_TAMP3MF RTC_TAMPCR_TAMP3MF_Msk /*!< Tamper 3 generates a trigger event */ 9123 #define RTC_TAMPCR_TAMP3NOERASE_Pos (23U) 9124 #define RTC_TAMPCR_TAMP3NOERASE_Msk (0x1UL << RTC_TAMPCR_TAMP3NOERASE_Pos) /*!< 0x00800000 */ 9125 #define RTC_TAMPCR_TAMP3NOERASE RTC_TAMPCR_TAMP3NOERASE_Msk /*!< Tamper 3 no erase backup registers */ 9126 #define RTC_TAMPCR_TAMP3IE_Pos (22U) 9127 #define RTC_TAMPCR_TAMP3IE_Msk (0x1UL << RTC_TAMPCR_TAMP3IE_Pos) /*!< 0x00400000 */ 9128 #define RTC_TAMPCR_TAMP3IE RTC_TAMPCR_TAMP3IE_Msk /*!< Tamper 3 interrupt enable */ 9129 #define RTC_TAMPCR_TAMP2MF_Pos (21U) 9130 #define RTC_TAMPCR_TAMP2MF_Msk (0x1UL << RTC_TAMPCR_TAMP2MF_Pos) /*!< 0x00200000 */ 9131 #define RTC_TAMPCR_TAMP2MF RTC_TAMPCR_TAMP2MF_Msk /*!< Tamper 2 generates a trigger event */ 9132 #define RTC_TAMPCR_TAMP2NOERASE_Pos (20U) 9133 #define RTC_TAMPCR_TAMP2NOERASE_Msk (0x1UL << RTC_TAMPCR_TAMP2NOERASE_Pos) /*!< 0x00100000 */ 9134 #define RTC_TAMPCR_TAMP2NOERASE RTC_TAMPCR_TAMP2NOERASE_Msk /*!< Tamper 2 no erase backup registers */ 9135 #define RTC_TAMPCR_TAMP2IE_Pos (19U) 9136 #define RTC_TAMPCR_TAMP2IE_Msk (0x1UL << RTC_TAMPCR_TAMP2IE_Pos) /*!< 0x00080000 */ 9137 #define RTC_TAMPCR_TAMP2IE RTC_TAMPCR_TAMP2IE_Msk /*!< Tamper 2 interrupt enable */ 9138 #define RTC_TAMPCR_TAMP1MF_Pos (18U) 9139 #define RTC_TAMPCR_TAMP1MF_Msk (0x1UL << RTC_TAMPCR_TAMP1MF_Pos) /*!< 0x00040000 */ 9140 #define RTC_TAMPCR_TAMP1MF RTC_TAMPCR_TAMP1MF_Msk /*!< Tamper 1 generates a trigger event */ 9141 #define RTC_TAMPCR_TAMP1NOERASE_Pos (17U) 9142 #define RTC_TAMPCR_TAMP1NOERASE_Msk (0x1UL << RTC_TAMPCR_TAMP1NOERASE_Pos) /*!< 0x00020000 */ 9143 #define RTC_TAMPCR_TAMP1NOERASE RTC_TAMPCR_TAMP1NOERASE_Msk /*!< Tamper 1 no erase backup registers */ 9144 #define RTC_TAMPCR_TAMP1IE_Pos (16U) 9145 #define RTC_TAMPCR_TAMP1IE_Msk (0x1UL << RTC_TAMPCR_TAMP1IE_Pos) /*!< 0x00010000 */ 9146 #define RTC_TAMPCR_TAMP1IE RTC_TAMPCR_TAMP1IE_Msk /*!< Tamper 1 interrupt enable */ 9147 #define RTC_TAMPCR_TAMPPUDIS_Pos (15U) 9148 #define RTC_TAMPCR_TAMPPUDIS_Msk (0x1UL << RTC_TAMPCR_TAMPPUDIS_Pos) /*!< 0x00008000 */ 9149 #define RTC_TAMPCR_TAMPPUDIS RTC_TAMPCR_TAMPPUDIS_Msk /*!< RTC_TAMPx pull-up disable */ 9150 #define RTC_TAMPCR_TAMPPRCH_Pos (13U) 9151 #define RTC_TAMPCR_TAMPPRCH_Msk (0x3UL << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00006000 */ 9152 #define RTC_TAMPCR_TAMPPRCH RTC_TAMPCR_TAMPPRCH_Msk /*!< RTC_TAMPx precharge duration */ 9153 #define RTC_TAMPCR_TAMPPRCH_0 (0x1U << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00002000 */ 9154 #define RTC_TAMPCR_TAMPPRCH_1 (0x2U << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00004000 */ 9155 #define RTC_TAMPCR_TAMPFLT_Pos (11U) 9156 #define RTC_TAMPCR_TAMPFLT_Msk (0x3UL << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00001800 */ 9157 #define RTC_TAMPCR_TAMPFLT RTC_TAMPCR_TAMPFLT_Msk /*!< RTC_TAMPx filter count */ 9158 #define RTC_TAMPCR_TAMPFLT_0 (0x1U << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00000800 */ 9159 #define RTC_TAMPCR_TAMPFLT_1 (0x2U << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00001000 */ 9160 #define RTC_TAMPCR_TAMPFREQ_Pos (8U) 9161 #define RTC_TAMPCR_TAMPFREQ_Msk (0x7UL << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000700 */ 9162 #define RTC_TAMPCR_TAMPFREQ RTC_TAMPCR_TAMPFREQ_Msk /*!< Tamper sampling frequency */ 9163 #define RTC_TAMPCR_TAMPFREQ_0 (0x1U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000100 */ 9164 #define RTC_TAMPCR_TAMPFREQ_1 (0x2U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000200 */ 9165 #define RTC_TAMPCR_TAMPFREQ_2 (0x4U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000400 */ 9166 #define RTC_TAMPCR_TAMPTS_Pos (7U) 9167 #define RTC_TAMPCR_TAMPTS_Msk (0x1UL << RTC_TAMPCR_TAMPTS_Pos) /*!< 0x00000080 */ 9168 #define RTC_TAMPCR_TAMPTS RTC_TAMPCR_TAMPTS_Msk /*!< Activate timestamp on tamper detection event */ 9169 #define RTC_TAMPCR_TAMP3TRG_Pos (6U) 9170 #define RTC_TAMPCR_TAMP3TRG_Msk (0x1UL << RTC_TAMPCR_TAMP3TRG_Pos) /*!< 0x00000040 */ 9171 #define RTC_TAMPCR_TAMP3TRG RTC_TAMPCR_TAMP3TRG_Msk /*!< Active level for RTC_TAMP3 input */ 9172 #define RTC_TAMPCR_TAMP3E_Pos (5U) 9173 #define RTC_TAMPCR_TAMP3E_Msk (0x1UL << RTC_TAMPCR_TAMP3E_Pos) /*!< 0x00000020 */ 9174 #define RTC_TAMPCR_TAMP3E RTC_TAMPCR_TAMP3E_Msk /*!< RTC_TAMP3 detection enable */ 9175 #define RTC_TAMPCR_TAMP2TRG_Pos (4U) 9176 #define RTC_TAMPCR_TAMP2TRG_Msk (0x1UL << RTC_TAMPCR_TAMP2TRG_Pos) /*!< 0x00000010 */ 9177 #define RTC_TAMPCR_TAMP2TRG RTC_TAMPCR_TAMP2TRG_Msk /*!< Active level for RTC_TAMP2 input */ 9178 #define RTC_TAMPCR_TAMP2E_Pos (3U) 9179 #define RTC_TAMPCR_TAMP2E_Msk (0x1UL << RTC_TAMPCR_TAMP2E_Pos) /*!< 0x00000008 */ 9180 #define RTC_TAMPCR_TAMP2E RTC_TAMPCR_TAMP2E_Msk /*!< RTC_TAMP2 detection enable */ 9181 #define RTC_TAMPCR_TAMPIE_Pos (2U) 9182 #define RTC_TAMPCR_TAMPIE_Msk (0x1UL << RTC_TAMPCR_TAMPIE_Pos) /*!< 0x00000004 */ 9183 #define RTC_TAMPCR_TAMPIE RTC_TAMPCR_TAMPIE_Msk /*!< Tampers interrupt enable */ 9184 #define RTC_TAMPCR_TAMP1TRG_Pos (1U) 9185 #define RTC_TAMPCR_TAMP1TRG_Msk (0x1UL << RTC_TAMPCR_TAMP1TRG_Pos) /*!< 0x00000002 */ 9186 #define RTC_TAMPCR_TAMP1TRG RTC_TAMPCR_TAMP1TRG_Msk /*!< Active level for RTC_TAMP1 input */ 9187 #define RTC_TAMPCR_TAMP1E_Pos (0U) 9188 #define RTC_TAMPCR_TAMP1E_Msk (0x1UL << RTC_TAMPCR_TAMP1E_Pos) /*!< 0x00000001 */ 9189 #define RTC_TAMPCR_TAMP1E RTC_TAMPCR_TAMP1E_Msk /*!< RTC_TAMP1 detection enable */ 9190 9191 /******************** Bits definition for RTC_ALRMASSR register *************/ 9192 #define RTC_ALRMASSR_MASKSS_Pos (24U) 9193 #define RTC_ALRMASSR_MASKSS_Msk (0xFUL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */ 9194 #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk /*!< Alarm A mask the most-significant bits starting at this bit */ 9195 #define RTC_ALRMASSR_MASKSS_0 (0x1U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */ 9196 #define RTC_ALRMASSR_MASKSS_1 (0x2U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */ 9197 #define RTC_ALRMASSR_MASKSS_2 (0x4U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */ 9198 #define RTC_ALRMASSR_MASKSS_3 (0x8U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */ 9199 #define RTC_ALRMASSR_SS_Pos (0U) /*!< Alarm A sub seconds value*/ 9200 #define RTC_ALRMASSR_SS_Msk (0x7FFFUL << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */ 9201 #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk 9202 9203 /******************** Bits definition for RTC_ALRMBSSR register *************/ 9204 #define RTC_ALRMBSSR_MASKSS_Pos (24U) 9205 #define RTC_ALRMBSSR_MASKSS_Msk (0xFUL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x0F000000 */ 9206 #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk /*!< Alarm B mask the most-significant bits starting at this bit */ 9207 #define RTC_ALRMBSSR_MASKSS_0 (0x1U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x01000000 */ 9208 #define RTC_ALRMBSSR_MASKSS_1 (0x2U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x02000000 */ 9209 #define RTC_ALRMBSSR_MASKSS_2 (0x4U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x04000000 */ 9210 #define RTC_ALRMBSSR_MASKSS_3 (0x8U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x08000000 */ 9211 #define RTC_ALRMBSSR_SS_Pos (0U) /*!< Alarm B sub seconds value*/ 9212 #define RTC_ALRMBSSR_SS_Msk (0x7FFFUL << RTC_ALRMBSSR_SS_Pos) /*!< 0x00007FFF */ 9213 #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk 9214 9215 /******************** Bits definition for RTC_OR register ****************/ 9216 #define RTC_OR_OUT_RMP_Pos (1U) 9217 #define RTC_OR_OUT_RMP_Msk (0x1UL << RTC_OR_OUT_RMP_Pos) /*!< 0x00000002 */ 9218 #define RTC_OR_OUT_RMP RTC_OR_OUT_RMP_Msk /*!< RTC_OUT remap */ 9219 #define RTC_OR_ALARMOUTTYPE_Pos (0U) 9220 #define RTC_OR_ALARMOUTTYPE_Msk (0x1UL << RTC_OR_ALARMOUTTYPE_Pos) /*!< 0x00000001 */ 9221 #define RTC_OR_ALARMOUTTYPE RTC_OR_ALARMOUTTYPE_Msk /*!< RTC_ALARM on PC13 output type */ 9222 9223 /******************** Bits definition for RTC_BKP0R register ****************/ 9224 #define RTC_BKP0R_Pos (0U) 9225 #define RTC_BKP0R_Msk (0xFFFFFFFFUL << RTC_BKP0R_Pos) /*!< 0xFFFFFFFF */ 9226 #define RTC_BKP0R RTC_BKP0R_Msk /*!< RTC backup register 0 */ 9227 9228 /******************** Bits definition for RTC_BKP1R register ****************/ 9229 #define RTC_BKP1R_Pos (0U) 9230 #define RTC_BKP1R_Msk (0xFFFFFFFFUL << RTC_BKP1R_Pos) /*!< 0xFFFFFFFF */ 9231 #define RTC_BKP1R RTC_BKP1R_Msk /*!< RTC backup register 1 */ 9232 9233 /******************** Bits definition for RTC_BKP2R register ****************/ 9234 #define RTC_BKP2R_Pos (0U) 9235 #define RTC_BKP2R_Msk (0xFFFFFFFFUL << RTC_BKP2R_Pos) /*!< 0xFFFFFFFF */ 9236 #define RTC_BKP2R RTC_BKP2R_Msk /*!< RTC backup register 2 */ 9237 9238 /******************** Bits definition for RTC_BKP3R register ****************/ 9239 #define RTC_BKP3R_Pos (0U) 9240 #define RTC_BKP3R_Msk (0xFFFFFFFFUL << RTC_BKP3R_Pos) /*!< 0xFFFFFFFF */ 9241 #define RTC_BKP3R RTC_BKP3R_Msk /*!< RTC backup register 3 */ 9242 9243 /******************** Bits definition for RTC_BKP4R register ****************/ 9244 #define RTC_BKP4R_Pos (0U) 9245 #define RTC_BKP4R_Msk (0xFFFFFFFFUL << RTC_BKP4R_Pos) /*!< 0xFFFFFFFF */ 9246 #define RTC_BKP4R RTC_BKP4R_Msk /*!< RTC backup register 4 */ 9247 9248 /******************** Bits definition for RTC_BKP5R register ****************/ 9249 #define RTC_BKP5R_Pos (0U) 9250 #define RTC_BKP5R_Msk (0xFFFFFFFFUL << RTC_BKP5R_Pos) /*!< 0xFFFFFFFF */ 9251 #define RTC_BKP5R RTC_BKP5R_Msk /*!< RTC backup register 5 */ 9252 9253 /******************** Bits definition for RTC_BKP6R register ****************/ 9254 #define RTC_BKP6R_Pos (0U) 9255 #define RTC_BKP6R_Msk (0xFFFFFFFFUL << RTC_BKP6R_Pos) /*!< 0xFFFFFFFF */ 9256 #define RTC_BKP6R RTC_BKP6R_Msk /*!< RTC backup register 6 */ 9257 9258 /******************** Bits definition for RTC_BKP7R register ****************/ 9259 #define RTC_BKP7R_Pos (0U) 9260 #define RTC_BKP7R_Msk (0xFFFFFFFFUL << RTC_BKP7R_Pos) /*!< 0xFFFFFFFF */ 9261 #define RTC_BKP7R RTC_BKP7R_Msk /*!< RTC backup register 7 */ 9262 9263 /******************** Bits definition for RTC_BKP8R register ****************/ 9264 #define RTC_BKP8R_Pos (0U) 9265 #define RTC_BKP8R_Msk (0xFFFFFFFFUL << RTC_BKP8R_Pos) /*!< 0xFFFFFFFF */ 9266 #define RTC_BKP8R RTC_BKP8R_Msk /*!< RTC backup register 8 */ 9267 9268 /******************** Bits definition for RTC_BKP9R register ****************/ 9269 #define RTC_BKP9R_Pos (0U) 9270 #define RTC_BKP9R_Msk (0xFFFFFFFFUL << RTC_BKP9R_Pos) /*!< 0xFFFFFFFF */ 9271 #define RTC_BKP9R RTC_BKP9R_Msk /*!< RTC backup register 9 */ 9272 9273 /******************** Bits definition for RTC_BKP10R register ***************/ 9274 #define RTC_BKP10R_Pos (0U) 9275 #define RTC_BKP10R_Msk (0xFFFFFFFFUL << RTC_BKP10R_Pos) /*!< 0xFFFFFFFF */ 9276 #define RTC_BKP10R RTC_BKP10R_Msk /*!< RTC backup register 10 */ 9277 9278 /******************** Bits definition for RTC_BKP11R register ***************/ 9279 #define RTC_BKP11R_Pos (0U) 9280 #define RTC_BKP11R_Msk (0xFFFFFFFFUL << RTC_BKP11R_Pos) /*!< 0xFFFFFFFF */ 9281 #define RTC_BKP11R RTC_BKP11R_Msk /*!< RTC backup register 11 */ 9282 9283 /******************** Bits definition for RTC_BKP12R register ***************/ 9284 #define RTC_BKP12R_Pos (0U) 9285 #define RTC_BKP12R_Msk (0xFFFFFFFFUL << RTC_BKP12R_Pos) /*!< 0xFFFFFFFF */ 9286 #define RTC_BKP12R RTC_BKP12R_Msk /*!< RTC backup register 12 */ 9287 9288 /******************** Bits definition for RTC_BKP13R register ***************/ 9289 #define RTC_BKP13R_Pos (0U) 9290 #define RTC_BKP13R_Msk (0xFFFFFFFFUL << RTC_BKP13R_Pos) /*!< 0xFFFFFFFF */ 9291 #define RTC_BKP13R RTC_BKP13R_Msk /*!< RTC backup register 13 */ 9292 9293 /******************** Bits definition for RTC_BKP14R register ***************/ 9294 #define RTC_BKP14R_Pos (0U) 9295 #define RTC_BKP14R_Msk (0xFFFFFFFFUL << RTC_BKP14R_Pos) /*!< 0xFFFFFFFF */ 9296 #define RTC_BKP14R RTC_BKP14R_Msk /*!< RTC backup register 14 */ 9297 9298 /******************** Bits definition for RTC_BKP15R register ***************/ 9299 #define RTC_BKP15R_Pos (0U) 9300 #define RTC_BKP15R_Msk (0xFFFFFFFFUL << RTC_BKP15R_Pos) /*!< 0xFFFFFFFF */ 9301 #define RTC_BKP15R RTC_BKP15R_Msk /*!< RTC backup register 15 */ 9302 9303 /******************** Bits definition for RTC_BKP16R register ***************/ 9304 #define RTC_BKP16R_Pos (0U) 9305 #define RTC_BKP16R_Msk (0xFFFFFFFFUL << RTC_BKP16R_Pos) /*!< 0xFFFFFFFF */ 9306 #define RTC_BKP16R RTC_BKP16R_Msk /*!< RTC backup register 16 */ 9307 9308 /******************** Bits definition for RTC_BKP17R register ***************/ 9309 #define RTC_BKP17R_Pos (0U) 9310 #define RTC_BKP17R_Msk (0xFFFFFFFFUL << RTC_BKP17R_Pos) /*!< 0xFFFFFFFF */ 9311 #define RTC_BKP17R RTC_BKP17R_Msk /*!< RTC backup register 17 */ 9312 9313 /******************** Bits definition for RTC_BKP18R register ***************/ 9314 #define RTC_BKP18R_Pos (0U) 9315 #define RTC_BKP18R_Msk (0xFFFFFFFFUL << RTC_BKP18R_Pos) /*!< 0xFFFFFFFF */ 9316 #define RTC_BKP18R RTC_BKP18R_Msk /*!< RTC backup register 18 */ 9317 9318 /******************** Bits definition for RTC_BKP19R register ***************/ 9319 #define RTC_BKP19R_Pos (0U) 9320 #define RTC_BKP19R_Msk (0xFFFFFFFFUL << RTC_BKP19R_Pos) /*!< 0xFFFFFFFF */ 9321 #define RTC_BKP19R RTC_BKP19R_Msk /*!< RTC backup register 19 */ 9322 9323 /******************** Number of backup registers ******************************/ 9324 #define RTC_BKP_NUMBER (20U) 9325 9326 /******************************************************************************/ 9327 /* */ 9328 /* Serial Peripheral Interface (SPI) */ 9329 /* */ 9330 /******************************************************************************/ 9331 /******************* Bit definition for SPI_CR1 register ********************/ 9332 #define SPI_CR1_CPHA_Pos (0U) 9333 #define SPI_CR1_CPHA_Msk (0x1UL << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */ 9334 #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!<Clock Phase */ 9335 #define SPI_CR1_CPOL_Pos (1U) 9336 #define SPI_CR1_CPOL_Msk (0x1UL << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */ 9337 #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!<Clock Polarity */ 9338 #define SPI_CR1_MSTR_Pos (2U) 9339 #define SPI_CR1_MSTR_Msk (0x1UL << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */ 9340 #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!<Master Selection */ 9341 9342 #define SPI_CR1_BR_Pos (3U) 9343 #define SPI_CR1_BR_Msk (0x7UL << SPI_CR1_BR_Pos) /*!< 0x00000038 */ 9344 #define SPI_CR1_BR SPI_CR1_BR_Msk /*!<BR[2:0] bits (Baud Rate Control) */ 9345 #define SPI_CR1_BR_0 (0x1UL << SPI_CR1_BR_Pos) /*!< 0x00000008 */ 9346 #define SPI_CR1_BR_1 (0x2UL << SPI_CR1_BR_Pos) /*!< 0x00000010 */ 9347 #define SPI_CR1_BR_2 (0x4UL << SPI_CR1_BR_Pos) /*!< 0x00000020 */ 9348 9349 #define SPI_CR1_SPE_Pos (6U) 9350 #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos) /*!< 0x00000040 */ 9351 #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!<SPI Enable */ 9352 #define SPI_CR1_LSBFIRST_Pos (7U) 9353 #define SPI_CR1_LSBFIRST_Msk (0x1UL << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */ 9354 #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!<Frame Format */ 9355 #define SPI_CR1_SSI_Pos (8U) 9356 #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos) /*!< 0x00000100 */ 9357 #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!<Internal slave select */ 9358 #define SPI_CR1_SSM_Pos (9U) 9359 #define SPI_CR1_SSM_Msk (0x1UL << SPI_CR1_SSM_Pos) /*!< 0x00000200 */ 9360 #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!<Software slave management */ 9361 #define SPI_CR1_RXONLY_Pos (10U) 9362 #define SPI_CR1_RXONLY_Msk (0x1UL << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */ 9363 #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!<Receive only */ 9364 #define SPI_CR1_CRCL_Pos (11U) 9365 #define SPI_CR1_CRCL_Msk (0x1UL << SPI_CR1_CRCL_Pos) /*!< 0x00000800 */ 9366 #define SPI_CR1_CRCL SPI_CR1_CRCL_Msk /*!< CRC Length */ 9367 #define SPI_CR1_CRCNEXT_Pos (12U) 9368 #define SPI_CR1_CRCNEXT_Msk (0x1UL << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */ 9369 #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!<Transmit CRC next */ 9370 #define SPI_CR1_CRCEN_Pos (13U) 9371 #define SPI_CR1_CRCEN_Msk (0x1UL << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */ 9372 #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!<Hardware CRC calculation enable */ 9373 #define SPI_CR1_BIDIOE_Pos (14U) 9374 #define SPI_CR1_BIDIOE_Msk (0x1UL << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */ 9375 #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!<Output enable in bidirectional mode */ 9376 #define SPI_CR1_BIDIMODE_Pos (15U) 9377 #define SPI_CR1_BIDIMODE_Msk (0x1UL << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */ 9378 #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!<Bidirectional data mode enable */ 9379 9380 /******************* Bit definition for SPI_CR2 register ********************/ 9381 #define SPI_CR2_RXDMAEN_Pos (0U) 9382 #define SPI_CR2_RXDMAEN_Msk (0x1UL << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */ 9383 #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */ 9384 #define SPI_CR2_TXDMAEN_Pos (1U) 9385 #define SPI_CR2_TXDMAEN_Msk (0x1UL << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */ 9386 #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */ 9387 #define SPI_CR2_SSOE_Pos (2U) 9388 #define SPI_CR2_SSOE_Msk (0x1UL << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */ 9389 #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */ 9390 #define SPI_CR2_NSSP_Pos (3U) 9391 #define SPI_CR2_NSSP_Msk (0x1UL << SPI_CR2_NSSP_Pos) /*!< 0x00000008 */ 9392 #define SPI_CR2_NSSP SPI_CR2_NSSP_Msk /*!< NSS pulse management Enable */ 9393 #define SPI_CR2_FRF_Pos (4U) 9394 #define SPI_CR2_FRF_Msk (0x1UL << SPI_CR2_FRF_Pos) /*!< 0x00000010 */ 9395 #define SPI_CR2_FRF SPI_CR2_FRF_Msk /*!< Frame Format Enable */ 9396 #define SPI_CR2_ERRIE_Pos (5U) 9397 #define SPI_CR2_ERRIE_Msk (0x1UL << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */ 9398 #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */ 9399 #define SPI_CR2_RXNEIE_Pos (6U) 9400 #define SPI_CR2_RXNEIE_Msk (0x1UL << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */ 9401 #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */ 9402 #define SPI_CR2_TXEIE_Pos (7U) 9403 #define SPI_CR2_TXEIE_Msk (0x1UL << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */ 9404 #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */ 9405 #define SPI_CR2_DS_Pos (8U) 9406 #define SPI_CR2_DS_Msk (0xFUL << SPI_CR2_DS_Pos) /*!< 0x00000F00 */ 9407 #define SPI_CR2_DS SPI_CR2_DS_Msk /*!< DS[3:0] Data Size */ 9408 #define SPI_CR2_DS_0 (0x1UL << SPI_CR2_DS_Pos) /*!< 0x00000100 */ 9409 #define SPI_CR2_DS_1 (0x2UL << SPI_CR2_DS_Pos) /*!< 0x00000200 */ 9410 #define SPI_CR2_DS_2 (0x4UL << SPI_CR2_DS_Pos) /*!< 0x00000400 */ 9411 #define SPI_CR2_DS_3 (0x8UL << SPI_CR2_DS_Pos) /*!< 0x00000800 */ 9412 #define SPI_CR2_FRXTH_Pos (12U) 9413 #define SPI_CR2_FRXTH_Msk (0x1UL << SPI_CR2_FRXTH_Pos) /*!< 0x00001000 */ 9414 #define SPI_CR2_FRXTH SPI_CR2_FRXTH_Msk /*!< FIFO reception Threshold */ 9415 #define SPI_CR2_LDMARX_Pos (13U) 9416 #define SPI_CR2_LDMARX_Msk (0x1UL << SPI_CR2_LDMARX_Pos) /*!< 0x00002000 */ 9417 #define SPI_CR2_LDMARX SPI_CR2_LDMARX_Msk /*!< Last DMA transfer for reception */ 9418 #define SPI_CR2_LDMATX_Pos (14U) 9419 #define SPI_CR2_LDMATX_Msk (0x1UL << SPI_CR2_LDMATX_Pos) /*!< 0x00004000 */ 9420 #define SPI_CR2_LDMATX SPI_CR2_LDMATX_Msk /*!< Last DMA transfer for transmission */ 9421 9422 /******************** Bit definition for SPI_SR register ********************/ 9423 #define SPI_SR_RXNE_Pos (0U) 9424 #define SPI_SR_RXNE_Msk (0x1UL << SPI_SR_RXNE_Pos) /*!< 0x00000001 */ 9425 #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */ 9426 #define SPI_SR_TXE_Pos (1U) 9427 #define SPI_SR_TXE_Msk (0x1UL << SPI_SR_TXE_Pos) /*!< 0x00000002 */ 9428 #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */ 9429 #define SPI_SR_CRCERR_Pos (4U) 9430 #define SPI_SR_CRCERR_Msk (0x1UL << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */ 9431 #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */ 9432 #define SPI_SR_MODF_Pos (5U) 9433 #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos) /*!< 0x00000020 */ 9434 #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */ 9435 #define SPI_SR_OVR_Pos (6U) 9436 #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos) /*!< 0x00000040 */ 9437 #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */ 9438 #define SPI_SR_BSY_Pos (7U) 9439 #define SPI_SR_BSY_Msk (0x1UL << SPI_SR_BSY_Pos) /*!< 0x00000080 */ 9440 #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */ 9441 #define SPI_SR_FRE_Pos (8U) 9442 #define SPI_SR_FRE_Msk (0x1UL << SPI_SR_FRE_Pos) /*!< 0x00000100 */ 9443 #define SPI_SR_FRE SPI_SR_FRE_Msk /*!< TI frame format error */ 9444 #define SPI_SR_FRLVL_Pos (9U) 9445 #define SPI_SR_FRLVL_Msk (0x3UL << SPI_SR_FRLVL_Pos) /*!< 0x00000600 */ 9446 #define SPI_SR_FRLVL SPI_SR_FRLVL_Msk /*!< FIFO Reception Level */ 9447 #define SPI_SR_FRLVL_0 (0x1UL << SPI_SR_FRLVL_Pos) /*!< 0x00000200 */ 9448 #define SPI_SR_FRLVL_1 (0x2UL << SPI_SR_FRLVL_Pos) /*!< 0x00000400 */ 9449 #define SPI_SR_FTLVL_Pos (11U) 9450 #define SPI_SR_FTLVL_Msk (0x3UL << SPI_SR_FTLVL_Pos) /*!< 0x00001800 */ 9451 #define SPI_SR_FTLVL SPI_SR_FTLVL_Msk /*!< FIFO Transmission Level */ 9452 #define SPI_SR_FTLVL_0 (0x1UL << SPI_SR_FTLVL_Pos) /*!< 0x00000800 */ 9453 #define SPI_SR_FTLVL_1 (0x2UL << SPI_SR_FTLVL_Pos) /*!< 0x00001000 */ 9454 9455 /******************** Bit definition for SPI_DR register ********************/ 9456 #define SPI_DR_DR_Pos (0U) 9457 #define SPI_DR_DR_Msk (0xFFFFUL << SPI_DR_DR_Pos) /*!< 0x0000FFFF */ 9458 #define SPI_DR_DR SPI_DR_DR_Msk /*!<Data Register */ 9459 9460 /******************* Bit definition for SPI_CRCPR register ******************/ 9461 #define SPI_CRCPR_CRCPOLY_Pos (0U) 9462 #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFUL << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */ 9463 #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!<CRC polynomial register */ 9464 9465 /****************** Bit definition for SPI_RXCRCR register ******************/ 9466 #define SPI_RXCRCR_RXCRC_Pos (0U) 9467 #define SPI_RXCRCR_RXCRC_Msk (0xFFFFUL << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */ 9468 #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!<Rx CRC Register */ 9469 9470 /****************** Bit definition for SPI_TXCRCR register ******************/ 9471 #define SPI_TXCRCR_TXCRC_Pos (0U) 9472 #define SPI_TXCRCR_TXCRC_Msk (0xFFFFUL << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */ 9473 #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!<Tx CRC Register */ 9474 9475 /******************************************************************************/ 9476 /* */ 9477 /* Touch Sensing Controller (TSC) */ 9478 /* */ 9479 /******************************************************************************/ 9480 /******************* Bit definition for TSC_CR register *********************/ 9481 #define TSC_CR_TSCE_Pos (0U) 9482 #define TSC_CR_TSCE_Msk (0x1UL << TSC_CR_TSCE_Pos) /*!< 0x00000001 */ 9483 #define TSC_CR_TSCE TSC_CR_TSCE_Msk /*!< Touch sensing controller enable */ 9484 #define TSC_CR_START_Pos (1U) 9485 #define TSC_CR_START_Msk (0x1UL << TSC_CR_START_Pos) /*!< 0x00000002 */ 9486 #define TSC_CR_START TSC_CR_START_Msk /*!< Start a new acquisition */ 9487 #define TSC_CR_AM_Pos (2U) 9488 #define TSC_CR_AM_Msk (0x1UL << TSC_CR_AM_Pos) /*!< 0x00000004 */ 9489 #define TSC_CR_AM TSC_CR_AM_Msk /*!< Acquisition mode */ 9490 #define TSC_CR_SYNCPOL_Pos (3U) 9491 #define TSC_CR_SYNCPOL_Msk (0x1UL << TSC_CR_SYNCPOL_Pos) /*!< 0x00000008 */ 9492 #define TSC_CR_SYNCPOL TSC_CR_SYNCPOL_Msk /*!< Synchronization pin polarity */ 9493 #define TSC_CR_IODEF_Pos (4U) 9494 #define TSC_CR_IODEF_Msk (0x1UL << TSC_CR_IODEF_Pos) /*!< 0x00000010 */ 9495 #define TSC_CR_IODEF TSC_CR_IODEF_Msk /*!< IO default mode */ 9496 9497 #define TSC_CR_MCV_Pos (5U) 9498 #define TSC_CR_MCV_Msk (0x7UL << TSC_CR_MCV_Pos) /*!< 0x000000E0 */ 9499 #define TSC_CR_MCV TSC_CR_MCV_Msk /*!< MCV[2:0] bits (Max Count Value) */ 9500 #define TSC_CR_MCV_0 (0x1U << TSC_CR_MCV_Pos) /*!< 0x00000020 */ 9501 #define TSC_CR_MCV_1 (0x2U << TSC_CR_MCV_Pos) /*!< 0x00000040 */ 9502 #define TSC_CR_MCV_2 (0x4U << TSC_CR_MCV_Pos) /*!< 0x00000080 */ 9503 9504 #define TSC_CR_PGPSC_Pos (12U) 9505 #define TSC_CR_PGPSC_Msk (0x7UL << TSC_CR_PGPSC_Pos) /*!< 0x00007000 */ 9506 #define TSC_CR_PGPSC TSC_CR_PGPSC_Msk /*!< PGPSC[2:0] bits (Pulse Generator Prescaler) */ 9507 #define TSC_CR_PGPSC_0 (0x1U << TSC_CR_PGPSC_Pos) /*!< 0x00001000 */ 9508 #define TSC_CR_PGPSC_1 (0x2U << TSC_CR_PGPSC_Pos) /*!< 0x00002000 */ 9509 #define TSC_CR_PGPSC_2 (0x4U << TSC_CR_PGPSC_Pos) /*!< 0x00004000 */ 9510 9511 #define TSC_CR_SSPSC_Pos (15U) 9512 #define TSC_CR_SSPSC_Msk (0x1UL << TSC_CR_SSPSC_Pos) /*!< 0x00008000 */ 9513 #define TSC_CR_SSPSC TSC_CR_SSPSC_Msk /*!< Spread Spectrum Prescaler */ 9514 #define TSC_CR_SSE_Pos (16U) 9515 #define TSC_CR_SSE_Msk (0x1UL << TSC_CR_SSE_Pos) /*!< 0x00010000 */ 9516 #define TSC_CR_SSE TSC_CR_SSE_Msk /*!< Spread Spectrum Enable */ 9517 9518 #define TSC_CR_SSD_Pos (17U) 9519 #define TSC_CR_SSD_Msk (0x7FUL << TSC_CR_SSD_Pos) /*!< 0x00FE0000 */ 9520 #define TSC_CR_SSD TSC_CR_SSD_Msk /*!< SSD[6:0] bits (Spread Spectrum Deviation) */ 9521 #define TSC_CR_SSD_0 (0x01U << TSC_CR_SSD_Pos) /*!< 0x00020000 */ 9522 #define TSC_CR_SSD_1 (0x02U << TSC_CR_SSD_Pos) /*!< 0x00040000 */ 9523 #define TSC_CR_SSD_2 (0x04U << TSC_CR_SSD_Pos) /*!< 0x00080000 */ 9524 #define TSC_CR_SSD_3 (0x08U << TSC_CR_SSD_Pos) /*!< 0x00100000 */ 9525 #define TSC_CR_SSD_4 (0x10U << TSC_CR_SSD_Pos) /*!< 0x00200000 */ 9526 #define TSC_CR_SSD_5 (0x20U << TSC_CR_SSD_Pos) /*!< 0x00400000 */ 9527 #define TSC_CR_SSD_6 (0x40U << TSC_CR_SSD_Pos) /*!< 0x00800000 */ 9528 9529 #define TSC_CR_CTPL_Pos (24U) 9530 #define TSC_CR_CTPL_Msk (0xFUL << TSC_CR_CTPL_Pos) /*!< 0x0F000000 */ 9531 #define TSC_CR_CTPL TSC_CR_CTPL_Msk /*!< CTPL[3:0] bits (Charge Transfer pulse low) */ 9532 #define TSC_CR_CTPL_0 (0x1U << TSC_CR_CTPL_Pos) /*!< 0x01000000 */ 9533 #define TSC_CR_CTPL_1 (0x2U << TSC_CR_CTPL_Pos) /*!< 0x02000000 */ 9534 #define TSC_CR_CTPL_2 (0x4U << TSC_CR_CTPL_Pos) /*!< 0x04000000 */ 9535 #define TSC_CR_CTPL_3 (0x8U << TSC_CR_CTPL_Pos) /*!< 0x08000000 */ 9536 9537 #define TSC_CR_CTPH_Pos (28U) 9538 #define TSC_CR_CTPH_Msk (0xFUL << TSC_CR_CTPH_Pos) /*!< 0xF0000000 */ 9539 #define TSC_CR_CTPH TSC_CR_CTPH_Msk /*!< CTPH[3:0] bits (Charge Transfer pulse high) */ 9540 #define TSC_CR_CTPH_0 (0x1U << TSC_CR_CTPH_Pos) /*!< 0x10000000 */ 9541 #define TSC_CR_CTPH_1 (0x2U << TSC_CR_CTPH_Pos) /*!< 0x20000000 */ 9542 #define TSC_CR_CTPH_2 (0x4U << TSC_CR_CTPH_Pos) /*!< 0x40000000 */ 9543 #define TSC_CR_CTPH_3 (0x8U << TSC_CR_CTPH_Pos) /*!< 0x80000000 */ 9544 9545 /******************* Bit definition for TSC_IER register ********************/ 9546 #define TSC_IER_EOAIE_Pos (0U) 9547 #define TSC_IER_EOAIE_Msk (0x1UL << TSC_IER_EOAIE_Pos) /*!< 0x00000001 */ 9548 #define TSC_IER_EOAIE TSC_IER_EOAIE_Msk /*!< End of acquisition interrupt enable */ 9549 #define TSC_IER_MCEIE_Pos (1U) 9550 #define TSC_IER_MCEIE_Msk (0x1UL << TSC_IER_MCEIE_Pos) /*!< 0x00000002 */ 9551 #define TSC_IER_MCEIE TSC_IER_MCEIE_Msk /*!< Max count error interrupt enable */ 9552 9553 /******************* Bit definition for TSC_ICR register ********************/ 9554 #define TSC_ICR_EOAIC_Pos (0U) 9555 #define TSC_ICR_EOAIC_Msk (0x1UL << TSC_ICR_EOAIC_Pos) /*!< 0x00000001 */ 9556 #define TSC_ICR_EOAIC TSC_ICR_EOAIC_Msk /*!< End of acquisition interrupt clear */ 9557 #define TSC_ICR_MCEIC_Pos (1U) 9558 #define TSC_ICR_MCEIC_Msk (0x1UL << TSC_ICR_MCEIC_Pos) /*!< 0x00000002 */ 9559 #define TSC_ICR_MCEIC TSC_ICR_MCEIC_Msk /*!< Max count error interrupt clear */ 9560 9561 /******************* Bit definition for TSC_ISR register ********************/ 9562 #define TSC_ISR_EOAF_Pos (0U) 9563 #define TSC_ISR_EOAF_Msk (0x1UL << TSC_ISR_EOAF_Pos) /*!< 0x00000001 */ 9564 #define TSC_ISR_EOAF TSC_ISR_EOAF_Msk /*!< End of acquisition flag */ 9565 #define TSC_ISR_MCEF_Pos (1U) 9566 #define TSC_ISR_MCEF_Msk (0x1UL << TSC_ISR_MCEF_Pos) /*!< 0x00000002 */ 9567 #define TSC_ISR_MCEF TSC_ISR_MCEF_Msk /*!< Max count error flag */ 9568 9569 /******************* Bit definition for TSC_IOHCR register ******************/ 9570 #define TSC_IOHCR_G1_IO1_Pos (0U) 9571 #define TSC_IOHCR_G1_IO1_Msk (0x1UL << TSC_IOHCR_G1_IO1_Pos) /*!< 0x00000001 */ 9572 #define TSC_IOHCR_G1_IO1 TSC_IOHCR_G1_IO1_Msk /*!< GROUP1_IO1 schmitt trigger hysteresis mode */ 9573 #define TSC_IOHCR_G1_IO2_Pos (1U) 9574 #define TSC_IOHCR_G1_IO2_Msk (0x1UL << TSC_IOHCR_G1_IO2_Pos) /*!< 0x00000002 */ 9575 #define TSC_IOHCR_G1_IO2 TSC_IOHCR_G1_IO2_Msk /*!< GROUP1_IO2 schmitt trigger hysteresis mode */ 9576 #define TSC_IOHCR_G1_IO3_Pos (2U) 9577 #define TSC_IOHCR_G1_IO3_Msk (0x1UL << TSC_IOHCR_G1_IO3_Pos) /*!< 0x00000004 */ 9578 #define TSC_IOHCR_G1_IO3 TSC_IOHCR_G1_IO3_Msk /*!< GROUP1_IO3 schmitt trigger hysteresis mode */ 9579 #define TSC_IOHCR_G1_IO4_Pos (3U) 9580 #define TSC_IOHCR_G1_IO4_Msk (0x1UL << TSC_IOHCR_G1_IO4_Pos) /*!< 0x00000008 */ 9581 #define TSC_IOHCR_G1_IO4 TSC_IOHCR_G1_IO4_Msk /*!< GROUP1_IO4 schmitt trigger hysteresis mode */ 9582 #define TSC_IOHCR_G2_IO1_Pos (4U) 9583 #define TSC_IOHCR_G2_IO1_Msk (0x1UL << TSC_IOHCR_G2_IO1_Pos) /*!< 0x00000010 */ 9584 #define TSC_IOHCR_G2_IO1 TSC_IOHCR_G2_IO1_Msk /*!< GROUP2_IO1 schmitt trigger hysteresis mode */ 9585 #define TSC_IOHCR_G2_IO2_Pos (5U) 9586 #define TSC_IOHCR_G2_IO2_Msk (0x1UL << TSC_IOHCR_G2_IO2_Pos) /*!< 0x00000020 */ 9587 #define TSC_IOHCR_G2_IO2 TSC_IOHCR_G2_IO2_Msk /*!< GROUP2_IO2 schmitt trigger hysteresis mode */ 9588 #define TSC_IOHCR_G2_IO3_Pos (6U) 9589 #define TSC_IOHCR_G2_IO3_Msk (0x1UL << TSC_IOHCR_G2_IO3_Pos) /*!< 0x00000040 */ 9590 #define TSC_IOHCR_G2_IO3 TSC_IOHCR_G2_IO3_Msk /*!< GROUP2_IO3 schmitt trigger hysteresis mode */ 9591 #define TSC_IOHCR_G2_IO4_Pos (7U) 9592 #define TSC_IOHCR_G2_IO4_Msk (0x1UL << TSC_IOHCR_G2_IO4_Pos) /*!< 0x00000080 */ 9593 #define TSC_IOHCR_G2_IO4 TSC_IOHCR_G2_IO4_Msk /*!< GROUP2_IO4 schmitt trigger hysteresis mode */ 9594 #define TSC_IOHCR_G3_IO1_Pos (8U) 9595 #define TSC_IOHCR_G3_IO1_Msk (0x1UL << TSC_IOHCR_G3_IO1_Pos) /*!< 0x00000100 */ 9596 #define TSC_IOHCR_G3_IO1 TSC_IOHCR_G3_IO1_Msk /*!< GROUP3_IO1 schmitt trigger hysteresis mode */ 9597 #define TSC_IOHCR_G3_IO2_Pos (9U) 9598 #define TSC_IOHCR_G3_IO2_Msk (0x1UL << TSC_IOHCR_G3_IO2_Pos) /*!< 0x00000200 */ 9599 #define TSC_IOHCR_G3_IO2 TSC_IOHCR_G3_IO2_Msk /*!< GROUP3_IO2 schmitt trigger hysteresis mode */ 9600 #define TSC_IOHCR_G3_IO3_Pos (10U) 9601 #define TSC_IOHCR_G3_IO3_Msk (0x1UL << TSC_IOHCR_G3_IO3_Pos) /*!< 0x00000400 */ 9602 #define TSC_IOHCR_G3_IO3 TSC_IOHCR_G3_IO3_Msk /*!< GROUP3_IO3 schmitt trigger hysteresis mode */ 9603 #define TSC_IOHCR_G3_IO4_Pos (11U) 9604 #define TSC_IOHCR_G3_IO4_Msk (0x1UL << TSC_IOHCR_G3_IO4_Pos) /*!< 0x00000800 */ 9605 #define TSC_IOHCR_G3_IO4 TSC_IOHCR_G3_IO4_Msk /*!< GROUP3_IO4 schmitt trigger hysteresis mode */ 9606 #define TSC_IOHCR_G4_IO1_Pos (12U) 9607 #define TSC_IOHCR_G4_IO1_Msk (0x1UL << TSC_IOHCR_G4_IO1_Pos) /*!< 0x00001000 */ 9608 #define TSC_IOHCR_G4_IO1 TSC_IOHCR_G4_IO1_Msk /*!< GROUP4_IO1 schmitt trigger hysteresis mode */ 9609 #define TSC_IOHCR_G4_IO2_Pos (13U) 9610 #define TSC_IOHCR_G4_IO2_Msk (0x1UL << TSC_IOHCR_G4_IO2_Pos) /*!< 0x00002000 */ 9611 #define TSC_IOHCR_G4_IO2 TSC_IOHCR_G4_IO2_Msk /*!< GROUP4_IO2 schmitt trigger hysteresis mode */ 9612 #define TSC_IOHCR_G4_IO3_Pos (14U) 9613 #define TSC_IOHCR_G4_IO3_Msk (0x1UL << TSC_IOHCR_G4_IO3_Pos) /*!< 0x00004000 */ 9614 #define TSC_IOHCR_G4_IO3 TSC_IOHCR_G4_IO3_Msk /*!< GROUP4_IO3 schmitt trigger hysteresis mode */ 9615 #define TSC_IOHCR_G4_IO4_Pos (15U) 9616 #define TSC_IOHCR_G4_IO4_Msk (0x1UL << TSC_IOHCR_G4_IO4_Pos) /*!< 0x00008000 */ 9617 #define TSC_IOHCR_G4_IO4 TSC_IOHCR_G4_IO4_Msk /*!< GROUP4_IO4 schmitt trigger hysteresis mode */ 9618 #define TSC_IOHCR_G5_IO1_Pos (16U) 9619 #define TSC_IOHCR_G5_IO1_Msk (0x1UL << TSC_IOHCR_G5_IO1_Pos) /*!< 0x00010000 */ 9620 #define TSC_IOHCR_G5_IO1 TSC_IOHCR_G5_IO1_Msk /*!< GROUP5_IO1 schmitt trigger hysteresis mode */ 9621 #define TSC_IOHCR_G5_IO2_Pos (17U) 9622 #define TSC_IOHCR_G5_IO2_Msk (0x1UL << TSC_IOHCR_G5_IO2_Pos) /*!< 0x00020000 */ 9623 #define TSC_IOHCR_G5_IO2 TSC_IOHCR_G5_IO2_Msk /*!< GROUP5_IO2 schmitt trigger hysteresis mode */ 9624 #define TSC_IOHCR_G5_IO3_Pos (18U) 9625 #define TSC_IOHCR_G5_IO3_Msk (0x1UL << TSC_IOHCR_G5_IO3_Pos) /*!< 0x00040000 */ 9626 #define TSC_IOHCR_G5_IO3 TSC_IOHCR_G5_IO3_Msk /*!< GROUP5_IO3 schmitt trigger hysteresis mode */ 9627 #define TSC_IOHCR_G5_IO4_Pos (19U) 9628 #define TSC_IOHCR_G5_IO4_Msk (0x1UL << TSC_IOHCR_G5_IO4_Pos) /*!< 0x00080000 */ 9629 #define TSC_IOHCR_G5_IO4 TSC_IOHCR_G5_IO4_Msk /*!< GROUP5_IO4 schmitt trigger hysteresis mode */ 9630 #define TSC_IOHCR_G6_IO1_Pos (20U) 9631 #define TSC_IOHCR_G6_IO1_Msk (0x1UL << TSC_IOHCR_G6_IO1_Pos) /*!< 0x00100000 */ 9632 #define TSC_IOHCR_G6_IO1 TSC_IOHCR_G6_IO1_Msk /*!< GROUP6_IO1 schmitt trigger hysteresis mode */ 9633 #define TSC_IOHCR_G6_IO2_Pos (21U) 9634 #define TSC_IOHCR_G6_IO2_Msk (0x1UL << TSC_IOHCR_G6_IO2_Pos) /*!< 0x00200000 */ 9635 #define TSC_IOHCR_G6_IO2 TSC_IOHCR_G6_IO2_Msk /*!< GROUP6_IO2 schmitt trigger hysteresis mode */ 9636 #define TSC_IOHCR_G6_IO3_Pos (22U) 9637 #define TSC_IOHCR_G6_IO3_Msk (0x1UL << TSC_IOHCR_G6_IO3_Pos) /*!< 0x00400000 */ 9638 #define TSC_IOHCR_G6_IO3 TSC_IOHCR_G6_IO3_Msk /*!< GROUP6_IO3 schmitt trigger hysteresis mode */ 9639 #define TSC_IOHCR_G6_IO4_Pos (23U) 9640 #define TSC_IOHCR_G6_IO4_Msk (0x1UL << TSC_IOHCR_G6_IO4_Pos) /*!< 0x00800000 */ 9641 #define TSC_IOHCR_G6_IO4 TSC_IOHCR_G6_IO4_Msk /*!< GROUP6_IO4 schmitt trigger hysteresis mode */ 9642 #define TSC_IOHCR_G7_IO1_Pos (24U) 9643 #define TSC_IOHCR_G7_IO1_Msk (0x1UL << TSC_IOHCR_G7_IO1_Pos) /*!< 0x01000000 */ 9644 #define TSC_IOHCR_G7_IO1 TSC_IOHCR_G7_IO1_Msk /*!< GROUP7_IO1 schmitt trigger hysteresis mode */ 9645 #define TSC_IOHCR_G7_IO2_Pos (25U) 9646 #define TSC_IOHCR_G7_IO2_Msk (0x1UL << TSC_IOHCR_G7_IO2_Pos) /*!< 0x02000000 */ 9647 #define TSC_IOHCR_G7_IO2 TSC_IOHCR_G7_IO2_Msk /*!< GROUP7_IO2 schmitt trigger hysteresis mode */ 9648 #define TSC_IOHCR_G7_IO3_Pos (26U) 9649 #define TSC_IOHCR_G7_IO3_Msk (0x1UL << TSC_IOHCR_G7_IO3_Pos) /*!< 0x04000000 */ 9650 #define TSC_IOHCR_G7_IO3 TSC_IOHCR_G7_IO3_Msk /*!< GROUP7_IO3 schmitt trigger hysteresis mode */ 9651 #define TSC_IOHCR_G7_IO4_Pos (27U) 9652 #define TSC_IOHCR_G7_IO4_Msk (0x1UL << TSC_IOHCR_G7_IO4_Pos) /*!< 0x08000000 */ 9653 #define TSC_IOHCR_G7_IO4 TSC_IOHCR_G7_IO4_Msk /*!< GROUP7_IO4 schmitt trigger hysteresis mode */ 9654 9655 /******************* Bit definition for TSC_IOASCR register *****************/ 9656 #define TSC_IOASCR_G1_IO1_Pos (0U) 9657 #define TSC_IOASCR_G1_IO1_Msk (0x1UL << TSC_IOASCR_G1_IO1_Pos) /*!< 0x00000001 */ 9658 #define TSC_IOASCR_G1_IO1 TSC_IOASCR_G1_IO1_Msk /*!< GROUP1_IO1 analog switch enable */ 9659 #define TSC_IOASCR_G1_IO2_Pos (1U) 9660 #define TSC_IOASCR_G1_IO2_Msk (0x1UL << TSC_IOASCR_G1_IO2_Pos) /*!< 0x00000002 */ 9661 #define TSC_IOASCR_G1_IO2 TSC_IOASCR_G1_IO2_Msk /*!< GROUP1_IO2 analog switch enable */ 9662 #define TSC_IOASCR_G1_IO3_Pos (2U) 9663 #define TSC_IOASCR_G1_IO3_Msk (0x1UL << TSC_IOASCR_G1_IO3_Pos) /*!< 0x00000004 */ 9664 #define TSC_IOASCR_G1_IO3 TSC_IOASCR_G1_IO3_Msk /*!< GROUP1_IO3 analog switch enable */ 9665 #define TSC_IOASCR_G1_IO4_Pos (3U) 9666 #define TSC_IOASCR_G1_IO4_Msk (0x1UL << TSC_IOASCR_G1_IO4_Pos) /*!< 0x00000008 */ 9667 #define TSC_IOASCR_G1_IO4 TSC_IOASCR_G1_IO4_Msk /*!< GROUP1_IO4 analog switch enable */ 9668 #define TSC_IOASCR_G2_IO1_Pos (4U) 9669 #define TSC_IOASCR_G2_IO1_Msk (0x1UL << TSC_IOASCR_G2_IO1_Pos) /*!< 0x00000010 */ 9670 #define TSC_IOASCR_G2_IO1 TSC_IOASCR_G2_IO1_Msk /*!< GROUP2_IO1 analog switch enable */ 9671 #define TSC_IOASCR_G2_IO2_Pos (5U) 9672 #define TSC_IOASCR_G2_IO2_Msk (0x1UL << TSC_IOASCR_G2_IO2_Pos) /*!< 0x00000020 */ 9673 #define TSC_IOASCR_G2_IO2 TSC_IOASCR_G2_IO2_Msk /*!< GROUP2_IO2 analog switch enable */ 9674 #define TSC_IOASCR_G2_IO3_Pos (6U) 9675 #define TSC_IOASCR_G2_IO3_Msk (0x1UL << TSC_IOASCR_G2_IO3_Pos) /*!< 0x00000040 */ 9676 #define TSC_IOASCR_G2_IO3 TSC_IOASCR_G2_IO3_Msk /*!< GROUP2_IO3 analog switch enable */ 9677 #define TSC_IOASCR_G2_IO4_Pos (7U) 9678 #define TSC_IOASCR_G2_IO4_Msk (0x1UL << TSC_IOASCR_G2_IO4_Pos) /*!< 0x00000080 */ 9679 #define TSC_IOASCR_G2_IO4 TSC_IOASCR_G2_IO4_Msk /*!< GROUP2_IO4 analog switch enable */ 9680 #define TSC_IOASCR_G3_IO1_Pos (8U) 9681 #define TSC_IOASCR_G3_IO1_Msk (0x1UL << TSC_IOASCR_G3_IO1_Pos) /*!< 0x00000100 */ 9682 #define TSC_IOASCR_G3_IO1 TSC_IOASCR_G3_IO1_Msk /*!< GROUP3_IO1 analog switch enable */ 9683 #define TSC_IOASCR_G3_IO2_Pos (9U) 9684 #define TSC_IOASCR_G3_IO2_Msk (0x1UL << TSC_IOASCR_G3_IO2_Pos) /*!< 0x00000200 */ 9685 #define TSC_IOASCR_G3_IO2 TSC_IOASCR_G3_IO2_Msk /*!< GROUP3_IO2 analog switch enable */ 9686 #define TSC_IOASCR_G3_IO3_Pos (10U) 9687 #define TSC_IOASCR_G3_IO3_Msk (0x1UL << TSC_IOASCR_G3_IO3_Pos) /*!< 0x00000400 */ 9688 #define TSC_IOASCR_G3_IO3 TSC_IOASCR_G3_IO3_Msk /*!< GROUP3_IO3 analog switch enable */ 9689 #define TSC_IOASCR_G3_IO4_Pos (11U) 9690 #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */ 9691 #define TSC_IOASCR_G3_IO4 TSC_IOASCR_G3_IO4_Msk /*!< GROUP3_IO4 analog switch enable */ 9692 #define TSC_IOASCR_G4_IO1_Pos (12U) 9693 #define TSC_IOASCR_G4_IO1_Msk (0x1UL << TSC_IOASCR_G4_IO1_Pos) /*!< 0x00001000 */ 9694 #define TSC_IOASCR_G4_IO1 TSC_IOASCR_G4_IO1_Msk /*!< GROUP4_IO1 analog switch enable */ 9695 #define TSC_IOASCR_G4_IO2_Pos (13U) 9696 #define TSC_IOASCR_G4_IO2_Msk (0x1UL << TSC_IOASCR_G4_IO2_Pos) /*!< 0x00002000 */ 9697 #define TSC_IOASCR_G4_IO2 TSC_IOASCR_G4_IO2_Msk /*!< GROUP4_IO2 analog switch enable */ 9698 #define TSC_IOASCR_G4_IO3_Pos (14U) 9699 #define TSC_IOASCR_G4_IO3_Msk (0x1UL << TSC_IOASCR_G4_IO3_Pos) /*!< 0x00004000 */ 9700 #define TSC_IOASCR_G4_IO3 TSC_IOASCR_G4_IO3_Msk /*!< GROUP4_IO3 analog switch enable */ 9701 #define TSC_IOASCR_G4_IO4_Pos (15U) 9702 #define TSC_IOASCR_G4_IO4_Msk (0x1UL << TSC_IOASCR_G4_IO4_Pos) /*!< 0x00008000 */ 9703 #define TSC_IOASCR_G4_IO4 TSC_IOASCR_G4_IO4_Msk /*!< GROUP4_IO4 analog switch enable */ 9704 #define TSC_IOASCR_G5_IO1_Pos (16U) 9705 #define TSC_IOASCR_G5_IO1_Msk (0x1UL << TSC_IOASCR_G5_IO1_Pos) /*!< 0x00010000 */ 9706 #define TSC_IOASCR_G5_IO1 TSC_IOASCR_G5_IO1_Msk /*!< GROUP5_IO1 analog switch enable */ 9707 #define TSC_IOASCR_G5_IO2_Pos (17U) 9708 #define TSC_IOASCR_G5_IO2_Msk (0x1UL << TSC_IOASCR_G5_IO2_Pos) /*!< 0x00020000 */ 9709 #define TSC_IOASCR_G5_IO2 TSC_IOASCR_G5_IO2_Msk /*!< GROUP5_IO2 analog switch enable */ 9710 #define TSC_IOASCR_G5_IO3_Pos (18U) 9711 #define TSC_IOASCR_G5_IO3_Msk (0x1UL << TSC_IOASCR_G5_IO3_Pos) /*!< 0x00040000 */ 9712 #define TSC_IOASCR_G5_IO3 TSC_IOASCR_G5_IO3_Msk /*!< GROUP5_IO3 analog switch enable */ 9713 #define TSC_IOASCR_G5_IO4_Pos (19U) 9714 #define TSC_IOASCR_G5_IO4_Msk (0x1UL << TSC_IOASCR_G5_IO4_Pos) /*!< 0x00080000 */ 9715 #define TSC_IOASCR_G5_IO4 TSC_IOASCR_G5_IO4_Msk /*!< GROUP5_IO4 analog switch enable */ 9716 #define TSC_IOASCR_G6_IO1_Pos (20U) 9717 #define TSC_IOASCR_G6_IO1_Msk (0x1UL << TSC_IOASCR_G6_IO1_Pos) /*!< 0x00100000 */ 9718 #define TSC_IOASCR_G6_IO1 TSC_IOASCR_G6_IO1_Msk /*!< GROUP6_IO1 analog switch enable */ 9719 #define TSC_IOASCR_G6_IO2_Pos (21U) 9720 #define TSC_IOASCR_G6_IO2_Msk (0x1UL << TSC_IOASCR_G6_IO2_Pos) /*!< 0x00200000 */ 9721 #define TSC_IOASCR_G6_IO2 TSC_IOASCR_G6_IO2_Msk /*!< GROUP6_IO2 analog switch enable */ 9722 #define TSC_IOASCR_G6_IO3_Pos (22U) 9723 #define TSC_IOASCR_G6_IO3_Msk (0x1UL << TSC_IOASCR_G6_IO3_Pos) /*!< 0x00400000 */ 9724 #define TSC_IOASCR_G6_IO3 TSC_IOASCR_G6_IO3_Msk /*!< GROUP6_IO3 analog switch enable */ 9725 #define TSC_IOASCR_G6_IO4_Pos (23U) 9726 #define TSC_IOASCR_G6_IO4_Msk (0x1UL << TSC_IOASCR_G6_IO4_Pos) /*!< 0x00800000 */ 9727 #define TSC_IOASCR_G6_IO4 TSC_IOASCR_G6_IO4_Msk /*!< GROUP6_IO4 analog switch enable */ 9728 #define TSC_IOASCR_G7_IO1_Pos (24U) 9729 #define TSC_IOASCR_G7_IO1_Msk (0x1UL << TSC_IOASCR_G7_IO1_Pos) /*!< 0x01000000 */ 9730 #define TSC_IOASCR_G7_IO1 TSC_IOASCR_G7_IO1_Msk /*!< GROUP7_IO1 analog switch enable */ 9731 #define TSC_IOASCR_G7_IO2_Pos (25U) 9732 #define TSC_IOASCR_G7_IO2_Msk (0x1UL << TSC_IOASCR_G7_IO2_Pos) /*!< 0x02000000 */ 9733 #define TSC_IOASCR_G7_IO2 TSC_IOASCR_G7_IO2_Msk /*!< GROUP7_IO2 analog switch enable */ 9734 #define TSC_IOASCR_G7_IO3_Pos (26U) 9735 #define TSC_IOASCR_G7_IO3_Msk (0x1UL << TSC_IOASCR_G7_IO3_Pos) /*!< 0x04000000 */ 9736 #define TSC_IOASCR_G7_IO3 TSC_IOASCR_G7_IO3_Msk /*!< GROUP7_IO3 analog switch enable */ 9737 #define TSC_IOASCR_G7_IO4_Pos (27U) 9738 #define TSC_IOASCR_G7_IO4_Msk (0x1UL << TSC_IOASCR_G7_IO4_Pos) /*!< 0x08000000 */ 9739 #define TSC_IOASCR_G7_IO4 TSC_IOASCR_G7_IO4_Msk /*!< GROUP7_IO4 analog switch enable */ 9740 9741 /******************* Bit definition for TSC_IOSCR register ******************/ 9742 #define TSC_IOSCR_G1_IO1_Pos (0U) 9743 #define TSC_IOSCR_G1_IO1_Msk (0x1UL << TSC_IOSCR_G1_IO1_Pos) /*!< 0x00000001 */ 9744 #define TSC_IOSCR_G1_IO1 TSC_IOSCR_G1_IO1_Msk /*!< GROUP1_IO1 sampling mode */ 9745 #define TSC_IOSCR_G1_IO2_Pos (1U) 9746 #define TSC_IOSCR_G1_IO2_Msk (0x1UL << TSC_IOSCR_G1_IO2_Pos) /*!< 0x00000002 */ 9747 #define TSC_IOSCR_G1_IO2 TSC_IOSCR_G1_IO2_Msk /*!< GROUP1_IO2 sampling mode */ 9748 #define TSC_IOSCR_G1_IO3_Pos (2U) 9749 #define TSC_IOSCR_G1_IO3_Msk (0x1UL << TSC_IOSCR_G1_IO3_Pos) /*!< 0x00000004 */ 9750 #define TSC_IOSCR_G1_IO3 TSC_IOSCR_G1_IO3_Msk /*!< GROUP1_IO3 sampling mode */ 9751 #define TSC_IOSCR_G1_IO4_Pos (3U) 9752 #define TSC_IOSCR_G1_IO4_Msk (0x1UL << TSC_IOSCR_G1_IO4_Pos) /*!< 0x00000008 */ 9753 #define TSC_IOSCR_G1_IO4 TSC_IOSCR_G1_IO4_Msk /*!< GROUP1_IO4 sampling mode */ 9754 #define TSC_IOSCR_G2_IO1_Pos (4U) 9755 #define TSC_IOSCR_G2_IO1_Msk (0x1UL << TSC_IOSCR_G2_IO1_Pos) /*!< 0x00000010 */ 9756 #define TSC_IOSCR_G2_IO1 TSC_IOSCR_G2_IO1_Msk /*!< GROUP2_IO1 sampling mode */ 9757 #define TSC_IOSCR_G2_IO2_Pos (5U) 9758 #define TSC_IOSCR_G2_IO2_Msk (0x1UL << TSC_IOSCR_G2_IO2_Pos) /*!< 0x00000020 */ 9759 #define TSC_IOSCR_G2_IO2 TSC_IOSCR_G2_IO2_Msk /*!< GROUP2_IO2 sampling mode */ 9760 #define TSC_IOSCR_G2_IO3_Pos (6U) 9761 #define TSC_IOSCR_G2_IO3_Msk (0x1UL << TSC_IOSCR_G2_IO3_Pos) /*!< 0x00000040 */ 9762 #define TSC_IOSCR_G2_IO3 TSC_IOSCR_G2_IO3_Msk /*!< GROUP2_IO3 sampling mode */ 9763 #define TSC_IOSCR_G2_IO4_Pos (7U) 9764 #define TSC_IOSCR_G2_IO4_Msk (0x1UL << TSC_IOSCR_G2_IO4_Pos) /*!< 0x00000080 */ 9765 #define TSC_IOSCR_G2_IO4 TSC_IOSCR_G2_IO4_Msk /*!< GROUP2_IO4 sampling mode */ 9766 #define TSC_IOSCR_G3_IO1_Pos (8U) 9767 #define TSC_IOSCR_G3_IO1_Msk (0x1UL << TSC_IOSCR_G3_IO1_Pos) /*!< 0x00000100 */ 9768 #define TSC_IOSCR_G3_IO1 TSC_IOSCR_G3_IO1_Msk /*!< GROUP3_IO1 sampling mode */ 9769 #define TSC_IOSCR_G3_IO2_Pos (9U) 9770 #define TSC_IOSCR_G3_IO2_Msk (0x1UL << TSC_IOSCR_G3_IO2_Pos) /*!< 0x00000200 */ 9771 #define TSC_IOSCR_G3_IO2 TSC_IOSCR_G3_IO2_Msk /*!< GROUP3_IO2 sampling mode */ 9772 #define TSC_IOSCR_G3_IO3_Pos (10U) 9773 #define TSC_IOSCR_G3_IO3_Msk (0x1UL << TSC_IOSCR_G3_IO3_Pos) /*!< 0x00000400 */ 9774 #define TSC_IOSCR_G3_IO3 TSC_IOSCR_G3_IO3_Msk /*!< GROUP3_IO3 sampling mode */ 9775 #define TSC_IOSCR_G3_IO4_Pos (11U) 9776 #define TSC_IOSCR_G3_IO4_Msk (0x1UL << TSC_IOSCR_G3_IO4_Pos) /*!< 0x00000800 */ 9777 #define TSC_IOSCR_G3_IO4 TSC_IOSCR_G3_IO4_Msk /*!< GROUP3_IO4 sampling mode */ 9778 #define TSC_IOSCR_G4_IO1_Pos (12U) 9779 #define TSC_IOSCR_G4_IO1_Msk (0x1UL << TSC_IOSCR_G4_IO1_Pos) /*!< 0x00001000 */ 9780 #define TSC_IOSCR_G4_IO1 TSC_IOSCR_G4_IO1_Msk /*!< GROUP4_IO1 sampling mode */ 9781 #define TSC_IOSCR_G4_IO2_Pos (13U) 9782 #define TSC_IOSCR_G4_IO2_Msk (0x1UL << TSC_IOSCR_G4_IO2_Pos) /*!< 0x00002000 */ 9783 #define TSC_IOSCR_G4_IO2 TSC_IOSCR_G4_IO2_Msk /*!< GROUP4_IO2 sampling mode */ 9784 #define TSC_IOSCR_G4_IO3_Pos (14U) 9785 #define TSC_IOSCR_G4_IO3_Msk (0x1UL << TSC_IOSCR_G4_IO3_Pos) /*!< 0x00004000 */ 9786 #define TSC_IOSCR_G4_IO3 TSC_IOSCR_G4_IO3_Msk /*!< GROUP4_IO3 sampling mode */ 9787 #define TSC_IOSCR_G4_IO4_Pos (15U) 9788 #define TSC_IOSCR_G4_IO4_Msk (0x1UL << TSC_IOSCR_G4_IO4_Pos) /*!< 0x00008000 */ 9789 #define TSC_IOSCR_G4_IO4 TSC_IOSCR_G4_IO4_Msk /*!< GROUP4_IO4 sampling mode */ 9790 #define TSC_IOSCR_G5_IO1_Pos (16U) 9791 #define TSC_IOSCR_G5_IO1_Msk (0x1UL << TSC_IOSCR_G5_IO1_Pos) /*!< 0x00010000 */ 9792 #define TSC_IOSCR_G5_IO1 TSC_IOSCR_G5_IO1_Msk /*!< GROUP5_IO1 sampling mode */ 9793 #define TSC_IOSCR_G5_IO2_Pos (17U) 9794 #define TSC_IOSCR_G5_IO2_Msk (0x1UL << TSC_IOSCR_G5_IO2_Pos) /*!< 0x00020000 */ 9795 #define TSC_IOSCR_G5_IO2 TSC_IOSCR_G5_IO2_Msk /*!< GROUP5_IO2 sampling mode */ 9796 #define TSC_IOSCR_G5_IO3_Pos (18U) 9797 #define TSC_IOSCR_G5_IO3_Msk (0x1UL << TSC_IOSCR_G5_IO3_Pos) /*!< 0x00040000 */ 9798 #define TSC_IOSCR_G5_IO3 TSC_IOSCR_G5_IO3_Msk /*!< GROUP5_IO3 sampling mode */ 9799 #define TSC_IOSCR_G5_IO4_Pos (19U) 9800 #define TSC_IOSCR_G5_IO4_Msk (0x1UL << TSC_IOSCR_G5_IO4_Pos) /*!< 0x00080000 */ 9801 #define TSC_IOSCR_G5_IO4 TSC_IOSCR_G5_IO4_Msk /*!< GROUP5_IO4 sampling mode */ 9802 #define TSC_IOSCR_G6_IO1_Pos (20U) 9803 #define TSC_IOSCR_G6_IO1_Msk (0x1UL << TSC_IOSCR_G6_IO1_Pos) /*!< 0x00100000 */ 9804 #define TSC_IOSCR_G6_IO1 TSC_IOSCR_G6_IO1_Msk /*!< GROUP6_IO1 sampling mode */ 9805 #define TSC_IOSCR_G6_IO2_Pos (21U) 9806 #define TSC_IOSCR_G6_IO2_Msk (0x1UL << TSC_IOSCR_G6_IO2_Pos) /*!< 0x00200000 */ 9807 #define TSC_IOSCR_G6_IO2 TSC_IOSCR_G6_IO2_Msk /*!< GROUP6_IO2 sampling mode */ 9808 #define TSC_IOSCR_G6_IO3_Pos (22U) 9809 #define TSC_IOSCR_G6_IO3_Msk (0x1UL << TSC_IOSCR_G6_IO3_Pos) /*!< 0x00400000 */ 9810 #define TSC_IOSCR_G6_IO3 TSC_IOSCR_G6_IO3_Msk /*!< GROUP6_IO3 sampling mode */ 9811 #define TSC_IOSCR_G6_IO4_Pos (23U) 9812 #define TSC_IOSCR_G6_IO4_Msk (0x1UL << TSC_IOSCR_G6_IO4_Pos) /*!< 0x00800000 */ 9813 #define TSC_IOSCR_G6_IO4 TSC_IOSCR_G6_IO4_Msk /*!< GROUP6_IO4 sampling mode */ 9814 #define TSC_IOSCR_G7_IO1_Pos (24U) 9815 #define TSC_IOSCR_G7_IO1_Msk (0x1UL << TSC_IOSCR_G7_IO1_Pos) /*!< 0x01000000 */ 9816 #define TSC_IOSCR_G7_IO1 TSC_IOSCR_G7_IO1_Msk /*!< GROUP7_IO1 sampling mode */ 9817 #define TSC_IOSCR_G7_IO2_Pos (25U) 9818 #define TSC_IOSCR_G7_IO2_Msk (0x1UL << TSC_IOSCR_G7_IO2_Pos) /*!< 0x02000000 */ 9819 #define TSC_IOSCR_G7_IO2 TSC_IOSCR_G7_IO2_Msk /*!< GROUP7_IO2 sampling mode */ 9820 #define TSC_IOSCR_G7_IO3_Pos (26U) 9821 #define TSC_IOSCR_G7_IO3_Msk (0x1UL << TSC_IOSCR_G7_IO3_Pos) /*!< 0x04000000 */ 9822 #define TSC_IOSCR_G7_IO3 TSC_IOSCR_G7_IO3_Msk /*!< GROUP7_IO3 sampling mode */ 9823 #define TSC_IOSCR_G7_IO4_Pos (27U) 9824 #define TSC_IOSCR_G7_IO4_Msk (0x1UL << TSC_IOSCR_G7_IO4_Pos) /*!< 0x08000000 */ 9825 #define TSC_IOSCR_G7_IO4 TSC_IOSCR_G7_IO4_Msk /*!< GROUP7_IO4 sampling mode */ 9826 9827 /******************* Bit definition for TSC_IOCCR register ******************/ 9828 #define TSC_IOCCR_G1_IO1_Pos (0U) 9829 #define TSC_IOCCR_G1_IO1_Msk (0x1UL << TSC_IOCCR_G1_IO1_Pos) /*!< 0x00000001 */ 9830 #define TSC_IOCCR_G1_IO1 TSC_IOCCR_G1_IO1_Msk /*!< GROUP1_IO1 channel mode */ 9831 #define TSC_IOCCR_G1_IO2_Pos (1U) 9832 #define TSC_IOCCR_G1_IO2_Msk (0x1UL << TSC_IOCCR_G1_IO2_Pos) /*!< 0x00000002 */ 9833 #define TSC_IOCCR_G1_IO2 TSC_IOCCR_G1_IO2_Msk /*!< GROUP1_IO2 channel mode */ 9834 #define TSC_IOCCR_G1_IO3_Pos (2U) 9835 #define TSC_IOCCR_G1_IO3_Msk (0x1UL << TSC_IOCCR_G1_IO3_Pos) /*!< 0x00000004 */ 9836 #define TSC_IOCCR_G1_IO3 TSC_IOCCR_G1_IO3_Msk /*!< GROUP1_IO3 channel mode */ 9837 #define TSC_IOCCR_G1_IO4_Pos (3U) 9838 #define TSC_IOCCR_G1_IO4_Msk (0x1UL << TSC_IOCCR_G1_IO4_Pos) /*!< 0x00000008 */ 9839 #define TSC_IOCCR_G1_IO4 TSC_IOCCR_G1_IO4_Msk /*!< GROUP1_IO4 channel mode */ 9840 #define TSC_IOCCR_G2_IO1_Pos (4U) 9841 #define TSC_IOCCR_G2_IO1_Msk (0x1UL << TSC_IOCCR_G2_IO1_Pos) /*!< 0x00000010 */ 9842 #define TSC_IOCCR_G2_IO1 TSC_IOCCR_G2_IO1_Msk /*!< GROUP2_IO1 channel mode */ 9843 #define TSC_IOCCR_G2_IO2_Pos (5U) 9844 #define TSC_IOCCR_G2_IO2_Msk (0x1UL << TSC_IOCCR_G2_IO2_Pos) /*!< 0x00000020 */ 9845 #define TSC_IOCCR_G2_IO2 TSC_IOCCR_G2_IO2_Msk /*!< GROUP2_IO2 channel mode */ 9846 #define TSC_IOCCR_G2_IO3_Pos (6U) 9847 #define TSC_IOCCR_G2_IO3_Msk (0x1UL << TSC_IOCCR_G2_IO3_Pos) /*!< 0x00000040 */ 9848 #define TSC_IOCCR_G2_IO3 TSC_IOCCR_G2_IO3_Msk /*!< GROUP2_IO3 channel mode */ 9849 #define TSC_IOCCR_G2_IO4_Pos (7U) 9850 #define TSC_IOCCR_G2_IO4_Msk (0x1UL << TSC_IOCCR_G2_IO4_Pos) /*!< 0x00000080 */ 9851 #define TSC_IOCCR_G2_IO4 TSC_IOCCR_G2_IO4_Msk /*!< GROUP2_IO4 channel mode */ 9852 #define TSC_IOCCR_G3_IO1_Pos (8U) 9853 #define TSC_IOCCR_G3_IO1_Msk (0x1UL << TSC_IOCCR_G3_IO1_Pos) /*!< 0x00000100 */ 9854 #define TSC_IOCCR_G3_IO1 TSC_IOCCR_G3_IO1_Msk /*!< GROUP3_IO1 channel mode */ 9855 #define TSC_IOCCR_G3_IO2_Pos (9U) 9856 #define TSC_IOCCR_G3_IO2_Msk (0x1UL << TSC_IOCCR_G3_IO2_Pos) /*!< 0x00000200 */ 9857 #define TSC_IOCCR_G3_IO2 TSC_IOCCR_G3_IO2_Msk /*!< GROUP3_IO2 channel mode */ 9858 #define TSC_IOCCR_G3_IO3_Pos (10U) 9859 #define TSC_IOCCR_G3_IO3_Msk (0x1UL << TSC_IOCCR_G3_IO3_Pos) /*!< 0x00000400 */ 9860 #define TSC_IOCCR_G3_IO3 TSC_IOCCR_G3_IO3_Msk /*!< GROUP3_IO3 channel mode */ 9861 #define TSC_IOCCR_G3_IO4_Pos (11U) 9862 #define TSC_IOCCR_G3_IO4_Msk (0x1UL << TSC_IOCCR_G3_IO4_Pos) /*!< 0x00000800 */ 9863 #define TSC_IOCCR_G3_IO4 TSC_IOCCR_G3_IO4_Msk /*!< GROUP3_IO4 channel mode */ 9864 #define TSC_IOCCR_G4_IO1_Pos (12U) 9865 #define TSC_IOCCR_G4_IO1_Msk (0x1UL << TSC_IOCCR_G4_IO1_Pos) /*!< 0x00001000 */ 9866 #define TSC_IOCCR_G4_IO1 TSC_IOCCR_G4_IO1_Msk /*!< GROUP4_IO1 channel mode */ 9867 #define TSC_IOCCR_G4_IO2_Pos (13U) 9868 #define TSC_IOCCR_G4_IO2_Msk (0x1UL << TSC_IOCCR_G4_IO2_Pos) /*!< 0x00002000 */ 9869 #define TSC_IOCCR_G4_IO2 TSC_IOCCR_G4_IO2_Msk /*!< GROUP4_IO2 channel mode */ 9870 #define TSC_IOCCR_G4_IO3_Pos (14U) 9871 #define TSC_IOCCR_G4_IO3_Msk (0x1UL << TSC_IOCCR_G4_IO3_Pos) /*!< 0x00004000 */ 9872 #define TSC_IOCCR_G4_IO3 TSC_IOCCR_G4_IO3_Msk /*!< GROUP4_IO3 channel mode */ 9873 #define TSC_IOCCR_G4_IO4_Pos (15U) 9874 #define TSC_IOCCR_G4_IO4_Msk (0x1UL << TSC_IOCCR_G4_IO4_Pos) /*!< 0x00008000 */ 9875 #define TSC_IOCCR_G4_IO4 TSC_IOCCR_G4_IO4_Msk /*!< GROUP4_IO4 channel mode */ 9876 #define TSC_IOCCR_G5_IO1_Pos (16U) 9877 #define TSC_IOCCR_G5_IO1_Msk (0x1UL << TSC_IOCCR_G5_IO1_Pos) /*!< 0x00010000 */ 9878 #define TSC_IOCCR_G5_IO1 TSC_IOCCR_G5_IO1_Msk /*!< GROUP5_IO1 channel mode */ 9879 #define TSC_IOCCR_G5_IO2_Pos (17U) 9880 #define TSC_IOCCR_G5_IO2_Msk (0x1UL << TSC_IOCCR_G5_IO2_Pos) /*!< 0x00020000 */ 9881 #define TSC_IOCCR_G5_IO2 TSC_IOCCR_G5_IO2_Msk /*!< GROUP5_IO2 channel mode */ 9882 #define TSC_IOCCR_G5_IO3_Pos (18U) 9883 #define TSC_IOCCR_G5_IO3_Msk (0x1UL << TSC_IOCCR_G5_IO3_Pos) /*!< 0x00040000 */ 9884 #define TSC_IOCCR_G5_IO3 TSC_IOCCR_G5_IO3_Msk /*!< GROUP5_IO3 channel mode */ 9885 #define TSC_IOCCR_G5_IO4_Pos (19U) 9886 #define TSC_IOCCR_G5_IO4_Msk (0x1UL << TSC_IOCCR_G5_IO4_Pos) /*!< 0x00080000 */ 9887 #define TSC_IOCCR_G5_IO4 TSC_IOCCR_G5_IO4_Msk /*!< GROUP5_IO4 channel mode */ 9888 #define TSC_IOCCR_G6_IO1_Pos (20U) 9889 #define TSC_IOCCR_G6_IO1_Msk (0x1UL << TSC_IOCCR_G6_IO1_Pos) /*!< 0x00100000 */ 9890 #define TSC_IOCCR_G6_IO1 TSC_IOCCR_G6_IO1_Msk /*!< GROUP6_IO1 channel mode */ 9891 #define TSC_IOCCR_G6_IO2_Pos (21U) 9892 #define TSC_IOCCR_G6_IO2_Msk (0x1UL << TSC_IOCCR_G6_IO2_Pos) /*!< 0x00200000 */ 9893 #define TSC_IOCCR_G6_IO2 TSC_IOCCR_G6_IO2_Msk /*!< GROUP6_IO2 channel mode */ 9894 #define TSC_IOCCR_G6_IO3_Pos (22U) 9895 #define TSC_IOCCR_G6_IO3_Msk (0x1UL << TSC_IOCCR_G6_IO3_Pos) /*!< 0x00400000 */ 9896 #define TSC_IOCCR_G6_IO3 TSC_IOCCR_G6_IO3_Msk /*!< GROUP6_IO3 channel mode */ 9897 #define TSC_IOCCR_G6_IO4_Pos (23U) 9898 #define TSC_IOCCR_G6_IO4_Msk (0x1UL << TSC_IOCCR_G6_IO4_Pos) /*!< 0x00800000 */ 9899 #define TSC_IOCCR_G6_IO4 TSC_IOCCR_G6_IO4_Msk /*!< GROUP6_IO4 channel mode */ 9900 #define TSC_IOCCR_G7_IO1_Pos (24U) 9901 #define TSC_IOCCR_G7_IO1_Msk (0x1UL << TSC_IOCCR_G7_IO1_Pos) /*!< 0x01000000 */ 9902 #define TSC_IOCCR_G7_IO1 TSC_IOCCR_G7_IO1_Msk /*!< GROUP7_IO1 channel mode */ 9903 #define TSC_IOCCR_G7_IO2_Pos (25U) 9904 #define TSC_IOCCR_G7_IO2_Msk (0x1UL << TSC_IOCCR_G7_IO2_Pos) /*!< 0x02000000 */ 9905 #define TSC_IOCCR_G7_IO2 TSC_IOCCR_G7_IO2_Msk /*!< GROUP7_IO2 channel mode */ 9906 #define TSC_IOCCR_G7_IO3_Pos (26U) 9907 #define TSC_IOCCR_G7_IO3_Msk (0x1UL << TSC_IOCCR_G7_IO3_Pos) /*!< 0x04000000 */ 9908 #define TSC_IOCCR_G7_IO3 TSC_IOCCR_G7_IO3_Msk /*!< GROUP7_IO3 channel mode */ 9909 #define TSC_IOCCR_G7_IO4_Pos (27U) 9910 #define TSC_IOCCR_G7_IO4_Msk (0x1UL << TSC_IOCCR_G7_IO4_Pos) /*!< 0x08000000 */ 9911 #define TSC_IOCCR_G7_IO4 TSC_IOCCR_G7_IO4_Msk /*!< GROUP7_IO4 channel mode */ 9912 9913 /******************* Bit definition for TSC_IOGCSR register *****************/ 9914 #define TSC_IOGCSR_G1E_Pos (0U) 9915 #define TSC_IOGCSR_G1E_Msk (0x1UL << TSC_IOGCSR_G1E_Pos) /*!< 0x00000001 */ 9916 #define TSC_IOGCSR_G1E TSC_IOGCSR_G1E_Msk /*!< Analog IO GROUP1 enable */ 9917 #define TSC_IOGCSR_G2E_Pos (1U) 9918 #define TSC_IOGCSR_G2E_Msk (0x1UL << TSC_IOGCSR_G2E_Pos) /*!< 0x00000002 */ 9919 #define TSC_IOGCSR_G2E TSC_IOGCSR_G2E_Msk /*!< Analog IO GROUP2 enable */ 9920 #define TSC_IOGCSR_G3E_Pos (2U) 9921 #define TSC_IOGCSR_G3E_Msk (0x1UL << TSC_IOGCSR_G3E_Pos) /*!< 0x00000004 */ 9922 #define TSC_IOGCSR_G3E TSC_IOGCSR_G3E_Msk /*!< Analog IO GROUP3 enable */ 9923 #define TSC_IOGCSR_G4E_Pos (3U) 9924 #define TSC_IOGCSR_G4E_Msk (0x1UL << TSC_IOGCSR_G4E_Pos) /*!< 0x00000008 */ 9925 #define TSC_IOGCSR_G4E TSC_IOGCSR_G4E_Msk /*!< Analog IO GROUP4 enable */ 9926 #define TSC_IOGCSR_G5E_Pos (4U) 9927 #define TSC_IOGCSR_G5E_Msk (0x1UL << TSC_IOGCSR_G5E_Pos) /*!< 0x00000010 */ 9928 #define TSC_IOGCSR_G5E TSC_IOGCSR_G5E_Msk /*!< Analog IO GROUP5 enable */ 9929 #define TSC_IOGCSR_G6E_Pos (5U) 9930 #define TSC_IOGCSR_G6E_Msk (0x1UL << TSC_IOGCSR_G6E_Pos) /*!< 0x00000020 */ 9931 #define TSC_IOGCSR_G6E TSC_IOGCSR_G6E_Msk /*!< Analog IO GROUP6 enable */ 9932 #define TSC_IOGCSR_G7E_Pos (6U) 9933 #define TSC_IOGCSR_G7E_Msk (0x1UL << TSC_IOGCSR_G7E_Pos) /*!< 0x00000040 */ 9934 #define TSC_IOGCSR_G7E TSC_IOGCSR_G7E_Msk /*!< Analog IO GROUP7 enable */ 9935 #define TSC_IOGCSR_G1S_Pos (16U) 9936 #define TSC_IOGCSR_G1S_Msk (0x1UL << TSC_IOGCSR_G1S_Pos) /*!< 0x00010000 */ 9937 #define TSC_IOGCSR_G1S TSC_IOGCSR_G1S_Msk /*!< Analog IO GROUP1 status */ 9938 #define TSC_IOGCSR_G2S_Pos (17U) 9939 #define TSC_IOGCSR_G2S_Msk (0x1UL << TSC_IOGCSR_G2S_Pos) /*!< 0x00020000 */ 9940 #define TSC_IOGCSR_G2S TSC_IOGCSR_G2S_Msk /*!< Analog IO GROUP2 status */ 9941 #define TSC_IOGCSR_G3S_Pos (18U) 9942 #define TSC_IOGCSR_G3S_Msk (0x1UL << TSC_IOGCSR_G3S_Pos) /*!< 0x00040000 */ 9943 #define TSC_IOGCSR_G3S TSC_IOGCSR_G3S_Msk /*!< Analog IO GROUP3 status */ 9944 #define TSC_IOGCSR_G4S_Pos (19U) 9945 #define TSC_IOGCSR_G4S_Msk (0x1UL << TSC_IOGCSR_G4S_Pos) /*!< 0x00080000 */ 9946 #define TSC_IOGCSR_G4S TSC_IOGCSR_G4S_Msk /*!< Analog IO GROUP4 status */ 9947 #define TSC_IOGCSR_G5S_Pos (20U) 9948 #define TSC_IOGCSR_G5S_Msk (0x1UL << TSC_IOGCSR_G5S_Pos) /*!< 0x00100000 */ 9949 #define TSC_IOGCSR_G5S TSC_IOGCSR_G5S_Msk /*!< Analog IO GROUP5 status */ 9950 #define TSC_IOGCSR_G6S_Pos (21U) 9951 #define TSC_IOGCSR_G6S_Msk (0x1UL << TSC_IOGCSR_G6S_Pos) /*!< 0x00200000 */ 9952 #define TSC_IOGCSR_G6S TSC_IOGCSR_G6S_Msk /*!< Analog IO GROUP6 status */ 9953 #define TSC_IOGCSR_G7S_Pos (22U) 9954 #define TSC_IOGCSR_G7S_Msk (0x1UL << TSC_IOGCSR_G7S_Pos) /*!< 0x00400000 */ 9955 #define TSC_IOGCSR_G7S TSC_IOGCSR_G7S_Msk /*!< Analog IO GROUP7 status */ 9956 9957 /******************* Bit definition for TSC_IOGXCR register *****************/ 9958 #define TSC_IOGXCR_CNT_Pos (0U) 9959 #define TSC_IOGXCR_CNT_Msk (0x3FFFUL << TSC_IOGXCR_CNT_Pos) /*!< 0x00003FFF */ 9960 #define TSC_IOGXCR_CNT TSC_IOGXCR_CNT_Msk /*!< CNT[13:0] bits (Counter value) */ 9961 9962 /******************************************************************************/ 9963 /* */ 9964 /* LCD Controller (LCD) */ 9965 /* */ 9966 /******************************************************************************/ 9967 9968 /******************* Bit definition for LCD_CR register *********************/ 9969 #define LCD_CR_LCDEN_Pos (0U) 9970 #define LCD_CR_LCDEN_Msk (0x1UL << LCD_CR_LCDEN_Pos) /*!< 0x00000001 */ 9971 #define LCD_CR_LCDEN LCD_CR_LCDEN_Msk /*!< LCD Enable Bit */ 9972 #define LCD_CR_VSEL_Pos (1U) 9973 #define LCD_CR_VSEL_Msk (0x1UL << LCD_CR_VSEL_Pos) /*!< 0x00000002 */ 9974 #define LCD_CR_VSEL LCD_CR_VSEL_Msk /*!< Voltage source selector Bit */ 9975 9976 #define LCD_CR_DUTY_Pos (2U) 9977 #define LCD_CR_DUTY_Msk (0x7UL << LCD_CR_DUTY_Pos) /*!< 0x0000001C */ 9978 #define LCD_CR_DUTY LCD_CR_DUTY_Msk /*!< DUTY[2:0] bits (Duty selector) */ 9979 #define LCD_CR_DUTY_0 (0x1U << LCD_CR_DUTY_Pos) /*!< 0x00000004 */ 9980 #define LCD_CR_DUTY_1 (0x2U << LCD_CR_DUTY_Pos) /*!< 0x00000008 */ 9981 #define LCD_CR_DUTY_2 (0x4U << LCD_CR_DUTY_Pos) /*!< 0x00000010 */ 9982 9983 #define LCD_CR_BIAS_Pos (5U) 9984 #define LCD_CR_BIAS_Msk (0x3UL << LCD_CR_BIAS_Pos) /*!< 0x00000060 */ 9985 #define LCD_CR_BIAS LCD_CR_BIAS_Msk /*!< BIAS[1:0] bits (Bias selector) */ 9986 #define LCD_CR_BIAS_0 (0x1U << LCD_CR_BIAS_Pos) /*!< 0x00000020 */ 9987 #define LCD_CR_BIAS_1 (0x2U << LCD_CR_BIAS_Pos) /*!< 0x00000040 */ 9988 9989 #define LCD_CR_MUX_SEG_Pos (7U) 9990 #define LCD_CR_MUX_SEG_Msk (0x1UL << LCD_CR_MUX_SEG_Pos) /*!< 0x00000080 */ 9991 #define LCD_CR_MUX_SEG LCD_CR_MUX_SEG_Msk /*!< Mux Segment Enable Bit */ 9992 #define LCD_CR_BUFEN_Pos (8U) 9993 #define LCD_CR_BUFEN_Msk (0x1UL << LCD_CR_BUFEN_Pos) /*!< 0x00000100 */ 9994 #define LCD_CR_BUFEN LCD_CR_BUFEN_Msk /*!< Voltage output buffer enable */ 9995 9996 /******************* Bit definition for LCD_FCR register ********************/ 9997 #define LCD_FCR_HD_Pos (0U) 9998 #define LCD_FCR_HD_Msk (0x1UL << LCD_FCR_HD_Pos) /*!< 0x00000001 */ 9999 #define LCD_FCR_HD LCD_FCR_HD_Msk /*!< High Drive Enable Bit */ 10000 #define LCD_FCR_SOFIE_Pos (1U) 10001 #define LCD_FCR_SOFIE_Msk (0x1UL << LCD_FCR_SOFIE_Pos) /*!< 0x00000002 */ 10002 #define LCD_FCR_SOFIE LCD_FCR_SOFIE_Msk /*!< Start of Frame Interrupt Enable Bit */ 10003 #define LCD_FCR_UDDIE_Pos (3U) 10004 #define LCD_FCR_UDDIE_Msk (0x1UL << LCD_FCR_UDDIE_Pos) /*!< 0x00000008 */ 10005 #define LCD_FCR_UDDIE LCD_FCR_UDDIE_Msk /*!< Update Display Done Interrupt Enable Bit */ 10006 10007 #define LCD_FCR_PON_Pos (4U) 10008 #define LCD_FCR_PON_Msk (0x7UL << LCD_FCR_PON_Pos) /*!< 0x00000070 */ 10009 #define LCD_FCR_PON LCD_FCR_PON_Msk /*!< PON[2:0] bits (Pulse ON Duration) */ 10010 #define LCD_FCR_PON_0 (0x1U << LCD_FCR_PON_Pos) /*!< 0x00000010 */ 10011 #define LCD_FCR_PON_1 (0x2U << LCD_FCR_PON_Pos) /*!< 0x00000020 */ 10012 #define LCD_FCR_PON_2 (0x4U << LCD_FCR_PON_Pos) /*!< 0x00000040 */ 10013 10014 #define LCD_FCR_DEAD_Pos (7U) 10015 #define LCD_FCR_DEAD_Msk (0x7UL << LCD_FCR_DEAD_Pos) /*!< 0x00000380 */ 10016 #define LCD_FCR_DEAD LCD_FCR_DEAD_Msk /*!< DEAD[2:0] bits (DEAD Time) */ 10017 #define LCD_FCR_DEAD_0 (0x1U << LCD_FCR_DEAD_Pos) /*!< 0x00000080 */ 10018 #define LCD_FCR_DEAD_1 (0x2U << LCD_FCR_DEAD_Pos) /*!< 0x00000100 */ 10019 #define LCD_FCR_DEAD_2 (0x4U << LCD_FCR_DEAD_Pos) /*!< 0x00000200 */ 10020 10021 #define LCD_FCR_CC_Pos (10U) 10022 #define LCD_FCR_CC_Msk (0x7UL << LCD_FCR_CC_Pos) /*!< 0x00001C00 */ 10023 #define LCD_FCR_CC LCD_FCR_CC_Msk /*!< CC[2:0] bits (Contrast Control) */ 10024 #define LCD_FCR_CC_0 (0x1U << LCD_FCR_CC_Pos) /*!< 0x00000400 */ 10025 #define LCD_FCR_CC_1 (0x2U << LCD_FCR_CC_Pos) /*!< 0x00000800 */ 10026 #define LCD_FCR_CC_2 (0x4U << LCD_FCR_CC_Pos) /*!< 0x00001000 */ 10027 10028 #define LCD_FCR_BLINKF_Pos (13U) 10029 #define LCD_FCR_BLINKF_Msk (0x7UL << LCD_FCR_BLINKF_Pos) /*!< 0x0000E000 */ 10030 #define LCD_FCR_BLINKF LCD_FCR_BLINKF_Msk /*!< BLINKF[2:0] bits (Blink Frequency) */ 10031 #define LCD_FCR_BLINKF_0 (0x1U << LCD_FCR_BLINKF_Pos) /*!< 0x00002000 */ 10032 #define LCD_FCR_BLINKF_1 (0x2U << LCD_FCR_BLINKF_Pos) /*!< 0x00004000 */ 10033 #define LCD_FCR_BLINKF_2 (0x4U << LCD_FCR_BLINKF_Pos) /*!< 0x00008000 */ 10034 10035 #define LCD_FCR_BLINK_Pos (16U) 10036 #define LCD_FCR_BLINK_Msk (0x3UL << LCD_FCR_BLINK_Pos) /*!< 0x00030000 */ 10037 #define LCD_FCR_BLINK LCD_FCR_BLINK_Msk /*!< BLINK[1:0] bits (Blink Enable) */ 10038 #define LCD_FCR_BLINK_0 (0x1U << LCD_FCR_BLINK_Pos) /*!< 0x00010000 */ 10039 #define LCD_FCR_BLINK_1 (0x2U << LCD_FCR_BLINK_Pos) /*!< 0x00020000 */ 10040 10041 #define LCD_FCR_DIV_Pos (18U) 10042 #define LCD_FCR_DIV_Msk (0xFUL << LCD_FCR_DIV_Pos) /*!< 0x003C0000 */ 10043 #define LCD_FCR_DIV LCD_FCR_DIV_Msk /*!< DIV[3:0] bits (Divider) */ 10044 #define LCD_FCR_PS_Pos (22U) 10045 #define LCD_FCR_PS_Msk (0xFUL << LCD_FCR_PS_Pos) /*!< 0x03C00000 */ 10046 #define LCD_FCR_PS LCD_FCR_PS_Msk /*!< PS[3:0] bits (Prescaler) */ 10047 10048 /******************* Bit definition for LCD_SR register *********************/ 10049 #define LCD_SR_ENS_Pos (0U) 10050 #define LCD_SR_ENS_Msk (0x1UL << LCD_SR_ENS_Pos) /*!< 0x00000001 */ 10051 #define LCD_SR_ENS LCD_SR_ENS_Msk /*!< LCD Enabled Bit */ 10052 #define LCD_SR_SOF_Pos (1U) 10053 #define LCD_SR_SOF_Msk (0x1UL << LCD_SR_SOF_Pos) /*!< 0x00000002 */ 10054 #define LCD_SR_SOF LCD_SR_SOF_Msk /*!< Start Of Frame Flag Bit */ 10055 #define LCD_SR_UDR_Pos (2U) 10056 #define LCD_SR_UDR_Msk (0x1UL << LCD_SR_UDR_Pos) /*!< 0x00000004 */ 10057 #define LCD_SR_UDR LCD_SR_UDR_Msk /*!< Update Display Request Bit */ 10058 #define LCD_SR_UDD_Pos (3U) 10059 #define LCD_SR_UDD_Msk (0x1UL << LCD_SR_UDD_Pos) /*!< 0x00000008 */ 10060 #define LCD_SR_UDD LCD_SR_UDD_Msk /*!< Update Display Done Flag Bit */ 10061 #define LCD_SR_RDY_Pos (4U) 10062 #define LCD_SR_RDY_Msk (0x1UL << LCD_SR_RDY_Pos) /*!< 0x00000010 */ 10063 #define LCD_SR_RDY LCD_SR_RDY_Msk /*!< Ready Flag Bit */ 10064 #define LCD_SR_FCRSR_Pos (5U) 10065 #define LCD_SR_FCRSR_Msk (0x1UL << LCD_SR_FCRSR_Pos) /*!< 0x00000020 */ 10066 #define LCD_SR_FCRSR LCD_SR_FCRSR_Msk /*!< LCD FCR Register Synchronization Flag Bit */ 10067 10068 /******************* Bit definition for LCD_CLR register ********************/ 10069 #define LCD_CLR_SOFC_Pos (1U) 10070 #define LCD_CLR_SOFC_Msk (0x1UL << LCD_CLR_SOFC_Pos) /*!< 0x00000002 */ 10071 #define LCD_CLR_SOFC LCD_CLR_SOFC_Msk /*!< Start Of Frame Flag Clear Bit */ 10072 #define LCD_CLR_UDDC_Pos (3U) 10073 #define LCD_CLR_UDDC_Msk (0x1UL << LCD_CLR_UDDC_Pos) /*!< 0x00000008 */ 10074 #define LCD_CLR_UDDC LCD_CLR_UDDC_Msk /*!< Update Display Done Flag Clear Bit */ 10075 10076 /******************* Bit definition for LCD_RAM register ********************/ 10077 #define LCD_RAM_SEGMENT_DATA_Pos (0U) 10078 #define LCD_RAM_SEGMENT_DATA_Msk (0xFFFFFFFFUL << LCD_RAM_SEGMENT_DATA_Pos) /*!< 0xFFFFFFFF */ 10079 #define LCD_RAM_SEGMENT_DATA LCD_RAM_SEGMENT_DATA_Msk /*!< Segment Data Bits */ 10080 10081 /******************************************************************************/ 10082 /* */ 10083 /* Serial Audio Interface */ 10084 /* */ 10085 /******************************************************************************/ 10086 /******************** Bit definition for SAI_GCR register *******************/ 10087 #define SAI_GCR_SYNCIN_Pos (0U) 10088 #define SAI_GCR_SYNCIN_Msk (0x3UL << SAI_GCR_SYNCIN_Pos) /*!< 0x00000003 */ 10089 #define SAI_GCR_SYNCIN SAI_GCR_SYNCIN_Msk /*!<SYNCIN[1:0] bits (Synchronization Inputs) */ 10090 #define SAI_GCR_SYNCIN_0 (0x1U << SAI_GCR_SYNCIN_Pos) /*!< 0x00000001 */ 10091 #define SAI_GCR_SYNCIN_1 (0x2U << SAI_GCR_SYNCIN_Pos) /*!< 0x00000002 */ 10092 10093 #define SAI_GCR_SYNCOUT_Pos (4U) 10094 #define SAI_GCR_SYNCOUT_Msk (0x3UL << SAI_GCR_SYNCOUT_Pos) /*!< 0x00000030 */ 10095 #define SAI_GCR_SYNCOUT SAI_GCR_SYNCOUT_Msk /*!<SYNCOUT[1:0] bits (Synchronization Outputs) */ 10096 #define SAI_GCR_SYNCOUT_0 (0x1U << SAI_GCR_SYNCOUT_Pos) /*!< 0x00000010 */ 10097 #define SAI_GCR_SYNCOUT_1 (0x2U << SAI_GCR_SYNCOUT_Pos) /*!< 0x00000020 */ 10098 10099 /******************* Bit definition for SAI_xCR1 register *******************/ 10100 #define SAI_xCR1_MODE_Pos (0U) 10101 #define SAI_xCR1_MODE_Msk (0x3UL << SAI_xCR1_MODE_Pos) /*!< 0x00000003 */ 10102 #define SAI_xCR1_MODE SAI_xCR1_MODE_Msk /*!<MODE[1:0] bits (Audio Block Mode) */ 10103 #define SAI_xCR1_MODE_0 (0x1U << SAI_xCR1_MODE_Pos) /*!< 0x00000001 */ 10104 #define SAI_xCR1_MODE_1 (0x2U << SAI_xCR1_MODE_Pos) /*!< 0x00000002 */ 10105 10106 #define SAI_xCR1_PRTCFG_Pos (2U) 10107 #define SAI_xCR1_PRTCFG_Msk (0x3UL << SAI_xCR1_PRTCFG_Pos) /*!< 0x0000000C */ 10108 #define SAI_xCR1_PRTCFG SAI_xCR1_PRTCFG_Msk /*!<PRTCFG[1:0] bits (Protocol Configuration) */ 10109 #define SAI_xCR1_PRTCFG_0 (0x1U << SAI_xCR1_PRTCFG_Pos) /*!< 0x00000004 */ 10110 #define SAI_xCR1_PRTCFG_1 (0x2U << SAI_xCR1_PRTCFG_Pos) /*!< 0x00000008 */ 10111 10112 #define SAI_xCR1_DS_Pos (5U) 10113 #define SAI_xCR1_DS_Msk (0x7UL << SAI_xCR1_DS_Pos) /*!< 0x000000E0 */ 10114 #define SAI_xCR1_DS SAI_xCR1_DS_Msk /*!<DS[1:0] bits (Data Size) */ 10115 #define SAI_xCR1_DS_0 (0x1U << SAI_xCR1_DS_Pos) /*!< 0x00000020 */ 10116 #define SAI_xCR1_DS_1 (0x2U << SAI_xCR1_DS_Pos) /*!< 0x00000040 */ 10117 #define SAI_xCR1_DS_2 (0x4U << SAI_xCR1_DS_Pos) /*!< 0x00000080 */ 10118 10119 #define SAI_xCR1_LSBFIRST_Pos (8U) 10120 #define SAI_xCR1_LSBFIRST_Msk (0x1UL << SAI_xCR1_LSBFIRST_Pos) /*!< 0x00000100 */ 10121 #define SAI_xCR1_LSBFIRST SAI_xCR1_LSBFIRST_Msk /*!<LSB First Configuration */ 10122 #define SAI_xCR1_CKSTR_Pos (9U) 10123 #define SAI_xCR1_CKSTR_Msk (0x1UL << SAI_xCR1_CKSTR_Pos) /*!< 0x00000200 */ 10124 #define SAI_xCR1_CKSTR SAI_xCR1_CKSTR_Msk /*!<ClocK STRobing edge */ 10125 10126 #define SAI_xCR1_SYNCEN_Pos (10U) 10127 #define SAI_xCR1_SYNCEN_Msk (0x3UL << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000C00 */ 10128 #define SAI_xCR1_SYNCEN SAI_xCR1_SYNCEN_Msk /*!<SYNCEN[1:0](SYNChronization ENable) */ 10129 #define SAI_xCR1_SYNCEN_0 (0x1U << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000400 */ 10130 #define SAI_xCR1_SYNCEN_1 (0x2U << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000800 */ 10131 10132 #define SAI_xCR1_MONO_Pos (12U) 10133 #define SAI_xCR1_MONO_Msk (0x1UL << SAI_xCR1_MONO_Pos) /*!< 0x00001000 */ 10134 #define SAI_xCR1_MONO SAI_xCR1_MONO_Msk /*!<Mono mode */ 10135 #define SAI_xCR1_OUTDRIV_Pos (13U) 10136 #define SAI_xCR1_OUTDRIV_Msk (0x1UL << SAI_xCR1_OUTDRIV_Pos) /*!< 0x00002000 */ 10137 #define SAI_xCR1_OUTDRIV SAI_xCR1_OUTDRIV_Msk /*!<Output Drive */ 10138 #define SAI_xCR1_SAIEN_Pos (16U) 10139 #define SAI_xCR1_SAIEN_Msk (0x1UL << SAI_xCR1_SAIEN_Pos) /*!< 0x00010000 */ 10140 #define SAI_xCR1_SAIEN SAI_xCR1_SAIEN_Msk /*!<Audio Block enable */ 10141 #define SAI_xCR1_DMAEN_Pos (17U) 10142 #define SAI_xCR1_DMAEN_Msk (0x1UL << SAI_xCR1_DMAEN_Pos) /*!< 0x00020000 */ 10143 #define SAI_xCR1_DMAEN SAI_xCR1_DMAEN_Msk /*!<DMA enable */ 10144 #define SAI_xCR1_NODIV_Pos (19U) 10145 #define SAI_xCR1_NODIV_Msk (0x1UL << SAI_xCR1_NODIV_Pos) /*!< 0x00080000 */ 10146 #define SAI_xCR1_NODIV SAI_xCR1_NODIV_Msk /*!<No Divider Configuration */ 10147 10148 #define SAI_xCR1_MCKDIV_Pos (20U) 10149 #define SAI_xCR1_MCKDIV_Msk (0x3FUL << SAI_xCR1_MCKDIV_Pos) /*!< 0x03F00000 */ 10150 #define SAI_xCR1_MCKDIV SAI_xCR1_MCKDIV_Msk /*!<MCKDIV[5:0] (Master ClocK Divider) */ 10151 #define SAI_xCR1_MCKDIV_0 (0x01U << SAI_xCR1_MCKDIV_Pos) /*!< 0x00100000 */ 10152 #define SAI_xCR1_MCKDIV_1 (0x02U << SAI_xCR1_MCKDIV_Pos) /*!< 0x00200000 */ 10153 #define SAI_xCR1_MCKDIV_2 (0x04U << SAI_xCR1_MCKDIV_Pos) /*!< 0x00400000 */ 10154 #define SAI_xCR1_MCKDIV_3 (0x08U << SAI_xCR1_MCKDIV_Pos) /*!< 0x00800000 */ 10155 #define SAI_xCR1_MCKDIV_4 (0x10U << SAI_xCR1_MCKDIV_Pos) /*!< 0x01000000 */ 10156 #define SAI_xCR1_MCKDIV_5 (0x20U << SAI_xCR1_MCKDIV_Pos) /*!< 0x02000000 */ 10157 10158 #define SAI_xCR1_OSR_Pos (26U) 10159 #define SAI_xCR1_OSR_Msk (0x1UL << SAI_xCR1_OSR_Pos) /*!< 0x04000000 */ 10160 #define SAI_xCR1_OSR SAI_xCR1_OSR_Msk /*!<Oversampling ratio for master clock */ 10161 10162 #define SAI_xCR1_MCKEN_Pos (27U) 10163 #define SAI_xCR1_MCKEN_Msk (0x1UL << SAI_xCR1_MCKEN_Pos) /*!< 0x08000000 */ 10164 #define SAI_xCR1_MCKEN SAI_xCR1_MCKEN_Msk /*!<Master clock generation enable */ 10165 10166 /******************* Bit definition for SAI_xCR2 register *******************/ 10167 #define SAI_xCR2_FTH_Pos (0U) 10168 #define SAI_xCR2_FTH_Msk (0x7UL << SAI_xCR2_FTH_Pos) /*!< 0x00000007 */ 10169 #define SAI_xCR2_FTH SAI_xCR2_FTH_Msk /*!<FTH[2:0](Fifo THreshold) */ 10170 #define SAI_xCR2_FTH_0 (0x1U << SAI_xCR2_FTH_Pos) /*!< 0x00000001 */ 10171 #define SAI_xCR2_FTH_1 (0x2U << SAI_xCR2_FTH_Pos) /*!< 0x00000002 */ 10172 #define SAI_xCR2_FTH_2 (0x4U << SAI_xCR2_FTH_Pos) /*!< 0x00000004 */ 10173 10174 #define SAI_xCR2_FFLUSH_Pos (3U) 10175 #define SAI_xCR2_FFLUSH_Msk (0x1UL << SAI_xCR2_FFLUSH_Pos) /*!< 0x00000008 */ 10176 #define SAI_xCR2_FFLUSH SAI_xCR2_FFLUSH_Msk /*!<Fifo FLUSH */ 10177 #define SAI_xCR2_TRIS_Pos (4U) 10178 #define SAI_xCR2_TRIS_Msk (0x1UL << SAI_xCR2_TRIS_Pos) /*!< 0x00000010 */ 10179 #define SAI_xCR2_TRIS SAI_xCR2_TRIS_Msk /*!<TRIState Management on data line */ 10180 #define SAI_xCR2_MUTE_Pos (5U) 10181 #define SAI_xCR2_MUTE_Msk (0x1UL << SAI_xCR2_MUTE_Pos) /*!< 0x00000020 */ 10182 #define SAI_xCR2_MUTE SAI_xCR2_MUTE_Msk /*!<Mute mode */ 10183 #define SAI_xCR2_MUTEVAL_Pos (6U) 10184 #define SAI_xCR2_MUTEVAL_Msk (0x1UL << SAI_xCR2_MUTEVAL_Pos) /*!< 0x00000040 */ 10185 #define SAI_xCR2_MUTEVAL SAI_xCR2_MUTEVAL_Msk /*!<Muate value */ 10186 10187 10188 #define SAI_xCR2_MUTECNT_Pos (7U) 10189 #define SAI_xCR2_MUTECNT_Msk (0x3FUL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00001F80 */ 10190 #define SAI_xCR2_MUTECNT SAI_xCR2_MUTECNT_Msk /*!<MUTECNT[5:0] (MUTE counter) */ 10191 #define SAI_xCR2_MUTECNT_0 (0x01U << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000080 */ 10192 #define SAI_xCR2_MUTECNT_1 (0x02U << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000100 */ 10193 #define SAI_xCR2_MUTECNT_2 (0x04U << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000200 */ 10194 #define SAI_xCR2_MUTECNT_3 (0x08U << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000400 */ 10195 #define SAI_xCR2_MUTECNT_4 (0x10U << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000800 */ 10196 #define SAI_xCR2_MUTECNT_5 (0x20U << SAI_xCR2_MUTECNT_Pos) /*!< 0x00001000 */ 10197 10198 #define SAI_xCR2_CPL_Pos (13U) 10199 #define SAI_xCR2_CPL_Msk (0x1UL << SAI_xCR2_CPL_Pos) /*!< 0x00002000 */ 10200 #define SAI_xCR2_CPL SAI_xCR2_CPL_Msk /*!<CPL mode */ 10201 #define SAI_xCR2_COMP_Pos (14U) 10202 #define SAI_xCR2_COMP_Msk (0x3UL << SAI_xCR2_COMP_Pos) /*!< 0x0000C000 */ 10203 #define SAI_xCR2_COMP SAI_xCR2_COMP_Msk /*!<COMP[1:0] (Companding mode) */ 10204 #define SAI_xCR2_COMP_0 (0x1U << SAI_xCR2_COMP_Pos) /*!< 0x00004000 */ 10205 #define SAI_xCR2_COMP_1 (0x2U << SAI_xCR2_COMP_Pos) /*!< 0x00008000 */ 10206 10207 10208 /****************** Bit definition for SAI_xFRCR register *******************/ 10209 #define SAI_xFRCR_FRL_Pos (0U) 10210 #define SAI_xFRCR_FRL_Msk (0xFFUL << SAI_xFRCR_FRL_Pos) /*!< 0x000000FF */ 10211 #define SAI_xFRCR_FRL SAI_xFRCR_FRL_Msk /*!<FRL[7:0](Frame length) */ 10212 #define SAI_xFRCR_FRL_0 (0x01U << SAI_xFRCR_FRL_Pos) /*!< 0x00000001 */ 10213 #define SAI_xFRCR_FRL_1 (0x02U << SAI_xFRCR_FRL_Pos) /*!< 0x00000002 */ 10214 #define SAI_xFRCR_FRL_2 (0x04U << SAI_xFRCR_FRL_Pos) /*!< 0x00000004 */ 10215 #define SAI_xFRCR_FRL_3 (0x08U << SAI_xFRCR_FRL_Pos) /*!< 0x00000008 */ 10216 #define SAI_xFRCR_FRL_4 (0x10U << SAI_xFRCR_FRL_Pos) /*!< 0x00000010 */ 10217 #define SAI_xFRCR_FRL_5 (0x20U << SAI_xFRCR_FRL_Pos) /*!< 0x00000020 */ 10218 #define SAI_xFRCR_FRL_6 (0x40U << SAI_xFRCR_FRL_Pos) /*!< 0x00000040 */ 10219 #define SAI_xFRCR_FRL_7 (0x80U << SAI_xFRCR_FRL_Pos) /*!< 0x00000080 */ 10220 10221 #define SAI_xFRCR_FSALL_Pos (8U) 10222 #define SAI_xFRCR_FSALL_Msk (0x7FUL << SAI_xFRCR_FSALL_Pos) /*!< 0x00007F00 */ 10223 #define SAI_xFRCR_FSALL SAI_xFRCR_FSALL_Msk /*!<FRL[6:0] (Frame synchronization active level length) */ 10224 #define SAI_xFRCR_FSALL_0 (0x01U << SAI_xFRCR_FSALL_Pos) /*!< 0x00000100 */ 10225 #define SAI_xFRCR_FSALL_1 (0x02U << SAI_xFRCR_FSALL_Pos) /*!< 0x00000200 */ 10226 #define SAI_xFRCR_FSALL_2 (0x04U << SAI_xFRCR_FSALL_Pos) /*!< 0x00000400 */ 10227 #define SAI_xFRCR_FSALL_3 (0x08U << SAI_xFRCR_FSALL_Pos) /*!< 0x00000800 */ 10228 #define SAI_xFRCR_FSALL_4 (0x10U << SAI_xFRCR_FSALL_Pos) /*!< 0x00001000 */ 10229 #define SAI_xFRCR_FSALL_5 (0x20U << SAI_xFRCR_FSALL_Pos) /*!< 0x00002000 */ 10230 #define SAI_xFRCR_FSALL_6 (0x40U << SAI_xFRCR_FSALL_Pos) /*!< 0x00004000 */ 10231 10232 #define SAI_xFRCR_FSDEF_Pos (16U) 10233 #define SAI_xFRCR_FSDEF_Msk (0x1UL << SAI_xFRCR_FSDEF_Pos) /*!< 0x00010000 */ 10234 #define SAI_xFRCR_FSDEF SAI_xFRCR_FSDEF_Msk /*!< Frame Synchronization Definition */ 10235 #define SAI_xFRCR_FSPOL_Pos (17U) 10236 #define SAI_xFRCR_FSPOL_Msk (0x1UL << SAI_xFRCR_FSPOL_Pos) /*!< 0x00020000 */ 10237 #define SAI_xFRCR_FSPOL SAI_xFRCR_FSPOL_Msk /*!<Frame Synchronization POLarity */ 10238 #define SAI_xFRCR_FSOFF_Pos (18U) 10239 #define SAI_xFRCR_FSOFF_Msk (0x1UL << SAI_xFRCR_FSOFF_Pos) /*!< 0x00040000 */ 10240 #define SAI_xFRCR_FSOFF SAI_xFRCR_FSOFF_Msk /*!<Frame Synchronization OFFset */ 10241 10242 /****************** Bit definition for SAI_xSLOTR register *******************/ 10243 #define SAI_xSLOTR_FBOFF_Pos (0U) 10244 #define SAI_xSLOTR_FBOFF_Msk (0x1FUL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x0000001F */ 10245 #define SAI_xSLOTR_FBOFF SAI_xSLOTR_FBOFF_Msk /*!<FRL[4:0](First Bit Offset) */ 10246 #define SAI_xSLOTR_FBOFF_0 (0x01U << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000001 */ 10247 #define SAI_xSLOTR_FBOFF_1 (0x02U << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000002 */ 10248 #define SAI_xSLOTR_FBOFF_2 (0x04U << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000004 */ 10249 #define SAI_xSLOTR_FBOFF_3 (0x08U << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000008 */ 10250 #define SAI_xSLOTR_FBOFF_4 (0x10U << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000010 */ 10251 10252 #define SAI_xSLOTR_SLOTSZ_Pos (6U) 10253 #define SAI_xSLOTR_SLOTSZ_Msk (0x3UL << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x000000C0 */ 10254 #define SAI_xSLOTR_SLOTSZ SAI_xSLOTR_SLOTSZ_Msk /*!<SLOTSZ[1:0] (Slot size) */ 10255 #define SAI_xSLOTR_SLOTSZ_0 (0x1U << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x00000040 */ 10256 #define SAI_xSLOTR_SLOTSZ_1 (0x2U << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x00000080 */ 10257 10258 #define SAI_xSLOTR_NBSLOT_Pos (8U) 10259 #define SAI_xSLOTR_NBSLOT_Msk (0xFUL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000F00 */ 10260 #define SAI_xSLOTR_NBSLOT SAI_xSLOTR_NBSLOT_Msk /*!<NBSLOT[3:0] (Number of Slot in audio Frame) */ 10261 #define SAI_xSLOTR_NBSLOT_0 (0x1U << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000100 */ 10262 #define SAI_xSLOTR_NBSLOT_1 (0x2U << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000200 */ 10263 #define SAI_xSLOTR_NBSLOT_2 (0x4U << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000400 */ 10264 #define SAI_xSLOTR_NBSLOT_3 (0x8U << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000800 */ 10265 10266 #define SAI_xSLOTR_SLOTEN_Pos (16U) 10267 #define SAI_xSLOTR_SLOTEN_Msk (0xFFFFUL << SAI_xSLOTR_SLOTEN_Pos) /*!< 0xFFFF0000 */ 10268 #define SAI_xSLOTR_SLOTEN SAI_xSLOTR_SLOTEN_Msk /*!<SLOTEN[15:0] (Slot Enable) */ 10269 10270 /******************* Bit definition for SAI_xIMR register *******************/ 10271 #define SAI_xIMR_OVRUDRIE_Pos (0U) 10272 #define SAI_xIMR_OVRUDRIE_Msk (0x1UL << SAI_xIMR_OVRUDRIE_Pos) /*!< 0x00000001 */ 10273 #define SAI_xIMR_OVRUDRIE SAI_xIMR_OVRUDRIE_Msk /*!<Overrun underrun interrupt enable */ 10274 #define SAI_xIMR_MUTEDETIE_Pos (1U) 10275 #define SAI_xIMR_MUTEDETIE_Msk (0x1UL << SAI_xIMR_MUTEDETIE_Pos) /*!< 0x00000002 */ 10276 #define SAI_xIMR_MUTEDETIE SAI_xIMR_MUTEDETIE_Msk /*!<Mute detection interrupt enable */ 10277 #define SAI_xIMR_WCKCFGIE_Pos (2U) 10278 #define SAI_xIMR_WCKCFGIE_Msk (0x1UL << SAI_xIMR_WCKCFGIE_Pos) /*!< 0x00000004 */ 10279 #define SAI_xIMR_WCKCFGIE SAI_xIMR_WCKCFGIE_Msk /*!<Wrong Clock Configuration interrupt enable */ 10280 #define SAI_xIMR_FREQIE_Pos (3U) 10281 #define SAI_xIMR_FREQIE_Msk (0x1UL << SAI_xIMR_FREQIE_Pos) /*!< 0x00000008 */ 10282 #define SAI_xIMR_FREQIE SAI_xIMR_FREQIE_Msk /*!<FIFO request interrupt enable */ 10283 #define SAI_xIMR_CNRDYIE_Pos (4U) 10284 #define SAI_xIMR_CNRDYIE_Msk (0x1UL << SAI_xIMR_CNRDYIE_Pos) /*!< 0x00000010 */ 10285 #define SAI_xIMR_CNRDYIE SAI_xIMR_CNRDYIE_Msk /*!<Codec not ready interrupt enable */ 10286 #define SAI_xIMR_AFSDETIE_Pos (5U) 10287 #define SAI_xIMR_AFSDETIE_Msk (0x1UL << SAI_xIMR_AFSDETIE_Pos) /*!< 0x00000020 */ 10288 #define SAI_xIMR_AFSDETIE SAI_xIMR_AFSDETIE_Msk /*!<Anticipated frame synchronization detection interrupt enable */ 10289 #define SAI_xIMR_LFSDETIE_Pos (6U) 10290 #define SAI_xIMR_LFSDETIE_Msk (0x1UL << SAI_xIMR_LFSDETIE_Pos) /*!< 0x00000040 */ 10291 #define SAI_xIMR_LFSDETIE SAI_xIMR_LFSDETIE_Msk /*!<Late frame synchronization detection interrupt enable */ 10292 10293 /******************** Bit definition for SAI_xSR register *******************/ 10294 #define SAI_xSR_OVRUDR_Pos (0U) 10295 #define SAI_xSR_OVRUDR_Msk (0x1UL << SAI_xSR_OVRUDR_Pos) /*!< 0x00000001 */ 10296 #define SAI_xSR_OVRUDR SAI_xSR_OVRUDR_Msk /*!<Overrun underrun */ 10297 #define SAI_xSR_MUTEDET_Pos (1U) 10298 #define SAI_xSR_MUTEDET_Msk (0x1UL << SAI_xSR_MUTEDET_Pos) /*!< 0x00000002 */ 10299 #define SAI_xSR_MUTEDET SAI_xSR_MUTEDET_Msk /*!<Mute detection */ 10300 #define SAI_xSR_WCKCFG_Pos (2U) 10301 #define SAI_xSR_WCKCFG_Msk (0x1UL << SAI_xSR_WCKCFG_Pos) /*!< 0x00000004 */ 10302 #define SAI_xSR_WCKCFG SAI_xSR_WCKCFG_Msk /*!<Wrong Clock Configuration */ 10303 #define SAI_xSR_FREQ_Pos (3U) 10304 #define SAI_xSR_FREQ_Msk (0x1UL << SAI_xSR_FREQ_Pos) /*!< 0x00000008 */ 10305 #define SAI_xSR_FREQ SAI_xSR_FREQ_Msk /*!<FIFO request */ 10306 #define SAI_xSR_CNRDY_Pos (4U) 10307 #define SAI_xSR_CNRDY_Msk (0x1UL << SAI_xSR_CNRDY_Pos) /*!< 0x00000010 */ 10308 #define SAI_xSR_CNRDY SAI_xSR_CNRDY_Msk /*!<Codec not ready */ 10309 #define SAI_xSR_AFSDET_Pos (5U) 10310 #define SAI_xSR_AFSDET_Msk (0x1UL << SAI_xSR_AFSDET_Pos) /*!< 0x00000020 */ 10311 #define SAI_xSR_AFSDET SAI_xSR_AFSDET_Msk /*!<Anticipated frame synchronization detection */ 10312 #define SAI_xSR_LFSDET_Pos (6U) 10313 #define SAI_xSR_LFSDET_Msk (0x1UL << SAI_xSR_LFSDET_Pos) /*!< 0x00000040 */ 10314 #define SAI_xSR_LFSDET SAI_xSR_LFSDET_Msk /*!<Late frame synchronization detection */ 10315 10316 #define SAI_xSR_FLVL_Pos (16U) 10317 #define SAI_xSR_FLVL_Msk (0x7UL << SAI_xSR_FLVL_Pos) /*!< 0x00070000 */ 10318 #define SAI_xSR_FLVL SAI_xSR_FLVL_Msk /*!<FLVL[2:0] (FIFO Level Threshold) */ 10319 #define SAI_xSR_FLVL_0 (0x1U << SAI_xSR_FLVL_Pos) /*!< 0x00010000 */ 10320 #define SAI_xSR_FLVL_1 (0x2U << SAI_xSR_FLVL_Pos) /*!< 0x00020000 */ 10321 #define SAI_xSR_FLVL_2 (0x4U << SAI_xSR_FLVL_Pos) /*!< 0x00040000 */ 10322 10323 /****************** Bit definition for SAI_xCLRFR register ******************/ 10324 #define SAI_xCLRFR_COVRUDR_Pos (0U) 10325 #define SAI_xCLRFR_COVRUDR_Msk (0x1UL << SAI_xCLRFR_COVRUDR_Pos) /*!< 0x00000001 */ 10326 #define SAI_xCLRFR_COVRUDR SAI_xCLRFR_COVRUDR_Msk /*!<Clear Overrun underrun */ 10327 #define SAI_xCLRFR_CMUTEDET_Pos (1U) 10328 #define SAI_xCLRFR_CMUTEDET_Msk (0x1UL << SAI_xCLRFR_CMUTEDET_Pos) /*!< 0x00000002 */ 10329 #define SAI_xCLRFR_CMUTEDET SAI_xCLRFR_CMUTEDET_Msk /*!<Clear Mute detection */ 10330 #define SAI_xCLRFR_CWCKCFG_Pos (2U) 10331 #define SAI_xCLRFR_CWCKCFG_Msk (0x1UL << SAI_xCLRFR_CWCKCFG_Pos) /*!< 0x00000004 */ 10332 #define SAI_xCLRFR_CWCKCFG SAI_xCLRFR_CWCKCFG_Msk /*!<Clear Wrong Clock Configuration */ 10333 #define SAI_xCLRFR_CFREQ_Pos (3U) 10334 #define SAI_xCLRFR_CFREQ_Msk (0x1UL << SAI_xCLRFR_CFREQ_Pos) /*!< 0x00000008 */ 10335 #define SAI_xCLRFR_CFREQ SAI_xCLRFR_CFREQ_Msk /*!<Clear FIFO request */ 10336 #define SAI_xCLRFR_CCNRDY_Pos (4U) 10337 #define SAI_xCLRFR_CCNRDY_Msk (0x1UL << SAI_xCLRFR_CCNRDY_Pos) /*!< 0x00000010 */ 10338 #define SAI_xCLRFR_CCNRDY SAI_xCLRFR_CCNRDY_Msk /*!<Clear Codec not ready */ 10339 #define SAI_xCLRFR_CAFSDET_Pos (5U) 10340 #define SAI_xCLRFR_CAFSDET_Msk (0x1UL << SAI_xCLRFR_CAFSDET_Pos) /*!< 0x00000020 */ 10341 #define SAI_xCLRFR_CAFSDET SAI_xCLRFR_CAFSDET_Msk /*!<Clear Anticipated frame synchronization detection */ 10342 #define SAI_xCLRFR_CLFSDET_Pos (6U) 10343 #define SAI_xCLRFR_CLFSDET_Msk (0x1UL << SAI_xCLRFR_CLFSDET_Pos) /*!< 0x00000040 */ 10344 #define SAI_xCLRFR_CLFSDET SAI_xCLRFR_CLFSDET_Msk /*!<Clear Late frame synchronization detection */ 10345 10346 /****************** Bit definition for SAI_xDR register ******************/ 10347 #define SAI_xDR_DATA_Pos (0U) 10348 #define SAI_xDR_DATA_Msk (0xFFFFFFFFUL << SAI_xDR_DATA_Pos) /*!< 0xFFFFFFFF */ 10349 #define SAI_xDR_DATA SAI_xDR_DATA_Msk 10350 10351 /****************** Bit definition for SAI_PDMCR register *******************/ 10352 #define SAI_PDMCR_PDMEN_Pos (0U) 10353 #define SAI_PDMCR_PDMEN_Msk (0x1UL << SAI_PDMCR_PDMEN_Pos) /*!< 0x00000001 */ 10354 #define SAI_PDMCR_PDMEN SAI_PDMCR_PDMEN_Msk /*!<PDM enable */ 10355 10356 #define SAI_PDMCR_MICNBR_Pos (4U) 10357 #define SAI_PDMCR_MICNBR_Msk (0x3UL << SAI_PDMCR_MICNBR_Pos) /*!< 0x00000030 */ 10358 #define SAI_PDMCR_MICNBR SAI_PDMCR_MICNBR_Msk /*!<MICNBR[1:0] (Number of microphones) */ 10359 #define SAI_PDMCR_MICNBR_0 (0x1U << SAI_PDMCR_MICNBR_Pos) /*!< 0x00000010 */ 10360 #define SAI_PDMCR_MICNBR_1 (0x2U << SAI_PDMCR_MICNBR_Pos) /*!< 0x00000020 */ 10361 10362 #define SAI_PDMCR_CKEN1_Pos (8U) 10363 #define SAI_PDMCR_CKEN1_Msk (0x1UL << SAI_PDMCR_CKEN1_Pos) /*!< 0x00000100 */ 10364 #define SAI_PDMCR_CKEN1 SAI_PDMCR_CKEN1_Msk /*!<Clock 1 enable */ 10365 #define SAI_PDMCR_CKEN2_Pos (9U) 10366 #define SAI_PDMCR_CKEN2_Msk (0x1UL << SAI_PDMCR_CKEN2_Pos) /*!< 0x00000200 */ 10367 #define SAI_PDMCR_CKEN2 SAI_PDMCR_CKEN2_Msk /*!<Clock 2 enable */ 10368 #define SAI_PDMCR_CKEN3_Pos (10U) 10369 #define SAI_PDMCR_CKEN3_Msk (0x1UL << SAI_PDMCR_CKEN3_Pos) /*!< 0x00000400 */ 10370 #define SAI_PDMCR_CKEN3 SAI_PDMCR_CKEN3_Msk /*!<Clock 3 enable */ 10371 #define SAI_PDMCR_CKEN4_Pos (11U) 10372 #define SAI_PDMCR_CKEN4_Msk (0x1UL << SAI_PDMCR_CKEN4_Pos) /*!< 0x00000800 */ 10373 #define SAI_PDMCR_CKEN4 SAI_PDMCR_CKEN4_Msk /*!<Clock 4 enable */ 10374 10375 /****************** Bit definition for SAI_PDMDLY register ******************/ 10376 #define SAI_PDMDLY_DLYM1L_Pos (0U) 10377 #define SAI_PDMDLY_DLYM1L_Msk (0x7UL << SAI_PDMDLY_DLYM1L_Pos) /*!< 0x00000007 */ 10378 #define SAI_PDMDLY_DLYM1L SAI_PDMDLY_DLYM1L_Msk /*!<DLYM1L[2:0] (Delay line adjust for left microphone of pair 1) */ 10379 #define SAI_PDMDLY_DLYM1L_0 (0x1U << SAI_PDMDLY_DLYM1L_Pos) /*!< 0x00000001 */ 10380 #define SAI_PDMDLY_DLYM1L_1 (0x2U << SAI_PDMDLY_DLYM1L_Pos) /*!< 0x00000002 */ 10381 #define SAI_PDMDLY_DLYM1L_2 (0x4U << SAI_PDMDLY_DLYM1L_Pos) /*!< 0x00000004 */ 10382 10383 #define SAI_PDMDLY_DLYM1R_Pos (4U) 10384 #define SAI_PDMDLY_DLYM1R_Msk (0x7UL << SAI_PDMDLY_DLYM1R_Pos) /*!< 0x00000070 */ 10385 #define SAI_PDMDLY_DLYM1R SAI_PDMDLY_DLYM1R_Msk /*!<DLYM1R[2:0] (Delay line adjust for right microphone of pair 1) */ 10386 #define SAI_PDMDLY_DLYM1R_0 (0x1U << SAI_PDMDLY_DLYM1R_Pos) /*!< 0x00000010 */ 10387 #define SAI_PDMDLY_DLYM1R_1 (0x2U << SAI_PDMDLY_DLYM1R_Pos) /*!< 0x00000020 */ 10388 #define SAI_PDMDLY_DLYM1R_2 (0x4U << SAI_PDMDLY_DLYM1R_Pos) /*!< 0x00000040 */ 10389 10390 #define SAI_PDMDLY_DLYM2L_Pos (8U) 10391 #define SAI_PDMDLY_DLYM2L_Msk (0x7UL << SAI_PDMDLY_DLYM2L_Pos) /*!< 0x00000700 */ 10392 #define SAI_PDMDLY_DLYM2L SAI_PDMDLY_DLYM2L_Msk /*!<DLYM2L[2:0] (Delay line adjust for left microphone of pair 2) */ 10393 #define SAI_PDMDLY_DLYM2L_0 (0x1U << SAI_PDMDLY_DLYM2L_Pos) /*!< 0x00000100 */ 10394 #define SAI_PDMDLY_DLYM2L_1 (0x2U << SAI_PDMDLY_DLYM2L_Pos) /*!< 0x00000200 */ 10395 #define SAI_PDMDLY_DLYM2L_2 (0x4U << SAI_PDMDLY_DLYM2L_Pos) /*!< 0x00000400 */ 10396 10397 #define SAI_PDMDLY_DLYM2R_Pos (12U) 10398 #define SAI_PDMDLY_DLYM2R_Msk (0x7UL << SAI_PDMDLY_DLYM2R_Pos) /*!< 0x00007000 */ 10399 #define SAI_PDMDLY_DLYM2R SAI_PDMDLY_DLYM2R_Msk /*!<DLYM2R[2:0] (Delay line adjust for right microphone of pair 2) */ 10400 #define SAI_PDMDLY_DLYM2R_0 (0x1U << SAI_PDMDLY_DLYM2R_Pos) /*!< 0x00001000 */ 10401 #define SAI_PDMDLY_DLYM2R_1 (0x2U << SAI_PDMDLY_DLYM2R_Pos) /*!< 0x00002000 */ 10402 #define SAI_PDMDLY_DLYM2R_2 (0x4U << SAI_PDMDLY_DLYM2R_Pos) /*!< 0x00004000 */ 10403 10404 #define SAI_PDMDLY_DLYM3L_Pos (16U) 10405 #define SAI_PDMDLY_DLYM3L_Msk (0x7UL << SAI_PDMDLY_DLYM3L_Pos) /*!< 0x00070000 */ 10406 #define SAI_PDMDLY_DLYM3L SAI_PDMDLY_DLYM3L_Msk /*!<DLYM3L[2:0] (Delay line adjust for left microphone of pair 3) */ 10407 #define SAI_PDMDLY_DLYM3L_0 (0x1U << SAI_PDMDLY_DLYM3L_Pos) /*!< 0x00010000 */ 10408 #define SAI_PDMDLY_DLYM3L_1 (0x2U << SAI_PDMDLY_DLYM3L_Pos) /*!< 0x00020000 */ 10409 #define SAI_PDMDLY_DLYM3L_2 (0x4U << SAI_PDMDLY_DLYM3L_Pos) /*!< 0x00040000 */ 10410 10411 #define SAI_PDMDLY_DLYM3R_Pos (20U) 10412 #define SAI_PDMDLY_DLYM3R_Msk (0x7UL << SAI_PDMDLY_DLYM3R_Pos) /*!< 0x00700000 */ 10413 #define SAI_PDMDLY_DLYM3R SAI_PDMDLY_DLYM3R_Msk /*!<DLYM3R[2:0] (Delay line adjust for right microphone of pair 3) */ 10414 #define SAI_PDMDLY_DLYM3R_0 (0x1U << SAI_PDMDLY_DLYM3R_Pos) /*!< 0x00100000 */ 10415 #define SAI_PDMDLY_DLYM3R_1 (0x2U << SAI_PDMDLY_DLYM3R_Pos) /*!< 0x00200000 */ 10416 #define SAI_PDMDLY_DLYM3R_2 (0x4U << SAI_PDMDLY_DLYM3R_Pos) /*!< 0x00400000 */ 10417 10418 #define SAI_PDMDLY_DLYM4L_Pos (24U) 10419 #define SAI_PDMDLY_DLYM4L_Msk (0x7UL << SAI_PDMDLY_DLYM4L_Pos) /*!< 0x07000000 */ 10420 #define SAI_PDMDLY_DLYM4L SAI_PDMDLY_DLYM4L_Msk /*!<DLYM4L[2:0] (Delay line adjust for left microphone of pair 4) */ 10421 #define SAI_PDMDLY_DLYM4L_0 (0x1U << SAI_PDMDLY_DLYM4L_Pos) /*!< 0x01000000 */ 10422 #define SAI_PDMDLY_DLYM4L_1 (0x2U << SAI_PDMDLY_DLYM4L_Pos) /*!< 0x02000000 */ 10423 #define SAI_PDMDLY_DLYM4L_2 (0x4U << SAI_PDMDLY_DLYM4L_Pos) /*!< 0x04000000 */ 10424 10425 #define SAI_PDMDLY_DLYM4R_Pos (28U) 10426 #define SAI_PDMDLY_DLYM4R_Msk (0x7UL << SAI_PDMDLY_DLYM4R_Pos) /*!< 0x70000000 */ 10427 #define SAI_PDMDLY_DLYM4R SAI_PDMDLY_DLYM4R_Msk /*!<DLYM4R[2:0] (Delay line adjust for right microphone of pair 4) */ 10428 #define SAI_PDMDLY_DLYM4R_0 (0x1U << SAI_PDMDLY_DLYM4R_Pos) /*!< 0x10000000 */ 10429 #define SAI_PDMDLY_DLYM4R_1 (0x2U << SAI_PDMDLY_DLYM4R_Pos) /*!< 0x20000000 */ 10430 #define SAI_PDMDLY_DLYM4R_2 (0x4U << SAI_PDMDLY_DLYM4R_Pos) /*!< 0x40000000 */ 10431 10432 /******************************************************************************/ 10433 /* */ 10434 /* SYSCFG */ 10435 /* */ 10436 /******************************************************************************/ 10437 /***************** Bit definition for SYSCFG_MEMRMP register (SYSCFG memory remap register) ***********************************/ 10438 #define SYSCFG_MEMRMP_MEM_MODE_Pos (0U) 10439 #define SYSCFG_MEMRMP_MEM_MODE_Msk (0x7UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000007 */ 10440 #define SYSCFG_MEMRMP_MEM_MODE SYSCFG_MEMRMP_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */ 10441 #define SYSCFG_MEMRMP_MEM_MODE_0 (0x1U << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000001 */ 10442 #define SYSCFG_MEMRMP_MEM_MODE_1 (0x2U << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000002 */ 10443 #define SYSCFG_MEMRMP_MEM_MODE_2 (0x4U << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000004 */ 10444 10445 /***************** Bit definition for SYSCFG_CFGR1 register (SYSCFG configuration register 1) ****************************************************************/ 10446 #define SYSCFG_CFGR1_BOOSTEN_Pos (8U) 10447 #define SYSCFG_CFGR1_BOOSTEN_Msk (0x1UL << SYSCFG_CFGR1_BOOSTEN_Pos) /*!< 0x00000100 */ 10448 #define SYSCFG_CFGR1_BOOSTEN SYSCFG_CFGR1_BOOSTEN_Msk /*!< I/O analog switch voltage booster enable */ 10449 #define SYSCFG_CFGR1_ANASWVDD_Pos (9U) 10450 #define SYSCFG_CFGR1_ANASWVDD_Msk (0x1UL << SYSCFG_CFGR1_ANASWVDD_Pos) /*!< 0x00000200 */ 10451 #define SYSCFG_CFGR1_ANASWVDD SYSCFG_CFGR1_ANASWVDD_Msk /*!< I/O analog switch voltage selection */ 10452 #define SYSCFG_CFGR1_I2C_PB6_FMP_Pos (16U) 10453 #define SYSCFG_CFGR1_I2C_PB6_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB6_FMP_Pos) /*!< 0x00010000 */ 10454 #define SYSCFG_CFGR1_I2C_PB6_FMP SYSCFG_CFGR1_I2C_PB6_FMP_Msk /*!< Fast-mode Plus (Fm+) driving capability activation on PB6 */ 10455 #define SYSCFG_CFGR1_I2C_PB7_FMP_Pos (17U) 10456 #define SYSCFG_CFGR1_I2C_PB7_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB7_FMP_Pos) /*!< 0x00020000 */ 10457 #define SYSCFG_CFGR1_I2C_PB7_FMP SYSCFG_CFGR1_I2C_PB7_FMP_Msk /*!< Fast-mode Plus (Fm+) driving capability activation on PB7 */ 10458 #define SYSCFG_CFGR1_I2C_PB8_FMP_Pos (18U) 10459 #define SYSCFG_CFGR1_I2C_PB8_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB8_FMP_Pos) /*!< 0x00040000 */ 10460 #define SYSCFG_CFGR1_I2C_PB8_FMP SYSCFG_CFGR1_I2C_PB8_FMP_Msk /*!< Fast-mode Plus (Fm+) driving capability activation on PB8 */ 10461 #define SYSCFG_CFGR1_I2C_PB9_FMP_Pos (19U) 10462 #define SYSCFG_CFGR1_I2C_PB9_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB9_FMP_Pos) /*!< 0x00080000 */ 10463 #define SYSCFG_CFGR1_I2C_PB9_FMP SYSCFG_CFGR1_I2C_PB9_FMP_Msk /*!< Fast-mode Plus (Fm+) driving capability activation on PB9 */ 10464 #define SYSCFG_CFGR1_I2C1_FMP_Pos (20U) 10465 #define SYSCFG_CFGR1_I2C1_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C1_FMP_Pos) /*!< 0x00100000 */ 10466 #define SYSCFG_CFGR1_I2C1_FMP SYSCFG_CFGR1_I2C1_FMP_Msk /*!< I2C1 Fast-mode Plus (Fm+) driving capability activation */ 10467 #define SYSCFG_CFGR1_I2C3_FMP_Pos (22U) 10468 #define SYSCFG_CFGR1_I2C3_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C3_FMP_Pos) /*!< 0x00400000 */ 10469 #define SYSCFG_CFGR1_I2C3_FMP SYSCFG_CFGR1_I2C3_FMP_Msk /*!< I2C3 Fast-mode Plus (Fm+) driving capability activation */ 10470 #define SYSCFG_CFGR1_FPU_IE_Pos (26U) 10471 #define SYSCFG_CFGR1_FPU_IE_Msk (0x3FUL << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0xFC000000 */ 10472 #define SYSCFG_CFGR1_FPU_IE SYSCFG_CFGR1_FPU_IE_Msk /*!< Cortex M4 Floating Point Unit interrupts enable bits */ 10473 #define SYSCFG_CFGR1_FPU_IE_0 (0x01U << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0x04000000 */ 10474 #define SYSCFG_CFGR1_FPU_IE_1 (0x02U << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0x08000000 */ 10475 #define SYSCFG_CFGR1_FPU_IE_2 (0x04U << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0x10000000 */ 10476 #define SYSCFG_CFGR1_FPU_IE_3 (0x08U << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0x20000000 */ 10477 #define SYSCFG_CFGR1_FPU_IE_4 (0x10U << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0x40000000 */ 10478 #define SYSCFG_CFGR1_FPU_IE_5 (0x20U << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0x80000000 */ 10479 10480 /***************** Bit definition for SYSCFG_EXTICR1 register (External interrupt configuration register 1) ********************************/ 10481 #define SYSCFG_EXTICR1_EXTI0_Pos (0U) 10482 #define SYSCFG_EXTICR1_EXTI0_Msk (0x7UL << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x00000007 */ 10483 #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk /*!< External Interrupt Line 0 configuration */ 10484 #define SYSCFG_EXTICR1_EXTI1_Pos (4U) 10485 #define SYSCFG_EXTICR1_EXTI1_Msk (0x7UL << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x00000070 */ 10486 #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk /*!< External Interrupt Line 1 configuration */ 10487 #define SYSCFG_EXTICR1_EXTI2_Pos (8U) 10488 #define SYSCFG_EXTICR1_EXTI2_Msk (0x7UL << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000700 */ 10489 #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk /*!< External Interrupt Line 2 configuration */ 10490 #define SYSCFG_EXTICR1_EXTI3_Pos (12U) 10491 #define SYSCFG_EXTICR1_EXTI3_Msk (0x7UL << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x00007000 */ 10492 #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk /*!< External Interrupt Line 3 configuration */ 10493 10494 /** 10495 * @brief External Interrupt Line 0 Source Input configuration 10496 */ 10497 #define SYSCFG_EXTICR1_EXTI0_PA (0x00000000UL) /*!< PA[0] pin */ 10498 #define SYSCFG_EXTICR1_EXTI0_PB (0x00000001UL) /*!< PB[0] pin */ 10499 #define SYSCFG_EXTICR1_EXTI0_PC (0x00000002UL) /*!< PC[0] pin */ 10500 #define SYSCFG_EXTICR1_EXTI0_PD (0x00000003UL) /*!< PD[0] pin */ 10501 #define SYSCFG_EXTICR1_EXTI0_PE (0x00000004UL) /*!< PE[0] pin */ 10502 #define SYSCFG_EXTICR1_EXTI0_PH (0x00000007UL) /*!< PH[0] pin */ 10503 10504 /** 10505 * @brief External Interrupt Line 1 Source Input configuration 10506 */ 10507 #define SYSCFG_EXTICR1_EXTI1_PA (0x00000000UL) /*!< PA[1] pin */ 10508 #define SYSCFG_EXTICR1_EXTI1_PB (0x00000010UL) /*!< PB[1] pin */ 10509 #define SYSCFG_EXTICR1_EXTI1_PC (0x00000020UL) /*!< PC[1] pin */ 10510 #define SYSCFG_EXTICR1_EXTI1_PD (0x00000030UL) /*!< PD[1] pin */ 10511 #define SYSCFG_EXTICR1_EXTI1_PE (0x00000040UL) /*!< PE[1] pin */ 10512 #define SYSCFG_EXTICR1_EXTI1_PH (0x00000070UL) /*!< PH[1] pin */ 10513 10514 /** 10515 * @brief External Interrupt Line 2 Source Input configuration 10516 */ 10517 #define SYSCFG_EXTICR1_EXTI2_PA (0x00000000UL) /*!< PA[2] pin */ 10518 #define SYSCFG_EXTICR1_EXTI2_PB (0x00000100UL) /*!< PB[2] pin */ 10519 #define SYSCFG_EXTICR1_EXTI2_PC (0x00000200UL) /*!< PC[2] pin */ 10520 #define SYSCFG_EXTICR1_EXTI2_PD (0x00000300UL) /*!< PD[2] pin */ 10521 #define SYSCFG_EXTICR1_EXTI2_PE (0x00000400UL) /*!< PE[2] pin */ 10522 10523 /** 10524 * @brief External Interrupt Line 3 Source Input configuration 10525 */ 10526 #define SYSCFG_EXTICR1_EXTI3_PA (0x00000000UL) /*!< PA[3] pin */ 10527 #define SYSCFG_EXTICR1_EXTI3_PB (0x00001000UL) /*!< PB[3] pin */ 10528 #define SYSCFG_EXTICR1_EXTI3_PC (0x00002000UL) /*!< PC[3] pin */ 10529 #define SYSCFG_EXTICR1_EXTI3_PD (0x00003000UL) /*!< PD[3] pin */ 10530 #define SYSCFG_EXTICR1_EXTI3_PE (0x00004000UL) /*!< PE[3] pin */ 10531 #define SYSCFG_EXTICR1_EXTI3_PH (0x00007000UL) /*!< PH[3] pin */ 10532 10533 /***************** Bit definition for SYSCFG_EXTICR2 register (External interrupt configuration register 2) ********************************/ 10534 #define SYSCFG_EXTICR2_EXTI4_Pos (0U) 10535 #define SYSCFG_EXTICR2_EXTI4_Msk (0x7UL << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x00000007 */ 10536 #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk /*!< External Interrupt Line 4 configuration */ 10537 #define SYSCFG_EXTICR2_EXTI5_Pos (4U) 10538 #define SYSCFG_EXTICR2_EXTI5_Msk (0x7UL << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x00000070 */ 10539 #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk /*!< External Interrupt Line 5 configuration */ 10540 #define SYSCFG_EXTICR2_EXTI6_Pos (8U) 10541 #define SYSCFG_EXTICR2_EXTI6_Msk (0x7UL << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000700 */ 10542 #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk /*!< External Interrupt Line 6 configuration */ 10543 #define SYSCFG_EXTICR2_EXTI7_Pos (12U) 10544 #define SYSCFG_EXTICR2_EXTI7_Msk (0x7UL << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x00007000 */ 10545 #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk /*!< External Interrupt Line 7 configuration */ 10546 10547 /** 10548 * @brief External Interrupt Line 4 Source Input configuration 10549 */ 10550 #define SYSCFG_EXTICR2_EXTI4_PA (0x00000000UL) /*!< PA[4] pin */ 10551 #define SYSCFG_EXTICR2_EXTI4_PB (0x00000001UL) /*!< PB[4] pin */ 10552 #define SYSCFG_EXTICR2_EXTI4_PC (0x00000002UL) /*!< PC[4] pin */ 10553 #define SYSCFG_EXTICR2_EXTI4_PD (0x00000003UL) /*!< PD[4] pin */ 10554 #define SYSCFG_EXTICR2_EXTI4_PE (0x00000004UL) /*!< PE[4] pin */ 10555 10556 /** 10557 * @brief External Interrupt Line 5 Source Input configuration 10558 */ 10559 #define SYSCFG_EXTICR2_EXTI5_PA (0x00000000UL) /*!< PA[5] pin */ 10560 #define SYSCFG_EXTICR2_EXTI5_PB (0x00000010UL) /*!< PB[5] pin */ 10561 #define SYSCFG_EXTICR2_EXTI5_PC (0x00000020UL) /*!< PC[5] pin */ 10562 #define SYSCFG_EXTICR2_EXTI5_PD (0x00000030UL) /*!< PD[5] pin */ 10563 10564 /** 10565 * @brief External Interrupt Line 6 Source Input configuration 10566 */ 10567 #define SYSCFG_EXTICR2_EXTI6_PA (0x00000000UL) /*!< PA[6] pin */ 10568 #define SYSCFG_EXTICR2_EXTI6_PB (0x00000100UL) /*!< PB[6] pin */ 10569 #define SYSCFG_EXTICR2_EXTI6_PC (0x00000200UL) /*!< PC[6] pin */ 10570 #define SYSCFG_EXTICR2_EXTI6_PD (0x00000300UL) /*!< PD[6] pin */ 10571 10572 /** 10573 * @brief External Interrupt Line 7 Source Input configuration 10574 */ 10575 #define SYSCFG_EXTICR2_EXTI7_PA (0x00000000UL) /*!< PA[7] pin */ 10576 #define SYSCFG_EXTICR2_EXTI7_PB (0x00001000UL) /*!< PB[7] pin */ 10577 #define SYSCFG_EXTICR2_EXTI7_PC (0x00002000UL) /*!< PC[7] pin */ 10578 #define SYSCFG_EXTICR2_EXTI7_PD (0x00003000UL) /*!< PD[7] pin */ 10579 10580 /***************** Bit definition for SYSCFG_EXTICR3 register (External interrupt configuration register 3) ********************************/ 10581 #define SYSCFG_EXTICR3_EXTI8_Pos (0U) 10582 #define SYSCFG_EXTICR3_EXTI8_Msk (0x7UL << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x00000007 */ 10583 #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk /*!< External Interrupt Line 8 configuration */ 10584 #define SYSCFG_EXTICR3_EXTI9_Pos (4U) 10585 #define SYSCFG_EXTICR3_EXTI9_Msk (0x7UL << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x00000070 */ 10586 #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk /*!< External Interrupt Line 9 configuration */ 10587 #define SYSCFG_EXTICR3_EXTI10_Pos (8U) 10588 #define SYSCFG_EXTICR3_EXTI10_Msk (0x7UL << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000700 */ 10589 #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk /*!< External Interrupt Line 10 configuration */ 10590 #define SYSCFG_EXTICR3_EXTI11_Pos (12U) 10591 #define SYSCFG_EXTICR3_EXTI11_Msk (0xFUL << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */ 10592 #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk /*!< External Interrupt Line 11 configuration */ 10593 10594 /** 10595 * @brief External Interrupt Line 8 Source Input configuration 10596 */ 10597 #define SYSCFG_EXTICR3_EXTI8_PA (0x00000000UL) /*!< PA[8] pin */ 10598 #define SYSCFG_EXTICR3_EXTI8_PB (0x00000001UL) /*!< PB[8] pin */ 10599 #define SYSCFG_EXTICR3_EXTI8_PC (0x00000002UL) /*!< PC[8] pin */ 10600 #define SYSCFG_EXTICR3_EXTI8_PD (0x00000003UL) /*!< PD[8] pin */ 10601 10602 /** 10603 * @brief External Interrupt Line 9 Source Input configuration 10604 */ 10605 #define SYSCFG_EXTICR3_EXTI9_PA (0x00000000UL) /*!< PA[9] pin */ 10606 #define SYSCFG_EXTICR3_EXTI9_PB (0x00000010UL) /*!< PB[9] pin */ 10607 #define SYSCFG_EXTICR3_EXTI9_PC (0x00000020UL) /*!< PC[9] pin */ 10608 #define SYSCFG_EXTICR3_EXTI9_PD (0x00000030UL) /*!< PD[9] pin */ 10609 10610 /** 10611 * @brief External Interrupt Line 10 Source Input configuration 10612 */ 10613 #define SYSCFG_EXTICR3_EXTI10_PA (0x00000000UL) /*!< PA[10] pin */ 10614 #define SYSCFG_EXTICR3_EXTI10_PB (0x00000100UL) /*!< PB[10] pin */ 10615 #define SYSCFG_EXTICR3_EXTI10_PC (0x00000200UL) /*!< PC[10] pin */ 10616 #define SYSCFG_EXTICR3_EXTI10_PD (0x00000300UL) /*!< PD[10] pin */ 10617 10618 /** 10619 * @brief External Interrupt Line 11 Source Input configuration 10620 */ 10621 #define SYSCFG_EXTICR3_EXTI11_PA (0x00000000UL) /*!< PA[11] pin */ 10622 #define SYSCFG_EXTICR3_EXTI11_PB (0x00001000UL) /*!< PB[11] pin */ 10623 #define SYSCFG_EXTICR3_EXTI11_PC (0x00002000UL) /*!< PC[11] pin */ 10624 #define SYSCFG_EXTICR3_EXTI11_PD (0x00003000UL) /*!< PD[11] pin */ 10625 10626 /***************** Bit definition for SYSCFG_EXTICR4 register (External interrupt configuration register 4) *********************************/ 10627 #define SYSCFG_EXTICR4_EXTI12_Pos (0U) 10628 #define SYSCFG_EXTICR4_EXTI12_Msk (0x7UL << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x00000007 */ 10629 #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk /*!< External Interrupt Line 12 configuration */ 10630 #define SYSCFG_EXTICR4_EXTI13_Pos (4U) 10631 #define SYSCFG_EXTICR4_EXTI13_Msk (0x7UL << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x00000070 */ 10632 #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk /*!< External Interrupt Line 13 configuration */ 10633 #define SYSCFG_EXTICR4_EXTI14_Pos (8U) 10634 #define SYSCFG_EXTICR4_EXTI14_Msk (0x7UL << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000700 */ 10635 #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk /*!< External Interrupt Line 14 configuration */ 10636 #define SYSCFG_EXTICR4_EXTI15_Pos (12U) 10637 #define SYSCFG_EXTICR4_EXTI15_Msk (0x7UL << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x00007000 */ 10638 #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk /*!< External Interrupt Line 15 configuration */ 10639 10640 /** 10641 * @brief External Interrupt Line 12 Source Input configuration 10642 */ 10643 #define SYSCFG_EXTICR4_EXTI12_PA (0x00000000UL) /*!< PA[12] pin */ 10644 #define SYSCFG_EXTICR4_EXTI12_PB (0x00000001UL) /*!< PB[12] pin */ 10645 #define SYSCFG_EXTICR4_EXTI12_PC (0x00000002UL) /*!< PC[12] pin */ 10646 #define SYSCFG_EXTICR4_EXTI12_PD (0x00000003UL) /*!< PD[12] pin */ 10647 10648 /** 10649 * @brief External Interrupt Line 13 Source Input configuration 10650 */ 10651 #define SYSCFG_EXTICR4_EXTI13_PA (0x00000000UL) /*!< PA[13] pin */ 10652 #define SYSCFG_EXTICR4_EXTI13_PB (0x00000010UL) /*!< PB[13] pin */ 10653 #define SYSCFG_EXTICR4_EXTI13_PC (0x00000020UL) /*!< PC[13] pin */ 10654 #define SYSCFG_EXTICR4_EXTI13_PD (0x00000030UL) /*!< PD[13] pin */ 10655 10656 /** 10657 * @brief External Interrupt Line 14 Source Input configuration 10658 */ 10659 #define SYSCFG_EXTICR4_EXTI14_PA (0x00000000UL) /*!< PA[14] pin */ 10660 #define SYSCFG_EXTICR4_EXTI14_PB (0x00000100UL) /*!< PB[14] pin */ 10661 #define SYSCFG_EXTICR4_EXTI14_PC (0x00000200UL) /*!< PC[14] pin */ 10662 #define SYSCFG_EXTICR4_EXTI14_PD (0x00000300UL) /*!< PD[14] pin */ 10663 10664 /** 10665 * @brief External Interrupt Line 15 Source Input configuration 10666 */ 10667 #define SYSCFG_EXTICR4_EXTI15_PA (0x00000000UL) /*!< PA[15] pin */ 10668 #define SYSCFG_EXTICR4_EXTI15_PB (0x00001000UL) /*!< PB[15] pin */ 10669 #define SYSCFG_EXTICR4_EXTI15_PC (0x00002000UL) /*!< PC[15] pin */ 10670 #define SYSCFG_EXTICR4_EXTI15_PD (0x00003000UL) /*!< PD[15] pin */ 10671 10672 /***************** Bit definition for SYSCFG_SCSR register (SYSCFG SRAM2 control and status register) *********************************************************/ 10673 #define SYSCFG_SCSR_SRAM2ER_Pos (0U) 10674 #define SYSCFG_SCSR_SRAM2ER_Msk (0x1UL << SYSCFG_SCSR_SRAM2ER_Pos) /*!< 0x00000001 */ 10675 #define SYSCFG_SCSR_SRAM2ER SYSCFG_SCSR_SRAM2ER_Msk /*!< SRAM2 and PKA RAM Erase */ 10676 #define SYSCFG_SCSR_SRAM2BSY_Pos (1U) 10677 #define SYSCFG_SCSR_SRAM2BSY_Msk (0x1UL << SYSCFG_SCSR_SRAM2BSY_Pos) /*!< 0x00000002 */ 10678 #define SYSCFG_SCSR_SRAM2BSY SYSCFG_SCSR_SRAM2BSY_Msk /*!< SRAM2 and PKA RAM busy by erase operation */ 10679 #define SYSCFG_SCSR_C2RFD_Pos (31U) 10680 #define SYSCFG_SCSR_C2RFD_Msk (0x1UL << SYSCFG_SCSR_C2RFD_Pos) /*!< 0x80000000 */ 10681 #define SYSCFG_SCSR_C2RFD SYSCFG_SCSR_C2RFD_Msk /*!< CPU2 SRAM fetch (execution) disable */ 10682 10683 /***************** Bit definition for SYSCFG_CFGR2 register (SYSCFG configuration register 2) *****************************************************************/ 10684 #define SYSCFG_CFGR2_CLL_Pos (0U) 10685 #define SYSCFG_CFGR2_CLL_Msk (0x1UL << SYSCFG_CFGR2_CLL_Pos) /*!< 0x00000001 */ 10686 #define SYSCFG_CFGR2_CLL SYSCFG_CFGR2_CLL_Msk /*!< Cortex M4 LOCKUP (hardfault) output enable */ 10687 #define SYSCFG_CFGR2_SPL_Pos (1U) 10688 #define SYSCFG_CFGR2_SPL_Msk (0x1UL << SYSCFG_CFGR2_SPL_Pos) /*!< 0x00000002 */ 10689 #define SYSCFG_CFGR2_SPL SYSCFG_CFGR2_SPL_Msk /*!< SRAM2 Parity Lock */ 10690 #define SYSCFG_CFGR2_PVDL_Pos (2U) 10691 #define SYSCFG_CFGR2_PVDL_Msk (0x1UL << SYSCFG_CFGR2_PVDL_Pos) /*!< 0x00000004 */ 10692 #define SYSCFG_CFGR2_PVDL SYSCFG_CFGR2_PVDL_Msk /*!< PVD Lock */ 10693 #define SYSCFG_CFGR2_ECCL_Pos (3U) 10694 #define SYSCFG_CFGR2_ECCL_Msk (0x1UL << SYSCFG_CFGR2_ECCL_Pos) /*!< 0x00000008 */ 10695 #define SYSCFG_CFGR2_ECCL SYSCFG_CFGR2_ECCL_Msk /*!< ECC Lock */ 10696 #define SYSCFG_CFGR2_SPF_Pos (8U) 10697 #define SYSCFG_CFGR2_SPF_Msk (0x1UL << SYSCFG_CFGR2_SPF_Pos) /*!< 0x00000100 */ 10698 #define SYSCFG_CFGR2_SPF SYSCFG_CFGR2_SPF_Msk /*!< SRAM2 Parity Lock */ 10699 10700 /***************** Bit definition for SYSCFG_SWPR1 register (SYSCFG SRAM2A write protection register) *********************************************************/ 10701 #define SYSCFG_SWPR1_PAGE0_Pos (0U) 10702 #define SYSCFG_SWPR1_PAGE0_Msk (0x1UL << SYSCFG_SWPR1_PAGE0_Pos) /*!< 0x00000001 */ 10703 #define SYSCFG_SWPR1_PAGE0 SYSCFG_SWPR1_PAGE0_Msk /*!< SRAM2A Write protection page 0 (0x20030000 � 0x200303FF) */ 10704 #define SYSCFG_SWPR1_PAGE1_Pos (1U) 10705 #define SYSCFG_SWPR1_PAGE1_Msk (0x1UL << SYSCFG_SWPR1_PAGE1_Pos) /*!< 0x00000002 */ 10706 #define SYSCFG_SWPR1_PAGE1 SYSCFG_SWPR1_PAGE1_Msk /*!< SRAM2A Write protection page 1 (0x20030400 � 0x200307FF) */ 10707 #define SYSCFG_SWPR1_PAGE2_Pos (2U) 10708 #define SYSCFG_SWPR1_PAGE2_Msk (0x1UL << SYSCFG_SWPR1_PAGE2_Pos) /*!< 0x00000004 */ 10709 #define SYSCFG_SWPR1_PAGE2 SYSCFG_SWPR1_PAGE2_Msk /*!< SRAM2A Write protection page 2 (0x20030800 � 0x20030BFF) */ 10710 #define SYSCFG_SWPR1_PAGE3_Pos (3U) 10711 #define SYSCFG_SWPR1_PAGE3_Msk (0x1UL << SYSCFG_SWPR1_PAGE3_Pos) /*!< 0x00000008 */ 10712 #define SYSCFG_SWPR1_PAGE3 SYSCFG_SWPR1_PAGE3_Msk /*!< SRAM2A Write protection page 3 (0x20030C00 � 0x20030FFF) */ 10713 #define SYSCFG_SWPR1_PAGE4_Pos (4U) 10714 #define SYSCFG_SWPR1_PAGE4_Msk (0x1UL << SYSCFG_SWPR1_PAGE4_Pos) /*!< 0x00000010 */ 10715 #define SYSCFG_SWPR1_PAGE4 SYSCFG_SWPR1_PAGE4_Msk /*!< SRAM2A Write protection page 4 (0x20031000 � 0x200313FF) */ 10716 #define SYSCFG_SWPR1_PAGE5_Pos (5U) 10717 #define SYSCFG_SWPR1_PAGE5_Msk (0x1UL << SYSCFG_SWPR1_PAGE5_Pos) /*!< 0x00000020 */ 10718 #define SYSCFG_SWPR1_PAGE5 SYSCFG_SWPR1_PAGE5_Msk /*!< SRAM2A Write protection page 5 (0x20031400 � 0x200317FF) */ 10719 #define SYSCFG_SWPR1_PAGE6_Pos (6U) 10720 #define SYSCFG_SWPR1_PAGE6_Msk (0x1UL << SYSCFG_SWPR1_PAGE6_Pos) /*!< 0x00000040 */ 10721 #define SYSCFG_SWPR1_PAGE6 SYSCFG_SWPR1_PAGE6_Msk /*!< SRAM2A Write protection page 6 (0x20031800 � 0x20031BFF) */ 10722 #define SYSCFG_SWPR1_PAGE7_Pos (7U) 10723 #define SYSCFG_SWPR1_PAGE7_Msk (0x1UL << SYSCFG_SWPR1_PAGE7_Pos) /*!< 0x00000080 */ 10724 #define SYSCFG_SWPR1_PAGE7 SYSCFG_SWPR1_PAGE7_Msk /*!< SRAM2A Write protection page 7 (0x20031C00 � 0x20031FFF) */ 10725 #define SYSCFG_SWPR1_PAGE8_Pos (8U) 10726 #define SYSCFG_SWPR1_PAGE8_Msk (0x1UL << SYSCFG_SWPR1_PAGE8_Pos) /*!< 0x00000100 */ 10727 #define SYSCFG_SWPR1_PAGE8 SYSCFG_SWPR1_PAGE8_Msk /*!< SRAM2A Write protection page 8 (0x20032000 � 0x200323FF) */ 10728 #define SYSCFG_SWPR1_PAGE9_Pos (9U) 10729 #define SYSCFG_SWPR1_PAGE9_Msk (0x1UL << SYSCFG_SWPR1_PAGE9_Pos) /*!< 0x00000200 */ 10730 #define SYSCFG_SWPR1_PAGE9 SYSCFG_SWPR1_PAGE9_Msk /*!< SRAM2A Write protection page 9 (0x20032400 � 0x200327FF) */ 10731 #define SYSCFG_SWPR1_PAGE10_Pos (10U) 10732 #define SYSCFG_SWPR1_PAGE10_Msk (0x1UL << SYSCFG_SWPR1_PAGE10_Pos) /*!< 0x00000400 */ 10733 #define SYSCFG_SWPR1_PAGE10 SYSCFG_SWPR1_PAGE10_Msk /*!< SRAM2A Write protection page 10 (0x20032800 � 0x20032BFF) */ 10734 #define SYSCFG_SWPR1_PAGE11_Pos (11U) 10735 #define SYSCFG_SWPR1_PAGE11_Msk (0x1UL << SYSCFG_SWPR1_PAGE11_Pos) /*!< 0x00000800 */ 10736 #define SYSCFG_SWPR1_PAGE11 SYSCFG_SWPR1_PAGE11_Msk /*!< SRAM2A Write protection page 11 (0x20032C00 � 0x20032FFF) */ 10737 #define SYSCFG_SWPR1_PAGE12_Pos (12U) 10738 #define SYSCFG_SWPR1_PAGE12_Msk (0x1UL << SYSCFG_SWPR1_PAGE12_Pos) /*!< 0x00001000 */ 10739 #define SYSCFG_SWPR1_PAGE12 SYSCFG_SWPR1_PAGE12_Msk /*!< SRAM2A Write protection page 12 (0x20033000 � 0x200333FF) */ 10740 #define SYSCFG_SWPR1_PAGE13_Pos (13U) 10741 #define SYSCFG_SWPR1_PAGE13_Msk (0x1UL << SYSCFG_SWPR1_PAGE13_Pos) /*!< 0x00002000 */ 10742 #define SYSCFG_SWPR1_PAGE13 SYSCFG_SWPR1_PAGE13_Msk /*!< SRAM2A Write protection page 13 (0x20033400 � 0x200337FF) */ 10743 #define SYSCFG_SWPR1_PAGE14_Pos (14U) 10744 #define SYSCFG_SWPR1_PAGE14_Msk (0x1UL << SYSCFG_SWPR1_PAGE14_Pos) /*!< 0x00004000 */ 10745 #define SYSCFG_SWPR1_PAGE14 SYSCFG_SWPR1_PAGE14_Msk /*!< SRAM2A Write protection page 14 (0x20033800 � 0x20033BFF) */ 10746 #define SYSCFG_SWPR1_PAGE15_Pos (15U) 10747 #define SYSCFG_SWPR1_PAGE15_Msk (0x1UL << SYSCFG_SWPR1_PAGE15_Pos) /*!< 0x00008000 */ 10748 #define SYSCFG_SWPR1_PAGE15 SYSCFG_SWPR1_PAGE15_Msk /*!< SRAM2A Write protection page 15 (0x20033C00 � 0x20033FFF) */ 10749 #define SYSCFG_SWPR1_PAGE16_Pos (16U) 10750 #define SYSCFG_SWPR1_PAGE16_Msk (0x1UL << SYSCFG_SWPR1_PAGE16_Pos) /*!< 0x00010000 */ 10751 #define SYSCFG_SWPR1_PAGE16 SYSCFG_SWPR1_PAGE16_Msk /*!< SRAM2A Write protection page 16 (0x20034000 � 0x200343FF) */ 10752 #define SYSCFG_SWPR1_PAGE17_Pos (17U) 10753 #define SYSCFG_SWPR1_PAGE17_Msk (0x1UL << SYSCFG_SWPR1_PAGE17_Pos) /*!< 0x00020000 */ 10754 #define SYSCFG_SWPR1_PAGE17 SYSCFG_SWPR1_PAGE17_Msk /*!< SRAM2A Write protection page 17 (0x20034400 � 0x200347FF) */ 10755 #define SYSCFG_SWPR1_PAGE18_Pos (18U) 10756 #define SYSCFG_SWPR1_PAGE18_Msk (0x1UL << SYSCFG_SWPR1_PAGE18_Pos) /*!< 0x00040000 */ 10757 #define SYSCFG_SWPR1_PAGE18 SYSCFG_SWPR1_PAGE18_Msk /*!< SRAM2A Write protection page 18 (0x20034800 � 0x20034BFF) */ 10758 #define SYSCFG_SWPR1_PAGE19_Pos (19U) 10759 #define SYSCFG_SWPR1_PAGE19_Msk (0x1UL << SYSCFG_SWPR1_PAGE19_Pos) /*!< 0x00080000 */ 10760 #define SYSCFG_SWPR1_PAGE19 SYSCFG_SWPR1_PAGE19_Msk /*!< SRAM2A Write protection page 19 (0x20034C00 � 0x20034FFF) */ 10761 #define SYSCFG_SWPR1_PAGE20_Pos (20U) 10762 #define SYSCFG_SWPR1_PAGE20_Msk (0x1UL << SYSCFG_SWPR1_PAGE20_Pos) /*!< 0x00100000 */ 10763 #define SYSCFG_SWPR1_PAGE20 SYSCFG_SWPR1_PAGE20_Msk /*!< SRAM2A Write protection page 20 (0x20035000 � 0x200353FF) */ 10764 #define SYSCFG_SWPR1_PAGE21_Pos (21U) 10765 #define SYSCFG_SWPR1_PAGE21_Msk (0x1UL << SYSCFG_SWPR1_PAGE21_Pos) /*!< 0x00200000 */ 10766 #define SYSCFG_SWPR1_PAGE21 SYSCFG_SWPR1_PAGE21_Msk /*!< SRAM2A Write protection page 21 (0x20035400 � 0x200357FF) */ 10767 #define SYSCFG_SWPR1_PAGE22_Pos (22U) 10768 #define SYSCFG_SWPR1_PAGE22_Msk (0x1UL << SYSCFG_SWPR1_PAGE22_Pos) /*!< 0x00400000 */ 10769 #define SYSCFG_SWPR1_PAGE22 SYSCFG_SWPR1_PAGE22_Msk /*!< SRAM2A Write protection page 22 (0x20035800 � 0x20035BFF) */ 10770 #define SYSCFG_SWPR1_PAGE23_Pos (23U) 10771 #define SYSCFG_SWPR1_PAGE23_Msk (0x1UL << SYSCFG_SWPR1_PAGE23_Pos) /*!< 0x00800000 */ 10772 #define SYSCFG_SWPR1_PAGE23 SYSCFG_SWPR1_PAGE23_Msk /*!< SRAM2A Write protection page 23 (0x20035C00 � 0x20035FFF) */ 10773 #define SYSCFG_SWPR1_PAGE24_Pos (24U) 10774 #define SYSCFG_SWPR1_PAGE24_Msk (0x1UL << SYSCFG_SWPR1_PAGE24_Pos) /*!< 0x01000000 */ 10775 #define SYSCFG_SWPR1_PAGE24 SYSCFG_SWPR1_PAGE24_Msk /*!< SRAM2A Write protection page 24 (0x20036000 � 0x200363FF) */ 10776 #define SYSCFG_SWPR1_PAGE25_Pos (25U) 10777 #define SYSCFG_SWPR1_PAGE25_Msk (0x1UL << SYSCFG_SWPR1_PAGE25_Pos) /*!< 0x02000000 */ 10778 #define SYSCFG_SWPR1_PAGE25 SYSCFG_SWPR1_PAGE25_Msk /*!< SRAM2A Write protection page 25 (0x20036400 � 0x200367FF) */ 10779 #define SYSCFG_SWPR1_PAGE26_Pos (26U) 10780 #define SYSCFG_SWPR1_PAGE26_Msk (0x1UL << SYSCFG_SWPR1_PAGE26_Pos) /*!< 0x04000000 */ 10781 #define SYSCFG_SWPR1_PAGE26 SYSCFG_SWPR1_PAGE26_Msk /*!< SRAM2A Write protection page 26 (0x20036800 � 0x20036BFF) */ 10782 #define SYSCFG_SWPR1_PAGE27_Pos (27U) 10783 #define SYSCFG_SWPR1_PAGE27_Msk (0x1UL << SYSCFG_SWPR1_PAGE27_Pos) /*!< 0x08000000 */ 10784 #define SYSCFG_SWPR1_PAGE27 SYSCFG_SWPR1_PAGE27_Msk /*!< SRAM2A Write protection page 27 (0x20036C00 � 0x20036FFF) */ 10785 #define SYSCFG_SWPR1_PAGE28_Pos (28U) 10786 #define SYSCFG_SWPR1_PAGE28_Msk (0x1UL << SYSCFG_SWPR1_PAGE28_Pos) /*!< 0x10000000 */ 10787 #define SYSCFG_SWPR1_PAGE28 SYSCFG_SWPR1_PAGE28_Msk /*!< SRAM2A Write protection page 28 (0x20037000 � 0x200373FF) */ 10788 #define SYSCFG_SWPR1_PAGE29_Pos (29U) 10789 #define SYSCFG_SWPR1_PAGE29_Msk (0x1UL << SYSCFG_SWPR1_PAGE29_Pos) /*!< 0x20000000 */ 10790 #define SYSCFG_SWPR1_PAGE29 SYSCFG_SWPR1_PAGE29_Msk /*!< SRAM2A Write protection page 29 (0x20037400 � 0x200377FF) */ 10791 #define SYSCFG_SWPR1_PAGE30_Pos (30U) 10792 #define SYSCFG_SWPR1_PAGE30_Msk (0x1UL << SYSCFG_SWPR1_PAGE30_Pos) /*!< 0x40000000 */ 10793 #define SYSCFG_SWPR1_PAGE30 SYSCFG_SWPR1_PAGE30_Msk /*!< SRAM2A Write protection page 30 (0x20037800 � 0x20037BFF) */ 10794 #define SYSCFG_SWPR1_PAGE31_Pos (31U) 10795 #define SYSCFG_SWPR1_PAGE31_Msk (0x1UL << SYSCFG_SWPR1_PAGE31_Pos) /*!< 0x80000000 */ 10796 #define SYSCFG_SWPR1_PAGE31 SYSCFG_SWPR1_PAGE31_Msk /*!< SRAM2A Write protection page 31 (0x20037C00 � 0x20037FFF) */ 10797 10798 /***************** Bit definition for SYSCFG_SKR register (SYSCFG SRAM2 key register) *************************************************************************/ 10799 #define SYSCFG_SKR_KEY_Pos (0U) 10800 #define SYSCFG_SKR_KEY_Msk (0xFFUL << SYSCFG_SKR_KEY_Pos) /*!< 0x000000FF */ 10801 #define SYSCFG_SKR_KEY SYSCFG_SKR_KEY_Msk /*!< SRAM2 write protection key for software erase */ 10802 10803 /***************** Bit definition for SYSCFG_SWPR2 register (SYSCFG SRAM2 write protection register) **********************************************************/ 10804 #define SYSCFG_SWPR2_PAGE32_Pos (0U) 10805 #define SYSCFG_SWPR2_PAGE32_Msk (0x1UL << SYSCFG_SWPR2_PAGE32_Pos) /*!< 0x00000001 */ 10806 #define SYSCFG_SWPR2_PAGE32 SYSCFG_SWPR2_PAGE32_Msk /*!< SRAM2B Write protection page 0 (0x20038000 � 0x200383FF) */ 10807 #define SYSCFG_SWPR2_PAGE33_Pos (1U) 10808 #define SYSCFG_SWPR2_PAGE33_Msk (0x1UL << SYSCFG_SWPR2_PAGE33_Pos) /*!< 0x00000002 */ 10809 #define SYSCFG_SWPR2_PAGE33 SYSCFG_SWPR2_PAGE33_Msk /*!< SRAM2B Write protection page 1 (0x20038400 � 0x200387FF) */ 10810 #define SYSCFG_SWPR2_PAGE34_Pos (2U) 10811 #define SYSCFG_SWPR2_PAGE34_Msk (0x1UL << SYSCFG_SWPR2_PAGE34_Pos) /*!< 0x00000004 */ 10812 #define SYSCFG_SWPR2_PAGE34 SYSCFG_SWPR2_PAGE34_Msk /*!< SRAM2B Write protection page 2 (0x20038800 � 0x20038bFF) */ 10813 #define SYSCFG_SWPR2_PAGE35_Pos (3U) 10814 #define SYSCFG_SWPR2_PAGE35_Msk (0x1UL << SYSCFG_SWPR2_PAGE35_Pos) /*!< 0x00000008 */ 10815 #define SYSCFG_SWPR2_PAGE35 SYSCFG_SWPR2_PAGE35_Msk /*!< SRAM2B Write protection page 3 (0x20038C00 � 0x20038FFF) */ 10816 #define SYSCFG_SWPR2_PAGE36_Pos (4U) 10817 #define SYSCFG_SWPR2_PAGE36_Msk (0x1UL << SYSCFG_SWPR2_PAGE36_Pos) /*!< 0x00000010 */ 10818 #define SYSCFG_SWPR2_PAGE36 SYSCFG_SWPR2_PAGE36_Msk /*!< SRAM2B Write protection page 4 (0x20039000 � 0x200393FF) */ 10819 #define SYSCFG_SWPR2_PAGE37_Pos (5U) 10820 #define SYSCFG_SWPR2_PAGE37_Msk (0x1UL << SYSCFG_SWPR2_PAGE37_Pos) /*!< 0x00000020 */ 10821 #define SYSCFG_SWPR2_PAGE37 SYSCFG_SWPR2_PAGE37_Msk /*!< SRAM2B Write protection page 5 (0x20039400 � 0x200397FF) */ 10822 #define SYSCFG_SWPR2_PAGE38_Pos (6U) 10823 #define SYSCFG_SWPR2_PAGE38_Msk (0x1UL << SYSCFG_SWPR2_PAGE38_Pos) /*!< 0x00000040 */ 10824 #define SYSCFG_SWPR2_PAGE38 SYSCFG_SWPR2_PAGE38_Msk /*!< SRAM2B Write protection page 6 (0x20039800 � 0x20039BFF) */ 10825 #define SYSCFG_SWPR2_PAGE39_Pos (7U) 10826 #define SYSCFG_SWPR2_PAGE39_Msk (0x1UL << SYSCFG_SWPR2_PAGE39_Pos) /*!< 0x00000080 */ 10827 #define SYSCFG_SWPR2_PAGE39 SYSCFG_SWPR2_PAGE39_Msk /*!< SRAM2B Write protection page 7 (0x20039C00 � 0x20039FFF) */ 10828 #define SYSCFG_SWPR2_PAGE40_Pos (8U) 10829 #define SYSCFG_SWPR2_PAGE40_Msk (0x1UL << SYSCFG_SWPR2_PAGE40_Pos) /*!< 0x00000100 */ 10830 #define SYSCFG_SWPR2_PAGE40 SYSCFG_SWPR2_PAGE40_Msk /*!< SRAM2B Write protection page 8 (0x2003A000 � 0x2003A3FF) */ 10831 #define SYSCFG_SWPR2_PAGE41_Pos (9U) 10832 #define SYSCFG_SWPR2_PAGE41_Msk (0x1UL << SYSCFG_SWPR2_PAGE41_Pos) /*!< 0x00000200 */ 10833 #define SYSCFG_SWPR2_PAGE41 SYSCFG_SWPR2_PAGE41_Msk /*!< SRAM2B Write protection page 9 (0x2003A400 � 0x2003A7FF) */ 10834 #define SYSCFG_SWPR2_PAGE42_Pos (10U) 10835 #define SYSCFG_SWPR2_PAGE42_Msk (0x1UL << SYSCFG_SWPR2_PAGE42_Pos) /*!< 0x00000400 */ 10836 #define SYSCFG_SWPR2_PAGE42 SYSCFG_SWPR2_PAGE42_Msk /*!< SRAM2B Write protection page 10 (0x2003A800 � 0x2003ABFF) */ 10837 #define SYSCFG_SWPR2_PAGE43_Pos (11U) 10838 #define SYSCFG_SWPR2_PAGE43_Msk (0x1UL << SYSCFG_SWPR2_PAGE43_Pos) /*!< 0x00000800 */ 10839 #define SYSCFG_SWPR2_PAGE43 SYSCFG_SWPR2_PAGE43_Msk /*!< SRAM2B Write protection page 11 (0x2003AC00 � 0x2003AFFF) */ 10840 #define SYSCFG_SWPR2_PAGE44_Pos (12U) 10841 #define SYSCFG_SWPR2_PAGE44_Msk (0x1UL << SYSCFG_SWPR2_PAGE44_Pos) /*!< 0x00001000 */ 10842 #define SYSCFG_SWPR2_PAGE44 SYSCFG_SWPR2_PAGE44_Msk /*!< SRAM2B Write protection page 12 (0x2003B000 � 0x2003B3FF) */ 10843 #define SYSCFG_SWPR2_PAGE45_Pos (13U) 10844 #define SYSCFG_SWPR2_PAGE45_Msk (0x1UL << SYSCFG_SWPR2_PAGE45_Pos) /*!< 0x00002000 */ 10845 #define SYSCFG_SWPR2_PAGE45 SYSCFG_SWPR2_PAGE45_Msk /*!< SRAM2B Write protection page 13 (0x2003B400 � 0x2003B7FF) */ 10846 #define SYSCFG_SWPR2_PAGE46_Pos (14U) 10847 #define SYSCFG_SWPR2_PAGE46_Msk (0x1UL << SYSCFG_SWPR2_PAGE46_Pos) /*!< 0x00004000 */ 10848 #define SYSCFG_SWPR2_PAGE46 SYSCFG_SWPR2_PAGE46_Msk /*!< SRAM2B Write protection page 14 (0x2003B800 � 0x2003BBFF) */ 10849 #define SYSCFG_SWPR2_PAGE47_Pos (15U) 10850 #define SYSCFG_SWPR2_PAGE47_Msk (0x1UL << SYSCFG_SWPR2_PAGE47_Pos) /*!< 0x00008000 */ 10851 #define SYSCFG_SWPR2_PAGE47 SYSCFG_SWPR2_PAGE47_Msk /*!< SRAM2B Write protection page 15 (0x2003BC00 � 0x2003BFFF) */ 10852 #define SYSCFG_SWPR2_PAGE48_Pos (16U) 10853 #define SYSCFG_SWPR2_PAGE48_Msk (0x1UL << SYSCFG_SWPR2_PAGE48_Pos) /*!< 0x00010000 */ 10854 #define SYSCFG_SWPR2_PAGE48 SYSCFG_SWPR2_PAGE48_Msk /*!< SRAM2B Write protection page 16 (0x2003C000 � 0x2003C3FF) */ 10855 #define SYSCFG_SWPR2_PAGE49_Pos (17U) 10856 #define SYSCFG_SWPR2_PAGE49_Msk (0x1UL << SYSCFG_SWPR2_PAGE49_Pos) /*!< 0x00020000 */ 10857 #define SYSCFG_SWPR2_PAGE49 SYSCFG_SWPR2_PAGE49_Msk /*!< SRAM2B Write protection page 17 (0x2003C400 � 0x2003C7FF) */ 10858 #define SYSCFG_SWPR2_PAGE50_Pos (18U) 10859 #define SYSCFG_SWPR2_PAGE50_Msk (0x1UL << SYSCFG_SWPR2_PAGE50_Pos) /*!< 0x00040000 */ 10860 #define SYSCFG_SWPR2_PAGE50 SYSCFG_SWPR2_PAGE50_Msk /*!< SRAM2B Write protection page 18 (0x2003C800 � 0x2003CBFF) */ 10861 #define SYSCFG_SWPR2_PAGE51_Pos (19U) 10862 #define SYSCFG_SWPR2_PAGE51_Msk (0x1UL << SYSCFG_SWPR2_PAGE51_Pos) /*!< 0x00080000 */ 10863 #define SYSCFG_SWPR2_PAGE51 SYSCFG_SWPR2_PAGE51_Msk /*!< SRAM2B Write protection page 19 (0x2003CC00 � 0x2003CFFF) */ 10864 #define SYSCFG_SWPR2_PAGE52_Pos (20U) 10865 #define SYSCFG_SWPR2_PAGE52_Msk (0x1UL << SYSCFG_SWPR2_PAGE52_Pos) /*!< 0x00100000 */ 10866 #define SYSCFG_SWPR2_PAGE52 SYSCFG_SWPR2_PAGE52_Msk /*!< SRAM2B Write protection page 20 (0x2003D000 � 0x2003D3FF) */ 10867 #define SYSCFG_SWPR2_PAGE53_Pos (21U) 10868 #define SYSCFG_SWPR2_PAGE53_Msk (0x1UL << SYSCFG_SWPR2_PAGE53_Pos) /*!< 0x00200000 */ 10869 #define SYSCFG_SWPR2_PAGE53 SYSCFG_SWPR2_PAGE53_Msk /*!< SRAM2B Write protection page 21 (0x2003D400 � 0x2003D7FF) */ 10870 #define SYSCFG_SWPR2_PAGE54_Pos (22U) 10871 #define SYSCFG_SWPR2_PAGE54_Msk (0x1UL << SYSCFG_SWPR2_PAGE54_Pos) /*!< 0x00400000 */ 10872 #define SYSCFG_SWPR2_PAGE54 SYSCFG_SWPR2_PAGE54_Msk /*!< SRAM2B Write protection page 22 (0x2003D800 � 0x2003DBFF) */ 10873 #define SYSCFG_SWPR2_PAGE55_Pos (23U) 10874 #define SYSCFG_SWPR2_PAGE55_Msk (0x1UL << SYSCFG_SWPR2_PAGE55_Pos) /*!< 0x00800000 */ 10875 #define SYSCFG_SWPR2_PAGE55 SYSCFG_SWPR2_PAGE55_Msk /*!< SRAM2B Write protection page 23 (0x2003DC00 � 0x2003DFFF) */ 10876 #define SYSCFG_SWPR2_PAGE56_Pos (24U) 10877 #define SYSCFG_SWPR2_PAGE56_Msk (0x1UL << SYSCFG_SWPR2_PAGE56_Pos) /*!< 0x01000000 */ 10878 #define SYSCFG_SWPR2_PAGE56 SYSCFG_SWPR2_PAGE56_Msk /*!< SRAM2B Write protection page 24 (0x2003E000 � 0x2003E3FF) */ 10879 #define SYSCFG_SWPR2_PAGE57_Pos (25U) 10880 #define SYSCFG_SWPR2_PAGE57_Msk (0x1UL << SYSCFG_SWPR2_PAGE57_Pos) /*!< 0x02000000 */ 10881 #define SYSCFG_SWPR2_PAGE57 SYSCFG_SWPR2_PAGE57_Msk /*!< SRAM2B Write protection page 25 (0x2003E400 � 0x2003E7FF) */ 10882 #define SYSCFG_SWPR2_PAGE58_Pos (26U) 10883 #define SYSCFG_SWPR2_PAGE58_Msk (0x1UL << SYSCFG_SWPR2_PAGE58_Pos) /*!< 0x04000000 */ 10884 #define SYSCFG_SWPR2_PAGE58 SYSCFG_SWPR2_PAGE58_Msk /*!< SRAM2B Write protection page 26 (0x2003E800 � 0x2003EBFF) */ 10885 #define SYSCFG_SWPR2_PAGE59_Pos (27U) 10886 #define SYSCFG_SWPR2_PAGE59_Msk (0x1UL << SYSCFG_SWPR2_PAGE59_Pos) /*!< 0x08000000 */ 10887 #define SYSCFG_SWPR2_PAGE59 SYSCFG_SWPR2_PAGE59_Msk /*!< SRAM2B Write protection page 27 (0x2003EC00 � 0x2003EFFF) */ 10888 #define SYSCFG_SWPR2_PAGE60_Pos (28U) 10889 #define SYSCFG_SWPR2_PAGE60_Msk (0x1UL << SYSCFG_SWPR2_PAGE60_Pos) /*!< 0x10000000 */ 10890 #define SYSCFG_SWPR2_PAGE60 SYSCFG_SWPR2_PAGE60_Msk /*!< SRAM2B Write protection page 28 (0x2003F000 � 0x2003F3FF) */ 10891 #define SYSCFG_SWPR2_PAGE61_Pos (29U) 10892 #define SYSCFG_SWPR2_PAGE61_Msk (0x1UL << SYSCFG_SWPR2_PAGE61_Pos) /*!< 0x20000000 */ 10893 #define SYSCFG_SWPR2_PAGE61 SYSCFG_SWPR2_PAGE61_Msk /*!< SRAM2B Write protection page 29 (0x2003F400 � 0x2003F7FF) */ 10894 #define SYSCFG_SWPR2_PAGE62_Pos (30U) 10895 #define SYSCFG_SWPR2_PAGE62_Msk (0x1UL << SYSCFG_SWPR2_PAGE62_Pos) /*!< 0x40000000 */ 10896 #define SYSCFG_SWPR2_PAGE62 SYSCFG_SWPR2_PAGE62_Msk /*!< SRAM2B Write protection page 30 (0x2003F800 � 0x2003FBFF) */ 10897 #define SYSCFG_SWPR2_PAGE63_Pos (31U) 10898 #define SYSCFG_SWPR2_PAGE63_Msk (0x1UL << SYSCFG_SWPR2_PAGE63_Pos) /*!< 0x80000000 */ 10899 #define SYSCFG_SWPR2_PAGE63 SYSCFG_SWPR2_PAGE63_Msk /*!< SRAM2B Write protection page 31 (0x2003FC00 � 0x2003FFFF) */ 10900 10901 /***************** Bit definition for SYSCFG_IMR1 register (Interrupt masks control and status register on CPU1 - part 1) *******************************************/ 10902 #define SYSCFG_IMR1_TIM1IM_Pos (13U) 10903 #define SYSCFG_IMR1_TIM1IM_Msk (0x1UL << SYSCFG_IMR1_TIM1IM_Pos) /*!< 0x00002000 */ 10904 #define SYSCFG_IMR1_TIM1IM SYSCFG_IMR1_TIM1IM_Msk /*!< Enabling of interrupt from Timer 1 to CPU1 */ 10905 #define SYSCFG_IMR1_TIM16IM_Pos (14U) 10906 #define SYSCFG_IMR1_TIM16IM_Msk (0x1UL << SYSCFG_IMR1_TIM16IM_Pos) /*!< 0x00004000 */ 10907 #define SYSCFG_IMR1_TIM16IM SYSCFG_IMR1_TIM16IM_Msk /*!< Enabling of interrupt from Timer 16 to CPU1 */ 10908 #define SYSCFG_IMR1_TIM17IM_Pos (15U) 10909 #define SYSCFG_IMR1_TIM17IM_Msk (0x1UL << SYSCFG_IMR1_TIM17IM_Pos) /*!< 0x00008000 */ 10910 #define SYSCFG_IMR1_TIM17IM SYSCFG_IMR1_TIM17IM_Msk /*!< Enabling of interrupt from Timer 17 to CPU1 */ 10911 #define SYSCFG_IMR1_EXTI5IM_Pos (21U) 10912 #define SYSCFG_IMR1_EXTI5IM_Msk (0x1UL << SYSCFG_IMR1_EXTI5IM_Pos) /*!< 0x00200000 */ 10913 #define SYSCFG_IMR1_EXTI5IM SYSCFG_IMR1_EXTI5IM_Msk /*!< Enabling of interrupt from External Interrupt Line 5 to CPU1 */ 10914 #define SYSCFG_IMR1_EXTI6IM_Pos (22U) 10915 #define SYSCFG_IMR1_EXTI6IM_Msk (0x1UL << SYSCFG_IMR1_EXTI6IM_Pos) /*!< 0x00400000 */ 10916 #define SYSCFG_IMR1_EXTI6IM SYSCFG_IMR1_EXTI6IM_Msk /*!< Enabling of interrupt from External Interrupt Line 6 to CPU1 */ 10917 #define SYSCFG_IMR1_EXTI7IM_Pos (23U) 10918 #define SYSCFG_IMR1_EXTI7IM_Msk (0x1UL << SYSCFG_IMR1_EXTI7IM_Pos) /*!< 0x00800000 */ 10919 #define SYSCFG_IMR1_EXTI7IM SYSCFG_IMR1_EXTI7IM_Msk /*!< Enabling of interrupt from External Interrupt Line 7 to CPU1 */ 10920 #define SYSCFG_IMR1_EXTI8IM_Pos (24U) 10921 #define SYSCFG_IMR1_EXTI8IM_Msk (0x1UL << SYSCFG_IMR1_EXTI8IM_Pos) /*!< 0x01000000 */ 10922 #define SYSCFG_IMR1_EXTI8IM SYSCFG_IMR1_EXTI8IM_Msk /*!< Enabling of interrupt from External Interrupt Line 8 to CPU1 */ 10923 #define SYSCFG_IMR1_EXTI9IM_Pos (25U) 10924 #define SYSCFG_IMR1_EXTI9IM_Msk (0x1UL << SYSCFG_IMR1_EXTI9IM_Pos) /*!< 0x02000000 */ 10925 #define SYSCFG_IMR1_EXTI9IM SYSCFG_IMR1_EXTI9IM_Msk /*!< Enabling of interrupt from External Interrupt Line 9 to CPU1 */ 10926 #define SYSCFG_IMR1_EXTI10IM_Pos (26U) 10927 #define SYSCFG_IMR1_EXTI10IM_Msk (0x1UL << SYSCFG_IMR1_EXTI10IM_Pos) /*!< 0x04000000 */ 10928 #define SYSCFG_IMR1_EXTI10IM SYSCFG_IMR1_EXTI10IM_Msk /*!< Enabling of interrupt from External Interrupt Line 10 to CPU1 */ 10929 #define SYSCFG_IMR1_EXTI11IM_Pos (27U) 10930 #define SYSCFG_IMR1_EXTI11IM_Msk (0x1UL << SYSCFG_IMR1_EXTI11IM_Pos) /*!< 0x08000000 */ 10931 #define SYSCFG_IMR1_EXTI11IM SYSCFG_IMR1_EXTI11IM_Msk /*!< Enabling of interrupt from External Interrupt Line 11 to CPU1 */ 10932 #define SYSCFG_IMR1_EXTI12IM_Pos (28U) 10933 #define SYSCFG_IMR1_EXTI12IM_Msk (0x1UL << SYSCFG_IMR1_EXTI12IM_Pos) /*!< 0x10000000 */ 10934 #define SYSCFG_IMR1_EXTI12IM SYSCFG_IMR1_EXTI12IM_Msk /*!< Enabling of interrupt from External Interrupt Line 12 to CPU1 */ 10935 #define SYSCFG_IMR1_EXTI13IM_Pos (29U) 10936 #define SYSCFG_IMR1_EXTI13IM_Msk (0x1UL << SYSCFG_IMR1_EXTI13IM_Pos) /*!< 0x20000000 */ 10937 #define SYSCFG_IMR1_EXTI13IM SYSCFG_IMR1_EXTI13IM_Msk /*!< Enabling of interrupt from External Interrupt Line 13 to CPU1 */ 10938 #define SYSCFG_IMR1_EXTI14IM_Pos (30U) 10939 #define SYSCFG_IMR1_EXTI14IM_Msk (0x1UL << SYSCFG_IMR1_EXTI14IM_Pos) /*!< 0x40000000 */ 10940 #define SYSCFG_IMR1_EXTI14IM SYSCFG_IMR1_EXTI14IM_Msk /*!< Enabling of interrupt from External Interrupt Line 14 to CPU1 */ 10941 #define SYSCFG_IMR1_EXTI15IM_Pos (31U) 10942 #define SYSCFG_IMR1_EXTI15IM_Msk (0x1UL << SYSCFG_IMR1_EXTI15IM_Pos) /*!< 0x80000000 */ 10943 #define SYSCFG_IMR1_EXTI15IM SYSCFG_IMR1_EXTI15IM_Msk /*!< Enabling of interrupt from External Interrupt Line 15 to CPU1 */ 10944 10945 /***************** Bit definition for SYSCFG_IMR2 register (Interrupt masks control and status register on CPU1 - part 2) *******************************************/ 10946 #define SYSCFG_IMR2_PVM1IM_Pos (16U) 10947 #define SYSCFG_IMR2_PVM1IM_Msk (0x1UL << SYSCFG_IMR2_PVM1IM_Pos) /*!< 0x00010000 */ 10948 #define SYSCFG_IMR2_PVM1IM SYSCFG_IMR2_PVM1IM_Msk /*!< Enabling of interrupt from Power Voltage Monitoring 1 to CPU1 */ 10949 #define SYSCFG_IMR2_PVM3IM_Pos (18U) 10950 #define SYSCFG_IMR2_PVM3IM_Msk (0x1UL << SYSCFG_IMR2_PVM3IM_Pos) /*!< 0x00040000 */ 10951 #define SYSCFG_IMR2_PVM3IM SYSCFG_IMR2_PVM3IM_Msk /*!< Enabling of interrupt from Power Voltage Monitoring 3 to CPU1 */ 10952 #define SYSCFG_IMR2_PVDIM_Pos (20U) 10953 #define SYSCFG_IMR2_PVDIM_Msk (0x1UL << SYSCFG_IMR2_PVDIM_Pos) /*!< 0x00100000 */ 10954 #define SYSCFG_IMR2_PVDIM SYSCFG_IMR2_PVDIM_Msk /*!< Enabling of interrupt from Power Voltage Detector to CPU1 */ 10955 10956 /***************** Bit definition for SYSCFG_C2IMR1 register (Interrupt masks control and status register on CPU2 - part 1) *******************************************/ 10957 #define SYSCFG_C2IMR1_RTCSTAMPTAMPLSECSSIM_Pos (0U) 10958 #define SYSCFG_C2IMR1_RTCSTAMPTAMPLSECSSIM_Msk (0x1UL << SYSCFG_C2IMR1_RTCSTAMPTAMPLSECSSIM_Pos) /*!< 0x00000001 */ 10959 #define SYSCFG_C2IMR1_RTCSTAMPTAMPLSECSSIM SYSCFG_C2IMR1_RTCSTAMPTAMPLSECSSIM_Msk /* !< Enabling of interrupt from RTC TimeStamp, RTC Tampers 10960 and LSE Clock Security System to CPU2 */ 10961 #define SYSCFG_C2IMR1_RTCWKUPIM_Pos (3U) 10962 #define SYSCFG_C2IMR1_RTCWKUPIM_Msk (0x1UL << SYSCFG_C2IMR1_RTCWKUPIM_Pos) /*!< 0x00000008 */ 10963 #define SYSCFG_C2IMR1_RTCWKUPIM SYSCFG_C2IMR1_RTCWKUPIM_Msk /*!< Enabling of interrupt from RTC Wakeup to CPU2 */ 10964 #define SYSCFG_C2IMR1_RTCALARMIM_Pos (4U) 10965 #define SYSCFG_C2IMR1_RTCALARMIM_Msk (0x1UL << SYSCFG_C2IMR1_RTCALARMIM_Pos) /*!< 0x00000010 */ 10966 #define SYSCFG_C2IMR1_RTCALARMIM SYSCFG_C2IMR1_RTCALARMIM_Msk /*!< Enabling of interrupt from RTC Alarms to CPU2 */ 10967 #define SYSCFG_C2IMR1_RCCIM_Pos (5U) 10968 #define SYSCFG_C2IMR1_RCCIM_Msk (0x1UL << SYSCFG_C2IMR1_RCCIM_Pos) /*!< 0x00000020 */ 10969 #define SYSCFG_C2IMR1_RCCIM SYSCFG_C2IMR1_RCCIM_Msk /*!< Enabling of interrupt from RCC to CPU2 */ 10970 #define SYSCFG_C2IMR1_FLASHIM_Pos (6U) 10971 #define SYSCFG_C2IMR1_FLASHIM_Msk (0x1UL << SYSCFG_C2IMR1_FLASHIM_Pos) /*!< 0x00000040 */ 10972 #define SYSCFG_C2IMR1_FLASHIM SYSCFG_C2IMR1_FLASHIM_Msk /*!< Enabling of interrupt from FLASH to CPU2 */ 10973 #define SYSCFG_C2IMR1_PKAIM_Pos (8U) 10974 #define SYSCFG_C2IMR1_PKAIM_Msk (0x1UL << SYSCFG_C2IMR1_PKAIM_Pos) /*!< 0x00000100 */ 10975 #define SYSCFG_C2IMR1_PKAIM SYSCFG_C2IMR1_PKAIM_Msk /*!< Enabling of interrupt from Public Key Accelerator to CPU2 */ 10976 #define SYSCFG_C2IMR1_RNGIM_Pos (9U) 10977 #define SYSCFG_C2IMR1_RNGIM_Msk (0x1UL << SYSCFG_C2IMR1_RNGIM_Pos) /*!< 0x00000200 */ 10978 #define SYSCFG_C2IMR1_RNGIM SYSCFG_C2IMR1_RNGIM_Msk /*!< Enabling of interrupt from Random Number Generator to CPU2 */ 10979 #define SYSCFG_C2IMR1_AES1IM_Pos (10U) 10980 #define SYSCFG_C2IMR1_AES1IM_Msk (0x1UL << SYSCFG_C2IMR1_AES1IM_Pos) /*!< 0x00000400 */ 10981 #define SYSCFG_C2IMR1_AES1IM SYSCFG_C2IMR1_AES1IM_Msk /*!< Enabling of interrupt from Advanced Encryption Standard 1 to CPU2 */ 10982 #define SYSCFG_C2IMR1_COMPIM_Pos (11U) 10983 #define SYSCFG_C2IMR1_COMPIM_Msk (0x1UL << SYSCFG_C2IMR1_COMPIM_Pos) /*!< 0x00000800 */ 10984 #define SYSCFG_C2IMR1_COMPIM SYSCFG_C2IMR1_COMPIM_Msk /*!< Enabling of interrupt from Comparator to CPU2 */ 10985 #define SYSCFG_C2IMR1_ADCIM_Pos (12U) 10986 #define SYSCFG_C2IMR1_ADCIM_Msk (0x1UL << SYSCFG_C2IMR1_ADCIM_Pos) /*!< 0x00001000 */ 10987 #define SYSCFG_C2IMR1_ADCIM SYSCFG_C2IMR1_ADCIM_Msk /*!< Enabling of interrupt from Analog Digital Converter to CPU2 */ 10988 #define SYSCFG_C2IMR1_EXTI0IM_Pos (16U) 10989 #define SYSCFG_C2IMR1_EXTI0IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI0IM_Pos) /*!< 0x00010000 */ 10990 #define SYSCFG_C2IMR1_EXTI0IM SYSCFG_C2IMR1_EXTI0IM_Msk /*!< Enabling of interrupt from External Interrupt Line 0 to CPU2 */ 10991 #define SYSCFG_C2IMR1_EXTI1IM_Pos (17U) 10992 #define SYSCFG_C2IMR1_EXTI1IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI1IM_Pos) /*!< 0x00020000 */ 10993 #define SYSCFG_C2IMR1_EXTI1IM SYSCFG_C2IMR1_EXTI1IM_Msk /*!< Enabling of interrupt from External Interrupt Line 1 to CPU2 */ 10994 #define SYSCFG_C2IMR1_EXTI2IM_Pos (18U) 10995 #define SYSCFG_C2IMR1_EXTI2IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI2IM_Pos) /*!< 0x00040000 */ 10996 #define SYSCFG_C2IMR1_EXTI2IM SYSCFG_C2IMR1_EXTI2IM_Msk /*!< Enabling of interrupt from External Interrupt Line 2 to CPU2 */ 10997 #define SYSCFG_C2IMR1_EXTI3IM_Pos (19U) 10998 #define SYSCFG_C2IMR1_EXTI3IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI3IM_Pos) /*!< 0x00080000 */ 10999 #define SYSCFG_C2IMR1_EXTI3IM SYSCFG_C2IMR1_EXTI3IM_Msk /*!< Enabling of interrupt from External Interrupt Line 3 to CPU2 */ 11000 #define SYSCFG_C2IMR1_EXTI4IM_Pos (20U) 11001 #define SYSCFG_C2IMR1_EXTI4IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI4IM_Pos) /*!< 0x00100000 */ 11002 #define SYSCFG_C2IMR1_EXTI4IM SYSCFG_C2IMR1_EXTI4IM_Msk /*!< Enabling of interrupt from External Interrupt Line 4 to CPU2 */ 11003 #define SYSCFG_C2IMR1_EXTI5IM_Pos (21U) 11004 #define SYSCFG_C2IMR1_EXTI5IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI5IM_Pos) /*!< 0x00200000 */ 11005 #define SYSCFG_C2IMR1_EXTI5IM SYSCFG_C2IMR1_EXTI5IM_Msk /*!< Enabling of interrupt from External Interrupt Line 5 to CPU2 */ 11006 #define SYSCFG_C2IMR1_EXTI6IM_Pos (22U) 11007 #define SYSCFG_C2IMR1_EXTI6IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI6IM_Pos) /*!< 0x00400000 */ 11008 #define SYSCFG_C2IMR1_EXTI6IM SYSCFG_C2IMR1_EXTI6IM_Msk /*!< Enabling of interrupt from External Interrupt Line 6 to CPU2 */ 11009 #define SYSCFG_C2IMR1_EXTI7IM_Pos (23U) 11010 #define SYSCFG_C2IMR1_EXTI7IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI7IM_Pos) /*!< 0x00800000 */ 11011 #define SYSCFG_C2IMR1_EXTI7IM SYSCFG_C2IMR1_EXTI7IM_Msk /*!< Enabling of interrupt from External Interrupt Line 7 to CPU2 */ 11012 #define SYSCFG_C2IMR1_EXTI8IM_Pos (24U) 11013 #define SYSCFG_C2IMR1_EXTI8IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI8IM_Pos) /*!< 0x01000000 */ 11014 #define SYSCFG_C2IMR1_EXTI8IM SYSCFG_C2IMR1_EXTI8IM_Msk /*!< Enabling of interrupt from External Interrupt Line 8 to CPU2 */ 11015 #define SYSCFG_C2IMR1_EXTI9IM_Pos (25U) 11016 #define SYSCFG_C2IMR1_EXTI9IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI9IM_Pos) /*!< 0x02000000 */ 11017 #define SYSCFG_C2IMR1_EXTI9IM SYSCFG_C2IMR1_EXTI9IM_Msk /*!< Enabling of interrupt from External Interrupt Line 9 to CPU2 */ 11018 #define SYSCFG_C2IMR1_EXTI10IM_Pos (26U) 11019 #define SYSCFG_C2IMR1_EXTI10IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI10IM_Pos) /*!< 0x04000000 */ 11020 #define SYSCFG_C2IMR1_EXTI10IM SYSCFG_C2IMR1_EXTI10IM_Msk /*!< Enabling of interrupt from External Interrupt Line 10 to CPU2 */ 11021 #define SYSCFG_C2IMR1_EXTI11IM_Pos (27U) 11022 #define SYSCFG_C2IMR1_EXTI11IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI11IM_Pos) /*!< 0x08000000 */ 11023 #define SYSCFG_C2IMR1_EXTI11IM SYSCFG_C2IMR1_EXTI11IM_Msk /*!< Enabling of interrupt from External Interrupt Line 11 to CPU2 */ 11024 #define SYSCFG_C2IMR1_EXTI12IM_Pos (28U) 11025 #define SYSCFG_C2IMR1_EXTI12IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI12IM_Pos) /*!< 0x10000000 */ 11026 #define SYSCFG_C2IMR1_EXTI12IM SYSCFG_C2IMR1_EXTI12IM_Msk /*!< Enabling of interrupt from External Interrupt Line 12 to CPU2 */ 11027 #define SYSCFG_C2IMR1_EXTI13IM_Pos (29U) 11028 #define SYSCFG_C2IMR1_EXTI13IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI13IM_Pos) /*!< 0x20000000 */ 11029 #define SYSCFG_C2IMR1_EXTI13IM SYSCFG_C2IMR1_EXTI13IM_Msk /*!< Enabling of interrupt from External Interrupt Line 13 to CPU2 */ 11030 #define SYSCFG_C2IMR1_EXTI14IM_Pos (30U) 11031 #define SYSCFG_C2IMR1_EXTI14IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI14IM_Pos) /*!< 0x40000000 */ 11032 #define SYSCFG_C2IMR1_EXTI14IM SYSCFG_C2IMR1_EXTI14IM_Msk /*!< Enabling of interrupt from External Interrupt Line 14 to CPU2 */ 11033 #define SYSCFG_C2IMR1_EXTI15IM_Pos (31U) 11034 #define SYSCFG_C2IMR1_EXTI15IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI15IM_Pos) /*!< 0x80000000 */ 11035 #define SYSCFG_C2IMR1_EXTI15IM SYSCFG_C2IMR1_EXTI15IM_Msk /*!< Enabling of interrupt from External Interrupt Line 15 to CPU2 */ 11036 11037 /***************** Bit definition for SYSCFG_C2IMR2 register (Interrupt masks control and status register on CPU2 - part 2) *******************************************/ 11038 #define SYSCFG_C2IMR2_DMA1CH1IM_Pos (0U) 11039 #define SYSCFG_C2IMR2_DMA1CH1IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA1CH1IM_Pos) /*!< 0x00000001 */ 11040 #define SYSCFG_C2IMR2_DMA1CH1IM SYSCFG_C2IMR2_DMA1CH1IM_Msk /*!< Enabling of interrupt from DMA1 Channel 1 to CPU2 */ 11041 #define SYSCFG_C2IMR2_DMA1CH2IM_Pos (1U) 11042 #define SYSCFG_C2IMR2_DMA1CH2IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA1CH2IM_Pos) /*!< 0x00000002 */ 11043 #define SYSCFG_C2IMR2_DMA1CH2IM SYSCFG_C2IMR2_DMA1CH2IM_Msk /*!< Enabling of interrupt from DMA1 Channel 2 to CPU2 */ 11044 #define SYSCFG_C2IMR2_DMA1CH3IM_Pos (2U) 11045 #define SYSCFG_C2IMR2_DMA1CH3IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA1CH3IM_Pos) /*!< 0x00000004 */ 11046 #define SYSCFG_C2IMR2_DMA1CH3IM SYSCFG_C2IMR2_DMA1CH3IM_Msk /*!< Enabling of interrupt from DMA1 Channel 3 to CPU2 */ 11047 #define SYSCFG_C2IMR2_DMA1CH4IM_Pos (3U) 11048 #define SYSCFG_C2IMR2_DMA1CH4IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA1CH4IM_Pos) /*!< 0x00000008 */ 11049 #define SYSCFG_C2IMR2_DMA1CH4IM SYSCFG_C2IMR2_DMA1CH4IM_Msk /*!< Enabling of interrupt from DMA1 Channel 4 to CPU2 */ 11050 #define SYSCFG_C2IMR2_DMA1CH5IM_Pos (4U) 11051 #define SYSCFG_C2IMR2_DMA1CH5IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA1CH5IM_Pos) /*!< 0x00000010 */ 11052 #define SYSCFG_C2IMR2_DMA1CH5IM SYSCFG_C2IMR2_DMA1CH5IM_Msk /*!< Enabling of interrupt from DMA1 Channel 5 to CPU2 */ 11053 #define SYSCFG_C2IMR2_DMA1CH6IM_Pos (5U) 11054 #define SYSCFG_C2IMR2_DMA1CH6IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA1CH6IM_Pos) /*!< 0x00000020 */ 11055 #define SYSCFG_C2IMR2_DMA1CH6IM SYSCFG_C2IMR2_DMA1CH6IM_Msk /*!< Enabling of interrupt from DMA1 Channel 6 to CPU2 */ 11056 #define SYSCFG_C2IMR2_DMA1CH7IM_Pos (6U) 11057 #define SYSCFG_C2IMR2_DMA1CH7IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA1CH7IM_Pos) /*!< 0x00000040 */ 11058 #define SYSCFG_C2IMR2_DMA1CH7IM SYSCFG_C2IMR2_DMA1CH7IM_Msk /*!< Enabling of interrupt from DMA1 Channel 7 to CPU2 */ 11059 #define SYSCFG_C2IMR2_DMA2CH1IM_Pos (8U) 11060 #define SYSCFG_C2IMR2_DMA2CH1IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA2CH1IM_Pos) /*!< 0x00000100 */ 11061 #define SYSCFG_C2IMR2_DMA2CH1IM SYSCFG_C2IMR2_DMA2CH1IM_Msk /*!< Enabling of interrupt from DMA2 Channel 1 to CPU2 */ 11062 #define SYSCFG_C2IMR2_DMA2CH2IM_Pos (9U) 11063 #define SYSCFG_C2IMR2_DMA2CH2IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA2CH2IM_Pos) /*!< 0x00000200 */ 11064 #define SYSCFG_C2IMR2_DMA2CH2IM SYSCFG_C2IMR2_DMA2CH2IM_Msk /*!< Enabling of interrupt from DMA2 Channel 2 to CPU2 */ 11065 #define SYSCFG_C2IMR2_DMA2CH3IM_Pos (10U) 11066 #define SYSCFG_C2IMR2_DMA2CH3IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA2CH3IM_Pos) /*!< 0x00000400 */ 11067 #define SYSCFG_C2IMR2_DMA2CH3IM SYSCFG_C2IMR2_DMA2CH3IM_Msk /*!< Enabling of interrupt from DMA2 Channel 3 to CPU2 */ 11068 #define SYSCFG_C2IMR2_DMA2CH4IM_Pos (11U) 11069 #define SYSCFG_C2IMR2_DMA2CH4IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA2CH4IM_Pos) /*!< 0x00000800 */ 11070 #define SYSCFG_C2IMR2_DMA2CH4IM SYSCFG_C2IMR2_DMA2CH4IM_Msk /*!< Enabling of interrupt from DMA2 Channel 4 to CPU2 */ 11071 #define SYSCFG_C2IMR2_DMA2CH5IM_Pos (12U) 11072 #define SYSCFG_C2IMR2_DMA2CH5IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA2CH5IM_Pos) /*!< 0x00001000 */ 11073 #define SYSCFG_C2IMR2_DMA2CH5IM SYSCFG_C2IMR2_DMA2CH5IM_Msk /*!< Enabling of interrupt from DMA2 Channel 5 to CPU2 */ 11074 #define SYSCFG_C2IMR2_DMA2CH6IM_Pos (13U) 11075 #define SYSCFG_C2IMR2_DMA2CH6IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA2CH6IM_Pos) /*!< 0x00002000 */ 11076 #define SYSCFG_C2IMR2_DMA2CH6IM SYSCFG_C2IMR2_DMA2CH6IM_Msk /*!< Enabling of interrupt from DMA2 Channel 6 to CPU2 */ 11077 #define SYSCFG_C2IMR2_DMA2CH7IM_Pos (14U) 11078 #define SYSCFG_C2IMR2_DMA2CH7IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA2CH7IM_Pos) /*!< 0x00004000 */ 11079 #define SYSCFG_C2IMR2_DMA2CH7IM SYSCFG_C2IMR2_DMA2CH7IM_Msk /*!< Enabling of interrupt from DMA2 Channel 7 to CPU2 */ 11080 #define SYSCFG_C2IMR2_DMAMUX1IM_Pos (15U) 11081 #define SYSCFG_C2IMR2_DMAMUX1IM_Msk (0x1UL << SYSCFG_C2IMR2_DMAMUX1IM_Pos) /*!< 0x00008000 */ 11082 #define SYSCFG_C2IMR2_DMAMUX1IM SYSCFG_C2IMR2_DMAMUX1IM_Msk /*!< Enabling of interrupt from DMAMUX1 to CPU2 */ 11083 #define SYSCFG_C2IMR2_PVM1IM_Pos (16U) 11084 #define SYSCFG_C2IMR2_PVM1IM_Msk (0x1UL << SYSCFG_C2IMR2_PVM1IM_Pos) /*!< 0x00010000 */ 11085 #define SYSCFG_C2IMR2_PVM1IM SYSCFG_C2IMR2_PVM1IM_Msk /*!< Enabling of interrupt from Power Voltage Monitoring 1 to CPU2 */ 11086 #define SYSCFG_C2IMR2_PVM3IM_Pos (18U) 11087 #define SYSCFG_C2IMR2_PVM3IM_Msk (0x1UL << SYSCFG_C2IMR2_PVM3IM_Pos) /*!< 0x00040000 */ 11088 #define SYSCFG_C2IMR2_PVM3IM SYSCFG_C2IMR2_PVM3IM_Msk /*!< Enabling of interrupt from Power Voltage Monitoring 3 to CPU2 */ 11089 #define SYSCFG_C2IMR2_PVDIM_Pos (20U) 11090 #define SYSCFG_C2IMR2_PVDIM_Msk (0x1UL << SYSCFG_C2IMR2_PVDIM_Pos) /*!< 0x00100000 */ 11091 #define SYSCFG_C2IMR2_PVDIM SYSCFG_C2IMR2_PVDIM_Msk /*!< Enabling of interrupt from Power Voltage Detector to CPU2 */ 11092 #define SYSCFG_C2IMR2_TSCIM_Pos (21U) 11093 #define SYSCFG_C2IMR2_TSCIM_Msk (0x1UL << SYSCFG_C2IMR2_TSCIM_Pos) /*!< 0x00200000 */ 11094 #define SYSCFG_C2IMR2_TSCIM SYSCFG_C2IMR2_TSCIM_Msk /*!< Enabling of interrupt from Touch Sensing Controller to CPU2 */ 11095 #define SYSCFG_C2IMR2_LCDIM_Pos (22U) 11096 #define SYSCFG_C2IMR2_LCDIM_Msk (0x1UL << SYSCFG_C2IMR2_LCDIM_Pos) /*!< 0x00400000 */ 11097 #define SYSCFG_C2IMR2_LCDIM SYSCFG_C2IMR2_LCDIM_Msk /*!< Enabling of interrupt from Liquid Crystal Display to CPU2 */ 11098 11099 /***************** Bit definition for SYSCFG_SIPCR register (SYSCFG secure IP control register) *****************************************************************************/ 11100 #define SYSCFG_SIPCR_SAES1_Pos (0U) 11101 #define SYSCFG_SIPCR_SAES1_Msk (0x1UL << SYSCFG_SIPCR_SAES1_Pos) /*!< 0x00000001 */ 11102 #define SYSCFG_SIPCR_SAES1 SYSCFG_SIPCR_SAES1_Msk /*!< Enabling the security access of Advanced Encryption Standard 1 KEY[7:0] */ 11103 #define SYSCFG_SIPCR_SAES2_Pos (1U) 11104 #define SYSCFG_SIPCR_SAES2_Msk (0x1UL << SYSCFG_SIPCR_SAES2_Pos) /*!< 0x00000002 */ 11105 #define SYSCFG_SIPCR_SAES2 SYSCFG_SIPCR_SAES2_Msk /*!< Enabling the security access of Advanced Encryption Standard 2 */ 11106 #define SYSCFG_SIPCR_SPKA_Pos (2U) 11107 #define SYSCFG_SIPCR_SPKA_Msk (0x1UL << SYSCFG_SIPCR_SPKA_Pos) /*!< 0x00000004 */ 11108 #define SYSCFG_SIPCR_SPKA SYSCFG_SIPCR_SPKA_Msk /*!< Enabling the security access of Public Key Accelerator */ 11109 #define SYSCFG_SIPCR_SRNG_Pos (3U) 11110 #define SYSCFG_SIPCR_SRNG_Msk (0x1UL << SYSCFG_SIPCR_SRNG_Pos) /*!< 0x00000008 */ 11111 #define SYSCFG_SIPCR_SRNG SYSCFG_SIPCR_SRNG_Msk /*!< Enabling the security access of Random Number Generator */ 11112 11113 /******************************************************************************/ 11114 /* */ 11115 /* TIM */ 11116 /* */ 11117 /******************************************************************************/ 11118 /******************* Bit definition for TIM_CR1 register ********************/ 11119 #define TIM_CR1_CEN_Pos (0U) 11120 #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos) /*!< 0x00000001 */ 11121 #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */ 11122 #define TIM_CR1_UDIS_Pos (1U) 11123 #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */ 11124 #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */ 11125 #define TIM_CR1_URS_Pos (2U) 11126 #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos) /*!< 0x00000004 */ 11127 #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */ 11128 #define TIM_CR1_OPM_Pos (3U) 11129 #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos) /*!< 0x00000008 */ 11130 #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */ 11131 #define TIM_CR1_DIR_Pos (4U) 11132 #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos) /*!< 0x00000010 */ 11133 #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */ 11134 11135 #define TIM_CR1_CMS_Pos (5U) 11136 #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos) /*!< 0x00000060 */ 11137 #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */ 11138 #define TIM_CR1_CMS_0 (0x1U << TIM_CR1_CMS_Pos) /*!< 0x00000020 */ 11139 #define TIM_CR1_CMS_1 (0x2U << TIM_CR1_CMS_Pos) /*!< 0x00000040 */ 11140 11141 #define TIM_CR1_ARPE_Pos (7U) 11142 #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */ 11143 #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */ 11144 11145 #define TIM_CR1_CKD_Pos (8U) 11146 #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos) /*!< 0x00000300 */ 11147 #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */ 11148 #define TIM_CR1_CKD_0 (0x1U << TIM_CR1_CKD_Pos) /*!< 0x00000100 */ 11149 #define TIM_CR1_CKD_1 (0x2U << TIM_CR1_CKD_Pos) /*!< 0x00000200 */ 11150 11151 #define TIM_CR1_UIFREMAP_Pos (11U) 11152 #define TIM_CR1_UIFREMAP_Msk (0x1UL << TIM_CR1_UIFREMAP_Pos) /*!< 0x00000800 */ 11153 #define TIM_CR1_UIFREMAP TIM_CR1_UIFREMAP_Msk /*!<Update interrupt flag remap */ 11154 11155 /******************* Bit definition for TIM_CR2 register ********************/ 11156 #define TIM_CR2_CCPC_Pos (0U) 11157 #define TIM_CR2_CCPC_Msk (0x1UL << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */ 11158 #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */ 11159 #define TIM_CR2_CCUS_Pos (2U) 11160 #define TIM_CR2_CCUS_Msk (0x1UL << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */ 11161 #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */ 11162 #define TIM_CR2_CCDS_Pos (3U) 11163 #define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */ 11164 #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */ 11165 11166 #define TIM_CR2_MMS_Pos (4U) 11167 #define TIM_CR2_MMS_Msk (0x7UL << TIM_CR2_MMS_Pos) /*!< 0x00000070 */ 11168 #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */ 11169 #define TIM_CR2_MMS_0 (0x1U << TIM_CR2_MMS_Pos) /*!< 0x00000010 */ 11170 #define TIM_CR2_MMS_1 (0x2U << TIM_CR2_MMS_Pos) /*!< 0x00000020 */ 11171 #define TIM_CR2_MMS_2 (0x4U << TIM_CR2_MMS_Pos) /*!< 0x00000040 */ 11172 11173 #define TIM_CR2_TI1S_Pos (7U) 11174 #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */ 11175 #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */ 11176 #define TIM_CR2_OIS1_Pos (8U) 11177 #define TIM_CR2_OIS1_Msk (0x1UL << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */ 11178 #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */ 11179 #define TIM_CR2_OIS1N_Pos (9U) 11180 #define TIM_CR2_OIS1N_Msk (0x1UL << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */ 11181 #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */ 11182 #define TIM_CR2_OIS2_Pos (10U) 11183 #define TIM_CR2_OIS2_Msk (0x1UL << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */ 11184 #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */ 11185 #define TIM_CR2_OIS2N_Pos (11U) 11186 #define TIM_CR2_OIS2N_Msk (0x1UL << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */ 11187 #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */ 11188 #define TIM_CR2_OIS3_Pos (12U) 11189 #define TIM_CR2_OIS3_Msk (0x1UL << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */ 11190 #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */ 11191 #define TIM_CR2_OIS3N_Pos (13U) 11192 #define TIM_CR2_OIS3N_Msk (0x1UL << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */ 11193 #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */ 11194 #define TIM_CR2_OIS4_Pos (14U) 11195 #define TIM_CR2_OIS4_Msk (0x1UL << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */ 11196 #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */ 11197 #define TIM_CR2_OIS5_Pos (16U) 11198 #define TIM_CR2_OIS5_Msk (0x1UL << TIM_CR2_OIS5_Pos) /*!< 0x00010000 */ 11199 #define TIM_CR2_OIS5 TIM_CR2_OIS5_Msk /*!<Output Idle state 5 (OC5 output) */ 11200 #define TIM_CR2_OIS6_Pos (18U) 11201 #define TIM_CR2_OIS6_Msk (0x1UL << TIM_CR2_OIS6_Pos) /*!< 0x00040000 */ 11202 #define TIM_CR2_OIS6 TIM_CR2_OIS6_Msk /*!<Output Idle state 6 (OC6 output) */ 11203 11204 #define TIM_CR2_MMS2_Pos (20U) 11205 #define TIM_CR2_MMS2_Msk (0xFUL << TIM_CR2_MMS2_Pos) /*!< 0x00F00000 */ 11206 #define TIM_CR2_MMS2 TIM_CR2_MMS2_Msk /*!<MMS[2:0] bits (Master Mode Selection) */ 11207 #define TIM_CR2_MMS2_0 (0x1U << TIM_CR2_MMS2_Pos) /*!< 0x00100000 */ 11208 #define TIM_CR2_MMS2_1 (0x2U << TIM_CR2_MMS2_Pos) /*!< 0x00200000 */ 11209 #define TIM_CR2_MMS2_2 (0x4U << TIM_CR2_MMS2_Pos) /*!< 0x00400000 */ 11210 #define TIM_CR2_MMS2_3 (0x8U << TIM_CR2_MMS2_Pos) /*!< 0x00800000 */ 11211 11212 /******************* Bit definition for TIM_SMCR register *******************/ 11213 #define TIM_SMCR_SMS_Pos (0U) 11214 #define TIM_SMCR_SMS_Msk (0x10007UL << TIM_SMCR_SMS_Pos) /*!< 0x00010007 */ 11215 #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */ 11216 #define TIM_SMCR_SMS_0 (0x00001U << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */ 11217 #define TIM_SMCR_SMS_1 (0x00002U << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */ 11218 #define TIM_SMCR_SMS_2 (0x00004U << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */ 11219 #define TIM_SMCR_SMS_3 (0x10000U << TIM_SMCR_SMS_Pos) /*!< 0x00010000 */ 11220 11221 #define TIM_SMCR_OCCS_Pos (3U) 11222 #define TIM_SMCR_OCCS_Msk (0x1UL << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */ 11223 #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */ 11224 11225 #define TIM_SMCR_TS_Pos (4U) 11226 #define TIM_SMCR_TS_Msk (0x30007UL << TIM_SMCR_TS_Pos) /*!< 0x00300070 */ 11227 #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */ 11228 #define TIM_SMCR_TS_0 (0x00001U << TIM_SMCR_TS_Pos) /*!< 0x00000010 */ 11229 #define TIM_SMCR_TS_1 (0x00002U << TIM_SMCR_TS_Pos) /*!< 0x00000020 */ 11230 #define TIM_SMCR_TS_2 (0x00004U << TIM_SMCR_TS_Pos) /*!< 0x00000040 */ 11231 #define TIM_SMCR_TS_3 (0x10000U << TIM_SMCR_TS_Pos) /*!< 0x00100000 */ 11232 #define TIM_SMCR_TS_4 (0x20000U << TIM_SMCR_TS_Pos) /*!< 0x00200000 */ 11233 11234 #define TIM_SMCR_MSM_Pos (7U) 11235 #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */ 11236 #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */ 11237 11238 #define TIM_SMCR_ETF_Pos (8U) 11239 #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */ 11240 #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */ 11241 #define TIM_SMCR_ETF_0 (0x1U << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */ 11242 #define TIM_SMCR_ETF_1 (0x2U << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */ 11243 #define TIM_SMCR_ETF_2 (0x4U << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */ 11244 #define TIM_SMCR_ETF_3 (0x8U << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */ 11245 11246 #define TIM_SMCR_ETPS_Pos (12U) 11247 #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */ 11248 #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */ 11249 #define TIM_SMCR_ETPS_0 (0x1U << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */ 11250 #define TIM_SMCR_ETPS_1 (0x2U << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */ 11251 11252 #define TIM_SMCR_ECE_Pos (14U) 11253 #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */ 11254 #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */ 11255 #define TIM_SMCR_ETP_Pos (15U) 11256 #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */ 11257 #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */ 11258 11259 /******************* Bit definition for TIM_DIER register *******************/ 11260 #define TIM_DIER_UIE_Pos (0U) 11261 #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos) /*!< 0x00000001 */ 11262 #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */ 11263 #define TIM_DIER_CC1IE_Pos (1U) 11264 #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */ 11265 #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */ 11266 #define TIM_DIER_CC2IE_Pos (2U) 11267 #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */ 11268 #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */ 11269 #define TIM_DIER_CC3IE_Pos (3U) 11270 #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */ 11271 #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */ 11272 #define TIM_DIER_CC4IE_Pos (4U) 11273 #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */ 11274 #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */ 11275 #define TIM_DIER_COMIE_Pos (5U) 11276 #define TIM_DIER_COMIE_Msk (0x1UL << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */ 11277 #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */ 11278 #define TIM_DIER_TIE_Pos (6U) 11279 #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos) /*!< 0x00000040 */ 11280 #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */ 11281 #define TIM_DIER_BIE_Pos (7U) 11282 #define TIM_DIER_BIE_Msk (0x1UL << TIM_DIER_BIE_Pos) /*!< 0x00000080 */ 11283 #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */ 11284 #define TIM_DIER_UDE_Pos (8U) 11285 #define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos) /*!< 0x00000100 */ 11286 #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */ 11287 #define TIM_DIER_CC1DE_Pos (9U) 11288 #define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */ 11289 #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */ 11290 #define TIM_DIER_CC2DE_Pos (10U) 11291 #define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */ 11292 #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */ 11293 #define TIM_DIER_CC3DE_Pos (11U) 11294 #define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */ 11295 #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */ 11296 #define TIM_DIER_CC4DE_Pos (12U) 11297 #define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */ 11298 #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */ 11299 #define TIM_DIER_COMDE_Pos (13U) 11300 #define TIM_DIER_COMDE_Msk (0x1UL << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */ 11301 #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */ 11302 #define TIM_DIER_TDE_Pos (14U) 11303 #define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos) /*!< 0x00004000 */ 11304 #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */ 11305 11306 /******************** Bit definition for TIM_SR register ********************/ 11307 #define TIM_SR_UIF_Pos (0U) 11308 #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos) /*!< 0x00000001 */ 11309 #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */ 11310 #define TIM_SR_CC1IF_Pos (1U) 11311 #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */ 11312 #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */ 11313 #define TIM_SR_CC2IF_Pos (2U) 11314 #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */ 11315 #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */ 11316 #define TIM_SR_CC3IF_Pos (3U) 11317 #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */ 11318 #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */ 11319 #define TIM_SR_CC4IF_Pos (4U) 11320 #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */ 11321 #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */ 11322 #define TIM_SR_COMIF_Pos (5U) 11323 #define TIM_SR_COMIF_Msk (0x1UL << TIM_SR_COMIF_Pos) /*!< 0x00000020 */ 11324 #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */ 11325 #define TIM_SR_TIF_Pos (6U) 11326 #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos) /*!< 0x00000040 */ 11327 #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */ 11328 #define TIM_SR_BIF_Pos (7U) 11329 #define TIM_SR_BIF_Msk (0x1UL << TIM_SR_BIF_Pos) /*!< 0x00000080 */ 11330 #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */ 11331 #define TIM_SR_B2IF_Pos (8U) 11332 #define TIM_SR_B2IF_Msk (0x1UL << TIM_SR_B2IF_Pos) /*!< 0x00000100 */ 11333 #define TIM_SR_B2IF TIM_SR_B2IF_Msk /*!<Break 2 interrupt Flag */ 11334 #define TIM_SR_CC1OF_Pos (9U) 11335 #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */ 11336 #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */ 11337 #define TIM_SR_CC2OF_Pos (10U) 11338 #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */ 11339 #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */ 11340 #define TIM_SR_CC3OF_Pos (11U) 11341 #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */ 11342 #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */ 11343 #define TIM_SR_CC4OF_Pos (12U) 11344 #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */ 11345 #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */ 11346 #define TIM_SR_SBIF_Pos (13U) 11347 #define TIM_SR_SBIF_Msk (0x1UL << TIM_SR_SBIF_Pos) /*!< 0x00002000 */ 11348 #define TIM_SR_SBIF TIM_SR_SBIF_Msk /*!<System Break interrupt Flag */ 11349 #define TIM_SR_CC5IF_Pos (16U) 11350 #define TIM_SR_CC5IF_Msk (0x1UL << TIM_SR_CC5IF_Pos) /*!< 0x00010000 */ 11351 #define TIM_SR_CC5IF TIM_SR_CC5IF_Msk /*!<Capture/Compare 5 interrupt Flag */ 11352 #define TIM_SR_CC6IF_Pos (17U) 11353 #define TIM_SR_CC6IF_Msk (0x1UL << TIM_SR_CC6IF_Pos) /*!< 0x00020000 */ 11354 #define TIM_SR_CC6IF TIM_SR_CC6IF_Msk /*!<Capture/Compare 6 interrupt Flag */ 11355 11356 11357 /******************* Bit definition for TIM_EGR register ********************/ 11358 #define TIM_EGR_UG_Pos (0U) 11359 #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos) /*!< 0x00000001 */ 11360 #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */ 11361 #define TIM_EGR_CC1G_Pos (1U) 11362 #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */ 11363 #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */ 11364 #define TIM_EGR_CC2G_Pos (2U) 11365 #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */ 11366 #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */ 11367 #define TIM_EGR_CC3G_Pos (3U) 11368 #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */ 11369 #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */ 11370 #define TIM_EGR_CC4G_Pos (4U) 11371 #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */ 11372 #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */ 11373 #define TIM_EGR_COMG_Pos (5U) 11374 #define TIM_EGR_COMG_Msk (0x1UL << TIM_EGR_COMG_Pos) /*!< 0x00000020 */ 11375 #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */ 11376 #define TIM_EGR_TG_Pos (6U) 11377 #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos) /*!< 0x00000040 */ 11378 #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */ 11379 #define TIM_EGR_BG_Pos (7U) 11380 #define TIM_EGR_BG_Msk (0x1UL << TIM_EGR_BG_Pos) /*!< 0x00000080 */ 11381 #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */ 11382 #define TIM_EGR_B2G_Pos (8U) 11383 #define TIM_EGR_B2G_Msk (0x1UL << TIM_EGR_B2G_Pos) /*!< 0x00000100 */ 11384 #define TIM_EGR_B2G TIM_EGR_B2G_Msk /*!<Break 2 Generation */ 11385 11386 11387 /****************** Bit definition for TIM_CCMR1 register *******************/ 11388 #define TIM_CCMR1_CC1S_Pos (0U) 11389 #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */ 11390 #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */ 11391 #define TIM_CCMR1_CC1S_0 (0x1U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */ 11392 #define TIM_CCMR1_CC1S_1 (0x2U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */ 11393 11394 #define TIM_CCMR1_OC1FE_Pos (2U) 11395 #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */ 11396 #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */ 11397 #define TIM_CCMR1_OC1PE_Pos (3U) 11398 #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */ 11399 #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */ 11400 11401 #define TIM_CCMR1_OC1M_Pos (4U) 11402 #define TIM_CCMR1_OC1M_Msk (0x1007UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00010070 */ 11403 #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */ 11404 #define TIM_CCMR1_OC1M_0 (0x0001U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */ 11405 #define TIM_CCMR1_OC1M_1 (0x0002U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */ 11406 #define TIM_CCMR1_OC1M_2 (0x0004U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */ 11407 #define TIM_CCMR1_OC1M_3 (0x1000U << TIM_CCMR1_OC1M_Pos) /*!< 0x00010000 */ 11408 11409 #define TIM_CCMR1_OC1CE_Pos (7U) 11410 #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */ 11411 #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1 Clear Enable */ 11412 11413 #define TIM_CCMR1_CC2S_Pos (8U) 11414 #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */ 11415 #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */ 11416 #define TIM_CCMR1_CC2S_0 (0x1U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */ 11417 #define TIM_CCMR1_CC2S_1 (0x2U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */ 11418 11419 #define TIM_CCMR1_OC2FE_Pos (10U) 11420 #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */ 11421 #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */ 11422 #define TIM_CCMR1_OC2PE_Pos (11U) 11423 #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */ 11424 #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */ 11425 11426 #define TIM_CCMR1_OC2M_Pos (12U) 11427 #define TIM_CCMR1_OC2M_Msk (0x1007UL << TIM_CCMR1_OC2M_Pos) /*!< 0x01007000 */ 11428 #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */ 11429 #define TIM_CCMR1_OC2M_0 (0x0001U << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */ 11430 #define TIM_CCMR1_OC2M_1 (0x0002U << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */ 11431 #define TIM_CCMR1_OC2M_2 (0x0004U << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */ 11432 #define TIM_CCMR1_OC2M_3 (0x1000U << TIM_CCMR1_OC2M_Pos) /*!< 0x01000000 */ 11433 11434 #define TIM_CCMR1_OC2CE_Pos (15U) 11435 #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */ 11436 #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */ 11437 11438 /*----------------------------------------------------------------------------*/ 11439 #define TIM_CCMR1_IC1PSC_Pos (2U) 11440 #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */ 11441 #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */ 11442 #define TIM_CCMR1_IC1PSC_0 (0x1U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */ 11443 #define TIM_CCMR1_IC1PSC_1 (0x2U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */ 11444 11445 #define TIM_CCMR1_IC1F_Pos (4U) 11446 #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */ 11447 #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */ 11448 #define TIM_CCMR1_IC1F_0 (0x1U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */ 11449 #define TIM_CCMR1_IC1F_1 (0x2U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */ 11450 #define TIM_CCMR1_IC1F_2 (0x4U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */ 11451 #define TIM_CCMR1_IC1F_3 (0x8U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */ 11452 11453 #define TIM_CCMR1_IC2PSC_Pos (10U) 11454 #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */ 11455 #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */ 11456 #define TIM_CCMR1_IC2PSC_0 (0x1U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */ 11457 #define TIM_CCMR1_IC2PSC_1 (0x2U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */ 11458 11459 #define TIM_CCMR1_IC2F_Pos (12U) 11460 #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */ 11461 #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */ 11462 #define TIM_CCMR1_IC2F_0 (0x1U << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */ 11463 #define TIM_CCMR1_IC2F_1 (0x2U << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */ 11464 #define TIM_CCMR1_IC2F_2 (0x4U << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */ 11465 #define TIM_CCMR1_IC2F_3 (0x8U << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */ 11466 11467 /****************** Bit definition for TIM_CCMR2 register *******************/ 11468 #define TIM_CCMR2_CC3S_Pos (0U) 11469 #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */ 11470 #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */ 11471 #define TIM_CCMR2_CC3S_0 (0x1U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */ 11472 #define TIM_CCMR2_CC3S_1 (0x2U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */ 11473 11474 #define TIM_CCMR2_OC3FE_Pos (2U) 11475 #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */ 11476 #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */ 11477 #define TIM_CCMR2_OC3PE_Pos (3U) 11478 #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */ 11479 #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */ 11480 11481 #define TIM_CCMR2_OC3M_Pos (4U) 11482 #define TIM_CCMR2_OC3M_Msk (0x1007UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00010070 */ 11483 #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */ 11484 #define TIM_CCMR2_OC3M_0 (0x0001U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */ 11485 #define TIM_CCMR2_OC3M_1 (0x0002U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */ 11486 #define TIM_CCMR2_OC3M_2 (0x0004U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */ 11487 #define TIM_CCMR2_OC3M_3 (0x1000U << TIM_CCMR2_OC3M_Pos) /*!< 0x00010000 */ 11488 11489 #define TIM_CCMR2_OC3CE_Pos (7U) 11490 #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */ 11491 #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */ 11492 11493 #define TIM_CCMR2_CC4S_Pos (8U) 11494 #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */ 11495 #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */ 11496 #define TIM_CCMR2_CC4S_0 (0x1U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */ 11497 #define TIM_CCMR2_CC4S_1 (0x2U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */ 11498 11499 #define TIM_CCMR2_OC4FE_Pos (10U) 11500 #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */ 11501 #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */ 11502 #define TIM_CCMR2_OC4PE_Pos (11U) 11503 #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */ 11504 #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */ 11505 11506 #define TIM_CCMR2_OC4M_Pos (12U) 11507 #define TIM_CCMR2_OC4M_Msk (0x1007UL << TIM_CCMR2_OC4M_Pos) /*!< 0x01007000 */ 11508 #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */ 11509 #define TIM_CCMR2_OC4M_0 (0x0001U << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */ 11510 #define TIM_CCMR2_OC4M_1 (0x0002U << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */ 11511 #define TIM_CCMR2_OC4M_2 (0x0004U << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */ 11512 #define TIM_CCMR2_OC4M_3 (0x1000U << TIM_CCMR2_OC4M_Pos) /*!< 0x01000000 */ 11513 11514 #define TIM_CCMR2_OC4CE_Pos (15U) 11515 #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */ 11516 #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */ 11517 11518 /*----------------------------------------------------------------------------*/ 11519 #define TIM_CCMR2_IC3PSC_Pos (2U) 11520 #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */ 11521 #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */ 11522 #define TIM_CCMR2_IC3PSC_0 (0x1U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */ 11523 #define TIM_CCMR2_IC3PSC_1 (0x2U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */ 11524 11525 #define TIM_CCMR2_IC3F_Pos (4U) 11526 #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */ 11527 #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */ 11528 #define TIM_CCMR2_IC3F_0 (0x1U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */ 11529 #define TIM_CCMR2_IC3F_1 (0x2U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */ 11530 #define TIM_CCMR2_IC3F_2 (0x4U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */ 11531 #define TIM_CCMR2_IC3F_3 (0x8U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */ 11532 11533 #define TIM_CCMR2_IC4PSC_Pos (10U) 11534 #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */ 11535 #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */ 11536 #define TIM_CCMR2_IC4PSC_0 (0x1U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */ 11537 #define TIM_CCMR2_IC4PSC_1 (0x2U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */ 11538 11539 #define TIM_CCMR2_IC4F_Pos (12U) 11540 #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */ 11541 #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */ 11542 #define TIM_CCMR2_IC4F_0 (0x1U << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */ 11543 #define TIM_CCMR2_IC4F_1 (0x2U << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */ 11544 #define TIM_CCMR2_IC4F_2 (0x4U << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */ 11545 #define TIM_CCMR2_IC4F_3 (0x8U << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */ 11546 11547 /****************** Bit definition for TIM_CCMR3 register *******************/ 11548 #define TIM_CCMR3_OC5FE_Pos (2U) 11549 #define TIM_CCMR3_OC5FE_Msk (0x1UL << TIM_CCMR3_OC5FE_Pos) /*!< 0x00000004 */ 11550 #define TIM_CCMR3_OC5FE TIM_CCMR3_OC5FE_Msk /*!<Output Compare 5 Fast enable */ 11551 #define TIM_CCMR3_OC5PE_Pos (3U) 11552 #define TIM_CCMR3_OC5PE_Msk (0x1UL << TIM_CCMR3_OC5PE_Pos) /*!< 0x00000008 */ 11553 #define TIM_CCMR3_OC5PE TIM_CCMR3_OC5PE_Msk /*!<Output Compare 5 Preload enable */ 11554 11555 #define TIM_CCMR3_OC5M_Pos (4U) 11556 #define TIM_CCMR3_OC5M_Msk (0x1007UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00010070 */ 11557 #define TIM_CCMR3_OC5M TIM_CCMR3_OC5M_Msk /*!<OC5M[3:0] bits (Output Compare 5 Mode) */ 11558 #define TIM_CCMR3_OC5M_0 (0x0001U << TIM_CCMR3_OC5M_Pos) /*!< 0x00000010 */ 11559 #define TIM_CCMR3_OC5M_1 (0x0002U << TIM_CCMR3_OC5M_Pos) /*!< 0x00000020 */ 11560 #define TIM_CCMR3_OC5M_2 (0x0004U << TIM_CCMR3_OC5M_Pos) /*!< 0x00000040 */ 11561 #define TIM_CCMR3_OC5M_3 (0x1000U << TIM_CCMR3_OC5M_Pos) /*!< 0x00010000 */ 11562 11563 #define TIM_CCMR3_OC5CE_Pos (7U) 11564 #define TIM_CCMR3_OC5CE_Msk (0x1UL << TIM_CCMR3_OC5CE_Pos) /*!< 0x00000080 */ 11565 #define TIM_CCMR3_OC5CE TIM_CCMR3_OC5CE_Msk /*!<Output Compare 5 Clear Enable */ 11566 11567 #define TIM_CCMR3_OC6FE_Pos (10U) 11568 #define TIM_CCMR3_OC6FE_Msk (0x1UL << TIM_CCMR3_OC6FE_Pos) /*!< 0x00000400 */ 11569 #define TIM_CCMR3_OC6FE TIM_CCMR3_OC6FE_Msk /*!<Output Compare 6 Fast enable */ 11570 #define TIM_CCMR3_OC6PE_Pos (11U) 11571 #define TIM_CCMR3_OC6PE_Msk (0x1UL << TIM_CCMR3_OC6PE_Pos) /*!< 0x00000800 */ 11572 #define TIM_CCMR3_OC6PE TIM_CCMR3_OC6PE_Msk /*!<Output Compare 6 Preload enable */ 11573 11574 #define TIM_CCMR3_OC6M_Pos (12U) 11575 #define TIM_CCMR3_OC6M_Msk (0x1007UL << TIM_CCMR3_OC6M_Pos) /*!< 0x01007000 */ 11576 #define TIM_CCMR3_OC6M TIM_CCMR3_OC6M_Msk /*!<OC6M[3:0] bits (Output Compare 6 Mode) */ 11577 #define TIM_CCMR3_OC6M_0 (0x0001U << TIM_CCMR3_OC6M_Pos) /*!< 0x00001000 */ 11578 #define TIM_CCMR3_OC6M_1 (0x0002U << TIM_CCMR3_OC6M_Pos) /*!< 0x00002000 */ 11579 #define TIM_CCMR3_OC6M_2 (0x0004U << TIM_CCMR3_OC6M_Pos) /*!< 0x00004000 */ 11580 #define TIM_CCMR3_OC6M_3 (0x1000U << TIM_CCMR3_OC6M_Pos) /*!< 0x01000000 */ 11581 11582 #define TIM_CCMR3_OC6CE_Pos (15U) 11583 #define TIM_CCMR3_OC6CE_Msk (0x1UL << TIM_CCMR3_OC6CE_Pos) /*!< 0x00008000 */ 11584 #define TIM_CCMR3_OC6CE TIM_CCMR3_OC6CE_Msk /*!<Output Compare 6 Clear Enable */ 11585 11586 /******************* Bit definition for TIM_CCER register *******************/ 11587 #define TIM_CCER_CC1E_Pos (0U) 11588 #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */ 11589 #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */ 11590 #define TIM_CCER_CC1P_Pos (1U) 11591 #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */ 11592 #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */ 11593 #define TIM_CCER_CC1NE_Pos (2U) 11594 #define TIM_CCER_CC1NE_Msk (0x1UL << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */ 11595 #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */ 11596 #define TIM_CCER_CC1NP_Pos (3U) 11597 #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */ 11598 #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */ 11599 #define TIM_CCER_CC2E_Pos (4U) 11600 #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */ 11601 #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */ 11602 #define TIM_CCER_CC2P_Pos (5U) 11603 #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */ 11604 #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */ 11605 #define TIM_CCER_CC2NE_Pos (6U) 11606 #define TIM_CCER_CC2NE_Msk (0x1UL << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */ 11607 #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */ 11608 #define TIM_CCER_CC2NP_Pos (7U) 11609 #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */ 11610 #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */ 11611 #define TIM_CCER_CC3E_Pos (8U) 11612 #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */ 11613 #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */ 11614 #define TIM_CCER_CC3P_Pos (9U) 11615 #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */ 11616 #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */ 11617 #define TIM_CCER_CC3NE_Pos (10U) 11618 #define TIM_CCER_CC3NE_Msk (0x1UL << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */ 11619 #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */ 11620 #define TIM_CCER_CC3NP_Pos (11U) 11621 #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */ 11622 #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */ 11623 #define TIM_CCER_CC4E_Pos (12U) 11624 #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */ 11625 #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */ 11626 #define TIM_CCER_CC4P_Pos (13U) 11627 #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */ 11628 #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */ 11629 #define TIM_CCER_CC4NP_Pos (15U) 11630 #define TIM_CCER_CC4NP_Msk (0x1UL << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */ 11631 #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */ 11632 #define TIM_CCER_CC5E_Pos (16U) 11633 #define TIM_CCER_CC5E_Msk (0x1UL << TIM_CCER_CC5E_Pos) /*!< 0x00010000 */ 11634 #define TIM_CCER_CC5E TIM_CCER_CC5E_Msk /*!<Capture/Compare 5 output enable */ 11635 #define TIM_CCER_CC5P_Pos (17U) 11636 #define TIM_CCER_CC5P_Msk (0x1UL << TIM_CCER_CC5P_Pos) /*!< 0x00020000 */ 11637 #define TIM_CCER_CC5P TIM_CCER_CC5P_Msk /*!<Capture/Compare 5 output Polarity */ 11638 #define TIM_CCER_CC6E_Pos (20U) 11639 #define TIM_CCER_CC6E_Msk (0x1UL << TIM_CCER_CC6E_Pos) /*!< 0x00100000 */ 11640 #define TIM_CCER_CC6E TIM_CCER_CC6E_Msk /*!<Capture/Compare 6 output enable */ 11641 #define TIM_CCER_CC6P_Pos (21U) 11642 #define TIM_CCER_CC6P_Msk (0x1UL << TIM_CCER_CC6P_Pos) /*!< 0x00200000 */ 11643 #define TIM_CCER_CC6P TIM_CCER_CC6P_Msk /*!<Capture/Compare 6 output Polarity */ 11644 11645 /******************* Bit definition for TIM_CNT register ********************/ 11646 #define TIM_CNT_CNT_Pos (0U) 11647 #define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */ 11648 #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */ 11649 #define TIM_CNT_UIFCPY_Pos (31U) 11650 #define TIM_CNT_UIFCPY_Msk (0x1UL << TIM_CNT_UIFCPY_Pos) /*!< 0x80000000 */ 11651 #define TIM_CNT_UIFCPY TIM_CNT_UIFCPY_Msk /*!<Update interrupt flag copy (if UIFREMAP=1) */ 11652 11653 /******************* Bit definition for TIM_PSC register ********************/ 11654 #define TIM_PSC_PSC_Pos (0U) 11655 #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */ 11656 #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */ 11657 11658 /******************* Bit definition for TIM_ARR register ********************/ 11659 #define TIM_ARR_ARR_Pos (0U) 11660 #define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */ 11661 #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<Actual auto-reload Value */ 11662 11663 /******************* Bit definition for TIM_RCR register ********************/ 11664 #define TIM_RCR_REP_Pos (0U) 11665 #define TIM_RCR_REP_Msk (0xFFFFUL << TIM_RCR_REP_Pos) /*!< 0x0000FFFF */ 11666 #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */ 11667 11668 /******************* Bit definition for TIM_CCR1 register *******************/ 11669 #define TIM_CCR1_CCR1_Pos (0U) 11670 #define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */ 11671 #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */ 11672 11673 /******************* Bit definition for TIM_CCR2 register *******************/ 11674 #define TIM_CCR2_CCR2_Pos (0U) 11675 #define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */ 11676 #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */ 11677 11678 /******************* Bit definition for TIM_CCR3 register *******************/ 11679 #define TIM_CCR3_CCR3_Pos (0U) 11680 #define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */ 11681 #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */ 11682 11683 /******************* Bit definition for TIM_CCR4 register *******************/ 11684 #define TIM_CCR4_CCR4_Pos (0U) 11685 #define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */ 11686 #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */ 11687 11688 /******************* Bit definition for TIM_CCR5 register *******************/ 11689 #define TIM_CCR5_CCR5_Pos (0U) 11690 #define TIM_CCR5_CCR5_Msk (0xFFFFFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFFFFFF */ 11691 #define TIM_CCR5_CCR5 TIM_CCR5_CCR5_Msk /*!<Capture/Compare 5 Value */ 11692 #define TIM_CCR5_GC5C1_Pos (29U) 11693 #define TIM_CCR5_GC5C1_Msk (0x1UL << TIM_CCR5_GC5C1_Pos) /*!< 0x20000000 */ 11694 #define TIM_CCR5_GC5C1 TIM_CCR5_GC5C1_Msk /*!<Group Channel 5 and Channel 1 */ 11695 #define TIM_CCR5_GC5C2_Pos (30U) 11696 #define TIM_CCR5_GC5C2_Msk (0x1UL << TIM_CCR5_GC5C2_Pos) /*!< 0x40000000 */ 11697 #define TIM_CCR5_GC5C2 TIM_CCR5_GC5C2_Msk /*!<Group Channel 5 and Channel 2 */ 11698 #define TIM_CCR5_GC5C3_Pos (31U) 11699 #define TIM_CCR5_GC5C3_Msk (0x1UL << TIM_CCR5_GC5C3_Pos) /*!< 0x80000000 */ 11700 #define TIM_CCR5_GC5C3 TIM_CCR5_GC5C3_Msk /*!<Group Channel 5 and Channel 3 */ 11701 11702 /******************* Bit definition for TIM_CCR6 register *******************/ 11703 #define TIM_CCR6_CCR6_Pos (0U) 11704 #define TIM_CCR6_CCR6_Msk (0xFFFFUL << TIM_CCR6_CCR6_Pos) /*!< 0x0000FFFF */ 11705 #define TIM_CCR6_CCR6 TIM_CCR6_CCR6_Msk /*!<Capture/Compare 6 Value */ 11706 11707 /******************* Bit definition for TIM_BDTR register *******************/ 11708 #define TIM_BDTR_DTG_Pos (0U) 11709 #define TIM_BDTR_DTG_Msk (0xFFUL << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */ 11710 #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */ 11711 #define TIM_BDTR_DTG_0 (0x01U << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */ 11712 #define TIM_BDTR_DTG_1 (0x02U << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */ 11713 #define TIM_BDTR_DTG_2 (0x04U << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */ 11714 #define TIM_BDTR_DTG_3 (0x08U << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */ 11715 #define TIM_BDTR_DTG_4 (0x10U << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */ 11716 #define TIM_BDTR_DTG_5 (0x20U << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */ 11717 #define TIM_BDTR_DTG_6 (0x40U << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */ 11718 #define TIM_BDTR_DTG_7 (0x80U << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */ 11719 11720 #define TIM_BDTR_LOCK_Pos (8U) 11721 #define TIM_BDTR_LOCK_Msk (0x3UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */ 11722 #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */ 11723 #define TIM_BDTR_LOCK_0 (0x1U << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */ 11724 #define TIM_BDTR_LOCK_1 (0x2U << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */ 11725 11726 #define TIM_BDTR_OSSI_Pos (10U) 11727 #define TIM_BDTR_OSSI_Msk (0x1UL << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */ 11728 #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */ 11729 #define TIM_BDTR_OSSR_Pos (11U) 11730 #define TIM_BDTR_OSSR_Msk (0x1UL << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */ 11731 #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */ 11732 #define TIM_BDTR_BKE_Pos (12U) 11733 #define TIM_BDTR_BKE_Msk (0x1UL << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */ 11734 #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable for Break 1 */ 11735 #define TIM_BDTR_BKP_Pos (13U) 11736 #define TIM_BDTR_BKP_Msk (0x1UL << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */ 11737 #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity for Break 1 */ 11738 #define TIM_BDTR_AOE_Pos (14U) 11739 #define TIM_BDTR_AOE_Msk (0x1UL << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */ 11740 #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */ 11741 #define TIM_BDTR_MOE_Pos (15U) 11742 #define TIM_BDTR_MOE_Msk (0x1UL << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */ 11743 #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */ 11744 11745 #define TIM_BDTR_BKF_Pos (16U) 11746 #define TIM_BDTR_BKF_Msk (0xFUL << TIM_BDTR_BKF_Pos) /*!< 0x000F0000 */ 11747 #define TIM_BDTR_BKF TIM_BDTR_BKF_Msk /*!<Break Filter for Break 1 */ 11748 #define TIM_BDTR_BK2F_Pos (20U) 11749 #define TIM_BDTR_BK2F_Msk (0xFUL << TIM_BDTR_BK2F_Pos) /*!< 0x00F00000 */ 11750 #define TIM_BDTR_BK2F TIM_BDTR_BK2F_Msk /*!<Break Filter for Break 2 */ 11751 11752 #define TIM_BDTR_BK2E_Pos (24U) 11753 #define TIM_BDTR_BK2E_Msk (0x1UL << TIM_BDTR_BK2E_Pos) /*!< 0x01000000 */ 11754 #define TIM_BDTR_BK2E TIM_BDTR_BK2E_Msk /*!<Break enable for Break 2 */ 11755 #define TIM_BDTR_BK2P_Pos (25U) 11756 #define TIM_BDTR_BK2P_Msk (0x1UL << TIM_BDTR_BK2P_Pos) /*!< 0x02000000 */ 11757 #define TIM_BDTR_BK2P TIM_BDTR_BK2P_Msk /*!<Break Polarity for Break 2 */ 11758 11759 #define TIM_BDTR_BKDSRM_Pos (26U) 11760 #define TIM_BDTR_BKDSRM_Msk (0x1UL << TIM_BDTR_BKDSRM_Pos) /*!< 0x04000000 */ 11761 #define TIM_BDTR_BKDSRM TIM_BDTR_BKDSRM_Msk /*!<Break disarming/re-arming */ 11762 #define TIM_BDTR_BK2DSRM_Pos (27U) 11763 #define TIM_BDTR_BK2DSRM_Msk (0x1UL << TIM_BDTR_BK2DSRM_Pos) /*!< 0x08000000 */ 11764 #define TIM_BDTR_BK2DSRM TIM_BDTR_BK2DSRM_Msk /*!<Break2 disarming/re-arming */ 11765 11766 #define TIM_BDTR_BKBID_Pos (28U) 11767 #define TIM_BDTR_BKBID_Msk (0x1UL << TIM_BDTR_BKBID_Pos) /*!< 0x10000000 */ 11768 #define TIM_BDTR_BKBID TIM_BDTR_BKBID_Msk /*!<Break BIDirectional */ 11769 #define TIM_BDTR_BK2BID_Pos (29U) 11770 #define TIM_BDTR_BK2BID_Msk (0x1UL << TIM_BDTR_BK2BID_Pos) /*!< 0x20000000 */ 11771 #define TIM_BDTR_BK2BID TIM_BDTR_BK2BID_Msk /*!<Break2 BIDirectional */ 11772 11773 /******************* Bit definition for TIM_DCR register ********************/ 11774 #define TIM_DCR_DBA_Pos (0U) 11775 #define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos) /*!< 0x0000001F */ 11776 #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */ 11777 #define TIM_DCR_DBA_0 (0x01U << TIM_DCR_DBA_Pos) /*!< 0x00000001 */ 11778 #define TIM_DCR_DBA_1 (0x02U << TIM_DCR_DBA_Pos) /*!< 0x00000002 */ 11779 #define TIM_DCR_DBA_2 (0x04U << TIM_DCR_DBA_Pos) /*!< 0x00000004 */ 11780 #define TIM_DCR_DBA_3 (0x08U << TIM_DCR_DBA_Pos) /*!< 0x00000008 */ 11781 #define TIM_DCR_DBA_4 (0x10U << TIM_DCR_DBA_Pos) /*!< 0x00000010 */ 11782 11783 #define TIM_DCR_DBL_Pos (8U) 11784 #define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */ 11785 #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */ 11786 #define TIM_DCR_DBL_0 (0x01U << TIM_DCR_DBL_Pos) /*!< 0x00000100 */ 11787 #define TIM_DCR_DBL_1 (0x02U << TIM_DCR_DBL_Pos) /*!< 0x00000200 */ 11788 #define TIM_DCR_DBL_2 (0x04U << TIM_DCR_DBL_Pos) /*!< 0x00000400 */ 11789 #define TIM_DCR_DBL_3 (0x08U << TIM_DCR_DBL_Pos) /*!< 0x00000800 */ 11790 #define TIM_DCR_DBL_4 (0x10U << TIM_DCR_DBL_Pos) /*!< 0x00001000 */ 11791 11792 /******************* Bit definition for TIM_DMAR register *******************/ 11793 #define TIM_DMAR_DMAB_Pos (0U) 11794 #define TIM_DMAR_DMAB_Msk (0xFFFFUL << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */ 11795 #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */ 11796 11797 /******************* Bit definition for TIM1_OR register *******************/ 11798 #define TIM1_OR_ETR_ADC1_RMP_Pos (0U) 11799 #define TIM1_OR_ETR_ADC1_RMP_Msk (0x3UL << TIM1_OR_ETR_ADC1_RMP_Pos) /*!< 0x00000003 */ 11800 #define TIM1_OR_ETR_ADC1_RMP TIM1_OR_ETR_ADC1_RMP_Msk /*!< TIM1_ETR_ADC1 remapping capability*/ 11801 #define TIM1_OR_ETR_ADC1_RMP_0 (0x1U << TIM1_OR_ETR_ADC1_RMP_Pos) /*!< 0x00000001 */ 11802 #define TIM1_OR_ETR_ADC1_RMP_1 (0x2U << TIM1_OR_ETR_ADC1_RMP_Pos) /*!< 0x00000002 */ 11803 #define TIM1_OR_TI1_RMP_Pos (4U) 11804 #define TIM1_OR_TI1_RMP_Msk (0x1UL << TIM1_OR_TI1_RMP_Pos) /*!< 0x00000010 */ 11805 #define TIM1_OR_TI1_RMP TIM1_OR_TI1_RMP_Msk /*!< Input Capture 1 remap*/ 11806 11807 /******************* Bit definition for TIM2_OR register *******************/ 11808 #define TIM2_OR_TI4_RMP_Pos (2U) 11809 #define TIM2_OR_TI4_RMP_Msk (0x3UL << TIM2_OR_TI4_RMP_Pos) /*!< 0x0000000C */ 11810 #define TIM2_OR_TI4_RMP TIM2_OR_TI4_RMP_Msk /*!< TI4 RMA[1:0]Input capture 4 remap*/ 11811 #define TIM2_OR_TI4_RMP_0 (0x1U << TIM2_OR_TI4_RMP_Pos) /*!< 0x00000004 */ 11812 #define TIM2_OR_TI4_RMP_1 (0x2U << TIM2_OR_TI4_RMP_Pos) /*!< 0x00000008 */ 11813 #define TIM2_OR_ETR_RMP_Pos (1U) 11814 #define TIM2_OR_ETR_RMP_Msk (0x1UL << TIM2_OR_ETR_RMP_Pos) /*!< 0x00000002 */ 11815 #define TIM2_OR_ETR_RMP TIM2_OR_ETR_RMP_Msk /*!< External trigger remap*/ 11816 #define TIM2_OR_ITR1_RMP_Pos (0U) 11817 #define TIM2_OR_ITR1_RMP_Msk (0x1UL << TIM2_OR_ITR1_RMP_Pos) /*!< 0x00000001 */ 11818 #define TIM2_OR_ITR1_RMP TIM2_OR_ITR1_RMP_Msk /*!< Internal trigger remap*/ 11819 11820 /******************* Bit definition for TIM16_OR register ******************/ 11821 #define TIM16_OR_TI1_RMP_Pos (0U) 11822 #define TIM16_OR_TI1_RMP_Msk (0x3UL << TIM16_OR_TI1_RMP_Pos) /*!< 0x00000003 */ 11823 #define TIM16_OR_TI1_RMP TIM16_OR_TI1_RMP_Msk /*!<Timer 16 input 1 connection. */ 11824 #define TIM16_OR_TI1_RMP_0 (0x1U << TIM16_OR_TI1_RMP_Pos) /*!< 0x00000001 */ 11825 #define TIM16_OR_TI1_RMP_1 (0x2U << TIM16_OR_TI1_RMP_Pos) /*!< 0x00000002 */ 11826 11827 /******************* Bit definition for TIM17_OR register ******************/ 11828 #define TIM17_OR_TI1_RMP_Pos (0U) 11829 #define TIM17_OR_TI1_RMP_Msk (0x3UL << TIM17_OR_TI1_RMP_Pos) /*!< 0x00000003 */ 11830 #define TIM17_OR_TI1_RMP TIM17_OR_TI1_RMP_Msk /*!<Timer 17 input 1 connection. */ 11831 #define TIM17_OR_TI1_RMP_0 (0x1U << TIM17_OR_TI1_RMP_Pos) /*!< 0x00000001 */ 11832 #define TIM17_OR_TI1_RMP_1 (0x2U << TIM17_OR_TI1_RMP_Pos) /*!< 0x00000002 */ 11833 11834 /******************* Bit definition for TIM1_AF1 register *******************/ 11835 #define TIM1_AF1_BKINE_Pos (0U) 11836 #define TIM1_AF1_BKINE_Msk (0x1UL << TIM1_AF1_BKINE_Pos) /*!< 0x00000001 */ 11837 #define TIM1_AF1_BKINE TIM1_AF1_BKINE_Msk /*!<BRK BKIN input enable */ 11838 #define TIM1_AF1_BKCMP1E_Pos (1U) 11839 #define TIM1_AF1_BKCMP1E_Msk (0x1UL << TIM1_AF1_BKCMP1E_Pos) /*!< 0x00000002 */ 11840 #define TIM1_AF1_BKCMP1E TIM1_AF1_BKCMP1E_Msk /*!<BRK COMP1 enable */ 11841 #define TIM1_AF1_BKCMP2E_Pos (2U) 11842 #define TIM1_AF1_BKCMP2E_Msk (0x1UL << TIM1_AF1_BKCMP2E_Pos) /*!< 0x00000004 */ 11843 #define TIM1_AF1_BKCMP2E TIM1_AF1_BKCMP2E_Msk /*!<BRK COMP2 enable */ 11844 #define TIM1_AF1_BKINP_Pos (9U) 11845 #define TIM1_AF1_BKINP_Msk (0x1UL << TIM1_AF1_BKINP_Pos) /*!< 0x00000200 */ 11846 #define TIM1_AF1_BKINP TIM1_AF1_BKINP_Msk /*!<BRK BKIN input polarity */ 11847 #define TIM1_AF1_BKCMP1P_Pos (10U) 11848 #define TIM1_AF1_BKCMP1P_Msk (0x1UL << TIM1_AF1_BKCMP1P_Pos) /*!< 0x00000400 */ 11849 #define TIM1_AF1_BKCMP1P TIM1_AF1_BKCMP1P_Msk /*!<BRK COMP1 input polarity */ 11850 #define TIM1_AF1_BKCMP2P_Pos (11U) 11851 #define TIM1_AF1_BKCMP2P_Msk (0x1UL << TIM1_AF1_BKCMP2P_Pos) /*!< 0x00000800 */ 11852 #define TIM1_AF1_BKCMP2P TIM1_AF1_BKCMP2P_Msk /*!<BRK COMP2 input polarity */ 11853 #define TIM1_AF1_ETRSEL_Pos (14U) 11854 #define TIM1_AF1_ETRSEL_Msk (0x7UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x0001C000 */ 11855 #define TIM1_AF1_ETRSEL TIM1_AF1_ETRSEL_Msk /*!<ETRSEL[2:0] bits (TIM1 ETR source selection) */ 11856 #define TIM1_AF1_ETRSEL_0 (0x1U << TIM1_AF1_ETRSEL_Pos) /*!< 0x00004000 */ 11857 #define TIM1_AF1_ETRSEL_1 (0x2U << TIM1_AF1_ETRSEL_Pos) /*!< 0x00008000 */ 11858 #define TIM1_AF1_ETRSEL_2 (0x4U << TIM1_AF1_ETRSEL_Pos) /*!< 0x00010000 */ 11859 11860 /******************* Bit definition for TIM2_AF1 register *******************/ 11861 #define TIM2_AF1_ETRSEL_Pos (14U) 11862 #define TIM2_AF1_ETRSEL_Msk (0x7UL << TIM2_AF1_ETRSEL_Pos) /*!< 0x0001C000 */ 11863 #define TIM2_AF1_ETRSEL (0x00001C000) /*!< External trigger source selection */ 11864 #define TIM2_AF1_ETRSEL_0 (0x000004000) /*!< Bit_0 */ 11865 #define TIM2_AF1_ETRSEL_1 (0x000008000) /*!< Bit_1 */ 11866 #define TIM2_AF1_ETRSEL_2 (0x000010000) /*!< Bit_2 */ 11867 11868 /******************* Bit definition for TIM16_AF1 register *******************/ 11869 #define TIM16_AF1_BKINE_Pos (0U) 11870 #define TIM16_AF1_BKINE_Msk (0x1UL << TIM16_AF1_BKINE_Pos) /*!< 0x00000001 */ 11871 #define TIM16_AF1_BKINE TIM16_AF1_BKINE_Msk /*!<BRK BKIN input enable */ 11872 #define TIM16_AF1_BKCMP1E_Pos (1U) 11873 #define TIM16_AF1_BKCMP1E_Msk (0x1UL << TIM16_AF1_BKCMP1E_Pos) /*!< 0x00000002 */ 11874 #define TIM16_AF1_BKCMP1E TIM16_AF1_BKCMP1E_Msk /*!<BRK COMP1 enable */ 11875 #define TIM16_AF1_BKCMP2E_Pos (2U) 11876 #define TIM16_AF1_BKCMP2E_Msk (0x1UL << TIM16_AF1_BKCMP2E_Pos) /*!< 0x00000004 */ 11877 #define TIM16_AF1_BKCMP2E TIM16_AF1_BKCMP2E_Msk /*!<BRK COMP2 enable */ 11878 #define TIM16_AF1_BKINP_Pos (9U) 11879 #define TIM16_AF1_BKINP_Msk (0x1UL << TIM16_AF1_BKINP_Pos) /*!< 0x00000200 */ 11880 #define TIM16_AF1_BKINP TIM16_AF1_BKINP_Msk /*!<BRK BKIN2 input polarity */ 11881 #define TIM16_AF1_BKCMP1P_Pos (10U) 11882 #define TIM16_AF1_BKCMP1P_Msk (0x1UL << TIM16_AF1_BKCMP1P_Pos) /*!< 0x00000400 */ 11883 #define TIM16_AF1_BKCMP1P TIM16_AF1_BKCMP1P_Msk /*!<BRK COMP1 input polarity */ 11884 #define TIM16_AF1_BKCMP2P_Pos (11U) 11885 #define TIM16_AF1_BKCMP2P_Msk (0x1UL << TIM16_AF1_BKCMP2P_Pos) /*!< 0x00000800 */ 11886 #define TIM16_AF1_BKCMP2P TIM16_AF1_BKCMP2P_Msk /*!<BRK COMP2 input polarity */ 11887 11888 /******************* Bit definition for TIM17_AF1 register *******************/ 11889 #define TIM17_AF1_BKINE_Pos (0U) 11890 #define TIM17_AF1_BKINE_Msk (0x1UL << TIM17_AF1_BKINE_Pos) /*!< 0x00000001 */ 11891 #define TIM17_AF1_BKINE TIM17_AF1_BKINE_Msk /*!<BRK BKIN input enable */ 11892 #define TIM17_AF1_BKCMP1E_Pos (1U) 11893 #define TIM17_AF1_BKCMP1E_Msk (0x1UL << TIM17_AF1_BKCMP1E_Pos) /*!< 0x00000002 */ 11894 #define TIM17_AF1_BKCMP1E TIM17_AF1_BKCMP1E_Msk /*!<BRK COMP1 enable */ 11895 #define TIM17_AF1_BKCMP2E_Pos (2U) 11896 #define TIM17_AF1_BKCMP2E_Msk (0x1UL << TIM17_AF1_BKCMP2E_Pos) /*!< 0x00000004 */ 11897 #define TIM17_AF1_BKCMP2E TIM17_AF1_BKCMP2E_Msk /*!<BRK COMP2 enable */ 11898 #define TIM17_AF1_BKINP_Pos (9U) 11899 #define TIM17_AF1_BKINP_Msk (0x1UL << TIM17_AF1_BKINP_Pos) /*!< 0x00000200 */ 11900 #define TIM17_AF1_BKINP TIM17_AF1_BKINP_Msk /*!<BRK BKIN2 input polarity */ 11901 #define TIM17_AF1_BKCMP1P_Pos (10U) 11902 #define TIM17_AF1_BKCMP1P_Msk (0x1UL << TIM17_AF1_BKCMP1P_Pos) /*!< 0x00000400 */ 11903 #define TIM17_AF1_BKCMP1P TIM17_AF1_BKCMP1P_Msk /*!<BRK COMP1 input polarity */ 11904 #define TIM17_AF1_BKCMP2P_Pos (11U) 11905 #define TIM17_AF1_BKCMP2P_Msk (0x1UL << TIM17_AF1_BKCMP2P_Pos) /*!< 0x00000800 */ 11906 #define TIM17_AF1_BKCMP2P TIM17_AF1_BKCMP2P_Msk /*!<BRK COMP2 input polarity */ 11907 11908 /******************* Bit definition for TIM1_AF2 register *******************/ 11909 #define TIM1_AF2_BK2INE_Pos (0U) 11910 #define TIM1_AF2_BK2INE_Msk (0x1UL << TIM1_AF2_BK2INE_Pos) /*!< 0x00000001 */ 11911 #define TIM1_AF2_BK2INE TIM1_AF2_BK2INE_Msk /*!<BRK2 BKIN2 input enable */ 11912 #define TIM1_AF2_BK2CMP1E_Pos (1U) 11913 #define TIM1_AF2_BK2CMP1E_Msk (0x1UL << TIM1_AF2_BK2CMP1E_Pos) /*!< 0x00000002 */ 11914 #define TIM1_AF2_BK2CMP1E TIM1_AF2_BK2CMP1E_Msk /*!<BRK2 COMP1 enable */ 11915 #define TIM1_AF2_BK2CMP2E_Pos (2U) 11916 #define TIM1_AF2_BK2CMP2E_Msk (0x1UL << TIM1_AF2_BK2CMP2E_Pos) /*!< 0x00000004 */ 11917 #define TIM1_AF2_BK2CMP2E TIM1_AF2_BK2CMP2E_Msk /*!<BRK2 COMP2 enable */ 11918 #define TIM1_AF2_BK2INP_Pos (9U) 11919 #define TIM1_AF2_BK2INP_Msk (0x1UL << TIM1_AF2_BK2INP_Pos) /*!< 0x00000200 */ 11920 #define TIM1_AF2_BK2INP TIM1_AF2_BK2INP_Msk /*!<BRK2 BKIN2 input polarity */ 11921 #define TIM1_AF2_BK2CMP1P_Pos (10U) 11922 #define TIM1_AF2_BK2CMP1P_Msk (0x1UL << TIM1_AF2_BK2CMP1P_Pos) /*!< 0x00000400 */ 11923 #define TIM1_AF2_BK2CMP1P TIM1_AF2_BK2CMP1P_Msk /*!<BRK2 COMP1 input polarity */ 11924 #define TIM1_AF2_BK2CMP2P_Pos (11U) 11925 #define TIM1_AF2_BK2CMP2P_Msk (0x1UL << TIM1_AF2_BK2CMP2P_Pos) /*!< 0x00000800 */ 11926 #define TIM1_AF2_BK2CMP2P TIM1_AF2_BK2CMP2P_Msk /*!<BRK2 COMP2 input polarity */ 11927 11928 /******************************************************************************/ 11929 /* */ 11930 /* Low Power Timer (LPTTIM) */ 11931 /* */ 11932 /******************************************************************************/ 11933 /****************** Bit definition for LPTIM_ISR register *******************/ 11934 #define LPTIM_ISR_CMPM_Pos (0U) 11935 #define LPTIM_ISR_CMPM_Msk (0x1UL << LPTIM_ISR_CMPM_Pos) /*!< 0x00000001 */ 11936 #define LPTIM_ISR_CMPM LPTIM_ISR_CMPM_Msk /*!< Compare match */ 11937 #define LPTIM_ISR_ARRM_Pos (1U) 11938 #define LPTIM_ISR_ARRM_Msk (0x1UL << LPTIM_ISR_ARRM_Pos) /*!< 0x00000002 */ 11939 #define LPTIM_ISR_ARRM LPTIM_ISR_ARRM_Msk /*!< Autoreload match */ 11940 #define LPTIM_ISR_EXTTRIG_Pos (2U) 11941 #define LPTIM_ISR_EXTTRIG_Msk (0x1UL << LPTIM_ISR_EXTTRIG_Pos) /*!< 0x00000004 */ 11942 #define LPTIM_ISR_EXTTRIG LPTIM_ISR_EXTTRIG_Msk /*!< External trigger edge event */ 11943 #define LPTIM_ISR_CMPOK_Pos (3U) 11944 #define LPTIM_ISR_CMPOK_Msk (0x1UL << LPTIM_ISR_CMPOK_Pos) /*!< 0x00000008 */ 11945 #define LPTIM_ISR_CMPOK LPTIM_ISR_CMPOK_Msk /*!< Compare register update OK */ 11946 #define LPTIM_ISR_ARROK_Pos (4U) 11947 #define LPTIM_ISR_ARROK_Msk (0x1UL << LPTIM_ISR_ARROK_Pos) /*!< 0x00000010 */ 11948 #define LPTIM_ISR_ARROK LPTIM_ISR_ARROK_Msk /*!< Autoreload register update OK */ 11949 #define LPTIM_ISR_UP_Pos (5U) 11950 #define LPTIM_ISR_UP_Msk (0x1UL << LPTIM_ISR_UP_Pos) /*!< 0x00000020 */ 11951 #define LPTIM_ISR_UP LPTIM_ISR_UP_Msk /*!< Counter direction change down to up */ 11952 #define LPTIM_ISR_DOWN_Pos (6U) 11953 #define LPTIM_ISR_DOWN_Msk (0x1UL << LPTIM_ISR_DOWN_Pos) /*!< 0x00000040 */ 11954 #define LPTIM_ISR_DOWN LPTIM_ISR_DOWN_Msk /*!< Counter direction change up to down */ 11955 11956 /****************** Bit definition for LPTIM_ICR register *******************/ 11957 #define LPTIM_ICR_CMPMCF_Pos (0U) 11958 #define LPTIM_ICR_CMPMCF_Msk (0x1UL << LPTIM_ICR_CMPMCF_Pos) /*!< 0x00000001 */ 11959 #define LPTIM_ICR_CMPMCF LPTIM_ICR_CMPMCF_Msk /*!< Compare match Clear Flag */ 11960 #define LPTIM_ICR_ARRMCF_Pos (1U) 11961 #define LPTIM_ICR_ARRMCF_Msk (0x1UL << LPTIM_ICR_ARRMCF_Pos) /*!< 0x00000002 */ 11962 #define LPTIM_ICR_ARRMCF LPTIM_ICR_ARRMCF_Msk /*!< Autoreload match Clear Flag */ 11963 #define LPTIM_ICR_EXTTRIGCF_Pos (2U) 11964 #define LPTIM_ICR_EXTTRIGCF_Msk (0x1UL << LPTIM_ICR_EXTTRIGCF_Pos) /*!< 0x00000004 */ 11965 #define LPTIM_ICR_EXTTRIGCF LPTIM_ICR_EXTTRIGCF_Msk /*!< External trigger edge event Clear Flag */ 11966 #define LPTIM_ICR_CMPOKCF_Pos (3U) 11967 #define LPTIM_ICR_CMPOKCF_Msk (0x1UL << LPTIM_ICR_CMPOKCF_Pos) /*!< 0x00000008 */ 11968 #define LPTIM_ICR_CMPOKCF LPTIM_ICR_CMPOKCF_Msk /*!< Compare register update OK Clear Flag */ 11969 #define LPTIM_ICR_ARROKCF_Pos (4U) 11970 #define LPTIM_ICR_ARROKCF_Msk (0x1UL << LPTIM_ICR_ARROKCF_Pos) /*!< 0x00000010 */ 11971 #define LPTIM_ICR_ARROKCF LPTIM_ICR_ARROKCF_Msk /*!< Autoreload register update OK Clear Flag */ 11972 #define LPTIM_ICR_UPCF_Pos (5U) 11973 #define LPTIM_ICR_UPCF_Msk (0x1UL << LPTIM_ICR_UPCF_Pos) /*!< 0x00000020 */ 11974 #define LPTIM_ICR_UPCF LPTIM_ICR_UPCF_Msk /*!< Counter direction change down to up Clear Flag */ 11975 #define LPTIM_ICR_DOWNCF_Pos (6U) 11976 #define LPTIM_ICR_DOWNCF_Msk (0x1UL << LPTIM_ICR_DOWNCF_Pos) /*!< 0x00000040 */ 11977 #define LPTIM_ICR_DOWNCF LPTIM_ICR_DOWNCF_Msk /*!< Counter direction change up to down Clear Flag */ 11978 11979 /****************** Bit definition for LPTIM_IER register ********************/ 11980 #define LPTIM_IER_CMPMIE_Pos (0U) 11981 #define LPTIM_IER_CMPMIE_Msk (0x1UL << LPTIM_IER_CMPMIE_Pos) /*!< 0x00000001 */ 11982 #define LPTIM_IER_CMPMIE LPTIM_IER_CMPMIE_Msk /*!< Compare match Interrupt Enable */ 11983 #define LPTIM_IER_ARRMIE_Pos (1U) 11984 #define LPTIM_IER_ARRMIE_Msk (0x1UL << LPTIM_IER_ARRMIE_Pos) /*!< 0x00000002 */ 11985 #define LPTIM_IER_ARRMIE LPTIM_IER_ARRMIE_Msk /*!< Autoreload match Interrupt Enable */ 11986 #define LPTIM_IER_EXTTRIGIE_Pos (2U) 11987 #define LPTIM_IER_EXTTRIGIE_Msk (0x1UL << LPTIM_IER_EXTTRIGIE_Pos) /*!< 0x00000004 */ 11988 #define LPTIM_IER_EXTTRIGIE LPTIM_IER_EXTTRIGIE_Msk /*!< External trigger edge event Interrupt Enable */ 11989 #define LPTIM_IER_CMPOKIE_Pos (3U) 11990 #define LPTIM_IER_CMPOKIE_Msk (0x1UL << LPTIM_IER_CMPOKIE_Pos) /*!< 0x00000008 */ 11991 #define LPTIM_IER_CMPOKIE LPTIM_IER_CMPOKIE_Msk /*!< Compare register update OK Interrupt Enable */ 11992 #define LPTIM_IER_ARROKIE_Pos (4U) 11993 #define LPTIM_IER_ARROKIE_Msk (0x1UL << LPTIM_IER_ARROKIE_Pos) /*!< 0x00000010 */ 11994 #define LPTIM_IER_ARROKIE LPTIM_IER_ARROKIE_Msk /*!< Autoreload register update OK Interrupt Enable */ 11995 #define LPTIM_IER_UPIE_Pos (5U) 11996 #define LPTIM_IER_UPIE_Msk (0x1UL << LPTIM_IER_UPIE_Pos) /*!< 0x00000020 */ 11997 #define LPTIM_IER_UPIE LPTIM_IER_UPIE_Msk /*!< Counter direction change down to up Interrupt Enable */ 11998 #define LPTIM_IER_DOWNIE_Pos (6U) 11999 #define LPTIM_IER_DOWNIE_Msk (0x1UL << LPTIM_IER_DOWNIE_Pos) /*!< 0x00000040 */ 12000 #define LPTIM_IER_DOWNIE LPTIM_IER_DOWNIE_Msk /*!< Counter direction change up to down Interrupt Enable */ 12001 12002 /****************** Bit definition for LPTIM_CFGR register *******************/ 12003 #define LPTIM_CFGR_CKSEL_Pos (0U) 12004 #define LPTIM_CFGR_CKSEL_Msk (0x1UL << LPTIM_CFGR_CKSEL_Pos) /*!< 0x00000001 */ 12005 #define LPTIM_CFGR_CKSEL LPTIM_CFGR_CKSEL_Msk /*!< Clock selector */ 12006 12007 #define LPTIM_CFGR_CKPOL_Pos (1U) 12008 #define LPTIM_CFGR_CKPOL_Msk (0x3UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000006 */ 12009 #define LPTIM_CFGR_CKPOL LPTIM_CFGR_CKPOL_Msk /*!< CKPOL[1:0] bits (Clock polarity) */ 12010 #define LPTIM_CFGR_CKPOL_0 (0x1U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000002 */ 12011 #define LPTIM_CFGR_CKPOL_1 (0x2U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000004 */ 12012 12013 #define LPTIM_CFGR_CKFLT_Pos (3U) 12014 #define LPTIM_CFGR_CKFLT_Msk (0x3UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000018 */ 12015 #define LPTIM_CFGR_CKFLT LPTIM_CFGR_CKFLT_Msk /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */ 12016 #define LPTIM_CFGR_CKFLT_0 (0x1U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000008 */ 12017 #define LPTIM_CFGR_CKFLT_1 (0x2U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000010 */ 12018 12019 #define LPTIM_CFGR_TRGFLT_Pos (6U) 12020 #define LPTIM_CFGR_TRGFLT_Msk (0x3UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x000000C0 */ 12021 #define LPTIM_CFGR_TRGFLT LPTIM_CFGR_TRGFLT_Msk /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */ 12022 #define LPTIM_CFGR_TRGFLT_0 (0x1U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000040 */ 12023 #define LPTIM_CFGR_TRGFLT_1 (0x2U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000080 */ 12024 12025 #define LPTIM_CFGR_PRESC_Pos (9U) 12026 #define LPTIM_CFGR_PRESC_Msk (0x7UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000E00 */ 12027 #define LPTIM_CFGR_PRESC LPTIM_CFGR_PRESC_Msk /*!< PRESC[2:0] bits (Clock prescaler) */ 12028 #define LPTIM_CFGR_PRESC_0 (0x1U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000200 */ 12029 #define LPTIM_CFGR_PRESC_1 (0x2U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000400 */ 12030 #define LPTIM_CFGR_PRESC_2 (0x4U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000800 */ 12031 12032 #define LPTIM_CFGR_TRIGSEL_Pos (13U) 12033 #define LPTIM_CFGR_TRIGSEL_Msk (0x7UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x0000E000 */ 12034 #define LPTIM_CFGR_TRIGSEL LPTIM_CFGR_TRIGSEL_Msk /*!< TRIGSEL[2:0]] bits (Trigger selector) */ 12035 #define LPTIM_CFGR_TRIGSEL_0 (0x1U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00002000 */ 12036 #define LPTIM_CFGR_TRIGSEL_1 (0x2U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00004000 */ 12037 #define LPTIM_CFGR_TRIGSEL_2 (0x4U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00008000 */ 12038 12039 #define LPTIM_CFGR_TRIGEN_Pos (17U) 12040 #define LPTIM_CFGR_TRIGEN_Msk (0x3UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00060000 */ 12041 #define LPTIM_CFGR_TRIGEN LPTIM_CFGR_TRIGEN_Msk /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */ 12042 #define LPTIM_CFGR_TRIGEN_0 (0x1U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00020000 */ 12043 #define LPTIM_CFGR_TRIGEN_1 (0x2U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00040000 */ 12044 12045 #define LPTIM_CFGR_TIMOUT_Pos (19U) 12046 #define LPTIM_CFGR_TIMOUT_Msk (0x1UL << LPTIM_CFGR_TIMOUT_Pos) /*!< 0x00080000 */ 12047 #define LPTIM_CFGR_TIMOUT LPTIM_CFGR_TIMOUT_Msk /*!< Timeout enable */ 12048 #define LPTIM_CFGR_WAVE_Pos (20U) 12049 #define LPTIM_CFGR_WAVE_Msk (0x1UL << LPTIM_CFGR_WAVE_Pos) /*!< 0x00100000 */ 12050 #define LPTIM_CFGR_WAVE LPTIM_CFGR_WAVE_Msk /*!< Waveform shape */ 12051 #define LPTIM_CFGR_WAVPOL_Pos (21U) 12052 #define LPTIM_CFGR_WAVPOL_Msk (0x1UL << LPTIM_CFGR_WAVPOL_Pos) /*!< 0x00200000 */ 12053 #define LPTIM_CFGR_WAVPOL LPTIM_CFGR_WAVPOL_Msk /*!< Waveform shape polarity */ 12054 #define LPTIM_CFGR_PRELOAD_Pos (22U) 12055 #define LPTIM_CFGR_PRELOAD_Msk (0x1UL << LPTIM_CFGR_PRELOAD_Pos) /*!< 0x00400000 */ 12056 #define LPTIM_CFGR_PRELOAD LPTIM_CFGR_PRELOAD_Msk /*!< Reg update mode */ 12057 #define LPTIM_CFGR_COUNTMODE_Pos (23U) 12058 #define LPTIM_CFGR_COUNTMODE_Msk (0x1UL << LPTIM_CFGR_COUNTMODE_Pos) /*!< 0x00800000 */ 12059 #define LPTIM_CFGR_COUNTMODE LPTIM_CFGR_COUNTMODE_Msk /*!< Counter mode enable */ 12060 #define LPTIM_CFGR_ENC_Pos (24U) 12061 #define LPTIM_CFGR_ENC_Msk (0x1UL << LPTIM_CFGR_ENC_Pos) /*!< 0x01000000 */ 12062 #define LPTIM_CFGR_ENC LPTIM_CFGR_ENC_Msk /*!< Encoder mode enable */ 12063 12064 /****************** Bit definition for LPTIM_CR register ********************/ 12065 #define LPTIM_CR_ENABLE_Pos (0U) 12066 #define LPTIM_CR_ENABLE_Msk (0x1UL << LPTIM_CR_ENABLE_Pos) /*!< 0x00000001 */ 12067 #define LPTIM_CR_ENABLE LPTIM_CR_ENABLE_Msk /*!< LPTIMer enable */ 12068 #define LPTIM_CR_SNGSTRT_Pos (1U) 12069 #define LPTIM_CR_SNGSTRT_Msk (0x1UL << LPTIM_CR_SNGSTRT_Pos) /*!< 0x00000002 */ 12070 #define LPTIM_CR_SNGSTRT LPTIM_CR_SNGSTRT_Msk /*!< Timer start in single mode */ 12071 #define LPTIM_CR_CNTSTRT_Pos (2U) 12072 #define LPTIM_CR_CNTSTRT_Msk (0x1UL << LPTIM_CR_CNTSTRT_Pos) /*!< 0x00000004 */ 12073 #define LPTIM_CR_CNTSTRT LPTIM_CR_CNTSTRT_Msk /*!< Timer start in continuous mode */ 12074 #define LPTIM_CR_COUNTRST_Pos (3U) 12075 #define LPTIM_CR_COUNTRST_Msk (0x1UL << LPTIM_CR_COUNTRST_Pos) /*!< 0x00000008 */ 12076 #define LPTIM_CR_COUNTRST LPTIM_CR_COUNTRST_Msk /*!< Counter reset */ 12077 #define LPTIM_CR_RSTARE_Pos (4U) 12078 #define LPTIM_CR_RSTARE_Msk (0x1UL << LPTIM_CR_RSTARE_Pos) /*!< 0x00000010 */ 12079 #define LPTIM_CR_RSTARE LPTIM_CR_RSTARE_Msk /*!< Reset after read enable */ 12080 12081 /****************** Bit definition for LPTIM_CMP register *******************/ 12082 #define LPTIM_CMP_CMP_Pos (0U) 12083 #define LPTIM_CMP_CMP_Msk (0xFFFFUL << LPTIM_CMP_CMP_Pos) /*!< 0x0000FFFF */ 12084 #define LPTIM_CMP_CMP LPTIM_CMP_CMP_Msk /*!< Compare register */ 12085 12086 /****************** Bit definition for LPTIM_ARR register *******************/ 12087 #define LPTIM_ARR_ARR_Pos (0U) 12088 #define LPTIM_ARR_ARR_Msk (0xFFFFUL << LPTIM_ARR_ARR_Pos) /*!< 0x0000FFFF */ 12089 #define LPTIM_ARR_ARR LPTIM_ARR_ARR_Msk /*!< Auto reload register */ 12090 12091 /****************** Bit definition for LPTIM_CNT register *******************/ 12092 #define LPTIM_CNT_CNT_Pos (0U) 12093 #define LPTIM_CNT_CNT_Msk (0xFFFFUL << LPTIM_CNT_CNT_Pos) /*!< 0x0000FFFF */ 12094 #define LPTIM_CNT_CNT LPTIM_CNT_CNT_Msk /*!< Counter register */ 12095 12096 /****************** Bit definition for LPTIM_OR register *******************/ 12097 #define LPTIM_OR_OR_Pos (0U) 12098 #define LPTIM_OR_OR_Msk (0x3UL << LPTIM_OR_OR_Pos) /*!< 0x00000003 */ 12099 #define LPTIM_OR_OR LPTIM_OR_OR_Msk /*!< OR[1:0] bits (Remap selection) */ 12100 #define LPTIM_OR_OR_0 (0x1U << LPTIM_OR_OR_Pos) /*!< 0x00000001 */ 12101 #define LPTIM_OR_OR_1 (0x2U << LPTIM_OR_OR_Pos) /*!< 0x00000002 */ 12102 12103 /******************************************************************************/ 12104 /* */ 12105 /* Inter-Processor Communication Controller (IPCC) */ 12106 /* */ 12107 /******************************************************************************/ 12108 12109 /********************** Bit definition for IPCC_C1CR register ***************/ 12110 #define IPCC_C1CR_RXOIE_Pos (0U) 12111 #define IPCC_C1CR_RXOIE_Msk (0x1UL << IPCC_C1CR_RXOIE_Pos) /*!< 0x00000001 */ 12112 #define IPCC_C1CR_RXOIE IPCC_C1CR_RXOIE_Msk /*!< Processor M4 Receive channel occupied interrupt enable */ 12113 #define IPCC_C1CR_TXFIE_Pos (16U) 12114 #define IPCC_C1CR_TXFIE_Msk (0x1UL << IPCC_C1CR_TXFIE_Pos) /*!< 0x00010000 */ 12115 #define IPCC_C1CR_TXFIE IPCC_C1CR_TXFIE_Msk /*!< Processor M4 Transmit channel free interrupt enable */ 12116 12117 /********************** Bit definition for IPCC_C1MR register **************/ 12118 #define IPCC_C1MR_CH1OM_Pos (0U) 12119 #define IPCC_C1MR_CH1OM_Msk (0x1UL << IPCC_C1MR_CH1OM_Pos) /*!< 0x00000001 */ 12120 #define IPCC_C1MR_CH1OM IPCC_C1MR_CH1OM_Msk /*!< M4 Channel1 occupied interrupt mask */ 12121 #define IPCC_C1MR_CH2OM_Pos (1U) 12122 #define IPCC_C1MR_CH2OM_Msk (0x1UL << IPCC_C1MR_CH2OM_Pos) /*!< 0x00000002 */ 12123 #define IPCC_C1MR_CH2OM IPCC_C1MR_CH2OM_Msk /*!< M4 Channel2 occupied interrupt mask */ 12124 #define IPCC_C1MR_CH3OM_Pos (2U) 12125 #define IPCC_C1MR_CH3OM_Msk (0x1UL << IPCC_C1MR_CH3OM_Pos) /*!< 0x00000004 */ 12126 #define IPCC_C1MR_CH3OM IPCC_C1MR_CH3OM_Msk /*!< M4 Channel3 occupied interrupt mask */ 12127 #define IPCC_C1MR_CH4OM_Pos (3U) 12128 #define IPCC_C1MR_CH4OM_Msk (0x1UL << IPCC_C1MR_CH4OM_Pos) /*!< 0x00000008 */ 12129 #define IPCC_C1MR_CH4OM IPCC_C1MR_CH4OM_Msk /*!< M4 Channel4 occupied interrupt mask */ 12130 #define IPCC_C1MR_CH5OM_Pos (4U) 12131 #define IPCC_C1MR_CH5OM_Msk (0x1UL << IPCC_C1MR_CH5OM_Pos) /*!< 0x00000010 */ 12132 #define IPCC_C1MR_CH5OM IPCC_C1MR_CH5OM_Msk /*!< M4 Channel5 occupied interrupt mask */ 12133 #define IPCC_C1MR_CH6OM_Pos (5U) 12134 #define IPCC_C1MR_CH6OM_Msk (0x1UL << IPCC_C1MR_CH6OM_Pos) /*!< 0x00000020 */ 12135 #define IPCC_C1MR_CH6OM IPCC_C1MR_CH6OM_Msk /*!< M4 Channel6 occupied interrupt mask */ 12136 12137 #define IPCC_C1MR_CH1FM_Pos (16U) 12138 #define IPCC_C1MR_CH1FM_Msk (0x1UL << IPCC_C1MR_CH1FM_Pos) /*!< 0x00010000 */ 12139 #define IPCC_C1MR_CH1FM IPCC_C1MR_CH1FM_Msk /*!< M4 Transmit Channel1 free interrupt mask */ 12140 #define IPCC_C1MR_CH2FM_Pos (17U) 12141 #define IPCC_C1MR_CH2FM_Msk (0x1UL << IPCC_C1MR_CH2FM_Pos) /*!< 0x00020000 */ 12142 #define IPCC_C1MR_CH2FM IPCC_C1MR_CH2FM_Msk /*!< M4 Transmit Channel2 free interrupt mask */ 12143 #define IPCC_C1MR_CH3FM_Pos (18U) 12144 #define IPCC_C1MR_CH3FM_Msk (0x1UL << IPCC_C1MR_CH3FM_Pos) /*!< 0x00040000 */ 12145 #define IPCC_C1MR_CH3FM IPCC_C1MR_CH3FM_Msk /*!< M4 Transmit Channel3 free interrupt mask */ 12146 #define IPCC_C1MR_CH4FM_Pos (19U) 12147 #define IPCC_C1MR_CH4FM_Msk (0x1UL << IPCC_C1MR_CH4FM_Pos) /*!< 0x00080000 */ 12148 #define IPCC_C1MR_CH4FM IPCC_C1MR_CH4FM_Msk /*!< M4 Transmit Channel4 free interrupt mask */ 12149 #define IPCC_C1MR_CH5FM_Pos (20U) 12150 #define IPCC_C1MR_CH5FM_Msk (0x1UL << IPCC_C1MR_CH5FM_Pos) /*!< 0x00100000 */ 12151 #define IPCC_C1MR_CH5FM IPCC_C1MR_CH5FM_Msk /*!< M4 Transmit Channel5 free interrupt mask */ 12152 #define IPCC_C1MR_CH6FM_Pos (21U) 12153 #define IPCC_C1MR_CH6FM_Msk (0x1UL << IPCC_C1MR_CH6FM_Pos) /*!< 0x00200000 */ 12154 #define IPCC_C1MR_CH6FM IPCC_C1MR_CH6FM_Msk /*!< M4 Transmit Channel6 free interrupt mask */ 12155 12156 /********************** Bit definition for IPCC_C1SCR register ***************/ 12157 #define IPCC_C1SCR_CH1C_Pos (0U) 12158 #define IPCC_C1SCR_CH1C_Msk (0x1UL << IPCC_C1SCR_CH1C_Pos) /*!< 0x00000001 */ 12159 #define IPCC_C1SCR_CH1C IPCC_C1SCR_CH1C_Msk /*!< M4 receive Channel1 status clear */ 12160 #define IPCC_C1SCR_CH2C_Pos (1U) 12161 #define IPCC_C1SCR_CH2C_Msk (0x1UL << IPCC_C1SCR_CH2C_Pos) /*!< 0x00000002 */ 12162 #define IPCC_C1SCR_CH2C IPCC_C1SCR_CH2C_Msk /*!< M4 receive Channel2 status clear */ 12163 #define IPCC_C1SCR_CH3C_Pos (2U) 12164 #define IPCC_C1SCR_CH3C_Msk (0x1UL << IPCC_C1SCR_CH3C_Pos) /*!< 0x00000004 */ 12165 #define IPCC_C1SCR_CH3C IPCC_C1SCR_CH3C_Msk /*!< M4 receive Channel3 status clear */ 12166 #define IPCC_C1SCR_CH4C_Pos (3U) 12167 #define IPCC_C1SCR_CH4C_Msk (0x1UL << IPCC_C1SCR_CH4C_Pos) /*!< 0x00000008 */ 12168 #define IPCC_C1SCR_CH4C IPCC_C1SCR_CH4C_Msk /*!< M4 receive Channel4 status clear */ 12169 #define IPCC_C1SCR_CH5C_Pos (4U) 12170 #define IPCC_C1SCR_CH5C_Msk (0x1UL << IPCC_C1SCR_CH5C_Pos) /*!< 0x00000010 */ 12171 #define IPCC_C1SCR_CH5C IPCC_C1SCR_CH5C_Msk /*!< M4 receive Channel5 status clear */ 12172 #define IPCC_C1SCR_CH6C_Pos (5U) 12173 #define IPCC_C1SCR_CH6C_Msk (0x1UL << IPCC_C1SCR_CH6C_Pos) /*!< 0x00000020 */ 12174 #define IPCC_C1SCR_CH6C IPCC_C1SCR_CH6C_Msk /*!< M4 receive Channel6 status clear */ 12175 12176 #define IPCC_C1SCR_CH1S_Pos (16U) 12177 #define IPCC_C1SCR_CH1S_Msk (0x1UL << IPCC_C1SCR_CH1S_Pos) /*!< 0x00010000 */ 12178 #define IPCC_C1SCR_CH1S IPCC_C1SCR_CH1S_Msk /*!< M4 transmit Channel1 status set */ 12179 #define IPCC_C1SCR_CH2S_Pos (17U) 12180 #define IPCC_C1SCR_CH2S_Msk (0x1UL << IPCC_C1SCR_CH2S_Pos) /*!< 0x00020000 */ 12181 #define IPCC_C1SCR_CH2S IPCC_C1SCR_CH2S_Msk /*!< M4 transmit Channel2 status set */ 12182 #define IPCC_C1SCR_CH3S_Pos (18U) 12183 #define IPCC_C1SCR_CH3S_Msk (0x1UL << IPCC_C1SCR_CH3S_Pos) /*!< 0x00040000 */ 12184 #define IPCC_C1SCR_CH3S IPCC_C1SCR_CH3S_Msk /*!< M4 transmit Channel3 status set */ 12185 #define IPCC_C1SCR_CH4S_Pos (19U) 12186 #define IPCC_C1SCR_CH4S_Msk (0x1UL << IPCC_C1SCR_CH4S_Pos) /*!< 0x00080000 */ 12187 #define IPCC_C1SCR_CH4S IPCC_C1SCR_CH4S_Msk /*!< M4 transmit Channel4 status set */ 12188 #define IPCC_C1SCR_CH5S_Pos (20U) 12189 #define IPCC_C1SCR_CH5S_Msk (0x1UL << IPCC_C1SCR_CH5S_Pos) /*!< 0x00100000 */ 12190 #define IPCC_C1SCR_CH5S IPCC_C1SCR_CH5S_Msk /*!< M4 transmit Channel5 status set */ 12191 #define IPCC_C1SCR_CH6S_Pos (21U) 12192 #define IPCC_C1SCR_CH6S_Msk (0x1UL << IPCC_C1SCR_CH6S_Pos) /*!< 0x00200000 */ 12193 #define IPCC_C1SCR_CH6S IPCC_C1SCR_CH6S_Msk /*!< M4 transmit Channel6 status set */ 12194 12195 /********************** Bit definition for IPCC_C1TOC2SR register ***************/ 12196 #define IPCC_C1TOC2SR_CH1F_Pos (0U) 12197 #define IPCC_C1TOC2SR_CH1F_Msk (0x1UL << IPCC_C1TOC2SR_CH1F_Pos) /*!< 0x00000001 */ 12198 #define IPCC_C1TOC2SR_CH1F IPCC_C1TOC2SR_CH1F_Msk /*!< M4 transmit to M4 receive Channel1 status flag before masking */ 12199 #define IPCC_C1TOC2SR_CH2F_Pos (1U) 12200 #define IPCC_C1TOC2SR_CH2F_Msk (0x1UL << IPCC_C1TOC2SR_CH2F_Pos) /*!< 0x00000002 */ 12201 #define IPCC_C1TOC2SR_CH2F IPCC_C1TOC2SR_CH2F_Msk /*!< M4 transmit to M4 receive Channel2 status flag before masking */ 12202 #define IPCC_C1TOC2SR_CH3F_Pos (2U) 12203 #define IPCC_C1TOC2SR_CH3F_Msk (0x1UL << IPCC_C1TOC2SR_CH3F_Pos) /*!< 0x00000004 */ 12204 #define IPCC_C1TOC2SR_CH3F IPCC_C1TOC2SR_CH3F_Msk /*!< M4 transmit to M4 receive Channel3 status flag before masking */ 12205 #define IPCC_C1TOC2SR_CH4F_Pos (3U) 12206 #define IPCC_C1TOC2SR_CH4F_Msk (0x1UL << IPCC_C1TOC2SR_CH4F_Pos) /*!< 0x00000008 */ 12207 #define IPCC_C1TOC2SR_CH4F IPCC_C1TOC2SR_CH4F_Msk /*!< M4 transmit to M4 receive Channel4 status flag before masking */ 12208 #define IPCC_C1TOC2SR_CH5F_Pos (4U) 12209 #define IPCC_C1TOC2SR_CH5F_Msk (0x1UL << IPCC_C1TOC2SR_CH5F_Pos) /*!< 0x00000010 */ 12210 #define IPCC_C1TOC2SR_CH5F IPCC_C1TOC2SR_CH5F_Msk /*!< M4 transmit to M4 receive Channel5 status flag before masking */ 12211 #define IPCC_C1TOC2SR_CH6F_Pos (5U) 12212 #define IPCC_C1TOC2SR_CH6F_Msk (0x1UL << IPCC_C1TOC2SR_CH6F_Pos) /*!< 0x00000020 */ 12213 #define IPCC_C1TOC2SR_CH6F IPCC_C1TOC2SR_CH6F_Msk /*!< M4 transmit to M4 receive Channel6 status flag before masking */ 12214 12215 /********************** Bit definition for IPCC_C2CR register ***************/ 12216 #define IPCC_C2CR_RXOIE_Pos (0U) 12217 #define IPCC_C2CR_RXOIE_Msk (0x1UL << IPCC_C2CR_RXOIE_Pos) /*!< 0x00000001 */ 12218 #define IPCC_C2CR_RXOIE IPCC_C2CR_RXOIE_Msk /*!< Processor M0+ Receive channel occupied interrupt enable */ 12219 #define IPCC_C2CR_TXFIE_Pos (16U) 12220 #define IPCC_C2CR_TXFIE_Msk (0x1UL << IPCC_C2CR_TXFIE_Pos) /*!< 0x00010000 */ 12221 #define IPCC_C2CR_TXFIE IPCC_C2CR_TXFIE_Msk /*!< Processor M0+ Transmit channel free interrupt enable */ 12222 12223 /********************** Bit definition for IPCC_C2MR register ***************/ 12224 #define IPCC_C2MR_CH1OM_Pos (0U) 12225 #define IPCC_C2MR_CH1OM_Msk (0x1UL << IPCC_C2MR_CH1OM_Pos) /*!< 0x00000001 */ 12226 #define IPCC_C2MR_CH1OM IPCC_C2MR_CH1OM_Msk /*!< M0+ Channel1 occupied interrupt mask */ 12227 #define IPCC_C2MR_CH2OM_Pos (1U) 12228 #define IPCC_C2MR_CH2OM_Msk (0x1UL << IPCC_C2MR_CH2OM_Pos) /*!< 0x00000002 */ 12229 #define IPCC_C2MR_CH2OM IPCC_C2MR_CH2OM_Msk /*!< M0+ Channel2 occupied interrupt mask */ 12230 #define IPCC_C2MR_CH3OM_Pos (2U) 12231 #define IPCC_C2MR_CH3OM_Msk (0x1UL << IPCC_C2MR_CH3OM_Pos) /*!< 0x00000004 */ 12232 #define IPCC_C2MR_CH3OM IPCC_C2MR_CH3OM_Msk /*!< M0+ Channel3 occupied interrupt mask */ 12233 #define IPCC_C2MR_CH4OM_Pos (3U) 12234 #define IPCC_C2MR_CH4OM_Msk (0x1UL << IPCC_C2MR_CH4OM_Pos) /*!< 0x00000008 */ 12235 #define IPCC_C2MR_CH4OM IPCC_C2MR_CH4OM_Msk /*!< M0+ Channel4 occupied interrupt mask */ 12236 #define IPCC_C2MR_CH5OM_Pos (4U) 12237 #define IPCC_C2MR_CH5OM_Msk (0x1UL << IPCC_C2MR_CH5OM_Pos) /*!< 0x00000010 */ 12238 #define IPCC_C2MR_CH5OM IPCC_C2MR_CH5OM_Msk /*!< M0+ Channel5 occupied interrupt mask */ 12239 #define IPCC_C2MR_CH6OM_Pos (5U) 12240 #define IPCC_C2MR_CH6OM_Msk (0x1UL << IPCC_C2MR_CH6OM_Pos) /*!< 0x00000020 */ 12241 #define IPCC_C2MR_CH6OM IPCC_C2MR_CH6OM_Msk /*!< M0+ Channel6 occupied interrupt mask */ 12242 12243 #define IPCC_C2MR_CH1FM_Pos (16U) 12244 #define IPCC_C2MR_CH1FM_Msk (0x1UL << IPCC_C2MR_CH1FM_Pos) /*!< 0x00010000 */ 12245 #define IPCC_C2MR_CH1FM IPCC_C2MR_CH1FM_Msk /*!< M0+ Transmit Channel1 free interrupt mask */ 12246 #define IPCC_C2MR_CH2FM_Pos (17U) 12247 #define IPCC_C2MR_CH2FM_Msk (0x1UL << IPCC_C2MR_CH2FM_Pos) /*!< 0x00020000 */ 12248 #define IPCC_C2MR_CH2FM IPCC_C2MR_CH2FM_Msk /*!< M0+ Transmit Channel2 free interrupt mask */ 12249 #define IPCC_C2MR_CH3FM_Pos (18U) 12250 #define IPCC_C2MR_CH3FM_Msk (0x1UL << IPCC_C2MR_CH3FM_Pos) /*!< 0x00040000 */ 12251 #define IPCC_C2MR_CH3FM IPCC_C2MR_CH3FM_Msk /*!< M0+ Transmit Channel3 free interrupt mask */ 12252 #define IPCC_C2MR_CH4FM_Pos (19U) 12253 #define IPCC_C2MR_CH4FM_Msk (0x1UL << IPCC_C2MR_CH4FM_Pos) /*!< 0x00080000 */ 12254 #define IPCC_C2MR_CH4FM IPCC_C2MR_CH4FM_Msk /*!< M0+ Transmit Channel4 free interrupt mask */ 12255 #define IPCC_C2MR_CH5FM_Pos (20U) 12256 #define IPCC_C2MR_CH5FM_Msk (0x1UL << IPCC_C2MR_CH5FM_Pos) /*!< 0x00100000 */ 12257 #define IPCC_C2MR_CH5FM IPCC_C2MR_CH5FM_Msk /*!< M0+ Transmit Channel5 free interrupt mask */ 12258 #define IPCC_C2MR_CH6FM_Pos (21U) 12259 #define IPCC_C2MR_CH6FM_Msk (0x1UL << IPCC_C2MR_CH6FM_Pos) /*!< 0x00200000 */ 12260 #define IPCC_C2MR_CH6FM IPCC_C2MR_CH6FM_Msk /*!< M0+ Transmit Channel6 free interrupt mask */ 12261 12262 /********************** Bit definition for IPCC_C2SCR register ***************/ 12263 #define IPCC_C2SCR_CH1C_Pos (0U) 12264 #define IPCC_C2SCR_CH1C_Msk (0x1UL << IPCC_C2SCR_CH1C_Pos) /*!< 0x00000001 */ 12265 #define IPCC_C2SCR_CH1C IPCC_C2SCR_CH1C_Msk /*!< M0+ receive Channel1 status clear */ 12266 #define IPCC_C2SCR_CH2C_Pos (1U) 12267 #define IPCC_C2SCR_CH2C_Msk (0x1UL << IPCC_C2SCR_CH2C_Pos) /*!< 0x00000002 */ 12268 #define IPCC_C2SCR_CH2C IPCC_C2SCR_CH2C_Msk /*!< M0+ receive Channel2 status clear */ 12269 #define IPCC_C2SCR_CH3C_Pos (2U) 12270 #define IPCC_C2SCR_CH3C_Msk (0x1UL << IPCC_C2SCR_CH3C_Pos) /*!< 0x00000004 */ 12271 #define IPCC_C2SCR_CH3C IPCC_C2SCR_CH3C_Msk /*!< M0+ receive Channel3 status clear */ 12272 #define IPCC_C2SCR_CH4C_Pos (3U) 12273 #define IPCC_C2SCR_CH4C_Msk (0x1UL << IPCC_C2SCR_CH4C_Pos) /*!< 0x00000008 */ 12274 #define IPCC_C2SCR_CH4C IPCC_C2SCR_CH4C_Msk /*!< M0+ receive Channel4 status clear */ 12275 #define IPCC_C2SCR_CH5C_Pos (4U) 12276 #define IPCC_C2SCR_CH5C_Msk (0x1UL << IPCC_C2SCR_CH5C_Pos) /*!< 0x00000010 */ 12277 #define IPCC_C2SCR_CH5C IPCC_C2SCR_CH5C_Msk /*!< M0+ receive Channel5 status clear */ 12278 #define IPCC_C2SCR_CH6C_Pos (5U) 12279 #define IPCC_C2SCR_CH6C_Msk (0x1UL << IPCC_C2SCR_CH6C_Pos) /*!< 0x00000020 */ 12280 #define IPCC_C2SCR_CH6C IPCC_C2SCR_CH6C_Msk /*!< M0+ receive Channel6 status clear */ 12281 12282 #define IPCC_C2SCR_CH1S_Pos (16U) 12283 #define IPCC_C2SCR_CH1S_Msk (0x1UL << IPCC_C2SCR_CH1S_Pos) /*!< 0x00010000 */ 12284 #define IPCC_C2SCR_CH1S IPCC_C2SCR_CH1S_Msk /*!< M0+ transmit Channel1 status set */ 12285 #define IPCC_C2SCR_CH2S_Pos (17U) 12286 #define IPCC_C2SCR_CH2S_Msk (0x1UL << IPCC_C2SCR_CH2S_Pos) /*!< 0x00020000 */ 12287 #define IPCC_C2SCR_CH2S IPCC_C2SCR_CH2S_Msk /*!< M0+ transmit Channel2 status set */ 12288 #define IPCC_C2SCR_CH3S_Pos (18U) 12289 #define IPCC_C2SCR_CH3S_Msk (0x1UL << IPCC_C2SCR_CH3S_Pos) /*!< 0x00040000 */ 12290 #define IPCC_C2SCR_CH3S IPCC_C2SCR_CH3S_Msk /*!< M0+ transmit Channel3 status set */ 12291 #define IPCC_C2SCR_CH4S_Pos (19U) 12292 #define IPCC_C2SCR_CH4S_Msk (0x1UL << IPCC_C2SCR_CH4S_Pos) /*!< 0x00080000 */ 12293 #define IPCC_C2SCR_CH4S IPCC_C2SCR_CH4S_Msk /*!< M0+ transmit Channel4 status set */ 12294 #define IPCC_C2SCR_CH5S_Pos (20U) 12295 #define IPCC_C2SCR_CH5S_Msk (0x1UL << IPCC_C2SCR_CH5S_Pos) /*!< 0x00100000 */ 12296 #define IPCC_C2SCR_CH5S IPCC_C2SCR_CH5S_Msk /*!< M0+ transmit Channel5 status set */ 12297 #define IPCC_C2SCR_CH6S_Pos (21U) 12298 #define IPCC_C2SCR_CH6S_Msk (0x1UL << IPCC_C2SCR_CH6S_Pos) /*!< 0x00200000 */ 12299 #define IPCC_C2SCR_CH6S IPCC_C2SCR_CH6S_Msk /*!< M0+ transmit Channel6 status set */ 12300 12301 /********************** Bit definition for IPCC_C2TOC1SR register ***************/ 12302 #define IPCC_C2TOC1SR_CH1F_Pos (0U) 12303 #define IPCC_C2TOC1SR_CH1F_Msk (0x1UL << IPCC_C2TOC1SR_CH1F_Pos) /*!< 0x00000001 */ 12304 #define IPCC_C2TOC1SR_CH1F IPCC_C2TOC1SR_CH1F_Msk /*!< M0+ transmit to M0 receive Channel1 status flag before masking */ 12305 #define IPCC_C2TOC1SR_CH2F_Pos (1U) 12306 #define IPCC_C2TOC1SR_CH2F_Msk (0x1UL << IPCC_C2TOC1SR_CH2F_Pos) /*!< 0x00000002 */ 12307 #define IPCC_C2TOC1SR_CH2F IPCC_C2TOC1SR_CH2F_Msk /*!< M0+ transmit to M0 receive Channel2 status flag before masking */ 12308 #define IPCC_C2TOC1SR_CH3F_Pos (2U) 12309 #define IPCC_C2TOC1SR_CH3F_Msk (0x1UL << IPCC_C2TOC1SR_CH3F_Pos) /*!< 0x00000004 */ 12310 #define IPCC_C2TOC1SR_CH3F IPCC_C2TOC1SR_CH3F_Msk /*!< M0+ transmit to M0 receive Channel3 status flag before masking */ 12311 #define IPCC_C2TOC1SR_CH4F_Pos (3U) 12312 #define IPCC_C2TOC1SR_CH4F_Msk (0x1UL << IPCC_C2TOC1SR_CH4F_Pos) /*!< 0x00000008 */ 12313 #define IPCC_C2TOC1SR_CH4F IPCC_C2TOC1SR_CH4F_Msk /*!< M0+ transmit to M0 receive Channel4 status flag before masking */ 12314 #define IPCC_C2TOC1SR_CH5F_Pos (4U) 12315 #define IPCC_C2TOC1SR_CH5F_Msk (0x1UL << IPCC_C2TOC1SR_CH5F_Pos) /*!< 0x00000010 */ 12316 #define IPCC_C2TOC1SR_CH5F IPCC_C2TOC1SR_CH5F_Msk /*!< M0+ transmit to M0 receive Channel5 status flag before masking */ 12317 #define IPCC_C2TOC1SR_CH6F_Pos (5U) 12318 #define IPCC_C2TOC1SR_CH6F_Msk (0x1UL << IPCC_C2TOC1SR_CH6F_Pos) /*!< 0x00000020 */ 12319 #define IPCC_C2TOC1SR_CH6F IPCC_C2TOC1SR_CH6F_Msk /*!< M0+ transmit to M0 receive Channel6 status flag before masking */ 12320 12321 /********************** Bit definition for IPCC_C1CR register ***************/ 12322 #define IPCC_CR_RXOIE_Pos IPCC_C1CR_RXOIE_Pos 12323 #define IPCC_CR_RXOIE_Msk IPCC_C1CR_RXOIE_Msk 12324 #define IPCC_CR_RXOIE IPCC_C1CR_RXOIE 12325 #define IPCC_CR_TXFIE_Pos IPCC_C1CR_TXFIE_Pos 12326 #define IPCC_CR_TXFIE_Msk IPCC_C1CR_TXFIE_Msk 12327 #define IPCC_CR_TXFIE IPCC_C1CR_TXFIE 12328 12329 /********************** Bit definition for IPCC_C1MR register **************/ 12330 #define IPCC_MR_CH1OM_Pos IPCC_C1MR_CH1OM_Pos 12331 #define IPCC_MR_CH1OM_Msk IPCC_C1MR_CH1OM_Msk 12332 #define IPCC_MR_CH1OM IPCC_C1MR_CH1OM 12333 #define IPCC_MR_CH2OM_Pos IPCC_C1MR_CH2OM_Pos 12334 #define IPCC_MR_CH2OM_Msk IPCC_C1MR_CH2OM_Msk 12335 #define IPCC_MR_CH2OM IPCC_C1MR_CH2OM 12336 #define IPCC_MR_CH3OM_Pos IPCC_C1MR_CH3OM_Pos 12337 #define IPCC_MR_CH3OM_Msk IPCC_C1MR_CH3OM_Msk 12338 #define IPCC_MR_CH3OM IPCC_C1MR_CH3OM 12339 #define IPCC_MR_CH4OM_Pos IPCC_C1MR_CH4OM_Pos 12340 #define IPCC_MR_CH4OM_Msk IPCC_C1MR_CH4OM_Msk 12341 #define IPCC_MR_CH4OM IPCC_C1MR_CH4OM 12342 #define IPCC_MR_CH5OM_Pos IPCC_C1MR_CH5OM_Pos 12343 #define IPCC_MR_CH5OM_Msk IPCC_C1MR_CH5OM_Msk 12344 #define IPCC_MR_CH5OM IPCC_C1MR_CH5OM 12345 #define IPCC_MR_CH6OM_Pos IPCC_C1MR_CH6OM_Pos 12346 #define IPCC_MR_CH6OM_Msk IPCC_C1MR_CH6OM_Msk 12347 #define IPCC_MR_CH6OM IPCC_C1MR_CH6OM 12348 12349 #define IPCC_MR_CH1FM_Pos IPCC_C1MR_CH1FM_Pos 12350 #define IPCC_MR_CH1FM_Msk IPCC_C1MR_CH1FM_Msk 12351 #define IPCC_MR_CH1FM IPCC_C1MR_CH1FM 12352 #define IPCC_MR_CH2FM_Pos IPCC_C1MR_CH2FM_Pos 12353 #define IPCC_MR_CH2FM_Msk IPCC_C1MR_CH2FM_Msk 12354 #define IPCC_MR_CH2FM IPCC_C1MR_CH2FM 12355 #define IPCC_MR_CH3FM_Pos IPCC_C1MR_CH3FM_Pos 12356 #define IPCC_MR_CH3FM_Msk IPCC_C1MR_CH3FM_Msk 12357 #define IPCC_MR_CH3FM IPCC_C1MR_CH3FM 12358 #define IPCC_MR_CH4FM_Pos IPCC_C1MR_CH4FM_Pos 12359 #define IPCC_MR_CH4FM_Msk IPCC_C1MR_CH4FM_Msk 12360 #define IPCC_MR_CH4FM IPCC_C1MR_CH4FM 12361 #define IPCC_MR_CH5FM_Pos IPCC_C1MR_CH5FM_Pos 12362 #define IPCC_MR_CH5FM_Msk IPCC_C1MR_CH5FM_Msk 12363 #define IPCC_MR_CH5FM IPCC_C1MR_CH5FM 12364 #define IPCC_MR_CH6FM_Pos IPCC_C1MR_CH6FM_Pos 12365 #define IPCC_MR_CH6FM_Msk IPCC_C1MR_CH6FM_Msk 12366 #define IPCC_MR_CH6FM IPCC_C1MR_CH6FM 12367 12368 /********************** Bit definition for IPCC_C1SCR register ***************/ 12369 #define IPCC_SCR_CH1C_Pos IPCC_C1SCR_CH1C_Pos 12370 #define IPCC_SCR_CH1C_Msk IPCC_C1SCR_CH1C_Msk 12371 #define IPCC_SCR_CH1C IPCC_C1SCR_CH1C 12372 #define IPCC_SCR_CH2C_Pos IPCC_C1SCR_CH2C_Pos 12373 #define IPCC_SCR_CH2C_Msk IPCC_C1SCR_CH2C_Msk 12374 #define IPCC_SCR_CH2C IPCC_C1SCR_CH2C 12375 #define IPCC_SCR_CH3C_Pos IPCC_C1SCR_CH3C_Pos 12376 #define IPCC_SCR_CH3C_Msk IPCC_C1SCR_CH3C_Msk 12377 #define IPCC_SCR_CH3C IPCC_C1SCR_CH3C 12378 #define IPCC_SCR_CH4C_Pos IPCC_C1SCR_CH4C_Pos 12379 #define IPCC_SCR_CH4C_Msk IPCC_C1SCR_CH4C_Msk 12380 #define IPCC_SCR_CH4C IPCC_C1SCR_CH4C 12381 #define IPCC_SCR_CH5C_Pos IPCC_C1SCR_CH5C_Pos 12382 #define IPCC_SCR_CH5C_Msk IPCC_C1SCR_CH5C_Msk 12383 #define IPCC_SCR_CH5C IPCC_C1SCR_CH5C 12384 #define IPCC_SCR_CH6C_Pos IPCC_C1SCR_CH6C_Pos 12385 #define IPCC_SCR_CH6C_Msk IPCC_C1SCR_CH6C_Msk 12386 #define IPCC_SCR_CH6C IPCC_C1SCR_CH6C 12387 12388 #define IPCC_SCR_CH1S_Pos IPCC_C1SCR_CH1S_Pos 12389 #define IPCC_SCR_CH1S_Msk IPCC_C1SCR_CH1S_Msk 12390 #define IPCC_SCR_CH1S IPCC_C1SCR_CH1S 12391 #define IPCC_SCR_CH2S_Pos IPCC_C1SCR_CH2S_Pos 12392 #define IPCC_SCR_CH2S_Msk IPCC_C1SCR_CH2S_Msk 12393 #define IPCC_SCR_CH2S IPCC_C1SCR_CH2S 12394 #define IPCC_SCR_CH3S_Pos IPCC_C1SCR_CH3S_Pos 12395 #define IPCC_SCR_CH3S_Msk IPCC_C1SCR_CH3S_Msk 12396 #define IPCC_SCR_CH3S IPCC_C1SCR_CH3S 12397 #define IPCC_SCR_CH4S_Pos IPCC_C1SCR_CH4S_Pos 12398 #define IPCC_SCR_CH4S_Msk IPCC_C1SCR_CH4S_Msk 12399 #define IPCC_SCR_CH4S IPCC_C1SCR_CH4S 12400 #define IPCC_SCR_CH5S_Pos IPCC_C1SCR_CH5S_Pos 12401 #define IPCC_SCR_CH5S_Msk IPCC_C1SCR_CH5S_Msk 12402 #define IPCC_SCR_CH5S IPCC_C1SCR_CH5S 12403 #define IPCC_SCR_CH6S_Pos IPCC_C1SCR_CH6S_Pos 12404 #define IPCC_SCR_CH6S_Msk IPCC_C1SCR_CH6S_Msk 12405 #define IPCC_SCR_CH6S IPCC_C1SCR_CH6S 12406 12407 /********************** Bit definition for IPCC_C1TOC2SR register ***************/ 12408 #define IPCC_SR_CH1F_Pos IPCC_C1TOC2SR_CH1F_Pos 12409 #define IPCC_SR_CH1F_Msk IPCC_C1TOC2SR_CH1F_Msk 12410 #define IPCC_SR_CH1F IPCC_C1TOC2SR_CH1F 12411 #define IPCC_SR_CH2F_Pos IPCC_C1TOC2SR_CH2F_Pos 12412 #define IPCC_SR_CH2F_Msk IPCC_C1TOC2SR_CH2F_Msk 12413 #define IPCC_SR_CH2F IPCC_C1TOC2SR_CH2F 12414 #define IPCC_SR_CH3F_Pos IPCC_C1TOC2SR_CH3F_Pos 12415 #define IPCC_SR_CH3F_Msk IPCC_C1TOC2SR_CH3F_Msk 12416 #define IPCC_SR_CH3F IPCC_C1TOC2SR_CH3F 12417 #define IPCC_SR_CH4F_Pos IPCC_C1TOC2SR_CH4F_Pos 12418 #define IPCC_SR_CH4F_Msk IPCC_C1TOC2SR_CH4F_Msk 12419 #define IPCC_SR_CH4F IPCC_C1TOC2SR_CH4F 12420 #define IPCC_SR_CH5F_Pos IPCC_C1TOC2SR_CH5F_Pos 12421 #define IPCC_SR_CH5F_Msk IPCC_C1TOC2SR_CH5F_Msk 12422 #define IPCC_SR_CH5F IPCC_C1TOC2SR_CH5F 12423 #define IPCC_SR_CH6F_Pos IPCC_C1TOC2SR_CH6F_Pos 12424 #define IPCC_SR_CH6F_Msk IPCC_C1TOC2SR_CH6F_Msk 12425 #define IPCC_SR_CH6F IPCC_C1TOC2SR_CH6F 12426 12427 /******************** Number of IPCC channels ******************************/ 12428 #define IPCC_CHANNEL_NUMBER 6U 12429 12430 /******************************************************************************/ 12431 /* */ 12432 /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */ 12433 /* */ 12434 /******************************************************************************/ 12435 /****************** Bit definition for USART_CR1 register *******************/ 12436 #define USART_CR1_UE_Pos (0U) 12437 #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos) /*!< 0x00000001 */ 12438 #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */ 12439 #define USART_CR1_UESM_Pos (1U) 12440 #define USART_CR1_UESM_Msk (0x1UL << USART_CR1_UESM_Pos) /*!< 0x00000002 */ 12441 #define USART_CR1_UESM USART_CR1_UESM_Msk /*!< USART Enable in STOP Mode */ 12442 #define USART_CR1_RE_Pos (2U) 12443 #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos) /*!< 0x00000004 */ 12444 #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */ 12445 #define USART_CR1_TE_Pos (3U) 12446 #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos) /*!< 0x00000008 */ 12447 #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */ 12448 #define USART_CR1_IDLEIE_Pos (4U) 12449 #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */ 12450 #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */ 12451 #define USART_CR1_RXNEIE_Pos (5U) 12452 #define USART_CR1_RXNEIE_Msk (0x1UL << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */ 12453 #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */ 12454 #define USART_CR1_RXNEIE_RXFNEIE_Pos USART_CR1_RXNEIE_Pos 12455 #define USART_CR1_RXNEIE_RXFNEIE_Msk USART_CR1_RXNEIE_Msk /*!< 0x00000020 */ 12456 #define USART_CR1_RXNEIE_RXFNEIE USART_CR1_RXNEIE_Msk /*!< RXNE and RX FIFO Not Empty Interrupt Enable */ 12457 #define USART_CR1_TCIE_Pos (6U) 12458 #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos) /*!< 0x00000040 */ 12459 #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */ 12460 #define USART_CR1_TXEIE_Pos (7U) 12461 #define USART_CR1_TXEIE_Msk (0x1UL << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */ 12462 #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< TXE Interrupt Enable */ 12463 #define USART_CR1_TXEIE_TXFNFIE_Pos (7U) 12464 #define USART_CR1_TXEIE_TXFNFIE_Msk (0x1UL << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */ 12465 #define USART_CR1_TXEIE_TXFNFIE USART_CR1_TXEIE /*!< TXE and TX FIFO Not Full Interrupt Enable */ 12466 #define USART_CR1_PEIE_Pos (8U) 12467 #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos) /*!< 0x00000100 */ 12468 #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */ 12469 #define USART_CR1_PS_Pos (9U) 12470 #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos) /*!< 0x00000200 */ 12471 #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */ 12472 #define USART_CR1_PCE_Pos (10U) 12473 #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos) /*!< 0x00000400 */ 12474 #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */ 12475 #define USART_CR1_WAKE_Pos (11U) 12476 #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos) /*!< 0x00000800 */ 12477 #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Receiver Wakeup method */ 12478 #define USART_CR1_M0_Pos (12U) 12479 #define USART_CR1_M0_Msk (0x1UL << USART_CR1_M0_Pos) /*!< 0x00001000 */ 12480 #define USART_CR1_M0 USART_CR1_M0_Msk /*!< Word length - Bit 0 */ 12481 #define USART_CR1_MME_Pos (13U) 12482 #define USART_CR1_MME_Msk (0x1UL << USART_CR1_MME_Pos) /*!< 0x00002000 */ 12483 #define USART_CR1_MME USART_CR1_MME_Msk /*!< Mute Mode Enable */ 12484 #define USART_CR1_CMIE_Pos (14U) 12485 #define USART_CR1_CMIE_Msk (0x1UL << USART_CR1_CMIE_Pos) /*!< 0x00004000 */ 12486 #define USART_CR1_CMIE USART_CR1_CMIE_Msk /*!< Character match interrupt enable */ 12487 #define USART_CR1_OVER8_Pos (15U) 12488 #define USART_CR1_OVER8_Msk (0x1UL << USART_CR1_OVER8_Pos) /*!< 0x00008000 */ 12489 #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit or 16-bit mode */ 12490 #define USART_CR1_DEDT_Pos (16U) 12491 #define USART_CR1_DEDT_Msk (0x1FUL << USART_CR1_DEDT_Pos) /*!< 0x001F0000 */ 12492 #define USART_CR1_DEDT USART_CR1_DEDT_Msk /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */ 12493 #define USART_CR1_DEDT_0 (0x01U << USART_CR1_DEDT_Pos) /*!< 0x00010000 */ 12494 #define USART_CR1_DEDT_1 (0x02U << USART_CR1_DEDT_Pos) /*!< 0x00020000 */ 12495 #define USART_CR1_DEDT_2 (0x04U << USART_CR1_DEDT_Pos) /*!< 0x00040000 */ 12496 #define USART_CR1_DEDT_3 (0x08U << USART_CR1_DEDT_Pos) /*!< 0x00080000 */ 12497 #define USART_CR1_DEDT_4 (0x10U << USART_CR1_DEDT_Pos) /*!< 0x00100000 */ 12498 #define USART_CR1_DEAT_Pos (21U) 12499 #define USART_CR1_DEAT_Msk (0x1FUL << USART_CR1_DEAT_Pos) /*!< 0x03E00000 */ 12500 #define USART_CR1_DEAT USART_CR1_DEAT_Msk /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */ 12501 #define USART_CR1_DEAT_0 (0x01U << USART_CR1_DEAT_Pos) /*!< 0x00200000 */ 12502 #define USART_CR1_DEAT_1 (0x02U << USART_CR1_DEAT_Pos) /*!< 0x00400000 */ 12503 #define USART_CR1_DEAT_2 (0x04U << USART_CR1_DEAT_Pos) /*!< 0x00800000 */ 12504 #define USART_CR1_DEAT_3 (0x08U << USART_CR1_DEAT_Pos) /*!< 0x01000000 */ 12505 #define USART_CR1_DEAT_4 (0x10U << USART_CR1_DEAT_Pos) /*!< 0x02000000 */ 12506 #define USART_CR1_RTOIE_Pos (26U) 12507 #define USART_CR1_RTOIE_Msk (0x1UL << USART_CR1_RTOIE_Pos) /*!< 0x04000000 */ 12508 #define USART_CR1_RTOIE USART_CR1_RTOIE_Msk /*!< Receive Time Out Interrupt Enable */ 12509 #define USART_CR1_EOBIE_Pos (27U) 12510 #define USART_CR1_EOBIE_Msk (0x1UL << USART_CR1_EOBIE_Pos) /*!< 0x08000000 */ 12511 #define USART_CR1_EOBIE USART_CR1_EOBIE_Msk /*!< End of Block Interrupt Enable */ 12512 #define USART_CR1_M1_Pos (28U) 12513 #define USART_CR1_M1_Msk (0x1UL << USART_CR1_M1_Pos) /*!< 0x10000000 */ 12514 #define USART_CR1_M1 USART_CR1_M1_Msk /*!< Word length - Bit 1 */ 12515 #define USART_CR1_M (uint32_t)(USART_CR1_M1 | USART_CR1_M0) /*!< Word length */ 12516 #define USART_CR1_FIFOEN_Pos (29U) 12517 #define USART_CR1_FIFOEN_Msk (0x1UL << USART_CR1_FIFOEN_Pos) /*!< 0x20000000 */ 12518 #define USART_CR1_FIFOEN USART_CR1_FIFOEN_Msk /*!< FIFO mode enable */ 12519 #define USART_CR1_TXFEIE_Pos (30U) 12520 #define USART_CR1_TXFEIE_Msk (0x1UL << USART_CR1_TXFEIE_Pos) /*!< 0x40000000 */ 12521 #define USART_CR1_TXFEIE USART_CR1_TXFEIE_Msk /*!< TX FIFO Empty Interrupt Enable */ 12522 #define USART_CR1_RXFFIE_Pos (31U) 12523 #define USART_CR1_RXFFIE_Msk (0x1UL << USART_CR1_RXFFIE_Pos) /*!< 0x80000000 */ 12524 #define USART_CR1_RXFFIE USART_CR1_RXFFIE_Msk /*!< RX FIFO Full Interrupt Enable */ 12525 12526 /****************** Bit definition for USART_CR2 register *******************/ 12527 #define USART_CR2_SLVEN_Pos (0U) 12528 #define USART_CR2_SLVEN_Msk (0x1UL << USART_CR2_SLVEN_Pos) /*!< 0x00000001 */ 12529 #define USART_CR2_SLVEN USART_CR2_SLVEN_Msk /*!< Synchronous Slave mode enable */ 12530 #define USART_CR2_DIS_NSS_Pos (3U) 12531 #define USART_CR2_DIS_NSS_Msk (0x1UL << USART_CR2_DIS_NSS_Pos) /*!< 0x00000008 */ 12532 #define USART_CR2_DIS_NSS USART_CR2_DIS_NSS_Msk /*!< Slave Select (NSS) pin management */ 12533 #define USART_CR2_ADDM7_Pos (4U) 12534 #define USART_CR2_ADDM7_Msk (0x1UL << USART_CR2_ADDM7_Pos) /*!< 0x00000010 */ 12535 #define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk /*!< 7-bit or 4-bit Address Detection */ 12536 #define USART_CR2_LBDL_Pos (5U) 12537 #define USART_CR2_LBDL_Msk (0x1UL << USART_CR2_LBDL_Pos) /*!< 0x00000020 */ 12538 #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */ 12539 #define USART_CR2_LBDIE_Pos (6U) 12540 #define USART_CR2_LBDIE_Msk (0x1UL << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */ 12541 #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */ 12542 #define USART_CR2_LBCL_Pos (8U) 12543 #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos) /*!< 0x00000100 */ 12544 #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */ 12545 #define USART_CR2_CPHA_Pos (9U) 12546 #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos) /*!< 0x00000200 */ 12547 #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */ 12548 #define USART_CR2_CPOL_Pos (10U) 12549 #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos) /*!< 0x00000400 */ 12550 #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */ 12551 #define USART_CR2_CLKEN_Pos (11U) 12552 #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */ 12553 #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */ 12554 #define USART_CR2_STOP_Pos (12U) 12555 #define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos) /*!< 0x00003000 */ 12556 #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */ 12557 #define USART_CR2_STOP_0 (0x1U << USART_CR2_STOP_Pos) /*!< 0x00001000 */ 12558 #define USART_CR2_STOP_1 (0x2U << USART_CR2_STOP_Pos) /*!< 0x00002000 */ 12559 #define USART_CR2_LINEN_Pos (14U) 12560 #define USART_CR2_LINEN_Msk (0x1UL << USART_CR2_LINEN_Pos) /*!< 0x00004000 */ 12561 #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */ 12562 #define USART_CR2_SWAP_Pos (15U) 12563 #define USART_CR2_SWAP_Msk (0x1UL << USART_CR2_SWAP_Pos) /*!< 0x00008000 */ 12564 #define USART_CR2_SWAP USART_CR2_SWAP_Msk /*!< SWAP TX/RX pins */ 12565 #define USART_CR2_RXINV_Pos (16U) 12566 #define USART_CR2_RXINV_Msk (0x1UL << USART_CR2_RXINV_Pos) /*!< 0x00010000 */ 12567 #define USART_CR2_RXINV USART_CR2_RXINV_Msk /*!< RX pin active level inversion */ 12568 #define USART_CR2_TXINV_Pos (17U) 12569 #define USART_CR2_TXINV_Msk (0x1UL << USART_CR2_TXINV_Pos) /*!< 0x00020000 */ 12570 #define USART_CR2_TXINV USART_CR2_TXINV_Msk /*!< TX pin active level inversion */ 12571 #define USART_CR2_DATAINV_Pos (18U) 12572 #define USART_CR2_DATAINV_Msk (0x1UL << USART_CR2_DATAINV_Pos) /*!< 0x00040000 */ 12573 #define USART_CR2_DATAINV USART_CR2_DATAINV_Msk /*!< Binary data inversion */ 12574 #define USART_CR2_MSBFIRST_Pos (19U) 12575 #define USART_CR2_MSBFIRST_Msk (0x1UL << USART_CR2_MSBFIRST_Pos) /*!< 0x00080000 */ 12576 #define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk /*!< Most Significant Bit First */ 12577 #define USART_CR2_ABREN_Pos (20U) 12578 #define USART_CR2_ABREN_Msk (0x1UL << USART_CR2_ABREN_Pos) /*!< 0x00100000 */ 12579 #define USART_CR2_ABREN USART_CR2_ABREN_Msk /*!< Auto Baud-Rate Enable*/ 12580 #define USART_CR2_ABRMODE_Pos (21U) 12581 #define USART_CR2_ABRMODE_Msk (0x3UL << USART_CR2_ABRMODE_Pos) /*!< 0x00600000 */ 12582 #define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */ 12583 #define USART_CR2_ABRMODE_0 (0x1U << USART_CR2_ABRMODE_Pos) /*!< 0x00200000 */ 12584 #define USART_CR2_ABRMODE_1 (0x2U << USART_CR2_ABRMODE_Pos) /*!< 0x00400000 */ 12585 #define USART_CR2_RTOEN_Pos (23U) 12586 #define USART_CR2_RTOEN_Msk (0x1UL << USART_CR2_RTOEN_Pos) /*!< 0x00800000 */ 12587 #define USART_CR2_RTOEN USART_CR2_RTOEN_Msk /*!< Receiver Time-Out enable */ 12588 #define USART_CR2_ADD_Pos (24U) 12589 #define USART_CR2_ADD_Msk (0xFFUL << USART_CR2_ADD_Pos) /*!< 0xFF000000 */ 12590 #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */ 12591 12592 /****************** Bit definition for USART_CR3 register *******************/ 12593 #define USART_CR3_EIE_Pos (0U) 12594 #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos) /*!< 0x00000001 */ 12595 #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */ 12596 #define USART_CR3_IREN_Pos (1U) 12597 #define USART_CR3_IREN_Msk (0x1UL << USART_CR3_IREN_Pos) /*!< 0x00000002 */ 12598 #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */ 12599 #define USART_CR3_IRLP_Pos (2U) 12600 #define USART_CR3_IRLP_Msk (0x1UL << USART_CR3_IRLP_Pos) /*!< 0x00000004 */ 12601 #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */ 12602 #define USART_CR3_HDSEL_Pos (3U) 12603 #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */ 12604 #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */ 12605 #define USART_CR3_NACK_Pos (4U) 12606 #define USART_CR3_NACK_Msk (0x1UL << USART_CR3_NACK_Pos) /*!< 0x00000010 */ 12607 #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< SmartCard NACK enable */ 12608 #define USART_CR3_SCEN_Pos (5U) 12609 #define USART_CR3_SCEN_Msk (0x1UL << USART_CR3_SCEN_Pos) /*!< 0x00000020 */ 12610 #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< SmartCard mode enable */ 12611 #define USART_CR3_DMAR_Pos (6U) 12612 #define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos) /*!< 0x00000040 */ 12613 #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */ 12614 #define USART_CR3_DMAT_Pos (7U) 12615 #define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos) /*!< 0x00000080 */ 12616 #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */ 12617 #define USART_CR3_RTSE_Pos (8U) 12618 #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos) /*!< 0x00000100 */ 12619 #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */ 12620 #define USART_CR3_CTSE_Pos (9U) 12621 #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos) /*!< 0x00000200 */ 12622 #define USART_CR3_CTSE USART_CR3_CTSE_Msk 12623 #define USART_CR3_CTSIE_Pos (10U) 12624 #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */ 12625 #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */ 12626 #define USART_CR3_ONEBIT_Pos (11U) 12627 #define USART_CR3_ONEBIT_Msk (0x1UL << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */ 12628 #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */ 12629 #define USART_CR3_OVRDIS_Pos (12U) 12630 #define USART_CR3_OVRDIS_Msk (0x1UL << USART_CR3_OVRDIS_Pos) /*!< 0x00001000 */ 12631 #define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk /*!< Overrun Disable */ 12632 #define USART_CR3_DDRE_Pos (13U) 12633 #define USART_CR3_DDRE_Msk (0x1UL << USART_CR3_DDRE_Pos) /*!< 0x00002000 */ 12634 #define USART_CR3_DDRE USART_CR3_DDRE_Msk /*!< DMA Disable on Reception Error */ 12635 #define USART_CR3_DEM_Pos (14U) 12636 #define USART_CR3_DEM_Msk (0x1UL << USART_CR3_DEM_Pos) /*!< 0x00004000 */ 12637 #define USART_CR3_DEM USART_CR3_DEM_Msk /*!< Driver Enable Mode */ 12638 #define USART_CR3_DEP_Pos (15U) 12639 #define USART_CR3_DEP_Msk (0x1UL << USART_CR3_DEP_Pos) /*!< 0x00008000 */ 12640 #define USART_CR3_DEP USART_CR3_DEP_Msk /*!< Driver Enable Polarity Selection */ 12641 #define USART_CR3_SCARCNT_Pos (17U) 12642 #define USART_CR3_SCARCNT_Msk (0x7UL << USART_CR3_SCARCNT_Pos) /*!< 0x000E0000 */ 12643 #define USART_CR3_SCARCNT USART_CR3_SCARCNT_Msk /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */ 12644 #define USART_CR3_SCARCNT_0 (0x1U << USART_CR3_SCARCNT_Pos) /*!< 0x00020000 */ 12645 #define USART_CR3_SCARCNT_1 (0x2U << USART_CR3_SCARCNT_Pos) /*!< 0x00040000 */ 12646 #define USART_CR3_SCARCNT_2 (0x4U << USART_CR3_SCARCNT_Pos) /*!< 0x00080000 */ 12647 #define USART_CR3_WUS_Pos (20U) 12648 #define USART_CR3_WUS_Msk (0x3UL << USART_CR3_WUS_Pos) /*!< 0x00300000 */ 12649 #define USART_CR3_WUS USART_CR3_WUS_Msk /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */ 12650 #define USART_CR3_WUS_0 (0x1U << USART_CR3_WUS_Pos) /*!< 0x00100000 */ 12651 #define USART_CR3_WUS_1 (0x2U << USART_CR3_WUS_Pos) /*!< 0x00200000 */ 12652 #define USART_CR3_WUFIE_Pos (22U) 12653 #define USART_CR3_WUFIE_Msk (0x1UL << USART_CR3_WUFIE_Pos) /*!< 0x00400000 */ 12654 #define USART_CR3_WUFIE USART_CR3_WUFIE_Msk /*!< Wake Up Interrupt Enable */ 12655 #define USART_CR3_TXFTIE_Pos (23U) 12656 #define USART_CR3_TXFTIE_Msk (0x1UL << USART_CR3_TXFTIE_Pos) /*!< 0x00800000 */ 12657 #define USART_CR3_TXFTIE USART_CR3_TXFTIE_Msk /*!< TX FIFO Threshold Interrupt Enable */ 12658 #define USART_CR3_TCBGTIE_Pos (24U) 12659 #define USART_CR3_TCBGTIE_Msk (0x1UL << USART_CR3_TCBGTIE_Pos) /*!< 0x01000000 */ 12660 #define USART_CR3_TCBGTIE USART_CR3_TCBGTIE_Msk /*!< Transmission Complete Before Guard Time Interrupt Enable */ 12661 #define USART_CR3_RXFTCFG_Pos (25U) 12662 #define USART_CR3_RXFTCFG_Msk (0x7UL << USART_CR3_RXFTCFG_Pos) /*!< 0x0E000000 */ 12663 #define USART_CR3_RXFTCFG USART_CR3_RXFTCFG_Msk /*!< RX FIFO Threshold Configuration */ 12664 #define USART_CR3_RXFTCFG_0 (0x1U << USART_CR3_RXFTCFG_Pos) /*!< 0x02000000 */ 12665 #define USART_CR3_RXFTCFG_1 (0x2U << USART_CR3_RXFTCFG_Pos) /*!< 0x04000000 */ 12666 #define USART_CR3_RXFTCFG_2 (0x4U << USART_CR3_RXFTCFG_Pos) /*!< 0x08000000 */ 12667 #define USART_CR3_RXFTIE_Pos (28U) 12668 #define USART_CR3_RXFTIE_Msk (0x1UL << USART_CR3_RXFTIE_Pos) /*!< 0x10000000 */ 12669 #define USART_CR3_RXFTIE USART_CR3_RXFTIE_Msk /*!< RX FIFO Threshold Interrupt Enable */ 12670 #define USART_CR3_TXFTCFG_Pos (29U) 12671 #define USART_CR3_TXFTCFG_Msk (0x7UL << USART_CR3_TXFTCFG_Pos) /*!< 0xE0000000 */ 12672 #define USART_CR3_TXFTCFG USART_CR3_TXFTCFG_Msk /*!< TX FIFO Threshold configuration */ 12673 #define USART_CR3_TXFTCFG_0 (0x1U << USART_CR3_TXFTCFG_Pos) /*!< 0x20000000 */ 12674 #define USART_CR3_TXFTCFG_1 (0x2U << USART_CR3_TXFTCFG_Pos) /*!< 0x40000000 */ 12675 #define USART_CR3_TXFTCFG_2 (0x4U << USART_CR3_TXFTCFG_Pos) /*!< 0x80000000 */ 12676 12677 /****************** Bit definition for USART_BRR register *******************/ 12678 #define USART_BRR_LPUART ((uint32_t)0x000FFFFF) /*!< LPUART Baud rate register [19:0] */ 12679 #define USART_BRR_BRR ((uint16_t)0xFFFF) /*!< USART Baud rate register [15:0] */ 12680 12681 /****************** Bit definition for USART_GTPR register ******************/ 12682 #define USART_GTPR_PSC_Pos (0U) 12683 #define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos) /*!< 0x000000FF */ 12684 #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */ 12685 #define USART_GTPR_GT_Pos (8U) 12686 #define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */ 12687 #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< GT[7:0] bits (Guard time value) */ 12688 12689 /******************* Bit definition for USART_RTOR register *****************/ 12690 #define USART_RTOR_RTO_Pos (0U) 12691 #define USART_RTOR_RTO_Msk (0xFFFFFFUL << USART_RTOR_RTO_Pos) /*!< 0x00FFFFFF */ 12692 #define USART_RTOR_RTO USART_RTOR_RTO_Msk /*!< Receiver Timeout Value */ 12693 #define USART_RTOR_BLEN_Pos (24U) 12694 #define USART_RTOR_BLEN_Msk (0xFFUL << USART_RTOR_BLEN_Pos) /*!< 0xFF000000 */ 12695 #define USART_RTOR_BLEN USART_RTOR_BLEN_Msk /*!< Block Length */ 12696 12697 /******************* Bit definition for USART_RQR register ******************/ 12698 #define USART_RQR_ABRRQ_Pos (0U) 12699 #define USART_RQR_ABRRQ_Msk (0x1UL << USART_RQR_ABRRQ_Pos) /*!< 0x00000001 */ 12700 #define USART_RQR_ABRRQ USART_RQR_ABRRQ_Msk /*!< Auto-Baud Rate Request */ 12701 #define USART_RQR_SBKRQ_Pos (1U) 12702 #define USART_RQR_SBKRQ_Msk (0x1UL << USART_RQR_SBKRQ_Pos) /*!< 0x00000002 */ 12703 #define USART_RQR_SBKRQ USART_RQR_SBKRQ_Msk /*!< Send Break Request */ 12704 #define USART_RQR_MMRQ_Pos (2U) 12705 #define USART_RQR_MMRQ_Msk (0x1UL << USART_RQR_MMRQ_Pos) /*!< 0x00000004 */ 12706 #define USART_RQR_MMRQ USART_RQR_MMRQ_Msk /*!< Mute Mode Request */ 12707 #define USART_RQR_RXFRQ_Pos (3U) 12708 #define USART_RQR_RXFRQ_Msk (0x1UL << USART_RQR_RXFRQ_Pos) /*!< 0x00000008 */ 12709 #define USART_RQR_RXFRQ USART_RQR_RXFRQ_Msk /*!< Receive Data flush Request */ 12710 #define USART_RQR_TXFRQ_Pos (4U) 12711 #define USART_RQR_TXFRQ_Msk (0x1UL << USART_RQR_TXFRQ_Pos) /*!< 0x00000010 */ 12712 #define USART_RQR_TXFRQ USART_RQR_TXFRQ_Msk /*!< Transmit Data flush Request */ 12713 12714 /******************* Bit definition for USART_ISR register ******************/ 12715 #define USART_ISR_PE_Pos (0U) 12716 #define USART_ISR_PE_Msk (0x1UL << USART_ISR_PE_Pos) /*!< 0x00000001 */ 12717 #define USART_ISR_PE USART_ISR_PE_Msk /*!< Parity Error */ 12718 #define USART_ISR_FE_Pos (1U) 12719 #define USART_ISR_FE_Msk (0x1UL << USART_ISR_FE_Pos) /*!< 0x00000002 */ 12720 #define USART_ISR_FE USART_ISR_FE_Msk /*!< Framing Error */ 12721 #define USART_ISR_NE_Pos (2U) 12722 #define USART_ISR_NE_Msk (0x1UL << USART_ISR_NE_Pos) /*!< 0x00000004 */ 12723 #define USART_ISR_NE USART_ISR_NE_Msk /*!< START bit Noise Error detection Flag */ 12724 #define USART_ISR_ORE_Pos (3U) 12725 #define USART_ISR_ORE_Msk (0x1UL << USART_ISR_ORE_Pos) /*!< 0x00000008 */ 12726 #define USART_ISR_ORE USART_ISR_ORE_Msk /*!< OverRun Error */ 12727 #define USART_ISR_IDLE_Pos (4U) 12728 #define USART_ISR_IDLE_Msk (0x1UL << USART_ISR_IDLE_Pos) /*!< 0x00000010 */ 12729 #define USART_ISR_IDLE USART_ISR_IDLE_Msk /*!< IDLE line detected */ 12730 #define USART_ISR_RXNE_Pos (5U) 12731 #define USART_ISR_RXNE_Msk (0x1UL << USART_ISR_RXNE_Pos) /*!< 0x00000020 */ 12732 #define USART_ISR_RXNE USART_ISR_RXNE_Msk /*!< Read Data Register Not Empty */ 12733 #define USART_ISR_RXNE_RXFNE_Pos USART_ISR_RXNE_Pos 12734 #define USART_ISR_RXNE_RXFNE_Msk USART_ISR_RXNE_Msk /*!< 0x00000020 */ 12735 #define USART_ISR_RXNE_RXFNE USART_ISR_RXNE_Msk /*!< Read Data Register or RX FIFO Not Empty */ 12736 #define USART_ISR_TC_Pos (6U) 12737 #define USART_ISR_TC_Msk (0x1UL << USART_ISR_TC_Pos) /*!< 0x00000040 */ 12738 #define USART_ISR_TC USART_ISR_TC_Msk /*!< Transmission Complete */ 12739 #define USART_ISR_TXE_Pos (7U) 12740 #define USART_ISR_TXE_Msk (0x1UL << USART_ISR_TXE_Pos) /*!< 0x00000080 */ 12741 #define USART_ISR_TXE USART_ISR_TXE_Msk /*!< Transmit Data Register Empty */ 12742 #define USART_ISR_TXE_TXFNF_Pos USART_ISR_TXE_Pos 12743 #define USART_ISR_TXE_TXFNF_Msk USART_ISR_TXE_Msk /*!< 0x00000080 */ 12744 #define USART_ISR_TXE_TXFNF USART_ISR_TXE_Msk /*!< Transmit Data Register Empty or TX FIFO Not Full Flag */ 12745 #define USART_ISR_LBDF_Pos (8U) 12746 #define USART_ISR_LBDF_Msk (0x1UL << USART_ISR_LBDF_Pos) /*!< 0x00000100 */ 12747 #define USART_ISR_LBDF USART_ISR_LBDF_Msk /*!< LIN Break Detection Flag */ 12748 #define USART_ISR_CTSIF_Pos (9U) 12749 #define USART_ISR_CTSIF_Msk (0x1UL << USART_ISR_CTSIF_Pos) /*!< 0x00000200 */ 12750 #define USART_ISR_CTSIF USART_ISR_CTSIF_Msk /*!< CTS interrupt Flag */ 12751 #define USART_ISR_CTS_Pos (10U) 12752 #define USART_ISR_CTS_Msk (0x1UL << USART_ISR_CTS_Pos) /*!< 0x00000400 */ 12753 #define USART_ISR_CTS USART_ISR_CTS_Msk /*!< CTS Flag */ 12754 #define USART_ISR_RTOF_Pos (11U) 12755 #define USART_ISR_RTOF_Msk (0x1UL << USART_ISR_RTOF_Pos) /*!< 0x00000800 */ 12756 #define USART_ISR_RTOF USART_ISR_RTOF_Msk /*!< Receiver Timeout */ 12757 #define USART_ISR_EOBF_Pos (12U) 12758 #define USART_ISR_EOBF_Msk (0x1UL << USART_ISR_EOBF_Pos) /*!< 0x00001000 */ 12759 #define USART_ISR_EOBF USART_ISR_EOBF_Msk /*!< End Of Block Flag */ 12760 #define USART_ISR_UDR_Pos (13U) 12761 #define USART_ISR_UDR_Msk (0x1UL << USART_ISR_UDR_Pos) /*!< 0x00002000 */ 12762 #define USART_ISR_UDR USART_ISR_UDR_Msk /*!< SPI Slave Underrun error Flag */ 12763 #define USART_ISR_ABRE_Pos (14U) 12764 #define USART_ISR_ABRE_Msk (0x1UL << USART_ISR_ABRE_Pos) /*!< 0x00004000 */ 12765 #define USART_ISR_ABRE USART_ISR_ABRE_Msk /*!< Auto-Baud Rate Error */ 12766 #define USART_ISR_ABRF_Pos (15U) 12767 #define USART_ISR_ABRF_Msk (0x1UL << USART_ISR_ABRF_Pos) /*!< 0x00008000 */ 12768 #define USART_ISR_ABRF USART_ISR_ABRF_Msk /*!< Auto-Baud Rate Flag */ 12769 #define USART_ISR_BUSY_Pos (16U) 12770 #define USART_ISR_BUSY_Msk (0x1UL << USART_ISR_BUSY_Pos) /*!< 0x00010000 */ 12771 #define USART_ISR_BUSY USART_ISR_BUSY_Msk /*!< Busy Flag */ 12772 #define USART_ISR_CMF_Pos (17U) 12773 #define USART_ISR_CMF_Msk (0x1UL << USART_ISR_CMF_Pos) /*!< 0x00020000 */ 12774 #define USART_ISR_CMF USART_ISR_CMF_Msk /*!< Character Match Flag */ 12775 #define USART_ISR_SBKF_Pos (18U) 12776 #define USART_ISR_SBKF_Msk (0x1UL << USART_ISR_SBKF_Pos) /*!< 0x00040000 */ 12777 #define USART_ISR_SBKF USART_ISR_SBKF_Msk /*!< Send Break Flag */ 12778 #define USART_ISR_RWU_Pos (19U) 12779 #define USART_ISR_RWU_Msk (0x1UL << USART_ISR_RWU_Pos) /*!< 0x00080000 */ 12780 #define USART_ISR_RWU USART_ISR_RWU_Msk /*!< Receive Wake Up from mute mode Flag */ 12781 #define USART_ISR_WUF_Pos (20U) 12782 #define USART_ISR_WUF_Msk (0x1UL << USART_ISR_WUF_Pos) /*!< 0x00100000 */ 12783 #define USART_ISR_WUF USART_ISR_WUF_Msk /*!< Wake Up from stop mode Flag */ 12784 #define USART_ISR_TEACK_Pos (21U) 12785 #define USART_ISR_TEACK_Msk (0x1UL << USART_ISR_TEACK_Pos) /*!< 0x00200000 */ 12786 #define USART_ISR_TEACK USART_ISR_TEACK_Msk /*!< Transmit Enable Acknowledge Flag */ 12787 #define USART_ISR_REACK_Pos (22U) 12788 #define USART_ISR_REACK_Msk (0x1UL << USART_ISR_REACK_Pos) /*!< 0x00400000 */ 12789 #define USART_ISR_REACK USART_ISR_REACK_Msk /*!< Receive Enable Acknowledge Flag */ 12790 #define USART_ISR_TXFE_Pos (23U) 12791 #define USART_ISR_TXFE_Msk (0x1UL << USART_ISR_TXFE_Pos) /*!< 0x00800000 */ 12792 #define USART_ISR_TXFE USART_ISR_TXFE_Msk /*!< TX FIFO Empty Flag */ 12793 #define USART_ISR_RXFF_Pos (24U) 12794 #define USART_ISR_RXFF_Msk (0x1UL << USART_ISR_RXFF_Pos) /*!< 0x01000000 */ 12795 #define USART_ISR_RXFF USART_ISR_RXFF_Msk /*!< RX FIFO Full Flag */ 12796 #define USART_ISR_TCBGT_Pos (25U) 12797 #define USART_ISR_TCBGT_Msk (0x1UL << USART_ISR_TCBGT_Pos) /*!< 0x02000000 */ 12798 #define USART_ISR_TCBGT USART_ISR_TCBGT_Msk /*!< Transmission Complete Before Guard Time completion */ 12799 #define USART_ISR_RXFT_Pos (26U) 12800 #define USART_ISR_RXFT_Msk (0x1UL << USART_ISR_RXFT_Pos) /*!< 0x04000000 */ 12801 #define USART_ISR_RXFT USART_ISR_RXFT_Msk /*!< RX FIFO Threshold Flag */ 12802 #define USART_ISR_TXFT_Pos (27U) 12803 #define USART_ISR_TXFT_Msk (0x1UL << USART_ISR_TXFT_Pos) /*!< 0x08000000 */ 12804 #define USART_ISR_TXFT USART_ISR_TXFT_Msk /*!< TX FIFO Threshold Flag */ 12805 12806 /******************* Bit definition for USART_ICR register ******************/ 12807 #define USART_ICR_PECF_Pos (0U) 12808 #define USART_ICR_PECF_Msk (0x1UL << USART_ICR_PECF_Pos) /*!< 0x00000001 */ 12809 #define USART_ICR_PECF USART_ICR_PECF_Msk /*!< Parity Error Clear Flag */ 12810 #define USART_ICR_FECF_Pos (1U) 12811 #define USART_ICR_FECF_Msk (0x1UL << USART_ICR_FECF_Pos) /*!< 0x00000002 */ 12812 #define USART_ICR_FECF USART_ICR_FECF_Msk /*!< Framing Error Clear Flag */ 12813 #define USART_ICR_NECF_Pos (2U) 12814 #define USART_ICR_NECF_Msk (0x1UL << USART_ICR_NECF_Pos) /*!< 0x00000004 */ 12815 #define USART_ICR_NECF USART_ICR_NECF_Msk /*!< Noise Error detected Clear Flag */ 12816 #define USART_ICR_ORECF_Pos (3U) 12817 #define USART_ICR_ORECF_Msk (0x1UL << USART_ICR_ORECF_Pos) /*!< 0x00000008 */ 12818 #define USART_ICR_ORECF USART_ICR_ORECF_Msk /*!< OverRun Error Clear Flag */ 12819 #define USART_ICR_IDLECF_Pos (4U) 12820 #define USART_ICR_IDLECF_Msk (0x1UL << USART_ICR_IDLECF_Pos) /*!< 0x00000010 */ 12821 #define USART_ICR_IDLECF USART_ICR_IDLECF_Msk /*!< IDLE line detected Clear Flag */ 12822 #define USART_ICR_TXFECF_Pos (5U) 12823 #define USART_ICR_TXFECF_Msk (0x1UL << USART_ICR_TXFECF_Pos) /*!< 0x00000020 */ 12824 #define USART_ICR_TXFECF USART_ICR_TXFECF_Msk /*!< TX FIFO Empty Clear Flag */ 12825 #define USART_ICR_TCCF_Pos (6U) 12826 #define USART_ICR_TCCF_Msk (0x1UL << USART_ICR_TCCF_Pos) /*!< 0x00000040 */ 12827 #define USART_ICR_TCCF USART_ICR_TCCF_Msk /*!< Transmission Complete Clear Flag */ 12828 #define USART_ICR_TCBGTCF_Pos (7U) 12829 #define USART_ICR_TCBGTCF_Msk (0x1UL << USART_ICR_TCBGTCF_Pos) /*!< 0x00000080 */ 12830 #define USART_ICR_TCBGTCF USART_ICR_TCBGTCF_Msk /*!< Transmission Complete Before Guard Time Clear Flag */ 12831 #define USART_ICR_LBDCF_Pos (8U) 12832 #define USART_ICR_LBDCF_Msk (0x1UL << USART_ICR_LBDCF_Pos) /*!< 0x00000100 */ 12833 #define USART_ICR_LBDCF USART_ICR_LBDCF_Msk /*!< LIN Break Detection Clear Flag */ 12834 #define USART_ICR_CTSCF_Pos (9U) 12835 #define USART_ICR_CTSCF_Msk (0x1UL << USART_ICR_CTSCF_Pos) /*!< 0x00000200 */ 12836 #define USART_ICR_CTSCF USART_ICR_CTSCF_Msk /*!< CTS Interrupt Clear Flag */ 12837 #define USART_ICR_RTOCF_Pos (11U) 12838 #define USART_ICR_RTOCF_Msk (0x1UL << USART_ICR_RTOCF_Pos) /*!< 0x00000800 */ 12839 #define USART_ICR_RTOCF USART_ICR_RTOCF_Msk /*!< Receiver Time Out Clear Flag */ 12840 #define USART_ICR_EOBCF_Pos (12U) 12841 #define USART_ICR_EOBCF_Msk (0x1UL << USART_ICR_EOBCF_Pos) /*!< 0x00001000 */ 12842 #define USART_ICR_EOBCF USART_ICR_EOBCF_Msk /*!< End Of Block Clear Flag */ 12843 #define USART_ICR_UDRCF_Pos (13U) 12844 #define USART_ICR_UDRCF_Msk (0x1UL << USART_ICR_UDRCF_Pos) /*!< 0x00002000 */ 12845 #define USART_ICR_UDRCF USART_ICR_UDRCF_Msk /*!< SPI Slave Underrun Clear Flag */ 12846 #define USART_ICR_CMCF_Pos (17U) 12847 #define USART_ICR_CMCF_Msk (0x1UL << USART_ICR_CMCF_Pos) /*!< 0x00020000 */ 12848 #define USART_ICR_CMCF USART_ICR_CMCF_Msk /*!< Character Match Clear Flag */ 12849 #define USART_ICR_WUCF_Pos (20U) 12850 #define USART_ICR_WUCF_Msk (0x1UL << USART_ICR_WUCF_Pos) /*!< 0x00100000 */ 12851 #define USART_ICR_WUCF USART_ICR_WUCF_Msk /*!< Wake Up from stop mode Clear Flag */ 12852 12853 /******************* Bit definition for USART_RDR register ******************/ 12854 #define USART_RDR_RDR_Pos (0U) 12855 #define USART_RDR_RDR_Msk (0x01FFUL << USART_RDR_RDR_Pos) /*!< 0x000001FF */ 12856 #define USART_RDR_RDR USART_RDR_RDR_Msk /*!< RDR[8:0] bits (Receive Data value) */ 12857 12858 /******************* Bit definition for USART_TDR register ******************/ 12859 #define USART_TDR_TDR_Pos (0U) 12860 #define USART_TDR_TDR_Msk (0x01FFUL << USART_TDR_TDR_Pos) /*!< 0x000001FF */ 12861 #define USART_TDR_TDR USART_TDR_TDR_Msk /*!< TDR[8:0] bits (Transmit Data value) */ 12862 12863 /******************* Bit definition for USART_PRESC register ******************/ 12864 #define USART_PRESC_PRESCALER_Pos (0U) 12865 #define USART_PRESC_PRESCALER_Msk (0xFUL << USART_PRESC_PRESCALER_Pos) /*!< 0x0000000F */ 12866 #define USART_PRESC_PRESCALER USART_PRESC_PRESCALER_Msk /*!< PRESCALER[3:0] bits (Clock prescaler) */ 12867 #define USART_PRESC_PRESCALER_0 (0x1U << USART_PRESC_PRESCALER_Pos) /*!< 0x00000001 */ 12868 #define USART_PRESC_PRESCALER_1 (0x2U << USART_PRESC_PRESCALER_Pos) /*!< 0x00000002 */ 12869 #define USART_PRESC_PRESCALER_2 (0x4U << USART_PRESC_PRESCALER_Pos) /*!< 0x00000004 */ 12870 #define USART_PRESC_PRESCALER_3 (0x8U << USART_PRESC_PRESCALER_Pos) /*!< 0x00000008 */ 12871 12872 /******************************************************************************/ 12873 /* */ 12874 /* VREFBUF */ 12875 /* */ 12876 /******************************************************************************/ 12877 /******************* Bit definition for VREFBUF_CSR register ****************/ 12878 #define VREFBUF_CSR_ENVR_Pos (0U) 12879 #define VREFBUF_CSR_ENVR_Msk (0x1UL << VREFBUF_CSR_ENVR_Pos) /*!< 0x00000001 */ 12880 #define VREFBUF_CSR_ENVR VREFBUF_CSR_ENVR_Msk /*!<Voltage reference buffer enable */ 12881 #define VREFBUF_CSR_HIZ_Pos (1U) 12882 #define VREFBUF_CSR_HIZ_Msk (0x1UL << VREFBUF_CSR_HIZ_Pos) /*!< 0x00000002 */ 12883 #define VREFBUF_CSR_HIZ VREFBUF_CSR_HIZ_Msk /*!<High impedance mode */ 12884 #define VREFBUF_CSR_VRS_Pos (2U) 12885 #define VREFBUF_CSR_VRS_Msk (0x1UL << VREFBUF_CSR_VRS_Pos) /*!< 0x00000004 */ 12886 #define VREFBUF_CSR_VRS VREFBUF_CSR_VRS_Msk /*!<Voltage reference scale */ 12887 #define VREFBUF_CSR_VRR_Pos (3U) 12888 #define VREFBUF_CSR_VRR_Msk (0x1UL << VREFBUF_CSR_VRR_Pos) /*!< 0x00000008 */ 12889 #define VREFBUF_CSR_VRR VREFBUF_CSR_VRR_Msk /*!<Voltage reference buffer ready */ 12890 12891 /******************* Bit definition for VREFBUF_CCR register ******************/ 12892 #define VREFBUF_CCR_TRIM_Pos (0U) 12893 #define VREFBUF_CCR_TRIM_Msk (0x3FUL << VREFBUF_CCR_TRIM_Pos) /*!< 0x0000003F */ 12894 #define VREFBUF_CCR_TRIM VREFBUF_CCR_TRIM_Msk /*!<TRIM[5:0] bits (Trimming code) */ 12895 12896 /******************************************************************************/ 12897 /* */ 12898 /* Window WATCHDOG */ 12899 /* */ 12900 /******************************************************************************/ 12901 /******************* Bit definition for WWDG_CR register ********************/ 12902 #define WWDG_CR_T_Pos (0U) 12903 #define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos) /*!< 0x0000007F */ 12904 #define WWDG_CR_T WWDG_CR_T_Msk /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */ 12905 #define WWDG_CR_T_0 (0x01U << WWDG_CR_T_Pos) /*!< 0x00000001 */ 12906 #define WWDG_CR_T_1 (0x02U << WWDG_CR_T_Pos) /*!< 0x00000002 */ 12907 #define WWDG_CR_T_2 (0x04U << WWDG_CR_T_Pos) /*!< 0x00000004 */ 12908 #define WWDG_CR_T_3 (0x08U << WWDG_CR_T_Pos) /*!< 0x00000008 */ 12909 #define WWDG_CR_T_4 (0x10U << WWDG_CR_T_Pos) /*!< 0x00000010 */ 12910 #define WWDG_CR_T_5 (0x20U << WWDG_CR_T_Pos) /*!< 0x00000020 */ 12911 #define WWDG_CR_T_6 (0x40U << WWDG_CR_T_Pos) /*!< 0x00000040 */ 12912 12913 #define WWDG_CR_WDGA_Pos (7U) 12914 #define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */ 12915 #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!<Activation bit */ 12916 12917 /******************* Bit definition for WWDG_CFR register *******************/ 12918 #define WWDG_CFR_W_Pos (0U) 12919 #define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos) /*!< 0x0000007F */ 12920 #define WWDG_CFR_W WWDG_CFR_W_Msk /*!<W[6:0] bits (7-bit window value) */ 12921 #define WWDG_CFR_W_0 (0x01U << WWDG_CFR_W_Pos) /*!< 0x00000001 */ 12922 #define WWDG_CFR_W_1 (0x02U << WWDG_CFR_W_Pos) /*!< 0x00000002 */ 12923 #define WWDG_CFR_W_2 (0x04U << WWDG_CFR_W_Pos) /*!< 0x00000004 */ 12924 #define WWDG_CFR_W_3 (0x08U << WWDG_CFR_W_Pos) /*!< 0x00000008 */ 12925 #define WWDG_CFR_W_4 (0x10U << WWDG_CFR_W_Pos) /*!< 0x00000010 */ 12926 #define WWDG_CFR_W_5 (0x20U << WWDG_CFR_W_Pos) /*!< 0x00000020 */ 12927 #define WWDG_CFR_W_6 (0x40U << WWDG_CFR_W_Pos) /*!< 0x00000040 */ 12928 12929 #define WWDG_CFR_WDGTB_Pos (11U) 12930 #define WWDG_CFR_WDGTB_Msk (0x7UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00003800 */ 12931 #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!<WDGTB[2:0] bits (Timer Base) */ 12932 #define WWDG_CFR_WDGTB_0 (0x1U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000800 */ 12933 #define WWDG_CFR_WDGTB_1 (0x2U << WWDG_CFR_WDGTB_Pos) /*!< 0x00001000 */ 12934 #define WWDG_CFR_WDGTB_2 (0x4U << WWDG_CFR_WDGTB_Pos) /*!< 0x00002000 */ 12935 12936 #define WWDG_CFR_EWI_Pos (9U) 12937 #define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */ 12938 #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!<Early Wakeup Interrupt */ 12939 12940 /******************* Bit definition for WWDG_SR register ********************/ 12941 #define WWDG_SR_EWIF_Pos (0U) 12942 #define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */ 12943 #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!<Early Wakeup Interrupt Flag */ 12944 12945 /******************************************************************************/ 12946 /* */ 12947 /* Debug MCU */ 12948 /* */ 12949 /******************************************************************************/ 12950 /******************** Bit definition for DBGMCU_IDCODE register *************/ 12951 #define DBGMCU_IDCODE_DEV_ID_Pos (0U) 12952 #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */ 12953 #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk 12954 #define DBGMCU_IDCODE_REV_ID_Pos (16U) 12955 #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */ 12956 #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk 12957 12958 /******************** Bit definition for DBGMCU_CR register *****************/ 12959 #define DBGMCU_CR_DBG_SLEEP_Pos (0U) 12960 #define DBGMCU_CR_DBG_SLEEP_Msk (0x1UL << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */ 12961 #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk 12962 #define DBGMCU_CR_DBG_STOP_Pos (1U) 12963 #define DBGMCU_CR_DBG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */ 12964 #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk 12965 #define DBGMCU_CR_DBG_STANDBY_Pos (2U) 12966 #define DBGMCU_CR_DBG_STANDBY_Msk (0x1UL << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */ 12967 #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk 12968 #define DBGMCU_CR_TRACE_IOEN_Pos (5U) 12969 #define DBGMCU_CR_TRACE_IOEN_Msk (0x1UL << DBGMCU_CR_TRACE_IOEN_Pos) /*!< 0x00000020 */ 12970 #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk 12971 #define DBGMCU_CR_TRGOEN_Pos (28U) 12972 #define DBGMCU_CR_TRGOEN_Msk (0x1UL << DBGMCU_CR_TRGOEN_Pos) /*!< 0x10000000 */ 12973 #define DBGMCU_CR_TRGOEN DBGMCU_CR_TRGOEN_Msk 12974 12975 /******************** Bit definition for DBGMCU_APB1FZR1 register ***********/ 12976 #define DBGMCU_APB1FZR1_DBG_TIM2_STOP_Pos (0U) 12977 #define DBGMCU_APB1FZR1_DBG_TIM2_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */ 12978 #define DBGMCU_APB1FZR1_DBG_TIM2_STOP DBGMCU_APB1FZR1_DBG_TIM2_STOP_Msk 12979 #define DBGMCU_APB1FZR1_DBG_RTC_STOP_Pos (10U) 12980 #define DBGMCU_APB1FZR1_DBG_RTC_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_RTC_STOP_Pos) /*!< 0x00000400 */ 12981 #define DBGMCU_APB1FZR1_DBG_RTC_STOP DBGMCU_APB1FZR1_DBG_RTC_STOP_Msk 12982 #define DBGMCU_APB1FZR1_DBG_WWDG_STOP_Pos (11U) 12983 #define DBGMCU_APB1FZR1_DBG_WWDG_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */ 12984 #define DBGMCU_APB1FZR1_DBG_WWDG_STOP DBGMCU_APB1FZR1_DBG_WWDG_STOP_Msk 12985 #define DBGMCU_APB1FZR1_DBG_IWDG_STOP_Pos (12U) 12986 #define DBGMCU_APB1FZR1_DBG_IWDG_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */ 12987 #define DBGMCU_APB1FZR1_DBG_IWDG_STOP DBGMCU_APB1FZR1_DBG_IWDG_STOP_Msk 12988 #define DBGMCU_APB1FZR1_DBG_I2C1_STOP_Pos (21U) 12989 #define DBGMCU_APB1FZR1_DBG_I2C1_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_I2C1_STOP_Pos) /*!< 0x00200000 */ 12990 #define DBGMCU_APB1FZR1_DBG_I2C1_STOP DBGMCU_APB1FZR1_DBG_I2C1_STOP_Msk 12991 #define DBGMCU_APB1FZR1_DBG_I2C3_STOP_Pos (23U) 12992 #define DBGMCU_APB1FZR1_DBG_I2C3_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_I2C3_STOP_Pos) /*!< 0x00800000 */ 12993 #define DBGMCU_APB1FZR1_DBG_I2C3_STOP DBGMCU_APB1FZR1_DBG_I2C3_STOP_Msk 12994 #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Pos (31U) 12995 #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Pos) /*!< 0x80000000 */ 12996 #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Msk 12997 12998 /******************** Bit definition for DBGMCU_C2APB1FZR1 register ***********/ 12999 #define DBGMCU_C2APB1FZR1_DBG_TIM2_STOP_Pos (0U) 13000 #define DBGMCU_C2APB1FZR1_DBG_TIM2_STOP_Msk (0x1UL << DBGMCU_C2APB1FZR1_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */ 13001 #define DBGMCU_C2APB1FZR1_DBG_TIM2_STOP DBGMCU_C2APB1FZR1_DBG_TIM2_STOP_Msk 13002 #define DBGMCU_C2APB1FZR1_DBG_RTC_STOP_Pos (10U) 13003 #define DBGMCU_C2APB1FZR1_DBG_RTC_STOP_Msk (0x1UL << DBGMCU_C2APB1FZR1_DBG_RTC_STOP_Pos) /*!< 0x00000400 */ 13004 #define DBGMCU_C2APB1FZR1_DBG_RTC_STOP DBGMCU_C2APB1FZR1_DBG_RTC_STOP_Msk 13005 #define DBGMCU_C2APB1FZR1_DBG_IWDG_STOP_Pos (12U) 13006 #define DBGMCU_C2APB1FZR1_DBG_IWDG_STOP_Msk (0x1UL << DBGMCU_C2APB1FZR1_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */ 13007 #define DBGMCU_C2APB1FZR1_DBG_IWDG_STOP DBGMCU_C2APB1FZR1_DBG_IWDG_STOP_Msk 13008 #define DBGMCU_C2APB1FZR1_DBG_I2C1_STOP_Pos (21U) 13009 #define DBGMCU_C2APB1FZR1_DBG_I2C1_STOP_Msk (0x1UL << DBGMCU_C2APB1FZR1_DBG_I2C1_STOP_Pos) /*!< 0x00200000 */ 13010 #define DBGMCU_C2APB1FZR1_DBG_I2C1_STOP DBGMCU_C2APB1FZR1_DBG_I2C1_STOP_Msk 13011 #define DBGMCU_C2APB1FZR1_DBG_I2C3_STOP_Pos (23U) 13012 #define DBGMCU_C2APB1FZR1_DBG_I2C3_STOP_Msk (0x1UL << DBGMCU_C2APB1FZR1_DBG_I2C3_STOP_Pos) /*!< 0x00800000 */ 13013 #define DBGMCU_C2APB1FZR1_DBG_I2C3_STOP DBGMCU_C2APB1FZR1_DBG_I2C3_STOP_Msk 13014 #define DBGMCU_C2APB1FZR1_DBG_LPTIM1_STOP_Pos (31U) 13015 #define DBGMCU_C2APB1FZR1_DBG_LPTIM1_STOP_Msk (0x1UL << DBGMCU_C2APB1FZR1_DBG_LPTIM1_STOP_Pos) /*!< 0x80000000 */ 13016 #define DBGMCU_C2APB1FZR1_DBG_LPTIM1_STOP DBGMCU_C2APB1FZR1_DBG_LPTIM1_STOP_Msk 13017 13018 /******************** Bit definition for DBGMCU_APB1FZR2 register ***********/ 13019 #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Pos (5U) 13020 #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Msk (0x1UL << DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Pos) /*!< 0x00000020 */ 13021 #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Msk 13022 13023 /******************** Bit definition for DBGMCU_C2APB1FZR2 register ***********/ 13024 #define DBGMCU_C2APB1FZR2_DBG_LPTIM2_STOP_Pos (5U) 13025 #define DBGMCU_C2APB1FZR2_DBG_LPTIM2_STOP_Msk (0x1UL << DBGMCU_C2APB1FZR2_DBG_LPTIM2_STOP_Pos) /*!< 0x00000020 */ 13026 #define DBGMCU_C2APB1FZR2_DBG_LPTIM2_STOP DBGMCU_C2APB1FZR2_DBG_LPTIM2_STOP_Msk 13027 13028 /******************** Bit definition for DBGMCU_APB2FZR register ************/ 13029 #define DBGMCU_APB2FZR_DBG_TIM1_STOP_Pos (11U) 13030 #define DBGMCU_APB2FZR_DBG_TIM1_STOP_Msk (0x1UL << DBGMCU_APB2FZR_DBG_TIM1_STOP_Pos) /*!< 0x000000800 */ 13031 #define DBGMCU_APB2FZR_DBG_TIM1_STOP DBGMCU_APB2FZR_DBG_TIM1_STOP_Msk 13032 #define DBGMCU_APB2FZR_DBG_TIM16_STOP_Pos (17U) 13033 #define DBGMCU_APB2FZR_DBG_TIM16_STOP_Msk (0x1UL << DBGMCU_APB2FZR_DBG_TIM16_STOP_Pos) /*!< 0x00020000 */ 13034 #define DBGMCU_APB2FZR_DBG_TIM16_STOP DBGMCU_APB2FZR_DBG_TIM16_STOP_Msk 13035 #define DBGMCU_APB2FZR_DBG_TIM17_STOP_Pos (18U) 13036 #define DBGMCU_APB2FZR_DBG_TIM17_STOP_Msk (0x1UL << DBGMCU_APB2FZR_DBG_TIM17_STOP_Pos) /*!< 0x00040000 */ 13037 #define DBGMCU_APB2FZR_DBG_TIM17_STOP DBGMCU_APB2FZR_DBG_TIM17_STOP_Msk 13038 13039 /******************** Bit definition for DBGMCU_C2APB2FZR register ************/ 13040 #define DBGMCU_C2APB2FZR_DBG_TIM1_STOP_Pos (11U) 13041 #define DBGMCU_C2APB2FZR_DBG_TIM1_STOP_Msk (0x1UL << DBGMCU_C2APB2FZR_DBG_TIM1_STOP_Pos) /*!< 0x000000800 */ 13042 #define DBGMCU_C2APB2FZR_DBG_TIM1_STOP DBGMCU_C2APB2FZR_DBG_TIM1_STOP_Msk 13043 #define DBGMCU_C2APB2FZR_DBG_TIM16_STOP_Pos (17U) 13044 #define DBGMCU_C2APB2FZR_DBG_TIM16_STOP_Msk (0x1UL << DBGMCU_C2APB2FZR_DBG_TIM16_STOP_Pos) /*!< 0x00020000 */ 13045 #define DBGMCU_C2APB2FZR_DBG_TIM16_STOP DBGMCU_C2APB2FZR_DBG_TIM16_STOP_Msk 13046 #define DBGMCU_C2APB2FZR_DBG_TIM17_STOP_Pos (18U) 13047 #define DBGMCU_C2APB2FZR_DBG_TIM17_STOP_Msk (0x1UL << DBGMCU_C2APB2FZR_DBG_TIM17_STOP_Pos) /*!< 0x00040000 */ 13048 #define DBGMCU_C2APB2FZR_DBG_TIM17_STOP DBGMCU_C2APB2FZR_DBG_TIM17_STOP_Msk 13049 13050 /******************************************************************************/ 13051 /* */ 13052 /* USB Device General registers */ 13053 /* */ 13054 /******************************************************************************/ 13055 #define USB_BASE (0x40005C00UL) /*!< USB_IP Peripheral Registers base address */ 13056 #define USB_PMAADDR_Pos (13U) 13057 #define USB_PMAADDR_Msk (0x20003UL << USB_PMAADDR_Pos) /*!< 0x40006000 */ 13058 #define USB_PMAADDR USB_PMAADDR_Msk /*!< USB_IP Packet Memory Area base address */ 13059 13060 #define USB_CNTR (USB_BASE + 0x40) /*!< Control register */ 13061 #define USB_ISTR (USB_BASE + 0x44) /*!< Interrupt status register */ 13062 #define USB_FNR (USB_BASE + 0x48) /*!< Frame number register */ 13063 #define USB_DADDR (USB_BASE + 0x4C) /*!< Device address register */ 13064 #define USB_BTABLE (USB_BASE + 0x50) /*!< Buffer Table address register */ 13065 #define USB_LPMCSR (USB_BASE + 0x54) /*!< LPM Control and Status register */ 13066 #define USB_BCDR (USB_BASE + 0x58) /*!< Battery Charging detector register*/ 13067 13068 /**************************** ISTR interrupt events *************************/ 13069 #define USB_ISTR_CTR ((uint16_t)0x8000U) /*!< Correct TRansfer (clear-only bit) */ 13070 #define USB_ISTR_PMAOVR ((uint16_t)0x4000U) /*!< DMA OVeR/underrun (clear-only bit) */ 13071 #define USB_ISTR_ERR ((uint16_t)0x2000U) /*!< ERRor (clear-only bit) */ 13072 #define USB_ISTR_WKUP ((uint16_t)0x1000U) /*!< WaKe UP (clear-only bit) */ 13073 #define USB_ISTR_SUSP ((uint16_t)0x0800U) /*!< SUSPend (clear-only bit) */ 13074 #define USB_ISTR_RESET ((uint16_t)0x0400U) /*!< RESET (clear-only bit) */ 13075 #define USB_ISTR_SOF ((uint16_t)0x0200U) /*!< Start Of Frame (clear-only bit) */ 13076 #define USB_ISTR_ESOF ((uint16_t)0x0100U) /*!< Expected Start Of Frame (clear-only bit) */ 13077 #define USB_ISTR_L1REQ ((uint16_t)0x0080U) /*!< LPM L1 state request */ 13078 #define USB_ISTR_DIR ((uint16_t)0x0010U) /*!< DIRection of transaction (read-only bit) */ 13079 #define USB_ISTR_EP_ID ((uint16_t)0x000FU) /*!< EndPoint IDentifier (read-only bit) */ 13080 13081 #define USB_CLR_CTR (~USB_ISTR_CTR) /*!< clear Correct TRansfer bit */ 13082 #define USB_CLR_PMAOVR (~USB_ISTR_PMAOVR) /*!< clear DMA OVeR/underrun bit*/ 13083 #define USB_CLR_ERR (~USB_ISTR_ERR) /*!< clear ERRor bit */ 13084 #define USB_CLR_WKUP (~USB_ISTR_WKUP) /*!< clear WaKe UP bit */ 13085 #define USB_CLR_SUSP (~USB_ISTR_SUSP) /*!< clear SUSPend bit */ 13086 #define USB_CLR_RESET (~USB_ISTR_RESET) /*!< clear RESET bit */ 13087 #define USB_CLR_SOF (~USB_ISTR_SOF) /*!< clear Start Of Frame bit */ 13088 #define USB_CLR_ESOF (~USB_ISTR_ESOF) /*!< clear Expected Start Of Frame bit */ 13089 #define USB_CLR_L1REQ (~USB_ISTR_L1REQ) /*!< clear LPM L1 bit */ 13090 /************************* CNTR control register bits definitions ***********/ 13091 #define USB_CNTR_CTRM ((uint16_t)0x8000U) /*!< Correct TRansfer Mask */ 13092 #define USB_CNTR_PMAOVRM ((uint16_t)0x4000U) /*!< DMA OVeR/underrun Mask */ 13093 #define USB_CNTR_ERRM ((uint16_t)0x2000U) /*!< ERRor Mask */ 13094 #define USB_CNTR_WKUPM ((uint16_t)0x1000U) /*!< WaKe UP Mask */ 13095 #define USB_CNTR_SUSPM ((uint16_t)0x0800U) /*!< SUSPend Mask */ 13096 #define USB_CNTR_RESETM ((uint16_t)0x0400U) /*!< RESET Mask */ 13097 #define USB_CNTR_SOFM ((uint16_t)0x0200U) /*!< Start Of Frame Mask */ 13098 #define USB_CNTR_ESOFM ((uint16_t)0x0100U) /*!< Expected Start Of Frame Mask */ 13099 #define USB_CNTR_L1REQM ((uint16_t)0x0080U) /*!< LPM L1 state request interrupt mask */ 13100 #define USB_CNTR_L1RESUME ((uint16_t)0x0020U) /*!< LPM L1 Resume request */ 13101 #define USB_CNTR_RESUME ((uint16_t)0x0010U) /*!< RESUME request */ 13102 #define USB_CNTR_FSUSP ((uint16_t)0x0008U) /*!< Force SUSPend */ 13103 #define USB_CNTR_LPMODE ((uint16_t)0x0004U) /*!< Low-power MODE */ 13104 #define USB_CNTR_PDWN ((uint16_t)0x0002U) /*!< Power DoWN */ 13105 #define USB_CNTR_FRES ((uint16_t)0x0001U) /*!< Force USB RESet */ 13106 /************************* BCDR control register bits definitions ***********/ 13107 #define USB_BCDR_DPPU ((uint16_t)0x8000U) /*!< DP Pull-up Enable */ 13108 #define USB_BCDR_PS2DET ((uint16_t)0x0080U) /*!< PS2 port or proprietary charger detected */ 13109 #define USB_BCDR_SDET ((uint16_t)0x0040U) /*!< Secondary detection (SD) status */ 13110 #define USB_BCDR_PDET ((uint16_t)0x0020U) /*!< Primary detection (PD) status */ 13111 #define USB_BCDR_DCDET ((uint16_t)0x0010U) /*!< Data contact detection (DCD) status */ 13112 #define USB_BCDR_SDEN ((uint16_t)0x0008U) /*!< Secondary detection (SD) mode enable */ 13113 #define USB_BCDR_PDEN ((uint16_t)0x0004U) /*!< Primary detection (PD) mode enable */ 13114 #define USB_BCDR_DCDEN ((uint16_t)0x0002U) /*!< Data contact detection (DCD) mode enable */ 13115 #define USB_BCDR_BCDEN ((uint16_t)0x0001U) /*!< Battery charging detector (BCD) enable */ 13116 /*************************** LPM register bits definitions ******************/ 13117 #define USB_LPMCSR_BESL ((uint16_t)0x00F0U) /*!< BESL value received with last ACKed LPM Token */ 13118 #define USB_LPMCSR_REMWAKE ((uint16_t)0x0008U) /*!< bRemoteWake value received with last ACKed LPM Token */ 13119 #define USB_LPMCSR_LPMACK ((uint16_t)0x0002U) /*!< LPM Token acknowledge enable*/ 13120 #define USB_LPMCSR_LMPEN ((uint16_t)0x0001U) /*!< LPM support enable */ 13121 /******************** FNR Frame Number Register bit definitions ************/ 13122 #define USB_FNR_RXDP ((uint16_t)0x8000U) /*!< status of D+ data line */ 13123 #define USB_FNR_RXDM ((uint16_t)0x4000U) /*!< status of D- data line */ 13124 #define USB_FNR_LCK ((uint16_t)0x2000U) /*!< LoCKed */ 13125 #define USB_FNR_LSOF ((uint16_t)0x1800U) /*!< Lost SOF */ 13126 #define USB_FNR_FN ((uint16_t)0x07FFU) /*!< Frame Number */ 13127 /******************** DADDR Device ADDRess bit definitions ****************/ 13128 #define USB_DADDR_EF ((uint8_t)0x80U) /*!< USB device address Enable Function */ 13129 #define USB_DADDR_ADD ((uint8_t)0x7FU) /*!< USB device address */ 13130 /****************************** Endpoint register *************************/ 13131 #define USB_EP0R USB_BASE /*!< endpoint 0 register address */ 13132 #define USB_EP1R (USB_BASE + 0x04) /*!< endpoint 1 register address */ 13133 #define USB_EP2R (USB_BASE + 0x08) /*!< endpoint 2 register address */ 13134 #define USB_EP3R (USB_BASE + 0x0C) /*!< endpoint 3 register address */ 13135 #define USB_EP4R (USB_BASE + 0x10) /*!< endpoint 4 register address */ 13136 #define USB_EP5R (USB_BASE + 0x14) /*!< endpoint 5 register address */ 13137 #define USB_EP6R (USB_BASE + 0x18) /*!< endpoint 6 register address */ 13138 #define USB_EP7R (USB_BASE + 0x1C) /*!< endpoint 7 register address */ 13139 /* bit positions */ 13140 #define USB_EP_CTR_RX ((uint16_t)0x8000U) /*!< EndPoint Correct TRansfer RX */ 13141 #define USB_EP_DTOG_RX ((uint16_t)0x4000U) /*!< EndPoint Data TOGGLE RX */ 13142 #define USB_EPRX_STAT ((uint16_t)0x3000U) /*!< EndPoint RX STATus bit field */ 13143 #define USB_EP_SETUP ((uint16_t)0x0800U) /*!< EndPoint SETUP */ 13144 #define USB_EP_T_FIELD ((uint16_t)0x0600U) /*!< EndPoint TYPE */ 13145 #define USB_EP_KIND ((uint16_t)0x0100U) /*!< EndPoint KIND */ 13146 #define USB_EP_CTR_TX ((uint16_t)0x0080U) /*!< EndPoint Correct TRansfer TX */ 13147 #define USB_EP_DTOG_TX ((uint16_t)0x0040U) /*!< EndPoint Data TOGGLE TX */ 13148 #define USB_EPTX_STAT ((uint16_t)0x0030U) /*!< EndPoint TX STATus bit field */ 13149 #define USB_EPADDR_FIELD ((uint16_t)0x000FU) /*!< EndPoint ADDRess FIELD */ 13150 13151 /* EndPoint REGister MASK (no toggle fields) */ 13152 #define USB_EPREG_MASK (USB_EP_CTR_RX|USB_EP_SETUP|USB_EP_T_FIELD|USB_EP_KIND|USB_EP_CTR_TX|USB_EPADDR_FIELD) 13153 /*!< EP_TYPE[1:0] EndPoint TYPE */ 13154 #define USB_EP_TYPE_MASK ((uint16_t)0x0600U) /*!< EndPoint TYPE Mask */ 13155 #define USB_EP_BULK ((uint16_t)0x0000U) /*!< EndPoint BULK */ 13156 #define USB_EP_CONTROL ((uint16_t)0x0200U) /*!< EndPoint CONTROL */ 13157 #define USB_EP_ISOCHRONOUS ((uint16_t)0x0400U) /*!< EndPoint ISOCHRONOUS */ 13158 #define USB_EP_INTERRUPT ((uint16_t)0x0600U) /*!< EndPoint INTERRUPT */ 13159 #define USB_EP_T_MASK ((uint16_t) ~USB_EP_T_FIELD & USB_EPREG_MASK) 13160 13161 #define USB_EPKIND_MASK ((uint16_t)~USB_EP_KIND & USB_EPREG_MASK) /*!< EP_KIND EndPoint KIND */ 13162 /*!< STAT_TX[1:0] STATus for TX transfer */ 13163 #define USB_EP_TX_DIS ((uint16_t)0x0000U) /*!< EndPoint TX DISabled */ 13164 #define USB_EP_TX_STALL ((uint16_t)0x0010U) /*!< EndPoint TX STALLed */ 13165 #define USB_EP_TX_NAK ((uint16_t)0x0020U) /*!< EndPoint TX NAKed */ 13166 #define USB_EP_TX_VALID ((uint16_t)0x0030U) /*!< EndPoint TX VALID */ 13167 #define USB_EPTX_DTOG1 ((uint16_t)0x0010U) /*!< EndPoint TX Data TOGgle bit1 */ 13168 #define USB_EPTX_DTOG2 ((uint16_t)0x0020U) /*!< EndPoint TX Data TOGgle bit2 */ 13169 #define USB_EPTX_DTOGMASK (USB_EPTX_STAT|USB_EPREG_MASK) 13170 /*!< STAT_RX[1:0] STATus for RX transfer */ 13171 #define USB_EP_RX_DIS ((uint16_t)0x0000U) /*!< EndPoint RX DISabled */ 13172 #define USB_EP_RX_STALL ((uint16_t)0x1000U) /*!< EndPoint RX STALLed */ 13173 #define USB_EP_RX_NAK ((uint16_t)0x2000U) /*!< EndPoint RX NAKed */ 13174 #define USB_EP_RX_VALID ((uint16_t)0x3000U) /*!< EndPoint RX VALID */ 13175 #define USB_EPRX_DTOG1 ((uint16_t)0x1000U) /*!< EndPoint RX Data TOGgle bit1 */ 13176 #define USB_EPRX_DTOG2 ((uint16_t)0x2000U) /*!< EndPoint RX Data TOGgle bit1 */ 13177 #define USB_EPRX_DTOGMASK (USB_EPRX_STAT|USB_EPREG_MASK) 13178 13179 /****************** Bit definition for USB_BTABLE register ******************/ 13180 #define USB_BTABLE_BTABLE ((uint16_t)0xFFF8U) 13181 13182 /******************************************************************************/ 13183 /* */ 13184 /* CRS Clock Recovery System */ 13185 /******************************************************************************/ 13186 13187 /******************* Bit definition for CRS_CR register *********************/ 13188 #define CRS_CR_SYNCOKIE_Pos (0U) 13189 #define CRS_CR_SYNCOKIE_Msk (0x1UL << CRS_CR_SYNCOKIE_Pos) /*!< 0x00000001 */ 13190 #define CRS_CR_SYNCOKIE CRS_CR_SYNCOKIE_Msk /*!< SYNC event OK interrupt enable */ 13191 #define CRS_CR_SYNCWARNIE_Pos (1U) 13192 #define CRS_CR_SYNCWARNIE_Msk (0x1UL << CRS_CR_SYNCWARNIE_Pos) /*!< 0x00000002 */ 13193 #define CRS_CR_SYNCWARNIE CRS_CR_SYNCWARNIE_Msk /*!< SYNC warning interrupt enable */ 13194 #define CRS_CR_ERRIE_Pos (2U) 13195 #define CRS_CR_ERRIE_Msk (0x1UL << CRS_CR_ERRIE_Pos) /*!< 0x00000004 */ 13196 #define CRS_CR_ERRIE CRS_CR_ERRIE_Msk /*!< SYNC error or trimming error interrupt enable */ 13197 #define CRS_CR_ESYNCIE_Pos (3U) 13198 #define CRS_CR_ESYNCIE_Msk (0x1UL << CRS_CR_ESYNCIE_Pos) /*!< 0x00000008 */ 13199 #define CRS_CR_ESYNCIE CRS_CR_ESYNCIE_Msk /*!< Expected SYNC interrupt enable */ 13200 #define CRS_CR_CEN_Pos (5U) 13201 #define CRS_CR_CEN_Msk (0x1UL << CRS_CR_CEN_Pos) /*!< 0x00000020 */ 13202 #define CRS_CR_CEN CRS_CR_CEN_Msk /*!< Frequency error counter enable */ 13203 #define CRS_CR_AUTOTRIMEN_Pos (6U) 13204 #define CRS_CR_AUTOTRIMEN_Msk (0x1UL << CRS_CR_AUTOTRIMEN_Pos) /*!< 0x00000040 */ 13205 #define CRS_CR_AUTOTRIMEN CRS_CR_AUTOTRIMEN_Msk /*!< Automatic trimming enable */ 13206 #define CRS_CR_SWSYNC_Pos (7U) 13207 #define CRS_CR_SWSYNC_Msk (0x1UL << CRS_CR_SWSYNC_Pos) /*!< 0x00000080 */ 13208 #define CRS_CR_SWSYNC CRS_CR_SWSYNC_Msk /*!< Generate software SYNC event */ 13209 #define CRS_CR_TRIM_Pos (8U) 13210 #define CRS_CR_TRIM_Msk (0x3FUL << CRS_CR_TRIM_Pos) /*!< 0x00003F00 */ 13211 #define CRS_CR_TRIM CRS_CR_TRIM_Msk /*!< HSI48 oscillator smooth trimming */ 13212 13213 /******************* Bit definition for CRS_CFGR register *********************/ 13214 #define CRS_CFGR_RELOAD_Pos (0U) 13215 #define CRS_CFGR_RELOAD_Msk (0xFFFFUL << CRS_CFGR_RELOAD_Pos) /*!< 0x0000FFFF */ 13216 #define CRS_CFGR_RELOAD CRS_CFGR_RELOAD_Msk /*!< Counter reload value */ 13217 #define CRS_CFGR_FELIM_Pos (16U) 13218 #define CRS_CFGR_FELIM_Msk (0xFFUL << CRS_CFGR_FELIM_Pos) /*!< 0x00FF0000 */ 13219 #define CRS_CFGR_FELIM CRS_CFGR_FELIM_Msk /*!< Frequency error limit */ 13220 13221 #define CRS_CFGR_SYNCDIV_Pos (24U) 13222 #define CRS_CFGR_SYNCDIV_Msk (0x7UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x07000000 */ 13223 #define CRS_CFGR_SYNCDIV CRS_CFGR_SYNCDIV_Msk /*!< SYNC divider */ 13224 #define CRS_CFGR_SYNCDIV_0 (0x1U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x01000000 */ 13225 #define CRS_CFGR_SYNCDIV_1 (0x2U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x02000000 */ 13226 #define CRS_CFGR_SYNCDIV_2 (0x4U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x04000000 */ 13227 13228 #define CRS_CFGR_SYNCSRC_Pos (28U) 13229 #define CRS_CFGR_SYNCSRC_Msk (0x3UL << CRS_CFGR_SYNCSRC_Pos) /*!< 0x30000000 */ 13230 #define CRS_CFGR_SYNCSRC CRS_CFGR_SYNCSRC_Msk /*!< SYNC signal source selection */ 13231 #define CRS_CFGR_SYNCSRC_0 (0x1U << CRS_CFGR_SYNCSRC_Pos) /*!< 0x10000000 */ 13232 #define CRS_CFGR_SYNCSRC_1 (0x2U << CRS_CFGR_SYNCSRC_Pos) /*!< 0x20000000 */ 13233 13234 #define CRS_CFGR_SYNCPOL_Pos (31U) 13235 #define CRS_CFGR_SYNCPOL_Msk (0x1UL << CRS_CFGR_SYNCPOL_Pos) /*!< 0x80000000 */ 13236 #define CRS_CFGR_SYNCPOL CRS_CFGR_SYNCPOL_Msk /*!< SYNC polarity selection */ 13237 13238 /******************* Bit definition for CRS_ISR register *********************/ 13239 #define CRS_ISR_SYNCOKF_Pos (0U) 13240 #define CRS_ISR_SYNCOKF_Msk (0x1UL << CRS_ISR_SYNCOKF_Pos) /*!< 0x00000001 */ 13241 #define CRS_ISR_SYNCOKF CRS_ISR_SYNCOKF_Msk /*!< SYNC event OK flag */ 13242 #define CRS_ISR_SYNCWARNF_Pos (1U) 13243 #define CRS_ISR_SYNCWARNF_Msk (0x1UL << CRS_ISR_SYNCWARNF_Pos) /*!< 0x00000002 */ 13244 #define CRS_ISR_SYNCWARNF CRS_ISR_SYNCWARNF_Msk /*!< SYNC warning flag */ 13245 #define CRS_ISR_ERRF_Pos (2U) 13246 #define CRS_ISR_ERRF_Msk (0x1UL << CRS_ISR_ERRF_Pos) /*!< 0x00000004 */ 13247 #define CRS_ISR_ERRF CRS_ISR_ERRF_Msk /*!< Error flag */ 13248 #define CRS_ISR_ESYNCF_Pos (3U) 13249 #define CRS_ISR_ESYNCF_Msk (0x1UL << CRS_ISR_ESYNCF_Pos) /*!< 0x00000008 */ 13250 #define CRS_ISR_ESYNCF CRS_ISR_ESYNCF_Msk /*!< Expected SYNC flag */ 13251 #define CRS_ISR_SYNCERR_Pos (8U) 13252 #define CRS_ISR_SYNCERR_Msk (0x1UL << CRS_ISR_SYNCERR_Pos) /*!< 0x00000100 */ 13253 #define CRS_ISR_SYNCERR CRS_ISR_SYNCERR_Msk /*!< SYNC error */ 13254 #define CRS_ISR_SYNCMISS_Pos (9U) 13255 #define CRS_ISR_SYNCMISS_Msk (0x1UL << CRS_ISR_SYNCMISS_Pos) /*!< 0x00000200 */ 13256 #define CRS_ISR_SYNCMISS CRS_ISR_SYNCMISS_Msk /*!< SYNC missed */ 13257 #define CRS_ISR_TRIMOVF_Pos (10U) 13258 #define CRS_ISR_TRIMOVF_Msk (0x1UL << CRS_ISR_TRIMOVF_Pos) /*!< 0x00000400 */ 13259 #define CRS_ISR_TRIMOVF CRS_ISR_TRIMOVF_Msk /*!< Trimming overflow or underflow */ 13260 #define CRS_ISR_FEDIR_Pos (15U) 13261 #define CRS_ISR_FEDIR_Msk (0x1UL << CRS_ISR_FEDIR_Pos) /*!< 0x00008000 */ 13262 #define CRS_ISR_FEDIR CRS_ISR_FEDIR_Msk /*!< Frequency error direction */ 13263 #define CRS_ISR_FECAP_Pos (16U) 13264 #define CRS_ISR_FECAP_Msk (0xFFFFUL << CRS_ISR_FECAP_Pos) /*!< 0xFFFF0000 */ 13265 #define CRS_ISR_FECAP CRS_ISR_FECAP_Msk /*!< Frequency error capture */ 13266 13267 /******************* Bit definition for CRS_ICR register *********************/ 13268 #define CRS_ICR_SYNCOKC_Pos (0U) 13269 #define CRS_ICR_SYNCOKC_Msk (0x1UL << CRS_ICR_SYNCOKC_Pos) /*!< 0x00000001 */ 13270 #define CRS_ICR_SYNCOKC CRS_ICR_SYNCOKC_Msk /*!< SYNC event OK clear flag */ 13271 #define CRS_ICR_SYNCWARNC_Pos (1U) 13272 #define CRS_ICR_SYNCWARNC_Msk (0x1UL << CRS_ICR_SYNCWARNC_Pos) /*!< 0x00000002 */ 13273 #define CRS_ICR_SYNCWARNC CRS_ICR_SYNCWARNC_Msk /*!< SYNC warning clear flag */ 13274 #define CRS_ICR_ERRC_Pos (2U) 13275 #define CRS_ICR_ERRC_Msk (0x1UL << CRS_ICR_ERRC_Pos) /*!< 0x00000004 */ 13276 #define CRS_ICR_ERRC CRS_ICR_ERRC_Msk /*!< Error clear flag */ 13277 #define CRS_ICR_ESYNCC_Pos (3U) 13278 #define CRS_ICR_ESYNCC_Msk (0x1UL << CRS_ICR_ESYNCC_Pos) /*!< 0x00000008 */ 13279 #define CRS_ICR_ESYNCC CRS_ICR_ESYNCC_Msk /*!< Expected SYNC clear flag */ 13280 13281 /** @addtogroup Exported_macros 13282 * @{ 13283 */ 13284 13285 13286 /*********************** UART Instances : Asynchronous mode *******************/ 13287 #define IS_UART_INSTANCE(INSTANCE) ((INSTANCE) == USART1) 13288 13289 /*********************** UART Instances : FIFO mode ***************************/ 13290 #define IS_UART_FIFO_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 13291 ((INSTANCE) == LPUART1)) 13292 13293 /*********************** UART Instances : SPI Slave mode **********************/ 13294 #define IS_UART_SPI_SLAVE_INSTANCE(INSTANCE) ((INSTANCE) == USART1) 13295 13296 /*********************** USART Instances : Synchronous mode *******************/ 13297 #define IS_USART_INSTANCE(INSTANCE) ((INSTANCE) == USART1) 13298 13299 /*********************** USART Instances : Auto Baud Rate detection ***********/ 13300 13301 #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) ((INSTANCE) == USART1) 13302 13303 /*********************** UART Instances : Half-Duplex mode ********************/ 13304 #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 13305 ((INSTANCE) == LPUART1)) 13306 13307 /*********************** UART Instances : LIN mode ****************************/ 13308 #define IS_UART_LIN_INSTANCE(INSTANCE) ((INSTANCE) == USART1) 13309 13310 /*********************** UART Instances : Wake-up from Stop mode **************/ 13311 #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 13312 ((INSTANCE) == LPUART1)) 13313 13314 /*********************** UART Instances : Hardware Flow control ***************/ 13315 #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 13316 ((INSTANCE) == LPUART1)) 13317 13318 /*********************** UART Instances : Smard card mode *********************/ 13319 #define IS_SMARTCARD_INSTANCE(INSTANCE) ((INSTANCE) == USART1) 13320 13321 /*********************** UART Instances : Driver Enable ***********************/ 13322 #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) (((INSTANCE) == USART1)|| \ 13323 ((INSTANCE) == LPUART1)) 13324 13325 /*********************** UART Instances : IRDA mode ***************************/ 13326 #define IS_IRDA_INSTANCE(INSTANCE) ((INSTANCE) == USART1) 13327 13328 /******************** LPUART Instance *****************************************/ 13329 #define IS_LPUART_INSTANCE(INSTANCE) ((INSTANCE) == LPUART1) 13330 13331 /******************************* ADC Instances ********************************/ 13332 #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1) 13333 13334 #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON) 13335 13336 /******************************* AES Instances ********************************/ 13337 #define IS_AES_ALL_INSTANCE(INSTANCE) (((INSTANCE) == AES1) || ((INSTANCE) == AES2)) 13338 13339 /******************************** COMP Instances ******************************/ 13340 #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \ 13341 ((INSTANCE) == COMP2)) 13342 13343 #define IS_COMP_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == COMP12_COMMON) 13344 13345 /******************** COMP Instances with window mode capability **************/ 13346 #define IS_COMP_WINDOWMODE_INSTANCE(INSTANCE) ((INSTANCE) == COMP2) 13347 13348 /******************************* CRC Instances ********************************/ 13349 #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC) 13350 13351 /******************************** DMA Instances *******************************/ 13352 #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \ 13353 ((INSTANCE) == DMA1_Channel2) || \ 13354 ((INSTANCE) == DMA1_Channel3) || \ 13355 ((INSTANCE) == DMA1_Channel4) || \ 13356 ((INSTANCE) == DMA1_Channel5) || \ 13357 ((INSTANCE) == DMA1_Channel6) || \ 13358 ((INSTANCE) == DMA1_Channel7) || \ 13359 ((INSTANCE) == DMA2_Channel1) || \ 13360 ((INSTANCE) == DMA2_Channel2) || \ 13361 ((INSTANCE) == DMA2_Channel3) || \ 13362 ((INSTANCE) == DMA2_Channel4) || \ 13363 ((INSTANCE) == DMA2_Channel5) || \ 13364 ((INSTANCE) == DMA2_Channel6) || \ 13365 ((INSTANCE) == DMA2_Channel7)) 13366 13367 /******************************** DMAMUX Instances ****************************/ 13368 #define IS_DMAMUX_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DMAMUX1) 13369 13370 #define IS_DMAMUX_REQUEST_GEN_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMAMUX1_RequestGenerator0) || \ 13371 ((INSTANCE) == DMAMUX1_RequestGenerator1) || \ 13372 ((INSTANCE) == DMAMUX1_RequestGenerator2) || \ 13373 ((INSTANCE) == DMAMUX1_RequestGenerator3)) 13374 13375 /******************************* GPIO Instances *******************************/ 13376 #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \ 13377 ((INSTANCE) == GPIOB) || \ 13378 ((INSTANCE) == GPIOC) || \ 13379 ((INSTANCE) == GPIOD) || \ 13380 ((INSTANCE) == GPIOE) || \ 13381 ((INSTANCE) == GPIOH)) 13382 13383 /******************************* GPIO AF Instances ****************************/ 13384 #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE) 13385 13386 /**************************** GPIO Lock Instances *****************************/ 13387 #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE) 13388 13389 /******************************** I2C Instances *******************************/ 13390 #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \ 13391 ((INSTANCE) == I2C3)) 13392 13393 /****************** I2C Instances : wakeup capability from stop modes *********/ 13394 #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) IS_I2C_ALL_INSTANCE(INSTANCE) 13395 13396 /******************************* SMBUS Instances ******************************/ 13397 #define IS_SMBUS_ALL_INSTANCE(INSTANCE) IS_I2C_ALL_INSTANCE(INSTANCE) 13398 13399 /******************************* IPCC Instances ********************************/ 13400 #define IS_IPCC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IPCC) 13401 13402 /******************************* LCD Instances ********************************/ 13403 #define IS_LCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == LCD) 13404 13405 /******************************** HSEM Instances *******************************/ 13406 #define IS_HSEM_ALL_INSTANCE(INSTANCE) ((INSTANCE) == HSEM) 13407 13408 #define HSEM_CPU1_COREID (0x00000004UL)/* Semaphore Core ID */ 13409 #define HSEM_CPU2_COREID (0x00000008UL)/* Semaphore Core ID */ 13410 13411 #define HSEM_SEMID_MIN (0U) /* HSEM ID Min*/ 13412 #define HSEM_SEMID_MAX (31U) /* HSEM ID Max */ 13413 13414 #define HSEM_PROCESSID_MIN (0U) /* HSEM Process ID Min */ 13415 #define HSEM_PROCESSID_MAX (255U) /* HSEM Process ID Max */ 13416 13417 #define HSEM_CLEAR_KEY_MIN (0U) /* HSEM clear Key Min value */ 13418 #define HSEM_CLEAR_KEY_MAX (0xFFFFU) /* HSEM clear Key Max value */ 13419 13420 /******************************** PCD Instances *******************************/ 13421 #define IS_PCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB) 13422 13423 /******************************** PKA Instances *******************************/ 13424 #define IS_PKA_ALL_INSTANCE(INSTANCE) ((INSTANCE) == PKA) 13425 13426 /******************************* QUADSPI Instances *******************************/ 13427 #define IS_QUADSPI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == QUADSPI) 13428 13429 /******************************* RNG Instances ********************************/ 13430 #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG) 13431 13432 /****************************** RTC Instances *********************************/ 13433 #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC) 13434 13435 /******************************** SAI Instances *******************************/ 13436 #define IS_SAI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SAI1_Block_A) || \ 13437 ((INSTANCE) == SAI1_Block_B)) 13438 13439 /******************************** SPI Instances *******************************/ 13440 #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \ 13441 ((INSTANCE) == SPI2)) 13442 13443 /****************** LPTIM Instances : All supported instances *****************/ 13444 #define IS_LPTIM_INSTANCE(INSTANCE) (((INSTANCE) == LPTIM1) || \ 13445 ((INSTANCE) == LPTIM2)) 13446 13447 /****************** LPTIM Instances : Encoder mode ****************************/ 13448 #define IS_LPTIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1) 13449 13450 /****************** TIM Instances : All supported instances *******************/ 13451 #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 13452 ((INSTANCE) == TIM2) || \ 13453 ((INSTANCE) == TIM16) || \ 13454 ((INSTANCE) == TIM17)) 13455 13456 /****************************** IWDG Instances ********************************/ 13457 #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG) 13458 13459 /****************************** WWDG Instances ********************************/ 13460 #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG) 13461 13462 /******************************* USB Instances *******************************/ 13463 #define IS_USB_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB) 13464 13465 /****************** TIM Instances : supporting 32 bits counter ****************/ 13466 #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) ((INSTANCE) == TIM2) 13467 13468 /****************** TIM Instances : supporting the break function *************/ 13469 #define IS_TIM_BREAK_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 13470 ((INSTANCE) == TIM16) || \ 13471 ((INSTANCE) == TIM17)) 13472 13473 /************** TIM Instances : supporting Break source selection *************/ 13474 #define IS_TIM_BREAKSOURCE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 13475 ((INSTANCE) == TIM16) || \ 13476 ((INSTANCE) == TIM17)) 13477 13478 /****************** TIM Instances : supporting 2 break inputs *****************/ 13479 #define IS_TIM_BKIN2_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) 13480 13481 /************* TIM Instances : at least 1 capture/compare channel *************/ 13482 #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 13483 ((INSTANCE) == TIM2) || \ 13484 ((INSTANCE) == TIM16) || \ 13485 ((INSTANCE) == TIM17)) 13486 13487 /************ TIM Instances : at least 2 capture/compare channels *************/ 13488 #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 13489 ((INSTANCE) == TIM2)) 13490 13491 /************ TIM Instances : at least 3 capture/compare channels *************/ 13492 #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 13493 ((INSTANCE) == TIM2)) 13494 13495 /************ TIM Instances : at least 4 capture/compare channels *************/ 13496 #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 13497 ((INSTANCE) == TIM2)) 13498 13499 /****************** TIM Instances : at least 5 capture/compare channels *******/ 13500 #define IS_TIM_CC5_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) 13501 13502 /****************** TIM Instances : at least 6 capture/compare channels *******/ 13503 #define IS_TIM_CC6_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) 13504 13505 /************ TIM Instances : DMA requests generation (TIMx_DIER.COMDE) *******/ 13506 #define IS_TIM_CCDMA_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) 13507 13508 /****************** TIM Instances : DMA requests generation (TIMx_DIER.UDE) ***/ 13509 #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 13510 ((INSTANCE) == TIM2) || \ 13511 ((INSTANCE) == TIM16) || \ 13512 ((INSTANCE) == TIM17)) 13513 13514 /************ TIM Instances : DMA requests generation (TIMx_DIER.CCxDE) *******/ 13515 #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 13516 ((INSTANCE) == TIM2) || \ 13517 ((INSTANCE) == TIM16) || \ 13518 ((INSTANCE) == TIM17)) 13519 13520 /******************** TIM Instances : DMA burst feature ***********************/ 13521 #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 13522 ((INSTANCE) == TIM2) || \ 13523 ((INSTANCE) == TIM16) || \ 13524 ((INSTANCE) == TIM17)) 13525 13526 /******************* TIM Instances : Timer input selection ********************/ 13527 #define IS_TIM_TISEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 13528 ((INSTANCE) == TIM2) || \ 13529 ((INSTANCE) == TIM16) || \ 13530 ((INSTANCE) == TIM17)) 13531 13532 /******************* TIM Instances : output(s) available **********************/ 13533 #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \ 13534 ((((INSTANCE) == TIM1) && \ 13535 (((CHANNEL) == TIM_CHANNEL_1) || \ 13536 ((CHANNEL) == TIM_CHANNEL_2) || \ 13537 ((CHANNEL) == TIM_CHANNEL_3) || \ 13538 ((CHANNEL) == TIM_CHANNEL_4) || \ 13539 ((CHANNEL) == TIM_CHANNEL_5) || \ 13540 ((CHANNEL) == TIM_CHANNEL_6))) \ 13541 || \ 13542 (((INSTANCE) == TIM2) && \ 13543 (((CHANNEL) == TIM_CHANNEL_1) || \ 13544 ((CHANNEL) == TIM_CHANNEL_2) || \ 13545 ((CHANNEL) == TIM_CHANNEL_3) || \ 13546 ((CHANNEL) == TIM_CHANNEL_4))) \ 13547 || \ 13548 (((INSTANCE) == TIM16) && \ 13549 (((CHANNEL) == TIM_CHANNEL_1))) \ 13550 || \ 13551 (((INSTANCE) == TIM17) && \ 13552 (((CHANNEL) == TIM_CHANNEL_1)))) 13553 13554 /****************** TIM Instances : supporting complementary output(s) ********/ 13555 #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \ 13556 ((((INSTANCE) == TIM1) && \ 13557 (((CHANNEL) == TIM_CHANNEL_1) || \ 13558 ((CHANNEL) == TIM_CHANNEL_2) || \ 13559 ((CHANNEL) == TIM_CHANNEL_3))) \ 13560 || \ 13561 (((INSTANCE) == TIM17) && \ 13562 ((CHANNEL) == TIM_CHANNEL_1)) \ 13563 || \ 13564 (((INSTANCE) == TIM16) && \ 13565 ((CHANNEL) == TIM_CHANNEL_1))) 13566 13567 13568 /****************** TIM Instances : supporting clock division *****************/ 13569 #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 13570 ((INSTANCE) == TIM2) || \ 13571 ((INSTANCE) == TIM16) || \ 13572 ((INSTANCE) == TIM17)) 13573 13574 /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/ 13575 #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 13576 ((INSTANCE) == TIM2)) 13577 13578 /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/ 13579 #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 13580 ((INSTANCE) == TIM2)) 13581 13582 /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/ 13583 #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 13584 ((INSTANCE) == TIM2)) 13585 13586 /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/ 13587 #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 13588 ((INSTANCE) == TIM2)) 13589 13590 /****************** TIM Instances : supporting combined 3-phase PWM mode ******/ 13591 #define IS_TIM_COMBINED3PHASEPWM_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) 13592 13593 /****************** TIM Instances : supporting commutation event generation ***/ 13594 #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) 13595 13596 /****************** TIM Instances : supporting counting mode selection ********/ 13597 #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 13598 ((INSTANCE) == TIM2)) 13599 13600 /****************** TIM Instances : supporting encoder interface **************/ 13601 #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 13602 ((INSTANCE) == TIM2)) 13603 13604 /****************** TIM Instances : supporting Hall sensor interface **********/ 13605 #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 13606 ((INSTANCE) == TIM2)) 13607 13608 /**************** TIM Instances : external trigger input available ************/ 13609 #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 13610 ((INSTANCE) == TIM2)) 13611 13612 /************* TIM Instances : supporting ETR source selection ***************/ 13613 #define IS_TIM_ETRSEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 13614 ((INSTANCE) == TIM2)) 13615 13616 /****** TIM Instances : Master mode available (TIMx_CR2.MMS available )********/ 13617 #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 13618 ((INSTANCE) == TIM2)) 13619 13620 /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/ 13621 #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 13622 ((INSTANCE) == TIM2)) 13623 13624 /****************** TIM Instances : supporting OCxREF clear *******************/ 13625 #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 13626 ((INSTANCE) == TIM2)) 13627 13628 /****************** TIM Instances : remapping capability **********************/ 13629 #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 13630 ((INSTANCE) == TIM2) || \ 13631 ((INSTANCE) == TIM16) || \ 13632 ((INSTANCE) == TIM17)) 13633 13634 /****************** TIM Instances : supporting repetition counter *************/ 13635 #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 13636 ((INSTANCE) == TIM16) || \ 13637 ((INSTANCE) == TIM17)) 13638 13639 /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/ 13640 #define IS_TIM_TRGO2_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) 13641 13642 /******************* TIM Instances : Timer input XOR function *****************/ 13643 #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 13644 ((INSTANCE) == TIM2)) 13645 13646 /************ TIM Instances : Advanced timers ********************************/ 13647 #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) (((INSTANCE) == TIM1)) 13648 13649 /****************************** TSC Instances *********************************/ 13650 #define IS_TSC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == TSC) 13651 13652 /** 13653 * @} 13654 */ 13655 13656 /** 13657 * @} 13658 */ 13659 13660 /** 13661 * @} 13662 */ 13663 13664 #ifdef __cplusplus 13665 } 13666 #endif /* __cplusplus */ 13667 13668 #endif /* __STM32WB55xx_H */ 13669 13670 /** 13671 * @} 13672 */ 13673 13674 /** 13675 * @} 13676 */ 13677 13678 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ 13679