/aosp_15_r20/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/AMDGPU/ |
H A D | SIOptimizeVGPRLiveRange.cpp | 508 Register UndefReg = MRI->createVirtualRegister(RC); in optimizeLiveRange() local 551 Register UndefReg = MRI->createVirtualRegister(RC); in optimizeWaterfallLiveRange() local
|
H A D | R600OptimizeVectorRegisters.cpp | 53 std::vector<Register> UndefReg; member in __anoncc7abff70111::RegSeqInfo
|
H A D | SILowerI1Copies.cpp | 419 unsigned UndefReg = createLaneMaskReg(MF); in insertUndefLaneMask() local
|
H A D | AMDGPUInstructionSelector.cpp | 2315 Register UndefReg = MRI->createVirtualRegister(SrcRC); in selectG_SZA_EXT() local 2397 Register UndefReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); in selectG_SZA_EXT() local
|
H A D | SIISelLowering.cpp | 11976 SDValue UndefReg = DAG.getRegister(MRI.createVirtualRegister(RC), VT); in PostISelFolding() local
|
/aosp_15_r20/external/llvm/lib/Target/X86/ |
H A D | X86CallFrameOptimization.cpp | 495 unsigned UndefReg = MRI->createVirtualRegister(&X86::GR64RegClass); in adjustCallSequence() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/X86/ |
H A D | X86CallFrameOptimization.cpp | 542 Register UndefReg = MRI->createVirtualRegister(&X86::GR64RegClass); in adjustCallSequence() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/X86/ |
H A D | X86CallFrameOptimization.cpp | 543 Register UndefReg = MRI->createVirtualRegister(&X86::GR64RegClass); in adjustCallSequence() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AMDGPU/ |
H A D | R600OptimizeVectorRegisters.cpp | 73 std::vector<unsigned> UndefReg; member in __anon3c40f5310111::RegSeqInfo
|
H A D | SILowerI1Copies.cpp | 439 unsigned UndefReg = createLaneMaskReg(MF); in insertUndefLaneMask() local
|
H A D | AMDGPUInstructionSelector.cpp | 1384 Register UndefReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); in selectG_SZA_EXT() local
|
H A D | SIISelLowering.cpp | 10379 SDValue UndefReg = DAG.getRegister(MRI.createVirtualRegister(RC), VT); in PostISelFolding() local
|
/aosp_15_r20/external/llvm/lib/Target/AMDGPU/ |
H A D | R600OptimizeVectorRegisters.cpp | 67 std::vector<unsigned> UndefReg; member in __anon2ad1604f0111::RegSeqInfo
|
/aosp_15_r20/external/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/GlobalISel/ |
H A D | CombinerHelper.cpp | 260 Register UndefReg; in matchCombineShuffleVector() local
|
H A D | LegalizerHelper.cpp | 1270 Register UndefReg = MIRBuilder.buildUndef(GCDTy).getReg(0); in widenScalarMergeValues() local 2854 Register UndefReg; in fewerElementsVectorBuildVector() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-16.0/llvm/lib/CodeGen/GlobalISel/ |
H A D | CombinerHelper.cpp | 366 Register UndefReg; in matchCombineShuffleVector() local 2689 Register UndefReg; in applyCombineInsertVecElts() local
|
H A D | LegalizerHelper.cpp | 1596 Register UndefReg = MIRBuilder.buildUndef(GCDTy).getReg(0); in widenScalarMergeValues() local
|