Home
last modified time | relevance | path

Searched defs:UndefReg (Results 1 – 17 of 17) sorted by relevance

/aosp_15_r20/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/AMDGPU/
H A DSIOptimizeVGPRLiveRange.cpp508 Register UndefReg = MRI->createVirtualRegister(RC); in optimizeLiveRange() local
551 Register UndefReg = MRI->createVirtualRegister(RC); in optimizeWaterfallLiveRange() local
H A DR600OptimizeVectorRegisters.cpp53 std::vector<Register> UndefReg; member in __anoncc7abff70111::RegSeqInfo
H A DSILowerI1Copies.cpp419 unsigned UndefReg = createLaneMaskReg(MF); in insertUndefLaneMask() local
H A DAMDGPUInstructionSelector.cpp2315 Register UndefReg = MRI->createVirtualRegister(SrcRC); in selectG_SZA_EXT() local
2397 Register UndefReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); in selectG_SZA_EXT() local
H A DSIISelLowering.cpp11976 SDValue UndefReg = DAG.getRegister(MRI.createVirtualRegister(RC), VT); in PostISelFolding() local
/aosp_15_r20/external/llvm/lib/Target/X86/
H A DX86CallFrameOptimization.cpp495 unsigned UndefReg = MRI->createVirtualRegister(&X86::GR64RegClass); in adjustCallSequence() local
/aosp_15_r20/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/X86/
H A DX86CallFrameOptimization.cpp542 Register UndefReg = MRI->createVirtualRegister(&X86::GR64RegClass); in adjustCallSequence() local
/aosp_15_r20/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/X86/
H A DX86CallFrameOptimization.cpp543 Register UndefReg = MRI->createVirtualRegister(&X86::GR64RegClass); in adjustCallSequence() local
/aosp_15_r20/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AMDGPU/
H A DR600OptimizeVectorRegisters.cpp73 std::vector<unsigned> UndefReg; member in __anon3c40f5310111::RegSeqInfo
H A DSILowerI1Copies.cpp439 unsigned UndefReg = createLaneMaskReg(MF); in insertUndefLaneMask() local
H A DAMDGPUInstructionSelector.cpp1384 Register UndefReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); in selectG_SZA_EXT() local
H A DSIISelLowering.cpp10379 SDValue UndefReg = DAG.getRegister(MRI.createVirtualRegister(RC), VT); in PostISelFolding() local
/aosp_15_r20/external/llvm/lib/Target/AMDGPU/
H A DR600OptimizeVectorRegisters.cpp67 std::vector<unsigned> UndefReg; member in __anon2ad1604f0111::RegSeqInfo
/aosp_15_r20/external/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/GlobalISel/
H A DCombinerHelper.cpp260 Register UndefReg; in matchCombineShuffleVector() local
H A DLegalizerHelper.cpp1270 Register UndefReg = MIRBuilder.buildUndef(GCDTy).getReg(0); in widenScalarMergeValues() local
2854 Register UndefReg; in fewerElementsVectorBuildVector() local
/aosp_15_r20/external/swiftshader/third_party/llvm-16.0/llvm/lib/CodeGen/GlobalISel/
H A DCombinerHelper.cpp366 Register UndefReg; in matchCombineShuffleVector() local
2689 Register UndefReg; in applyCombineInsertVecElts() local
H A DLegalizerHelper.cpp1596 Register UndefReg = MIRBuilder.buildUndef(GCDTy).getReg(0); in widenScalarMergeValues() local