1 /* SPDX-License-Identifier: GPL-2.0-only */ 2 /* 3 * Copyright (c) 2013 Samsung Electronics Co., Ltd. 4 * Copyright (c) 2013 Linaro Ltd. 5 * 6 * Common Clock Framework support for all PLL's in Samsung platforms 7 */ 8 9 #ifndef __SAMSUNG_CLK_PLL_H 10 #define __SAMSUNG_CLK_PLL_H 11 12 enum samsung_pll_type { 13 pll_2126, 14 pll_3000, 15 pll_35xx, 16 pll_36xx, 17 pll_2550, 18 pll_2650, 19 pll_4500, 20 pll_4502, 21 pll_4508, 22 pll_4600, 23 pll_4650, 24 pll_4650c, 25 pll_6552, 26 pll_6552_s3c2416, 27 pll_6553, 28 pll_2550x, 29 pll_2550xx, 30 pll_2650x, 31 pll_2650xx, 32 pll_1417x, 33 pll_1418x, 34 pll_1450x, 35 pll_1451x, 36 pll_1452x, 37 pll_1460x, 38 pll_0818x, 39 pll_0822x, 40 pll_0831x, 41 pll_142xx, 42 pll_0516x, 43 pll_0517x, 44 pll_0518x, 45 pll_531x, 46 pll_1051x, 47 pll_1052x, 48 pll_0717x, 49 pll_0718x, 50 pll_0732x, 51 }; 52 53 #define PLL_RATE(_fin, _m, _p, _s, _k, _ks) \ 54 ((u64)(_fin) * (BIT(_ks) * (_m) + (_k)) / BIT(_ks) / ((_p) << (_s))) 55 #define PLL_VALID_RATE(_fin, _fout, _m, _p, _s, _k, _ks) ((_fout) + \ 56 BUILD_BUG_ON_ZERO(PLL_RATE(_fin, _m, _p, _s, _k, _ks) != (_fout))) 57 58 #define PLL_35XX_RATE(_fin, _rate, _m, _p, _s) \ 59 { \ 60 .rate = PLL_VALID_RATE(_fin, _rate, \ 61 _m, _p, _s, 0, 16), \ 62 .mdiv = (_m), \ 63 .pdiv = (_p), \ 64 .sdiv = (_s), \ 65 } 66 67 #define PLL_36XX_RATE(_fin, _rate, _m, _p, _s, _k) \ 68 { \ 69 .rate = PLL_VALID_RATE(_fin, _rate, \ 70 _m, _p, _s, _k, 16), \ 71 .mdiv = (_m), \ 72 .pdiv = (_p), \ 73 .sdiv = (_s), \ 74 .kdiv = (_k), \ 75 } 76 77 #define PLL_4508_RATE(_fin, _rate, _m, _p, _s, _afc) \ 78 { \ 79 .rate = PLL_VALID_RATE(_fin, _rate, \ 80 _m, _p, _s - 1, 0, 16), \ 81 .mdiv = (_m), \ 82 .pdiv = (_p), \ 83 .sdiv = (_s), \ 84 .afc = (_afc), \ 85 } 86 87 #define PLL_4600_RATE(_fin, _rate, _m, _p, _s, _k, _vsel) \ 88 { \ 89 .rate = PLL_VALID_RATE(_fin, _rate, \ 90 _m, _p, _s, _k, 16), \ 91 .mdiv = (_m), \ 92 .pdiv = (_p), \ 93 .sdiv = (_s), \ 94 .kdiv = (_k), \ 95 .vsel = (_vsel), \ 96 } 97 98 #define PLL_4650_RATE(_fin, _rate, _m, _p, _s, _k, _mfr, _mrr, _vsel) \ 99 { \ 100 .rate = PLL_VALID_RATE(_fin, _rate, \ 101 _m, _p, _s, _k, 10), \ 102 .mdiv = (_m), \ 103 .pdiv = (_p), \ 104 .sdiv = (_s), \ 105 .kdiv = (_k), \ 106 .mfr = (_mfr), \ 107 .mrr = (_mrr), \ 108 .vsel = (_vsel), \ 109 } 110 111 /* NOTE: Rate table should be kept sorted in descending order. */ 112 113 struct samsung_pll_rate_table { 114 unsigned int rate; 115 unsigned int pdiv; 116 unsigned int mdiv; 117 unsigned int sdiv; 118 unsigned int kdiv; 119 unsigned int afc; 120 unsigned int mfr; 121 unsigned int mrr; 122 unsigned int vsel; 123 }; 124 125 #endif /* __SAMSUNG_CLK_PLL_H */ 126