1 /*
2 * Copyright (c) 2016 Hisilicon Limited.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33 #ifndef _HNS_ROCE_DEVICE_H
34 #define _HNS_ROCE_DEVICE_H
35
36 #include <rdma/ib_verbs.h>
37 #include <rdma/hns-abi.h>
38 #include "hns_roce_debugfs.h"
39
40 #define PCI_REVISION_ID_HIP08 0x21
41 #define PCI_REVISION_ID_HIP09 0x30
42
43 #define HNS_ROCE_MAX_MSG_LEN 0x80000000
44
45 #define HNS_ROCE_IB_MIN_SQ_STRIDE 6
46
47 #define BA_BYTE_LEN 8
48
49 #define HNS_ROCE_MIN_CQE_NUM 0x40
50 #define HNS_ROCE_MIN_SRQ_WQE_NUM 1
51
52 #define HNS_ROCE_MAX_IRQ_NUM 128
53
54 #define HNS_ROCE_SGE_IN_WQE 2
55 #define HNS_ROCE_SGE_SHIFT 4
56
57 #define EQ_ENABLE 1
58 #define EQ_DISABLE 0
59
60 #define HNS_ROCE_CEQ 0
61 #define HNS_ROCE_AEQ 1
62
63 #define HNS_ROCE_CEQE_SIZE 0x4
64 #define HNS_ROCE_AEQE_SIZE 0x10
65
66 #define HNS_ROCE_V3_EQE_SIZE 0x40
67
68 #define HNS_ROCE_V2_CQE_SIZE 32
69 #define HNS_ROCE_V3_CQE_SIZE 64
70
71 #define HNS_ROCE_V2_QPC_SZ 256
72 #define HNS_ROCE_V3_QPC_SZ 512
73
74 #define HNS_ROCE_MAX_PORTS 6
75 #define HNS_ROCE_GID_SIZE 16
76 #define HNS_ROCE_SGE_SIZE 16
77 #define HNS_ROCE_DWQE_SIZE 65536
78
79 #define HNS_ROCE_HOP_NUM_0 0xff
80
81 #define MR_TYPE_MR 0x00
82 #define MR_TYPE_FRMR 0x01
83 #define MR_TYPE_DMA 0x03
84
85 #define HNS_ROCE_FRMR_MAX_PA 512
86 #define HNS_ROCE_FRMR_ALIGN_SIZE 128
87
88 #define PKEY_ID 0xffff
89 #define NODE_DESC_SIZE 64
90 #define DB_REG_OFFSET 0x1000
91
92 /* Configure to HW for PAGE_SIZE larger than 4KB */
93 #define PG_SHIFT_OFFSET (PAGE_SHIFT - 12)
94
95 #define ATOMIC_WR_LEN 8
96
97 #define HNS_ROCE_IDX_QUE_ENTRY_SZ 4
98 #define SRQ_DB_REG 0x230
99
100 #define HNS_ROCE_QP_BANK_NUM 8
101 #define HNS_ROCE_CQ_BANK_NUM 4
102
103 #define CQ_BANKID_SHIFT 2
104 #define CQ_BANKID_MASK GENMASK(1, 0)
105
106 #define HNS_ROCE_MAX_CQ_COUNT 0xFFFF
107 #define HNS_ROCE_MAX_CQ_PERIOD 0xFFFF
108
109 enum {
110 SERV_TYPE_RC,
111 SERV_TYPE_UC,
112 SERV_TYPE_RD,
113 SERV_TYPE_UD,
114 SERV_TYPE_XRC = 5,
115 };
116
117 enum hns_roce_event {
118 HNS_ROCE_EVENT_TYPE_PATH_MIG = 0x01,
119 HNS_ROCE_EVENT_TYPE_PATH_MIG_FAILED = 0x02,
120 HNS_ROCE_EVENT_TYPE_COMM_EST = 0x03,
121 HNS_ROCE_EVENT_TYPE_SQ_DRAINED = 0x04,
122 HNS_ROCE_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
123 HNS_ROCE_EVENT_TYPE_INV_REQ_LOCAL_WQ_ERROR = 0x06,
124 HNS_ROCE_EVENT_TYPE_LOCAL_WQ_ACCESS_ERROR = 0x07,
125 HNS_ROCE_EVENT_TYPE_SRQ_LIMIT_REACH = 0x08,
126 HNS_ROCE_EVENT_TYPE_SRQ_LAST_WQE_REACH = 0x09,
127 HNS_ROCE_EVENT_TYPE_SRQ_CATAS_ERROR = 0x0a,
128 HNS_ROCE_EVENT_TYPE_CQ_ACCESS_ERROR = 0x0b,
129 HNS_ROCE_EVENT_TYPE_CQ_OVERFLOW = 0x0c,
130 HNS_ROCE_EVENT_TYPE_CQ_ID_INVALID = 0x0d,
131 HNS_ROCE_EVENT_TYPE_PORT_CHANGE = 0x0f,
132 /* 0x10 and 0x11 is unused in currently application case */
133 HNS_ROCE_EVENT_TYPE_DB_OVERFLOW = 0x12,
134 HNS_ROCE_EVENT_TYPE_MB = 0x13,
135 HNS_ROCE_EVENT_TYPE_FLR = 0x15,
136 HNS_ROCE_EVENT_TYPE_XRCD_VIOLATION = 0x16,
137 HNS_ROCE_EVENT_TYPE_INVALID_XRCETH = 0x17,
138 };
139
140 enum {
141 HNS_ROCE_CAP_FLAG_REREG_MR = BIT(0),
142 HNS_ROCE_CAP_FLAG_ROCE_V1_V2 = BIT(1),
143 HNS_ROCE_CAP_FLAG_RQ_INLINE = BIT(2),
144 HNS_ROCE_CAP_FLAG_CQ_RECORD_DB = BIT(3),
145 HNS_ROCE_CAP_FLAG_QP_RECORD_DB = BIT(4),
146 HNS_ROCE_CAP_FLAG_SRQ = BIT(5),
147 HNS_ROCE_CAP_FLAG_XRC = BIT(6),
148 HNS_ROCE_CAP_FLAG_MW = BIT(7),
149 HNS_ROCE_CAP_FLAG_FRMR = BIT(8),
150 HNS_ROCE_CAP_FLAG_QP_FLOW_CTRL = BIT(9),
151 HNS_ROCE_CAP_FLAG_ATOMIC = BIT(10),
152 HNS_ROCE_CAP_FLAG_DIRECT_WQE = BIT(12),
153 HNS_ROCE_CAP_FLAG_SDI_MODE = BIT(14),
154 HNS_ROCE_CAP_FLAG_STASH = BIT(17),
155 HNS_ROCE_CAP_FLAG_CQE_INLINE = BIT(19),
156 HNS_ROCE_CAP_FLAG_SRQ_RECORD_DB = BIT(22),
157 };
158
159 #define HNS_ROCE_DB_TYPE_COUNT 2
160 #define HNS_ROCE_DB_UNIT_SIZE 4
161
162 enum {
163 HNS_ROCE_DB_PER_PAGE = PAGE_SIZE / 4
164 };
165
166 enum hns_roce_reset_stage {
167 HNS_ROCE_STATE_NON_RST,
168 HNS_ROCE_STATE_RST_BEF_DOWN,
169 HNS_ROCE_STATE_RST_DOWN,
170 HNS_ROCE_STATE_RST_UNINIT,
171 HNS_ROCE_STATE_RST_INIT,
172 HNS_ROCE_STATE_RST_INITED,
173 };
174
175 enum hns_roce_instance_state {
176 HNS_ROCE_STATE_NON_INIT,
177 HNS_ROCE_STATE_INIT,
178 HNS_ROCE_STATE_INITED,
179 HNS_ROCE_STATE_UNINIT,
180 };
181
182 enum {
183 HNS_ROCE_RST_DIRECT_RETURN = 0,
184 };
185
186 #define HNS_ROCE_CMD_SUCCESS 1
187
188 #define HNS_ROCE_MAX_HOP_NUM 3
189 /* The minimum page size is 4K for hardware */
190 #define HNS_HW_PAGE_SHIFT 12
191 #define HNS_HW_PAGE_SIZE (1 << HNS_HW_PAGE_SHIFT)
192
193 #define HNS_HW_MAX_PAGE_SHIFT 27
194 #define HNS_HW_MAX_PAGE_SIZE (1 << HNS_HW_MAX_PAGE_SHIFT)
195
196 struct hns_roce_uar {
197 u64 pfn;
198 unsigned long index;
199 unsigned long logic_idx;
200 };
201
202 enum hns_roce_mmap_type {
203 HNS_ROCE_MMAP_TYPE_DB = 1,
204 HNS_ROCE_MMAP_TYPE_DWQE,
205 };
206
207 struct hns_user_mmap_entry {
208 struct rdma_user_mmap_entry rdma_entry;
209 enum hns_roce_mmap_type mmap_type;
210 u64 address;
211 };
212
213 struct hns_roce_ucontext {
214 struct ib_ucontext ibucontext;
215 struct hns_roce_uar uar;
216 struct list_head page_list;
217 struct mutex page_mutex;
218 struct hns_user_mmap_entry *db_mmap_entry;
219 u32 config;
220 };
221
222 struct hns_roce_pd {
223 struct ib_pd ibpd;
224 unsigned long pdn;
225 };
226
227 struct hns_roce_xrcd {
228 struct ib_xrcd ibxrcd;
229 u32 xrcdn;
230 };
231
232 struct hns_roce_bitmap {
233 /* Bitmap Traversal last a bit which is 1 */
234 unsigned long last;
235 unsigned long top;
236 unsigned long max;
237 unsigned long reserved_top;
238 unsigned long mask;
239 spinlock_t lock;
240 unsigned long *table;
241 };
242
243 struct hns_roce_ida {
244 struct ida ida;
245 u32 min; /* Lowest ID to allocate. */
246 u32 max; /* Highest ID to allocate. */
247 };
248
249 /* For Hardware Entry Memory */
250 struct hns_roce_hem_table {
251 /* HEM type: 0 = qpc, 1 = mtt, 2 = cqc, 3 = srq, 4 = other */
252 u32 type;
253 /* HEM array elment num */
254 unsigned long num_hem;
255 /* Single obj size */
256 unsigned long obj_size;
257 unsigned long table_chunk_size;
258 struct mutex mutex;
259 struct hns_roce_hem **hem;
260 u64 **bt_l1;
261 dma_addr_t *bt_l1_dma_addr;
262 u64 **bt_l0;
263 dma_addr_t *bt_l0_dma_addr;
264 };
265
266 struct hns_roce_buf_region {
267 u32 offset; /* page offset */
268 u32 count; /* page count */
269 int hopnum; /* addressing hop num */
270 };
271
272 #define HNS_ROCE_MAX_BT_REGION 3
273 #define HNS_ROCE_MAX_BT_LEVEL 3
274 struct hns_roce_hem_list {
275 struct list_head root_bt;
276 /* link all bt dma mem by hop config */
277 struct list_head mid_bt[HNS_ROCE_MAX_BT_REGION][HNS_ROCE_MAX_BT_LEVEL];
278 struct list_head btm_bt; /* link all bottom bt in @mid_bt */
279 dma_addr_t root_ba; /* pointer to the root ba table */
280 };
281
282 enum mtr_type {
283 MTR_DEFAULT = 0,
284 MTR_PBL,
285 };
286
287 struct hns_roce_buf_attr {
288 struct {
289 size_t size; /* region size */
290 int hopnum; /* multi-hop addressing hop num */
291 } region[HNS_ROCE_MAX_BT_REGION];
292 unsigned int region_count; /* valid region count */
293 unsigned int page_shift; /* buffer page shift */
294 unsigned int user_access; /* umem access flag */
295 u64 iova;
296 enum mtr_type type;
297 bool mtt_only; /* only alloc buffer-required MTT memory */
298 bool adaptive; /* adaptive for page_shift and hopnum */
299 };
300
301 struct hns_roce_hem_cfg {
302 dma_addr_t root_ba; /* root BA table's address */
303 bool is_direct; /* addressing without BA table */
304 unsigned int ba_pg_shift; /* BA table page shift */
305 unsigned int buf_pg_shift; /* buffer page shift */
306 unsigned int buf_pg_count; /* buffer page count */
307 struct hns_roce_buf_region region[HNS_ROCE_MAX_BT_REGION];
308 unsigned int region_count;
309 };
310
311 /* memory translate region */
312 struct hns_roce_mtr {
313 struct hns_roce_hem_list hem_list; /* multi-hop addressing resource */
314 struct ib_umem *umem; /* user space buffer */
315 struct hns_roce_buf *kmem; /* kernel space buffer */
316 struct hns_roce_hem_cfg hem_cfg; /* config for hardware addressing */
317 };
318
319 struct hns_roce_mw {
320 struct ib_mw ibmw;
321 u32 pdn;
322 u32 rkey;
323 int enabled; /* MW's active status */
324 u32 pbl_hop_num;
325 u32 pbl_ba_pg_sz;
326 u32 pbl_buf_pg_sz;
327 };
328
329 struct hns_roce_mr {
330 struct ib_mr ibmr;
331 u64 iova; /* MR's virtual original addr */
332 u64 size; /* Address range of MR */
333 u32 key; /* Key of MR */
334 u32 pd; /* PD num of MR */
335 u32 access; /* Access permission of MR */
336 int enabled; /* MR's active status */
337 int type; /* MR's register type */
338 u32 pbl_hop_num; /* multi-hop number */
339 struct hns_roce_mtr pbl_mtr;
340 u32 npages;
341 dma_addr_t *page_list;
342 };
343
344 struct hns_roce_mr_table {
345 struct hns_roce_ida mtpt_ida;
346 struct hns_roce_hem_table mtpt_table;
347 };
348
349 struct hns_roce_wq {
350 u64 *wrid; /* Work request ID */
351 spinlock_t lock;
352 u32 wqe_cnt; /* WQE num */
353 u32 max_gs;
354 u32 rsv_sge;
355 u32 offset;
356 u32 wqe_shift; /* WQE size */
357 u32 head;
358 u32 tail;
359 void __iomem *db_reg;
360 u32 ext_sge_cnt;
361 };
362
363 struct hns_roce_sge {
364 unsigned int sge_cnt; /* SGE num */
365 u32 offset;
366 u32 sge_shift; /* SGE size */
367 };
368
369 struct hns_roce_buf_list {
370 void *buf;
371 dma_addr_t map;
372 };
373
374 /*
375 * %HNS_ROCE_BUF_DIRECT indicates that the all memory must be in a continuous
376 * dma address range.
377 *
378 * %HNS_ROCE_BUF_NOSLEEP indicates that the caller cannot sleep.
379 *
380 * %HNS_ROCE_BUF_NOFAIL allocation only failed when allocated size is zero, even
381 * the allocated size is smaller than the required size.
382 */
383 enum {
384 HNS_ROCE_BUF_DIRECT = BIT(0),
385 HNS_ROCE_BUF_NOSLEEP = BIT(1),
386 HNS_ROCE_BUF_NOFAIL = BIT(2),
387 };
388
389 struct hns_roce_buf {
390 struct hns_roce_buf_list *trunk_list;
391 u32 ntrunks;
392 u32 npages;
393 unsigned int trunk_shift;
394 unsigned int page_shift;
395 };
396
397 struct hns_roce_db_pgdir {
398 struct list_head list;
399 DECLARE_BITMAP(order0, HNS_ROCE_DB_PER_PAGE);
400 DECLARE_BITMAP(order1, HNS_ROCE_DB_PER_PAGE / HNS_ROCE_DB_TYPE_COUNT);
401 unsigned long *bits[HNS_ROCE_DB_TYPE_COUNT];
402 u32 *page;
403 dma_addr_t db_dma;
404 };
405
406 struct hns_roce_user_db_page {
407 struct list_head list;
408 struct ib_umem *umem;
409 unsigned long user_virt;
410 refcount_t refcount;
411 };
412
413 struct hns_roce_db {
414 u32 *db_record;
415 union {
416 struct hns_roce_db_pgdir *pgdir;
417 struct hns_roce_user_db_page *user_page;
418 } u;
419 dma_addr_t dma;
420 void *virt_addr;
421 unsigned long index;
422 unsigned long order;
423 };
424
425 struct hns_roce_cq {
426 struct ib_cq ib_cq;
427 struct hns_roce_mtr mtr;
428 struct hns_roce_db db;
429 u32 flags;
430 spinlock_t lock;
431 u32 cq_depth;
432 u32 cons_index;
433 u32 *set_ci_db;
434 void __iomem *db_reg;
435 int arm_sn;
436 int cqe_size;
437 unsigned long cqn;
438 u32 vector;
439 refcount_t refcount;
440 struct completion free;
441 struct list_head sq_list; /* all qps on this send cq */
442 struct list_head rq_list; /* all qps on this recv cq */
443 int is_armed; /* cq is armed */
444 struct list_head node; /* all armed cqs are on a list */
445 };
446
447 struct hns_roce_idx_que {
448 struct hns_roce_mtr mtr;
449 u32 entry_shift;
450 unsigned long *bitmap;
451 u32 head;
452 u32 tail;
453 };
454
455 struct hns_roce_srq {
456 struct ib_srq ibsrq;
457 unsigned long srqn;
458 u32 wqe_cnt;
459 int max_gs;
460 u32 rsv_sge;
461 u32 wqe_shift;
462 u32 cqn;
463 u32 xrcdn;
464 void __iomem *db_reg;
465
466 refcount_t refcount;
467 struct completion free;
468
469 struct hns_roce_mtr buf_mtr;
470
471 u64 *wrid;
472 struct hns_roce_idx_que idx_que;
473 spinlock_t lock;
474 struct mutex mutex;
475 void (*event)(struct hns_roce_srq *srq, enum hns_roce_event event);
476 struct hns_roce_db rdb;
477 u32 cap_flags;
478 };
479
480 struct hns_roce_uar_table {
481 struct hns_roce_bitmap bitmap;
482 };
483
484 struct hns_roce_bank {
485 struct ida ida;
486 u32 inuse; /* Number of IDs allocated */
487 u32 min; /* Lowest ID to allocate. */
488 u32 max; /* Highest ID to allocate. */
489 u32 next; /* Next ID to allocate. */
490 };
491
492 struct hns_roce_qp_table {
493 struct hns_roce_hem_table qp_table;
494 struct hns_roce_hem_table irrl_table;
495 struct hns_roce_hem_table trrl_table;
496 struct hns_roce_hem_table sccc_table;
497 struct mutex scc_mutex;
498 struct hns_roce_bank bank[HNS_ROCE_QP_BANK_NUM];
499 struct mutex bank_mutex;
500 struct xarray dip_xa;
501 };
502
503 struct hns_roce_cq_table {
504 struct xarray array;
505 struct hns_roce_hem_table table;
506 struct hns_roce_bank bank[HNS_ROCE_CQ_BANK_NUM];
507 struct mutex bank_mutex;
508 };
509
510 struct hns_roce_srq_table {
511 struct hns_roce_ida srq_ida;
512 struct xarray xa;
513 struct hns_roce_hem_table table;
514 };
515
516 struct hns_roce_av {
517 u8 port;
518 u8 gid_index;
519 u8 stat_rate;
520 u8 hop_limit;
521 u32 flowlabel;
522 u16 udp_sport;
523 u8 sl;
524 u8 tclass;
525 u8 dgid[HNS_ROCE_GID_SIZE];
526 u8 mac[ETH_ALEN];
527 u16 vlan_id;
528 u8 vlan_en;
529 };
530
531 struct hns_roce_ah {
532 struct ib_ah ibah;
533 struct hns_roce_av av;
534 };
535
536 struct hns_roce_cmd_context {
537 struct completion done;
538 int result;
539 int next;
540 u64 out_param;
541 u16 token;
542 u16 busy;
543 };
544
545 enum hns_roce_cmdq_state {
546 HNS_ROCE_CMDQ_STATE_NORMAL,
547 HNS_ROCE_CMDQ_STATE_FATAL_ERR,
548 };
549
550 struct hns_roce_cmdq {
551 struct dma_pool *pool;
552 struct semaphore poll_sem;
553 /*
554 * Event mode: cmd register mutex protection,
555 * ensure to not exceed max_cmds and user use limit region
556 */
557 struct semaphore event_sem;
558 int max_cmds;
559 spinlock_t context_lock;
560 int free_head;
561 struct hns_roce_cmd_context *context;
562 /*
563 * Process whether use event mode, init default non-zero
564 * After the event queue of cmd event ready,
565 * can switch into event mode
566 * close device, switch into poll mode(non event mode)
567 */
568 u8 use_events;
569 enum hns_roce_cmdq_state state;
570 };
571
572 struct hns_roce_cmd_mailbox {
573 void *buf;
574 dma_addr_t dma;
575 };
576
577 struct hns_roce_mbox_msg {
578 u64 in_param;
579 u64 out_param;
580 u8 cmd;
581 u32 tag;
582 u16 token;
583 u8 event_en;
584 };
585
586 struct hns_roce_dev;
587
588 enum {
589 HNS_ROCE_FLUSH_FLAG = 0,
590 HNS_ROCE_STOP_FLUSH_FLAG = 1,
591 };
592
593 struct hns_roce_work {
594 struct hns_roce_dev *hr_dev;
595 struct work_struct work;
596 int event_type;
597 int sub_type;
598 u32 queue_num;
599 };
600
601 enum hns_roce_cong_type {
602 CONG_TYPE_DCQCN,
603 CONG_TYPE_LDCP,
604 CONG_TYPE_HC3,
605 CONG_TYPE_DIP,
606 };
607
608 struct hns_roce_qp {
609 struct ib_qp ibqp;
610 struct hns_roce_wq rq;
611 struct hns_roce_db rdb;
612 struct hns_roce_db sdb;
613 unsigned long en_flags;
614 enum ib_sig_type sq_signal_bits;
615 struct hns_roce_wq sq;
616
617 struct hns_roce_mtr mtr;
618
619 u32 buff_size;
620 struct mutex mutex;
621 u8 port;
622 u8 phy_port;
623 u8 sl;
624 u8 resp_depth;
625 u8 state;
626 u32 atomic_rd_en;
627 u32 qkey;
628 void (*event)(struct hns_roce_qp *qp,
629 enum hns_roce_event event_type);
630 unsigned long qpn;
631
632 u32 xrcdn;
633
634 refcount_t refcount;
635 struct completion free;
636
637 struct hns_roce_sge sge;
638 u32 next_sge;
639 enum ib_mtu path_mtu;
640 u32 max_inline_data;
641 u8 free_mr_en;
642
643 /* 0: flush needed, 1: unneeded */
644 unsigned long flush_flag;
645 struct hns_roce_work flush_work;
646 struct list_head node; /* all qps are on a list */
647 struct list_head rq_node; /* all recv qps are on a list */
648 struct list_head sq_node; /* all send qps are on a list */
649 struct hns_user_mmap_entry *dwqe_mmap_entry;
650 u32 config;
651 enum hns_roce_cong_type cong_type;
652 u8 tc_mode;
653 u8 priority;
654 spinlock_t flush_lock;
655 struct hns_roce_dip *dip;
656 };
657
658 struct hns_roce_ib_iboe {
659 spinlock_t lock;
660 struct net_device *netdevs[HNS_ROCE_MAX_PORTS];
661 struct notifier_block nb;
662 u8 phy_port[HNS_ROCE_MAX_PORTS];
663 };
664
665 struct hns_roce_ceqe {
666 __le32 comp;
667 __le32 rsv[15];
668 };
669
670 #define CEQE_FIELD_LOC(h, l) FIELD_LOC(struct hns_roce_ceqe, h, l)
671
672 #define CEQE_CQN CEQE_FIELD_LOC(23, 0)
673 #define CEQE_OWNER CEQE_FIELD_LOC(31, 31)
674
675 struct hns_roce_aeqe {
676 __le32 asyn;
677 union {
678 struct {
679 __le32 num;
680 u32 rsv0;
681 u32 rsv1;
682 } queue_event;
683
684 struct {
685 __le64 out_param;
686 __le16 token;
687 u8 status;
688 u8 rsv0;
689 } __packed cmd;
690 } event;
691 __le32 rsv[12];
692 };
693
694 #define AEQE_FIELD_LOC(h, l) FIELD_LOC(struct hns_roce_aeqe, h, l)
695
696 #define AEQE_EVENT_TYPE AEQE_FIELD_LOC(7, 0)
697 #define AEQE_SUB_TYPE AEQE_FIELD_LOC(15, 8)
698 #define AEQE_OWNER AEQE_FIELD_LOC(31, 31)
699 #define AEQE_EVENT_QUEUE_NUM AEQE_FIELD_LOC(55, 32)
700
701 struct hns_roce_eq {
702 struct hns_roce_dev *hr_dev;
703 void __iomem *db_reg;
704
705 int type_flag; /* Aeq:1 ceq:0 */
706 int eqn;
707 u32 entries;
708 int eqe_size;
709 int irq;
710 u32 cons_index;
711 int over_ignore;
712 int coalesce;
713 int arm_st;
714 int hop_num;
715 struct hns_roce_mtr mtr;
716 u16 eq_max_cnt;
717 u32 eq_period;
718 int shift;
719 int event_type;
720 int sub_type;
721 struct work_struct work;
722 };
723
724 struct hns_roce_eq_table {
725 struct hns_roce_eq *eq;
726 };
727
728 struct hns_roce_caps {
729 u64 fw_ver;
730 u8 num_ports;
731 int gid_table_len[HNS_ROCE_MAX_PORTS];
732 int pkey_table_len[HNS_ROCE_MAX_PORTS];
733 int local_ca_ack_delay;
734 int num_uars;
735 u32 phy_num_uars;
736 u32 max_sq_sg;
737 u32 max_sq_inline;
738 u32 max_rq_sg;
739 u32 rsv0;
740 u32 num_qps;
741 u32 reserved_qps;
742 u32 num_srqs;
743 u32 max_wqes;
744 u32 max_srq_wrs;
745 u32 max_srq_sges;
746 u32 max_sq_desc_sz;
747 u32 max_rq_desc_sz;
748 u32 rsv2;
749 int max_qp_init_rdma;
750 int max_qp_dest_rdma;
751 u32 num_cqs;
752 u32 max_cqes;
753 u32 min_cqes;
754 u32 min_wqes;
755 u32 reserved_cqs;
756 u32 reserved_srqs;
757 int num_aeq_vectors;
758 int num_comp_vectors;
759 int num_other_vectors;
760 u32 num_mtpts;
761 u32 rsv1;
762 u32 num_srqwqe_segs;
763 u32 num_idx_segs;
764 int reserved_mrws;
765 int reserved_uars;
766 int num_pds;
767 int reserved_pds;
768 u32 num_xrcds;
769 u32 reserved_xrcds;
770 u32 mtt_entry_sz;
771 u32 cqe_sz;
772 u32 page_size_cap;
773 u32 reserved_lkey;
774 int mtpt_entry_sz;
775 int qpc_sz;
776 int irrl_entry_sz;
777 int trrl_entry_sz;
778 int cqc_entry_sz;
779 int sccc_sz;
780 int qpc_timer_entry_sz;
781 int cqc_timer_entry_sz;
782 int srqc_entry_sz;
783 int idx_entry_sz;
784 u32 pbl_ba_pg_sz;
785 u32 pbl_buf_pg_sz;
786 u32 pbl_hop_num;
787 int aeqe_depth;
788 int ceqe_depth;
789 u32 aeqe_size;
790 u32 ceqe_size;
791 enum ib_mtu max_mtu;
792 u32 qpc_bt_num;
793 u32 qpc_timer_bt_num;
794 u32 srqc_bt_num;
795 u32 cqc_bt_num;
796 u32 cqc_timer_bt_num;
797 u32 mpt_bt_num;
798 u32 eqc_bt_num;
799 u32 smac_bt_num;
800 u32 sgid_bt_num;
801 u32 sccc_bt_num;
802 u32 gmv_bt_num;
803 u32 qpc_ba_pg_sz;
804 u32 qpc_buf_pg_sz;
805 u32 qpc_hop_num;
806 u32 srqc_ba_pg_sz;
807 u32 srqc_buf_pg_sz;
808 u32 srqc_hop_num;
809 u32 cqc_ba_pg_sz;
810 u32 cqc_buf_pg_sz;
811 u32 cqc_hop_num;
812 u32 mpt_ba_pg_sz;
813 u32 mpt_buf_pg_sz;
814 u32 mpt_hop_num;
815 u32 mtt_ba_pg_sz;
816 u32 mtt_buf_pg_sz;
817 u32 mtt_hop_num;
818 u32 wqe_sq_hop_num;
819 u32 wqe_sge_hop_num;
820 u32 wqe_rq_hop_num;
821 u32 sccc_ba_pg_sz;
822 u32 sccc_buf_pg_sz;
823 u32 sccc_hop_num;
824 u32 qpc_timer_ba_pg_sz;
825 u32 qpc_timer_buf_pg_sz;
826 u32 qpc_timer_hop_num;
827 u32 cqc_timer_ba_pg_sz;
828 u32 cqc_timer_buf_pg_sz;
829 u32 cqc_timer_hop_num;
830 u32 cqe_ba_pg_sz; /* page_size = 4K*(2^cqe_ba_pg_sz) */
831 u32 cqe_buf_pg_sz;
832 u32 cqe_hop_num;
833 u32 srqwqe_ba_pg_sz;
834 u32 srqwqe_buf_pg_sz;
835 u32 srqwqe_hop_num;
836 u32 idx_ba_pg_sz;
837 u32 idx_buf_pg_sz;
838 u32 idx_hop_num;
839 u32 eqe_ba_pg_sz;
840 u32 eqe_buf_pg_sz;
841 u32 eqe_hop_num;
842 u32 gmv_entry_num;
843 u32 gmv_entry_sz;
844 u32 gmv_ba_pg_sz;
845 u32 gmv_buf_pg_sz;
846 u32 gmv_hop_num;
847 u32 sl_num;
848 u32 llm_buf_pg_sz;
849 u32 chunk_sz; /* chunk size in non multihop mode */
850 u64 flags;
851 u16 default_ceq_max_cnt;
852 u16 default_ceq_period;
853 u16 default_aeq_max_cnt;
854 u16 default_aeq_period;
855 u16 default_aeq_arm_st;
856 u16 default_ceq_arm_st;
857 u8 cong_cap;
858 enum hns_roce_cong_type default_cong_type;
859 };
860
861 enum hns_roce_device_state {
862 HNS_ROCE_DEVICE_STATE_INITED,
863 HNS_ROCE_DEVICE_STATE_RST_DOWN,
864 HNS_ROCE_DEVICE_STATE_UNINIT,
865 };
866
867 enum hns_roce_hw_pkt_stat_index {
868 HNS_ROCE_HW_RX_RC_PKT_CNT,
869 HNS_ROCE_HW_RX_UC_PKT_CNT,
870 HNS_ROCE_HW_RX_UD_PKT_CNT,
871 HNS_ROCE_HW_RX_XRC_PKT_CNT,
872 HNS_ROCE_HW_RX_PKT_CNT,
873 HNS_ROCE_HW_RX_ERR_PKT_CNT,
874 HNS_ROCE_HW_RX_CNP_PKT_CNT,
875 HNS_ROCE_HW_TX_RC_PKT_CNT,
876 HNS_ROCE_HW_TX_UC_PKT_CNT,
877 HNS_ROCE_HW_TX_UD_PKT_CNT,
878 HNS_ROCE_HW_TX_XRC_PKT_CNT,
879 HNS_ROCE_HW_TX_PKT_CNT,
880 HNS_ROCE_HW_TX_ERR_PKT_CNT,
881 HNS_ROCE_HW_TX_CNP_PKT_CNT,
882 HNS_ROCE_HW_TRP_GET_MPT_ERR_PKT_CNT,
883 HNS_ROCE_HW_TRP_GET_IRRL_ERR_PKT_CNT,
884 HNS_ROCE_HW_ECN_DB_CNT,
885 HNS_ROCE_HW_RX_BUF_CNT,
886 HNS_ROCE_HW_TRP_RX_SOF_CNT,
887 HNS_ROCE_HW_CQ_CQE_CNT,
888 HNS_ROCE_HW_CQ_POE_CNT,
889 HNS_ROCE_HW_CQ_NOTIFY_CNT,
890 HNS_ROCE_HW_CNT_TOTAL
891 };
892
893 enum hns_roce_sw_dfx_stat_index {
894 HNS_ROCE_DFX_AEQE_CNT,
895 HNS_ROCE_DFX_CEQE_CNT,
896 HNS_ROCE_DFX_CMDS_CNT,
897 HNS_ROCE_DFX_CMDS_ERR_CNT,
898 HNS_ROCE_DFX_MBX_POSTED_CNT,
899 HNS_ROCE_DFX_MBX_POLLED_CNT,
900 HNS_ROCE_DFX_MBX_EVENT_CNT,
901 HNS_ROCE_DFX_QP_CREATE_ERR_CNT,
902 HNS_ROCE_DFX_QP_MODIFY_ERR_CNT,
903 HNS_ROCE_DFX_CQ_CREATE_ERR_CNT,
904 HNS_ROCE_DFX_CQ_MODIFY_ERR_CNT,
905 HNS_ROCE_DFX_SRQ_CREATE_ERR_CNT,
906 HNS_ROCE_DFX_SRQ_MODIFY_ERR_CNT,
907 HNS_ROCE_DFX_XRCD_ALLOC_ERR_CNT,
908 HNS_ROCE_DFX_MR_REG_ERR_CNT,
909 HNS_ROCE_DFX_MR_REREG_ERR_CNT,
910 HNS_ROCE_DFX_AH_CREATE_ERR_CNT,
911 HNS_ROCE_DFX_MMAP_ERR_CNT,
912 HNS_ROCE_DFX_UCTX_ALLOC_ERR_CNT,
913 HNS_ROCE_DFX_CNT_TOTAL
914 };
915
916 struct hns_roce_hw {
917 int (*cmq_init)(struct hns_roce_dev *hr_dev);
918 void (*cmq_exit)(struct hns_roce_dev *hr_dev);
919 int (*hw_profile)(struct hns_roce_dev *hr_dev);
920 int (*hw_init)(struct hns_roce_dev *hr_dev);
921 void (*hw_exit)(struct hns_roce_dev *hr_dev);
922 int (*post_mbox)(struct hns_roce_dev *hr_dev,
923 struct hns_roce_mbox_msg *mbox_msg);
924 int (*poll_mbox_done)(struct hns_roce_dev *hr_dev);
925 bool (*chk_mbox_avail)(struct hns_roce_dev *hr_dev, bool *is_busy);
926 int (*set_gid)(struct hns_roce_dev *hr_dev, int gid_index,
927 const union ib_gid *gid, const struct ib_gid_attr *attr);
928 int (*set_mac)(struct hns_roce_dev *hr_dev, u8 phy_port,
929 const u8 *addr);
930 int (*write_mtpt)(struct hns_roce_dev *hr_dev, void *mb_buf,
931 struct hns_roce_mr *mr);
932 int (*rereg_write_mtpt)(struct hns_roce_dev *hr_dev,
933 struct hns_roce_mr *mr, int flags,
934 void *mb_buf);
935 int (*frmr_write_mtpt)(void *mb_buf, struct hns_roce_mr *mr);
936 int (*mw_write_mtpt)(void *mb_buf, struct hns_roce_mw *mw);
937 void (*write_cqc)(struct hns_roce_dev *hr_dev,
938 struct hns_roce_cq *hr_cq, void *mb_buf, u64 *mtts,
939 dma_addr_t dma_handle);
940 int (*set_hem)(struct hns_roce_dev *hr_dev,
941 struct hns_roce_hem_table *table, int obj, u32 step_idx);
942 int (*clear_hem)(struct hns_roce_dev *hr_dev,
943 struct hns_roce_hem_table *table, int obj,
944 u32 step_idx);
945 int (*modify_qp)(struct ib_qp *ibqp, const struct ib_qp_attr *attr,
946 int attr_mask, enum ib_qp_state cur_state,
947 enum ib_qp_state new_state, struct ib_udata *udata);
948 int (*qp_flow_control_init)(struct hns_roce_dev *hr_dev,
949 struct hns_roce_qp *hr_qp);
950 void (*dereg_mr)(struct hns_roce_dev *hr_dev);
951 int (*init_eq)(struct hns_roce_dev *hr_dev);
952 void (*cleanup_eq)(struct hns_roce_dev *hr_dev);
953 int (*write_srqc)(struct hns_roce_srq *srq, void *mb_buf);
954 int (*query_cqc)(struct hns_roce_dev *hr_dev, u32 cqn, void *buffer);
955 int (*query_qpc)(struct hns_roce_dev *hr_dev, u32 qpn, void *buffer);
956 int (*query_mpt)(struct hns_roce_dev *hr_dev, u32 key, void *buffer);
957 int (*query_srqc)(struct hns_roce_dev *hr_dev, u32 srqn, void *buffer);
958 int (*query_sccc)(struct hns_roce_dev *hr_dev, u32 qpn, void *buffer);
959 int (*query_hw_counter)(struct hns_roce_dev *hr_dev,
960 u64 *stats, u32 port, int *hw_counters);
961 int (*get_dscp)(struct hns_roce_dev *hr_dev, u8 dscp,
962 u8 *tc_mode, u8 *priority);
963 const struct ib_device_ops *hns_roce_dev_ops;
964 const struct ib_device_ops *hns_roce_dev_srq_ops;
965 };
966
967 struct hns_roce_dev {
968 struct ib_device ib_dev;
969 struct pci_dev *pci_dev;
970 struct device *dev;
971 struct hns_roce_uar priv_uar;
972 const char *irq_names[HNS_ROCE_MAX_IRQ_NUM];
973 spinlock_t sm_lock;
974 bool active;
975 bool is_reset;
976 bool dis_db;
977 unsigned long reset_cnt;
978 struct hns_roce_ib_iboe iboe;
979 enum hns_roce_device_state state;
980 struct list_head qp_list; /* list of all qps on this dev */
981 spinlock_t qp_list_lock; /* protect qp_list */
982
983 struct list_head pgdir_list;
984 struct mutex pgdir_mutex;
985 int irq[HNS_ROCE_MAX_IRQ_NUM];
986 u8 __iomem *reg_base;
987 void __iomem *mem_base;
988 struct hns_roce_caps caps;
989 struct xarray qp_table_xa;
990
991 unsigned char dev_addr[HNS_ROCE_MAX_PORTS][ETH_ALEN];
992 u64 sys_image_guid;
993 u32 vendor_id;
994 u32 vendor_part_id;
995 u32 hw_rev;
996 void __iomem *priv_addr;
997
998 struct hns_roce_cmdq cmd;
999 struct hns_roce_ida pd_ida;
1000 struct hns_roce_ida xrcd_ida;
1001 struct hns_roce_ida uar_ida;
1002 struct hns_roce_mr_table mr_table;
1003 struct hns_roce_cq_table cq_table;
1004 struct hns_roce_srq_table srq_table;
1005 struct hns_roce_qp_table qp_table;
1006 struct hns_roce_eq_table eq_table;
1007 struct hns_roce_hem_table qpc_timer_table;
1008 struct hns_roce_hem_table cqc_timer_table;
1009 /* GMV is the memory area that the driver allocates for the hardware
1010 * to store SGID, SMAC and VLAN information.
1011 */
1012 struct hns_roce_hem_table gmv_table;
1013
1014 int cmd_mod;
1015 int loop_idc;
1016 u32 sdb_offset;
1017 u32 odb_offset;
1018 const struct hns_roce_hw *hw;
1019 void *priv;
1020 struct workqueue_struct *irq_workq;
1021 struct work_struct ecc_work;
1022 u32 func_num;
1023 u32 is_vf;
1024 u32 cong_algo_tmpl_id;
1025 u64 dwqe_page;
1026 struct hns_roce_dev_debugfs dbgfs;
1027 atomic64_t *dfx_cnt;
1028 };
1029
to_hr_dev(struct ib_device * ib_dev)1030 static inline struct hns_roce_dev *to_hr_dev(struct ib_device *ib_dev)
1031 {
1032 return container_of(ib_dev, struct hns_roce_dev, ib_dev);
1033 }
1034
1035 static inline struct hns_roce_ucontext
to_hr_ucontext(struct ib_ucontext * ibucontext)1036 *to_hr_ucontext(struct ib_ucontext *ibucontext)
1037 {
1038 return container_of(ibucontext, struct hns_roce_ucontext, ibucontext);
1039 }
1040
to_hr_pd(struct ib_pd * ibpd)1041 static inline struct hns_roce_pd *to_hr_pd(struct ib_pd *ibpd)
1042 {
1043 return container_of(ibpd, struct hns_roce_pd, ibpd);
1044 }
1045
to_hr_xrcd(struct ib_xrcd * ibxrcd)1046 static inline struct hns_roce_xrcd *to_hr_xrcd(struct ib_xrcd *ibxrcd)
1047 {
1048 return container_of(ibxrcd, struct hns_roce_xrcd, ibxrcd);
1049 }
1050
to_hr_ah(struct ib_ah * ibah)1051 static inline struct hns_roce_ah *to_hr_ah(struct ib_ah *ibah)
1052 {
1053 return container_of(ibah, struct hns_roce_ah, ibah);
1054 }
1055
to_hr_mr(struct ib_mr * ibmr)1056 static inline struct hns_roce_mr *to_hr_mr(struct ib_mr *ibmr)
1057 {
1058 return container_of(ibmr, struct hns_roce_mr, ibmr);
1059 }
1060
to_hr_mw(struct ib_mw * ibmw)1061 static inline struct hns_roce_mw *to_hr_mw(struct ib_mw *ibmw)
1062 {
1063 return container_of(ibmw, struct hns_roce_mw, ibmw);
1064 }
1065
to_hr_qp(struct ib_qp * ibqp)1066 static inline struct hns_roce_qp *to_hr_qp(struct ib_qp *ibqp)
1067 {
1068 return container_of(ibqp, struct hns_roce_qp, ibqp);
1069 }
1070
to_hr_cq(struct ib_cq * ib_cq)1071 static inline struct hns_roce_cq *to_hr_cq(struct ib_cq *ib_cq)
1072 {
1073 return container_of(ib_cq, struct hns_roce_cq, ib_cq);
1074 }
1075
to_hr_srq(struct ib_srq * ibsrq)1076 static inline struct hns_roce_srq *to_hr_srq(struct ib_srq *ibsrq)
1077 {
1078 return container_of(ibsrq, struct hns_roce_srq, ibsrq);
1079 }
1080
1081 static inline struct hns_user_mmap_entry *
to_hns_mmap(struct rdma_user_mmap_entry * rdma_entry)1082 to_hns_mmap(struct rdma_user_mmap_entry *rdma_entry)
1083 {
1084 return container_of(rdma_entry, struct hns_user_mmap_entry, rdma_entry);
1085 }
1086
hns_roce_write64_k(__le32 val[2],void __iomem * dest)1087 static inline void hns_roce_write64_k(__le32 val[2], void __iomem *dest)
1088 {
1089 writeq(*(u64 *)val, dest);
1090 }
1091
1092 static inline struct hns_roce_qp
__hns_roce_qp_lookup(struct hns_roce_dev * hr_dev,u32 qpn)1093 *__hns_roce_qp_lookup(struct hns_roce_dev *hr_dev, u32 qpn)
1094 {
1095 return xa_load(&hr_dev->qp_table_xa, qpn);
1096 }
1097
hns_roce_buf_offset(struct hns_roce_buf * buf,unsigned int offset)1098 static inline void *hns_roce_buf_offset(struct hns_roce_buf *buf,
1099 unsigned int offset)
1100 {
1101 return (char *)(buf->trunk_list[offset >> buf->trunk_shift].buf) +
1102 (offset & ((1 << buf->trunk_shift) - 1));
1103 }
1104
hns_roce_buf_dma_addr(struct hns_roce_buf * buf,unsigned int offset)1105 static inline dma_addr_t hns_roce_buf_dma_addr(struct hns_roce_buf *buf,
1106 unsigned int offset)
1107 {
1108 return buf->trunk_list[offset >> buf->trunk_shift].map +
1109 (offset & ((1 << buf->trunk_shift) - 1));
1110 }
1111
hns_roce_buf_page(struct hns_roce_buf * buf,u32 idx)1112 static inline dma_addr_t hns_roce_buf_page(struct hns_roce_buf *buf, u32 idx)
1113 {
1114 return hns_roce_buf_dma_addr(buf, idx << buf->page_shift);
1115 }
1116
1117 #define hr_hw_page_align(x) ALIGN(x, 1 << HNS_HW_PAGE_SHIFT)
1118
to_hr_hw_page_addr(u64 addr)1119 static inline u64 to_hr_hw_page_addr(u64 addr)
1120 {
1121 return addr >> HNS_HW_PAGE_SHIFT;
1122 }
1123
to_hr_hw_page_shift(u32 page_shift)1124 static inline u32 to_hr_hw_page_shift(u32 page_shift)
1125 {
1126 return page_shift - HNS_HW_PAGE_SHIFT;
1127 }
1128
to_hr_hem_hopnum(u32 hopnum,u32 count)1129 static inline u32 to_hr_hem_hopnum(u32 hopnum, u32 count)
1130 {
1131 if (count > 0)
1132 return hopnum == HNS_ROCE_HOP_NUM_0 ? 0 : hopnum;
1133
1134 return 0;
1135 }
1136
to_hr_hem_entries_size(u32 count,u32 buf_shift)1137 static inline u32 to_hr_hem_entries_size(u32 count, u32 buf_shift)
1138 {
1139 return hr_hw_page_align(count << buf_shift);
1140 }
1141
to_hr_hem_entries_count(u32 count,u32 buf_shift)1142 static inline u32 to_hr_hem_entries_count(u32 count, u32 buf_shift)
1143 {
1144 return hr_hw_page_align(count << buf_shift) >> buf_shift;
1145 }
1146
to_hr_hem_entries_shift(u32 count,u32 buf_shift)1147 static inline u32 to_hr_hem_entries_shift(u32 count, u32 buf_shift)
1148 {
1149 if (!count)
1150 return 0;
1151
1152 return ilog2(to_hr_hem_entries_count(count, buf_shift));
1153 }
1154
1155 #define DSCP_SHIFT 2
1156
get_tclass(const struct ib_global_route * grh)1157 static inline u8 get_tclass(const struct ib_global_route *grh)
1158 {
1159 return grh->sgid_attr->gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP ?
1160 grh->traffic_class >> DSCP_SHIFT : grh->traffic_class;
1161 }
1162
1163 void hns_roce_init_uar_table(struct hns_roce_dev *dev);
1164 int hns_roce_uar_alloc(struct hns_roce_dev *dev, struct hns_roce_uar *uar);
1165
1166 int hns_roce_cmd_init(struct hns_roce_dev *hr_dev);
1167 void hns_roce_cmd_cleanup(struct hns_roce_dev *hr_dev);
1168 void hns_roce_cmd_event(struct hns_roce_dev *hr_dev, u16 token, u8 status,
1169 u64 out_param);
1170 int hns_roce_cmd_use_events(struct hns_roce_dev *hr_dev);
1171 void hns_roce_cmd_use_polling(struct hns_roce_dev *hr_dev);
1172
1173 /* hns roce hw need current block and next block addr from mtt */
1174 #define MTT_MIN_COUNT 2
hns_roce_get_mtr_ba(struct hns_roce_mtr * mtr)1175 static inline dma_addr_t hns_roce_get_mtr_ba(struct hns_roce_mtr *mtr)
1176 {
1177 return mtr->hem_cfg.root_ba;
1178 }
1179
1180 int hns_roce_mtr_find(struct hns_roce_dev *hr_dev, struct hns_roce_mtr *mtr,
1181 u32 offset, u64 *mtt_buf, int mtt_max);
1182 int hns_roce_mtr_create(struct hns_roce_dev *hr_dev, struct hns_roce_mtr *mtr,
1183 struct hns_roce_buf_attr *buf_attr,
1184 unsigned int page_shift, struct ib_udata *udata,
1185 unsigned long user_addr);
1186 void hns_roce_mtr_destroy(struct hns_roce_dev *hr_dev,
1187 struct hns_roce_mtr *mtr);
1188 int hns_roce_mtr_map(struct hns_roce_dev *hr_dev, struct hns_roce_mtr *mtr,
1189 dma_addr_t *pages, unsigned int page_cnt);
1190
1191 void hns_roce_init_pd_table(struct hns_roce_dev *hr_dev);
1192 void hns_roce_init_mr_table(struct hns_roce_dev *hr_dev);
1193 void hns_roce_init_cq_table(struct hns_roce_dev *hr_dev);
1194 int hns_roce_init_qp_table(struct hns_roce_dev *hr_dev);
1195 void hns_roce_init_srq_table(struct hns_roce_dev *hr_dev);
1196 void hns_roce_init_xrcd_table(struct hns_roce_dev *hr_dev);
1197
1198 void hns_roce_cleanup_cq_table(struct hns_roce_dev *hr_dev);
1199 void hns_roce_cleanup_qp_table(struct hns_roce_dev *hr_dev);
1200
1201 void hns_roce_cleanup_bitmap(struct hns_roce_dev *hr_dev);
1202
1203 int hns_roce_create_ah(struct ib_ah *ah, struct rdma_ah_init_attr *init_attr,
1204 struct ib_udata *udata);
1205 int hns_roce_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
hns_roce_destroy_ah(struct ib_ah * ah,u32 flags)1206 static inline int hns_roce_destroy_ah(struct ib_ah *ah, u32 flags)
1207 {
1208 return 0;
1209 }
1210
1211 int hns_roce_alloc_pd(struct ib_pd *pd, struct ib_udata *udata);
1212 int hns_roce_dealloc_pd(struct ib_pd *pd, struct ib_udata *udata);
1213
1214 struct ib_mr *hns_roce_get_dma_mr(struct ib_pd *pd, int acc);
1215 struct ib_mr *hns_roce_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
1216 u64 virt_addr, int access_flags,
1217 struct ib_udata *udata);
1218 struct ib_mr *hns_roce_rereg_user_mr(struct ib_mr *mr, int flags, u64 start,
1219 u64 length, u64 virt_addr,
1220 int mr_access_flags, struct ib_pd *pd,
1221 struct ib_udata *udata);
1222 struct ib_mr *hns_roce_alloc_mr(struct ib_pd *pd, enum ib_mr_type mr_type,
1223 u32 max_num_sg);
1224 int hns_roce_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
1225 unsigned int *sg_offset);
1226 int hns_roce_dereg_mr(struct ib_mr *ibmr, struct ib_udata *udata);
1227 unsigned long key_to_hw_index(u32 key);
1228
1229 int hns_roce_alloc_mw(struct ib_mw *mw, struct ib_udata *udata);
1230 int hns_roce_dealloc_mw(struct ib_mw *ibmw);
1231
1232 void hns_roce_buf_free(struct hns_roce_dev *hr_dev, struct hns_roce_buf *buf);
1233 struct hns_roce_buf *hns_roce_buf_alloc(struct hns_roce_dev *hr_dev, u32 size,
1234 u32 page_shift, u32 flags);
1235
1236 int hns_roce_get_kmem_bufs(struct hns_roce_dev *hr_dev, dma_addr_t *bufs,
1237 int buf_cnt, struct hns_roce_buf *buf,
1238 unsigned int page_shift);
1239 int hns_roce_get_umem_bufs(dma_addr_t *bufs,
1240 int buf_cnt, struct ib_umem *umem,
1241 unsigned int page_shift);
1242
1243 int hns_roce_create_srq(struct ib_srq *srq,
1244 struct ib_srq_init_attr *srq_init_attr,
1245 struct ib_udata *udata);
1246 int hns_roce_destroy_srq(struct ib_srq *ibsrq, struct ib_udata *udata);
1247
1248 int hns_roce_alloc_xrcd(struct ib_xrcd *ib_xrcd, struct ib_udata *udata);
1249 int hns_roce_dealloc_xrcd(struct ib_xrcd *ib_xrcd, struct ib_udata *udata);
1250
1251 int hns_roce_create_qp(struct ib_qp *ib_qp, struct ib_qp_init_attr *init_attr,
1252 struct ib_udata *udata);
1253 int hns_roce_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
1254 int attr_mask, struct ib_udata *udata);
1255 void init_flush_work(struct hns_roce_dev *hr_dev, struct hns_roce_qp *hr_qp);
1256 void *hns_roce_get_recv_wqe(struct hns_roce_qp *hr_qp, unsigned int n);
1257 void *hns_roce_get_send_wqe(struct hns_roce_qp *hr_qp, unsigned int n);
1258 void *hns_roce_get_extend_sge(struct hns_roce_qp *hr_qp, unsigned int n);
1259 bool hns_roce_wq_overflow(struct hns_roce_wq *hr_wq, u32 nreq,
1260 struct ib_cq *ib_cq);
1261 void hns_roce_lock_cqs(struct hns_roce_cq *send_cq,
1262 struct hns_roce_cq *recv_cq);
1263 void hns_roce_unlock_cqs(struct hns_roce_cq *send_cq,
1264 struct hns_roce_cq *recv_cq);
1265 void hns_roce_qp_remove(struct hns_roce_dev *hr_dev, struct hns_roce_qp *hr_qp);
1266 void hns_roce_qp_destroy(struct hns_roce_dev *hr_dev, struct hns_roce_qp *hr_qp,
1267 struct ib_udata *udata);
1268 __be32 send_ieth(const struct ib_send_wr *wr);
1269 int to_hr_qp_type(int qp_type);
1270
1271 int hns_roce_create_cq(struct ib_cq *ib_cq, const struct ib_cq_init_attr *attr,
1272 struct uverbs_attr_bundle *attrs);
1273
1274 int hns_roce_destroy_cq(struct ib_cq *ib_cq, struct ib_udata *udata);
1275 int hns_roce_db_map_user(struct hns_roce_ucontext *context, unsigned long virt,
1276 struct hns_roce_db *db);
1277 void hns_roce_db_unmap_user(struct hns_roce_ucontext *context,
1278 struct hns_roce_db *db);
1279 int hns_roce_alloc_db(struct hns_roce_dev *hr_dev, struct hns_roce_db *db,
1280 int order);
1281 void hns_roce_free_db(struct hns_roce_dev *hr_dev, struct hns_roce_db *db);
1282
1283 void hns_roce_cq_completion(struct hns_roce_dev *hr_dev, u32 cqn);
1284 void hns_roce_cq_event(struct hns_roce_dev *hr_dev, u32 cqn, int event_type);
1285 void flush_cqe(struct hns_roce_dev *dev, struct hns_roce_qp *qp);
1286 void hns_roce_qp_event(struct hns_roce_dev *hr_dev, u32 qpn, int event_type);
1287 void hns_roce_flush_cqe(struct hns_roce_dev *hr_dev, u32 qpn);
1288 void hns_roce_srq_event(struct hns_roce_dev *hr_dev, u32 srqn, int event_type);
1289 void hns_roce_handle_device_err(struct hns_roce_dev *hr_dev);
1290 int hns_roce_init(struct hns_roce_dev *hr_dev);
1291 void hns_roce_exit(struct hns_roce_dev *hr_dev);
1292 int hns_roce_fill_res_cq_entry(struct sk_buff *msg, struct ib_cq *ib_cq);
1293 int hns_roce_fill_res_cq_entry_raw(struct sk_buff *msg, struct ib_cq *ib_cq);
1294 int hns_roce_fill_res_qp_entry(struct sk_buff *msg, struct ib_qp *ib_qp);
1295 int hns_roce_fill_res_qp_entry_raw(struct sk_buff *msg, struct ib_qp *ib_qp);
1296 int hns_roce_fill_res_mr_entry(struct sk_buff *msg, struct ib_mr *ib_mr);
1297 int hns_roce_fill_res_mr_entry_raw(struct sk_buff *msg, struct ib_mr *ib_mr);
1298 int hns_roce_fill_res_srq_entry(struct sk_buff *msg, struct ib_srq *ib_srq);
1299 int hns_roce_fill_res_srq_entry_raw(struct sk_buff *msg, struct ib_srq *ib_srq);
1300 struct hns_user_mmap_entry *
1301 hns_roce_user_mmap_entry_insert(struct ib_ucontext *ucontext, u64 address,
1302 size_t length,
1303 enum hns_roce_mmap_type mmap_type);
1304 bool check_sl_valid(struct hns_roce_dev *hr_dev, u8 sl);
1305
1306 #endif /* _HNS_ROCE_DEVICE_H */
1307