1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /*
3  * IOMMU API for ARM architected SMMUv3 implementations.
4  *
5  * Copyright (C) 2015 ARM Limited
6  */
7 
8 #ifndef _ARM_SMMU_V3_H
9 #define _ARM_SMMU_V3_H
10 
11 #include <linux/bitfield.h>
12 #include <linux/iommu.h>
13 #include <linux/iommufd.h>
14 #include <linux/kernel.h>
15 #include <linux/mmzone.h>
16 #include <linux/sizes.h>
17 
18 struct arm_smmu_device;
19 
20 /* MMIO registers */
21 #define ARM_SMMU_IDR0			0x0
22 #define IDR0_ST_LVL			GENMASK(28, 27)
23 #define IDR0_ST_LVL_2LVL		1
24 #define IDR0_STALL_MODEL		GENMASK(25, 24)
25 #define IDR0_STALL_MODEL_STALL		0
26 #define IDR0_STALL_MODEL_FORCE		2
27 #define IDR0_TTENDIAN			GENMASK(22, 21)
28 #define IDR0_TTENDIAN_MIXED		0
29 #define IDR0_TTENDIAN_LE		2
30 #define IDR0_TTENDIAN_BE		3
31 #define IDR0_CD2L			(1 << 19)
32 #define IDR0_VMID16			(1 << 18)
33 #define IDR0_PRI			(1 << 16)
34 #define IDR0_SEV			(1 << 14)
35 #define IDR0_MSI			(1 << 13)
36 #define IDR0_ASID16			(1 << 12)
37 #define IDR0_ATS			(1 << 10)
38 #define IDR0_HYP			(1 << 9)
39 #define IDR0_HTTU			GENMASK(7, 6)
40 #define IDR0_HTTU_ACCESS		1
41 #define IDR0_HTTU_ACCESS_DIRTY		2
42 #define IDR0_COHACC			(1 << 4)
43 #define IDR0_TTF			GENMASK(3, 2)
44 #define IDR0_TTF_AARCH64		2
45 #define IDR0_TTF_AARCH32_64		3
46 #define IDR0_S1P			(1 << 1)
47 #define IDR0_S2P			(1 << 0)
48 
49 #define ARM_SMMU_IDR1			0x4
50 #define IDR1_TABLES_PRESET		(1 << 30)
51 #define IDR1_QUEUES_PRESET		(1 << 29)
52 #define IDR1_REL			(1 << 28)
53 #define IDR1_ATTR_TYPES_OVR		(1 << 27)
54 #define IDR1_CMDQS			GENMASK(25, 21)
55 #define IDR1_EVTQS			GENMASK(20, 16)
56 #define IDR1_PRIQS			GENMASK(15, 11)
57 #define IDR1_SSIDSIZE			GENMASK(10, 6)
58 #define IDR1_SIDSIZE			GENMASK(5, 0)
59 
60 #define ARM_SMMU_IDR3			0xc
61 #define IDR3_FWB			(1 << 8)
62 #define IDR3_RIL			(1 << 10)
63 
64 #define ARM_SMMU_IDR5			0x14
65 #define IDR5_STALL_MAX			GENMASK(31, 16)
66 #define IDR5_GRAN64K			(1 << 6)
67 #define IDR5_GRAN16K			(1 << 5)
68 #define IDR5_GRAN4K			(1 << 4)
69 #define IDR5_OAS			GENMASK(2, 0)
70 #define IDR5_OAS_32_BIT			0
71 #define IDR5_OAS_36_BIT			1
72 #define IDR5_OAS_40_BIT			2
73 #define IDR5_OAS_42_BIT			3
74 #define IDR5_OAS_44_BIT			4
75 #define IDR5_OAS_48_BIT			5
76 #define IDR5_OAS_52_BIT			6
77 #define IDR5_VAX			GENMASK(11, 10)
78 #define IDR5_VAX_52_BIT			1
79 
80 #define ARM_SMMU_IIDR			0x18
81 #define IIDR_PRODUCTID			GENMASK(31, 20)
82 #define IIDR_VARIANT			GENMASK(19, 16)
83 #define IIDR_REVISION			GENMASK(15, 12)
84 #define IIDR_IMPLEMENTER		GENMASK(11, 0)
85 
86 #define ARM_SMMU_AIDR			0x1C
87 
88 #define ARM_SMMU_CR0			0x20
89 #define CR0_ATSCHK			(1 << 4)
90 #define CR0_CMDQEN			(1 << 3)
91 #define CR0_EVTQEN			(1 << 2)
92 #define CR0_PRIQEN			(1 << 1)
93 #define CR0_SMMUEN			(1 << 0)
94 
95 #define ARM_SMMU_CR0ACK			0x24
96 
97 #define ARM_SMMU_CR1			0x28
98 #define CR1_TABLE_SH			GENMASK(11, 10)
99 #define CR1_TABLE_OC			GENMASK(9, 8)
100 #define CR1_TABLE_IC			GENMASK(7, 6)
101 #define CR1_QUEUE_SH			GENMASK(5, 4)
102 #define CR1_QUEUE_OC			GENMASK(3, 2)
103 #define CR1_QUEUE_IC			GENMASK(1, 0)
104 /* CR1 cacheability fields don't quite follow the usual TCR-style encoding */
105 #define CR1_CACHE_NC			0
106 #define CR1_CACHE_WB			1
107 #define CR1_CACHE_WT			2
108 
109 #define ARM_SMMU_CR2			0x2c
110 #define CR2_PTM				(1 << 2)
111 #define CR2_RECINVSID			(1 << 1)
112 #define CR2_E2H				(1 << 0)
113 
114 #define ARM_SMMU_GBPA			0x44
115 #define GBPA_UPDATE			(1 << 31)
116 #define GBPA_ABORT			(1 << 20)
117 
118 #define ARM_SMMU_IRQ_CTRL		0x50
119 #define IRQ_CTRL_EVTQ_IRQEN		(1 << 2)
120 #define IRQ_CTRL_PRIQ_IRQEN		(1 << 1)
121 #define IRQ_CTRL_GERROR_IRQEN		(1 << 0)
122 
123 #define ARM_SMMU_IRQ_CTRLACK		0x54
124 
125 #define ARM_SMMU_GERROR			0x60
126 #define GERROR_SFM_ERR			(1 << 8)
127 #define GERROR_MSI_GERROR_ABT_ERR	(1 << 7)
128 #define GERROR_MSI_PRIQ_ABT_ERR		(1 << 6)
129 #define GERROR_MSI_EVTQ_ABT_ERR		(1 << 5)
130 #define GERROR_MSI_CMDQ_ABT_ERR		(1 << 4)
131 #define GERROR_PRIQ_ABT_ERR		(1 << 3)
132 #define GERROR_EVTQ_ABT_ERR		(1 << 2)
133 #define GERROR_CMDQ_ERR			(1 << 0)
134 #define GERROR_ERR_MASK			0x1fd
135 
136 #define ARM_SMMU_GERRORN		0x64
137 
138 #define ARM_SMMU_GERROR_IRQ_CFG0	0x68
139 #define ARM_SMMU_GERROR_IRQ_CFG1	0x70
140 #define ARM_SMMU_GERROR_IRQ_CFG2	0x74
141 
142 #define ARM_SMMU_STRTAB_BASE		0x80
143 #define STRTAB_BASE_RA			(1UL << 62)
144 #define STRTAB_BASE_ADDR_MASK		GENMASK_ULL(51, 6)
145 
146 #define ARM_SMMU_STRTAB_BASE_CFG	0x88
147 #define STRTAB_BASE_CFG_FMT		GENMASK(17, 16)
148 #define STRTAB_BASE_CFG_FMT_LINEAR	0
149 #define STRTAB_BASE_CFG_FMT_2LVL	1
150 #define STRTAB_BASE_CFG_SPLIT		GENMASK(10, 6)
151 #define STRTAB_BASE_CFG_LOG2SIZE	GENMASK(5, 0)
152 
153 #define ARM_SMMU_CMDQ_BASE		0x90
154 #define ARM_SMMU_CMDQ_PROD		0x98
155 #define ARM_SMMU_CMDQ_CONS		0x9c
156 
157 #define ARM_SMMU_EVTQ_BASE		0xa0
158 #define ARM_SMMU_EVTQ_PROD		0xa8
159 #define ARM_SMMU_EVTQ_CONS		0xac
160 #define ARM_SMMU_EVTQ_IRQ_CFG0		0xb0
161 #define ARM_SMMU_EVTQ_IRQ_CFG1		0xb8
162 #define ARM_SMMU_EVTQ_IRQ_CFG2		0xbc
163 
164 #define ARM_SMMU_PRIQ_BASE		0xc0
165 #define ARM_SMMU_PRIQ_PROD		0xc8
166 #define ARM_SMMU_PRIQ_CONS		0xcc
167 #define ARM_SMMU_PRIQ_IRQ_CFG0		0xd0
168 #define ARM_SMMU_PRIQ_IRQ_CFG1		0xd8
169 #define ARM_SMMU_PRIQ_IRQ_CFG2		0xdc
170 
171 #define ARM_SMMU_REG_SZ			0xe00
172 
173 /* Common MSI config fields */
174 #define MSI_CFG0_ADDR_MASK		GENMASK_ULL(51, 2)
175 #define MSI_CFG2_SH			GENMASK(5, 4)
176 #define MSI_CFG2_MEMATTR		GENMASK(3, 0)
177 
178 /* Common memory attribute values */
179 #define ARM_SMMU_SH_NSH			0
180 #define ARM_SMMU_SH_OSH			2
181 #define ARM_SMMU_SH_ISH			3
182 #define ARM_SMMU_MEMATTR_DEVICE_nGnRE	0x1
183 #define ARM_SMMU_MEMATTR_OIWB		0xf
184 
185 #define Q_IDX(llq, p)			((p) & ((1 << (llq)->max_n_shift) - 1))
186 #define Q_WRP(llq, p)			((p) & (1 << (llq)->max_n_shift))
187 #define Q_OVERFLOW_FLAG			(1U << 31)
188 #define Q_OVF(p)			((p) & Q_OVERFLOW_FLAG)
189 #define Q_ENT(q, p)			((q)->base +			\
190 					 Q_IDX(&((q)->llq), p) *	\
191 					 (q)->ent_dwords)
192 
193 #define Q_BASE_RWA			(1UL << 62)
194 #define Q_BASE_ADDR_MASK		GENMASK_ULL(51, 5)
195 #define Q_BASE_LOG2SIZE			GENMASK(4, 0)
196 
197 /* Ensure DMA allocations are naturally aligned */
198 #ifdef CONFIG_CMA_ALIGNMENT
199 #define Q_MAX_SZ_SHIFT			(PAGE_SHIFT + CONFIG_CMA_ALIGNMENT)
200 #else
201 #define Q_MAX_SZ_SHIFT			(PAGE_SHIFT + MAX_PAGE_ORDER)
202 #endif
203 
204 /*
205  * Stream table.
206  *
207  * Linear: Enough to cover 1 << IDR1.SIDSIZE entries
208  * 2lvl: 128k L1 entries,
209  *       256 lazy entries per table (each table covers a PCI bus)
210  */
211 #define STRTAB_SPLIT			8
212 
213 #define STRTAB_L1_DESC_SPAN		GENMASK_ULL(4, 0)
214 #define STRTAB_L1_DESC_L2PTR_MASK	GENMASK_ULL(51, 6)
215 
216 #define STRTAB_STE_DWORDS		8
217 
218 struct arm_smmu_ste {
219 	__le64 data[STRTAB_STE_DWORDS];
220 };
221 
222 #define STRTAB_NUM_L2_STES		(1 << STRTAB_SPLIT)
223 struct arm_smmu_strtab_l2 {
224 	struct arm_smmu_ste stes[STRTAB_NUM_L2_STES];
225 };
226 
227 struct arm_smmu_strtab_l1 {
228 	__le64 l2ptr;
229 };
230 #define STRTAB_MAX_L1_ENTRIES		(1 << 17)
231 
arm_smmu_strtab_l1_idx(u32 sid)232 static inline u32 arm_smmu_strtab_l1_idx(u32 sid)
233 {
234 	return sid / STRTAB_NUM_L2_STES;
235 }
236 
arm_smmu_strtab_l2_idx(u32 sid)237 static inline u32 arm_smmu_strtab_l2_idx(u32 sid)
238 {
239 	return sid % STRTAB_NUM_L2_STES;
240 }
241 
242 #define STRTAB_STE_0_V			(1UL << 0)
243 #define STRTAB_STE_0_CFG		GENMASK_ULL(3, 1)
244 #define STRTAB_STE_0_CFG_ABORT		0
245 #define STRTAB_STE_0_CFG_BYPASS		4
246 #define STRTAB_STE_0_CFG_S1_TRANS	5
247 #define STRTAB_STE_0_CFG_S2_TRANS	6
248 #define STRTAB_STE_0_CFG_NESTED		7
249 
250 #define STRTAB_STE_0_S1FMT		GENMASK_ULL(5, 4)
251 #define STRTAB_STE_0_S1FMT_LINEAR	0
252 #define STRTAB_STE_0_S1FMT_64K_L2	2
253 #define STRTAB_STE_0_S1CTXPTR_MASK	GENMASK_ULL(51, 6)
254 #define STRTAB_STE_0_S1CDMAX		GENMASK_ULL(63, 59)
255 
256 #define STRTAB_STE_1_S1DSS		GENMASK_ULL(1, 0)
257 #define STRTAB_STE_1_S1DSS_TERMINATE	0x0
258 #define STRTAB_STE_1_S1DSS_BYPASS	0x1
259 #define STRTAB_STE_1_S1DSS_SSID0	0x2
260 
261 #define STRTAB_STE_1_S1C_CACHE_NC	0UL
262 #define STRTAB_STE_1_S1C_CACHE_WBRA	1UL
263 #define STRTAB_STE_1_S1C_CACHE_WT	2UL
264 #define STRTAB_STE_1_S1C_CACHE_WB	3UL
265 #define STRTAB_STE_1_S1CIR		GENMASK_ULL(3, 2)
266 #define STRTAB_STE_1_S1COR		GENMASK_ULL(5, 4)
267 #define STRTAB_STE_1_S1CSH		GENMASK_ULL(7, 6)
268 
269 #define STRTAB_STE_1_S2FWB		(1UL << 25)
270 #define STRTAB_STE_1_S1STALLD		(1UL << 27)
271 
272 #define STRTAB_STE_1_EATS		GENMASK_ULL(29, 28)
273 #define STRTAB_STE_1_EATS_ABT		0UL
274 #define STRTAB_STE_1_EATS_TRANS		1UL
275 #define STRTAB_STE_1_EATS_S1CHK		2UL
276 
277 #define STRTAB_STE_1_STRW		GENMASK_ULL(31, 30)
278 #define STRTAB_STE_1_STRW_NSEL1		0UL
279 #define STRTAB_STE_1_STRW_EL2		2UL
280 
281 #define STRTAB_STE_1_SHCFG		GENMASK_ULL(45, 44)
282 #define STRTAB_STE_1_SHCFG_INCOMING	1UL
283 
284 #define STRTAB_STE_2_S2VMID		GENMASK_ULL(15, 0)
285 #define STRTAB_STE_2_VTCR		GENMASK_ULL(50, 32)
286 #define STRTAB_STE_2_VTCR_S2T0SZ	GENMASK_ULL(5, 0)
287 #define STRTAB_STE_2_VTCR_S2SL0		GENMASK_ULL(7, 6)
288 #define STRTAB_STE_2_VTCR_S2IR0		GENMASK_ULL(9, 8)
289 #define STRTAB_STE_2_VTCR_S2OR0		GENMASK_ULL(11, 10)
290 #define STRTAB_STE_2_VTCR_S2SH0		GENMASK_ULL(13, 12)
291 #define STRTAB_STE_2_VTCR_S2TG		GENMASK_ULL(15, 14)
292 #define STRTAB_STE_2_VTCR_S2PS		GENMASK_ULL(18, 16)
293 #define STRTAB_STE_2_S2AA64		(1UL << 51)
294 #define STRTAB_STE_2_S2ENDI		(1UL << 52)
295 #define STRTAB_STE_2_S2PTW		(1UL << 54)
296 #define STRTAB_STE_2_S2S		(1UL << 57)
297 #define STRTAB_STE_2_S2R		(1UL << 58)
298 
299 #define STRTAB_STE_3_S2TTB_MASK		GENMASK_ULL(51, 4)
300 
301 /* These bits can be controlled by userspace for STRTAB_STE_0_CFG_NESTED */
302 #define STRTAB_STE_0_NESTING_ALLOWED                                         \
303 	cpu_to_le64(STRTAB_STE_0_V | STRTAB_STE_0_CFG | STRTAB_STE_0_S1FMT | \
304 		    STRTAB_STE_0_S1CTXPTR_MASK | STRTAB_STE_0_S1CDMAX)
305 #define STRTAB_STE_1_NESTING_ALLOWED                            \
306 	cpu_to_le64(STRTAB_STE_1_S1DSS | STRTAB_STE_1_S1CIR |   \
307 		    STRTAB_STE_1_S1COR | STRTAB_STE_1_S1CSH |   \
308 		    STRTAB_STE_1_S1STALLD | STRTAB_STE_1_EATS)
309 
310 /*
311  * Context descriptors.
312  *
313  * Linear: when less than 1024 SSIDs are supported
314  * 2lvl: at most 1024 L1 entries,
315  *       1024 lazy entries per table.
316  */
317 #define CTXDESC_L2_ENTRIES		1024
318 
319 #define CTXDESC_L1_DESC_V		(1UL << 0)
320 #define CTXDESC_L1_DESC_L2PTR_MASK	GENMASK_ULL(51, 12)
321 
322 #define CTXDESC_CD_DWORDS		8
323 
324 struct arm_smmu_cd {
325 	__le64 data[CTXDESC_CD_DWORDS];
326 };
327 
328 struct arm_smmu_cdtab_l2 {
329 	struct arm_smmu_cd cds[CTXDESC_L2_ENTRIES];
330 };
331 
332 struct arm_smmu_cdtab_l1 {
333 	__le64 l2ptr;
334 };
335 
arm_smmu_cdtab_l1_idx(unsigned int ssid)336 static inline unsigned int arm_smmu_cdtab_l1_idx(unsigned int ssid)
337 {
338 	return ssid / CTXDESC_L2_ENTRIES;
339 }
340 
arm_smmu_cdtab_l2_idx(unsigned int ssid)341 static inline unsigned int arm_smmu_cdtab_l2_idx(unsigned int ssid)
342 {
343 	return ssid % CTXDESC_L2_ENTRIES;
344 }
345 
346 #define CTXDESC_CD_0_TCR_T0SZ		GENMASK_ULL(5, 0)
347 #define CTXDESC_CD_0_TCR_TG0		GENMASK_ULL(7, 6)
348 #define CTXDESC_CD_0_TCR_IRGN0		GENMASK_ULL(9, 8)
349 #define CTXDESC_CD_0_TCR_ORGN0		GENMASK_ULL(11, 10)
350 #define CTXDESC_CD_0_TCR_SH0		GENMASK_ULL(13, 12)
351 #define CTXDESC_CD_0_TCR_EPD0		(1ULL << 14)
352 #define CTXDESC_CD_0_TCR_EPD1		(1ULL << 30)
353 
354 #define CTXDESC_CD_0_ENDI		(1UL << 15)
355 #define CTXDESC_CD_0_V			(1UL << 31)
356 
357 #define CTXDESC_CD_0_TCR_IPS		GENMASK_ULL(34, 32)
358 #define CTXDESC_CD_0_TCR_TBI0		(1ULL << 38)
359 
360 #define CTXDESC_CD_0_TCR_HA            (1UL << 43)
361 #define CTXDESC_CD_0_TCR_HD            (1UL << 42)
362 
363 #define CTXDESC_CD_0_AA64		(1UL << 41)
364 #define CTXDESC_CD_0_S			(1UL << 44)
365 #define CTXDESC_CD_0_R			(1UL << 45)
366 #define CTXDESC_CD_0_A			(1UL << 46)
367 #define CTXDESC_CD_0_ASET		(1UL << 47)
368 #define CTXDESC_CD_0_ASID		GENMASK_ULL(63, 48)
369 
370 #define CTXDESC_CD_1_TTB0_MASK		GENMASK_ULL(51, 4)
371 
372 /*
373  * When the SMMU only supports linear context descriptor tables, pick a
374  * reasonable size limit (64kB).
375  */
376 #define CTXDESC_LINEAR_CDMAX		ilog2(SZ_64K / sizeof(struct arm_smmu_cd))
377 
378 /* Command queue */
379 #define CMDQ_ENT_SZ_SHIFT		4
380 #define CMDQ_ENT_DWORDS			((1 << CMDQ_ENT_SZ_SHIFT) >> 3)
381 #define CMDQ_MAX_SZ_SHIFT		(Q_MAX_SZ_SHIFT - CMDQ_ENT_SZ_SHIFT)
382 
383 #define CMDQ_CONS_ERR			GENMASK(30, 24)
384 #define CMDQ_ERR_CERROR_NONE_IDX	0
385 #define CMDQ_ERR_CERROR_ILL_IDX		1
386 #define CMDQ_ERR_CERROR_ABT_IDX		2
387 #define CMDQ_ERR_CERROR_ATC_INV_IDX	3
388 
389 #define CMDQ_PROD_OWNED_FLAG		Q_OVERFLOW_FLAG
390 
391 /*
392  * This is used to size the command queue and therefore must be at least
393  * BITS_PER_LONG so that the valid_map works correctly (it relies on the
394  * total number of queue entries being a multiple of BITS_PER_LONG).
395  */
396 #define CMDQ_BATCH_ENTRIES		BITS_PER_LONG
397 
398 #define CMDQ_0_OP			GENMASK_ULL(7, 0)
399 #define CMDQ_0_SSV			(1UL << 11)
400 
401 #define CMDQ_PREFETCH_0_SID		GENMASK_ULL(63, 32)
402 #define CMDQ_PREFETCH_1_SIZE		GENMASK_ULL(4, 0)
403 #define CMDQ_PREFETCH_1_ADDR_MASK	GENMASK_ULL(63, 12)
404 
405 #define CMDQ_CFGI_0_SSID		GENMASK_ULL(31, 12)
406 #define CMDQ_CFGI_0_SID			GENMASK_ULL(63, 32)
407 #define CMDQ_CFGI_1_LEAF		(1UL << 0)
408 #define CMDQ_CFGI_1_RANGE		GENMASK_ULL(4, 0)
409 
410 #define CMDQ_TLBI_0_NUM			GENMASK_ULL(16, 12)
411 #define CMDQ_TLBI_RANGE_NUM_MAX		31
412 #define CMDQ_TLBI_0_SCALE		GENMASK_ULL(24, 20)
413 #define CMDQ_TLBI_0_VMID		GENMASK_ULL(47, 32)
414 #define CMDQ_TLBI_0_ASID		GENMASK_ULL(63, 48)
415 #define CMDQ_TLBI_1_LEAF		(1UL << 0)
416 #define CMDQ_TLBI_1_TTL			GENMASK_ULL(9, 8)
417 #define CMDQ_TLBI_1_TG			GENMASK_ULL(11, 10)
418 #define CMDQ_TLBI_1_VA_MASK		GENMASK_ULL(63, 12)
419 #define CMDQ_TLBI_1_IPA_MASK		GENMASK_ULL(51, 12)
420 
421 #define CMDQ_ATC_0_SSID			GENMASK_ULL(31, 12)
422 #define CMDQ_ATC_0_SID			GENMASK_ULL(63, 32)
423 #define CMDQ_ATC_0_GLOBAL		(1UL << 9)
424 #define CMDQ_ATC_1_SIZE			GENMASK_ULL(5, 0)
425 #define CMDQ_ATC_1_ADDR_MASK		GENMASK_ULL(63, 12)
426 
427 #define CMDQ_PRI_0_SSID			GENMASK_ULL(31, 12)
428 #define CMDQ_PRI_0_SID			GENMASK_ULL(63, 32)
429 #define CMDQ_PRI_1_GRPID		GENMASK_ULL(8, 0)
430 #define CMDQ_PRI_1_RESP			GENMASK_ULL(13, 12)
431 
432 #define CMDQ_RESUME_0_RESP_TERM		0UL
433 #define CMDQ_RESUME_0_RESP_RETRY	1UL
434 #define CMDQ_RESUME_0_RESP_ABORT	2UL
435 #define CMDQ_RESUME_0_RESP		GENMASK_ULL(13, 12)
436 #define CMDQ_RESUME_0_SID		GENMASK_ULL(63, 32)
437 #define CMDQ_RESUME_1_STAG		GENMASK_ULL(15, 0)
438 
439 #define CMDQ_SYNC_0_CS			GENMASK_ULL(13, 12)
440 #define CMDQ_SYNC_0_CS_NONE		0
441 #define CMDQ_SYNC_0_CS_IRQ		1
442 #define CMDQ_SYNC_0_CS_SEV		2
443 #define CMDQ_SYNC_0_MSH			GENMASK_ULL(23, 22)
444 #define CMDQ_SYNC_0_MSIATTR		GENMASK_ULL(27, 24)
445 #define CMDQ_SYNC_0_MSIDATA		GENMASK_ULL(63, 32)
446 #define CMDQ_SYNC_1_MSIADDR_MASK	GENMASK_ULL(51, 2)
447 
448 /* Event queue */
449 #define EVTQ_ENT_SZ_SHIFT		5
450 #define EVTQ_ENT_DWORDS			((1 << EVTQ_ENT_SZ_SHIFT) >> 3)
451 #define EVTQ_MAX_SZ_SHIFT		(Q_MAX_SZ_SHIFT - EVTQ_ENT_SZ_SHIFT)
452 
453 #define EVTQ_0_ID			GENMASK_ULL(7, 0)
454 
455 #define EVT_ID_BAD_STREAMID_CONFIG	0x02
456 #define EVT_ID_STE_FETCH_FAULT		0x03
457 #define EVT_ID_BAD_STE_CONFIG		0x04
458 #define EVT_ID_STREAM_DISABLED_FAULT	0x06
459 #define EVT_ID_BAD_SUBSTREAMID_CONFIG	0x08
460 #define EVT_ID_CD_FETCH_FAULT		0x09
461 #define EVT_ID_BAD_CD_CONFIG		0x0a
462 #define EVT_ID_TRANSLATION_FAULT	0x10
463 #define EVT_ID_ADDR_SIZE_FAULT		0x11
464 #define EVT_ID_ACCESS_FAULT		0x12
465 #define EVT_ID_PERMISSION_FAULT		0x13
466 #define EVT_ID_VMS_FETCH_FAULT		0x25
467 
468 #define EVTQ_0_SSV			(1UL << 11)
469 #define EVTQ_0_SSID			GENMASK_ULL(31, 12)
470 #define EVTQ_0_SID			GENMASK_ULL(63, 32)
471 #define EVTQ_1_STAG			GENMASK_ULL(15, 0)
472 #define EVTQ_1_STALL			(1UL << 31)
473 #define EVTQ_1_PnU			(1UL << 33)
474 #define EVTQ_1_InD			(1UL << 34)
475 #define EVTQ_1_RnW			(1UL << 35)
476 #define EVTQ_1_S2			(1UL << 39)
477 #define EVTQ_1_CLASS			GENMASK_ULL(41, 40)
478 #define EVTQ_1_CLASS_TT			0x01
479 #define EVTQ_1_TT_READ			(1UL << 44)
480 #define EVTQ_2_ADDR			GENMASK_ULL(63, 0)
481 #define EVTQ_3_IPA			GENMASK_ULL(51, 12)
482 #define EVTQ_3_FETCH_ADDR		GENMASK_ULL(51, 3)
483 
484 /* PRI queue */
485 #define PRIQ_ENT_SZ_SHIFT		4
486 #define PRIQ_ENT_DWORDS			((1 << PRIQ_ENT_SZ_SHIFT) >> 3)
487 #define PRIQ_MAX_SZ_SHIFT		(Q_MAX_SZ_SHIFT - PRIQ_ENT_SZ_SHIFT)
488 
489 #define PRIQ_0_SID			GENMASK_ULL(31, 0)
490 #define PRIQ_0_SSID			GENMASK_ULL(51, 32)
491 #define PRIQ_0_PERM_PRIV		(1UL << 58)
492 #define PRIQ_0_PERM_EXEC		(1UL << 59)
493 #define PRIQ_0_PERM_READ		(1UL << 60)
494 #define PRIQ_0_PERM_WRITE		(1UL << 61)
495 #define PRIQ_0_PRG_LAST			(1UL << 62)
496 #define PRIQ_0_SSID_V			(1UL << 63)
497 
498 #define PRIQ_1_PRG_IDX			GENMASK_ULL(8, 0)
499 #define PRIQ_1_ADDR_MASK		GENMASK_ULL(63, 12)
500 
501 /* High-level queue structures */
502 #define ARM_SMMU_POLL_TIMEOUT_US	1000000 /* 1s! */
503 #define ARM_SMMU_POLL_SPIN_COUNT	10
504 
505 #define MSI_IOVA_BASE			0x8000000
506 #define MSI_IOVA_LENGTH			0x100000
507 
508 enum pri_resp {
509 	PRI_RESP_DENY = 0,
510 	PRI_RESP_FAIL = 1,
511 	PRI_RESP_SUCC = 2,
512 };
513 
514 struct arm_smmu_cmdq_ent {
515 	/* Common fields */
516 	u8				opcode;
517 	bool				substream_valid;
518 
519 	/* Command-specific fields */
520 	union {
521 		#define CMDQ_OP_PREFETCH_CFG	0x1
522 		struct {
523 			u32			sid;
524 		} prefetch;
525 
526 		#define CMDQ_OP_CFGI_STE	0x3
527 		#define CMDQ_OP_CFGI_ALL	0x4
528 		#define CMDQ_OP_CFGI_CD		0x5
529 		#define CMDQ_OP_CFGI_CD_ALL	0x6
530 		struct {
531 			u32			sid;
532 			u32			ssid;
533 			union {
534 				bool		leaf;
535 				u8		span;
536 			};
537 		} cfgi;
538 
539 		#define CMDQ_OP_TLBI_NH_ALL     0x10
540 		#define CMDQ_OP_TLBI_NH_ASID	0x11
541 		#define CMDQ_OP_TLBI_NH_VA	0x12
542 		#define CMDQ_OP_TLBI_NH_VAA	0x13
543 		#define CMDQ_OP_TLBI_EL2_ALL	0x20
544 		#define CMDQ_OP_TLBI_EL2_ASID	0x21
545 		#define CMDQ_OP_TLBI_EL2_VA	0x22
546 		#define CMDQ_OP_TLBI_S12_VMALL	0x28
547 		#define CMDQ_OP_TLBI_S2_IPA	0x2a
548 		#define CMDQ_OP_TLBI_NSNH_ALL	0x30
549 		struct {
550 			u8			num;
551 			u8			scale;
552 			u16			asid;
553 			u16			vmid;
554 			bool			leaf;
555 			u8			ttl;
556 			u8			tg;
557 			u64			addr;
558 		} tlbi;
559 
560 		#define CMDQ_OP_ATC_INV		0x40
561 		#define ATC_INV_SIZE_ALL	52
562 		struct {
563 			u32			sid;
564 			u32			ssid;
565 			u64			addr;
566 			u8			size;
567 			bool			global;
568 		} atc;
569 
570 		#define CMDQ_OP_PRI_RESP	0x41
571 		struct {
572 			u32			sid;
573 			u32			ssid;
574 			u16			grpid;
575 			enum pri_resp		resp;
576 		} pri;
577 
578 		#define CMDQ_OP_RESUME		0x44
579 		struct {
580 			u32			sid;
581 			u16			stag;
582 			u8			resp;
583 		} resume;
584 
585 		#define CMDQ_OP_CMD_SYNC	0x46
586 		struct {
587 			u64			msiaddr;
588 		} sync;
589 	};
590 };
591 
592 struct arm_smmu_ll_queue {
593 	union {
594 		u64			val;
595 		struct {
596 			u32		prod;
597 			u32		cons;
598 		};
599 		struct {
600 			atomic_t	prod;
601 			atomic_t	cons;
602 		} atomic;
603 		u8			__pad[SMP_CACHE_BYTES];
604 	} ____cacheline_aligned_in_smp;
605 	u32				max_n_shift;
606 };
607 
608 struct arm_smmu_queue {
609 	struct arm_smmu_ll_queue	llq;
610 	int				irq; /* Wired interrupt */
611 
612 	__le64				*base;
613 	dma_addr_t			base_dma;
614 	u64				q_base;
615 
616 	size_t				ent_dwords;
617 
618 	u32 __iomem			*prod_reg;
619 	u32 __iomem			*cons_reg;
620 };
621 
622 struct arm_smmu_queue_poll {
623 	ktime_t				timeout;
624 	unsigned int			delay;
625 	unsigned int			spin_cnt;
626 	bool				wfe;
627 };
628 
629 struct arm_smmu_cmdq {
630 	struct arm_smmu_queue		q;
631 	atomic_long_t			*valid_map;
632 	atomic_t			owner_prod;
633 	atomic_t			lock;
634 	bool				(*supports_cmd)(struct arm_smmu_cmdq_ent *ent);
635 };
636 
arm_smmu_cmdq_supports_cmd(struct arm_smmu_cmdq * cmdq,struct arm_smmu_cmdq_ent * ent)637 static inline bool arm_smmu_cmdq_supports_cmd(struct arm_smmu_cmdq *cmdq,
638 					      struct arm_smmu_cmdq_ent *ent)
639 {
640 	return cmdq->supports_cmd ? cmdq->supports_cmd(ent) : true;
641 }
642 
643 struct arm_smmu_cmdq_batch {
644 	u64				cmds[CMDQ_BATCH_ENTRIES * CMDQ_ENT_DWORDS];
645 	struct arm_smmu_cmdq		*cmdq;
646 	int				num;
647 };
648 
649 struct arm_smmu_evtq {
650 	struct arm_smmu_queue		q;
651 	struct iopf_queue		*iopf;
652 	u32				max_stalls;
653 };
654 
655 struct arm_smmu_priq {
656 	struct arm_smmu_queue		q;
657 };
658 
659 /* High-level stream table and context descriptor structures */
660 struct arm_smmu_ctx_desc {
661 	u16				asid;
662 };
663 
664 struct arm_smmu_ctx_desc_cfg {
665 	union {
666 		struct {
667 			struct arm_smmu_cd *table;
668 			unsigned int num_ents;
669 		} linear;
670 		struct {
671 			struct arm_smmu_cdtab_l1 *l1tab;
672 			struct arm_smmu_cdtab_l2 **l2ptrs;
673 			unsigned int num_l1_ents;
674 		} l2;
675 	};
676 	dma_addr_t			cdtab_dma;
677 	unsigned int			used_ssids;
678 	u8				in_ste;
679 	u8				s1fmt;
680 	/* log2 of the maximum number of CDs supported by this table */
681 	u8				s1cdmax;
682 };
683 
684 static inline bool
arm_smmu_cdtab_allocated(struct arm_smmu_ctx_desc_cfg * cfg)685 arm_smmu_cdtab_allocated(struct arm_smmu_ctx_desc_cfg *cfg)
686 {
687 	return cfg->linear.table || cfg->l2.l1tab;
688 }
689 
690 /* True if the cd table has SSIDS > 0 in use. */
arm_smmu_ssids_in_use(struct arm_smmu_ctx_desc_cfg * cd_table)691 static inline bool arm_smmu_ssids_in_use(struct arm_smmu_ctx_desc_cfg *cd_table)
692 {
693 	return cd_table->used_ssids;
694 }
695 
696 struct arm_smmu_s2_cfg {
697 	u16				vmid;
698 };
699 
700 struct arm_smmu_strtab_cfg {
701 	union {
702 		struct {
703 			struct arm_smmu_ste *table;
704 			dma_addr_t ste_dma;
705 			unsigned int num_ents;
706 		} linear;
707 		struct {
708 			struct arm_smmu_strtab_l1 *l1tab;
709 			struct arm_smmu_strtab_l2 **l2ptrs;
710 			dma_addr_t l1_dma;
711 			unsigned int num_l1_ents;
712 		} l2;
713 	};
714 };
715 
716 struct arm_smmu_impl_ops {
717 	int (*device_reset)(struct arm_smmu_device *smmu);
718 	void (*device_remove)(struct arm_smmu_device *smmu);
719 	int (*init_structures)(struct arm_smmu_device *smmu);
720 	struct arm_smmu_cmdq *(*get_secondary_cmdq)(
721 		struct arm_smmu_device *smmu, struct arm_smmu_cmdq_ent *ent);
722 };
723 
724 /* An SMMUv3 instance */
725 struct arm_smmu_device {
726 	struct device			*dev;
727 	struct device			*impl_dev;
728 	const struct arm_smmu_impl_ops	*impl_ops;
729 
730 	void __iomem			*base;
731 	void __iomem			*page1;
732 
733 #define ARM_SMMU_FEAT_2_LVL_STRTAB	(1 << 0)
734 #define ARM_SMMU_FEAT_2_LVL_CDTAB	(1 << 1)
735 #define ARM_SMMU_FEAT_TT_LE		(1 << 2)
736 #define ARM_SMMU_FEAT_TT_BE		(1 << 3)
737 #define ARM_SMMU_FEAT_PRI		(1 << 4)
738 #define ARM_SMMU_FEAT_ATS		(1 << 5)
739 #define ARM_SMMU_FEAT_SEV		(1 << 6)
740 #define ARM_SMMU_FEAT_MSI		(1 << 7)
741 #define ARM_SMMU_FEAT_COHERENCY		(1 << 8)
742 #define ARM_SMMU_FEAT_TRANS_S1		(1 << 9)
743 #define ARM_SMMU_FEAT_TRANS_S2		(1 << 10)
744 #define ARM_SMMU_FEAT_STALLS		(1 << 11)
745 #define ARM_SMMU_FEAT_HYP		(1 << 12)
746 #define ARM_SMMU_FEAT_STALL_FORCE	(1 << 13)
747 #define ARM_SMMU_FEAT_VAX		(1 << 14)
748 #define ARM_SMMU_FEAT_RANGE_INV		(1 << 15)
749 #define ARM_SMMU_FEAT_BTM		(1 << 16)
750 #define ARM_SMMU_FEAT_SVA		(1 << 17)
751 #define ARM_SMMU_FEAT_E2H		(1 << 18)
752 #define ARM_SMMU_FEAT_NESTING		(1 << 19)
753 #define ARM_SMMU_FEAT_ATTR_TYPES_OVR	(1 << 20)
754 #define ARM_SMMU_FEAT_HA		(1 << 21)
755 #define ARM_SMMU_FEAT_HD		(1 << 22)
756 #define ARM_SMMU_FEAT_S2FWB		(1 << 23)
757 	u32				features;
758 
759 #define ARM_SMMU_OPT_SKIP_PREFETCH	(1 << 0)
760 #define ARM_SMMU_OPT_PAGE0_REGS_ONLY	(1 << 1)
761 #define ARM_SMMU_OPT_MSIPOLL		(1 << 2)
762 #define ARM_SMMU_OPT_CMDQ_FORCE_SYNC	(1 << 3)
763 #define ARM_SMMU_OPT_TEGRA241_CMDQV	(1 << 4)
764 	u32				options;
765 
766 	struct arm_smmu_cmdq		cmdq;
767 	struct arm_smmu_evtq		evtq;
768 	struct arm_smmu_priq		priq;
769 
770 	int				gerr_irq;
771 	int				combined_irq;
772 
773 	unsigned long			ias; /* IPA */
774 	unsigned long			oas; /* PA */
775 	unsigned long			pgsize_bitmap;
776 
777 #define ARM_SMMU_MAX_ASIDS		(1 << 16)
778 	unsigned int			asid_bits;
779 
780 #define ARM_SMMU_MAX_VMIDS		(1 << 16)
781 	unsigned int			vmid_bits;
782 	struct ida			vmid_map;
783 
784 	unsigned int			ssid_bits;
785 	unsigned int			sid_bits;
786 
787 	struct arm_smmu_strtab_cfg	strtab_cfg;
788 
789 	/* IOMMU core code handle */
790 	struct iommu_device		iommu;
791 
792 	struct rb_root			streams;
793 	struct mutex			streams_mutex;
794 };
795 
796 struct arm_smmu_stream {
797 	u32				id;
798 	struct arm_smmu_master		*master;
799 	struct rb_node			node;
800 };
801 
802 struct arm_smmu_event {
803 	u8				stall : 1,
804 					ssv : 1,
805 					privileged : 1,
806 					instruction : 1,
807 					s2 : 1,
808 					read : 1,
809 					ttrnw : 1,
810 					class_tt : 1;
811 	u8				id;
812 	u8				class;
813 	u16				stag;
814 	u32				sid;
815 	u32				ssid;
816 	u64				iova;
817 	u64				ipa;
818 	u64				fetch_addr;
819 	struct device			*dev;
820 };
821 
822 /* SMMU private data for each master */
823 struct arm_smmu_master {
824 	struct arm_smmu_device		*smmu;
825 	struct device			*dev;
826 	struct arm_smmu_stream		*streams;
827 	/* Locked by the iommu core using the group mutex */
828 	struct arm_smmu_ctx_desc_cfg	cd_table;
829 	unsigned int			num_streams;
830 	bool				ats_enabled : 1;
831 	bool				ste_ats_enabled : 1;
832 	bool				stall_enabled;
833 	bool				sva_enabled;
834 	bool				iopf_enabled;
835 	unsigned int			ssid_bits;
836 };
837 
838 /* SMMU private data for an IOMMU domain */
839 enum arm_smmu_domain_stage {
840 	ARM_SMMU_DOMAIN_S1 = 0,
841 	ARM_SMMU_DOMAIN_S2,
842 };
843 
844 struct arm_smmu_domain {
845 	struct arm_smmu_device		*smmu;
846 
847 	struct io_pgtable_ops		*pgtbl_ops;
848 	atomic_t			nr_ats_masters;
849 
850 	enum arm_smmu_domain_stage	stage;
851 	union {
852 		struct arm_smmu_ctx_desc	cd;
853 		struct arm_smmu_s2_cfg		s2_cfg;
854 	};
855 
856 	struct iommu_domain		domain;
857 
858 	/* List of struct arm_smmu_master_domain */
859 	struct list_head		devices;
860 	spinlock_t			devices_lock;
861 	bool				enforce_cache_coherency : 1;
862 	bool				nest_parent : 1;
863 
864 	struct mmu_notifier		mmu_notifier;
865 };
866 
867 struct arm_smmu_nested_domain {
868 	struct iommu_domain domain;
869 	struct arm_vsmmu *vsmmu;
870 	bool enable_ats : 1;
871 
872 	__le64 ste[2];
873 };
874 
875 /* The following are exposed for testing purposes. */
876 struct arm_smmu_entry_writer_ops;
877 struct arm_smmu_entry_writer {
878 	const struct arm_smmu_entry_writer_ops *ops;
879 	struct arm_smmu_master *master;
880 };
881 
882 struct arm_smmu_entry_writer_ops {
883 	void (*get_used)(const __le64 *entry, __le64 *used);
884 	void (*sync)(struct arm_smmu_entry_writer *writer);
885 };
886 
887 void arm_smmu_make_abort_ste(struct arm_smmu_ste *target);
888 void arm_smmu_make_s2_domain_ste(struct arm_smmu_ste *target,
889 				 struct arm_smmu_master *master,
890 				 struct arm_smmu_domain *smmu_domain,
891 				 bool ats_enabled);
892 
893 #if IS_ENABLED(CONFIG_KUNIT)
894 void arm_smmu_get_ste_used(const __le64 *ent, __le64 *used_bits);
895 void arm_smmu_write_entry(struct arm_smmu_entry_writer *writer, __le64 *cur,
896 			  const __le64 *target);
897 void arm_smmu_get_cd_used(const __le64 *ent, __le64 *used_bits);
898 void arm_smmu_make_bypass_ste(struct arm_smmu_device *smmu,
899 			      struct arm_smmu_ste *target);
900 void arm_smmu_make_cdtable_ste(struct arm_smmu_ste *target,
901 			       struct arm_smmu_master *master, bool ats_enabled,
902 			       unsigned int s1dss);
903 void arm_smmu_make_sva_cd(struct arm_smmu_cd *target,
904 			  struct arm_smmu_master *master, struct mm_struct *mm,
905 			  u16 asid);
906 #endif
907 
908 struct arm_smmu_master_domain {
909 	struct list_head devices_elm;
910 	struct arm_smmu_master *master;
911 	ioasid_t ssid;
912 	bool nested_ats_flush : 1;
913 };
914 
to_smmu_domain(struct iommu_domain * dom)915 static inline struct arm_smmu_domain *to_smmu_domain(struct iommu_domain *dom)
916 {
917 	return container_of(dom, struct arm_smmu_domain, domain);
918 }
919 
920 static inline struct arm_smmu_nested_domain *
to_smmu_nested_domain(struct iommu_domain * dom)921 to_smmu_nested_domain(struct iommu_domain *dom)
922 {
923 	return container_of(dom, struct arm_smmu_nested_domain, domain);
924 }
925 
926 extern struct xarray arm_smmu_asid_xa;
927 extern struct mutex arm_smmu_asid_lock;
928 
929 struct arm_smmu_domain *arm_smmu_domain_alloc(void);
930 
931 void arm_smmu_clear_cd(struct arm_smmu_master *master, ioasid_t ssid);
932 struct arm_smmu_cd *arm_smmu_get_cd_ptr(struct arm_smmu_master *master,
933 					u32 ssid);
934 void arm_smmu_make_s1_cd(struct arm_smmu_cd *target,
935 			 struct arm_smmu_master *master,
936 			 struct arm_smmu_domain *smmu_domain);
937 void arm_smmu_write_cd_entry(struct arm_smmu_master *master, int ssid,
938 			     struct arm_smmu_cd *cdptr,
939 			     const struct arm_smmu_cd *target);
940 
941 int arm_smmu_set_pasid(struct arm_smmu_master *master,
942 		       struct arm_smmu_domain *smmu_domain, ioasid_t pasid,
943 		       struct arm_smmu_cd *cd, struct iommu_domain *old);
944 
945 void arm_smmu_tlb_inv_asid(struct arm_smmu_device *smmu, u16 asid);
946 void arm_smmu_tlb_inv_range_asid(unsigned long iova, size_t size, int asid,
947 				 size_t granule, bool leaf,
948 				 struct arm_smmu_domain *smmu_domain);
949 int arm_smmu_atc_inv_domain(struct arm_smmu_domain *smmu_domain,
950 			    unsigned long iova, size_t size);
951 
952 void __arm_smmu_cmdq_skip_err(struct arm_smmu_device *smmu,
953 			      struct arm_smmu_cmdq *cmdq);
954 int arm_smmu_init_one_queue(struct arm_smmu_device *smmu,
955 			    struct arm_smmu_queue *q, void __iomem *page,
956 			    unsigned long prod_off, unsigned long cons_off,
957 			    size_t dwords, const char *name);
958 int arm_smmu_cmdq_init(struct arm_smmu_device *smmu,
959 		       struct arm_smmu_cmdq *cmdq);
960 
arm_smmu_master_canwbs(struct arm_smmu_master * master)961 static inline bool arm_smmu_master_canwbs(struct arm_smmu_master *master)
962 {
963 	return dev_iommu_fwspec_get(master->dev)->flags &
964 	       IOMMU_FWSPEC_PCI_RC_CANWBS;
965 }
966 
967 struct arm_smmu_attach_state {
968 	/* Inputs */
969 	struct iommu_domain *old_domain;
970 	struct arm_smmu_master *master;
971 	bool cd_needs_ats;
972 	bool disable_ats;
973 	ioasid_t ssid;
974 	/* Resulting state */
975 	bool ats_enabled;
976 };
977 
978 int arm_smmu_attach_prepare(struct arm_smmu_attach_state *state,
979 			    struct iommu_domain *new_domain);
980 void arm_smmu_attach_commit(struct arm_smmu_attach_state *state);
981 void arm_smmu_install_ste_for_dev(struct arm_smmu_master *master,
982 				  const struct arm_smmu_ste *target);
983 
984 int arm_smmu_cmdq_issue_cmdlist(struct arm_smmu_device *smmu,
985 				struct arm_smmu_cmdq *cmdq, u64 *cmds, int n,
986 				bool sync);
987 
988 #ifdef CONFIG_ARM_SMMU_V3_SVA
989 bool arm_smmu_sva_supported(struct arm_smmu_device *smmu);
990 bool arm_smmu_master_sva_supported(struct arm_smmu_master *master);
991 bool arm_smmu_master_sva_enabled(struct arm_smmu_master *master);
992 int arm_smmu_master_enable_sva(struct arm_smmu_master *master);
993 int arm_smmu_master_disable_sva(struct arm_smmu_master *master);
994 bool arm_smmu_master_iopf_supported(struct arm_smmu_master *master);
995 void arm_smmu_sva_notifier_synchronize(void);
996 struct iommu_domain *arm_smmu_sva_domain_alloc(struct device *dev,
997 					       struct mm_struct *mm);
998 #else /* CONFIG_ARM_SMMU_V3_SVA */
arm_smmu_sva_supported(struct arm_smmu_device * smmu)999 static inline bool arm_smmu_sva_supported(struct arm_smmu_device *smmu)
1000 {
1001 	return false;
1002 }
1003 
arm_smmu_master_sva_supported(struct arm_smmu_master * master)1004 static inline bool arm_smmu_master_sva_supported(struct arm_smmu_master *master)
1005 {
1006 	return false;
1007 }
1008 
arm_smmu_master_sva_enabled(struct arm_smmu_master * master)1009 static inline bool arm_smmu_master_sva_enabled(struct arm_smmu_master *master)
1010 {
1011 	return false;
1012 }
1013 
arm_smmu_master_enable_sva(struct arm_smmu_master * master)1014 static inline int arm_smmu_master_enable_sva(struct arm_smmu_master *master)
1015 {
1016 	return -ENODEV;
1017 }
1018 
arm_smmu_master_disable_sva(struct arm_smmu_master * master)1019 static inline int arm_smmu_master_disable_sva(struct arm_smmu_master *master)
1020 {
1021 	return -ENODEV;
1022 }
1023 
arm_smmu_master_iopf_supported(struct arm_smmu_master * master)1024 static inline bool arm_smmu_master_iopf_supported(struct arm_smmu_master *master)
1025 {
1026 	return false;
1027 }
1028 
arm_smmu_sva_notifier_synchronize(void)1029 static inline void arm_smmu_sva_notifier_synchronize(void) {}
1030 
1031 #define arm_smmu_sva_domain_alloc NULL
1032 
1033 #endif /* CONFIG_ARM_SMMU_V3_SVA */
1034 
1035 #ifdef CONFIG_TEGRA241_CMDQV
1036 struct arm_smmu_device *tegra241_cmdqv_probe(struct arm_smmu_device *smmu);
1037 #else /* CONFIG_TEGRA241_CMDQV */
1038 static inline struct arm_smmu_device *
tegra241_cmdqv_probe(struct arm_smmu_device * smmu)1039 tegra241_cmdqv_probe(struct arm_smmu_device *smmu)
1040 {
1041 	return ERR_PTR(-ENODEV);
1042 }
1043 #endif /* CONFIG_TEGRA241_CMDQV */
1044 
1045 struct arm_vsmmu {
1046 	struct iommufd_viommu core;
1047 	struct arm_smmu_device *smmu;
1048 	struct arm_smmu_domain *s2_parent;
1049 	u16 vmid;
1050 };
1051 
1052 #if IS_ENABLED(CONFIG_ARM_SMMU_V3_IOMMUFD)
1053 void *arm_smmu_hw_info(struct device *dev, u32 *length, u32 *type);
1054 struct iommufd_viommu *arm_vsmmu_alloc(struct device *dev,
1055 				       struct iommu_domain *parent,
1056 				       struct iommufd_ctx *ictx,
1057 				       unsigned int viommu_type);
1058 #else
1059 #define arm_smmu_hw_info NULL
1060 #define arm_vsmmu_alloc NULL
1061 #endif /* CONFIG_ARM_SMMU_V3_IOMMUFD */
1062 
1063 #endif /* _ARM_SMMU_V3_H */
1064