Home
last modified time | relevance | path

Searched defs:zdn (Results 1 – 5 of 5) sorted by relevance

/aosp_15_r20/external/vixl/src/aarch64/
H A Dsimulator-aarch64.cc3190 SimVRegister& zdn = ReadVRegister(instr->GetRd()); in SimulateSVEBitwiseTernary() local
3227 SimVRegister& zdn = ReadVRegister(instr->GetRd()); in SimulateSVEHalvingAddSub() local
3265 SimVRegister& zdn = ReadVRegister(instr->GetRd()); in SimulateSVESaturatingArithmetic() local
3305 SimVRegister& zdn = ReadVRegister(instr->GetRd()); in SimulateSVEIntArithPair() local
3335 SimVRegister& zdn = ReadVRegister(instr->GetRd()); in Simulate_ZdnT_PgM_ZdnT_ZmT() local
3363 SimVRegister& zdn = ReadVRegister(instr->GetRd()); in Simulate_ZdnT_PgM_ZdnT_const() local
3398 SimVRegister& zdn = ReadVRegister(instr->GetRd()); in SimulateSVEExclusiveOrRotate() local
3413 SimVRegister& zdn = ReadVRegister(instr->GetRd()); in Simulate_ZdnT_ZdnT_ZmT_const() local
9469 SimVRegister& zdn = ReadVRegister(instr->GetRd()); in VisitSVEBitwiseShiftByImm_Predicated() local
9518 SimVRegister& zdn = ReadVRegister(instr->GetRd()); in VisitSVEBitwiseShiftByVector_Predicated() local
[all …]
H A Dassembler-sve-aarch64.cc86 void Assembler::SVELogicalImmediate(const ZRegister& zdn, in SVELogicalImmediate()
168 void Assembler::SVEBitwiseShiftImmediatePred(const ZRegister& zdn, in SVEBitwiseShiftImmediatePred()
1403 void Assembler::fmad(const ZRegister& zdn, in fmad()
1448 void Assembler::fmsb(const ZRegister& zdn, in fmsb()
1463 void Assembler::fnmad(const ZRegister& zdn, in fnmad()
1508 void Assembler::fnmsb(const ZRegister& zdn, in fnmsb()
2034 void Assembler::decp(const ZRegister& zdn, const PRegister& pg) { in decp()
2059 void Assembler::incp(const ZRegister& zdn, const PRegister& pg) { in incp()
2099 void Assembler::sqdecp(const ZRegister& zdn, const PRegister& pg) { in sqdecp()
2138 void Assembler::sqincp(const ZRegister& zdn, const PRegister& pg) { in sqincp()
[all …]
H A Dmacro-assembler-aarch64.h4044 void Decp(const ZRegister& zdn, const PRegister& pg) { Decp(zdn, pg, zdn); } in Decp()
4389 void Fmad(const ZRegister& zdn, in Fmad()
4521 void Fmsb(const ZRegister& zdn, in Fmsb()
4769 void Incp(const ZRegister& zdn, const PRegister& pg) { Incp(zdn, pg, zdn); } in Incp()
4781 void Insr(const ZRegister& zdn, const Register& rm) { in Insr()
4786 void Insr(const ZRegister& zdn, const VRegister& vm) { in Insr()
5767 void Sqdecp(const ZRegister& zdn, const PRegister& pg) { in Sqdecp()
5856 void Sqincp(const ZRegister& zdn, const PRegister& pg) { in Sqincp()
6191 void Uqdecp(const ZRegister& zdn, const PRegister& pg) { in Uqdecp()
6255 void Uqincp(const ZRegister& zdn, const PRegister& pg) { in Uqincp()
H A Dmacro-assembler-sve-aarch64.cc942 void MacroAssembler::Insr(const ZRegister& zdn, IntegerOperand imm) { in Insr()
/aosp_15_r20/external/vixl/test/aarch64/
H A Dtest-utils-aarch64.h659 const ZRegister& zdn, in InsrHelper()