/linux-6.14.4/drivers/gpu/drm/amd/include/asic_reg/smu/ |
D | smu_7_1_3_sh_mask.h | 27 #define GCK_SMC_IND_INDEX__SMC_IND_ADDR_MASK 0xffffffff 28 #define GCK_SMC_IND_INDEX__SMC_IND_ADDR__SHIFT 0x0 29 #define GCK_SMC_IND_DATA__SMC_IND_DATA_MASK 0xffffffff 30 #define GCK_SMC_IND_DATA__SMC_IND_DATA__SHIFT 0x0 31 #define GCK_MCLK_FUSES__StartupMClkDid_MASK 0x7f 32 #define GCK_MCLK_FUSES__StartupMClkDid__SHIFT 0x0 33 #define GCK_MCLK_FUSES__MClkADCA_MASK 0x780 34 #define GCK_MCLK_FUSES__MClkADCA__SHIFT 0x7 35 #define GCK_MCLK_FUSES__MClkDDCA_MASK 0x1800 36 #define GCK_MCLK_FUSES__MClkDDCA__SHIFT 0xb [all …]
|
D | smu_7_1_0_sh_mask.h | 27 #define GCK_SMC_IND_INDEX__SMC_IND_ADDR_MASK 0xffffffff 28 #define GCK_SMC_IND_INDEX__SMC_IND_ADDR__SHIFT 0x0 29 #define GCK_SMC_IND_DATA__SMC_IND_DATA_MASK 0xffffffff 30 #define GCK_SMC_IND_DATA__SMC_IND_DATA__SHIFT 0x0 31 #define CG_DCLK_CNTL__DCLK_DIVIDER_MASK 0x7f 32 #define CG_DCLK_CNTL__DCLK_DIVIDER__SHIFT 0x0 33 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK 0x100 34 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_EN__SHIFT 0x8 35 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_TOG_MASK 0x200 36 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_TOG__SHIFT 0x9 [all …]
|
D | smu_7_1_2_sh_mask.h | 27 #define GCK_SMC_IND_INDEX__SMC_IND_ADDR_MASK 0xffffffff 28 #define GCK_SMC_IND_INDEX__SMC_IND_ADDR__SHIFT 0x0 29 #define GCK_SMC_IND_DATA__SMC_IND_DATA_MASK 0xffffffff 30 #define GCK_SMC_IND_DATA__SMC_IND_DATA__SHIFT 0x0 31 #define CG_DCLK_CNTL__DCLK_DIVIDER_MASK 0x7f 32 #define CG_DCLK_CNTL__DCLK_DIVIDER__SHIFT 0x0 33 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK 0x100 34 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_EN__SHIFT 0x8 35 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_TOG_MASK 0x200 36 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_TOG__SHIFT 0x9 [all …]
|
D | smu_7_1_1_sh_mask.h | 27 #define GCK_SMC_IND_INDEX__SMC_IND_ADDR_MASK 0xffffffff 28 #define GCK_SMC_IND_INDEX__SMC_IND_ADDR__SHIFT 0x0 29 #define GCK_SMC_IND_DATA__SMC_IND_DATA_MASK 0xffffffff 30 #define GCK_SMC_IND_DATA__SMC_IND_DATA__SHIFT 0x0 31 #define CG_DCLK_CNTL__DCLK_DIVIDER_MASK 0x7f 32 #define CG_DCLK_CNTL__DCLK_DIVIDER__SHIFT 0x0 33 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK 0x100 34 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_EN__SHIFT 0x8 35 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_TOG_MASK 0x200 36 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_TOG__SHIFT 0x9 [all …]
|
D | smu_7_0_1_sh_mask.h | 27 #define GCK_SMC_IND_INDEX__SMC_IND_ADDR_MASK 0xffffffff 28 #define GCK_SMC_IND_INDEX__SMC_IND_ADDR__SHIFT 0x0 29 #define GCK_SMC_IND_DATA__SMC_IND_DATA_MASK 0xffffffff 30 #define GCK_SMC_IND_DATA__SMC_IND_DATA__SHIFT 0x0 31 #define CG_DCLK_CNTL__DCLK_DIVIDER_MASK 0x7f 32 #define CG_DCLK_CNTL__DCLK_DIVIDER__SHIFT 0x0 33 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK 0x100 34 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_EN__SHIFT 0x8 35 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_TOG_MASK 0x200 36 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_TOG__SHIFT 0x9 [all …]
|
/linux-6.14.4/drivers/mtd/nand/raw/ |
D | pasemi_nand.c | 25 #define LBICTRL_LPCCTL_NR 0x00004000 39 while (len > 0x800) { in pasemi_read_buf() 40 memcpy_fromio(buf, chip->legacy.IO_ADDR_R, 0x800); in pasemi_read_buf() 41 buf += 0x800; in pasemi_read_buf() 42 len -= 0x800; in pasemi_read_buf() 50 while (len > 0x800) { in pasemi_write_buf() 51 memcpy_toio(chip->legacy.IO_ADDR_R, buf, 0x800); in pasemi_write_buf() 52 buf += 0x800; in pasemi_write_buf() 53 len -= 0x800; in pasemi_write_buf() 89 return 0; in pasemi_attach_chip() [all …]
|
D | cs553x_nand.c | 11 * mtd-id for command line partitioning is cs553x_nand_cs[0-3] 12 * where 0-3 reflects the chip select for NAND. 29 #define MSR_DIVIL_GLD_CAP 0x51400000 /* DIVIL capabilities */ 30 #define CAP_CS5535 0x2df000ULL 31 #define CAP_CS5536 0x5df500ULL 34 #define MSR_NANDF_DATA 0x5140001b /* NAND Flash Data Timing MSR */ 35 #define MSR_NANDF_CTL 0x5140001c /* NAND Flash Control Timing */ 36 #define MSR_NANDF_RSVD 0x5140001d /* Reserved */ 39 #define MSR_DIVIL_LBAR_FLSH0 0x51400010 /* Flash Chip Select 0 */ 40 #define MSR_DIVIL_LBAR_FLSH1 0x51400011 /* Flash Chip Select 1 */ [all …]
|
/linux-6.14.4/arch/powerpc/boot/dts/ |
D | microwatt.dts | 4 #size-cells = <0x02>; 5 #address-cells = <0x02>; 14 #size-cells = <0x02>; 15 #address-cells = <0x02>; 19 memory@0 { 21 reg = <0x00000000 0x00000000 0x00000000 0x10000000>; 26 #clock-cells = <0>; 33 #size-cells = <0x00>; 34 #address-cells = <0x01>; 70 isa = <0>; [all …]
|
/linux-6.14.4/drivers/gpu/drm/nouveau/nvkm/engine/fifo/ |
D | ga100.c | 47 nvkm_wr32(runl->fifo->engine.subdev.device, runl->chan + (chan->id * 4), 0x00000003); in ga100_chan_stop() 55 const int gfid = 0; in ga100_chan_start() 57 nvkm_wr32(device, runl->chan + (chan->id * 4), 0x00000002); in ga100_chan_start() 58 nvkm_wr32(device, runl->addr + 0x0090, (gfid << 16) | chan->id); /* INTERNAL_DOORBELL. */ in ga100_chan_start() 66 nvkm_wr32(runl->fifo->engine.subdev.device, runl->chan + (chan->id * 4), 0xffffffff); in ga100_chan_unbind() 75 nvkm_wo32(chan->inst, 0x010, 0x0000face); in ga100_chan_ramfc_write() 76 nvkm_wo32(chan->inst, 0x030, 0x7ffff902); in ga100_chan_ramfc_write() 77 nvkm_wo32(chan->inst, 0x048, lower_32_bits(offset)); in ga100_chan_ramfc_write() 78 nvkm_wo32(chan->inst, 0x04c, upper_32_bits(offset) | (limit2 << 16)); in ga100_chan_ramfc_write() 79 nvkm_wo32(chan->inst, 0x084, 0x20400000); in ga100_chan_ramfc_write() [all …]
|
/linux-6.14.4/drivers/gpu/drm/nouveau/ |
D | nouveau_reg.h | 3 #define NV04_PFB_BOOT_0 0x00100000 4 # define NV04_PFB_BOOT_0_RAM_AMOUNT 0x00000003 5 # define NV04_PFB_BOOT_0_RAM_AMOUNT_32MB 0x00000000 6 # define NV04_PFB_BOOT_0_RAM_AMOUNT_4MB 0x00000001 7 # define NV04_PFB_BOOT_0_RAM_AMOUNT_8MB 0x00000002 8 # define NV04_PFB_BOOT_0_RAM_AMOUNT_16MB 0x00000003 9 # define NV04_PFB_BOOT_0_RAM_WIDTH_128 0x00000004 10 # define NV04_PFB_BOOT_0_RAM_TYPE 0x00000028 11 # define NV04_PFB_BOOT_0_RAM_TYPE_SGRAM_8MBIT 0x00000000 12 # define NV04_PFB_BOOT_0_RAM_TYPE_SGRAM_16MBIT 0x00000008 [all …]
|
/linux-6.14.4/drivers/gpu/drm/msm/adreno/ |
D | adreno_gen7_2_0_snapshot.h | 99 {A7XX_TP0_TMO_DATA, 0x200, 6, 2, A7XX_PIPE_BR, A7XX_USPTP}, 100 {A7XX_TP0_SMO_DATA, 0x80, 6, 2, A7XX_PIPE_BR, A7XX_USPTP}, 101 {A7XX_TP0_MIPMAP_BASE_DATA, 0x3c0, 6, 2, A7XX_PIPE_BR, A7XX_USPTP}, 102 {A7XX_SP_INST_DATA, 0x800, 6, 2, A7XX_PIPE_BR, A7XX_USPTP}, 103 {A7XX_SP_INST_DATA_1, 0x800, 6, 2, A7XX_PIPE_BR, A7XX_USPTP}, 104 {A7XX_SP_LB_0_DATA, 0x800, 6, 2, A7XX_PIPE_BR, A7XX_USPTP}, 105 {A7XX_SP_LB_1_DATA, 0x800, 6, 2, A7XX_PIPE_BR, A7XX_USPTP}, 106 {A7XX_SP_LB_2_DATA, 0x800, 6, 2, A7XX_PIPE_BR, A7XX_USPTP}, 107 {A7XX_SP_LB_3_DATA, 0x800, 6, 2, A7XX_PIPE_BR, A7XX_USPTP}, 108 {A7XX_SP_LB_4_DATA, 0x800, 6, 2, A7XX_PIPE_BR, A7XX_USPTP}, [all …]
|
D | adreno_gen7_0_0_snapshot.h | 85 {A7XX_TP0_TMO_DATA, 0x200, 4, 2, A7XX_PIPE_BR, A7XX_USPTP}, 86 {A7XX_TP0_SMO_DATA, 0x80, 4, 2, A7XX_PIPE_BR, A7XX_USPTP}, 87 {A7XX_TP0_MIPMAP_BASE_DATA, 0x3c0, 4, 2, A7XX_PIPE_BR, A7XX_USPTP}, 88 {A7XX_SP_INST_DATA, 0x800, 4, 2, A7XX_PIPE_BR, A7XX_USPTP}, 89 {A7XX_SP_INST_DATA_1, 0x800, 4, 2, A7XX_PIPE_BR, A7XX_USPTP}, 90 {A7XX_SP_LB_0_DATA, 0x800, 4, 2, A7XX_PIPE_BR, A7XX_USPTP}, 91 {A7XX_SP_LB_1_DATA, 0x800, 4, 2, A7XX_PIPE_BR, A7XX_USPTP}, 92 {A7XX_SP_LB_2_DATA, 0x800, 4, 2, A7XX_PIPE_BR, A7XX_USPTP}, 93 {A7XX_SP_LB_3_DATA, 0x800, 4, 2, A7XX_PIPE_BR, A7XX_USPTP}, 94 {A7XX_SP_LB_4_DATA, 0x800, 4, 2, A7XX_PIPE_BR, A7XX_USPTP}, [all …]
|
/linux-6.14.4/drivers/staging/rtl8723bs/include/ |
D | Hal8192CPhyReg.h | 41 /* BB-PHY register PMAC 0x100 PHY 0x800 - 0xEFF */ 43 /* 2. 0x800/0x900/0xA00/0xC00/0xD00/0xE00 */ 44 /* 3. RF register 0x00-2E */ 50 /* 3. Page8(0x800) */ 52 #define rFPGA0_RFMOD 0x800 /* RF mode & CCK TxSC RF BW Setting?? */ 54 #define rFPGA0_XA_HSSIParameter1 0x820 /* RF 3 wire register */ 55 #define rFPGA0_XA_HSSIParameter2 0x824 56 #define rFPGA0_XB_HSSIParameter1 0x828 57 #define rFPGA0_XB_HSSIParameter2 0x82c 58 #define rTxAGC_B_Rate18_06 0x830 [all …]
|
/linux-6.14.4/arch/sh/include/cpu-sh4a/cpu/ |
D | dma.h | 9 #define DMTE0_IRQ evt2irq(0x800) 10 #define DMTE4_IRQ evt2irq(0xb80) 11 #define DMAE0_IRQ evt2irq(0xbc0) /* DMA Error IRQ*/ 12 #define SH_DMAC_BASE0 0xFE008020 14 #define DMTE0_IRQ evt2irq(0x800) 15 #define DMTE4_IRQ evt2irq(0xb80) 16 #define DMAE0_IRQ evt2irq(0xbc0) /* DMA Error IRQ*/ 17 #define SH_DMAC_BASE0 0xFE008020 19 #define DMTE0_IRQ evt2irq(0x640) 20 #define DMTE4_IRQ evt2irq(0x780) [all …]
|
/linux-6.14.4/Documentation/devicetree/bindings/media/ |
D | mediatek,vcodec-decoder.yaml | 150 reg = <0x16020000 0x1000>, /*VDEC_MISC*/ 151 <0x16021000 0x800>, /*VDEC_LD*/ 152 <0x16021800 0x800>, /*VDEC_TOP*/ 153 <0x16022000 0x1000>, /*VDEC_CM*/ 154 <0x16023000 0x1000>, /*VDEC_AD*/ 155 <0x16024000 0x1000>, /*VDEC_AV*/ 156 <0x16025000 0x1000>, /*VDEC_PP*/ 157 <0x16026800 0x800>, /*VP8_VD*/ 158 <0x16027000 0x800>, /*VP6_VD*/ 159 <0x16027800 0x800>, /*VP8_VL*/ [all …]
|
/linux-6.14.4/Documentation/devicetree/bindings/hsi/ |
D | omap-ssi.txt | 37 0 and 1 (in this order). 55 reg = <0x48058000 0x1000>, 56 <0x48059000 0x1000>; 77 reg = <0x4805a000 0x800>, 78 <0x4805a800 0x800>; 92 reg = <0x4805b000 0x800>, 93 <0x4805b800 0x800>;
|
/linux-6.14.4/Documentation/admin-guide/media/ |
D | ipu6-isys.rst | 87 generate images at sBGGR10 with resolution 1280x800. 99 media-ctl -d $MDEV -l "\"ov01a10 3-0036\":0 -> \"Intel IPU6 CSI2 2\":0[1]" 102 media-ctl -d $MDEV -V "ov01a10:0 [fmt:SBGGR10/1280x800]" 103 media-ctl -d $MDEV -V "Intel IPU6 CSI2 2:0 [fmt:SBGGR10/1280x800]" 104 media-ctl -d $MDEV -V "Intel IPU6 CSI2 2:1 [fmt:SBGGR10/1280x800]" 113 # and that ov01a10 sensor is connected to i2c bus 3 with address 0x36 116 yavta -w 0x009e0903 400 $SDEV 117 yavta -w 0x009e0913 1000 $SDEV 118 yavta -w 0x009e0911 2000 $SDEV 126 yavta --data-prefix -u -c10 -n5 -I -s 1280x800 --file=/tmp/frame-#.bin \ [all …]
|
/linux-6.14.4/drivers/phy/freescale/ |
D | phy-fsl-lynx-28g.c | 15 #define LYNX_28G_PCC8 0x10a0 16 #define LYNX_28G_PCC8_SGMII 0x1 17 #define LYNX_28G_PCC8_SGMII_DIS 0x0 19 #define LYNX_28G_PCCC 0x10b0 20 #define LYNX_28G_PCCC_10GBASER 0x9 21 #define LYNX_28G_PCCC_USXGMII 0x1 22 #define LYNX_28G_PCCC_SXGMII_DIS 0x0 27 #define LYNX_28G_PLLnRSTCTL(pll) (0x400 + (pll) * 0x100 + 0x0) 31 #define LYNX_28G_PLLnCR0(pll) (0x400 + (pll) * 0x100 + 0x4) 33 #define LYNX_28G_PLLnCR0_REFCLK_SEL_100MHZ 0x0 [all …]
|
/linux-6.14.4/drivers/gpu/drm/nouveau/nvkm/engine/disp/ |
D | gf119.c | 40 const u32 hoff = 0x800 * head; in gf119_sor_hda_device_entry() 42 nvkm_mask(device, 0x616548 + hoff, 0x00000070, head << 4); in gf119_sor_hda_device_entry() 49 const u32 soff = 0x030 * ior->id + (head * 0x04); in gf119_sor_hda_eld() 52 for (i = 0; i < size; i++) in gf119_sor_hda_eld() 53 nvkm_wr32(device, 0x10ec00 + soff, (i << 8) | data[i]); in gf119_sor_hda_eld() 54 for (; i < 0x60; i++) in gf119_sor_hda_eld() 55 nvkm_wr32(device, 0x10ec00 + soff, (i << 8)); in gf119_sor_hda_eld() 56 nvkm_mask(device, 0x10ec10 + soff, 0x80000002, 0x80000002); in gf119_sor_hda_eld() 63 const u32 soff = 0x030 * ior->id + (head * 0x04); in gf119_sor_hda_hpd() 64 u32 data = 0x80000000; in gf119_sor_hda_hpd() [all …]
|
/linux-6.14.4/Documentation/devicetree/bindings/net/ |
D | litex,liteeth.yaml | 56 minimum: 0x800 57 default: 0x800 78 reg = <0x8021000 0x100>, 79 <0x8020800 0x100>, 80 <0x8030000 0x2000>; 84 litex,slot-size = <0x800>; 85 interrupts = <0x11 0x1>; 90 #size-cells = <0>; 92 eth_phy: ethernet-phy@0 { 93 reg = <0>;
|
/linux-6.14.4/drivers/gpu/drm/nouveau/nvkm/subdev/privring/ |
D | gk20a.c | 29 nvkm_mask(device, 0x137250, 0x3f, 0); in gk20a_privring_init_privring_ring() 31 nvkm_mask(device, 0x000200, 0x20, 0); in gk20a_privring_init_privring_ring() 33 nvkm_mask(device, 0x000200, 0x20, 0x20); in gk20a_privring_init_privring_ring() 35 nvkm_wr32(device, 0x12004c, 0x4); in gk20a_privring_init_privring_ring() 36 nvkm_wr32(device, 0x122204, 0x2); in gk20a_privring_init_privring_ring() 37 nvkm_rd32(device, 0x122204); in gk20a_privring_init_privring_ring() 43 nvkm_wr32(device, 0x122354, 0x800); in gk20a_privring_init_privring_ring() 44 nvkm_wr32(device, 0x128328, 0x800); in gk20a_privring_init_privring_ring() 45 nvkm_wr32(device, 0x124320, 0x800); in gk20a_privring_init_privring_ring() 52 u32 status0 = nvkm_rd32(device, 0x120058); in gk20a_privring_intr() [all …]
|
/linux-6.14.4/arch/mips/include/asm/mach-ralink/ |
D | rt3883.h | 15 #define RT3883_SDRAM_BASE 0x00000000 16 #define RT3883_SYSC_BASE IOMEM(0x10000000) 17 #define RT3883_TIMER_BASE 0x10000100 18 #define RT3883_INTC_BASE 0x10000200 19 #define RT3883_MEMC_BASE 0x10000300 20 #define RT3883_UART0_BASE 0x10000500 21 #define RT3883_PIO_BASE 0x10000600 22 #define RT3883_FSCC_BASE 0x10000700 23 #define RT3883_NANDC_BASE 0x10000810 24 #define RT3883_I2C_BASE 0x10000900 [all …]
|
/linux-6.14.4/drivers/net/arcnet/ |
D | arc-rimi.c | 73 dev->dev_addr[0], dev->mem_start, dev->irq); in arcrimi_probe() 76 if (dev->mem_start <= 0 || dev->irq <= 0) { in arcrimi_probe() 81 if (dev->dev_addr[0] == 0) { in arcrimi_probe() 112 res = 0; in check_mirror() 139 if (request_irq(dev->irq, arcnet_interrupt, 0, "arcnet (RIM I)", dev)) { in arcrimi_found() 159 check_mirror(shmem - MIRROR_SIZE, MIRROR_SIZE) == 0 && in arcrimi_found() 214 dev->dev_addr[0], in arcrimi_found() 223 return 0; in arcrimi_found() 244 void __iomem *ioaddr = lp->mem_start + 0x800; in arcrimi_reset() 250 arcnet_writeb(TESTvalue, ioaddr, -0x800); /* fake reset */ in arcrimi_reset() [all …]
|
/linux-6.14.4/drivers/gpu/drm/amd/include/asic_reg/gca/ |
D | gfx_7_2_sh_mask.h | 27 #define CB_BLEND_RED__BLEND_RED_MASK 0xffffffff 28 #define CB_BLEND_RED__BLEND_RED__SHIFT 0x0 29 #define CB_BLEND_GREEN__BLEND_GREEN_MASK 0xffffffff 30 #define CB_BLEND_GREEN__BLEND_GREEN__SHIFT 0x0 31 #define CB_BLEND_BLUE__BLEND_BLUE_MASK 0xffffffff 32 #define CB_BLEND_BLUE__BLEND_BLUE__SHIFT 0x0 33 #define CB_BLEND_ALPHA__BLEND_ALPHA_MASK 0xffffffff 34 #define CB_BLEND_ALPHA__BLEND_ALPHA__SHIFT 0x0 35 #define CB_COLOR_CONTROL__DEGAMMA_ENABLE_MASK 0x8 36 #define CB_COLOR_CONTROL__DEGAMMA_ENABLE__SHIFT 0x3 [all …]
|
/linux-6.14.4/drivers/video/fbdev/aty/ |
D | atyfb.h | 116 #define DONT_USE_SPLL 0x1 117 #define DONT_USE_XDLL 0x2 118 #define USE_CPUCLK 0x4 119 #define POWERDOWN_PLL 0x8 201 #define M64F_RESET_3D 0x00000001 202 #define M64F_MAGIC_FIFO 0x00000002 203 #define M64F_GTB_DSP 0x00000004 204 #define M64F_FIFO_32 0x00000008 205 #define M64F_SDRAM_MAGIC_PLL 0x00000010 206 #define M64F_MAGIC_POSTDIV 0x00000020 [all …]
|