Home
last modified time | relevance | path

Searched full:g3d (Results 1 – 25 of 30) sorted by relevance

12

/linux-6.14.4/arch/arm64/boot/dts/exynos/
Dexynos5433-tmu.dtsi143 g3d_thermal: g3d-thermal {
148 g3d_alert_0: g3d-alert-0 {
153 g3d_alert_1: g3d-alert-1 {
158 g3d_alert_2: g3d-alert-2 {
163 g3d_alert_3: g3d-alert-3 {
168 g3d_alert_4: g3d-alert-4 {
173 g3d_alert_5: g3d-alert-5 {
178 g3d_alert_6: g3d-alert-6 {
Dexynos850.dtsi284 compatible = "samsung,exynos850-cmu-g3d";
Dexynos5433.dtsi520 compatible = "samsung,exynos5433-cmu-g3d";
697 label = "G3D";
/linux-6.14.4/drivers/clk/mediatek/
Dclk-mt2701-g3d.c55 .name = "clk-mt2701-g3d",
61 MODULE_DESCRIPTION("MediaTek MT2701 GPU g3d clocks driver");
DMakefile41 obj-$(CONFIG_COMMON_CLK_MT2701_G3DSYS) += clk-mt2701-g3d.o
/linux-6.14.4/drivers/cpufreq/
Ds5pv210-cpufreq.c172 * ONEDRAM, MFC, G3D }
293 * 1. Temporary Change divider for MFC and G3D in s5pv210_target()
302 /* For MFC, G3D dividing */ in s5pv210_target()
308 * 2. Change SCLKA2M(200Mhz)to SCLKMPLL in MFC_MUX, G3D MUX in s5pv210_target()
394 * to SCLKA2M(200Mhz) in MFC_MUX and G3D MUX in s5pv210_target()
408 * 8. Change divider for MFC and G3D in s5pv210_target()
417 /* For MFC, G3D dividing */ in s5pv210_target()
/linux-6.14.4/Documentation/devicetree/bindings/clock/
Dsamsung,exynos850-clock.yaml42 - samsung,exynos850-cmu-g3d
219 const: samsung,exynos850-cmu-g3d
226 - description: G3D clock (from CMU_TOP)
Dsamsung,exynos5433-clock.yaml27 # IMEM/FSYS/G3D/GSCL/HEVC/MSCL/G2D/MFC/PERIC/PERIS domains and bus
48 - samsung,exynos5433-cmu-g3d
293 const: samsung,exynos5433-cmu-g3d
Dsamsung,exynos5260-clock.yaml57 - samsung,exynos5260-clock-g3d
226 const: samsung,exynos5260-clock-g3d
Dsamsung,exynos7885-clock.yaml83 - description: G3D clock (from CMU_TOP)
/linux-6.14.4/Documentation/devicetree/bindings/interconnect/
Dsamsung,exynos-bus.yaml54 |--- G3D
97 |--- G3D
115 |--- G3D
133 |--- G3D
/linux-6.14.4/Documentation/devicetree/bindings/arm/hisilicon/controller/
Dhi6220-domain-ctrl.yaml15 controller(e.g. codec, G3D ...) and the Power Management domain
/linux-6.14.4/Documentation/devicetree/bindings/devfreq/event/
Dsamsung,exynos-ppmu.yaml18 each IP (DMC, CPU, RIGHTBUS, LEFTBUS, CAM interface, LCD, G3D, MFC). The
/linux-6.14.4/drivers/clk/hisilicon/
Dclk-hi3660-stub.c107 DEFINE_CLK_STUB(HI3660_CLK_STUB_GPU, 0x0003030A, "clk-g3d")
/linux-6.14.4/drivers/clk/samsung/
Dclk-exynos5420.c1268 GATE(CLK_G3D, "g3d", "mout_user_aclk_g3d", GATE_IP_G3D, 9,
1273 { GATE_IP_G3D, 0x3ff, 0x3ff }, /* G3D gates */
1354 .pd_name = "G3D",
1667 * Keep top part of G3D clock path enabled permanently to ensure in exynos5x_clk_init()
1669 * main G3D clock enablement status. in exynos5x_clk_init()
Dclk-s5pv210.c630 GATE(CLK_G3D, "g3d", "dout_hclkm", CLK_GATE_IP0, 8, 0, 0),
692 GATE(CLK_G3D, "g3d", "dout_hclkd", CLK_GATE_IP0, 8, 0, 0),
Dclk-exynos850.c354 /* G3D */
444 /* G3D */
520 /* G3D */
2304 .compatible = "samsung,exynos850-cmu-g3d",
Dclk-exynosautov920.c641 /* G3D */
831 /* G3D */
Dclk-exynos5250.c549 GATE(CLK_G3D, "g3d", "div_aclk400_g3d", GATE_IP_G3D, 0,
/linux-6.14.4/arch/arm/boot/dts/samsung/
Dexynos5260.dtsi207 compatible = "samsung,exynos5260-clock-g3d";
Dexynos3250.dtsi379 label = "G3D";
Dexynos4.dtsi119 label = "G3D";
Dexynos5250.dtsi210 label = "G3D";
/linux-6.14.4/drivers/thermal/
Dhisi_thermal.c250 * 0x3: remote sensor 3 (G3D)
/linux-6.14.4/drivers/devfreq/event/
Dexynos-ppmu.c56 PPMU_EVENT(g3d),

12