Home
last modified time | relevance | path

Searched full:x8 (Results 1 – 25 of 3399) sorted by relevance

12345678910>>...136

/linux-6.14.4/drivers/media/usb/dvb-usb/
Daf9005-script.h19 {0xa180, 0x0, 0x8, 0xa},
20 {0xa181, 0x0, 0x8, 0xd7},
21 {0xa182, 0x0, 0x8, 0xa3},
22 {0xa0a0, 0x0, 0x8, 0x0},
27 {0xa20f, 0x0, 0x8, 0x40},
28 {0xa210, 0x0, 0x8, 0x8},
30 {0xa32c, 0x0, 0x8, 0x20},
31 {0xa32b, 0x0, 0x8, 0x15},
48 {0xa015, 0x0, 0x8, 0x50},
50 {0xa02a, 0x0, 0x8, 0x50},
[all …]
/linux-6.14.4/arch/x86/lib/
Dcopy_page_64.S33 movq 0x8*0(%rsi), %rax
34 movq 0x8*1(%rsi), %rbx
35 movq 0x8*2(%rsi), %rdx
36 movq 0x8*3(%rsi), %r8
37 movq 0x8*4(%rsi), %r9
38 movq 0x8*5(%rsi), %r10
39 movq 0x8*6(%rsi), %r11
40 movq 0x8*7(%rsi), %r12
44 movq %rax, 0x8*0(%rdi)
45 movq %rbx, 0x8*1(%rdi)
[all …]
/linux-6.14.4/include/linux/mlx5/
Dmlx5_ifc.h53 MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR = 0x8,
471 u8 log_max_modify_header_context[0x8];
472 u8 max_modify_header_actions[0x8];
473 u8 max_ft_level[0x8];
498 u8 reserved_at_70[0x8];
499 u8 log_max_ft_num[0x8];
502 u8 log_max_flow_counter[0x8];
503 u8 log_max_destination[0x8];
506 u8 log_max_flow[0x8];
532 u8 ipv6[16][0x8];
[all …]
Dmlx5_ifc_fpga.h37 u8 reserved_at_10[0x8];
38 u8 total_rcv_credits[0x8];
61 u8 fpga_id[0x8];
87 u8 reserved_at_380[0x8];
121 u8 reserved_at_0[0x8];
122 u8 operation[0x8];
123 u8 reserved_at_10[0x8];
124 u8 status[0x8];
126 u8 reserved_at_20[0x8];
127 u8 flash_select_admin[0x8];
[all …]
/linux-6.14.4/drivers/gpu/drm/amd/include/asic_reg/gmc/
Dgmc_7_1_sh_mask.h33 #define MC_CONFIG__MCDZ_WR_ENABLE_MASK 0x8
44 #define MC_CONFIG__MC_RD_ENABLE__SHIFT 0x8
53 #define MC_ARB_AGE_CNTL__RESET_RD_GROUP3_MASK 0x8
64 #define MC_ARB_AGE_CNTL__RESET_WR_GROUP0__SHIFT 0x8
94 #define MC_ARB_RET_CREDITS2__NECKDOWN_CNTR_EN_RD__SHIFT 0x8
123 #define MC_ARB_GECC2_STATUS__RSVD0_MASK 0x8
134 #define MC_ARB_GECC2_STATUS__CORR_CLEAR0__SHIFT 0x8
182 #define MC_ARB_GECC2_MISC__RMW_STALL_RELEASE__SHIFT 0x8
204 #define MC_ARB_GECC2_DEBUG2__ERR0_START__SHIFT 0x8
212 #define MC_ARB_PERF_CID__CH1__SHIFT 0x8
[all …]
Dgmc_8_1_sh_mask.h33 #define MC_CONFIG__MCDZ_WR_ENABLE_MASK 0x8
44 #define MC_CONFIG__MC_RD_ENABLE__SHIFT 0x8
49 #define MC_ARB_ATOMIC__TC_GRP_EN_MASK 0x8
56 #define MC_ARB_ATOMIC__OUTSTANDING__SHIFT 0x8
65 #define MC_ARB_AGE_CNTL__RESET_RD_GROUP3_MASK 0x8
76 #define MC_ARB_AGE_CNTL__RESET_WR_GROUP0__SHIFT 0x8
106 #define MC_ARB_RET_CREDITS2__NECKDOWN_CNTR_EN_RD__SHIFT 0x8
141 #define MC_ARB_GECC2_STATUS__RSVD0_MASK 0x8
152 #define MC_ARB_GECC2_STATUS__CORR_CLEAR0__SHIFT 0x8
200 #define MC_ARB_GECC2_MISC__RMW_STALL_RELEASE__SHIFT 0x8
[all …]
Dgmc_7_0_sh_mask.h33 #define MC_CONFIG__MCDZ_WR_ENABLE_MASK 0x8
45 #define MC_ARB_AGE_CNTL__RESET_RD_GROUP3_MASK 0x8
56 #define MC_ARB_AGE_CNTL__RESET_WR_GROUP0__SHIFT 0x8
95 #define MC_ARB_GECC2_STATUS__RSVD0_MASK 0x8
106 #define MC_ARB_GECC2_STATUS__CORR_CLEAR0__SHIFT 0x8
164 #define MC_ARB_GECC2_DEBUG2__ERR0_START__SHIFT 0x8
192 #define MC_ARB_GECC2_CLI__NO_GECC_CLI1__SHIFT 0x8
202 #define MC_ARB_ADDR_SWIZ0__A10__SHIFT 0x8
218 #define MC_ARB_ADDR_SWIZ1__A18__SHIFT 0x8
258 #define MC_ARB_RTT_CNTL0__BREAK_ON_HARSH__SHIFT 0x8
[all …]
Dgmc_8_2_sh_mask.h33 #define MC_CONFIG__MCDZ_WR_ENABLE_MASK 0x8
44 #define MC_CONFIG__MC_RD_ENABLE__SHIFT 0x8
49 #define MC_ARB_ATOMIC__TC_GRP_EN_MASK 0x8
56 #define MC_ARB_ATOMIC__OUTSTANDING__SHIFT 0x8
65 #define MC_ARB_AGE_CNTL__RESET_RD_GROUP3_MASK 0x8
76 #define MC_ARB_AGE_CNTL__RESET_WR_GROUP0__SHIFT 0x8
106 #define MC_ARB_RET_CREDITS2__NECKDOWN_CNTR_EN_RD__SHIFT 0x8
141 #define MC_ARB_GECC2_STATUS__RSVD0_MASK 0x8
152 #define MC_ARB_GECC2_STATUS__CORR_CLEAR0__SHIFT 0x8
200 #define MC_ARB_GECC2_MISC__RMW_STALL_RELEASE__SHIFT 0x8
[all …]
/linux-6.14.4/drivers/net/ethernet/mellanox/mlx5/core/steering/sws/
Dmlx5_ifc_dr.h14 u8 entry_sub_type[0x8];
18 u8 next_lu_type[0x8];
19 u8 next_table_base_39_32_size[0x8];
34 u8 entry_sub_type[0x8];
38 u8 next_lu_type[0x8];
39 u8 next_table_base_39_32_size[0x8];
59 u8 loopback_syndome_en[0x8];
60 u8 loopback_syndome[0x8];
64 u8 counter_trigger_23_16[0x8];
65 u8 miss_address_39_32[0x8];
[all …]
Dmlx5_ifc_dr_ste_v1.h12 u8 action_id[0x8];
17 u8 action_id[0x8];
18 u8 num_of_modify_actions[0x8];
23 u8 action_id[0x8];
35 u8 action_id[0x8];
46 u8 action_id[0x8];
47 u8 destination_dw_offset[0x8];
53 u8 reserved_at_20[0x8];
54 u8 source_dw_offset[0x8];
57 u8 reserved_at_38[0x8];
[all …]
/linux-6.14.4/drivers/gpu/drm/amd/include/asic_reg/bif/
Dbif_4_1_sh_mask.h43 #define BUS_CNTL__PMI_MEM_DIS_MASK 0x8
54 #define BUS_CNTL__BIF_ERR_RTR_BKPRESSURE_EN__SHIFT 0x8
93 #define MM_CFGREGS_CNTL__MM_WR_TO_CFG_EN_MASK 0x8
101 #define HW_DEBUG__HW_03_DEBUG_MASK 0x8
112 #define HW_DEBUG__HW_08_DEBUG__SHIFT 0x8
181 #define INTERRUPT_CNTL__IH_REQ_NONSNOOP_EN_MASK 0x8
186 #define INTERRUPT_CNTL__GEN_IH_INT_EN__SHIFT 0x8
199 #define BIF_DEBUG_CNTL__DEBUG_PAD_SEL_MASK 0x8
210 #define BIF_DEBUG_CNTL__DEBUG_IDSEL_BLK1__SHIFT 0x8
220 #define BIF_DEBUG_MUX__DEBUG_MUX_BLK2__SHIFT 0x8
[all …]
Dbif_5_0_sh_mask.h47 #define BUS_CNTL__PMI_MEM_DIS_MASK 0x8
58 #define BUS_CNTL__BIF_ERR_RTR_BKPRESSURE_EN__SHIFT 0x8
98 #define BIF_RLC_INTR_CNTL__RLC_VM_IDLE_INTERRUPT__SHIFT 0x8
118 #define BX_RESET_EN__FLR_TWICE_EN__SHIFT 0x8
129 #define MM_CFGREGS_CNTL__MM_WR_TO_CFG_EN_MASK 0x8
137 #define HW_DEBUG__HW_03_DEBUG_MASK 0x8
148 #define HW_DEBUG__HW_08_DEBUG__SHIFT 0x8
217 #define INTERRUPT_CNTL__IH_REQ_NONSNOOP_EN_MASK 0x8
222 #define INTERRUPT_CNTL__GEN_IH_INT_EN__SHIFT 0x8
237 #define BIF_DEBUG_CNTL__DEBUG_PAD_SEL_MASK 0x8
[all …]
/linux-6.14.4/drivers/net/ethernet/mellanox/mlx5/core/steering/hws/
Dprm.h18 MLX5_MODIFICATION_TYPE_ADD_FIELD = 0x8,
118 MLX5_GET_HCA_CAP_OP_MOD_ESW_FLOW_TABLE = 0x8 << 1,
161 u8 log_hash_size[0x8];
162 u8 ste_format_0[0x8];
163 u8 table_type[0x8];
164 u8 ste_format_1[0x8];
165 u8 reserved_at_d8[0x8];
170 u8 reserved_at_160[0x8];
216 u8 reserved_at_0[0x8];
222 u8 reserved_at_0[0x8];
[all …]
/linux-6.14.4/drivers/gpu/drm/amd/include/asic_reg/smu/
Dsmu_7_0_0_sh_mask.h34 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_EN__SHIFT 0x8
46 #define CG_VCLK_CNTL__VCLK_DIR_CNTL_EN__SHIFT 0x8
58 #define CG_ECLK_CNTL__ECLK_DIR_CNTL_EN__SHIFT 0x8
70 #define CG_ACLK_CNTL__ACLK_DIR_CNTL_EN__SHIFT 0x8
81 #define GCK_DFS_BYPASS_CNTL__BYPASSDCLK_MASK 0x8
92 #define GCK_DFS_BYPASS_CNTL__BYPASSADIVCLK__SHIFT 0x8
107 #define CG_SPLL_FUNC_CNTL__SPLL_BYPASS_EN_MASK 0x8
186 #define CG_SPLL_FUNC_CNTL_5__FAST_LOCK_EN__SHIFT 0x8
196 #define CG_SPLL_FUNC_CNTL_6__SCLKMUX1_CLKOFF_CNT__SHIFT 0x8
213 #define SPLL_CNTL_MODE__SPLL_FASTEN_MASK 0x8
[all …]
Dsmu_7_1_3_sh_mask.h44 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_EN__SHIFT 0x8
56 #define CG_VCLK_CNTL__VCLK_DIR_CNTL_EN__SHIFT 0x8
68 #define CG_ECLK_CNTL__ECLK_DIR_CNTL_EN__SHIFT 0x8
80 #define CG_ACLK_CNTL__ACLK_DIR_CNTL_EN__SHIFT 0x8
88 #define CG_MCLK_CNTL__MCLK_DIR_CNTL_EN__SHIFT 0x8
103 #define GCK_DFS_BYPASS_CNTL__BYPASSDCLK_MASK 0x8
114 #define GCK_DFS_BYPASS_CNTL__BYPASSADIVCLK__SHIFT 0x8
131 #define CG_SPLL_FUNC_CNTL__SPLL_BYPASS_EN_MASK 0x8
206 #define CG_SPLL_FUNC_CNTL_5__FAST_LOCK_EN__SHIFT 0x8
212 #define CG_SPLL_FUNC_CNTL_6__SCLKMUX1_CLKOFF_CNT__SHIFT 0x8
[all …]
Dsmu_7_1_2_sh_mask.h34 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_EN__SHIFT 0x8
46 #define CG_VCLK_CNTL__VCLK_DIR_CNTL_EN__SHIFT 0x8
58 #define CG_ECLK_CNTL__ECLK_DIR_CNTL_EN__SHIFT 0x8
70 #define CG_ACLK_CNTL__ACLK_DIR_CNTL_EN__SHIFT 0x8
81 #define GCK_DFS_BYPASS_CNTL__BYPASSDCLK_MASK 0x8
92 #define GCK_DFS_BYPASS_CNTL__BYPASSADIVCLK__SHIFT 0x8
107 #define CG_SPLL_FUNC_CNTL__SPLL_BYPASS_EN_MASK 0x8
180 #define CG_SPLL_FUNC_CNTL_5__FAST_LOCK_EN__SHIFT 0x8
186 #define CG_SPLL_FUNC_CNTL_6__SCLKMUX1_CLKOFF_CNT__SHIFT 0x8
205 #define SPLL_CNTL_MODE__SPLL_FASTEN_MASK 0x8
[all …]
Dsmu_7_0_1_sh_mask.h34 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_EN__SHIFT 0x8
46 #define CG_VCLK_CNTL__VCLK_DIR_CNTL_EN__SHIFT 0x8
58 #define CG_ECLK_CNTL__ECLK_DIR_CNTL_EN__SHIFT 0x8
70 #define CG_ACLK_CNTL__ACLK_DIR_CNTL_EN__SHIFT 0x8
81 #define GCK_DFS_BYPASS_CNTL__BYPASSDCLK_MASK 0x8
92 #define GCK_DFS_BYPASS_CNTL__BYPASSADIVCLK__SHIFT 0x8
107 #define CG_SPLL_FUNC_CNTL__SPLL_BYPASS_EN_MASK 0x8
180 #define CG_SPLL_FUNC_CNTL_5__FAST_LOCK_EN__SHIFT 0x8
186 #define CG_SPLL_FUNC_CNTL_6__SCLKMUX1_CLKOFF_CNT__SHIFT 0x8
205 #define SPLL_CNTL_MODE__SPLL_FASTEN_MASK 0x8
[all …]
Dsmu_7_1_0_sh_mask.h34 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_EN__SHIFT 0x8
46 #define CG_VCLK_CNTL__VCLK_DIR_CNTL_EN__SHIFT 0x8
58 #define CG_ECLK_CNTL__ECLK_DIR_CNTL_EN__SHIFT 0x8
70 #define CG_ACLK_CNTL__ACLK_DIR_CNTL_EN__SHIFT 0x8
81 #define GCK_DFS_BYPASS_CNTL__BYPASSDCLK_MASK 0x8
92 #define GCK_DFS_BYPASS_CNTL__BYPASSADIVCLK__SHIFT 0x8
107 #define CG_SPLL_FUNC_CNTL__SPLL_BYPASS_EN_MASK 0x8
180 #define CG_SPLL_FUNC_CNTL_5__FAST_LOCK_EN__SHIFT 0x8
186 #define CG_SPLL_FUNC_CNTL_6__SCLKMUX1_CLKOFF_CNT__SHIFT 0x8
203 #define SPLL_CNTL_MODE__SPLL_FASTEN_MASK 0x8
[all …]
/linux-6.14.4/drivers/gpu/drm/amd/include/asic_reg/dce/
Ddce_8_0_sh_mask.h128 #define DCPG_TEST_DEBUG_INDEX__DCPG_TEST_DEBUG_WRITE_EN__SHIFT 0x8
149 #define BL1_PWM_ABM_CNTL__BL1_PWM_AUTO_CALC_FINAL_DUTY_CYCLE_EN_MASK 0x8
158 #define BL1_PWM_BL_UPDATE_SAMPLE_RATE__BL1_PWM_BL_UPDATE_SAMPLE_RATE_FRAME_COUNT__SHIFT 0x8
166 #define BL1_PWM_GRP2_REG_LOCK__BL1_PWM_GRP2_REG_UPDATE_PENDING__SHIFT 0x8
178 #define DC_ABM1_CNTL__ABM1_SOURCE_SELECT__SHIFT 0x8
184 #define DC_ABM1_IPCSC_COEFF_SEL__ABM1_IPCSC_COEFF_SEL_G__SHIFT 0x8
240 #define DC_ABM1_ACE_CNTL_MISC__ABM1_ACE_REG_WR_MISSED_FRAME_CLEAR__SHIFT 0x8
244 #define DC_ABM1_DEBUG_MISC__ABM1_LS_FORCE_INTERRUPT__SHIFT 0x8
254 #define DC_ABM1_HGLS_REG_READ_PROGRESS__ABM1_HG_REG_READ_MISSED_FRAME__SHIFT 0x8
268 #define DC_ABM1_HG_MISC_CTRL__ABM1_HG_VMAX_SEL__SHIFT 0x8
[all …]
Ddce_11_0_sh_mask.h89 #define DCPG_INTERRUPT_STATUS__DCFE1_POWER_DOWN_INT_OCCURRED_MASK 0x8
100 #define DCPG_INTERRUPT_STATUS__DCFE4_POWER_UP_INT_OCCURRED__SHIFT 0x8
121 #define DCPG_INTERRUPT_CONTROL__DCFE0_POWER_DOWN_INT_CLEAR_MASK 0x8
132 #define DCPG_INTERRUPT_CONTROL__DCFE2_POWER_UP_INT_MASK__SHIFT 0x8
196 #define DCPG_TEST_DEBUG_INDEX__DCPG_TEST_DEBUG_WRITE_EN__SHIFT 0x8
217 #define BL1_PWM_ABM_CNTL__BL1_PWM_AUTO_CALC_FINAL_DUTY_CYCLE_EN_MASK 0x8
226 #define BL1_PWM_BL_UPDATE_SAMPLE_RATE__BL1_PWM_BL_UPDATE_SAMPLE_RATE_FRAME_COUNT__SHIFT 0x8
234 #define BL1_PWM_GRP2_REG_LOCK__BL1_PWM_GRP2_REG_UPDATE_PENDING__SHIFT 0x8
246 #define DC_ABM1_CNTL__ABM1_SOURCE_SELECT__SHIFT 0x8
252 #define DC_ABM1_IPCSC_COEFF_SEL__ABM1_IPCSC_COEFF_SEL_G__SHIFT 0x8
[all …]
Ddce_10_0_sh_mask.h128 #define DCPG_TEST_DEBUG_INDEX__DCPG_TEST_DEBUG_WRITE_EN__SHIFT 0x8
149 #define BL1_PWM_ABM_CNTL__BL1_PWM_AUTO_CALC_FINAL_DUTY_CYCLE_EN_MASK 0x8
158 #define BL1_PWM_BL_UPDATE_SAMPLE_RATE__BL1_PWM_BL_UPDATE_SAMPLE_RATE_FRAME_COUNT__SHIFT 0x8
166 #define BL1_PWM_GRP2_REG_LOCK__BL1_PWM_GRP2_REG_UPDATE_PENDING__SHIFT 0x8
178 #define DC_ABM1_CNTL__ABM1_SOURCE_SELECT__SHIFT 0x8
184 #define DC_ABM1_IPCSC_COEFF_SEL__ABM1_IPCSC_COEFF_SEL_G__SHIFT 0x8
240 #define DC_ABM1_ACE_CNTL_MISC__ABM1_ACE_REG_WR_MISSED_FRAME_CLEAR__SHIFT 0x8
244 #define DC_ABM1_DEBUG_MISC__ABM1_LS_FORCE_INTERRUPT__SHIFT 0x8
254 #define DC_ABM1_HGLS_REG_READ_PROGRESS__ABM1_HG_REG_READ_MISSED_FRAME__SHIFT 0x8
268 #define DC_ABM1_HG_MISC_CTRL__ABM1_HG_VMAX_SEL__SHIFT 0x8
[all …]
Ddce_11_2_sh_mask.h117 #define DCPG_INTERRUPT_STATUS__DCFE1_POWER_DOWN_INT_OCCURRED_MASK 0x8
128 #define DCPG_INTERRUPT_STATUS__DCFE4_POWER_UP_INT_OCCURRED__SHIFT 0x8
153 #define DCPG_INTERRUPT_CONTROL__DCFE0_POWER_DOWN_INT_CLEAR_MASK 0x8
164 #define DCPG_INTERRUPT_CONTROL__DCFE2_POWER_UP_INT_MASK__SHIFT 0x8
236 #define DCPG_TEST_DEBUG_INDEX__DCPG_TEST_DEBUG_WRITE_EN__SHIFT 0x8
257 #define BL1_PWM_ABM_CNTL__BL1_PWM_AUTO_CALC_FINAL_DUTY_CYCLE_EN_MASK 0x8
266 #define BL1_PWM_BL_UPDATE_SAMPLE_RATE__BL1_PWM_BL_UPDATE_SAMPLE_RATE_FRAME_COUNT__SHIFT 0x8
274 #define BL1_PWM_GRP2_REG_LOCK__BL1_PWM_GRP2_REG_UPDATE_PENDING__SHIFT 0x8
286 #define DC_ABM1_CNTL__ABM1_SOURCE_SELECT__SHIFT 0x8
292 #define DC_ABM1_IPCSC_COEFF_SEL__ABM1_IPCSC_COEFF_SEL_G__SHIFT 0x8
[all …]
/linux-6.14.4/drivers/gpu/drm/amd/include/asic_reg/dpcs/
Ddpcs_4_2_3_sh_mask.h77 …0_DC_GPIO_PWRSEQ_EN__DC_GPIO_DIGON_EN__SHIFT 0x8
91 …0_DC_GPIO_PWRSEQ_CTRL__DC_GPIO_BLON_PU_EN__SHIFT 0x8
109 …0_DC_GPIO_PWRSEQ_MASK__DC_GPIO_DIGON_MASK__SHIFT 0x8
127 …0_DC_GPIO_PWRSEQ_A_Y__DC_GPIO_DIGON_A__SHIFT 0x8
140 …0_PANEL_PWRSEQ_CNTL__PANEL_SYNCEN__SHIFT 0x8
166 …0_PANEL_PWRSEQ_STATE__PANEL_PWRSEQ_STATE__SHIFT 0x8
175 …0_PANEL_PWRSEQ_DELAY1__PANEL_PWRUP_DELAY2__SHIFT 0x8
184 …0_PANEL_PWRSEQ_DELAY2__PANEL_PWRUP_DELAY3__SHIFT 0x8
225 …0_BL_PWM_GRP1_REG_LOCK__BL_PWM_GRP1_REG_UPDATE_PENDING__SHIFT 0x8
236 …0_PANEL_PWRSEQ_REF_DIV2__MICROSECOND_TIME_BASE_DIV__SHIFT 0x8
[all …]
/linux-6.14.4/arch/powerpc/boot/dts/
Dmpc8308_p1m.dts50 interrupts = <77 0x8>;
92 interrupts = <18 0x8>;
98 reg = <0x2 0x0 0x8>;
99 interrupts = <48 0x8>;
118 interrupts = <14 0x8>;
132 interrupts = <15 0x8>;
159 interrupts = <38 0x8>;
175 interrupts = <32 0x8 33 0x8 34 0x8>;
186 interrupts = <17 0x8>;
191 interrupts = <19 0x8>;
[all …]
/linux-6.14.4/drivers/pinctrl/nuvoton/
Dpinctrl-ma35d1.c35 MA35_PIN(2, PA2, 0x80, 0x8,
87 MA35_PIN(10, PA10, 0x84, 0x8,
134 MA35_MUX(0x8, "EADC0_CH0")),
137 MA35_MUX(0x8, "EADC0_CH1")),
138 MA35_PIN(18, PB2, 0x88, 0x8,
140 MA35_MUX(0x8, "EADC0_CH2")),
143 MA35_MUX(0x8, "EADC0_CH3")),
146 MA35_MUX(0x8, "EADC0_CH4")),
149 MA35_MUX(0x8, "EADC0_CH5")),
152 MA35_MUX(0x8, "EADC0_CH6")),
[all …]

12345678910>>...136