1 /*
2 * Copyright 2010 Jerome Glisse <[email protected]>
3 * SPDX-License-Identifier: MIT
4 */
5
6 #include "r600_formats.h"
7 #include "r600_shader.h"
8 #include "r600_query.h"
9 #include "r600d_common.h"
10 #include "evergreend.h"
11
12 #include "pipe/p_shader_tokens.h"
13 #include "util/u_endian.h"
14 #include "util/u_pack_color.h"
15 #include "util/u_memory.h"
16 #include "util/u_framebuffer.h"
17 #include "util/u_dual_blend.h"
18 #include "evergreen_compute.h"
19 #include "util/u_math.h"
20
21 #include <assert.h>
22
evergreen_array_mode(unsigned mode)23 static inline unsigned evergreen_array_mode(unsigned mode)
24 {
25 switch (mode) {
26 default:
27 case RADEON_SURF_MODE_LINEAR_ALIGNED: return V_028C70_ARRAY_LINEAR_ALIGNED;
28 break;
29 case RADEON_SURF_MODE_1D: return V_028C70_ARRAY_1D_TILED_THIN1;
30 break;
31 case RADEON_SURF_MODE_2D: return V_028C70_ARRAY_2D_TILED_THIN1;
32 }
33 }
34
eg_num_banks(uint32_t nbanks)35 static uint32_t eg_num_banks(uint32_t nbanks)
36 {
37 switch (nbanks) {
38 case 2:
39 return 0;
40 case 4:
41 return 1;
42 case 8:
43 default:
44 return 2;
45 case 16:
46 return 3;
47 }
48 }
49
50
eg_tile_split(unsigned tile_split)51 static unsigned eg_tile_split(unsigned tile_split)
52 {
53 switch (tile_split) {
54 case 64: tile_split = 0; break;
55 case 128: tile_split = 1; break;
56 case 256: tile_split = 2; break;
57 case 512: tile_split = 3; break;
58 default:
59 case 1024: tile_split = 4; break;
60 case 2048: tile_split = 5; break;
61 case 4096: tile_split = 6; break;
62 }
63 return tile_split;
64 }
65
eg_macro_tile_aspect(unsigned macro_tile_aspect)66 static unsigned eg_macro_tile_aspect(unsigned macro_tile_aspect)
67 {
68 switch (macro_tile_aspect) {
69 default:
70 case 1: macro_tile_aspect = 0; break;
71 case 2: macro_tile_aspect = 1; break;
72 case 4: macro_tile_aspect = 2; break;
73 case 8: macro_tile_aspect = 3; break;
74 }
75 return macro_tile_aspect;
76 }
77
eg_bank_wh(unsigned bankwh)78 static unsigned eg_bank_wh(unsigned bankwh)
79 {
80 switch (bankwh) {
81 default:
82 case 1: bankwh = 0; break;
83 case 2: bankwh = 1; break;
84 case 4: bankwh = 2; break;
85 case 8: bankwh = 3; break;
86 }
87 return bankwh;
88 }
89
r600_translate_blend_function(int blend_func)90 static uint32_t r600_translate_blend_function(int blend_func)
91 {
92 switch (blend_func) {
93 case PIPE_BLEND_ADD:
94 return V_028780_COMB_DST_PLUS_SRC;
95 case PIPE_BLEND_SUBTRACT:
96 return V_028780_COMB_SRC_MINUS_DST;
97 case PIPE_BLEND_REVERSE_SUBTRACT:
98 return V_028780_COMB_DST_MINUS_SRC;
99 case PIPE_BLEND_MIN:
100 return V_028780_COMB_MIN_DST_SRC;
101 case PIPE_BLEND_MAX:
102 return V_028780_COMB_MAX_DST_SRC;
103 default:
104 R600_ERR("Unknown blend function %d\n", blend_func);
105 assert(0);
106 break;
107 }
108 return 0;
109 }
110
r600_translate_blend_factor(int blend_fact)111 static uint32_t r600_translate_blend_factor(int blend_fact)
112 {
113 switch (blend_fact) {
114 case PIPE_BLENDFACTOR_ONE:
115 return V_028780_BLEND_ONE;
116 case PIPE_BLENDFACTOR_SRC_COLOR:
117 return V_028780_BLEND_SRC_COLOR;
118 case PIPE_BLENDFACTOR_SRC_ALPHA:
119 return V_028780_BLEND_SRC_ALPHA;
120 case PIPE_BLENDFACTOR_DST_ALPHA:
121 return V_028780_BLEND_DST_ALPHA;
122 case PIPE_BLENDFACTOR_DST_COLOR:
123 return V_028780_BLEND_DST_COLOR;
124 case PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE:
125 return V_028780_BLEND_SRC_ALPHA_SATURATE;
126 case PIPE_BLENDFACTOR_CONST_COLOR:
127 return V_028780_BLEND_CONST_COLOR;
128 case PIPE_BLENDFACTOR_CONST_ALPHA:
129 return V_028780_BLEND_CONST_ALPHA;
130 case PIPE_BLENDFACTOR_ZERO:
131 return V_028780_BLEND_ZERO;
132 case PIPE_BLENDFACTOR_INV_SRC_COLOR:
133 return V_028780_BLEND_ONE_MINUS_SRC_COLOR;
134 case PIPE_BLENDFACTOR_INV_SRC_ALPHA:
135 return V_028780_BLEND_ONE_MINUS_SRC_ALPHA;
136 case PIPE_BLENDFACTOR_INV_DST_ALPHA:
137 return V_028780_BLEND_ONE_MINUS_DST_ALPHA;
138 case PIPE_BLENDFACTOR_INV_DST_COLOR:
139 return V_028780_BLEND_ONE_MINUS_DST_COLOR;
140 case PIPE_BLENDFACTOR_INV_CONST_COLOR:
141 return V_028780_BLEND_ONE_MINUS_CONST_COLOR;
142 case PIPE_BLENDFACTOR_INV_CONST_ALPHA:
143 return V_028780_BLEND_ONE_MINUS_CONST_ALPHA;
144 case PIPE_BLENDFACTOR_SRC1_COLOR:
145 return V_028780_BLEND_SRC1_COLOR;
146 case PIPE_BLENDFACTOR_SRC1_ALPHA:
147 return V_028780_BLEND_SRC1_ALPHA;
148 case PIPE_BLENDFACTOR_INV_SRC1_COLOR:
149 return V_028780_BLEND_INV_SRC1_COLOR;
150 case PIPE_BLENDFACTOR_INV_SRC1_ALPHA:
151 return V_028780_BLEND_INV_SRC1_ALPHA;
152 default:
153 R600_ERR("Bad blend factor %d not supported!\n", blend_fact);
154 assert(0);
155 break;
156 }
157 return 0;
158 }
159
r600_tex_dim(struct r600_texture * rtex,unsigned view_target,unsigned nr_samples)160 static unsigned r600_tex_dim(struct r600_texture *rtex,
161 unsigned view_target, unsigned nr_samples)
162 {
163 unsigned res_target = rtex->resource.b.b.target;
164
165 if (view_target == PIPE_TEXTURE_CUBE ||
166 view_target == PIPE_TEXTURE_CUBE_ARRAY)
167 res_target = view_target;
168 /* If interpreting cubemaps as something else, set 2D_ARRAY. */
169 else if (res_target == PIPE_TEXTURE_CUBE ||
170 res_target == PIPE_TEXTURE_CUBE_ARRAY)
171 res_target = PIPE_TEXTURE_2D_ARRAY;
172
173 switch (res_target) {
174 default:
175 case PIPE_TEXTURE_1D:
176 return V_030000_SQ_TEX_DIM_1D;
177 case PIPE_TEXTURE_1D_ARRAY:
178 return V_030000_SQ_TEX_DIM_1D_ARRAY;
179 case PIPE_TEXTURE_2D:
180 case PIPE_TEXTURE_RECT:
181 return nr_samples > 1 ? V_030000_SQ_TEX_DIM_2D_MSAA :
182 V_030000_SQ_TEX_DIM_2D;
183 case PIPE_TEXTURE_2D_ARRAY:
184 return nr_samples > 1 ? V_030000_SQ_TEX_DIM_2D_ARRAY_MSAA :
185 V_030000_SQ_TEX_DIM_2D_ARRAY;
186 case PIPE_TEXTURE_3D:
187 return V_030000_SQ_TEX_DIM_3D;
188 case PIPE_TEXTURE_CUBE:
189 case PIPE_TEXTURE_CUBE_ARRAY:
190 return V_030000_SQ_TEX_DIM_CUBEMAP;
191 }
192 }
193
r600_translate_dbformat(enum pipe_format format)194 static uint32_t r600_translate_dbformat(enum pipe_format format)
195 {
196 switch (format) {
197 case PIPE_FORMAT_Z16_UNORM:
198 return V_028040_Z_16;
199 case PIPE_FORMAT_Z24X8_UNORM:
200 case PIPE_FORMAT_Z24_UNORM_S8_UINT:
201 case PIPE_FORMAT_X8Z24_UNORM:
202 case PIPE_FORMAT_S8_UINT_Z24_UNORM:
203 return V_028040_Z_24;
204 case PIPE_FORMAT_Z32_FLOAT:
205 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
206 return V_028040_Z_32_FLOAT;
207 default:
208 return ~0U;
209 }
210 }
211
r600_is_sampler_format_supported(struct pipe_screen * screen,enum pipe_format format)212 static bool r600_is_sampler_format_supported(struct pipe_screen *screen, enum pipe_format format)
213 {
214 return r600_translate_texformat(screen, format, NULL, NULL, NULL,
215 false) != ~0U;
216 }
217
r600_is_colorbuffer_format_supported(enum amd_gfx_level chip,enum pipe_format format)218 static bool r600_is_colorbuffer_format_supported(enum amd_gfx_level chip, enum pipe_format format)
219 {
220 return r600_translate_colorformat(chip, format, false) != ~0U &&
221 r600_translate_colorswap(format, false) != ~0U;
222 }
223
r600_is_zs_format_supported(enum pipe_format format)224 static bool r600_is_zs_format_supported(enum pipe_format format)
225 {
226 return r600_translate_dbformat(format) != ~0U;
227 }
228
evergreen_is_format_supported(struct pipe_screen * screen,enum pipe_format format,enum pipe_texture_target target,unsigned sample_count,unsigned storage_sample_count,unsigned usage)229 bool evergreen_is_format_supported(struct pipe_screen *screen,
230 enum pipe_format format,
231 enum pipe_texture_target target,
232 unsigned sample_count,
233 unsigned storage_sample_count,
234 unsigned usage)
235 {
236 struct r600_screen *rscreen = (struct r600_screen*)screen;
237 unsigned retval = 0;
238
239 if (target >= PIPE_MAX_TEXTURE_TYPES) {
240 R600_ERR("r600: unsupported texture type %d\n", target);
241 return false;
242 }
243
244 if (util_format_get_num_planes(format) > 1)
245 return false;
246
247 if (MAX2(1, sample_count) != MAX2(1, storage_sample_count))
248 return false;
249
250 if (sample_count > 1) {
251 if (!rscreen->has_msaa)
252 return false;
253
254 switch (sample_count) {
255 case 2:
256 case 4:
257 case 8:
258 break;
259 default:
260 return false;
261 }
262 }
263
264 if (usage & PIPE_BIND_SAMPLER_VIEW) {
265 if (target == PIPE_BUFFER) {
266 if (r600_is_buffer_format_supported(format, false))
267 retval |= PIPE_BIND_SAMPLER_VIEW;
268 } else {
269 if (r600_is_sampler_format_supported(screen, format))
270 retval |= PIPE_BIND_SAMPLER_VIEW;
271 }
272 }
273
274 if ((usage & (PIPE_BIND_RENDER_TARGET |
275 PIPE_BIND_DISPLAY_TARGET |
276 PIPE_BIND_SCANOUT |
277 PIPE_BIND_SHARED |
278 PIPE_BIND_BLENDABLE)) &&
279 r600_is_colorbuffer_format_supported(rscreen->b.gfx_level, format)) {
280 retval |= usage &
281 (PIPE_BIND_RENDER_TARGET |
282 PIPE_BIND_DISPLAY_TARGET |
283 PIPE_BIND_SCANOUT |
284 PIPE_BIND_SHARED);
285 if (!util_format_is_pure_integer(format) &&
286 !util_format_is_depth_or_stencil(format))
287 retval |= usage & PIPE_BIND_BLENDABLE;
288 }
289
290 if ((usage & PIPE_BIND_DEPTH_STENCIL) &&
291 r600_is_zs_format_supported(format)) {
292 retval |= PIPE_BIND_DEPTH_STENCIL;
293 }
294
295 if ((usage & PIPE_BIND_VERTEX_BUFFER) &&
296 r600_is_buffer_format_supported(format, true)) {
297 retval |= PIPE_BIND_VERTEX_BUFFER;
298 }
299
300 if (usage & PIPE_BIND_INDEX_BUFFER &&
301 r600_is_index_format_supported(format)) {
302 retval |= PIPE_BIND_INDEX_BUFFER;
303 }
304
305 if ((usage & PIPE_BIND_LINEAR) &&
306 !util_format_is_compressed(format) &&
307 !(usage & PIPE_BIND_DEPTH_STENCIL))
308 retval |= PIPE_BIND_LINEAR;
309
310 return retval == usage;
311 }
312
evergreen_create_blend_state_mode(struct pipe_context * ctx,const struct pipe_blend_state * state,int mode)313 static void *evergreen_create_blend_state_mode(struct pipe_context *ctx,
314 const struct pipe_blend_state *state, int mode)
315 {
316 uint32_t color_control = 0, target_mask = 0;
317 uint32_t alpha_to_mask = 0;
318 struct r600_blend_state *blend = CALLOC_STRUCT(r600_blend_state);
319
320 if (!blend) {
321 return NULL;
322 }
323
324 r600_init_command_buffer(&blend->buffer, 20);
325 r600_init_command_buffer(&blend->buffer_no_blend, 20);
326
327 if (state->logicop_enable) {
328 color_control |= (state->logicop_func << 16) | (state->logicop_func << 20);
329 } else {
330 color_control |= (0xcc << 16);
331 }
332 /* we pretend 8 buffer are used, CB_SHADER_MASK will disable unused one */
333 if (state->independent_blend_enable) {
334 for (int i = 0; i < 8; i++) {
335 target_mask |= (state->rt[i].colormask << (4 * i));
336 }
337 } else {
338 for (int i = 0; i < 8; i++) {
339 target_mask |= (state->rt[0].colormask << (4 * i));
340 }
341 }
342
343 /* only have dual source on MRT0 */
344 blend->dual_src_blend = util_blend_state_is_dual(state, 0);
345 blend->cb_target_mask = target_mask;
346 blend->alpha_to_one = state->alpha_to_one;
347
348 if (target_mask)
349 color_control |= S_028808_MODE(mode);
350 else
351 color_control |= S_028808_MODE(V_028808_CB_DISABLE);
352
353 r600_store_context_reg(&blend->buffer, R_028808_CB_COLOR_CONTROL, color_control);
354
355 if (state->alpha_to_coverage) {
356 if (state->alpha_to_coverage_dither) {
357 alpha_to_mask = S_028B70_ALPHA_TO_MASK_ENABLE(1) |
358 S_028B70_ALPHA_TO_MASK_OFFSET0(3) |
359 S_028B70_ALPHA_TO_MASK_OFFSET1(1) |
360 S_028B70_ALPHA_TO_MASK_OFFSET2(0) |
361 S_028B70_ALPHA_TO_MASK_OFFSET3(2) |
362 S_028B70_OFFSET_ROUND(1);
363 } else {
364 alpha_to_mask = S_028B70_ALPHA_TO_MASK_ENABLE(1) |
365 S_028B70_ALPHA_TO_MASK_OFFSET0(2) |
366 S_028B70_ALPHA_TO_MASK_OFFSET1(2) |
367 S_028B70_ALPHA_TO_MASK_OFFSET2(2) |
368 S_028B70_ALPHA_TO_MASK_OFFSET3(2) |
369 S_028B70_OFFSET_ROUND(0);
370 }
371 }
372 r600_store_context_reg(&blend->buffer, R_028B70_DB_ALPHA_TO_MASK, alpha_to_mask);
373
374 r600_store_context_reg_seq(&blend->buffer, R_028780_CB_BLEND0_CONTROL, 8);
375
376 /* Copy over the dwords set so far into buffer_no_blend.
377 * Only the CB_BLENDi_CONTROL registers must be set after this. */
378 memcpy(blend->buffer_no_blend.buf, blend->buffer.buf, blend->buffer.num_dw * 4);
379 blend->buffer_no_blend.num_dw = blend->buffer.num_dw;
380
381 for (int i = 0; i < 8; i++) {
382 /* state->rt entries > 0 only written if independent blending */
383 const int j = state->independent_blend_enable ? i : 0;
384
385 unsigned eqRGB = state->rt[j].rgb_func;
386 unsigned srcRGB = state->rt[j].rgb_src_factor;
387 unsigned dstRGB = state->rt[j].rgb_dst_factor;
388 unsigned eqA = state->rt[j].alpha_func;
389 unsigned srcA = state->rt[j].alpha_src_factor;
390 unsigned dstA = state->rt[j].alpha_dst_factor;
391 uint32_t bc = 0;
392
393 r600_store_value(&blend->buffer_no_blend, 0);
394
395 if (!state->rt[j].blend_enable) {
396 r600_store_value(&blend->buffer, 0);
397 continue;
398 }
399
400 bc |= S_028780_BLEND_CONTROL_ENABLE(1);
401 bc |= S_028780_COLOR_COMB_FCN(r600_translate_blend_function(eqRGB));
402 bc |= S_028780_COLOR_SRCBLEND(r600_translate_blend_factor(srcRGB));
403 bc |= S_028780_COLOR_DESTBLEND(r600_translate_blend_factor(dstRGB));
404
405 if (srcA != srcRGB || dstA != dstRGB || eqA != eqRGB) {
406 bc |= S_028780_SEPARATE_ALPHA_BLEND(1);
407 bc |= S_028780_ALPHA_COMB_FCN(r600_translate_blend_function(eqA));
408 bc |= S_028780_ALPHA_SRCBLEND(r600_translate_blend_factor(srcA));
409 bc |= S_028780_ALPHA_DESTBLEND(r600_translate_blend_factor(dstA));
410 }
411 r600_store_value(&blend->buffer, bc);
412 }
413 return blend;
414 }
415
evergreen_create_blend_state(struct pipe_context * ctx,const struct pipe_blend_state * state)416 static void *evergreen_create_blend_state(struct pipe_context *ctx,
417 const struct pipe_blend_state *state)
418 {
419
420 return evergreen_create_blend_state_mode(ctx, state, V_028808_CB_NORMAL);
421 }
422
evergreen_create_dsa_state(struct pipe_context * ctx,const struct pipe_depth_stencil_alpha_state * state)423 static void *evergreen_create_dsa_state(struct pipe_context *ctx,
424 const struct pipe_depth_stencil_alpha_state *state)
425 {
426 unsigned db_depth_control, alpha_test_control, alpha_ref;
427 struct r600_dsa_state *dsa = CALLOC_STRUCT(r600_dsa_state);
428
429 if (!dsa) {
430 return NULL;
431 }
432
433 r600_init_command_buffer(&dsa->buffer, 3);
434
435 dsa->valuemask[0] = state->stencil[0].valuemask;
436 dsa->valuemask[1] = state->stencil[1].valuemask;
437 dsa->writemask[0] = state->stencil[0].writemask;
438 dsa->writemask[1] = state->stencil[1].writemask;
439 dsa->zwritemask = state->depth_writemask;
440
441 db_depth_control = S_028800_Z_ENABLE(state->depth_enabled) |
442 S_028800_Z_WRITE_ENABLE(state->depth_writemask) |
443 S_028800_ZFUNC(state->depth_func);
444
445 /* stencil */
446 if (state->stencil[0].enabled) {
447 db_depth_control |= S_028800_STENCIL_ENABLE(1);
448 db_depth_control |= S_028800_STENCILFUNC(state->stencil[0].func); /* translates straight */
449 db_depth_control |= S_028800_STENCILFAIL(r600_translate_stencil_op(state->stencil[0].fail_op));
450 db_depth_control |= S_028800_STENCILZPASS(r600_translate_stencil_op(state->stencil[0].zpass_op));
451 db_depth_control |= S_028800_STENCILZFAIL(r600_translate_stencil_op(state->stencil[0].zfail_op));
452
453 if (state->stencil[1].enabled) {
454 db_depth_control |= S_028800_BACKFACE_ENABLE(1);
455 db_depth_control |= S_028800_STENCILFUNC_BF(state->stencil[1].func); /* translates straight */
456 db_depth_control |= S_028800_STENCILFAIL_BF(r600_translate_stencil_op(state->stencil[1].fail_op));
457 db_depth_control |= S_028800_STENCILZPASS_BF(r600_translate_stencil_op(state->stencil[1].zpass_op));
458 db_depth_control |= S_028800_STENCILZFAIL_BF(r600_translate_stencil_op(state->stencil[1].zfail_op));
459 }
460 }
461
462 /* alpha */
463 alpha_test_control = 0;
464 alpha_ref = 0;
465 if (state->alpha_enabled) {
466 alpha_test_control = S_028410_ALPHA_FUNC(state->alpha_func);
467 alpha_test_control |= S_028410_ALPHA_TEST_ENABLE(1);
468 alpha_ref = fui(state->alpha_ref_value);
469 }
470 dsa->sx_alpha_test_control = alpha_test_control & 0xff;
471 dsa->alpha_ref = alpha_ref;
472
473 /* misc */
474 r600_store_context_reg(&dsa->buffer, R_028800_DB_DEPTH_CONTROL, db_depth_control);
475 return dsa;
476 }
477
evergreen_create_rs_state(struct pipe_context * ctx,const struct pipe_rasterizer_state * state)478 static void *evergreen_create_rs_state(struct pipe_context *ctx,
479 const struct pipe_rasterizer_state *state)
480 {
481 struct r600_context *rctx = (struct r600_context *)ctx;
482 unsigned tmp, spi_interp;
483 float psize_min, psize_max;
484 struct r600_rasterizer_state *rs = CALLOC_STRUCT(r600_rasterizer_state);
485
486 if (!rs) {
487 return NULL;
488 }
489
490 r600_init_command_buffer(&rs->buffer, 30);
491
492 rs->scissor_enable = state->scissor;
493 rs->clip_halfz = state->clip_halfz;
494 rs->flatshade = state->flatshade;
495 rs->sprite_coord_enable = state->sprite_coord_enable;
496 rs->rasterizer_discard = state->rasterizer_discard;
497 rs->two_side = state->light_twoside;
498 rs->clip_plane_enable = state->clip_plane_enable;
499 rs->pa_sc_line_stipple = state->line_stipple_enable ?
500 S_028A0C_LINE_PATTERN(state->line_stipple_pattern) |
501 S_028A0C_REPEAT_COUNT(state->line_stipple_factor) : 0;
502 rs->pa_cl_clip_cntl =
503 S_028810_DX_CLIP_SPACE_DEF(state->clip_halfz) |
504 S_028810_ZCLIP_NEAR_DISABLE(!state->depth_clip_near) |
505 S_028810_ZCLIP_FAR_DISABLE(!state->depth_clip_far) |
506 S_028810_DX_LINEAR_ATTR_CLIP_ENA(1) |
507 S_028810_DX_RASTERIZATION_KILL(state->rasterizer_discard);
508 rs->multisample_enable = state->multisample;
509
510 /* offset */
511 rs->offset_units = state->offset_units;
512 rs->offset_scale = state->offset_scale * 16.0f;
513 rs->offset_enable = state->offset_point || state->offset_line || state->offset_tri;
514 rs->offset_units_unscaled = state->offset_units_unscaled;
515
516 if (state->point_size_per_vertex) {
517 psize_min = util_get_min_point_size(state);
518 psize_max = 8192;
519 } else {
520 /* Force the point size to be as if the vertex output was disabled. */
521 psize_min = state->point_size;
522 psize_max = state->point_size;
523 }
524
525 spi_interp = S_0286D4_FLAT_SHADE_ENA(1);
526 spi_interp |= S_0286D4_PNT_SPRITE_ENA(1) |
527 S_0286D4_PNT_SPRITE_OVRD_X(2) |
528 S_0286D4_PNT_SPRITE_OVRD_Y(3) |
529 S_0286D4_PNT_SPRITE_OVRD_Z(0) |
530 S_0286D4_PNT_SPRITE_OVRD_W(1);
531 if (state->sprite_coord_mode != PIPE_SPRITE_COORD_UPPER_LEFT) {
532 spi_interp |= S_0286D4_PNT_SPRITE_TOP_1(1);
533 }
534
535 r600_store_context_reg_seq(&rs->buffer, R_028A00_PA_SU_POINT_SIZE, 3);
536 /* point size 12.4 fixed point (divide by two, because 0.5 = 1 pixel) */
537 tmp = r600_pack_float_12p4(state->point_size/2);
538 r600_store_value(&rs->buffer, /* R_028A00_PA_SU_POINT_SIZE */
539 S_028A00_HEIGHT(tmp) | S_028A00_WIDTH(tmp));
540 r600_store_value(&rs->buffer, /* R_028A04_PA_SU_POINT_MINMAX */
541 S_028A04_MIN_SIZE(r600_pack_float_12p4(psize_min/2)) |
542 S_028A04_MAX_SIZE(r600_pack_float_12p4(psize_max/2)));
543 r600_store_value(&rs->buffer, /* R_028A08_PA_SU_LINE_CNTL */
544 S_028A08_WIDTH((unsigned)(state->line_width * 8)));
545
546 r600_store_context_reg(&rs->buffer, R_0286D4_SPI_INTERP_CONTROL_0, spi_interp);
547 r600_store_context_reg(&rs->buffer, R_028A48_PA_SC_MODE_CNTL_0,
548 S_028A48_MSAA_ENABLE(state->multisample) |
549 S_028A48_VPORT_SCISSOR_ENABLE(1) |
550 S_028A48_LINE_STIPPLE_ENABLE(state->line_stipple_enable));
551
552 if (rctx->b.gfx_level == CAYMAN) {
553 r600_store_context_reg(&rs->buffer, CM_R_028BE4_PA_SU_VTX_CNTL,
554 S_028C08_PIX_CENTER_HALF(state->half_pixel_center) |
555 S_028C08_QUANT_MODE(V_028C08_X_1_256TH));
556 } else {
557 r600_store_context_reg(&rs->buffer, R_028C08_PA_SU_VTX_CNTL,
558 S_028C08_PIX_CENTER_HALF(state->half_pixel_center) |
559 S_028C08_QUANT_MODE(V_028C08_X_1_256TH));
560 }
561
562 r600_store_context_reg(&rs->buffer, R_028B7C_PA_SU_POLY_OFFSET_CLAMP, fui(state->offset_clamp));
563 r600_store_context_reg(&rs->buffer, R_028814_PA_SU_SC_MODE_CNTL,
564 S_028814_PROVOKING_VTX_LAST(!state->flatshade_first) |
565 S_028814_CULL_FRONT((state->cull_face & PIPE_FACE_FRONT) ? 1 : 0) |
566 S_028814_CULL_BACK((state->cull_face & PIPE_FACE_BACK) ? 1 : 0) |
567 S_028814_FACE(!state->front_ccw) |
568 S_028814_POLY_OFFSET_FRONT_ENABLE(util_get_offset(state, state->fill_front)) |
569 S_028814_POLY_OFFSET_BACK_ENABLE(util_get_offset(state, state->fill_back)) |
570 S_028814_POLY_OFFSET_PARA_ENABLE(state->offset_point || state->offset_line) |
571 S_028814_POLY_MODE(state->fill_front != PIPE_POLYGON_MODE_FILL ||
572 state->fill_back != PIPE_POLYGON_MODE_FILL) |
573 S_028814_POLYMODE_FRONT_PTYPE(r600_translate_fill(state->fill_front)) |
574 S_028814_POLYMODE_BACK_PTYPE(r600_translate_fill(state->fill_back)));
575 return rs;
576 }
577
evergreen_create_sampler_state(struct pipe_context * ctx,const struct pipe_sampler_state * state)578 static void *evergreen_create_sampler_state(struct pipe_context *ctx,
579 const struct pipe_sampler_state *state)
580 {
581 struct r600_common_screen *rscreen = (struct r600_common_screen*)ctx->screen;
582 struct r600_pipe_sampler_state *ss = CALLOC_STRUCT(r600_pipe_sampler_state);
583 unsigned max_aniso = rscreen->force_aniso >= 0 ? rscreen->force_aniso
584 : state->max_anisotropy;
585 unsigned max_aniso_ratio = r600_tex_aniso_filter(max_aniso);
586 bool trunc_coord = state->min_img_filter == PIPE_TEX_FILTER_NEAREST &&
587 state->mag_img_filter == PIPE_TEX_FILTER_NEAREST;
588 float max_lod = state->max_lod;
589
590 if (!ss) {
591 return NULL;
592 }
593
594 /* If the min_mip_filter is NONE, then the texture has no mipmapping and
595 * MIP_FILTER will also be set to NONE. However, if more then one LOD is
596 * configured, then the texture lookup seems to fail for some specific texture
597 * formats. Forcing the number of LODs to one in this case fixes it. */
598 if (state->min_mip_filter == PIPE_TEX_MIPFILTER_NONE)
599 max_lod = state->min_lod;
600
601 ss->border_color_use = sampler_state_needs_border_color(state);
602
603 /* R_03C000_SQ_TEX_SAMPLER_WORD0_0 */
604 ss->tex_sampler_words[0] =
605 S_03C000_CLAMP_X(r600_tex_wrap(state->wrap_s)) |
606 S_03C000_CLAMP_Y(r600_tex_wrap(state->wrap_t)) |
607 S_03C000_CLAMP_Z(r600_tex_wrap(state->wrap_r)) |
608 S_03C000_XY_MAG_FILTER(eg_tex_filter(state->mag_img_filter, max_aniso)) |
609 S_03C000_XY_MIN_FILTER(eg_tex_filter(state->min_img_filter, max_aniso)) |
610 S_03C000_MIP_FILTER(r600_tex_mipfilter(state->min_mip_filter)) |
611 S_03C000_MAX_ANISO_RATIO(max_aniso_ratio) |
612 S_03C000_DEPTH_COMPARE_FUNCTION(r600_tex_compare(state->compare_func)) |
613 S_03C000_BORDER_COLOR_TYPE(ss->border_color_use ? V_03C000_SQ_TEX_BORDER_COLOR_REGISTER : 0);
614 /* R_03C004_SQ_TEX_SAMPLER_WORD1_0 */
615 ss->tex_sampler_words[1] =
616 S_03C004_MIN_LOD(S_FIXED(CLAMP(state->min_lod, 0, 15), 8)) |
617 S_03C004_MAX_LOD(S_FIXED(CLAMP(max_lod, 0, 15), 8));
618 /* R_03C008_SQ_TEX_SAMPLER_WORD2_0 */
619 ss->tex_sampler_words[2] =
620 S_03C008_LOD_BIAS(S_FIXED(CLAMP(state->lod_bias, -16, 16), 8)) |
621 (state->seamless_cube_map ? 0 : S_03C008_DISABLE_CUBE_WRAP(1)) |
622 S_03C008_TRUNCATE_COORD(trunc_coord) |
623 S_03C008_TYPE(1);
624
625 if (ss->border_color_use) {
626 memcpy(&ss->border_color, &state->border_color, sizeof(state->border_color));
627 }
628 return ss;
629 }
630
631 struct eg_buf_res_params {
632 enum pipe_format pipe_format;
633 unsigned offset;
634 unsigned size;
635 unsigned char swizzle[4];
636 bool uncached;
637 bool force_swizzle;
638 bool size_in_bytes;
639 };
640
evergreen_fill_buffer_resource_words(struct r600_context * rctx,struct pipe_resource * buffer,struct eg_buf_res_params * params,bool * skip_mip_address_reloc,unsigned tex_resource_words[8])641 static void evergreen_fill_buffer_resource_words(struct r600_context *rctx,
642 struct pipe_resource *buffer,
643 struct eg_buf_res_params *params,
644 bool *skip_mip_address_reloc,
645 unsigned tex_resource_words[8])
646 {
647 struct r600_texture *tmp = (struct r600_texture*)buffer;
648 uint64_t va;
649 int stride = util_format_get_blocksize(params->pipe_format);
650 unsigned format, num_format, format_comp, endian;
651 unsigned swizzle_res;
652 const struct util_format_description *desc;
653
654 r600_vertex_data_type(params->pipe_format,
655 &format, &num_format, &format_comp,
656 &endian);
657
658 desc = util_format_description(params->pipe_format);
659
660 if (params->force_swizzle)
661 swizzle_res = r600_get_swizzle_combined(params->swizzle, NULL, true);
662 else
663 swizzle_res = r600_get_swizzle_combined(desc->swizzle, params->swizzle, true);
664
665 va = tmp->resource.gpu_address + params->offset;
666 *skip_mip_address_reloc = true;
667 tex_resource_words[0] = va;
668 tex_resource_words[1] = params->size - 1;
669 tex_resource_words[2] = S_030008_BASE_ADDRESS_HI(va >> 32UL) |
670 S_030008_STRIDE(stride) |
671 S_030008_DATA_FORMAT(format) |
672 S_030008_NUM_FORMAT_ALL(num_format) |
673 S_030008_FORMAT_COMP_ALL(format_comp) |
674 S_030008_ENDIAN_SWAP(endian);
675 tex_resource_words[3] = swizzle_res | S_03000C_UNCACHED(params->uncached);
676 /*
677 * dword 4 is for number of elements, for use with resinfo,
678 * albeit the amd gpu shader analyser
679 * uses a const buffer to store the element sizes for buffer txq
680 */
681 tex_resource_words[4] = params->size_in_bytes ? params->size : (params->size / stride);
682
683 tex_resource_words[5] = tex_resource_words[6] = 0;
684 tex_resource_words[7] = S_03001C_TYPE(V_03001C_SQ_TEX_VTX_VALID_BUFFER);
685 }
686
687 static struct pipe_sampler_view *
texture_buffer_sampler_view(struct r600_context * rctx,struct r600_pipe_sampler_view * view,unsigned width0,unsigned height0)688 texture_buffer_sampler_view(struct r600_context *rctx,
689 struct r600_pipe_sampler_view *view,
690 unsigned width0, unsigned height0)
691 {
692 struct r600_texture *tmp = (struct r600_texture*)view->base.texture;
693 struct eg_buf_res_params params;
694
695 memset(¶ms, 0, sizeof(params));
696
697 params.pipe_format = view->base.format;
698 params.offset = view->base.u.buf.offset;
699 params.size = view->base.u.buf.size;
700 params.swizzle[0] = view->base.swizzle_r;
701 params.swizzle[1] = view->base.swizzle_g;
702 params.swizzle[2] = view->base.swizzle_b;
703 params.swizzle[3] = view->base.swizzle_a;
704
705 evergreen_fill_buffer_resource_words(rctx, view->base.texture,
706 ¶ms, &view->skip_mip_address_reloc,
707 view->tex_resource_words);
708 view->tex_resource = &tmp->resource;
709
710 if (tmp->resource.gpu_address)
711 list_addtail(&view->list, &rctx->texture_buffers);
712 return &view->base;
713 }
714
715 struct eg_tex_res_params {
716 enum pipe_format pipe_format;
717 int force_level;
718 unsigned width0;
719 unsigned height0;
720 unsigned first_level;
721 unsigned last_level;
722 unsigned first_layer;
723 unsigned last_layer;
724 unsigned target;
725 unsigned char swizzle[4];
726 };
727
evergreen_fill_tex_resource_words(struct r600_context * rctx,struct pipe_resource * texture,struct eg_tex_res_params * params,bool * skip_mip_address_reloc,unsigned tex_resource_words[8])728 static int evergreen_fill_tex_resource_words(struct r600_context *rctx,
729 struct pipe_resource *texture,
730 struct eg_tex_res_params *params,
731 bool *skip_mip_address_reloc,
732 unsigned tex_resource_words[8])
733 {
734 struct r600_screen *rscreen = (struct r600_screen*)rctx->b.b.screen;
735 struct r600_texture *tmp = (struct r600_texture*)texture;
736 unsigned format, endian;
737 uint32_t word4 = 0, yuv_format = 0, pitch = 0;
738 unsigned char array_mode = 0, non_disp_tiling = 0;
739 unsigned height, depth, width;
740 unsigned macro_aspect, tile_split, bankh, bankw, nbanks, fmask_bankh;
741 struct legacy_surf_level *surflevel;
742 unsigned base_level, first_level, last_level;
743 unsigned dim, last_layer;
744 uint64_t va;
745 bool do_endian_swap = false;
746
747 tile_split = tmp->surface.u.legacy.tile_split;
748 surflevel = tmp->surface.u.legacy.level;
749
750 /* Texturing with separate depth and stencil. */
751 if (tmp->db_compatible) {
752 switch (params->pipe_format) {
753 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
754 params->pipe_format = PIPE_FORMAT_Z32_FLOAT;
755 break;
756 case PIPE_FORMAT_X8Z24_UNORM:
757 case PIPE_FORMAT_S8_UINT_Z24_UNORM:
758 /* Z24 is always stored like this for DB
759 * compatibility.
760 */
761 params->pipe_format = PIPE_FORMAT_Z24X8_UNORM;
762 break;
763 case PIPE_FORMAT_X24S8_UINT:
764 case PIPE_FORMAT_S8X24_UINT:
765 case PIPE_FORMAT_X32_S8X24_UINT:
766 params->pipe_format = PIPE_FORMAT_S8_UINT;
767 tile_split = tmp->surface.u.legacy.stencil_tile_split;
768 surflevel = tmp->surface.u.legacy.zs.stencil_level;
769 break;
770 default:;
771 }
772 }
773
774 if (UTIL_ARCH_BIG_ENDIAN)
775 do_endian_swap = !tmp->db_compatible;
776
777 format = r600_translate_texformat(rctx->b.b.screen, params->pipe_format,
778 params->swizzle,
779 &word4, &yuv_format, do_endian_swap);
780 assert(format != ~0);
781 if (format == ~0) {
782 return -1;
783 }
784
785 endian = r600_colorformat_endian_swap(format, do_endian_swap);
786
787 base_level = 0;
788 first_level = params->first_level;
789 last_level = params->last_level;
790 width = params->width0;
791 height = params->height0;
792 depth = texture->depth0;
793
794 if (params->force_level) {
795 base_level = params->force_level;
796 first_level = 0;
797 last_level = 0;
798 width = u_minify(width, params->force_level);
799 height = u_minify(height, params->force_level);
800 depth = u_minify(depth, params->force_level);
801 }
802
803 pitch = surflevel[base_level].nblk_x * util_format_get_blockwidth(params->pipe_format);
804 non_disp_tiling = tmp->non_disp_tiling;
805
806 switch (surflevel[base_level].mode) {
807 default:
808 case RADEON_SURF_MODE_LINEAR_ALIGNED:
809 array_mode = V_028C70_ARRAY_LINEAR_ALIGNED;
810 break;
811 case RADEON_SURF_MODE_2D:
812 array_mode = V_028C70_ARRAY_2D_TILED_THIN1;
813 break;
814 case RADEON_SURF_MODE_1D:
815 array_mode = V_028C70_ARRAY_1D_TILED_THIN1;
816 break;
817 }
818 macro_aspect = tmp->surface.u.legacy.mtilea;
819 bankw = tmp->surface.u.legacy.bankw;
820 bankh = tmp->surface.u.legacy.bankh;
821 tile_split = eg_tile_split(tile_split);
822 macro_aspect = eg_macro_tile_aspect(macro_aspect);
823 bankw = eg_bank_wh(bankw);
824 bankh = eg_bank_wh(bankh);
825 fmask_bankh = eg_bank_wh(tmp->fmask.bank_height);
826
827 /* 128 bit formats require tile type = 1 */
828 if (rscreen->b.gfx_level == CAYMAN) {
829 if (util_format_get_blocksize(params->pipe_format) >= 16)
830 non_disp_tiling = 1;
831 }
832 nbanks = eg_num_banks(rscreen->b.info.r600_num_banks);
833
834
835 va = tmp->resource.gpu_address;
836
837 /* array type views and views into array types need to use layer offset */
838 dim = r600_tex_dim(tmp, params->target, texture->nr_samples);
839
840 if (dim == V_030000_SQ_TEX_DIM_1D_ARRAY) {
841 height = 1;
842 depth = texture->array_size;
843 } else if (dim == V_030000_SQ_TEX_DIM_2D_ARRAY ||
844 dim == V_030000_SQ_TEX_DIM_2D_ARRAY_MSAA) {
845 depth = texture->array_size;
846 } else if (dim == V_030000_SQ_TEX_DIM_CUBEMAP)
847 depth = texture->array_size / 6;
848
849 tex_resource_words[0] = (S_030000_DIM(dim) |
850 S_030000_PITCH((pitch / 8) - 1) |
851 S_030000_TEX_WIDTH(width - 1));
852 if (rscreen->b.gfx_level == CAYMAN)
853 tex_resource_words[0] |= CM_S_030000_NON_DISP_TILING_ORDER(non_disp_tiling);
854 else
855 tex_resource_words[0] |= S_030000_NON_DISP_TILING_ORDER(non_disp_tiling);
856 tex_resource_words[1] = (S_030004_TEX_HEIGHT(height - 1) |
857 S_030004_TEX_DEPTH(depth - 1) |
858 S_030004_ARRAY_MODE(array_mode));
859 tex_resource_words[2] = ((uint64_t)surflevel[base_level].offset_256B * 256 + va) >> 8;
860
861 *skip_mip_address_reloc = false;
862 /* TEX_RESOURCE_WORD3.MIP_ADDRESS */
863 if (texture->nr_samples > 1 && rscreen->has_compressed_msaa_texturing) {
864 if (tmp->is_depth) {
865 /* disable FMASK (0 = disabled) */
866 tex_resource_words[3] = 0;
867 *skip_mip_address_reloc = true;
868 } else {
869 /* FMASK should be in MIP_ADDRESS for multisample textures */
870 tex_resource_words[3] = (tmp->fmask.offset + va) >> 8;
871 }
872 } else if (last_level && texture->nr_samples <= 1) {
873 tex_resource_words[3] = ((uint64_t)surflevel[1].offset_256B * 256 + va) >> 8;
874 } else {
875 tex_resource_words[3] = ((uint64_t)surflevel[base_level].offset_256B * 256 + va) >> 8;
876 }
877
878 last_layer = params->last_layer;
879 if (params->target != texture->target && depth == 1) {
880 last_layer = params->first_layer;
881 }
882 tex_resource_words[4] = (word4 |
883 S_030010_ENDIAN_SWAP(endian));
884 tex_resource_words[5] = S_030014_BASE_ARRAY(params->first_layer) |
885 S_030014_LAST_ARRAY(last_layer);
886 tex_resource_words[6] = S_030018_TILE_SPLIT(tile_split);
887
888 if (texture->nr_samples > 1) {
889 unsigned log_samples = util_logbase2(texture->nr_samples);
890 if (rscreen->b.gfx_level == CAYMAN) {
891 tex_resource_words[4] |= S_030010_LOG2_NUM_FRAGMENTS(log_samples);
892 }
893 /* LAST_LEVEL holds log2(nr_samples) for multisample textures */
894 tex_resource_words[5] |= S_030014_LAST_LEVEL(log_samples);
895 tex_resource_words[6] |= S_030018_FMASK_BANK_HEIGHT(fmask_bankh);
896 } else {
897 bool no_mip = first_level == last_level;
898
899 tex_resource_words[4] |= S_030010_BASE_LEVEL(first_level);
900 tex_resource_words[5] |= S_030014_LAST_LEVEL(last_level);
901 /* aniso max 16 samples */
902 tex_resource_words[6] |= S_030018_MAX_ANISO_RATIO(no_mip ? 0 : 4);
903 }
904
905 tex_resource_words[7] = S_03001C_DATA_FORMAT(format) |
906 S_03001C_TYPE(V_03001C_SQ_TEX_VTX_VALID_TEXTURE) |
907 S_03001C_BANK_WIDTH(bankw) |
908 S_03001C_BANK_HEIGHT(bankh) |
909 S_03001C_MACRO_TILE_ASPECT(macro_aspect) |
910 S_03001C_NUM_BANKS(nbanks) |
911 S_03001C_DEPTH_SAMPLE_ORDER(tmp->db_compatible);
912 return 0;
913 }
914
915 struct pipe_sampler_view *
evergreen_create_sampler_view_custom(struct pipe_context * ctx,struct pipe_resource * texture,const struct pipe_sampler_view * state,unsigned width0,unsigned height0,unsigned force_level)916 evergreen_create_sampler_view_custom(struct pipe_context *ctx,
917 struct pipe_resource *texture,
918 const struct pipe_sampler_view *state,
919 unsigned width0, unsigned height0,
920 unsigned force_level)
921 {
922 struct r600_context *rctx = (struct r600_context*)ctx;
923 struct r600_pipe_sampler_view *view = CALLOC_STRUCT(r600_pipe_sampler_view);
924 struct r600_texture *tmp = (struct r600_texture*)texture;
925 struct eg_tex_res_params params;
926 int ret;
927
928 if (!view)
929 return NULL;
930
931 /* initialize base object */
932 view->base = *state;
933 view->base.texture = NULL;
934 pipe_reference(NULL, &texture->reference);
935 view->base.texture = texture;
936 view->base.reference.count = 1;
937 view->base.context = ctx;
938
939 if (state->target == PIPE_BUFFER)
940 return texture_buffer_sampler_view(rctx, view, width0, height0);
941
942 memset(¶ms, 0, sizeof(params));
943 params.pipe_format = state->format;
944 params.force_level = force_level;
945 params.width0 = width0;
946 params.height0 = height0;
947 params.first_level = state->u.tex.first_level;
948 params.last_level = state->u.tex.last_level;
949 params.first_layer = state->u.tex.first_layer;
950 params.last_layer = state->u.tex.last_layer;
951 params.target = state->target;
952 params.swizzle[0] = state->swizzle_r;
953 params.swizzle[1] = state->swizzle_g;
954 params.swizzle[2] = state->swizzle_b;
955 params.swizzle[3] = state->swizzle_a;
956
957 ret = evergreen_fill_tex_resource_words(rctx, texture, ¶ms,
958 &view->skip_mip_address_reloc,
959 view->tex_resource_words);
960 if (ret != 0) {
961 FREE(view);
962 return NULL;
963 }
964
965 if (state->format == PIPE_FORMAT_X24S8_UINT ||
966 state->format == PIPE_FORMAT_S8X24_UINT ||
967 state->format == PIPE_FORMAT_X32_S8X24_UINT ||
968 state->format == PIPE_FORMAT_S8_UINT)
969 view->is_stencil_sampler = true;
970
971 view->tex_resource = &tmp->resource;
972
973 return &view->base;
974 }
975
976 static struct pipe_sampler_view *
evergreen_create_sampler_view(struct pipe_context * ctx,struct pipe_resource * tex,const struct pipe_sampler_view * state)977 evergreen_create_sampler_view(struct pipe_context *ctx,
978 struct pipe_resource *tex,
979 const struct pipe_sampler_view *state)
980 {
981 return evergreen_create_sampler_view_custom(ctx, tex, state,
982 tex->width0, tex->height0, 0);
983 }
984
evergreen_emit_config_state(struct r600_context * rctx,struct r600_atom * atom)985 static void evergreen_emit_config_state(struct r600_context *rctx, struct r600_atom *atom)
986 {
987 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
988 struct r600_config_state *a = (struct r600_config_state*)atom;
989
990 radeon_set_config_reg_seq(cs, R_008C04_SQ_GPR_RESOURCE_MGMT_1, 3);
991 if (a->dyn_gpr_enabled) {
992 radeon_emit(cs, S_008C04_NUM_CLAUSE_TEMP_GPRS(rctx->r6xx_num_clause_temp_gprs));
993 radeon_emit(cs, 0);
994 radeon_emit(cs, 0);
995 } else {
996 radeon_emit(cs, a->sq_gpr_resource_mgmt_1);
997 radeon_emit(cs, a->sq_gpr_resource_mgmt_2);
998 radeon_emit(cs, a->sq_gpr_resource_mgmt_3);
999 }
1000 radeon_set_config_reg(cs, R_008D8C_SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, (a->dyn_gpr_enabled << 8));
1001 if (a->dyn_gpr_enabled) {
1002 radeon_set_context_reg(cs, R_028838_SQ_DYN_GPR_RESOURCE_LIMIT_1,
1003 S_028838_PS_GPRS(0x1e) |
1004 S_028838_VS_GPRS(0x1e) |
1005 S_028838_GS_GPRS(0x1e) |
1006 S_028838_ES_GPRS(0x1e) |
1007 S_028838_HS_GPRS(0x1e) |
1008 S_028838_LS_GPRS(0x1e)); /* workaround for hw issues with dyn gpr - must set all limits to 240 instead of 0, 0x1e == 240 / 8*/
1009 }
1010 }
1011
evergreen_emit_clip_state(struct r600_context * rctx,struct r600_atom * atom)1012 static void evergreen_emit_clip_state(struct r600_context *rctx, struct r600_atom *atom)
1013 {
1014 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
1015 struct pipe_clip_state *state = &rctx->clip_state.state;
1016
1017 radeon_set_context_reg_seq(cs, R_0285BC_PA_CL_UCP0_X, 6*4);
1018 radeon_emit_array(cs, (unsigned*)state, 6*4);
1019 }
1020
evergreen_set_polygon_stipple(struct pipe_context * ctx,const struct pipe_poly_stipple * state)1021 static void evergreen_set_polygon_stipple(struct pipe_context *ctx,
1022 const struct pipe_poly_stipple *state)
1023 {
1024 }
1025
evergreen_get_scissor_rect(struct r600_context * rctx,unsigned tl_x,unsigned tl_y,unsigned br_x,unsigned br_y,uint32_t * tl,uint32_t * br)1026 static void evergreen_get_scissor_rect(struct r600_context *rctx,
1027 unsigned tl_x, unsigned tl_y, unsigned br_x, unsigned br_y,
1028 uint32_t *tl, uint32_t *br)
1029 {
1030 struct pipe_scissor_state scissor = {tl_x, tl_y, br_x, br_y};
1031
1032 evergreen_apply_scissor_bug_workaround(&rctx->b, &scissor);
1033
1034 *tl = S_028240_TL_X(scissor.minx) | S_028240_TL_Y(scissor.miny);
1035 *br = S_028244_BR_X(scissor.maxx) | S_028244_BR_Y(scissor.maxy);
1036 }
1037
1038 struct r600_tex_color_info {
1039 unsigned info;
1040 unsigned view;
1041 unsigned dim;
1042 unsigned pitch;
1043 unsigned slice;
1044 unsigned attrib;
1045 unsigned ntype;
1046 unsigned fmask;
1047 unsigned fmask_slice;
1048 uint64_t offset;
1049 bool export_16bpc;
1050 };
1051
evergreen_set_color_surface_buffer(struct r600_context * rctx,struct r600_resource * res,enum pipe_format pformat,unsigned first_element,unsigned last_element,struct r600_tex_color_info * color)1052 static void evergreen_set_color_surface_buffer(struct r600_context *rctx,
1053 struct r600_resource *res,
1054 enum pipe_format pformat,
1055 unsigned first_element,
1056 unsigned last_element,
1057 struct r600_tex_color_info *color)
1058 {
1059 unsigned format, swap, ntype, endian;
1060 const struct util_format_description *desc;
1061 unsigned block_size = util_format_get_blocksize(res->b.b.format);
1062 unsigned pitch_alignment =
1063 MAX2(64, rctx->screen->b.info.pipe_interleave_bytes / block_size);
1064 unsigned pitch = align(res->b.b.width0, pitch_alignment);
1065 int i;
1066 unsigned width_elements;
1067
1068 width_elements = last_element - first_element + 1;
1069
1070 format = r600_translate_colorformat(rctx->b.gfx_level, pformat, false);
1071 swap = r600_translate_colorswap(pformat, false);
1072
1073 endian = r600_colorformat_endian_swap(format, false);
1074
1075 desc = util_format_description(pformat);
1076 i = util_format_get_first_non_void_channel(pformat);
1077 ntype = V_028C70_NUMBER_UNORM;
1078 if (desc->colorspace == UTIL_FORMAT_COLORSPACE_SRGB)
1079 ntype = V_028C70_NUMBER_SRGB;
1080 else if (desc->channel[i].type == UTIL_FORMAT_TYPE_SIGNED) {
1081 if (desc->channel[i].normalized)
1082 ntype = V_028C70_NUMBER_SNORM;
1083 else if (desc->channel[i].pure_integer)
1084 ntype = V_028C70_NUMBER_SINT;
1085 } else if (desc->channel[i].type == UTIL_FORMAT_TYPE_UNSIGNED) {
1086 if (desc->channel[i].normalized)
1087 ntype = V_028C70_NUMBER_UNORM;
1088 else if (desc->channel[i].pure_integer)
1089 ntype = V_028C70_NUMBER_UINT;
1090 } else if (desc->channel[i].type == UTIL_FORMAT_TYPE_FLOAT) {
1091 ntype = V_028C70_NUMBER_FLOAT;
1092 }
1093
1094 pitch = (pitch / 8) - 1;
1095 color->pitch = S_028C64_PITCH_TILE_MAX(pitch);
1096
1097 color->info = S_028C70_ARRAY_MODE(V_028C70_ARRAY_LINEAR_ALIGNED);
1098 color->info |= S_028C70_FORMAT(format) |
1099 S_028C70_COMP_SWAP(swap) |
1100 S_028C70_BLEND_CLAMP(0) |
1101 S_028C70_BLEND_BYPASS(1) |
1102 S_028C70_NUMBER_TYPE(ntype) |
1103 S_028C70_ENDIAN(endian);
1104 color->attrib = S_028C74_NON_DISP_TILING_ORDER(1);
1105 color->ntype = ntype;
1106 color->export_16bpc = false;
1107 color->dim = width_elements - 1;
1108 color->slice = 0; /* (width_elements / 64) - 1;*/
1109 color->view = 0;
1110 color->offset = (res->gpu_address + first_element) >> 8;
1111
1112 color->fmask = color->offset;
1113 color->fmask_slice = 0;
1114 }
1115
evergreen_set_color_surface_common(struct r600_context * rctx,struct r600_texture * rtex,unsigned level,unsigned first_layer,unsigned last_layer,enum pipe_format pformat,struct r600_tex_color_info * color)1116 static void evergreen_set_color_surface_common(struct r600_context *rctx,
1117 struct r600_texture *rtex,
1118 unsigned level,
1119 unsigned first_layer,
1120 unsigned last_layer,
1121 enum pipe_format pformat,
1122 struct r600_tex_color_info *color)
1123 {
1124 struct r600_screen *rscreen = rctx->screen;
1125 unsigned pitch, slice;
1126 unsigned non_disp_tiling, macro_aspect, tile_split, bankh, bankw, fmask_bankh, nbanks;
1127 unsigned format, swap, ntype, endian;
1128 const struct util_format_description *desc;
1129 bool blend_clamp = 0, blend_bypass = 0, do_endian_swap = false;
1130 int i;
1131
1132 color->offset = (uint64_t)rtex->surface.u.legacy.level[level].offset_256B * 256;
1133 color->view = S_028C6C_SLICE_START(first_layer) |
1134 S_028C6C_SLICE_MAX(last_layer);
1135
1136 color->offset += rtex->resource.gpu_address;
1137 color->offset >>= 8;
1138
1139 color->dim = 0;
1140 pitch = (rtex->surface.u.legacy.level[level].nblk_x) / 8 - 1;
1141 slice = (rtex->surface.u.legacy.level[level].nblk_x * rtex->surface.u.legacy.level[level].nblk_y) / 64;
1142 if (slice) {
1143 slice = slice - 1;
1144 }
1145
1146 color->info = 0;
1147 switch (rtex->surface.u.legacy.level[level].mode) {
1148 default:
1149 case RADEON_SURF_MODE_LINEAR_ALIGNED:
1150 color->info = S_028C70_ARRAY_MODE(V_028C70_ARRAY_LINEAR_ALIGNED);
1151 non_disp_tiling = 1;
1152 break;
1153 case RADEON_SURF_MODE_1D:
1154 color->info = S_028C70_ARRAY_MODE(V_028C70_ARRAY_1D_TILED_THIN1);
1155 non_disp_tiling = rtex->non_disp_tiling;
1156 break;
1157 case RADEON_SURF_MODE_2D:
1158 color->info = S_028C70_ARRAY_MODE(V_028C70_ARRAY_2D_TILED_THIN1);
1159 non_disp_tiling = rtex->non_disp_tiling;
1160 break;
1161 }
1162 tile_split = rtex->surface.u.legacy.tile_split;
1163 macro_aspect = rtex->surface.u.legacy.mtilea;
1164 bankw = rtex->surface.u.legacy.bankw;
1165 bankh = rtex->surface.u.legacy.bankh;
1166 if (rtex->fmask.size)
1167 fmask_bankh = rtex->fmask.bank_height;
1168 else
1169 fmask_bankh = rtex->surface.u.legacy.bankh;
1170 tile_split = eg_tile_split(tile_split);
1171 macro_aspect = eg_macro_tile_aspect(macro_aspect);
1172 bankw = eg_bank_wh(bankw);
1173 bankh = eg_bank_wh(bankh);
1174 fmask_bankh = eg_bank_wh(fmask_bankh);
1175
1176 if (rscreen->b.gfx_level == CAYMAN) {
1177 if (util_format_get_blocksize(pformat) >= 16)
1178 non_disp_tiling = 1;
1179 }
1180 nbanks = eg_num_banks(rscreen->b.info.r600_num_banks);
1181 desc = util_format_description(pformat);
1182 i = util_format_get_first_non_void_channel(pformat);
1183 color->attrib = S_028C74_TILE_SPLIT(tile_split)|
1184 S_028C74_NUM_BANKS(nbanks) |
1185 S_028C74_BANK_WIDTH(bankw) |
1186 S_028C74_BANK_HEIGHT(bankh) |
1187 S_028C74_MACRO_TILE_ASPECT(macro_aspect) |
1188 S_028C74_NON_DISP_TILING_ORDER(non_disp_tiling) |
1189 S_028C74_FMASK_BANK_HEIGHT(fmask_bankh);
1190
1191 if (rctx->b.gfx_level == CAYMAN) {
1192 color->attrib |= S_028C74_FORCE_DST_ALPHA_1(desc->swizzle[3] ==
1193 PIPE_SWIZZLE_1);
1194
1195 if (rtex->resource.b.b.nr_samples > 1) {
1196 unsigned log_samples = util_logbase2(rtex->resource.b.b.nr_samples);
1197 color->attrib |= S_028C74_NUM_SAMPLES(log_samples) |
1198 S_028C74_NUM_FRAGMENTS(log_samples);
1199 }
1200 }
1201
1202 ntype = V_028C70_NUMBER_UNORM;
1203 if (desc->colorspace == UTIL_FORMAT_COLORSPACE_SRGB)
1204 ntype = V_028C70_NUMBER_SRGB;
1205 else if (desc->channel[i].type == UTIL_FORMAT_TYPE_SIGNED) {
1206 if (desc->channel[i].normalized)
1207 ntype = V_028C70_NUMBER_SNORM;
1208 else if (desc->channel[i].pure_integer)
1209 ntype = V_028C70_NUMBER_SINT;
1210 } else if (desc->channel[i].type == UTIL_FORMAT_TYPE_UNSIGNED) {
1211 if (desc->channel[i].normalized)
1212 ntype = V_028C70_NUMBER_UNORM;
1213 else if (desc->channel[i].pure_integer)
1214 ntype = V_028C70_NUMBER_UINT;
1215 } else if (desc->channel[i].type == UTIL_FORMAT_TYPE_FLOAT) {
1216 ntype = V_028C70_NUMBER_FLOAT;
1217 }
1218
1219 if (UTIL_ARCH_BIG_ENDIAN)
1220 do_endian_swap = !rtex->db_compatible;
1221
1222 format = r600_translate_colorformat(rctx->b.gfx_level, pformat, do_endian_swap);
1223 assert(format != ~0);
1224 swap = r600_translate_colorswap(pformat, do_endian_swap);
1225 assert(swap != ~0);
1226
1227 endian = r600_colorformat_endian_swap(format, do_endian_swap);
1228
1229 /* blend clamp should be set for all NORM/SRGB types */
1230 if (ntype == V_028C70_NUMBER_UNORM || ntype == V_028C70_NUMBER_SNORM ||
1231 ntype == V_028C70_NUMBER_SRGB)
1232 blend_clamp = 1;
1233
1234 /* set blend bypass according to docs if SINT/UINT or
1235 8/24 COLOR variants */
1236 if (ntype == V_028C70_NUMBER_UINT || ntype == V_028C70_NUMBER_SINT ||
1237 format == V_028C70_COLOR_8_24 || format == V_028C70_COLOR_24_8 ||
1238 format == V_028C70_COLOR_X24_8_32_FLOAT) {
1239 blend_clamp = 0;
1240 blend_bypass = 1;
1241 }
1242
1243 color->ntype = ntype;
1244 color->info |= S_028C70_FORMAT(format) |
1245 S_028C70_COMP_SWAP(swap) |
1246 S_028C70_BLEND_CLAMP(blend_clamp) |
1247 S_028C70_BLEND_BYPASS(blend_bypass) |
1248 S_028C70_SIMPLE_FLOAT(1) |
1249 S_028C70_NUMBER_TYPE(ntype) |
1250 S_028C70_ENDIAN(endian);
1251
1252 if (rtex->fmask.size) {
1253 color->info |= S_028C70_COMPRESSION(1);
1254 }
1255
1256 /* EXPORT_NORM is an optimization that can be enabled for better
1257 * performance in certain cases.
1258 * EXPORT_NORM can be enabled if:
1259 * - 11-bit or smaller UNORM/SNORM/SRGB
1260 * - 16-bit or smaller FLOAT
1261 */
1262 color->export_16bpc = false;
1263 if (desc->colorspace != UTIL_FORMAT_COLORSPACE_ZS &&
1264 ((desc->channel[i].size < 12 &&
1265 desc->channel[i].type != UTIL_FORMAT_TYPE_FLOAT &&
1266 ntype != V_028C70_NUMBER_UINT && ntype != V_028C70_NUMBER_SINT) ||
1267 (desc->channel[i].size < 17 &&
1268 desc->channel[i].type == UTIL_FORMAT_TYPE_FLOAT))) {
1269 color->info |= S_028C70_SOURCE_FORMAT(V_028C70_EXPORT_4C_16BPC);
1270 color->export_16bpc = true;
1271 }
1272
1273 color->pitch = S_028C64_PITCH_TILE_MAX(pitch);
1274 color->slice = S_028C68_SLICE_TILE_MAX(slice);
1275
1276 if (rtex->fmask.size) {
1277 color->fmask = (rtex->resource.gpu_address + rtex->fmask.offset) >> 8;
1278 color->fmask_slice = S_028C88_TILE_MAX(rtex->fmask.slice_tile_max);
1279 } else {
1280 color->fmask = color->offset;
1281 color->fmask_slice = S_028C88_TILE_MAX(slice);
1282 }
1283 }
1284
1285 /**
1286 * This function initializes the CB* register values for RATs. It is meant
1287 * to be used for 1D aligned buffers that do not have an associated
1288 * radeon_surf.
1289 */
evergreen_init_color_surface_rat(struct r600_context * rctx,struct r600_surface * surf)1290 void evergreen_init_color_surface_rat(struct r600_context *rctx,
1291 struct r600_surface *surf)
1292 {
1293 struct pipe_resource *pipe_buffer = surf->base.texture;
1294 struct r600_tex_color_info color;
1295
1296 evergreen_set_color_surface_buffer(rctx, (struct r600_resource *)surf->base.texture,
1297 surf->base.format, 0, pipe_buffer->width0,
1298 &color);
1299
1300 surf->cb_color_base = color.offset;
1301 surf->cb_color_dim = color.dim;
1302 surf->cb_color_info = color.info | S_028C70_RAT(1);
1303 surf->cb_color_pitch = color.pitch;
1304 surf->cb_color_slice = color.slice;
1305 surf->cb_color_view = color.view;
1306 surf->cb_color_attrib = color.attrib;
1307 surf->cb_color_fmask = color.fmask;
1308 surf->cb_color_fmask_slice = color.fmask_slice;
1309
1310 surf->cb_color_view = 0;
1311
1312 /* Set the buffer range the GPU will have access to: */
1313 util_range_add(pipe_buffer, &r600_resource(pipe_buffer)->valid_buffer_range,
1314 0, pipe_buffer->width0);
1315 }
1316
1317
evergreen_init_color_surface(struct r600_context * rctx,struct r600_surface * surf)1318 void evergreen_init_color_surface(struct r600_context *rctx,
1319 struct r600_surface *surf)
1320 {
1321 struct r600_texture *rtex = (struct r600_texture*)surf->base.texture;
1322 unsigned level = surf->base.u.tex.level;
1323 struct r600_tex_color_info color;
1324
1325 evergreen_set_color_surface_common(rctx, rtex, level,
1326 surf->base.u.tex.first_layer,
1327 surf->base.u.tex.last_layer,
1328 surf->base.format,
1329 &color);
1330
1331 surf->alphatest_bypass = color.ntype == V_028C70_NUMBER_UINT ||
1332 color.ntype == V_028C70_NUMBER_SINT;
1333 surf->export_16bpc = color.export_16bpc;
1334
1335 /* XXX handle enabling of CB beyond BASE8 which has different offset */
1336 surf->cb_color_base = color.offset;
1337 surf->cb_color_dim = color.dim;
1338 surf->cb_color_info = color.info;
1339 surf->cb_color_pitch = color.pitch;
1340 surf->cb_color_slice = color.slice;
1341 surf->cb_color_view = color.view;
1342 surf->cb_color_attrib = color.attrib;
1343 surf->cb_color_fmask = color.fmask;
1344 surf->cb_color_fmask_slice = color.fmask_slice;
1345
1346 surf->color_initialized = true;
1347 }
1348
evergreen_init_depth_surface(struct r600_context * rctx,struct r600_surface * surf)1349 static void evergreen_init_depth_surface(struct r600_context *rctx,
1350 struct r600_surface *surf)
1351 {
1352 struct r600_screen *rscreen = rctx->screen;
1353 struct r600_texture *rtex = (struct r600_texture*)surf->base.texture;
1354 unsigned level = surf->base.u.tex.level;
1355 struct legacy_surf_level *levelinfo = &rtex->surface.u.legacy.level[level];
1356 uint64_t offset;
1357 unsigned format, array_mode;
1358 unsigned macro_aspect, tile_split, bankh, bankw, nbanks;
1359
1360
1361 format = r600_translate_dbformat(surf->base.format);
1362 assert(format != ~0);
1363
1364 offset = rtex->resource.gpu_address;
1365 offset += (uint64_t)rtex->surface.u.legacy.level[level].offset_256B * 256;
1366
1367 switch (rtex->surface.u.legacy.level[level].mode) {
1368 case RADEON_SURF_MODE_2D:
1369 array_mode = V_028C70_ARRAY_2D_TILED_THIN1;
1370 break;
1371 case RADEON_SURF_MODE_1D:
1372 case RADEON_SURF_MODE_LINEAR_ALIGNED:
1373 default:
1374 array_mode = V_028C70_ARRAY_1D_TILED_THIN1;
1375 break;
1376 }
1377 tile_split = rtex->surface.u.legacy.tile_split;
1378 macro_aspect = rtex->surface.u.legacy.mtilea;
1379 bankw = rtex->surface.u.legacy.bankw;
1380 bankh = rtex->surface.u.legacy.bankh;
1381 tile_split = eg_tile_split(tile_split);
1382 macro_aspect = eg_macro_tile_aspect(macro_aspect);
1383 bankw = eg_bank_wh(bankw);
1384 bankh = eg_bank_wh(bankh);
1385 nbanks = eg_num_banks(rscreen->b.info.r600_num_banks);
1386 offset >>= 8;
1387
1388 surf->db_z_info = S_028040_ARRAY_MODE(array_mode) |
1389 S_028040_FORMAT(format) |
1390 S_028040_TILE_SPLIT(tile_split)|
1391 S_028040_NUM_BANKS(nbanks) |
1392 S_028040_BANK_WIDTH(bankw) |
1393 S_028040_BANK_HEIGHT(bankh) |
1394 S_028040_MACRO_TILE_ASPECT(macro_aspect);
1395 if (rscreen->b.gfx_level == CAYMAN && rtex->resource.b.b.nr_samples > 1) {
1396 surf->db_z_info |= S_028040_NUM_SAMPLES(util_logbase2(rtex->resource.b.b.nr_samples));
1397 }
1398
1399 assert(levelinfo->nblk_x % 8 == 0 && levelinfo->nblk_y % 8 == 0);
1400
1401 surf->db_depth_base = offset;
1402 surf->db_depth_view = S_028008_SLICE_START(surf->base.u.tex.first_layer) |
1403 S_028008_SLICE_MAX(surf->base.u.tex.last_layer);
1404 surf->db_depth_size = S_028058_PITCH_TILE_MAX(levelinfo->nblk_x / 8 - 1) |
1405 S_028058_HEIGHT_TILE_MAX(levelinfo->nblk_y / 8 - 1);
1406 surf->db_depth_slice = S_02805C_SLICE_TILE_MAX(levelinfo->nblk_x *
1407 levelinfo->nblk_y / 64 - 1);
1408
1409 if (rtex->surface.has_stencil) {
1410 uint64_t stencil_offset;
1411 unsigned stile_split = rtex->surface.u.legacy.stencil_tile_split;
1412
1413 stile_split = eg_tile_split(stile_split);
1414
1415 stencil_offset = (uint64_t)rtex->surface.u.legacy.zs.stencil_level[level].offset_256B * 256;
1416 stencil_offset += rtex->resource.gpu_address;
1417
1418 surf->db_stencil_base = stencil_offset >> 8;
1419 surf->db_stencil_info = S_028044_FORMAT(V_028044_STENCIL_8) |
1420 S_028044_TILE_SPLIT(stile_split);
1421 } else {
1422 surf->db_stencil_base = offset;
1423 surf->db_stencil_info = S_028044_FORMAT(V_028044_STENCIL_INVALID);
1424 }
1425
1426 if (r600_htile_enabled(rtex, level)) {
1427 uint64_t va = rtex->resource.gpu_address + rtex->htile_offset;
1428 surf->db_htile_data_base = va >> 8;
1429 surf->db_htile_surface = S_028ABC_HTILE_WIDTH(1) |
1430 S_028ABC_HTILE_HEIGHT(1) |
1431 S_028ABC_FULL_CACHE(1);
1432 surf->db_z_info |= S_028040_TILE_SURFACE_ENABLE(1);
1433 surf->db_preload_control = 0;
1434 }
1435
1436 surf->depth_initialized = true;
1437 }
1438
evergreen_set_framebuffer_state(struct pipe_context * ctx,const struct pipe_framebuffer_state * state)1439 static void evergreen_set_framebuffer_state(struct pipe_context *ctx,
1440 const struct pipe_framebuffer_state *state)
1441 {
1442 struct r600_context *rctx = (struct r600_context *)ctx;
1443 struct r600_surface *surf;
1444 struct r600_texture *rtex;
1445 uint32_t i, log_samples;
1446 uint32_t target_mask = 0;
1447 /* Flush TC when changing the framebuffer state, because the only
1448 * client not using TC that can change textures is the framebuffer.
1449 * Other places don't typically have to flush TC.
1450 */
1451 rctx->b.flags |= R600_CONTEXT_WAIT_3D_IDLE |
1452 R600_CONTEXT_FLUSH_AND_INV |
1453 R600_CONTEXT_FLUSH_AND_INV_CB |
1454 R600_CONTEXT_FLUSH_AND_INV_CB_META |
1455 R600_CONTEXT_FLUSH_AND_INV_DB |
1456 R600_CONTEXT_FLUSH_AND_INV_DB_META |
1457 R600_CONTEXT_INV_TEX_CACHE;
1458
1459 util_copy_framebuffer_state(&rctx->framebuffer.state, state);
1460
1461 /* Colorbuffers. */
1462 rctx->framebuffer.export_16bpc = state->nr_cbufs != 0;
1463 rctx->framebuffer.cb0_is_integer = state->nr_cbufs && state->cbufs[0] &&
1464 util_format_is_pure_integer(state->cbufs[0]->format);
1465 rctx->framebuffer.compressed_cb_mask = 0;
1466 rctx->framebuffer.nr_samples = util_framebuffer_get_num_samples(state);
1467
1468 for (i = 0; i < state->nr_cbufs; i++) {
1469 surf = (struct r600_surface*)state->cbufs[i];
1470 if (!surf)
1471 continue;
1472
1473 target_mask |= (0xf << (i * 4));
1474
1475 rtex = (struct r600_texture*)surf->base.texture;
1476
1477 r600_context_add_resource_size(ctx, state->cbufs[i]->texture);
1478
1479 if (!surf->color_initialized) {
1480 evergreen_init_color_surface(rctx, surf);
1481 }
1482
1483 if (!surf->export_16bpc) {
1484 rctx->framebuffer.export_16bpc = false;
1485 }
1486
1487 if (rtex->fmask.size) {
1488 rctx->framebuffer.compressed_cb_mask |= 1 << i;
1489 }
1490 }
1491
1492 /* Update alpha-test state dependencies.
1493 * Alpha-test is done on the first colorbuffer only. */
1494 if (state->nr_cbufs) {
1495 bool alphatest_bypass = false;
1496 bool export_16bpc = true;
1497
1498 surf = (struct r600_surface*)state->cbufs[0];
1499 if (surf) {
1500 alphatest_bypass = surf->alphatest_bypass;
1501 export_16bpc = surf->export_16bpc;
1502 }
1503
1504 if (rctx->alphatest_state.bypass != alphatest_bypass) {
1505 rctx->alphatest_state.bypass = alphatest_bypass;
1506 r600_mark_atom_dirty(rctx, &rctx->alphatest_state.atom);
1507 }
1508 if (rctx->alphatest_state.cb0_export_16bpc != export_16bpc) {
1509 rctx->alphatest_state.cb0_export_16bpc = export_16bpc;
1510 r600_mark_atom_dirty(rctx, &rctx->alphatest_state.atom);
1511 }
1512 }
1513
1514 /* ZS buffer. */
1515 if (state->zsbuf) {
1516 surf = (struct r600_surface*)state->zsbuf;
1517
1518 r600_context_add_resource_size(ctx, state->zsbuf->texture);
1519
1520 if (!surf->depth_initialized) {
1521 evergreen_init_depth_surface(rctx, surf);
1522 }
1523
1524 if (state->zsbuf->format != rctx->poly_offset_state.zs_format) {
1525 rctx->poly_offset_state.zs_format = state->zsbuf->format;
1526 r600_mark_atom_dirty(rctx, &rctx->poly_offset_state.atom);
1527 }
1528
1529 if (rctx->db_state.rsurf != surf) {
1530 rctx->db_state.rsurf = surf;
1531 r600_mark_atom_dirty(rctx, &rctx->db_state.atom);
1532 r600_mark_atom_dirty(rctx, &rctx->db_misc_state.atom);
1533 }
1534 } else if (rctx->db_state.rsurf) {
1535 rctx->db_state.rsurf = NULL;
1536 r600_mark_atom_dirty(rctx, &rctx->db_state.atom);
1537 r600_mark_atom_dirty(rctx, &rctx->db_misc_state.atom);
1538 }
1539
1540 if (rctx->cb_misc_state.nr_cbufs != state->nr_cbufs ||
1541 rctx->cb_misc_state.bound_cbufs_target_mask != target_mask) {
1542 rctx->cb_misc_state.bound_cbufs_target_mask = target_mask;
1543 rctx->cb_misc_state.nr_cbufs = state->nr_cbufs;
1544 r600_mark_atom_dirty(rctx, &rctx->cb_misc_state.atom);
1545 }
1546
1547 if (state->nr_cbufs == 0 && rctx->alphatest_state.bypass) {
1548 rctx->alphatest_state.bypass = false;
1549 r600_mark_atom_dirty(rctx, &rctx->alphatest_state.atom);
1550 }
1551
1552 log_samples = util_logbase2(rctx->framebuffer.nr_samples);
1553 /* This is for Cayman to program SAMPLE_RATE, and for RV770 to fix a hw bug. */
1554 if ((rctx->b.gfx_level == CAYMAN ||
1555 rctx->b.family == CHIP_RV770) &&
1556 rctx->db_misc_state.log_samples != log_samples) {
1557 rctx->db_misc_state.log_samples = log_samples;
1558 r600_mark_atom_dirty(rctx, &rctx->db_misc_state.atom);
1559 }
1560
1561
1562 /* Calculate the CS size. */
1563 rctx->framebuffer.atom.num_dw = 4; /* SCISSOR */
1564
1565 /* MSAA. */
1566 if (rctx->b.gfx_level == EVERGREEN)
1567 rctx->framebuffer.atom.num_dw += 17; /* Evergreen */
1568 else
1569 rctx->framebuffer.atom.num_dw += 28; /* Cayman */
1570
1571 /* Colorbuffers. */
1572 rctx->framebuffer.atom.num_dw += state->nr_cbufs * 23;
1573 rctx->framebuffer.atom.num_dw += state->nr_cbufs * 2;
1574 rctx->framebuffer.atom.num_dw += (12 - state->nr_cbufs) * 3;
1575
1576 /* ZS buffer. */
1577 if (state->zsbuf) {
1578 rctx->framebuffer.atom.num_dw += 24;
1579 rctx->framebuffer.atom.num_dw += 2;
1580 } else {
1581 rctx->framebuffer.atom.num_dw += 4;
1582 }
1583
1584 r600_mark_atom_dirty(rctx, &rctx->framebuffer.atom);
1585
1586 r600_set_sample_locations_constant_buffer(rctx);
1587 rctx->framebuffer.do_update_surf_dirtiness = true;
1588 }
1589
evergreen_set_min_samples(struct pipe_context * ctx,unsigned min_samples)1590 static void evergreen_set_min_samples(struct pipe_context *ctx, unsigned min_samples)
1591 {
1592 struct r600_context *rctx = (struct r600_context *)ctx;
1593
1594 if (rctx->ps_iter_samples == min_samples)
1595 return;
1596
1597 rctx->ps_iter_samples = min_samples;
1598 if (rctx->framebuffer.nr_samples > 1) {
1599 r600_mark_atom_dirty(rctx, &rctx->framebuffer.atom);
1600 }
1601 }
1602
1603 /* 8xMSAA */
1604 static const uint32_t sample_locs_8x[] = {
1605 FILL_SREG(-1, 1, 1, 5, 3, -5, 5, 3),
1606 FILL_SREG(-7, -1, -3, -7, 7, -3, -5, 7),
1607 FILL_SREG(-1, 1, 1, 5, 3, -5, 5, 3),
1608 FILL_SREG(-7, -1, -3, -7, 7, -3, -5, 7),
1609 FILL_SREG(-1, 1, 1, 5, 3, -5, 5, 3),
1610 FILL_SREG(-7, -1, -3, -7, 7, -3, -5, 7),
1611 FILL_SREG(-1, 1, 1, 5, 3, -5, 5, 3),
1612 FILL_SREG(-7, -1, -3, -7, 7, -3, -5, 7),
1613 };
1614 static unsigned max_dist_8x = 7;
1615
evergreen_get_sample_position(struct pipe_context * ctx,unsigned sample_count,unsigned sample_index,float * out_value)1616 static void evergreen_get_sample_position(struct pipe_context *ctx,
1617 unsigned sample_count,
1618 unsigned sample_index,
1619 float *out_value)
1620 {
1621 int offset, index;
1622 struct {
1623 int idx:4;
1624 } val;
1625 switch (sample_count) {
1626 case 1:
1627 default:
1628 out_value[0] = out_value[1] = 0.5;
1629 break;
1630 case 2:
1631 offset = 4 * (sample_index * 2);
1632 val.idx = (eg_sample_locs_2x[0] >> offset) & 0xf;
1633 out_value[0] = (float)(val.idx + 8) / 16.0f;
1634 val.idx = (eg_sample_locs_2x[0] >> (offset + 4)) & 0xf;
1635 out_value[1] = (float)(val.idx + 8) / 16.0f;
1636 break;
1637 case 4:
1638 offset = 4 * (sample_index * 2);
1639 val.idx = (eg_sample_locs_4x[0] >> offset) & 0xf;
1640 out_value[0] = (float)(val.idx + 8) / 16.0f;
1641 val.idx = (eg_sample_locs_4x[0] >> (offset + 4)) & 0xf;
1642 out_value[1] = (float)(val.idx + 8) / 16.0f;
1643 break;
1644 case 8:
1645 offset = 4 * (sample_index % 4 * 2);
1646 index = (sample_index / 4);
1647 val.idx = (sample_locs_8x[index] >> offset) & 0xf;
1648 out_value[0] = (float)(val.idx + 8) / 16.0f;
1649 val.idx = (sample_locs_8x[index] >> (offset + 4)) & 0xf;
1650 out_value[1] = (float)(val.idx + 8) / 16.0f;
1651 break;
1652 }
1653 }
1654
evergreen_emit_msaa_state(struct r600_context * rctx,int nr_samples,int ps_iter_samples)1655 static void evergreen_emit_msaa_state(struct r600_context *rctx, int nr_samples, int ps_iter_samples)
1656 {
1657
1658 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
1659 unsigned max_dist = 0;
1660
1661 switch (nr_samples) {
1662 default:
1663 nr_samples = 0;
1664 break;
1665 case 2:
1666 radeon_set_context_reg_seq(cs, R_028C1C_PA_SC_AA_SAMPLE_LOCS_0, ARRAY_SIZE(eg_sample_locs_2x));
1667 radeon_emit_array(cs, eg_sample_locs_2x, ARRAY_SIZE(eg_sample_locs_2x));
1668 max_dist = eg_max_dist_2x;
1669 break;
1670 case 4:
1671 radeon_set_context_reg_seq(cs, R_028C1C_PA_SC_AA_SAMPLE_LOCS_0, ARRAY_SIZE(eg_sample_locs_4x));
1672 radeon_emit_array(cs, eg_sample_locs_4x, ARRAY_SIZE(eg_sample_locs_4x));
1673 max_dist = eg_max_dist_4x;
1674 break;
1675 case 8:
1676 radeon_set_context_reg_seq(cs, R_028C1C_PA_SC_AA_SAMPLE_LOCS_0, ARRAY_SIZE(sample_locs_8x));
1677 radeon_emit_array(cs, sample_locs_8x, ARRAY_SIZE(sample_locs_8x));
1678 max_dist = max_dist_8x;
1679 break;
1680 }
1681
1682 if (nr_samples > 1) {
1683 radeon_set_context_reg_seq(cs, R_028C00_PA_SC_LINE_CNTL, 2);
1684 radeon_emit(cs, S_028C00_LAST_PIXEL(1) |
1685 S_028C00_EXPAND_LINE_WIDTH(1)); /* R_028C00_PA_SC_LINE_CNTL */
1686 radeon_emit(cs, S_028C04_MSAA_NUM_SAMPLES(util_logbase2(nr_samples)) |
1687 S_028C04_MAX_SAMPLE_DIST(max_dist)); /* R_028C04_PA_SC_AA_CONFIG */
1688 radeon_set_context_reg(cs, R_028A4C_PA_SC_MODE_CNTL_1,
1689 EG_S_028A4C_PS_ITER_SAMPLE(ps_iter_samples > 1) |
1690 EG_S_028A4C_FORCE_EOV_CNTDWN_ENABLE(1) |
1691 EG_S_028A4C_FORCE_EOV_REZ_ENABLE(1));
1692 } else {
1693 radeon_set_context_reg_seq(cs, R_028C00_PA_SC_LINE_CNTL, 2);
1694 radeon_emit(cs, S_028C00_LAST_PIXEL(1)); /* R_028C00_PA_SC_LINE_CNTL */
1695 radeon_emit(cs, 0); /* R_028C04_PA_SC_AA_CONFIG */
1696 radeon_set_context_reg(cs, R_028A4C_PA_SC_MODE_CNTL_1,
1697 EG_S_028A4C_FORCE_EOV_CNTDWN_ENABLE(1) |
1698 EG_S_028A4C_FORCE_EOV_REZ_ENABLE(1));
1699 }
1700 }
1701
evergreen_emit_image_state(struct r600_context * rctx,struct r600_atom * atom,int immed_id_base,int res_id_base,int offset,uint32_t pkt_flags)1702 static void evergreen_emit_image_state(struct r600_context *rctx, struct r600_atom *atom,
1703 int immed_id_base, int res_id_base, int offset, uint32_t pkt_flags)
1704 {
1705 struct r600_image_state *state = (struct r600_image_state *)atom;
1706 struct pipe_framebuffer_state *fb_state = &rctx->framebuffer.state;
1707 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
1708 struct r600_texture *rtex;
1709 struct r600_resource *resource;
1710 int i;
1711
1712 for (i = 0; i < R600_MAX_IMAGES; i++) {
1713 struct r600_image_view *image = &state->views[i];
1714 unsigned reloc, immed_reloc;
1715 int idx = i + offset;
1716
1717 if (!pkt_flags)
1718 idx += fb_state->nr_cbufs + (rctx->dual_src_blend ? 1 : 0);
1719 if (!image->base.resource)
1720 continue;
1721
1722 resource = (struct r600_resource *)image->base.resource;
1723 if (resource->b.b.target != PIPE_BUFFER)
1724 rtex = (struct r600_texture *)image->base.resource;
1725 else
1726 rtex = NULL;
1727
1728 reloc = radeon_add_to_buffer_list(&rctx->b,
1729 &rctx->b.gfx,
1730 resource,
1731 RADEON_USAGE_READWRITE |
1732 RADEON_PRIO_SHADER_RW_BUFFER);
1733
1734 immed_reloc = radeon_add_to_buffer_list(&rctx->b,
1735 &rctx->b.gfx,
1736 resource->immed_buffer,
1737 RADEON_USAGE_READWRITE |
1738 RADEON_PRIO_SHADER_RW_BUFFER);
1739
1740 if (pkt_flags)
1741 radeon_compute_set_context_reg_seq(cs, R_028C60_CB_COLOR0_BASE + idx * 0x3C, 13);
1742 else
1743 radeon_set_context_reg_seq(cs, R_028C60_CB_COLOR0_BASE + idx * 0x3C, 13);
1744
1745 radeon_emit(cs, image->cb_color_base); /* R_028C60_CB_COLOR0_BASE */
1746 radeon_emit(cs, image->cb_color_pitch); /* R_028C64_CB_COLOR0_PITCH */
1747 radeon_emit(cs, image->cb_color_slice); /* R_028C68_CB_COLOR0_SLICE */
1748 radeon_emit(cs, image->cb_color_view); /* R_028C6C_CB_COLOR0_VIEW */
1749 radeon_emit(cs, image->cb_color_info); /* R_028C70_CB_COLOR0_INFO */
1750 radeon_emit(cs, image->cb_color_attrib); /* R_028C74_CB_COLOR0_ATTRIB */
1751 radeon_emit(cs, image->cb_color_dim); /* R_028C78_CB_COLOR0_DIM */
1752 radeon_emit(cs, rtex ? rtex->cmask.base_address_reg : image->cb_color_base); /* R_028C7C_CB_COLOR0_CMASK */
1753 radeon_emit(cs, rtex ? rtex->cmask.slice_tile_max : 0); /* R_028C80_CB_COLOR0_CMASK_SLICE */
1754 radeon_emit(cs, image->cb_color_fmask); /* R_028C84_CB_COLOR0_FMASK */
1755 radeon_emit(cs, image->cb_color_fmask_slice); /* R_028C88_CB_COLOR0_FMASK_SLICE */
1756 radeon_emit(cs, rtex ? rtex->color_clear_value[0] : 0); /* R_028C8C_CB_COLOR0_CLEAR_WORD0 */
1757 radeon_emit(cs, rtex ? rtex->color_clear_value[1] : 0); /* R_028C90_CB_COLOR0_CLEAR_WORD1 */
1758
1759 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028C60_CB_COLOR0_BASE */
1760 radeon_emit(cs, reloc);
1761
1762 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028C74_CB_COLOR0_ATTRIB */
1763 radeon_emit(cs, reloc);
1764
1765 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028C7C_CB_COLOR0_CMASK */
1766 radeon_emit(cs, reloc);
1767
1768 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028C84_CB_COLOR0_FMASK */
1769 radeon_emit(cs, reloc);
1770
1771 if (pkt_flags)
1772 radeon_compute_set_context_reg(cs, R_028B9C_CB_IMMED0_BASE + (idx * 4), resource->immed_buffer->gpu_address >> 8);
1773 else
1774 radeon_set_context_reg(cs, R_028B9C_CB_IMMED0_BASE + (idx * 4), resource->immed_buffer->gpu_address >> 8);
1775
1776 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /**/
1777 radeon_emit(cs, immed_reloc);
1778
1779 radeon_emit(cs, PKT3(PKT3_SET_RESOURCE, 8, 0) | pkt_flags);
1780 radeon_emit(cs, (immed_id_base + i + offset) * 8);
1781 radeon_emit_array(cs, image->immed_resource_words, 8);
1782
1783 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0) | pkt_flags);
1784 radeon_emit(cs, immed_reloc);
1785
1786 radeon_emit(cs, PKT3(PKT3_SET_RESOURCE, 8, 0) | pkt_flags);
1787 radeon_emit(cs, (res_id_base + i + offset) * 8);
1788 radeon_emit_array(cs, image->resource_words, 8);
1789
1790 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0) | pkt_flags);
1791 radeon_emit(cs, reloc);
1792
1793 if (!image->skip_mip_address_reloc) {
1794 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0) | pkt_flags);
1795 radeon_emit(cs, reloc);
1796 }
1797 }
1798 }
1799
evergreen_emit_fragment_image_state(struct r600_context * rctx,struct r600_atom * atom)1800 static void evergreen_emit_fragment_image_state(struct r600_context *rctx, struct r600_atom *atom)
1801 {
1802 evergreen_emit_image_state(rctx, atom,
1803 R600_IMAGE_IMMED_RESOURCE_OFFSET,
1804 R600_IMAGE_REAL_RESOURCE_OFFSET, 0, 0);
1805 }
1806
evergreen_emit_compute_image_state(struct r600_context * rctx,struct r600_atom * atom)1807 static void evergreen_emit_compute_image_state(struct r600_context *rctx, struct r600_atom *atom)
1808 {
1809 evergreen_emit_image_state(rctx, atom,
1810 EG_FETCH_CONSTANTS_OFFSET_CS + R600_IMAGE_IMMED_RESOURCE_OFFSET,
1811 EG_FETCH_CONSTANTS_OFFSET_CS + R600_IMAGE_REAL_RESOURCE_OFFSET,
1812 0, RADEON_CP_PACKET3_COMPUTE_MODE);
1813 }
1814
evergreen_emit_fragment_buffer_state(struct r600_context * rctx,struct r600_atom * atom)1815 static void evergreen_emit_fragment_buffer_state(struct r600_context *rctx, struct r600_atom *atom)
1816 {
1817 int offset = util_bitcount(rctx->fragment_images.enabled_mask);
1818 evergreen_emit_image_state(rctx, atom,
1819 R600_IMAGE_IMMED_RESOURCE_OFFSET,
1820 R600_IMAGE_REAL_RESOURCE_OFFSET, offset, 0);
1821 }
1822
evergreen_emit_compute_buffer_state(struct r600_context * rctx,struct r600_atom * atom)1823 static void evergreen_emit_compute_buffer_state(struct r600_context *rctx, struct r600_atom *atom)
1824 {
1825 int offset = util_bitcount(rctx->compute_images.enabled_mask);
1826 evergreen_emit_image_state(rctx, atom,
1827 EG_FETCH_CONSTANTS_OFFSET_CS + R600_IMAGE_IMMED_RESOURCE_OFFSET,
1828 EG_FETCH_CONSTANTS_OFFSET_CS + R600_IMAGE_REAL_RESOURCE_OFFSET,
1829 offset, RADEON_CP_PACKET3_COMPUTE_MODE);
1830 }
1831
evergreen_emit_framebuffer_state(struct r600_context * rctx,struct r600_atom * atom)1832 static void evergreen_emit_framebuffer_state(struct r600_context *rctx, struct r600_atom *atom)
1833 {
1834 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
1835 struct pipe_framebuffer_state *state = &rctx->framebuffer.state;
1836 unsigned nr_cbufs = state->nr_cbufs;
1837 unsigned i, tl, br;
1838 struct r600_texture *tex = NULL;
1839 struct r600_surface *cb = NULL;
1840
1841 /* XXX support more colorbuffers once we need them */
1842 assert(nr_cbufs <= 8);
1843 if (nr_cbufs > 8)
1844 nr_cbufs = 8;
1845
1846 /* Colorbuffers. */
1847 for (i = 0; i < nr_cbufs; i++) {
1848 unsigned reloc, cmask_reloc;
1849
1850 cb = (struct r600_surface*)state->cbufs[i];
1851 if (!cb) {
1852 radeon_set_context_reg(cs, R_028C70_CB_COLOR0_INFO + i * 0x3C,
1853 S_028C70_FORMAT(V_028C70_COLOR_INVALID));
1854 continue;
1855 }
1856
1857 tex = (struct r600_texture *)cb->base.texture;
1858 reloc = radeon_add_to_buffer_list(&rctx->b,
1859 &rctx->b.gfx,
1860 (struct r600_resource*)cb->base.texture,
1861 RADEON_USAGE_READWRITE |
1862 (tex->resource.b.b.nr_samples > 1 ?
1863 RADEON_PRIO_COLOR_BUFFER_MSAA :
1864 RADEON_PRIO_COLOR_BUFFER));
1865
1866 if (tex->cmask_buffer && tex->cmask_buffer != &tex->resource) {
1867 cmask_reloc = radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx,
1868 tex->cmask_buffer, RADEON_USAGE_READWRITE | RADEON_PRIO_SEPARATE_META);
1869 } else {
1870 cmask_reloc = reloc;
1871 }
1872
1873 radeon_set_context_reg_seq(cs, R_028C60_CB_COLOR0_BASE + i * 0x3C, 13);
1874 radeon_emit(cs, cb->cb_color_base); /* R_028C60_CB_COLOR0_BASE */
1875 radeon_emit(cs, cb->cb_color_pitch); /* R_028C64_CB_COLOR0_PITCH */
1876 radeon_emit(cs, cb->cb_color_slice); /* R_028C68_CB_COLOR0_SLICE */
1877 radeon_emit(cs, cb->cb_color_view); /* R_028C6C_CB_COLOR0_VIEW */
1878 radeon_emit(cs, cb->cb_color_info | tex->cb_color_info); /* R_028C70_CB_COLOR0_INFO */
1879 radeon_emit(cs, cb->cb_color_attrib); /* R_028C74_CB_COLOR0_ATTRIB */
1880 radeon_emit(cs, cb->cb_color_dim); /* R_028C78_CB_COLOR0_DIM */
1881 radeon_emit(cs, tex->cmask.base_address_reg); /* R_028C7C_CB_COLOR0_CMASK */
1882 radeon_emit(cs, tex->cmask.slice_tile_max); /* R_028C80_CB_COLOR0_CMASK_SLICE */
1883 radeon_emit(cs, cb->cb_color_fmask); /* R_028C84_CB_COLOR0_FMASK */
1884 radeon_emit(cs, cb->cb_color_fmask_slice); /* R_028C88_CB_COLOR0_FMASK_SLICE */
1885 radeon_emit(cs, tex->color_clear_value[0]); /* R_028C8C_CB_COLOR0_CLEAR_WORD0 */
1886 radeon_emit(cs, tex->color_clear_value[1]); /* R_028C90_CB_COLOR0_CLEAR_WORD1 */
1887
1888 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028C60_CB_COLOR0_BASE */
1889 radeon_emit(cs, reloc);
1890
1891 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028C74_CB_COLOR0_ATTRIB */
1892 radeon_emit(cs, reloc);
1893
1894 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028C7C_CB_COLOR0_CMASK */
1895 radeon_emit(cs, cmask_reloc);
1896
1897 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028C84_CB_COLOR0_FMASK */
1898 radeon_emit(cs, reloc);
1899 }
1900 /* set CB_COLOR1_INFO for possible dual-src blending */
1901 if (rctx->framebuffer.dual_src_blend && i == 1 && state->cbufs[0]) {
1902 radeon_set_context_reg(cs, R_028C70_CB_COLOR0_INFO + 1 * 0x3C,
1903 cb->cb_color_info | tex->cb_color_info);
1904 i++;
1905 }
1906 i += util_bitcount(rctx->fragment_images.enabled_mask);
1907 i += util_bitcount(rctx->fragment_buffers.enabled_mask);
1908 for (; i < 8 ; i++)
1909 radeon_set_context_reg(cs, R_028C70_CB_COLOR0_INFO + i * 0x3C, 0);
1910 for (; i < 12; i++)
1911 radeon_set_context_reg(cs, R_028E50_CB_COLOR8_INFO + (i - 8) * 0x1C, 0);
1912
1913 /* ZS buffer. */
1914 if (state->zsbuf) {
1915 struct r600_surface *zb = (struct r600_surface*)state->zsbuf;
1916 unsigned reloc = radeon_add_to_buffer_list(&rctx->b,
1917 &rctx->b.gfx,
1918 (struct r600_resource*)state->zsbuf->texture,
1919 RADEON_USAGE_READWRITE |
1920 (zb->base.texture->nr_samples > 1 ?
1921 RADEON_PRIO_DEPTH_BUFFER_MSAA :
1922 RADEON_PRIO_DEPTH_BUFFER));
1923
1924 radeon_set_context_reg(cs, R_028008_DB_DEPTH_VIEW, zb->db_depth_view);
1925
1926 radeon_set_context_reg_seq(cs, R_028040_DB_Z_INFO, 8);
1927 radeon_emit(cs, zb->db_z_info); /* R_028040_DB_Z_INFO */
1928 radeon_emit(cs, zb->db_stencil_info); /* R_028044_DB_STENCIL_INFO */
1929 radeon_emit(cs, zb->db_depth_base); /* R_028048_DB_Z_READ_BASE */
1930 radeon_emit(cs, zb->db_stencil_base); /* R_02804C_DB_STENCIL_READ_BASE */
1931 radeon_emit(cs, zb->db_depth_base); /* R_028050_DB_Z_WRITE_BASE */
1932 radeon_emit(cs, zb->db_stencil_base); /* R_028054_DB_STENCIL_WRITE_BASE */
1933 radeon_emit(cs, zb->db_depth_size); /* R_028058_DB_DEPTH_SIZE */
1934 radeon_emit(cs, zb->db_depth_slice); /* R_02805C_DB_DEPTH_SLICE */
1935
1936 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028048_DB_Z_READ_BASE */
1937 radeon_emit(cs, reloc);
1938
1939 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_02804C_DB_STENCIL_READ_BASE */
1940 radeon_emit(cs, reloc);
1941
1942 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028050_DB_Z_WRITE_BASE */
1943 radeon_emit(cs, reloc);
1944
1945 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028054_DB_STENCIL_WRITE_BASE */
1946 radeon_emit(cs, reloc);
1947 } else {
1948 radeon_set_context_reg_seq(cs, R_028040_DB_Z_INFO, 2);
1949 radeon_emit(cs, S_028040_FORMAT(V_028040_Z_INVALID)); /* R_028040_DB_Z_INFO */
1950 radeon_emit(cs, S_028044_FORMAT(V_028044_STENCIL_INVALID)); /* R_028044_DB_STENCIL_INFO */
1951 }
1952
1953 /* Framebuffer dimensions. */
1954 evergreen_get_scissor_rect(rctx, 0, 0, state->width, state->height, &tl, &br);
1955
1956 radeon_set_context_reg_seq(cs, R_028204_PA_SC_WINDOW_SCISSOR_TL, 2);
1957 radeon_emit(cs, tl); /* R_028204_PA_SC_WINDOW_SCISSOR_TL */
1958 radeon_emit(cs, br); /* R_028208_PA_SC_WINDOW_SCISSOR_BR */
1959
1960 if (rctx->b.gfx_level == EVERGREEN) {
1961 evergreen_emit_msaa_state(rctx, rctx->framebuffer.nr_samples, rctx->ps_iter_samples);
1962 } else {
1963 cayman_emit_msaa_state(cs, rctx->framebuffer.nr_samples,
1964 rctx->ps_iter_samples, 0);
1965 }
1966 }
1967
evergreen_emit_polygon_offset(struct r600_context * rctx,struct r600_atom * a)1968 static void evergreen_emit_polygon_offset(struct r600_context *rctx, struct r600_atom *a)
1969 {
1970 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
1971 struct r600_poly_offset_state *state = (struct r600_poly_offset_state*)a;
1972 float offset_units = state->offset_units;
1973 float offset_scale = state->offset_scale;
1974 uint32_t pa_su_poly_offset_db_fmt_cntl = 0;
1975
1976 if (!state->offset_units_unscaled) {
1977 switch (state->zs_format) {
1978 case PIPE_FORMAT_Z24X8_UNORM:
1979 case PIPE_FORMAT_Z24_UNORM_S8_UINT:
1980 case PIPE_FORMAT_X8Z24_UNORM:
1981 case PIPE_FORMAT_S8_UINT_Z24_UNORM:
1982 offset_units *= 2.0f;
1983 pa_su_poly_offset_db_fmt_cntl =
1984 S_028B78_POLY_OFFSET_NEG_NUM_DB_BITS((char)-24);
1985 break;
1986 case PIPE_FORMAT_Z16_UNORM:
1987 offset_units *= 4.0f;
1988 pa_su_poly_offset_db_fmt_cntl =
1989 S_028B78_POLY_OFFSET_NEG_NUM_DB_BITS((char)-16);
1990 break;
1991 default:
1992 pa_su_poly_offset_db_fmt_cntl =
1993 S_028B78_POLY_OFFSET_NEG_NUM_DB_BITS((char)-23) |
1994 S_028B78_POLY_OFFSET_DB_IS_FLOAT_FMT(1);
1995 }
1996 }
1997
1998 radeon_set_context_reg_seq(cs, R_028B80_PA_SU_POLY_OFFSET_FRONT_SCALE, 4);
1999 radeon_emit(cs, fui(offset_scale));
2000 radeon_emit(cs, fui(offset_units));
2001 radeon_emit(cs, fui(offset_scale));
2002 radeon_emit(cs, fui(offset_units));
2003
2004 radeon_set_context_reg(cs, R_028B78_PA_SU_POLY_OFFSET_DB_FMT_CNTL,
2005 pa_su_poly_offset_db_fmt_cntl);
2006 }
2007
evergreen_construct_rat_mask(struct r600_context * rctx,struct r600_cb_misc_state * a,unsigned nr_cbufs)2008 uint32_t evergreen_construct_rat_mask(struct r600_context *rctx, struct r600_cb_misc_state *a,
2009 unsigned nr_cbufs)
2010 {
2011 unsigned base_mask = 0;
2012 unsigned dirty_mask = a->image_rat_enabled_mask;
2013 while (dirty_mask) {
2014 unsigned idx = u_bit_scan(&dirty_mask);
2015 base_mask |= (0xf << (idx * 4));
2016 }
2017 unsigned offset = util_last_bit(a->image_rat_enabled_mask);
2018 dirty_mask = a->buffer_rat_enabled_mask;
2019 while (dirty_mask) {
2020 unsigned idx = u_bit_scan(&dirty_mask);
2021 base_mask |= (0xf << (idx + offset) * 4);
2022 }
2023 return base_mask << (nr_cbufs * 4);
2024 }
2025
evergreen_emit_cb_misc_state(struct r600_context * rctx,struct r600_atom * atom)2026 static void evergreen_emit_cb_misc_state(struct r600_context *rctx, struct r600_atom *atom)
2027 {
2028 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2029 struct r600_cb_misc_state *a = (struct r600_cb_misc_state*)atom;
2030 unsigned fb_colormask = a->bound_cbufs_target_mask;
2031 unsigned ps_colormask = a->ps_color_export_mask;
2032 unsigned rat_colormask = evergreen_construct_rat_mask(rctx, a, a->nr_cbufs);
2033 radeon_set_context_reg_seq(cs, R_028238_CB_TARGET_MASK, 2);
2034 radeon_emit(cs, (a->blend_colormask & fb_colormask) | rat_colormask); /* R_028238_CB_TARGET_MASK */
2035 /* This must match the used export instructions exactly.
2036 * Other values may lead to undefined behavior and hangs.
2037 */
2038 radeon_emit(cs, ps_colormask); /* R_02823C_CB_SHADER_MASK */
2039 }
2040
evergreen_emit_db_state(struct r600_context * rctx,struct r600_atom * atom)2041 static void evergreen_emit_db_state(struct r600_context *rctx, struct r600_atom *atom)
2042 {
2043 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2044 struct r600_db_state *a = (struct r600_db_state*)atom;
2045
2046 if (a->rsurf && a->rsurf->db_htile_surface) {
2047 struct r600_texture *rtex = (struct r600_texture *)a->rsurf->base.texture;
2048 unsigned reloc_idx;
2049
2050 radeon_set_context_reg(cs, R_02802C_DB_DEPTH_CLEAR, fui(rtex->depth_clear_value));
2051 radeon_set_context_reg(cs, R_028ABC_DB_HTILE_SURFACE, a->rsurf->db_htile_surface);
2052 radeon_set_context_reg(cs, R_028AC8_DB_PRELOAD_CONTROL, a->rsurf->db_preload_control);
2053 radeon_set_context_reg(cs, R_028014_DB_HTILE_DATA_BASE, a->rsurf->db_htile_data_base);
2054 reloc_idx = radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx, &rtex->resource,
2055 RADEON_USAGE_READWRITE | RADEON_PRIO_SEPARATE_META);
2056 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
2057 radeon_emit(cs, reloc_idx);
2058 } else {
2059 radeon_set_context_reg(cs, R_028ABC_DB_HTILE_SURFACE, 0);
2060 radeon_set_context_reg(cs, R_028AC8_DB_PRELOAD_CONTROL, 0);
2061 }
2062 }
2063
evergreen_emit_db_misc_state(struct r600_context * rctx,struct r600_atom * atom)2064 static void evergreen_emit_db_misc_state(struct r600_context *rctx, struct r600_atom *atom)
2065 {
2066 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2067 struct r600_db_misc_state *a = (struct r600_db_misc_state*)atom;
2068 unsigned db_render_control = 0;
2069 unsigned db_count_control = 0;
2070 unsigned db_render_override =
2071 S_02800C_FORCE_HIS_ENABLE0(V_02800C_FORCE_DISABLE) |
2072 S_02800C_FORCE_HIS_ENABLE1(V_02800C_FORCE_DISABLE);
2073
2074 if (rctx->b.num_occlusion_queries > 0 &&
2075 !a->occlusion_queries_disabled) {
2076 db_count_control |= S_028004_PERFECT_ZPASS_COUNTS(1);
2077 if (rctx->b.gfx_level == CAYMAN) {
2078 db_count_control |= S_028004_SAMPLE_RATE(a->log_samples);
2079 }
2080 db_render_override |= S_02800C_NOOP_CULL_DISABLE(1);
2081 } else {
2082 db_count_control |= S_028004_ZPASS_INCREMENT_DISABLE(1);
2083 }
2084
2085 /* This is to fix a lockup when hyperz and alpha test are enabled at
2086 * the same time somehow GPU get confuse on which order to pick for
2087 * z test
2088 */
2089 if (rctx->alphatest_state.sx_alpha_test_control)
2090 db_render_override |= S_02800C_FORCE_SHADER_Z_ORDER(1);
2091
2092 if (a->flush_depthstencil_through_cb) {
2093 assert(a->copy_depth || a->copy_stencil);
2094
2095 db_render_control |= S_028000_DEPTH_COPY_ENABLE(a->copy_depth) |
2096 S_028000_STENCIL_COPY_ENABLE(a->copy_stencil) |
2097 S_028000_COPY_CENTROID(1) |
2098 S_028000_COPY_SAMPLE(a->copy_sample);
2099 } else if (a->flush_depth_inplace || a->flush_stencil_inplace) {
2100 db_render_control |= S_028000_DEPTH_COMPRESS_DISABLE(a->flush_depth_inplace) |
2101 S_028000_STENCIL_COMPRESS_DISABLE(a->flush_stencil_inplace);
2102 db_render_override |= S_02800C_DISABLE_PIXEL_RATE_TILES(1);
2103 }
2104 if (a->htile_clear) {
2105 /* FIXME we might want to disable cliprect here */
2106 db_render_control |= S_028000_DEPTH_CLEAR_ENABLE(1);
2107 }
2108
2109 radeon_set_context_reg_seq(cs, R_028000_DB_RENDER_CONTROL, 2);
2110 radeon_emit(cs, db_render_control); /* R_028000_DB_RENDER_CONTROL */
2111 radeon_emit(cs, db_count_control); /* R_028004_DB_COUNT_CONTROL */
2112 radeon_set_context_reg(cs, R_02800C_DB_RENDER_OVERRIDE, db_render_override);
2113 radeon_set_context_reg(cs, R_02880C_DB_SHADER_CONTROL, a->db_shader_control);
2114 }
2115
evergreen_emit_vertex_buffers(struct r600_context * rctx,struct r600_vertexbuf_state * state,unsigned resource_offset,unsigned pkt_flags)2116 static void evergreen_emit_vertex_buffers(struct r600_context *rctx,
2117 struct r600_vertexbuf_state *state,
2118 unsigned resource_offset,
2119 unsigned pkt_flags)
2120 {
2121 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2122 struct r600_fetch_shader *shader = (struct r600_fetch_shader*)rctx->vertex_fetch_shader.cso;
2123 uint32_t buffer_mask = shader ? shader->buffer_mask : ~0;
2124 uint32_t dirty_mask = state->dirty_mask & buffer_mask;
2125
2126 while (dirty_mask) {
2127 struct pipe_vertex_buffer *vb;
2128 struct r600_resource *rbuffer;
2129 uint64_t va;
2130 unsigned buffer_index = u_bit_scan(&dirty_mask);
2131 unsigned stride = pkt_flags == RADEON_CP_PACKET3_COMPUTE_MODE ?
2132 1 : shader->strides[buffer_index];
2133
2134 vb = &state->vb[buffer_index];
2135 rbuffer = (struct r600_resource*)vb->buffer.resource;
2136 assert(rbuffer);
2137
2138 va = rbuffer->gpu_address + vb->buffer_offset;
2139
2140 /* fetch resources start at index 992 */
2141 radeon_emit(cs, PKT3(PKT3_SET_RESOURCE, 8, 0) | pkt_flags);
2142 radeon_emit(cs, (resource_offset + buffer_index) * 8);
2143 radeon_emit(cs, va); /* RESOURCEi_WORD0 */
2144 radeon_emit(cs, rbuffer->b.b.width0 - vb->buffer_offset - 1); /* RESOURCEi_WORD1 */
2145 radeon_emit(cs, /* RESOURCEi_WORD2 */
2146 S_030008_ENDIAN_SWAP(r600_endian_swap(32)) |
2147 S_030008_STRIDE(stride) |
2148 S_030008_BASE_ADDRESS_HI(va >> 32UL));
2149 radeon_emit(cs, /* RESOURCEi_WORD3 */
2150 S_03000C_DST_SEL_X(V_03000C_SQ_SEL_X) |
2151 S_03000C_DST_SEL_Y(V_03000C_SQ_SEL_Y) |
2152 S_03000C_DST_SEL_Z(V_03000C_SQ_SEL_Z) |
2153 S_03000C_DST_SEL_W(V_03000C_SQ_SEL_W));
2154 radeon_emit(cs, 0); /* RESOURCEi_WORD4 */
2155 radeon_emit(cs, 0); /* RESOURCEi_WORD5 */
2156 radeon_emit(cs, 0); /* RESOURCEi_WORD6 */
2157 radeon_emit(cs, 0xc0000000); /* RESOURCEi_WORD7 */
2158
2159 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0) | pkt_flags);
2160 radeon_emit(cs, radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx, rbuffer,
2161 RADEON_USAGE_READ | RADEON_PRIO_VERTEX_BUFFER));
2162 }
2163 state->dirty_mask &= ~buffer_mask;
2164 }
2165
evergreen_fs_emit_vertex_buffers(struct r600_context * rctx,struct r600_atom * atom)2166 static void evergreen_fs_emit_vertex_buffers(struct r600_context *rctx, struct r600_atom * atom)
2167 {
2168 evergreen_emit_vertex_buffers(rctx, &rctx->vertex_buffer_state, EG_FETCH_CONSTANTS_OFFSET_FS, 0);
2169 }
2170
evergreen_cs_emit_vertex_buffers(struct r600_context * rctx,struct r600_atom * atom)2171 static void evergreen_cs_emit_vertex_buffers(struct r600_context *rctx, struct r600_atom * atom)
2172 {
2173 evergreen_emit_vertex_buffers(rctx, &rctx->cs_vertex_buffer_state, EG_FETCH_CONSTANTS_OFFSET_CS,
2174 RADEON_CP_PACKET3_COMPUTE_MODE);
2175 }
2176
evergreen_emit_constant_buffers(struct r600_context * rctx,struct r600_constbuf_state * state,unsigned buffer_id_base,unsigned reg_alu_constbuf_size,unsigned reg_alu_const_cache,unsigned pkt_flags)2177 static void evergreen_emit_constant_buffers(struct r600_context *rctx,
2178 struct r600_constbuf_state *state,
2179 unsigned buffer_id_base,
2180 unsigned reg_alu_constbuf_size,
2181 unsigned reg_alu_const_cache,
2182 unsigned pkt_flags)
2183 {
2184 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2185 uint32_t dirty_mask = state->dirty_mask;
2186
2187 while (dirty_mask) {
2188 struct pipe_constant_buffer *cb;
2189 struct r600_resource *rbuffer;
2190 uint64_t va;
2191 unsigned buffer_index = ffs(dirty_mask) - 1;
2192 unsigned gs_ring_buffer = (buffer_index == R600_GS_RING_CONST_BUFFER);
2193
2194 cb = &state->cb[buffer_index];
2195 rbuffer = (struct r600_resource*)cb->buffer;
2196 assert(rbuffer);
2197
2198 va = rbuffer->gpu_address + cb->buffer_offset;
2199
2200 if (buffer_index < R600_MAX_ALU_CONST_BUFFERS) {
2201 radeon_set_context_reg_flag(cs, reg_alu_constbuf_size + buffer_index * 4,
2202 DIV_ROUND_UP(cb->buffer_size, 256), pkt_flags);
2203 radeon_set_context_reg_flag(cs, reg_alu_const_cache + buffer_index * 4, va >> 8,
2204 pkt_flags);
2205 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0) | pkt_flags);
2206 radeon_emit(cs, radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx, rbuffer,
2207 RADEON_USAGE_READ | RADEON_PRIO_CONST_BUFFER));
2208 }
2209
2210 radeon_emit(cs, PKT3(PKT3_SET_RESOURCE, 8, 0) | pkt_flags);
2211 radeon_emit(cs, (buffer_id_base + buffer_index) * 8);
2212 radeon_emit(cs, va); /* RESOURCEi_WORD0 */
2213 radeon_emit(cs, cb->buffer_size -1); /* RESOURCEi_WORD1 */
2214 radeon_emit(cs, /* RESOURCEi_WORD2 */
2215 S_030008_ENDIAN_SWAP(gs_ring_buffer ? ENDIAN_NONE : r600_endian_swap(32)) |
2216 S_030008_STRIDE(gs_ring_buffer ? 4 : 16) |
2217 S_030008_BASE_ADDRESS_HI(va >> 32UL) |
2218 S_030008_DATA_FORMAT(FMT_32_32_32_32_FLOAT));
2219 radeon_emit(cs, /* RESOURCEi_WORD3 */
2220 S_03000C_UNCACHED(gs_ring_buffer ? 1 : 0) |
2221 S_03000C_DST_SEL_X(V_03000C_SQ_SEL_X) |
2222 S_03000C_DST_SEL_Y(V_03000C_SQ_SEL_Y) |
2223 S_03000C_DST_SEL_Z(V_03000C_SQ_SEL_Z) |
2224 S_03000C_DST_SEL_W(V_03000C_SQ_SEL_W));
2225 radeon_emit(cs, 0); /* RESOURCEi_WORD4 */
2226 radeon_emit(cs, 0); /* RESOURCEi_WORD5 */
2227 radeon_emit(cs, 0); /* RESOURCEi_WORD6 */
2228 radeon_emit(cs, /* RESOURCEi_WORD7 */
2229 S_03001C_TYPE(V_03001C_SQ_TEX_VTX_VALID_BUFFER));
2230
2231 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0) | pkt_flags);
2232 radeon_emit(cs, radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx, rbuffer,
2233 RADEON_USAGE_READ | RADEON_PRIO_CONST_BUFFER));
2234
2235 dirty_mask &= ~(1 << buffer_index);
2236 }
2237 state->dirty_mask = 0;
2238 }
2239
2240 /* VS constants can be in VS/ES (same space) or LS if tess is enabled */
evergreen_emit_vs_constant_buffers(struct r600_context * rctx,struct r600_atom * atom)2241 static void evergreen_emit_vs_constant_buffers(struct r600_context *rctx, struct r600_atom *atom)
2242 {
2243 if (rctx->vs_shader->current->shader.vs_as_ls) {
2244 evergreen_emit_constant_buffers(rctx, &rctx->constbuf_state[PIPE_SHADER_VERTEX],
2245 EG_FETCH_CONSTANTS_OFFSET_LS,
2246 R_028FC0_ALU_CONST_BUFFER_SIZE_LS_0,
2247 R_028F40_ALU_CONST_CACHE_LS_0,
2248 0 /* PKT3 flags */);
2249 } else {
2250 evergreen_emit_constant_buffers(rctx, &rctx->constbuf_state[PIPE_SHADER_VERTEX],
2251 EG_FETCH_CONSTANTS_OFFSET_VS,
2252 R_028180_ALU_CONST_BUFFER_SIZE_VS_0,
2253 R_028980_ALU_CONST_CACHE_VS_0,
2254 0 /* PKT3 flags */);
2255 }
2256 }
2257
evergreen_emit_gs_constant_buffers(struct r600_context * rctx,struct r600_atom * atom)2258 static void evergreen_emit_gs_constant_buffers(struct r600_context *rctx, struct r600_atom *atom)
2259 {
2260 evergreen_emit_constant_buffers(rctx, &rctx->constbuf_state[PIPE_SHADER_GEOMETRY],
2261 EG_FETCH_CONSTANTS_OFFSET_GS,
2262 R_0281C0_ALU_CONST_BUFFER_SIZE_GS_0,
2263 R_0289C0_ALU_CONST_CACHE_GS_0,
2264 0 /* PKT3 flags */);
2265 }
2266
evergreen_emit_ps_constant_buffers(struct r600_context * rctx,struct r600_atom * atom)2267 static void evergreen_emit_ps_constant_buffers(struct r600_context *rctx, struct r600_atom *atom)
2268 {
2269 evergreen_emit_constant_buffers(rctx, &rctx->constbuf_state[PIPE_SHADER_FRAGMENT],
2270 EG_FETCH_CONSTANTS_OFFSET_PS,
2271 R_028140_ALU_CONST_BUFFER_SIZE_PS_0,
2272 R_028940_ALU_CONST_CACHE_PS_0,
2273 0 /* PKT3 flags */);
2274 }
2275
evergreen_emit_cs_constant_buffers(struct r600_context * rctx,struct r600_atom * atom)2276 static void evergreen_emit_cs_constant_buffers(struct r600_context *rctx, struct r600_atom *atom)
2277 {
2278 evergreen_emit_constant_buffers(rctx, &rctx->constbuf_state[PIPE_SHADER_COMPUTE],
2279 EG_FETCH_CONSTANTS_OFFSET_CS,
2280 R_028FC0_ALU_CONST_BUFFER_SIZE_LS_0,
2281 R_028F40_ALU_CONST_CACHE_LS_0,
2282 RADEON_CP_PACKET3_COMPUTE_MODE);
2283 }
2284
2285 /* tes constants can be emitted to VS or ES - which are common */
evergreen_emit_tes_constant_buffers(struct r600_context * rctx,struct r600_atom * atom)2286 static void evergreen_emit_tes_constant_buffers(struct r600_context *rctx, struct r600_atom *atom)
2287 {
2288 if (!rctx->tes_shader)
2289 return;
2290 evergreen_emit_constant_buffers(rctx, &rctx->constbuf_state[PIPE_SHADER_TESS_EVAL],
2291 EG_FETCH_CONSTANTS_OFFSET_VS,
2292 R_028180_ALU_CONST_BUFFER_SIZE_VS_0,
2293 R_028980_ALU_CONST_CACHE_VS_0,
2294 0);
2295 }
2296
evergreen_emit_tcs_constant_buffers(struct r600_context * rctx,struct r600_atom * atom)2297 static void evergreen_emit_tcs_constant_buffers(struct r600_context *rctx, struct r600_atom *atom)
2298 {
2299 if (!rctx->tes_shader)
2300 return;
2301 evergreen_emit_constant_buffers(rctx, &rctx->constbuf_state[PIPE_SHADER_TESS_CTRL],
2302 EG_FETCH_CONSTANTS_OFFSET_HS,
2303 R_028F80_ALU_CONST_BUFFER_SIZE_HS_0,
2304 R_028F00_ALU_CONST_CACHE_HS_0,
2305 0);
2306 }
2307
evergreen_setup_scratch_buffers(struct r600_context * rctx)2308 void evergreen_setup_scratch_buffers(struct r600_context *rctx) {
2309 static const struct {
2310 unsigned ring_base;
2311 unsigned item_size;
2312 unsigned ring_size;
2313 } regs[EG_NUM_HW_STAGES] = {
2314 [R600_HW_STAGE_PS] = { R_008C68_SQ_PSTMP_RING_BASE, R_028914_SQ_PSTMP_RING_ITEMSIZE, R_008C6C_SQ_PSTMP_RING_SIZE },
2315 [R600_HW_STAGE_VS] = { R_008C60_SQ_VSTMP_RING_BASE, R_028910_SQ_VSTMP_RING_ITEMSIZE, R_008C64_SQ_VSTMP_RING_SIZE },
2316 [R600_HW_STAGE_GS] = { R_008C58_SQ_GSTMP_RING_BASE, R_02890C_SQ_GSTMP_RING_ITEMSIZE, R_008C5C_SQ_GSTMP_RING_SIZE },
2317 [R600_HW_STAGE_ES] = { R_008C50_SQ_ESTMP_RING_BASE, R_028908_SQ_ESTMP_RING_ITEMSIZE, R_008C54_SQ_ESTMP_RING_SIZE },
2318 [EG_HW_STAGE_LS] = { R_008E10_SQ_LSTMP_RING_BASE, R_028830_SQ_LSTMP_RING_ITEMSIZE, R_008E14_SQ_LSTMP_RING_SIZE },
2319 [EG_HW_STAGE_HS] = { R_008E18_SQ_HSTMP_RING_BASE, R_028834_SQ_HSTMP_RING_ITEMSIZE, R_008E1C_SQ_HSTMP_RING_SIZE }
2320 };
2321
2322 for (unsigned i = 0; i < EG_NUM_HW_STAGES; i++) {
2323 struct r600_pipe_shader *stage = rctx->hw_shader_stages[i].shader;
2324
2325 if (stage && unlikely(stage->scratch_space_needed)) {
2326 r600_setup_scratch_area_for_shader(rctx, stage,
2327 &rctx->scratch_buffers[i], regs[i].ring_base, regs[i].item_size, regs[i].ring_size);
2328 }
2329 }
2330 }
2331
evergreen_emit_sampler_views(struct r600_context * rctx,struct r600_samplerview_state * state,unsigned resource_id_base,unsigned pkt_flags)2332 static void evergreen_emit_sampler_views(struct r600_context *rctx,
2333 struct r600_samplerview_state *state,
2334 unsigned resource_id_base, unsigned pkt_flags)
2335 {
2336 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2337 uint32_t dirty_mask = state->dirty_mask;
2338
2339 while (dirty_mask) {
2340 struct r600_pipe_sampler_view *rview;
2341 unsigned resource_index = u_bit_scan(&dirty_mask);
2342 unsigned reloc;
2343
2344 rview = state->views[resource_index];
2345 assert(rview);
2346
2347 radeon_emit(cs, PKT3(PKT3_SET_RESOURCE, 8, 0) | pkt_flags);
2348 radeon_emit(cs, (resource_id_base + resource_index) * 8);
2349 radeon_emit_array(cs, rview->tex_resource_words, 8);
2350
2351 reloc = radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx, rview->tex_resource,
2352 RADEON_USAGE_READ |
2353 r600_get_sampler_view_priority(rview->tex_resource));
2354 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0) | pkt_flags);
2355 radeon_emit(cs, reloc);
2356
2357 if (!rview->skip_mip_address_reloc) {
2358 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0) | pkt_flags);
2359 radeon_emit(cs, reloc);
2360 }
2361 }
2362 state->dirty_mask = 0;
2363 }
2364
evergreen_emit_vs_sampler_views(struct r600_context * rctx,struct r600_atom * atom)2365 static void evergreen_emit_vs_sampler_views(struct r600_context *rctx, struct r600_atom *atom)
2366 {
2367 if (rctx->vs_shader->current->shader.vs_as_ls) {
2368 evergreen_emit_sampler_views(rctx, &rctx->samplers[PIPE_SHADER_VERTEX].views,
2369 EG_FETCH_CONSTANTS_OFFSET_LS + R600_MAX_CONST_BUFFERS, 0);
2370 } else {
2371 evergreen_emit_sampler_views(rctx, &rctx->samplers[PIPE_SHADER_VERTEX].views,
2372 EG_FETCH_CONSTANTS_OFFSET_VS + R600_MAX_CONST_BUFFERS, 0);
2373 }
2374 }
2375
evergreen_emit_gs_sampler_views(struct r600_context * rctx,struct r600_atom * atom)2376 static void evergreen_emit_gs_sampler_views(struct r600_context *rctx, struct r600_atom *atom)
2377 {
2378 evergreen_emit_sampler_views(rctx, &rctx->samplers[PIPE_SHADER_GEOMETRY].views,
2379 EG_FETCH_CONSTANTS_OFFSET_GS + R600_MAX_CONST_BUFFERS, 0);
2380 }
2381
evergreen_emit_tcs_sampler_views(struct r600_context * rctx,struct r600_atom * atom)2382 static void evergreen_emit_tcs_sampler_views(struct r600_context *rctx, struct r600_atom *atom)
2383 {
2384 evergreen_emit_sampler_views(rctx, &rctx->samplers[PIPE_SHADER_TESS_CTRL].views,
2385 EG_FETCH_CONSTANTS_OFFSET_HS + R600_MAX_CONST_BUFFERS, 0);
2386 }
2387
evergreen_emit_tes_sampler_views(struct r600_context * rctx,struct r600_atom * atom)2388 static void evergreen_emit_tes_sampler_views(struct r600_context *rctx, struct r600_atom *atom)
2389 {
2390 if (!rctx->tes_shader)
2391 return;
2392 evergreen_emit_sampler_views(rctx, &rctx->samplers[PIPE_SHADER_TESS_EVAL].views,
2393 EG_FETCH_CONSTANTS_OFFSET_VS + R600_MAX_CONST_BUFFERS, 0);
2394 }
2395
evergreen_emit_ps_sampler_views(struct r600_context * rctx,struct r600_atom * atom)2396 static void evergreen_emit_ps_sampler_views(struct r600_context *rctx, struct r600_atom *atom)
2397 {
2398 evergreen_emit_sampler_views(rctx, &rctx->samplers[PIPE_SHADER_FRAGMENT].views,
2399 EG_FETCH_CONSTANTS_OFFSET_PS + R600_MAX_CONST_BUFFERS, 0);
2400 }
2401
evergreen_emit_cs_sampler_views(struct r600_context * rctx,struct r600_atom * atom)2402 static void evergreen_emit_cs_sampler_views(struct r600_context *rctx, struct r600_atom *atom)
2403 {
2404 evergreen_emit_sampler_views(rctx, &rctx->samplers[PIPE_SHADER_COMPUTE].views,
2405 EG_FETCH_CONSTANTS_OFFSET_CS + R600_MAX_CONST_BUFFERS, RADEON_CP_PACKET3_COMPUTE_MODE);
2406 }
2407
cayman_convert_border_color(union pipe_color_union * in,union pipe_color_union * out,struct pipe_sampler_view * view)2408 static void cayman_convert_border_color(union pipe_color_union *in,
2409 union pipe_color_union *out,
2410 struct pipe_sampler_view *view)
2411 {
2412 enum pipe_format format = view->format;
2413 const struct util_format_description *d = util_format_description(format);
2414
2415 if ((!util_format_is_alpha(format) &&
2416 !util_format_is_luminance(format) &&
2417 !util_format_is_luminance_alpha(format) &&
2418 !util_format_is_intensity(format) &&
2419 //!util_format_is_depth_or_stencil(format) &&
2420 (format != PIPE_FORMAT_RGTC1_SNORM) &&
2421 (format != PIPE_FORMAT_RGTC1_UNORM) &&
2422 (format != PIPE_FORMAT_RGTC2_SNORM) &&
2423 (format != PIPE_FORMAT_RGTC2_UNORM) &&
2424 !(d->channel[0].size < 8) &&
2425 (d->nr_channels > 2)) ||
2426 (util_format_is_srgb(format) ||
2427 util_format_is_s3tc(format))
2428 ) {
2429 const float values[PIPE_SWIZZLE_MAX] = {
2430 in->f[0], in->f[1], in->f[2], in->f[3], 0.0f, 1.0f, 0.0f /* none */
2431 };
2432
2433 STATIC_ASSERT(PIPE_SWIZZLE_0 == 4);
2434 STATIC_ASSERT(PIPE_SWIZZLE_1 == 5);
2435 STATIC_ASSERT(PIPE_SWIZZLE_NONE == 6);
2436 STATIC_ASSERT(PIPE_SWIZZLE_MAX == 7);
2437
2438 out->f[0] = values[view->swizzle_r];
2439 out->f[1] = values[view->swizzle_g];
2440 out->f[2] = values[view->swizzle_b];
2441 out->f[3] = values[view->swizzle_a];
2442 } else {
2443 memcpy(out->f, in->f, 4 * sizeof(float));
2444 }
2445 }
2446
evergreen_convert_border_color(union pipe_color_union * in,union pipe_color_union * out,struct pipe_sampler_view * view)2447 static void evergreen_convert_border_color(union pipe_color_union *in,
2448 union pipe_color_union *out,
2449 struct pipe_sampler_view *view)
2450 {
2451 enum pipe_format format = view->format;
2452 const struct util_format_description *d = util_format_description(format);
2453
2454 int swizzle[4] = { view->swizzle_r, view->swizzle_g, view->swizzle_b,
2455 view->swizzle_a };
2456
2457 bool is_lai = util_format_is_alpha(format) ||
2458 util_format_is_luminance(format) ||
2459 util_format_is_luminance_alpha(format) ||
2460 util_format_is_intensity(format) ||
2461 d->channel[0].size < 8;
2462
2463 if (is_lai) {
2464 for (int i = 0; i < 4; ++i) {
2465 swizzle[i] = i;
2466 }
2467 }
2468
2469 if (!util_format_is_depth_or_stencil(format)) {
2470
2471 for (int i = 0; i < 4; ++i) {
2472
2473 if (swizzle[i] == 4) {
2474 out->f[i] = 0.0f;
2475 continue;
2476 }
2477
2478 if (swizzle[i] == 5) {
2479 out->f[i] = 1.0f;
2480 continue;
2481 }
2482
2483 if (util_format_is_pure_integer(format)) {
2484 int cs = d->channel[d->swizzle[i]].size;
2485 if (d->channel[d->swizzle[i]].type == UTIL_FORMAT_TYPE_SIGNED)
2486 out->f[i] = ((double)(in->i[swizzle[i]])) / ((1ul << (cs - 1)) - 1 );
2487 else if (d->channel[d->swizzle[i]].type == UTIL_FORMAT_TYPE_UNSIGNED)
2488 out->f[i] = ((double)(in->ui[swizzle[i]])) / ((1ul << cs) - 1 );
2489 else
2490 out->f[i] = 0;
2491 } else {
2492 out->f[i] = in->f[swizzle[i]];
2493 }
2494 }
2495
2496 } else {
2497 switch (format) {
2498 case PIPE_FORMAT_X24S8_UINT:
2499 case PIPE_FORMAT_X32_S8X24_UINT:
2500 out->f[0] = (double)(in->ui[0]) / 255.0;
2501 out->f[1] = out->f[2] = out->f[3] = 0.0f;
2502 break;
2503 default:
2504 memcpy(out->f, in->f, 4 * sizeof(float));
2505 }
2506 }
2507 }
2508
evergreen_emit_sampler_states(struct r600_context * rctx,struct r600_textures_info * texinfo,unsigned resource_id_base,unsigned border_index_reg,unsigned pkt_flags)2509 static void evergreen_emit_sampler_states(struct r600_context *rctx,
2510 struct r600_textures_info *texinfo,
2511 unsigned resource_id_base,
2512 unsigned border_index_reg,
2513 unsigned pkt_flags)
2514 {
2515 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2516 uint32_t dirty_mask = texinfo->states.dirty_mask;
2517 union pipe_color_union border_color = {{0,0,0,1}};
2518 union pipe_color_union *border_color_ptr = &border_color;
2519
2520 while (dirty_mask) {
2521 struct r600_pipe_sampler_state *rstate;
2522 unsigned i = u_bit_scan(&dirty_mask);
2523
2524 rstate = texinfo->states.states[i];
2525 assert(rstate);
2526
2527 if (rstate->border_color_use) {
2528 struct r600_pipe_sampler_view *rview = texinfo->views.views[i];
2529 if (rview) {
2530 if (rctx->b.gfx_level < CAYMAN) {
2531 evergreen_convert_border_color(&rstate->border_color,
2532 &border_color, &rview->base);
2533 } else {
2534 cayman_convert_border_color(&rstate->border_color,
2535 &border_color, &rview->base);
2536 }
2537 } else {
2538 border_color_ptr = &rstate->border_color;
2539 }
2540 }
2541
2542 radeon_emit(cs, PKT3(PKT3_SET_SAMPLER, 3, 0) | pkt_flags);
2543 radeon_emit(cs, (resource_id_base + i) * 3);
2544 radeon_emit_array(cs, rstate->tex_sampler_words, 3);
2545
2546 if (rstate->border_color_use) {
2547 radeon_set_config_reg_seq(cs, border_index_reg, 5);
2548 radeon_emit(cs, i);
2549 radeon_emit_array(cs, border_color_ptr->ui, 4);
2550 }
2551 }
2552 texinfo->states.dirty_mask = 0;
2553 }
2554
evergreen_emit_vs_sampler_states(struct r600_context * rctx,struct r600_atom * atom)2555 static void evergreen_emit_vs_sampler_states(struct r600_context *rctx, struct r600_atom *atom)
2556 {
2557 if (rctx->vs_shader->current->shader.vs_as_ls) {
2558 evergreen_emit_sampler_states(rctx, &rctx->samplers[PIPE_SHADER_VERTEX], 72,
2559 R_00A450_TD_LS_SAMPLER0_BORDER_COLOR_INDEX, 0);
2560 } else {
2561 evergreen_emit_sampler_states(rctx, &rctx->samplers[PIPE_SHADER_VERTEX], 18,
2562 R_00A414_TD_VS_SAMPLER0_BORDER_INDEX, 0);
2563 }
2564 }
2565
evergreen_emit_gs_sampler_states(struct r600_context * rctx,struct r600_atom * atom)2566 static void evergreen_emit_gs_sampler_states(struct r600_context *rctx, struct r600_atom *atom)
2567 {
2568 evergreen_emit_sampler_states(rctx, &rctx->samplers[PIPE_SHADER_GEOMETRY], 36,
2569 R_00A428_TD_GS_SAMPLER0_BORDER_INDEX, 0);
2570 }
2571
evergreen_emit_tcs_sampler_states(struct r600_context * rctx,struct r600_atom * atom)2572 static void evergreen_emit_tcs_sampler_states(struct r600_context *rctx, struct r600_atom *atom)
2573 {
2574 evergreen_emit_sampler_states(rctx, &rctx->samplers[PIPE_SHADER_TESS_CTRL], 54,
2575 R_00A43C_TD_HS_SAMPLER0_BORDER_COLOR_INDEX, 0);
2576 }
2577
evergreen_emit_tes_sampler_states(struct r600_context * rctx,struct r600_atom * atom)2578 static void evergreen_emit_tes_sampler_states(struct r600_context *rctx, struct r600_atom *atom)
2579 {
2580 if (!rctx->tes_shader)
2581 return;
2582 evergreen_emit_sampler_states(rctx, &rctx->samplers[PIPE_SHADER_TESS_EVAL], 18,
2583 R_00A414_TD_VS_SAMPLER0_BORDER_INDEX, 0);
2584 }
2585
evergreen_emit_ps_sampler_states(struct r600_context * rctx,struct r600_atom * atom)2586 static void evergreen_emit_ps_sampler_states(struct r600_context *rctx, struct r600_atom *atom)
2587 {
2588 evergreen_emit_sampler_states(rctx, &rctx->samplers[PIPE_SHADER_FRAGMENT], 0,
2589 R_00A400_TD_PS_SAMPLER0_BORDER_INDEX, 0);
2590 }
2591
evergreen_emit_cs_sampler_states(struct r600_context * rctx,struct r600_atom * atom)2592 static void evergreen_emit_cs_sampler_states(struct r600_context *rctx, struct r600_atom *atom)
2593 {
2594 evergreen_emit_sampler_states(rctx, &rctx->samplers[PIPE_SHADER_COMPUTE], 90,
2595 R_00A464_TD_CS_SAMPLER0_BORDER_INDEX,
2596 RADEON_CP_PACKET3_COMPUTE_MODE);
2597 }
2598
evergreen_emit_sample_mask(struct r600_context * rctx,struct r600_atom * a)2599 static void evergreen_emit_sample_mask(struct r600_context *rctx, struct r600_atom *a)
2600 {
2601 struct r600_sample_mask *s = (struct r600_sample_mask*)a;
2602 uint8_t mask = s->sample_mask;
2603
2604 radeon_set_context_reg(&rctx->b.gfx.cs, R_028C3C_PA_SC_AA_MASK,
2605 mask | (mask << 8) | (mask << 16) | (mask << 24));
2606 }
2607
cayman_emit_sample_mask(struct r600_context * rctx,struct r600_atom * a)2608 static void cayman_emit_sample_mask(struct r600_context *rctx, struct r600_atom *a)
2609 {
2610 struct r600_sample_mask *s = (struct r600_sample_mask*)a;
2611 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2612 uint16_t mask = s->sample_mask;
2613
2614 radeon_set_context_reg_seq(cs, CM_R_028C38_PA_SC_AA_MASK_X0Y0_X1Y0, 2);
2615 radeon_emit(cs, mask | (mask << 16)); /* X0Y0_X1Y0 */
2616 radeon_emit(cs, mask | (mask << 16)); /* X0Y1_X1Y1 */
2617 }
2618
evergreen_emit_vertex_fetch_shader(struct r600_context * rctx,struct r600_atom * a)2619 static void evergreen_emit_vertex_fetch_shader(struct r600_context *rctx, struct r600_atom *a)
2620 {
2621 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2622 struct r600_cso_state *state = (struct r600_cso_state*)a;
2623 struct r600_fetch_shader *shader = (struct r600_fetch_shader*)state->cso;
2624
2625 if (!shader)
2626 return;
2627
2628 radeon_set_context_reg(cs, R_0288A4_SQ_PGM_START_FS,
2629 (shader->buffer->gpu_address + shader->offset) >> 8);
2630 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
2631 radeon_emit(cs, radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx, shader->buffer,
2632 RADEON_USAGE_READ |
2633 RADEON_PRIO_SHADER_BINARY));
2634 }
2635
evergreen_emit_shader_stages(struct r600_context * rctx,struct r600_atom * a)2636 static void evergreen_emit_shader_stages(struct r600_context *rctx, struct r600_atom *a)
2637 {
2638 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2639 struct r600_shader_stages_state *state = (struct r600_shader_stages_state*)a;
2640
2641 uint32_t v = 0, v2 = 0, primid = 0, tf_param = 0;
2642
2643 if (rctx->vs_shader->current->shader.vs_as_gs_a) {
2644 v2 = S_028A40_MODE(V_028A40_GS_SCENARIO_A);
2645 primid = 1;
2646 }
2647
2648 if (state->geom_enable) {
2649 uint32_t cut_val;
2650
2651 if (rctx->gs_shader->gs_max_out_vertices <= 128)
2652 cut_val = V_028A40_GS_CUT_128;
2653 else if (rctx->gs_shader->gs_max_out_vertices <= 256)
2654 cut_val = V_028A40_GS_CUT_256;
2655 else if (rctx->gs_shader->gs_max_out_vertices <= 512)
2656 cut_val = V_028A40_GS_CUT_512;
2657 else
2658 cut_val = V_028A40_GS_CUT_1024;
2659
2660 v = S_028B54_GS_EN(1) |
2661 S_028B54_VS_EN(V_028B54_VS_STAGE_COPY_SHADER);
2662 if (!rctx->tes_shader)
2663 v |= S_028B54_ES_EN(V_028B54_ES_STAGE_REAL);
2664
2665 v2 = S_028A40_MODE(V_028A40_GS_SCENARIO_G) |
2666 S_028A40_CUT_MODE(cut_val);
2667
2668 if (rctx->gs_shader->current->shader.gs_prim_id_input)
2669 primid = 1;
2670 }
2671
2672 if (rctx->tes_shader) {
2673 uint32_t type, partitioning, topology;
2674 struct tgsi_shader_info *info = &rctx->tes_shader->current->selector->info;
2675 unsigned tes_prim_mode = info->properties[TGSI_PROPERTY_TES_PRIM_MODE];
2676 unsigned tes_spacing = info->properties[TGSI_PROPERTY_TES_SPACING];
2677 bool tes_vertex_order_cw = info->properties[TGSI_PROPERTY_TES_VERTEX_ORDER_CW];
2678 bool tes_point_mode = info->properties[TGSI_PROPERTY_TES_POINT_MODE];
2679 switch (tes_prim_mode) {
2680 case MESA_PRIM_LINES:
2681 type = V_028B6C_TESS_ISOLINE;
2682 break;
2683 case MESA_PRIM_TRIANGLES:
2684 type = V_028B6C_TESS_TRIANGLE;
2685 break;
2686 case MESA_PRIM_QUADS:
2687 type = V_028B6C_TESS_QUAD;
2688 break;
2689 default:
2690 assert(0);
2691 return;
2692 }
2693
2694 switch (tes_spacing) {
2695 case PIPE_TESS_SPACING_FRACTIONAL_ODD:
2696 partitioning = V_028B6C_PART_FRAC_ODD;
2697 break;
2698 case PIPE_TESS_SPACING_FRACTIONAL_EVEN:
2699 partitioning = V_028B6C_PART_FRAC_EVEN;
2700 break;
2701 case PIPE_TESS_SPACING_EQUAL:
2702 partitioning = V_028B6C_PART_INTEGER;
2703 break;
2704 default:
2705 assert(0);
2706 return;
2707 }
2708
2709 if (tes_point_mode)
2710 topology = V_028B6C_OUTPUT_POINT;
2711 else if (tes_prim_mode == MESA_PRIM_LINES)
2712 topology = V_028B6C_OUTPUT_LINE;
2713 else if (tes_vertex_order_cw)
2714 /* XXX follow radeonsi and invert */
2715 topology = V_028B6C_OUTPUT_TRIANGLE_CCW;
2716 else
2717 topology = V_028B6C_OUTPUT_TRIANGLE_CW;
2718
2719 tf_param = S_028B6C_TYPE(type) |
2720 S_028B6C_PARTITIONING(partitioning) |
2721 S_028B6C_TOPOLOGY(topology);
2722 }
2723
2724 if (rctx->tes_shader) {
2725 v |= S_028B54_LS_EN(V_028B54_LS_STAGE_ON) |
2726 S_028B54_HS_EN(1);
2727 if (!state->geom_enable)
2728 v |= S_028B54_VS_EN(V_028B54_VS_STAGE_DS);
2729 else
2730 v |= S_028B54_ES_EN(V_028B54_ES_STAGE_DS);
2731 }
2732
2733 radeon_set_context_reg(cs, R_028AB8_VGT_VTX_CNT_EN, v ? 1 : 0 );
2734 radeon_set_context_reg(cs, R_028B54_VGT_SHADER_STAGES_EN, v);
2735 radeon_set_context_reg(cs, R_028A40_VGT_GS_MODE, v2);
2736 radeon_set_context_reg(cs, R_028A84_VGT_PRIMITIVEID_EN, primid);
2737 radeon_set_context_reg(cs, R_028B6C_VGT_TF_PARAM, tf_param);
2738 }
2739
evergreen_emit_gs_rings(struct r600_context * rctx,struct r600_atom * a)2740 static void evergreen_emit_gs_rings(struct r600_context *rctx, struct r600_atom *a)
2741 {
2742 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2743 struct r600_gs_rings_state *state = (struct r600_gs_rings_state*)a;
2744 struct r600_resource *rbuffer;
2745
2746 radeon_set_config_reg(cs, R_008040_WAIT_UNTIL, S_008040_WAIT_3D_IDLE(1));
2747 radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 0, 0));
2748 radeon_emit(cs, EVENT_TYPE(EVENT_TYPE_VGT_FLUSH));
2749
2750 if (state->enable) {
2751 rbuffer =(struct r600_resource*)state->esgs_ring.buffer;
2752 radeon_set_config_reg(cs, R_008C40_SQ_ESGS_RING_BASE,
2753 rbuffer->gpu_address >> 8);
2754 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
2755 radeon_emit(cs, radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx, rbuffer,
2756 RADEON_USAGE_READWRITE |
2757 RADEON_PRIO_SHADER_RINGS));
2758 radeon_set_config_reg(cs, R_008C44_SQ_ESGS_RING_SIZE,
2759 state->esgs_ring.buffer_size >> 8);
2760
2761 rbuffer =(struct r600_resource*)state->gsvs_ring.buffer;
2762 radeon_set_config_reg(cs, R_008C48_SQ_GSVS_RING_BASE,
2763 rbuffer->gpu_address >> 8);
2764 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
2765 radeon_emit(cs, radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx, rbuffer,
2766 RADEON_USAGE_READWRITE |
2767 RADEON_PRIO_SHADER_RINGS));
2768 radeon_set_config_reg(cs, R_008C4C_SQ_GSVS_RING_SIZE,
2769 state->gsvs_ring.buffer_size >> 8);
2770 } else {
2771 radeon_set_config_reg(cs, R_008C44_SQ_ESGS_RING_SIZE, 0);
2772 radeon_set_config_reg(cs, R_008C4C_SQ_GSVS_RING_SIZE, 0);
2773 }
2774
2775 radeon_set_config_reg(cs, R_008040_WAIT_UNTIL, S_008040_WAIT_3D_IDLE(1));
2776 radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 0, 0));
2777 radeon_emit(cs, EVENT_TYPE(EVENT_TYPE_VGT_FLUSH));
2778 }
2779
cayman_init_common_regs(struct r600_command_buffer * cb,enum amd_gfx_level gfx_level,enum radeon_family ctx_family,int ctx_drm_minor)2780 void cayman_init_common_regs(struct r600_command_buffer *cb,
2781 enum amd_gfx_level gfx_level,
2782 enum radeon_family ctx_family,
2783 int ctx_drm_minor)
2784 {
2785 r600_store_config_reg_seq(cb, R_008C00_SQ_CONFIG, 2);
2786 r600_store_value(cb, S_008C00_EXPORT_SRC_C(1)); /* R_008C00_SQ_CONFIG */
2787 /* always set the temp clauses */
2788 r600_store_value(cb, S_008C04_NUM_CLAUSE_TEMP_GPRS(4)); /* R_008C04_SQ_GPR_RESOURCE_MGMT_1 */
2789
2790 r600_store_config_reg_seq(cb, R_008C10_SQ_GLOBAL_GPR_RESOURCE_MGMT_1, 2);
2791 r600_store_value(cb, 0); /* R_008C10_SQ_GLOBAL_GPR_RESOURCE_MGMT_1 */
2792 r600_store_value(cb, 0); /* R_008C14_SQ_GLOBAL_GPR_RESOURCE_MGMT_2 */
2793
2794 r600_store_config_reg(cb, R_008D8C_SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, (1 << 8));
2795
2796 r600_store_context_reg_seq(cb, R_028350_SX_MISC, 2);
2797 r600_store_value(cb, 0);
2798 r600_store_value(cb, S_028354_SURFACE_SYNC_MASK(0xf));
2799
2800 r600_store_context_reg(cb, R_028800_DB_DEPTH_CONTROL, 0);
2801 }
2802
cayman_init_atom_start_cs(struct r600_context * rctx)2803 static void cayman_init_atom_start_cs(struct r600_context *rctx)
2804 {
2805 struct r600_command_buffer *cb = &rctx->start_cs_cmd;
2806 int i;
2807
2808 r600_init_command_buffer(cb, 338);
2809
2810 /* This must be first. */
2811 r600_store_value(cb, PKT3(PKT3_CONTEXT_CONTROL, 1, 0));
2812 r600_store_value(cb, 0x80000000);
2813 r600_store_value(cb, 0x80000000);
2814
2815 /* We're setting config registers here. */
2816 r600_store_value(cb, PKT3(PKT3_EVENT_WRITE, 0, 0));
2817 r600_store_value(cb, EVENT_TYPE(EVENT_TYPE_PS_PARTIAL_FLUSH) | EVENT_INDEX(4));
2818
2819 /* This enables pipeline stat & streamout queries.
2820 * They are only disabled by blits.
2821 */
2822 r600_store_value(cb, PKT3(PKT3_EVENT_WRITE, 0, 0));
2823 r600_store_value(cb, EVENT_TYPE(EVENT_TYPE_PIPELINESTAT_START) | EVENT_INDEX(0));
2824
2825 cayman_init_common_regs(cb, rctx->b.gfx_level,
2826 rctx->b.family, rctx->screen->b.info.drm_minor);
2827
2828 r600_store_config_reg(cb, R_009100_SPI_CONFIG_CNTL, 0);
2829 r600_store_config_reg(cb, R_00913C_SPI_CONFIG_CNTL_1, S_00913C_VTX_DONE_DELAY(4));
2830
2831 /* remove LS/HS from one SIMD for hw workaround */
2832 r600_store_config_reg_seq(cb, R_008E20_SQ_STATIC_THREAD_MGMT1, 3);
2833 r600_store_value(cb, 0xffffffff);
2834 r600_store_value(cb, 0xffffffff);
2835 r600_store_value(cb, 0xfffffffe);
2836
2837 r600_store_context_reg_seq(cb, R_028900_SQ_ESGS_RING_ITEMSIZE, 6);
2838 r600_store_value(cb, 0); /* R_028900_SQ_ESGS_RING_ITEMSIZE */
2839 r600_store_value(cb, 0); /* R_028904_SQ_GSVS_RING_ITEMSIZE */
2840 r600_store_value(cb, 0); /* R_028908_SQ_ESTMP_RING_ITEMSIZE */
2841 r600_store_value(cb, 0); /* R_02890C_SQ_GSTMP_RING_ITEMSIZE */
2842 r600_store_value(cb, 0); /* R_028910_SQ_VSTMP_RING_ITEMSIZE */
2843 r600_store_value(cb, 0); /* R_028914_SQ_PSTMP_RING_ITEMSIZE */
2844
2845 r600_store_context_reg_seq(cb, R_02891C_SQ_GS_VERT_ITEMSIZE, 4);
2846 r600_store_value(cb, 0); /* R_02891C_SQ_GS_VERT_ITEMSIZE */
2847 r600_store_value(cb, 0); /* R_028920_SQ_GS_VERT_ITEMSIZE_1 */
2848 r600_store_value(cb, 0); /* R_028924_SQ_GS_VERT_ITEMSIZE_2 */
2849 r600_store_value(cb, 0); /* R_028928_SQ_GS_VERT_ITEMSIZE_3 */
2850
2851 r600_store_context_reg_seq(cb, R_028A10_VGT_OUTPUT_PATH_CNTL, 13);
2852 r600_store_value(cb, 0); /* R_028A10_VGT_OUTPUT_PATH_CNTL */
2853 r600_store_value(cb, 0); /* R_028A14_VGT_HOS_CNTL */
2854 r600_store_value(cb, fui(64)); /* R_028A18_VGT_HOS_MAX_TESS_LEVEL */
2855 r600_store_value(cb, fui(0)); /* R_028A1C_VGT_HOS_MIN_TESS_LEVEL */
2856 r600_store_value(cb, 16); /* R_028A20_VGT_HOS_REUSE_DEPTH */
2857 r600_store_value(cb, 0); /* R_028A24_VGT_GROUP_PRIM_TYPE */
2858 r600_store_value(cb, 0); /* R_028A28_VGT_GROUP_FIRST_DECR */
2859 r600_store_value(cb, 0); /* R_028A2C_VGT_GROUP_DECR */
2860 r600_store_value(cb, 0); /* R_028A30_VGT_GROUP_VECT_0_CNTL */
2861 r600_store_value(cb, 0); /* R_028A34_VGT_GROUP_VECT_1_CNTL */
2862 r600_store_value(cb, 0); /* R_028A38_VGT_GROUP_VECT_0_FMT_CNTL */
2863 r600_store_value(cb, 0); /* R_028A3C_VGT_GROUP_VECT_1_FMT_CNTL */
2864 r600_store_value(cb, 0); /* R_028A40_VGT_GS_MODE */
2865
2866 r600_store_context_reg(cb, R_028B98_VGT_STRMOUT_BUFFER_CONFIG, 0);
2867
2868 r600_store_config_reg(cb, R_008A14_PA_CL_ENHANCE, (3 << 1) | 1);
2869
2870 r600_store_context_reg_seq(cb, CM_R_028BD4_PA_SC_CENTROID_PRIORITY_0, 2);
2871 r600_store_value(cb, 0x76543210); /* CM_R_028BD4_PA_SC_CENTROID_PRIORITY_0 */
2872 r600_store_value(cb, 0xfedcba98); /* CM_R_028BD8_PA_SC_CENTROID_PRIORITY_1 */
2873
2874 r600_store_context_reg(cb, R_028724_GDS_ADDR_SIZE, 0x3fff);
2875 r600_store_context_reg_seq(cb, R_0288E8_SQ_LDS_ALLOC, 2);
2876 r600_store_value(cb, 0); /* R_0288E8_SQ_LDS_ALLOC */
2877 r600_store_value(cb, 0); /* R_0288EC_SQ_LDS_ALLOC_PS */
2878
2879 r600_store_context_reg(cb, R_0288F0_SQ_VTX_SEMANTIC_CLEAR, ~0);
2880
2881 r600_store_context_reg_seq(cb, R_028400_VGT_MAX_VTX_INDX, 2);
2882 r600_store_value(cb, ~0); /* R_028400_VGT_MAX_VTX_INDX */
2883 r600_store_value(cb, 0); /* R_028404_VGT_MIN_VTX_INDX */
2884
2885 r600_store_ctl_const(cb, R_03CFF0_SQ_VTX_BASE_VTX_LOC, 0);
2886
2887 r600_store_context_reg(cb, R_028028_DB_STENCIL_CLEAR, 0);
2888
2889 r600_store_context_reg(cb, R_0286DC_SPI_FOG_CNTL, 0);
2890
2891 r600_store_context_reg_seq(cb, R_028AC0_DB_SRESULTS_COMPARE_STATE0, 3);
2892 r600_store_value(cb, 0); /* R_028AC0_DB_SRESULTS_COMPARE_STATE0 */
2893 r600_store_value(cb, 0); /* R_028AC4_DB_SRESULTS_COMPARE_STATE1 */
2894 r600_store_value(cb, 0); /* R_028AC8_DB_PRELOAD_CONTROL */
2895
2896 r600_store_context_reg(cb, R_028200_PA_SC_WINDOW_OFFSET, 0);
2897 r600_store_context_reg(cb, R_02820C_PA_SC_CLIPRECT_RULE, 0xFFFF);
2898
2899 r600_store_context_reg(cb, R_028230_PA_SC_EDGERULE, 0xAAAAAAAA);
2900 r600_store_context_reg(cb, R_028820_PA_CL_NANINF_CNTL, 0);
2901
2902 r600_store_context_reg_seq(cb, R_028240_PA_SC_GENERIC_SCISSOR_TL, 2);
2903 r600_store_value(cb, 0); /* R_028240_PA_SC_GENERIC_SCISSOR_TL */
2904 r600_store_value(cb, S_028244_BR_X(16384) | S_028244_BR_Y(16384)); /* R_028244_PA_SC_GENERIC_SCISSOR_BR */
2905
2906 r600_store_context_reg_seq(cb, R_028030_PA_SC_SCREEN_SCISSOR_TL, 2);
2907 r600_store_value(cb, 0); /* R_028030_PA_SC_SCREEN_SCISSOR_TL */
2908 r600_store_value(cb, S_028034_BR_X(16384) | S_028034_BR_Y(16384)); /* R_028034_PA_SC_SCREEN_SCISSOR_BR */
2909
2910 r600_store_context_reg(cb, R_028848_SQ_PGM_RESOURCES_2_PS, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
2911 r600_store_context_reg(cb, R_028864_SQ_PGM_RESOURCES_2_VS, S_028864_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
2912 r600_store_context_reg(cb, R_02887C_SQ_PGM_RESOURCES_2_GS, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
2913 r600_store_context_reg(cb, R_028894_SQ_PGM_RESOURCES_2_ES, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
2914 r600_store_context_reg(cb, R_0288C0_SQ_PGM_RESOURCES_2_HS, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
2915 r600_store_context_reg(cb, R_0288D8_SQ_PGM_RESOURCES_2_LS, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
2916
2917 r600_store_context_reg(cb, R_0288A8_SQ_PGM_RESOURCES_FS, 0);
2918
2919 /* to avoid GPU doing any preloading of constant from random address */
2920 r600_store_context_reg_seq(cb, R_028140_ALU_CONST_BUFFER_SIZE_PS_0, 16);
2921 for (i = 0; i < 16; i++)
2922 r600_store_value(cb, 0);
2923
2924 r600_store_context_reg_seq(cb, R_028180_ALU_CONST_BUFFER_SIZE_VS_0, 16);
2925 for (i = 0; i < 16; i++)
2926 r600_store_value(cb, 0);
2927
2928 r600_store_context_reg_seq(cb, R_0281C0_ALU_CONST_BUFFER_SIZE_GS_0, 16);
2929 for (i = 0; i < 16; i++)
2930 r600_store_value(cb, 0);
2931
2932 r600_store_context_reg_seq(cb, R_028FC0_ALU_CONST_BUFFER_SIZE_LS_0, 16);
2933 for (i = 0; i < 16; i++)
2934 r600_store_value(cb, 0);
2935
2936 r600_store_context_reg_seq(cb, R_028F80_ALU_CONST_BUFFER_SIZE_HS_0, 16);
2937 for (i = 0; i < 16; i++)
2938 r600_store_value(cb, 0);
2939
2940 if (rctx->screen->b.has_streamout) {
2941 r600_store_context_reg(cb, R_028B28_VGT_STRMOUT_DRAW_OPAQUE_OFFSET, 0);
2942 }
2943
2944 r600_store_context_reg(cb, R_028010_DB_RENDER_OVERRIDE2, 0);
2945 r600_store_context_reg(cb, R_028234_PA_SU_HARDWARE_SCREEN_OFFSET, 0);
2946 r600_store_context_reg(cb, R_0286C8_SPI_THREAD_GROUPING, 0);
2947 r600_store_context_reg_seq(cb, R_0286E4_SPI_PS_IN_CONTROL_2, 2);
2948 r600_store_value(cb, 0); /* R_0286E4_SPI_PS_IN_CONTROL_2 */
2949 r600_store_value(cb, 0); /* R_0286E8_SPI_COMPUTE_INPUT_CNTL */
2950
2951 r600_store_context_reg_seq(cb, R_028B54_VGT_SHADER_STAGES_EN, 2);
2952 r600_store_value(cb, 0); /* R028B54_VGT_SHADER_STAGES_EN */
2953 r600_store_value(cb, 0); /* R028B58_VGT_LS_HS_CONFIG */
2954 r600_store_context_reg(cb, R_028B6C_VGT_TF_PARAM, 0);
2955 eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0, 0x01000FFF);
2956 eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0 + (32 * 4), 0x01000FFF);
2957 eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0 + (64 * 4), 0x01000FFF);
2958 eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0 + (96 * 4), 0x01000FFF);
2959 eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0 + (128 * 4), 0x01000FFF);
2960 }
2961
evergreen_init_common_regs(struct r600_context * rctx,struct r600_command_buffer * cb,enum amd_gfx_level gfx_level,enum radeon_family ctx_family,int ctx_drm_minor)2962 void evergreen_init_common_regs(struct r600_context *rctx, struct r600_command_buffer *cb,
2963 enum amd_gfx_level gfx_level,
2964 enum radeon_family ctx_family,
2965 int ctx_drm_minor)
2966 {
2967 int ps_prio;
2968 int vs_prio;
2969 int gs_prio;
2970 int es_prio;
2971
2972 int hs_prio;
2973 int cs_prio;
2974 int ls_prio;
2975
2976 unsigned tmp;
2977
2978 ps_prio = 0;
2979 vs_prio = 1;
2980 gs_prio = 2;
2981 es_prio = 3;
2982 hs_prio = 3;
2983 ls_prio = 3;
2984 cs_prio = 0;
2985
2986 rctx->default_gprs[R600_HW_STAGE_PS] = 93;
2987 rctx->default_gprs[R600_HW_STAGE_VS] = 46;
2988 rctx->r6xx_num_clause_temp_gprs = 4;
2989 rctx->default_gprs[R600_HW_STAGE_GS] = 31;
2990 rctx->default_gprs[R600_HW_STAGE_ES] = 31;
2991 rctx->default_gprs[EG_HW_STAGE_HS] = 23;
2992 rctx->default_gprs[EG_HW_STAGE_LS] = 23;
2993
2994 tmp = 0;
2995 switch (ctx_family) {
2996 case CHIP_CEDAR:
2997 case CHIP_PALM:
2998 case CHIP_SUMO:
2999 case CHIP_SUMO2:
3000 case CHIP_CAICOS:
3001 break;
3002 default:
3003 tmp |= S_008C00_VC_ENABLE(1);
3004 break;
3005 }
3006 tmp |= S_008C00_EXPORT_SRC_C(1);
3007 tmp |= S_008C00_CS_PRIO(cs_prio);
3008 tmp |= S_008C00_LS_PRIO(ls_prio);
3009 tmp |= S_008C00_HS_PRIO(hs_prio);
3010 tmp |= S_008C00_PS_PRIO(ps_prio);
3011 tmp |= S_008C00_VS_PRIO(vs_prio);
3012 tmp |= S_008C00_GS_PRIO(gs_prio);
3013 tmp |= S_008C00_ES_PRIO(es_prio);
3014
3015 r600_store_config_reg_seq(cb, R_008C00_SQ_CONFIG, 1);
3016 r600_store_value(cb, tmp); /* R_008C00_SQ_CONFIG */
3017
3018 r600_store_config_reg_seq(cb, R_008C10_SQ_GLOBAL_GPR_RESOURCE_MGMT_1, 2);
3019 r600_store_value(cb, 0); /* R_008C10_SQ_GLOBAL_GPR_RESOURCE_MGMT_1 */
3020 r600_store_value(cb, 0); /* R_008C14_SQ_GLOBAL_GPR_RESOURCE_MGMT_2 */
3021
3022 /* The cs checker requires this register to be set. */
3023 r600_store_context_reg(cb, R_028800_DB_DEPTH_CONTROL, 0);
3024
3025 r600_store_context_reg_seq(cb, R_028350_SX_MISC, 2);
3026 r600_store_value(cb, 0);
3027 r600_store_value(cb, S_028354_SURFACE_SYNC_MASK(0xf));
3028
3029 return;
3030 }
3031
evergreen_init_atom_start_cs(struct r600_context * rctx)3032 void evergreen_init_atom_start_cs(struct r600_context *rctx)
3033 {
3034 struct r600_command_buffer *cb = &rctx->start_cs_cmd;
3035 int num_ps_threads;
3036 int num_vs_threads;
3037 int num_gs_threads;
3038 int num_es_threads;
3039 int num_hs_threads;
3040 int num_ls_threads;
3041
3042 int num_ps_stack_entries;
3043 int num_vs_stack_entries;
3044 int num_gs_stack_entries;
3045 int num_es_stack_entries;
3046 int num_hs_stack_entries;
3047 int num_ls_stack_entries;
3048 enum radeon_family family;
3049 unsigned tmp, i;
3050
3051 if (rctx->b.gfx_level == CAYMAN) {
3052 cayman_init_atom_start_cs(rctx);
3053 return;
3054 }
3055
3056 r600_init_command_buffer(cb, 338);
3057
3058 /* This must be first. */
3059 r600_store_value(cb, PKT3(PKT3_CONTEXT_CONTROL, 1, 0));
3060 r600_store_value(cb, 0x80000000);
3061 r600_store_value(cb, 0x80000000);
3062
3063 /* We're setting config registers here. */
3064 r600_store_value(cb, PKT3(PKT3_EVENT_WRITE, 0, 0));
3065 r600_store_value(cb, EVENT_TYPE(EVENT_TYPE_PS_PARTIAL_FLUSH) | EVENT_INDEX(4));
3066
3067 /* This enables pipeline stat & streamout queries.
3068 * They are only disabled by blits.
3069 */
3070 r600_store_value(cb, PKT3(PKT3_EVENT_WRITE, 0, 0));
3071 r600_store_value(cb, EVENT_TYPE(EVENT_TYPE_PIPELINESTAT_START) | EVENT_INDEX(0));
3072
3073 evergreen_init_common_regs(rctx, cb, rctx->b.gfx_level,
3074 rctx->b.family, rctx->screen->b.info.drm_minor);
3075
3076 family = rctx->b.family;
3077 switch (family) {
3078 case CHIP_CEDAR:
3079 default:
3080 num_ps_threads = 96;
3081 num_vs_threads = 16;
3082 num_gs_threads = 16;
3083 num_es_threads = 16;
3084 num_hs_threads = 16;
3085 num_ls_threads = 16;
3086 num_ps_stack_entries = 42;
3087 num_vs_stack_entries = 42;
3088 num_gs_stack_entries = 42;
3089 num_es_stack_entries = 42;
3090 num_hs_stack_entries = 42;
3091 num_ls_stack_entries = 42;
3092 break;
3093 case CHIP_REDWOOD:
3094 num_ps_threads = 128;
3095 num_vs_threads = 20;
3096 num_gs_threads = 20;
3097 num_es_threads = 20;
3098 num_hs_threads = 20;
3099 num_ls_threads = 20;
3100 num_ps_stack_entries = 42;
3101 num_vs_stack_entries = 42;
3102 num_gs_stack_entries = 42;
3103 num_es_stack_entries = 42;
3104 num_hs_stack_entries = 42;
3105 num_ls_stack_entries = 42;
3106 break;
3107 case CHIP_JUNIPER:
3108 num_ps_threads = 128;
3109 num_vs_threads = 20;
3110 num_gs_threads = 20;
3111 num_es_threads = 20;
3112 num_hs_threads = 20;
3113 num_ls_threads = 20;
3114 num_ps_stack_entries = 85;
3115 num_vs_stack_entries = 85;
3116 num_gs_stack_entries = 85;
3117 num_es_stack_entries = 85;
3118 num_hs_stack_entries = 85;
3119 num_ls_stack_entries = 85;
3120 break;
3121 case CHIP_CYPRESS:
3122 case CHIP_HEMLOCK:
3123 num_ps_threads = 128;
3124 num_vs_threads = 20;
3125 num_gs_threads = 20;
3126 num_es_threads = 20;
3127 num_hs_threads = 20;
3128 num_ls_threads = 20;
3129 num_ps_stack_entries = 85;
3130 num_vs_stack_entries = 85;
3131 num_gs_stack_entries = 85;
3132 num_es_stack_entries = 85;
3133 num_hs_stack_entries = 85;
3134 num_ls_stack_entries = 85;
3135 break;
3136 case CHIP_PALM:
3137 num_ps_threads = 96;
3138 num_vs_threads = 16;
3139 num_gs_threads = 16;
3140 num_es_threads = 16;
3141 num_hs_threads = 16;
3142 num_ls_threads = 16;
3143 num_ps_stack_entries = 42;
3144 num_vs_stack_entries = 42;
3145 num_gs_stack_entries = 42;
3146 num_es_stack_entries = 42;
3147 num_hs_stack_entries = 42;
3148 num_ls_stack_entries = 42;
3149 break;
3150 case CHIP_SUMO:
3151 num_ps_threads = 96;
3152 num_vs_threads = 25;
3153 num_gs_threads = 25;
3154 num_es_threads = 25;
3155 num_hs_threads = 16;
3156 num_ls_threads = 16;
3157 num_ps_stack_entries = 42;
3158 num_vs_stack_entries = 42;
3159 num_gs_stack_entries = 42;
3160 num_es_stack_entries = 42;
3161 num_hs_stack_entries = 42;
3162 num_ls_stack_entries = 42;
3163 break;
3164 case CHIP_SUMO2:
3165 num_ps_threads = 96;
3166 num_vs_threads = 25;
3167 num_gs_threads = 25;
3168 num_es_threads = 25;
3169 num_hs_threads = 16;
3170 num_ls_threads = 16;
3171 num_ps_stack_entries = 85;
3172 num_vs_stack_entries = 85;
3173 num_gs_stack_entries = 85;
3174 num_es_stack_entries = 85;
3175 num_hs_stack_entries = 85;
3176 num_ls_stack_entries = 85;
3177 break;
3178 case CHIP_BARTS:
3179 num_ps_threads = 128;
3180 num_vs_threads = 20;
3181 num_gs_threads = 20;
3182 num_es_threads = 20;
3183 num_hs_threads = 20;
3184 num_ls_threads = 20;
3185 num_ps_stack_entries = 85;
3186 num_vs_stack_entries = 85;
3187 num_gs_stack_entries = 85;
3188 num_es_stack_entries = 85;
3189 num_hs_stack_entries = 85;
3190 num_ls_stack_entries = 85;
3191 break;
3192 case CHIP_TURKS:
3193 num_ps_threads = 128;
3194 num_vs_threads = 20;
3195 num_gs_threads = 20;
3196 num_es_threads = 20;
3197 num_hs_threads = 20;
3198 num_ls_threads = 20;
3199 num_ps_stack_entries = 42;
3200 num_vs_stack_entries = 42;
3201 num_gs_stack_entries = 42;
3202 num_es_stack_entries = 42;
3203 num_hs_stack_entries = 42;
3204 num_ls_stack_entries = 42;
3205 break;
3206 case CHIP_CAICOS:
3207 num_ps_threads = 96;
3208 num_vs_threads = 10;
3209 num_gs_threads = 10;
3210 num_es_threads = 10;
3211 num_hs_threads = 10;
3212 num_ls_threads = 10;
3213 num_ps_stack_entries = 42;
3214 num_vs_stack_entries = 42;
3215 num_gs_stack_entries = 42;
3216 num_es_stack_entries = 42;
3217 num_hs_stack_entries = 42;
3218 num_ls_stack_entries = 42;
3219 break;
3220 }
3221
3222 tmp = S_008C18_NUM_PS_THREADS(num_ps_threads);
3223 tmp |= S_008C18_NUM_VS_THREADS(num_vs_threads);
3224 tmp |= S_008C18_NUM_GS_THREADS(num_gs_threads);
3225 tmp |= S_008C18_NUM_ES_THREADS(num_es_threads);
3226
3227 r600_store_config_reg_seq(cb, R_008C18_SQ_THREAD_RESOURCE_MGMT_1, 5);
3228 r600_store_value(cb, tmp); /* R_008C18_SQ_THREAD_RESOURCE_MGMT_1 */
3229
3230 tmp = S_008C1C_NUM_HS_THREADS(num_hs_threads);
3231 tmp |= S_008C1C_NUM_LS_THREADS(num_ls_threads);
3232 r600_store_value(cb, tmp); /* R_008C1C_SQ_THREAD_RESOURCE_MGMT_2 */
3233
3234 tmp = S_008C20_NUM_PS_STACK_ENTRIES(num_ps_stack_entries);
3235 tmp |= S_008C20_NUM_VS_STACK_ENTRIES(num_vs_stack_entries);
3236 r600_store_value(cb, tmp); /* R_008C20_SQ_STACK_RESOURCE_MGMT_1 */
3237
3238 tmp = S_008C24_NUM_GS_STACK_ENTRIES(num_gs_stack_entries);
3239 tmp |= S_008C24_NUM_ES_STACK_ENTRIES(num_es_stack_entries);
3240 r600_store_value(cb, tmp); /* R_008C24_SQ_STACK_RESOURCE_MGMT_2 */
3241
3242 tmp = S_008C28_NUM_HS_STACK_ENTRIES(num_hs_stack_entries);
3243 tmp |= S_008C28_NUM_LS_STACK_ENTRIES(num_ls_stack_entries);
3244 r600_store_value(cb, tmp); /* R_008C28_SQ_STACK_RESOURCE_MGMT_3 */
3245
3246 r600_store_config_reg(cb, R_008E2C_SQ_LDS_RESOURCE_MGMT,
3247 S_008E2C_NUM_PS_LDS(0x1000) | S_008E2C_NUM_LS_LDS(0x1000));
3248
3249 /* remove LS/HS from one SIMD for hw workaround */
3250 r600_store_config_reg_seq(cb, R_008E20_SQ_STATIC_THREAD_MGMT1, 3);
3251 r600_store_value(cb, 0xffffffff);
3252 r600_store_value(cb, 0xffffffff);
3253 r600_store_value(cb, 0xfffffffe);
3254
3255 r600_store_config_reg(cb, R_009100_SPI_CONFIG_CNTL, 0);
3256 r600_store_config_reg(cb, R_00913C_SPI_CONFIG_CNTL_1, S_00913C_VTX_DONE_DELAY(4));
3257
3258 r600_store_context_reg_seq(cb, R_028900_SQ_ESGS_RING_ITEMSIZE, 6);
3259 r600_store_value(cb, 0); /* R_028900_SQ_ESGS_RING_ITEMSIZE */
3260 r600_store_value(cb, 0); /* R_028904_SQ_GSVS_RING_ITEMSIZE */
3261 r600_store_value(cb, 0); /* R_028908_SQ_ESTMP_RING_ITEMSIZE */
3262 r600_store_value(cb, 0); /* R_02890C_SQ_GSTMP_RING_ITEMSIZE */
3263 r600_store_value(cb, 0); /* R_028910_SQ_VSTMP_RING_ITEMSIZE */
3264 r600_store_value(cb, 0); /* R_028914_SQ_PSTMP_RING_ITEMSIZE */
3265
3266 r600_store_context_reg_seq(cb, R_02891C_SQ_GS_VERT_ITEMSIZE, 4);
3267 r600_store_value(cb, 0); /* R_02891C_SQ_GS_VERT_ITEMSIZE */
3268 r600_store_value(cb, 0); /* R_028920_SQ_GS_VERT_ITEMSIZE_1 */
3269 r600_store_value(cb, 0); /* R_028924_SQ_GS_VERT_ITEMSIZE_2 */
3270 r600_store_value(cb, 0); /* R_028928_SQ_GS_VERT_ITEMSIZE_3 */
3271
3272 r600_store_context_reg_seq(cb, R_028A10_VGT_OUTPUT_PATH_CNTL, 13);
3273 r600_store_value(cb, 0); /* R_028A10_VGT_OUTPUT_PATH_CNTL */
3274 r600_store_value(cb, 0); /* R_028A14_VGT_HOS_CNTL */
3275 r600_store_value(cb, fui(64)); /* R_028A18_VGT_HOS_MAX_TESS_LEVEL */
3276 r600_store_value(cb, fui(1.0)); /* R_028A1C_VGT_HOS_MIN_TESS_LEVEL */
3277 r600_store_value(cb, 16); /* R_028A20_VGT_HOS_REUSE_DEPTH */
3278 r600_store_value(cb, 0); /* R_028A24_VGT_GROUP_PRIM_TYPE */
3279 r600_store_value(cb, 0); /* R_028A28_VGT_GROUP_FIRST_DECR */
3280 r600_store_value(cb, 0); /* R_028A2C_VGT_GROUP_DECR */
3281 r600_store_value(cb, 0); /* R_028A30_VGT_GROUP_VECT_0_CNTL */
3282 r600_store_value(cb, 0); /* R_028A34_VGT_GROUP_VECT_1_CNTL */
3283 r600_store_value(cb, 0); /* R_028A38_VGT_GROUP_VECT_0_FMT_CNTL */
3284 r600_store_value(cb, 0); /* R_028A3C_VGT_GROUP_VECT_1_FMT_CNTL */
3285 r600_store_value(cb, 0); /* R_028A40_VGT_GS_MODE */
3286
3287 r600_store_config_reg(cb, R_008A14_PA_CL_ENHANCE, (3 << 1) | 1);
3288
3289 r600_store_context_reg(cb, R_0288F0_SQ_VTX_SEMANTIC_CLEAR, ~0);
3290
3291 r600_store_context_reg_seq(cb, R_028400_VGT_MAX_VTX_INDX, 2);
3292 r600_store_value(cb, ~0); /* R_028400_VGT_MAX_VTX_INDX */
3293 r600_store_value(cb, 0); /* R_028404_VGT_MIN_VTX_INDX */
3294
3295 r600_store_ctl_const(cb, R_03CFF0_SQ_VTX_BASE_VTX_LOC, 0);
3296
3297 r600_store_context_reg(cb, R_028028_DB_STENCIL_CLEAR, 0);
3298
3299 r600_store_context_reg(cb, R_028200_PA_SC_WINDOW_OFFSET, 0);
3300 r600_store_context_reg(cb, R_02820C_PA_SC_CLIPRECT_RULE, 0xFFFF);
3301 r600_store_context_reg(cb, R_028230_PA_SC_EDGERULE, 0xAAAAAAAA);
3302
3303 r600_store_context_reg(cb, R_0286DC_SPI_FOG_CNTL, 0);
3304 r600_store_context_reg(cb, R_028820_PA_CL_NANINF_CNTL, 0);
3305
3306 r600_store_context_reg_seq(cb, R_028AC0_DB_SRESULTS_COMPARE_STATE0, 3);
3307 r600_store_value(cb, 0); /* R_028AC0_DB_SRESULTS_COMPARE_STATE0 */
3308 r600_store_value(cb, 0); /* R_028AC4_DB_SRESULTS_COMPARE_STATE1 */
3309 r600_store_value(cb, 0); /* R_028AC8_DB_PRELOAD_CONTROL */
3310
3311 r600_store_context_reg_seq(cb, R_028240_PA_SC_GENERIC_SCISSOR_TL, 2);
3312 r600_store_value(cb, 0); /* R_028240_PA_SC_GENERIC_SCISSOR_TL */
3313 r600_store_value(cb, S_028244_BR_X(16384) | S_028244_BR_Y(16384)); /* R_028244_PA_SC_GENERIC_SCISSOR_BR */
3314
3315 r600_store_context_reg_seq(cb, R_028030_PA_SC_SCREEN_SCISSOR_TL, 2);
3316 r600_store_value(cb, 0); /* R_028030_PA_SC_SCREEN_SCISSOR_TL */
3317 r600_store_value(cb, S_028034_BR_X(16384) | S_028034_BR_Y(16384)); /* R_028034_PA_SC_SCREEN_SCISSOR_BR */
3318
3319 r600_store_context_reg(cb, R_028848_SQ_PGM_RESOURCES_2_PS, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
3320 r600_store_context_reg(cb, R_028864_SQ_PGM_RESOURCES_2_VS, S_028864_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
3321 r600_store_context_reg(cb, R_02887C_SQ_PGM_RESOURCES_2_GS, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
3322 r600_store_context_reg(cb, R_028894_SQ_PGM_RESOURCES_2_ES, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
3323 r600_store_context_reg(cb, R_0288A8_SQ_PGM_RESOURCES_FS, 0);
3324 r600_store_context_reg(cb, R_0288C0_SQ_PGM_RESOURCES_2_HS, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
3325 r600_store_context_reg(cb, R_0288D8_SQ_PGM_RESOURCES_2_LS, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
3326
3327 /* to avoid GPU doing any preloading of constant from random address */
3328 r600_store_context_reg_seq(cb, R_028140_ALU_CONST_BUFFER_SIZE_PS_0, 16);
3329 for (i = 0; i < 16; i++)
3330 r600_store_value(cb, 0);
3331
3332 r600_store_context_reg_seq(cb, R_028180_ALU_CONST_BUFFER_SIZE_VS_0, 16);
3333 for (i = 0; i < 16; i++)
3334 r600_store_value(cb, 0);
3335
3336 r600_store_context_reg_seq(cb, R_0281C0_ALU_CONST_BUFFER_SIZE_GS_0, 16);
3337 for (i = 0; i < 16; i++)
3338 r600_store_value(cb, 0);
3339
3340 r600_store_context_reg_seq(cb, R_028FC0_ALU_CONST_BUFFER_SIZE_LS_0, 16);
3341 for (i = 0; i < 16; i++)
3342 r600_store_value(cb, 0);
3343
3344 r600_store_context_reg_seq(cb, R_028F80_ALU_CONST_BUFFER_SIZE_HS_0, 16);
3345 for (i = 0; i < 16; i++)
3346 r600_store_value(cb, 0);
3347
3348 r600_store_context_reg(cb, R_028B98_VGT_STRMOUT_BUFFER_CONFIG, 0);
3349
3350 if (rctx->screen->b.has_streamout) {
3351 r600_store_context_reg(cb, R_028B28_VGT_STRMOUT_DRAW_OPAQUE_OFFSET, 0);
3352 }
3353
3354 r600_store_context_reg(cb, R_028010_DB_RENDER_OVERRIDE2, 0);
3355 r600_store_context_reg(cb, R_028234_PA_SU_HARDWARE_SCREEN_OFFSET, 0);
3356 r600_store_context_reg(cb, R_0286C8_SPI_THREAD_GROUPING, 0);
3357 r600_store_context_reg_seq(cb, R_0286E4_SPI_PS_IN_CONTROL_2, 2);
3358 r600_store_value(cb, 0); /* R_0286E4_SPI_PS_IN_CONTROL_2 */
3359 r600_store_value(cb, 0); /* R_0286E8_SPI_COMPUTE_INPUT_CNTL */
3360
3361 r600_store_context_reg_seq(cb, R_0288E8_SQ_LDS_ALLOC, 2);
3362 r600_store_value(cb, 0); /* R_0288E8_SQ_LDS_ALLOC */
3363 r600_store_value(cb, 0); /* R_0288EC_SQ_LDS_ALLOC_PS */
3364
3365 if (rctx->b.family == CHIP_CAICOS) {
3366 r600_store_context_reg_seq(cb, R_028B54_VGT_SHADER_STAGES_EN, 2);
3367 r600_store_value(cb, 0); /* R028B54_VGT_SHADER_STAGES_EN */
3368 r600_store_value(cb, 0); /* R028B58_VGT_LS_HS_CONFIG */
3369 r600_store_context_reg(cb, R_028B6C_VGT_TF_PARAM, 0);
3370 } else {
3371 r600_store_context_reg_seq(cb, R_028B54_VGT_SHADER_STAGES_EN, 7);
3372 r600_store_value(cb, 0); /* R028B54_VGT_SHADER_STAGES_EN */
3373 r600_store_value(cb, 0); /* R028B58_VGT_LS_HS_CONFIG */
3374 r600_store_value(cb, 0); /* R028B5C_VGT_LS_SIZE */
3375 r600_store_value(cb, 0); /* R028B60_VGT_HS_SIZE */
3376 r600_store_value(cb, 0); /* R028B64_VGT_LS_HS_ALLOC */
3377 r600_store_value(cb, 0); /* R028B68_VGT_HS_PATCH_CONST */
3378 r600_store_value(cb, 0); /* R028B68_VGT_TF_PARAM */
3379 }
3380
3381 eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0, 0x01000FFF);
3382 eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0 + (32 * 4), 0x01000FFF);
3383 eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0 + (64 * 4), 0x01000FFF);
3384 eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0 + (96 * 4), 0x01000FFF);
3385 eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0 + (128 * 4), 0x01000FFF);
3386 }
3387
evergreen_update_ps_state(struct pipe_context * ctx,struct r600_pipe_shader * shader)3388 void evergreen_update_ps_state(struct pipe_context *ctx, struct r600_pipe_shader *shader)
3389 {
3390 struct r600_context *rctx = (struct r600_context *)ctx;
3391 struct r600_command_buffer *cb = &shader->command_buffer;
3392 struct r600_shader *rshader = &shader->shader;
3393 unsigned i, exports_ps, num_cout, spi_ps_in_control_0, spi_input_z, spi_ps_in_control_1, db_shader_control = 0;
3394 int pos_index = -1, face_index = -1, fixed_pt_position_index = -1;
3395 int ninterp = 0;
3396 bool have_perspective = false, have_linear = false;
3397 static const unsigned spi_baryc_enable_bit[6] = {
3398 S_0286E0_PERSP_SAMPLE_ENA(1),
3399 S_0286E0_PERSP_CENTER_ENA(1),
3400 S_0286E0_PERSP_CENTROID_ENA(1),
3401 S_0286E0_LINEAR_SAMPLE_ENA(1),
3402 S_0286E0_LINEAR_CENTER_ENA(1),
3403 S_0286E0_LINEAR_CENTROID_ENA(1)
3404 };
3405 unsigned spi_baryc_cntl = 0, sid, tmp, num = 0;
3406 unsigned z_export = 0, stencil_export = 0, mask_export = 0;
3407 uint32_t spi_ps_input_cntl[32];
3408
3409 /* Pull any state we use out of rctx. Make sure that any additional
3410 * state added to this list is also checked in the caller in
3411 * r600_update_derived_state().
3412 */
3413 bool sprite_coord_enable = rctx->rasterizer ? rctx->rasterizer->sprite_coord_enable : 0;
3414 bool flatshade = rctx->rasterizer ? rctx->rasterizer->flatshade : 0;
3415 bool msaa = rctx->framebuffer.nr_samples > 1 && rctx->ps_iter_samples > 0;
3416
3417 if (!cb->buf) {
3418 r600_init_command_buffer(cb, 64);
3419 } else {
3420 cb->num_dw = 0;
3421 }
3422
3423 for (i = 0; i < rshader->ninput; i++) {
3424 const gl_varying_slot varying_slot = rshader->input[i].varying_slot;
3425
3426 /* evergreen NUM_INTERP only contains values interpolated into the LDS,
3427 POSITION goes via GPRs from the SC so isn't counted */
3428 if (varying_slot == VARYING_SLOT_POS)
3429 pos_index = i;
3430 else if (varying_slot == VARYING_SLOT_FACE) {
3431 if (face_index == -1)
3432 face_index = i;
3433 }
3434 else if (rshader->input[i].system_value == SYSTEM_VALUE_SAMPLE_MASK_IN) {
3435 if (face_index == -1)
3436 face_index = i; /* lives in same register, same enable bit */
3437 }
3438 else if (rshader->input[i].system_value == SYSTEM_VALUE_SAMPLE_ID) {
3439 fixed_pt_position_index = i;
3440 }
3441 else {
3442 ninterp++;
3443 int k = eg_get_interpolator_index(
3444 rshader->input[i].interpolate,
3445 rshader->input[i].interpolate_location);
3446 if (k >= 0) {
3447 spi_baryc_cntl |= spi_baryc_enable_bit[k];
3448 have_perspective |= k < 3;
3449 have_linear |= !(k < 3);
3450 if (rshader->input[i].uses_interpolate_at_centroid) {
3451 k = eg_get_interpolator_index(
3452 rshader->input[i].interpolate,
3453 TGSI_INTERPOLATE_LOC_CENTROID);
3454 spi_baryc_cntl |= spi_baryc_enable_bit[k];
3455 }
3456 }
3457 }
3458
3459 sid = rshader->input[i].spi_sid;
3460
3461 if (sid) {
3462 tmp = S_028644_SEMANTIC(sid);
3463
3464 /* D3D 9 behaviour. GL is undefined */
3465 if (varying_slot == VARYING_SLOT_COL0)
3466 tmp |= S_028644_DEFAULT_VAL(3);
3467
3468 if (varying_slot == VARYING_SLOT_POS ||
3469 rshader->input[i].interpolate == TGSI_INTERPOLATE_CONSTANT ||
3470 (rshader->input[i].interpolate == TGSI_INTERPOLATE_COLOR && flatshade)) {
3471 tmp |= S_028644_FLAT_SHADE(1);
3472 }
3473
3474 if (varying_slot == VARYING_SLOT_PNTC ||
3475 (varying_slot >= VARYING_SLOT_TEX0 && varying_slot <= VARYING_SLOT_TEX7 &&
3476 (sprite_coord_enable & (1 << ((int)varying_slot - (int)VARYING_SLOT_TEX0))))) {
3477 tmp |= S_028644_PT_SPRITE_TEX(1);
3478 }
3479
3480 spi_ps_input_cntl[num++] = tmp;
3481 }
3482 }
3483
3484 r600_store_context_reg_seq(cb, R_028644_SPI_PS_INPUT_CNTL_0, num);
3485 r600_store_array(cb, num, spi_ps_input_cntl);
3486
3487 exports_ps = 0;
3488 for (i = 0; i < rshader->noutput; i++) {
3489 switch (rshader->output[i].frag_result) {
3490 case FRAG_RESULT_DEPTH:
3491 z_export = 1;
3492 exports_ps |= 1;
3493 break;
3494 case FRAG_RESULT_STENCIL:
3495 stencil_export = 1;
3496 exports_ps |= 1;
3497 break;
3498 case FRAG_RESULT_SAMPLE_MASK:
3499 if (msaa)
3500 mask_export = 1;
3501 exports_ps |= 1;
3502 break;
3503 default:
3504 break;
3505 }
3506 }
3507 if (rshader->uses_kill)
3508 db_shader_control |= S_02880C_KILL_ENABLE(1);
3509
3510 db_shader_control |= S_02880C_Z_EXPORT_ENABLE(z_export);
3511 db_shader_control |= S_02880C_STENCIL_EXPORT_ENABLE(stencil_export);
3512 db_shader_control |= S_02880C_MASK_EXPORT_ENABLE(mask_export);
3513
3514 if (shader->selector->info.properties[TGSI_PROPERTY_FS_EARLY_DEPTH_STENCIL]) {
3515 db_shader_control |= S_02880C_DEPTH_BEFORE_SHADER(1) |
3516 S_02880C_EXEC_ON_NOOP(shader->selector->info.writes_memory);
3517 } else if (shader->selector->info.writes_memory) {
3518 db_shader_control |= S_02880C_EXEC_ON_HIER_FAIL(1);
3519 }
3520
3521 switch (rshader->ps_conservative_z) {
3522 default: /* fall through */
3523 case FRAG_DEPTH_LAYOUT_ANY:
3524 db_shader_control |= S_02880C_CONSERVATIVE_Z_EXPORT(V_02880C_EXPORT_ANY_Z);
3525 break;
3526 case FRAG_DEPTH_LAYOUT_GREATER:
3527 db_shader_control |= S_02880C_CONSERVATIVE_Z_EXPORT(V_02880C_EXPORT_GREATER_THAN_Z);
3528 break;
3529 case FRAG_DEPTH_LAYOUT_LESS:
3530 db_shader_control |= S_02880C_CONSERVATIVE_Z_EXPORT(V_02880C_EXPORT_LESS_THAN_Z);
3531 break;
3532 }
3533
3534 num_cout = rshader->ps_export_highest + 1;
3535
3536 exports_ps |= S_02884C_EXPORT_COLORS(num_cout);
3537 if (!exports_ps) {
3538 /* always at least export 1 component per pixel */
3539 exports_ps = 2;
3540 }
3541 shader->nr_ps_color_outputs = num_cout;
3542 shader->ps_color_export_mask = rshader->ps_color_export_mask;
3543 if (ninterp == 0) {
3544 ninterp = 1;
3545 have_perspective = true;
3546 }
3547 if (!spi_baryc_cntl)
3548 spi_baryc_cntl |= spi_baryc_enable_bit[0];
3549
3550 if (!have_perspective && !have_linear)
3551 have_perspective = true;
3552
3553 spi_ps_in_control_0 = S_0286CC_NUM_INTERP(ninterp) |
3554 S_0286CC_PERSP_GRADIENT_ENA(have_perspective) |
3555 S_0286CC_LINEAR_GRADIENT_ENA(have_linear);
3556 spi_input_z = 0;
3557 if (pos_index != -1) {
3558 spi_ps_in_control_0 |= S_0286CC_POSITION_ENA(1) |
3559 S_0286CC_POSITION_CENTROID(rshader->input[pos_index].interpolate_location == TGSI_INTERPOLATE_LOC_CENTROID) |
3560 S_0286CC_POSITION_ADDR(rshader->input[pos_index].gpr);
3561 spi_input_z |= S_0286D8_PROVIDE_Z_TO_SPI(1);
3562 }
3563
3564 spi_ps_in_control_1 = 0;
3565 if (face_index != -1) {
3566 spi_ps_in_control_1 |= S_0286D0_FRONT_FACE_ENA(1) |
3567 S_0286D0_FRONT_FACE_ADDR(rshader->input[face_index].gpr);
3568 }
3569 if (fixed_pt_position_index != -1) {
3570 spi_ps_in_control_1 |= S_0286D0_FIXED_PT_POSITION_ENA(1) |
3571 S_0286D0_FIXED_PT_POSITION_ADDR(rshader->input[fixed_pt_position_index].gpr);
3572 }
3573
3574 r600_store_context_reg_seq(cb, R_0286CC_SPI_PS_IN_CONTROL_0, 2);
3575 r600_store_value(cb, spi_ps_in_control_0); /* R_0286CC_SPI_PS_IN_CONTROL_0 */
3576 r600_store_value(cb, spi_ps_in_control_1); /* R_0286D0_SPI_PS_IN_CONTROL_1 */
3577
3578 r600_store_context_reg(cb, R_0286E0_SPI_BARYC_CNTL, spi_baryc_cntl);
3579 r600_store_context_reg(cb, R_0286D8_SPI_INPUT_Z, spi_input_z);
3580 r600_store_context_reg(cb, R_02884C_SQ_PGM_EXPORTS_PS, exports_ps);
3581
3582 r600_store_context_reg_seq(cb, R_028840_SQ_PGM_START_PS, 2);
3583 r600_store_value(cb, shader->bo->gpu_address >> 8);
3584 r600_store_value(cb, /* R_028844_SQ_PGM_RESOURCES_PS */
3585 S_028844_NUM_GPRS(rshader->bc.ngpr) |
3586 S_028844_PRIME_CACHE_ON_DRAW(1) |
3587 S_028844_DX10_CLAMP(1) |
3588 S_028844_STACK_SIZE(rshader->bc.nstack));
3589 /* After that, the NOP relocation packet must be emitted (shader->bo, RADEON_USAGE_READ). */
3590
3591 shader->db_shader_control = db_shader_control;
3592 shader->ps_depth_export = z_export | stencil_export | mask_export;
3593
3594 shader->sprite_coord_enable = sprite_coord_enable;
3595 shader->flatshade = flatshade;
3596 shader->msaa = msaa;
3597 }
3598
evergreen_update_es_state(struct pipe_context * ctx,struct r600_pipe_shader * shader)3599 void evergreen_update_es_state(struct pipe_context *ctx, struct r600_pipe_shader *shader)
3600 {
3601 struct r600_command_buffer *cb = &shader->command_buffer;
3602 struct r600_shader *rshader = &shader->shader;
3603
3604 r600_init_command_buffer(cb, 32);
3605
3606 r600_store_context_reg(cb, R_028890_SQ_PGM_RESOURCES_ES,
3607 S_028890_NUM_GPRS(rshader->bc.ngpr) |
3608 S_028890_DX10_CLAMP(1) |
3609 S_028890_STACK_SIZE(rshader->bc.nstack));
3610 r600_store_context_reg(cb, R_02888C_SQ_PGM_START_ES,
3611 shader->bo->gpu_address >> 8);
3612 /* After that, the NOP relocation packet must be emitted (shader->bo, RADEON_USAGE_READ). */
3613 }
3614
evergreen_update_gs_state(struct pipe_context * ctx,struct r600_pipe_shader * shader)3615 void evergreen_update_gs_state(struct pipe_context *ctx, struct r600_pipe_shader *shader)
3616 {
3617 struct r600_command_buffer *cb = &shader->command_buffer;
3618 struct r600_shader *rshader = &shader->shader;
3619 struct r600_shader *cp_shader = &shader->gs_copy_shader->shader;
3620 unsigned gsvs_itemsizes[4] = {
3621 (cp_shader->ring_item_sizes[0] * shader->selector->gs_max_out_vertices) >> 2,
3622 (cp_shader->ring_item_sizes[1] * shader->selector->gs_max_out_vertices) >> 2,
3623 (cp_shader->ring_item_sizes[2] * shader->selector->gs_max_out_vertices) >> 2,
3624 (cp_shader->ring_item_sizes[3] * shader->selector->gs_max_out_vertices) >> 2
3625 };
3626
3627 r600_init_command_buffer(cb, 64);
3628
3629 /* VGT_GS_MODE is written by evergreen_emit_shader_stages */
3630
3631
3632 r600_store_context_reg(cb, R_028B38_VGT_GS_MAX_VERT_OUT,
3633 S_028B38_MAX_VERT_OUT(shader->selector->gs_max_out_vertices));
3634 r600_store_context_reg(cb, R_028A6C_VGT_GS_OUT_PRIM_TYPE,
3635 r600_conv_prim_to_gs_out(shader->selector->gs_output_prim));
3636
3637 r600_store_context_reg(cb, R_028B90_VGT_GS_INSTANCE_CNT,
3638 S_028B90_CNT(MIN2(shader->selector->gs_num_invocations, 127)) |
3639 S_028B90_ENABLE(shader->selector->gs_num_invocations > 0));
3640 r600_store_context_reg_seq(cb, R_02891C_SQ_GS_VERT_ITEMSIZE, 4);
3641 r600_store_value(cb, cp_shader->ring_item_sizes[0] >> 2);
3642 r600_store_value(cb, cp_shader->ring_item_sizes[1] >> 2);
3643 r600_store_value(cb, cp_shader->ring_item_sizes[2] >> 2);
3644 r600_store_value(cb, cp_shader->ring_item_sizes[3] >> 2);
3645
3646 r600_store_context_reg(cb, R_028900_SQ_ESGS_RING_ITEMSIZE,
3647 (rshader->ring_item_sizes[0]) >> 2);
3648
3649 r600_store_context_reg(cb, R_028904_SQ_GSVS_RING_ITEMSIZE,
3650 gsvs_itemsizes[0] +
3651 gsvs_itemsizes[1] +
3652 gsvs_itemsizes[2] +
3653 gsvs_itemsizes[3]);
3654
3655 r600_store_context_reg_seq(cb, R_02892C_SQ_GSVS_RING_OFFSET_1, 3);
3656 r600_store_value(cb, gsvs_itemsizes[0]);
3657 r600_store_value(cb, gsvs_itemsizes[0] + gsvs_itemsizes[1]);
3658 r600_store_value(cb, gsvs_itemsizes[0] + gsvs_itemsizes[1] + gsvs_itemsizes[2]);
3659
3660 /* FIXME calculate these values somehow ??? */
3661 r600_store_context_reg_seq(cb, R_028A54_GS_PER_ES, 3);
3662 r600_store_value(cb, 0x80); /* GS_PER_ES */
3663 r600_store_value(cb, 0x100); /* ES_PER_GS */
3664 r600_store_value(cb, 0x2); /* GS_PER_VS */
3665
3666 r600_store_context_reg(cb, R_028878_SQ_PGM_RESOURCES_GS,
3667 S_028878_NUM_GPRS(rshader->bc.ngpr) |
3668 S_028878_DX10_CLAMP(1) |
3669 S_028878_STACK_SIZE(rshader->bc.nstack));
3670 r600_store_context_reg(cb, R_028874_SQ_PGM_START_GS,
3671 shader->bo->gpu_address >> 8);
3672 /* After that, the NOP relocation packet must be emitted (shader->bo, RADEON_USAGE_READ). */
3673 }
3674
3675
evergreen_update_vs_state(struct pipe_context * ctx,struct r600_pipe_shader * shader)3676 void evergreen_update_vs_state(struct pipe_context *ctx, struct r600_pipe_shader *shader)
3677 {
3678 struct r600_command_buffer *cb = &shader->command_buffer;
3679 struct r600_shader *rshader = &shader->shader;
3680 unsigned spi_vs_out_id[10] = {};
3681 unsigned i;
3682
3683 for (i = 0; i < rshader->noutput; i++) {
3684 const int param = rshader->output[i].export_param;
3685 if (param < 0)
3686 continue;
3687 unsigned *const param_spi_vs_out_id = &spi_vs_out_id[param / 4];
3688 const unsigned param_shift = (param & 3) * 8;
3689 assert(!(*param_spi_vs_out_id & (0xFFu << param_shift)));
3690 *param_spi_vs_out_id |= (unsigned)rshader->output[i].spi_sid << param_shift;
3691 }
3692
3693 r600_init_command_buffer(cb, 32);
3694
3695 r600_store_context_reg_seq(cb, R_02861C_SPI_VS_OUT_ID_0, 10);
3696 for (i = 0; i < 10; i++) {
3697 r600_store_value(cb, spi_vs_out_id[i]);
3698 }
3699
3700 r600_store_context_reg(cb, R_0286C4_SPI_VS_OUT_CONFIG,
3701 S_0286C4_VS_EXPORT_COUNT(rshader->highest_export_param));
3702 r600_store_context_reg(cb, R_028860_SQ_PGM_RESOURCES_VS,
3703 S_028860_NUM_GPRS(rshader->bc.ngpr) |
3704 S_028860_DX10_CLAMP(1) |
3705 S_028860_STACK_SIZE(rshader->bc.nstack));
3706 if (rshader->vs_position_window_space) {
3707 r600_store_context_reg(cb, R_028818_PA_CL_VTE_CNTL,
3708 S_028818_VTX_XY_FMT(1) | S_028818_VTX_Z_FMT(1));
3709 } else {
3710 r600_store_context_reg(cb, R_028818_PA_CL_VTE_CNTL,
3711 S_028818_VTX_W0_FMT(1) |
3712 S_028818_VPORT_X_SCALE_ENA(1) | S_028818_VPORT_X_OFFSET_ENA(1) |
3713 S_028818_VPORT_Y_SCALE_ENA(1) | S_028818_VPORT_Y_OFFSET_ENA(1) |
3714 S_028818_VPORT_Z_SCALE_ENA(1) | S_028818_VPORT_Z_OFFSET_ENA(1));
3715
3716 }
3717 r600_store_context_reg(cb, R_02885C_SQ_PGM_START_VS,
3718 shader->bo->gpu_address >> 8);
3719 /* After that, the NOP relocation packet must be emitted (shader->bo, RADEON_USAGE_READ). */
3720
3721 shader->pa_cl_vs_out_cntl =
3722 S_02881C_VS_OUT_CCDIST0_VEC_ENA((rshader->cc_dist_mask & 0x0F) != 0) |
3723 S_02881C_VS_OUT_CCDIST1_VEC_ENA((rshader->cc_dist_mask & 0xF0) != 0) |
3724 S_02881C_VS_OUT_MISC_VEC_ENA(rshader->vs_out_misc_write) |
3725 S_02881C_USE_VTX_POINT_SIZE(rshader->vs_out_point_size) |
3726 S_02881C_USE_VTX_EDGE_FLAG(rshader->vs_out_edgeflag) |
3727 S_02881C_USE_VTX_VIEWPORT_INDX(rshader->vs_out_viewport) |
3728 S_02881C_USE_VTX_RENDER_TARGET_INDX(rshader->vs_out_layer);
3729 }
3730
evergreen_update_hs_state(struct pipe_context * ctx,struct r600_pipe_shader * shader)3731 void evergreen_update_hs_state(struct pipe_context *ctx, struct r600_pipe_shader *shader)
3732 {
3733 struct r600_command_buffer *cb = &shader->command_buffer;
3734 struct r600_shader *rshader = &shader->shader;
3735
3736 r600_init_command_buffer(cb, 32);
3737 r600_store_context_reg(cb, R_0288BC_SQ_PGM_RESOURCES_HS,
3738 S_0288BC_NUM_GPRS(rshader->bc.ngpr) |
3739 S_0288BC_DX10_CLAMP(1) |
3740 S_0288BC_STACK_SIZE(rshader->bc.nstack));
3741 r600_store_context_reg(cb, R_0288B8_SQ_PGM_START_HS,
3742 shader->bo->gpu_address >> 8);
3743 }
3744
evergreen_update_ls_state(struct pipe_context * ctx,struct r600_pipe_shader * shader)3745 void evergreen_update_ls_state(struct pipe_context *ctx, struct r600_pipe_shader *shader)
3746 {
3747 struct r600_command_buffer *cb = &shader->command_buffer;
3748 struct r600_shader *rshader = &shader->shader;
3749
3750 r600_init_command_buffer(cb, 32);
3751 r600_store_context_reg(cb, R_0288D4_SQ_PGM_RESOURCES_LS,
3752 S_0288D4_NUM_GPRS(rshader->bc.ngpr) |
3753 S_0288D4_DX10_CLAMP(1) |
3754 S_0288D4_STACK_SIZE(rshader->bc.nstack));
3755 r600_store_context_reg(cb, R_0288D0_SQ_PGM_START_LS,
3756 shader->bo->gpu_address >> 8);
3757 }
evergreen_create_resolve_blend(struct r600_context * rctx)3758 void *evergreen_create_resolve_blend(struct r600_context *rctx)
3759 {
3760 struct pipe_blend_state blend;
3761
3762 memset(&blend, 0, sizeof(blend));
3763 blend.independent_blend_enable = true;
3764 blend.rt[0].colormask = 0xf;
3765 return evergreen_create_blend_state_mode(&rctx->b.b, &blend, V_028808_CB_RESOLVE);
3766 }
3767
evergreen_create_decompress_blend(struct r600_context * rctx)3768 void *evergreen_create_decompress_blend(struct r600_context *rctx)
3769 {
3770 struct pipe_blend_state blend;
3771 unsigned mode = rctx->screen->has_compressed_msaa_texturing ?
3772 V_028808_CB_FMASK_DECOMPRESS : V_028808_CB_DECOMPRESS;
3773
3774 memset(&blend, 0, sizeof(blend));
3775 blend.independent_blend_enable = true;
3776 blend.rt[0].colormask = 0xf;
3777 return evergreen_create_blend_state_mode(&rctx->b.b, &blend, mode);
3778 }
3779
evergreen_create_fastclear_blend(struct r600_context * rctx)3780 void *evergreen_create_fastclear_blend(struct r600_context *rctx)
3781 {
3782 struct pipe_blend_state blend;
3783 unsigned mode = V_028808_CB_ELIMINATE_FAST_CLEAR;
3784
3785 memset(&blend, 0, sizeof(blend));
3786 blend.independent_blend_enable = true;
3787 blend.rt[0].colormask = 0xf;
3788 return evergreen_create_blend_state_mode(&rctx->b.b, &blend, mode);
3789 }
3790
evergreen_create_db_flush_dsa(struct r600_context * rctx)3791 void *evergreen_create_db_flush_dsa(struct r600_context *rctx)
3792 {
3793 struct pipe_depth_stencil_alpha_state dsa = {{{0}}};
3794
3795 return rctx->b.b.create_depth_stencil_alpha_state(&rctx->b.b, &dsa);
3796 }
3797
evergreen_update_db_shader_control(struct r600_context * rctx)3798 void evergreen_update_db_shader_control(struct r600_context * rctx)
3799 {
3800 bool dual_export;
3801 unsigned db_shader_control;
3802
3803 if (!rctx->ps_shader) {
3804 return;
3805 }
3806
3807 dual_export = rctx->framebuffer.export_16bpc &&
3808 !rctx->ps_shader->current->ps_depth_export;
3809
3810 db_shader_control = rctx->ps_shader->current->db_shader_control |
3811 S_02880C_DUAL_EXPORT_ENABLE(dual_export) |
3812 S_02880C_DB_SOURCE_FORMAT(dual_export ? V_02880C_EXPORT_DB_TWO :
3813 V_02880C_EXPORT_DB_FULL) |
3814 S_02880C_ALPHA_TO_MASK_DISABLE(rctx->framebuffer.cb0_is_integer);
3815
3816 /* When alpha test is enabled we can't trust the hw to make the proper
3817 * decision on the order in which ztest should be run related to fragment
3818 * shader execution.
3819 *
3820 * If alpha test is enabled perform early z rejection (RE_Z) but don't early
3821 * write to the zbuffer. Write to zbuffer is delayed after fragment shader
3822 * execution and thus after alpha test so if discarded by the alpha test
3823 * the z value is not written.
3824 * If ReZ is enabled, and the zfunc/zenable/zwrite values change you can
3825 * get a hang unless you flush the DB in between. For now just use
3826 * LATE_Z.
3827 */
3828 if (rctx->alphatest_state.sx_alpha_test_control || rctx->ps_shader->info.writes_memory) {
3829 db_shader_control |= S_02880C_Z_ORDER(V_02880C_LATE_Z);
3830 } else {
3831 db_shader_control |= S_02880C_Z_ORDER(V_02880C_EARLY_Z_THEN_LATE_Z);
3832 }
3833
3834 if (db_shader_control != rctx->db_misc_state.db_shader_control) {
3835 rctx->db_misc_state.db_shader_control = db_shader_control;
3836 r600_mark_atom_dirty(rctx, &rctx->db_misc_state.atom);
3837 }
3838 }
3839
evergreen_dma_copy_tile(struct r600_context * rctx,struct pipe_resource * dst,unsigned dst_level,unsigned dst_x,unsigned dst_y,unsigned dst_z,struct pipe_resource * src,unsigned src_level,unsigned src_x,unsigned src_y,unsigned src_z,unsigned copy_height,unsigned pitch,unsigned bpp)3840 static void evergreen_dma_copy_tile(struct r600_context *rctx,
3841 struct pipe_resource *dst,
3842 unsigned dst_level,
3843 unsigned dst_x,
3844 unsigned dst_y,
3845 unsigned dst_z,
3846 struct pipe_resource *src,
3847 unsigned src_level,
3848 unsigned src_x,
3849 unsigned src_y,
3850 unsigned src_z,
3851 unsigned copy_height,
3852 unsigned pitch,
3853 unsigned bpp)
3854 {
3855 struct radeon_cmdbuf *cs = &rctx->b.dma.cs;
3856 struct r600_texture *rsrc = (struct r600_texture*)src;
3857 struct r600_texture *rdst = (struct r600_texture*)dst;
3858 unsigned array_mode, lbpp, pitch_tile_max, slice_tile_max, size;
3859 unsigned ncopy, height, cheight, detile, i, x, y, z, src_mode, dst_mode;
3860 unsigned sub_cmd, bank_h, bank_w, mt_aspect, nbanks, tile_split, non_disp_tiling = 0;
3861 uint64_t base, addr;
3862
3863 dst_mode = rdst->surface.u.legacy.level[dst_level].mode;
3864 src_mode = rsrc->surface.u.legacy.level[src_level].mode;
3865 assert(dst_mode != src_mode);
3866
3867 /* non_disp_tiling bit needs to be set for depth, stencil, and fmask surfaces */
3868 if (util_format_has_depth(util_format_description(src->format)))
3869 non_disp_tiling = 1;
3870
3871 y = 0;
3872 sub_cmd = EG_DMA_COPY_TILED;
3873 lbpp = util_logbase2(bpp);
3874 pitch_tile_max = ((pitch / bpp) / 8) - 1;
3875 nbanks = eg_num_banks(rctx->screen->b.info.r600_num_banks);
3876
3877 if (dst_mode == RADEON_SURF_MODE_LINEAR_ALIGNED) {
3878 /* T2L */
3879 array_mode = evergreen_array_mode(src_mode);
3880 slice_tile_max = (rsrc->surface.u.legacy.level[src_level].nblk_x * rsrc->surface.u.legacy.level[src_level].nblk_y) / (8*8);
3881 slice_tile_max = slice_tile_max ? slice_tile_max - 1 : 0;
3882 /* linear height must be the same as the slice tile max height, it's ok even
3883 * if the linear destination/source have smaller height as the size of the
3884 * dma packet will be using the copy_height which is always smaller or equal
3885 * to the linear height
3886 */
3887 height = u_minify(rsrc->resource.b.b.height0, src_level);
3888 detile = 1;
3889 x = src_x;
3890 y = src_y;
3891 z = src_z;
3892 base = (uint64_t)rsrc->surface.u.legacy.level[src_level].offset_256B * 256;
3893 addr = (uint64_t)rdst->surface.u.legacy.level[dst_level].offset_256B * 256;
3894 addr += (uint64_t)rdst->surface.u.legacy.level[dst_level].slice_size_dw * 4 * dst_z;
3895 addr += dst_y * pitch + dst_x * bpp;
3896 bank_h = eg_bank_wh(rsrc->surface.u.legacy.bankh);
3897 bank_w = eg_bank_wh(rsrc->surface.u.legacy.bankw);
3898 mt_aspect = eg_macro_tile_aspect(rsrc->surface.u.legacy.mtilea);
3899 tile_split = eg_tile_split(rsrc->surface.u.legacy.tile_split);
3900 base += rsrc->resource.gpu_address;
3901 addr += rdst->resource.gpu_address;
3902 } else {
3903 /* L2T */
3904 array_mode = evergreen_array_mode(dst_mode);
3905 slice_tile_max = (rdst->surface.u.legacy.level[dst_level].nblk_x * rdst->surface.u.legacy.level[dst_level].nblk_y) / (8*8);
3906 slice_tile_max = slice_tile_max ? slice_tile_max - 1 : 0;
3907 /* linear height must be the same as the slice tile max height, it's ok even
3908 * if the linear destination/source have smaller height as the size of the
3909 * dma packet will be using the copy_height which is always smaller or equal
3910 * to the linear height
3911 */
3912 height = u_minify(rdst->resource.b.b.height0, dst_level);
3913 detile = 0;
3914 x = dst_x;
3915 y = dst_y;
3916 z = dst_z;
3917 base = (uint64_t)rdst->surface.u.legacy.level[dst_level].offset_256B * 256;
3918 addr = (uint64_t)rsrc->surface.u.legacy.level[src_level].offset_256B * 256;
3919 addr += (uint64_t)rsrc->surface.u.legacy.level[src_level].slice_size_dw * 4 * src_z;
3920 addr += src_y * pitch + src_x * bpp;
3921 bank_h = eg_bank_wh(rdst->surface.u.legacy.bankh);
3922 bank_w = eg_bank_wh(rdst->surface.u.legacy.bankw);
3923 mt_aspect = eg_macro_tile_aspect(rdst->surface.u.legacy.mtilea);
3924 tile_split = eg_tile_split(rdst->surface.u.legacy.tile_split);
3925 base += rdst->resource.gpu_address;
3926 addr += rsrc->resource.gpu_address;
3927 }
3928
3929 size = (copy_height * pitch) / 4;
3930 ncopy = (size / EG_DMA_COPY_MAX_SIZE) + !!(size % EG_DMA_COPY_MAX_SIZE);
3931 r600_need_dma_space(&rctx->b, ncopy * 9, &rdst->resource, &rsrc->resource);
3932
3933 for (i = 0; i < ncopy; i++) {
3934 cheight = copy_height;
3935 if (((cheight * pitch) / 4) > EG_DMA_COPY_MAX_SIZE) {
3936 cheight = (EG_DMA_COPY_MAX_SIZE * 4) / pitch;
3937 }
3938 size = (cheight * pitch) / 4;
3939 /* emit reloc before writing cs so that cs is always in consistent state */
3940 radeon_add_to_buffer_list(&rctx->b, &rctx->b.dma, &rsrc->resource,
3941 RADEON_USAGE_READ);
3942 radeon_add_to_buffer_list(&rctx->b, &rctx->b.dma, &rdst->resource,
3943 RADEON_USAGE_WRITE);
3944 radeon_emit(cs, DMA_PACKET(DMA_PACKET_COPY, sub_cmd, size));
3945 radeon_emit(cs, base >> 8);
3946 radeon_emit(cs, (detile << 31) | (array_mode << 27) |
3947 (lbpp << 24) | (bank_h << 21) |
3948 (bank_w << 18) | (mt_aspect << 16));
3949 radeon_emit(cs, (pitch_tile_max << 0) | ((height - 1) << 16));
3950 radeon_emit(cs, (slice_tile_max << 0));
3951 radeon_emit(cs, (x << 0) | (z << 18));
3952 radeon_emit(cs, (y << 0) | (tile_split << 21) | (nbanks << 25) | (non_disp_tiling << 28));
3953 radeon_emit(cs, addr & 0xfffffffc);
3954 radeon_emit(cs, (addr >> 32UL) & 0xff);
3955 copy_height -= cheight;
3956 addr += cheight * pitch;
3957 y += cheight;
3958 }
3959 }
3960
evergreen_dma_copy(struct pipe_context * ctx,struct pipe_resource * dst,unsigned dst_level,unsigned dstx,unsigned dsty,unsigned dstz,struct pipe_resource * src,unsigned src_level,const struct pipe_box * src_box)3961 static void evergreen_dma_copy(struct pipe_context *ctx,
3962 struct pipe_resource *dst,
3963 unsigned dst_level,
3964 unsigned dstx, unsigned dsty, unsigned dstz,
3965 struct pipe_resource *src,
3966 unsigned src_level,
3967 const struct pipe_box *src_box)
3968 {
3969 struct r600_context *rctx = (struct r600_context *)ctx;
3970 struct r600_texture *rsrc = (struct r600_texture*)src;
3971 struct r600_texture *rdst = (struct r600_texture*)dst;
3972 unsigned dst_pitch, src_pitch, bpp, dst_mode, src_mode, copy_height;
3973 unsigned src_w, dst_w;
3974 unsigned src_x, src_y;
3975 unsigned dst_x = dstx, dst_y = dsty, dst_z = dstz;
3976
3977 if (rctx->b.dma.cs.priv == NULL) {
3978 goto fallback;
3979 }
3980
3981 if (rctx->cmd_buf_is_compute) {
3982 rctx->b.gfx.flush(rctx, PIPE_FLUSH_ASYNC, NULL);
3983 rctx->cmd_buf_is_compute = false;
3984 }
3985
3986 if (dst->target == PIPE_BUFFER && src->target == PIPE_BUFFER) {
3987 evergreen_dma_copy_buffer(rctx, dst, src, dst_x, src_box->x, src_box->width);
3988 return;
3989 }
3990
3991 if (src_box->depth > 1 ||
3992 !r600_prepare_for_dma_blit(&rctx->b, rdst, dst_level, dstx, dsty,
3993 dstz, rsrc, src_level, src_box))
3994 goto fallback;
3995
3996 src_x = util_format_get_nblocksx(src->format, src_box->x);
3997 dst_x = util_format_get_nblocksx(src->format, dst_x);
3998 src_y = util_format_get_nblocksy(src->format, src_box->y);
3999 dst_y = util_format_get_nblocksy(src->format, dst_y);
4000
4001 bpp = rdst->surface.bpe;
4002 dst_pitch = rdst->surface.u.legacy.level[dst_level].nblk_x * rdst->surface.bpe;
4003 src_pitch = rsrc->surface.u.legacy.level[src_level].nblk_x * rsrc->surface.bpe;
4004 src_w = u_minify(rsrc->resource.b.b.width0, src_level);
4005 dst_w = u_minify(rdst->resource.b.b.width0, dst_level);
4006 copy_height = src_box->height / rsrc->surface.blk_h;
4007
4008 dst_mode = rdst->surface.u.legacy.level[dst_level].mode;
4009 src_mode = rsrc->surface.u.legacy.level[src_level].mode;
4010
4011 if (src_pitch != dst_pitch || src_box->x || dst_x || src_w != dst_w) {
4012 /* FIXME evergreen can do partial blit */
4013 goto fallback;
4014 }
4015 /* the x test here are currently useless (because we don't support partial blit)
4016 * but keep them around so we don't forget about those
4017 */
4018 if (src_pitch % 8 || src_box->x % 8 || dst_x % 8 || src_box->y % 8 || dst_y % 8) {
4019 goto fallback;
4020 }
4021
4022 /* 128 bpp surfaces require non_disp_tiling for both
4023 * tiled and linear buffers on cayman. However, async
4024 * DMA only supports it on the tiled side. As such
4025 * the tile order is backwards after a L2T/T2L packet.
4026 */
4027 if ((rctx->b.gfx_level == CAYMAN) &&
4028 (src_mode != dst_mode) &&
4029 (util_format_get_blocksize(src->format) >= 16)) {
4030 goto fallback;
4031 }
4032
4033 if (src_mode == dst_mode) {
4034 uint64_t dst_offset, src_offset;
4035 /* simple dma blit would do NOTE code here assume :
4036 * src_box.x/y == 0
4037 * dst_x/y == 0
4038 * dst_pitch == src_pitch
4039 */
4040 src_offset= (uint64_t)rsrc->surface.u.legacy.level[src_level].offset_256B * 256;
4041 src_offset += (uint64_t)rsrc->surface.u.legacy.level[src_level].slice_size_dw * 4 * src_box->z;
4042 src_offset += src_y * src_pitch + src_x * bpp;
4043 dst_offset = (uint64_t)rdst->surface.u.legacy.level[dst_level].offset_256B * 256;
4044 dst_offset += (uint64_t)rdst->surface.u.legacy.level[dst_level].slice_size_dw * 4 * dst_z;
4045 dst_offset += dst_y * dst_pitch + dst_x * bpp;
4046 evergreen_dma_copy_buffer(rctx, dst, src, dst_offset, src_offset,
4047 src_box->height * src_pitch);
4048 } else {
4049 evergreen_dma_copy_tile(rctx, dst, dst_level, dst_x, dst_y, dst_z,
4050 src, src_level, src_x, src_y, src_box->z,
4051 copy_height, dst_pitch, bpp);
4052 }
4053 return;
4054
4055 fallback:
4056 r600_resource_copy_region(ctx, dst, dst_level, dstx, dsty, dstz,
4057 src, src_level, src_box);
4058 }
4059
evergreen_set_tess_state(struct pipe_context * ctx,const float default_outer_level[4],const float default_inner_level[2])4060 static void evergreen_set_tess_state(struct pipe_context *ctx,
4061 const float default_outer_level[4],
4062 const float default_inner_level[2])
4063 {
4064 struct r600_context *rctx = (struct r600_context *)ctx;
4065
4066 memcpy(rctx->tess_state, default_outer_level, sizeof(float) * 4);
4067 memcpy(rctx->tess_state+4, default_inner_level, sizeof(float) * 2);
4068 rctx->driver_consts[PIPE_SHADER_TESS_CTRL].tcs_default_levels_dirty = true;
4069 }
4070
evergreen_set_patch_vertices(struct pipe_context * ctx,uint8_t patch_vertices)4071 static void evergreen_set_patch_vertices(struct pipe_context *ctx, uint8_t patch_vertices)
4072 {
4073 struct r600_context *rctx = (struct r600_context *)ctx;
4074
4075 rctx->patch_vertices = patch_vertices;
4076 }
4077
evergreen_setup_immed_buffer(struct r600_context * rctx,struct r600_image_view * rview,enum pipe_format pformat)4078 static void evergreen_setup_immed_buffer(struct r600_context *rctx,
4079 struct r600_image_view *rview,
4080 enum pipe_format pformat)
4081 {
4082 struct r600_screen *rscreen = (struct r600_screen *)rctx->b.b.screen;
4083 uint32_t immed_size = rscreen->b.info.max_se * 256 * 64 * util_format_get_blocksize(pformat);
4084 struct eg_buf_res_params buf_params;
4085 bool skip_reloc = false;
4086 struct r600_resource *resource = (struct r600_resource *)rview->base.resource;
4087 if (!resource->immed_buffer) {
4088 eg_resource_alloc_immed(&rscreen->b, resource, immed_size);
4089 }
4090
4091 memset(&buf_params, 0, sizeof(buf_params));
4092 buf_params.pipe_format = pformat;
4093 buf_params.size = resource->immed_buffer->b.b.width0;
4094 buf_params.swizzle[0] = PIPE_SWIZZLE_X;
4095 buf_params.swizzle[1] = PIPE_SWIZZLE_Y;
4096 buf_params.swizzle[2] = PIPE_SWIZZLE_Z;
4097 buf_params.swizzle[3] = PIPE_SWIZZLE_W;
4098 buf_params.uncached = 1;
4099 evergreen_fill_buffer_resource_words(rctx, &resource->immed_buffer->b.b,
4100 &buf_params, &skip_reloc,
4101 rview->immed_resource_words);
4102 }
4103
evergreen_set_hw_atomic_buffers(struct pipe_context * ctx,unsigned start_slot,unsigned count,const struct pipe_shader_buffer * buffers)4104 static void evergreen_set_hw_atomic_buffers(struct pipe_context *ctx,
4105 unsigned start_slot,
4106 unsigned count,
4107 const struct pipe_shader_buffer *buffers)
4108 {
4109 struct r600_context *rctx = (struct r600_context *)ctx;
4110 struct r600_atomic_buffer_state *astate;
4111 unsigned i, idx;
4112
4113 astate = &rctx->atomic_buffer_state;
4114
4115 /* we'd probably like to expand this to 8 later so put the logic in */
4116 for (i = start_slot, idx = 0; i < start_slot + count; i++, idx++) {
4117 const struct pipe_shader_buffer *buf;
4118 struct pipe_shader_buffer *abuf;
4119
4120 abuf = &astate->buffer[i];
4121
4122 if (!buffers || !buffers[idx].buffer) {
4123 pipe_resource_reference(&abuf->buffer, NULL);
4124 continue;
4125 }
4126 buf = &buffers[idx];
4127
4128 pipe_resource_reference(&abuf->buffer, buf->buffer);
4129 abuf->buffer_offset = buf->buffer_offset;
4130 abuf->buffer_size = buf->buffer_size;
4131 }
4132 }
4133
evergreen_set_shader_buffers(struct pipe_context * ctx,enum pipe_shader_type shader,unsigned start_slot,unsigned count,const struct pipe_shader_buffer * buffers,unsigned writable_bitmask)4134 static void evergreen_set_shader_buffers(struct pipe_context *ctx,
4135 enum pipe_shader_type shader, unsigned start_slot,
4136 unsigned count,
4137 const struct pipe_shader_buffer *buffers,
4138 unsigned writable_bitmask)
4139 {
4140 struct r600_context *rctx = (struct r600_context *)ctx;
4141 struct r600_image_state *istate = NULL;
4142 struct r600_image_view *rview;
4143 struct r600_tex_color_info color;
4144 struct eg_buf_res_params buf_params;
4145 struct r600_resource *resource;
4146 unsigned i, idx;
4147 unsigned old_mask;
4148
4149 if ((shader != PIPE_SHADER_FRAGMENT &&
4150 shader != PIPE_SHADER_COMPUTE) || count == 0)
4151 return;
4152
4153 if (shader == PIPE_SHADER_FRAGMENT)
4154 istate = &rctx->fragment_buffers;
4155 else if (shader == PIPE_SHADER_COMPUTE)
4156 istate = &rctx->compute_buffers;
4157
4158 old_mask = istate->enabled_mask;
4159 for (i = start_slot, idx = 0; i < start_slot + count; i++, idx++) {
4160 const struct pipe_shader_buffer *buf;
4161 unsigned res_type;
4162
4163 rview = &istate->views[i];
4164
4165 if (!buffers || !buffers[idx].buffer) {
4166 pipe_resource_reference((struct pipe_resource **)&rview->base.resource, NULL);
4167 istate->enabled_mask &= ~(1 << i);
4168 continue;
4169 }
4170
4171 buf = &buffers[idx];
4172 pipe_resource_reference((struct pipe_resource **)&rview->base.resource, buf->buffer);
4173
4174 resource = (struct r600_resource *)rview->base.resource;
4175
4176 evergreen_setup_immed_buffer(rctx, rview, PIPE_FORMAT_R32_UINT);
4177
4178 color.offset = 0;
4179 color.view = 0;
4180 evergreen_set_color_surface_buffer(rctx, resource,
4181 PIPE_FORMAT_R32_UINT,
4182 buf->buffer_offset,
4183 buf->buffer_offset + buf->buffer_size,
4184 &color);
4185
4186 res_type = V_028C70_BUFFER;
4187
4188 rview->cb_color_base = color.offset;
4189 rview->cb_color_dim = color.dim;
4190 rview->cb_color_info = color.info |
4191 S_028C70_RAT(1) |
4192 S_028C70_RESOURCE_TYPE(res_type);
4193 rview->cb_color_pitch = color.pitch;
4194 rview->cb_color_slice = color.slice;
4195 rview->cb_color_view = color.view;
4196 rview->cb_color_attrib = color.attrib;
4197 rview->cb_color_fmask = color.fmask;
4198 rview->cb_color_fmask_slice = color.fmask_slice;
4199
4200 memset(&buf_params, 0, sizeof(buf_params));
4201 buf_params.pipe_format = PIPE_FORMAT_R32_UINT;
4202 buf_params.offset = buf->buffer_offset;
4203 buf_params.size = buf->buffer_size;
4204 buf_params.swizzle[0] = PIPE_SWIZZLE_X;
4205 buf_params.swizzle[1] = PIPE_SWIZZLE_Y;
4206 buf_params.swizzle[2] = PIPE_SWIZZLE_Z;
4207 buf_params.swizzle[3] = PIPE_SWIZZLE_W;
4208 buf_params.force_swizzle = true;
4209 buf_params.uncached = 1;
4210 buf_params.size_in_bytes = true;
4211 evergreen_fill_buffer_resource_words(rctx, &resource->b.b,
4212 &buf_params,
4213 &rview->skip_mip_address_reloc,
4214 rview->resource_words);
4215
4216 istate->enabled_mask |= (1 << i);
4217 }
4218
4219 istate->atom.num_dw = util_bitcount(istate->enabled_mask) * 46;
4220
4221 if (old_mask != istate->enabled_mask)
4222 r600_mark_atom_dirty(rctx, &rctx->framebuffer.atom);
4223
4224 /* construct the target mask */
4225 if (rctx->cb_misc_state.buffer_rat_enabled_mask != istate->enabled_mask) {
4226 rctx->cb_misc_state.buffer_rat_enabled_mask = istate->enabled_mask;
4227 r600_mark_atom_dirty(rctx, &rctx->cb_misc_state.atom);
4228 }
4229
4230 if (shader == PIPE_SHADER_FRAGMENT)
4231 r600_mark_atom_dirty(rctx, &istate->atom);
4232 }
4233
evergreen_set_shader_images(struct pipe_context * ctx,enum pipe_shader_type shader,unsigned start_slot,unsigned count,unsigned unbind_num_trailing_slots,const struct pipe_image_view * images)4234 static void evergreen_set_shader_images(struct pipe_context *ctx,
4235 enum pipe_shader_type shader, unsigned start_slot,
4236 unsigned count, unsigned unbind_num_trailing_slots,
4237 const struct pipe_image_view *images)
4238 {
4239 struct r600_context *rctx = (struct r600_context *)ctx;
4240 unsigned i;
4241 struct r600_image_view *rview;
4242 struct pipe_resource *image;
4243 struct r600_resource *resource;
4244 struct r600_tex_color_info color;
4245 struct eg_buf_res_params buf_params;
4246 struct eg_tex_res_params tex_params;
4247 unsigned old_mask;
4248 struct r600_image_state *istate = NULL;
4249 int idx;
4250 if (shader != PIPE_SHADER_FRAGMENT && shader != PIPE_SHADER_COMPUTE)
4251 return;
4252 if (!count && !unbind_num_trailing_slots)
4253 return;
4254
4255 if (shader == PIPE_SHADER_FRAGMENT)
4256 istate = &rctx->fragment_images;
4257 else if (shader == PIPE_SHADER_COMPUTE)
4258 istate = &rctx->compute_images;
4259
4260 assert (shader == PIPE_SHADER_FRAGMENT || shader == PIPE_SHADER_COMPUTE);
4261
4262 old_mask = istate->enabled_mask;
4263 for (i = start_slot, idx = 0; i < start_slot + count; i++, idx++) {
4264 unsigned res_type;
4265 const struct pipe_image_view *iview;
4266 rview = &istate->views[i];
4267
4268 if (!images || !images[idx].resource) {
4269 pipe_resource_reference((struct pipe_resource **)&rview->base.resource, NULL);
4270 istate->enabled_mask &= ~(1 << i);
4271 istate->compressed_colortex_mask &= ~(1 << i);
4272 istate->compressed_depthtex_mask &= ~(1 << i);
4273 continue;
4274 }
4275
4276 iview = &images[idx];
4277 image = iview->resource;
4278 resource = (struct r600_resource *)image;
4279
4280 r600_context_add_resource_size(ctx, image);
4281
4282 struct pipe_resource *const pipe_saved = rview->base.resource;
4283 rview->base = *iview;
4284 rview->base.resource = pipe_saved;
4285 pipe_resource_reference((struct pipe_resource **)&rview->base.resource, image);
4286
4287 evergreen_setup_immed_buffer(rctx, rview, iview->format);
4288
4289 bool is_buffer = image->target == PIPE_BUFFER;
4290 struct r600_texture *rtex = (struct r600_texture *)image;
4291 if (!is_buffer && rtex->db_compatible)
4292 istate->compressed_depthtex_mask |= 1 << i;
4293 else
4294 istate->compressed_depthtex_mask &= ~(1 << i);
4295
4296 if (!is_buffer && rtex->cmask.size)
4297 istate->compressed_colortex_mask |= 1 << i;
4298 else
4299 istate->compressed_colortex_mask &= ~(1 << i);
4300 if (!is_buffer) {
4301
4302 evergreen_set_color_surface_common(rctx, rtex,
4303 iview->u.tex.level,
4304 iview->u.tex.first_layer,
4305 iview->u.tex.last_layer,
4306 iview->format,
4307 &color);
4308 color.dim = S_028C78_WIDTH_MAX(u_minify(image->width0, iview->u.tex.level) - 1) |
4309 S_028C78_HEIGHT_MAX(u_minify(image->height0, iview->u.tex.level) - 1);
4310 } else {
4311 color.offset = 0;
4312 color.view = 0;
4313 evergreen_set_color_surface_buffer(rctx, resource,
4314 iview->format,
4315 iview->u.buf.offset,
4316 iview->u.buf.size,
4317 &color);
4318 }
4319
4320 switch (image->target) {
4321 case PIPE_BUFFER:
4322 res_type = V_028C70_BUFFER;
4323 break;
4324 case PIPE_TEXTURE_1D:
4325 res_type = V_028C70_TEXTURE1D;
4326 break;
4327 case PIPE_TEXTURE_1D_ARRAY:
4328 res_type = V_028C70_TEXTURE1DARRAY;
4329 break;
4330 case PIPE_TEXTURE_2D:
4331 case PIPE_TEXTURE_RECT:
4332 res_type = V_028C70_TEXTURE2D;
4333 break;
4334 case PIPE_TEXTURE_3D:
4335 res_type = V_028C70_TEXTURE3D;
4336 break;
4337 case PIPE_TEXTURE_2D_ARRAY:
4338 case PIPE_TEXTURE_CUBE:
4339 case PIPE_TEXTURE_CUBE_ARRAY:
4340 res_type = V_028C70_TEXTURE2DARRAY;
4341 break;
4342 default:
4343 assert(0);
4344 res_type = 0;
4345 break;
4346 }
4347
4348 rview->cb_color_base = color.offset;
4349 rview->cb_color_dim = color.dim;
4350 rview->cb_color_info = color.info |
4351 S_028C70_RAT(1) |
4352 S_028C70_RESOURCE_TYPE(res_type);
4353 rview->cb_color_pitch = color.pitch;
4354 rview->cb_color_slice = color.slice;
4355 rview->cb_color_view = color.view;
4356 rview->cb_color_attrib = color.attrib;
4357 rview->cb_color_fmask = color.fmask;
4358 rview->cb_color_fmask_slice = color.fmask_slice;
4359
4360 if (image->target != PIPE_BUFFER) {
4361 memset(&tex_params, 0, sizeof(tex_params));
4362 tex_params.pipe_format = iview->format;
4363 tex_params.force_level = 0;
4364 tex_params.width0 = image->width0;
4365 tex_params.height0 = image->height0;
4366 tex_params.first_level = iview->u.tex.level;
4367 tex_params.last_level = iview->u.tex.level;
4368 tex_params.first_layer = iview->u.tex.first_layer;
4369 tex_params.last_layer = iview->u.tex.last_layer;
4370 tex_params.target = image->target;
4371 tex_params.swizzle[0] = PIPE_SWIZZLE_X;
4372 tex_params.swizzle[1] = PIPE_SWIZZLE_Y;
4373 tex_params.swizzle[2] = PIPE_SWIZZLE_Z;
4374 tex_params.swizzle[3] = PIPE_SWIZZLE_W;
4375 evergreen_fill_tex_resource_words(rctx, &resource->b.b, &tex_params,
4376 &rview->skip_mip_address_reloc,
4377 rview->resource_words);
4378
4379 } else {
4380 memset(&buf_params, 0, sizeof(buf_params));
4381 buf_params.pipe_format = iview->format;
4382 buf_params.size = iview->u.buf.size;
4383 buf_params.offset = iview->u.buf.offset;
4384 buf_params.swizzle[0] = PIPE_SWIZZLE_X;
4385 buf_params.swizzle[1] = PIPE_SWIZZLE_Y;
4386 buf_params.swizzle[2] = PIPE_SWIZZLE_Z;
4387 buf_params.swizzle[3] = PIPE_SWIZZLE_W;
4388 evergreen_fill_buffer_resource_words(rctx, &resource->b.b,
4389 &buf_params,
4390 &rview->skip_mip_address_reloc,
4391 rview->resource_words);
4392 }
4393 istate->enabled_mask |= (1 << i);
4394 }
4395
4396 for (i = start_slot + count, idx = 0;
4397 i < start_slot + count + unbind_num_trailing_slots; i++, idx++) {
4398 rview = &istate->views[i];
4399
4400 pipe_resource_reference((struct pipe_resource **)&rview->base.resource, NULL);
4401 istate->enabled_mask &= ~(1 << i);
4402 istate->compressed_colortex_mask &= ~(1 << i);
4403 istate->compressed_depthtex_mask &= ~(1 << i);
4404 }
4405
4406 istate->atom.num_dw = util_bitcount(istate->enabled_mask) * 46;
4407 istate->dirty_buffer_constants = true;
4408 rctx->b.flags |= R600_CONTEXT_WAIT_3D_IDLE | R600_CONTEXT_FLUSH_AND_INV;
4409 rctx->b.flags |= R600_CONTEXT_FLUSH_AND_INV_CB |
4410 R600_CONTEXT_FLUSH_AND_INV_CB_META;
4411
4412 if (old_mask != istate->enabled_mask)
4413 r600_mark_atom_dirty(rctx, &rctx->framebuffer.atom);
4414
4415 if (rctx->cb_misc_state.image_rat_enabled_mask != istate->enabled_mask) {
4416 rctx->cb_misc_state.image_rat_enabled_mask = istate->enabled_mask;
4417 r600_mark_atom_dirty(rctx, &rctx->cb_misc_state.atom);
4418 }
4419
4420 if (shader == PIPE_SHADER_FRAGMENT)
4421 r600_mark_atom_dirty(rctx, &istate->atom);
4422 }
4423
evergreen_get_pipe_constant_buffer(struct r600_context * rctx,enum pipe_shader_type shader,uint slot,struct pipe_constant_buffer * cbuf)4424 static void evergreen_get_pipe_constant_buffer(struct r600_context *rctx,
4425 enum pipe_shader_type shader, uint slot,
4426 struct pipe_constant_buffer *cbuf)
4427 {
4428 struct r600_constbuf_state *state = &rctx->constbuf_state[shader];
4429 struct pipe_constant_buffer *cb;
4430 cbuf->user_buffer = NULL;
4431
4432 cb = &state->cb[slot];
4433
4434 cbuf->buffer_size = cb->buffer_size;
4435 pipe_resource_reference(&cbuf->buffer, cb->buffer);
4436 }
4437
evergreen_get_shader_buffers(struct r600_context * rctx,enum pipe_shader_type shader,uint start_slot,uint count,struct pipe_shader_buffer * sbuf)4438 static void evergreen_get_shader_buffers(struct r600_context *rctx,
4439 enum pipe_shader_type shader,
4440 uint start_slot, uint count,
4441 struct pipe_shader_buffer *sbuf)
4442 {
4443 assert(shader == PIPE_SHADER_COMPUTE);
4444 int idx, i;
4445 struct r600_image_state *istate = &rctx->compute_buffers;
4446 struct r600_image_view *rview;
4447
4448 for (i = start_slot, idx = 0; i < start_slot + count; i++, idx++) {
4449
4450 rview = &istate->views[i];
4451
4452 pipe_resource_reference(&sbuf[idx].buffer, rview->base.resource);
4453 if (rview->base.resource) {
4454 uint64_t rview_va = ((struct r600_resource *)rview->base.resource)->gpu_address;
4455
4456 uint64_t prog_va = rview->resource_words[0];
4457
4458 prog_va += ((uint64_t)G_030008_BASE_ADDRESS_HI(rview->resource_words[2])) << 32;
4459 prog_va -= rview_va;
4460
4461 sbuf[idx].buffer_offset = prog_va & 0xffffffff;
4462 sbuf[idx].buffer_size = rview->resource_words[1] + 1;;
4463 } else {
4464 sbuf[idx].buffer_offset = 0;
4465 sbuf[idx].buffer_size = 0;
4466 }
4467 }
4468 }
4469
evergreen_save_qbo_state(struct pipe_context * ctx,struct r600_qbo_state * st)4470 static void evergreen_save_qbo_state(struct pipe_context *ctx, struct r600_qbo_state *st)
4471 {
4472 struct r600_context *rctx = (struct r600_context *)ctx;
4473 st->saved_compute = rctx->cs_shader_state.shader;
4474
4475 /* save constant buffer 0 */
4476 evergreen_get_pipe_constant_buffer(rctx, PIPE_SHADER_COMPUTE, 0, &st->saved_const0);
4477 /* save ssbo 0 */
4478 evergreen_get_shader_buffers(rctx, PIPE_SHADER_COMPUTE, 0, 3, st->saved_ssbo);
4479 }
4480
4481
evergreen_init_state_functions(struct r600_context * rctx)4482 void evergreen_init_state_functions(struct r600_context *rctx)
4483 {
4484 unsigned id = 1;
4485 unsigned i;
4486 /* !!!
4487 * To avoid GPU lockup registers must be emitted in a specific order
4488 * (no kidding ...). The order below is important and have been
4489 * partially inferred from analyzing fglrx command stream.
4490 *
4491 * Don't reorder atom without carefully checking the effect (GPU lockup
4492 * or piglit regression).
4493 * !!!
4494 */
4495 if (rctx->b.gfx_level == EVERGREEN) {
4496 r600_init_atom(rctx, &rctx->config_state.atom, id++, evergreen_emit_config_state, 11);
4497 rctx->config_state.dyn_gpr_enabled = true;
4498 }
4499 r600_init_atom(rctx, &rctx->framebuffer.atom, id++, evergreen_emit_framebuffer_state, 0);
4500 r600_init_atom(rctx, &rctx->fragment_images.atom, id++, evergreen_emit_fragment_image_state, 0);
4501 r600_init_atom(rctx, &rctx->compute_images.atom, id++, evergreen_emit_compute_image_state, 0);
4502 r600_init_atom(rctx, &rctx->fragment_buffers.atom, id++, evergreen_emit_fragment_buffer_state, 0);
4503 r600_init_atom(rctx, &rctx->compute_buffers.atom, id++, evergreen_emit_compute_buffer_state, 0);
4504 /* shader const */
4505 r600_init_atom(rctx, &rctx->constbuf_state[PIPE_SHADER_VERTEX].atom, id++, evergreen_emit_vs_constant_buffers, 0);
4506 r600_init_atom(rctx, &rctx->constbuf_state[PIPE_SHADER_GEOMETRY].atom, id++, evergreen_emit_gs_constant_buffers, 0);
4507 r600_init_atom(rctx, &rctx->constbuf_state[PIPE_SHADER_FRAGMENT].atom, id++, evergreen_emit_ps_constant_buffers, 0);
4508 r600_init_atom(rctx, &rctx->constbuf_state[PIPE_SHADER_TESS_CTRL].atom, id++, evergreen_emit_tcs_constant_buffers, 0);
4509 r600_init_atom(rctx, &rctx->constbuf_state[PIPE_SHADER_TESS_EVAL].atom, id++, evergreen_emit_tes_constant_buffers, 0);
4510 r600_init_atom(rctx, &rctx->constbuf_state[PIPE_SHADER_COMPUTE].atom, id++, evergreen_emit_cs_constant_buffers, 0);
4511 /* shader program */
4512 r600_init_atom(rctx, &rctx->cs_shader_state.atom, id++, evergreen_emit_cs_shader, 0);
4513 /* sampler */
4514 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_VERTEX].states.atom, id++, evergreen_emit_vs_sampler_states, 0);
4515 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_GEOMETRY].states.atom, id++, evergreen_emit_gs_sampler_states, 0);
4516 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_TESS_CTRL].states.atom, id++, evergreen_emit_tcs_sampler_states, 0);
4517 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_TESS_EVAL].states.atom, id++, evergreen_emit_tes_sampler_states, 0);
4518 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_FRAGMENT].states.atom, id++, evergreen_emit_ps_sampler_states, 0);
4519 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_COMPUTE].states.atom, id++, evergreen_emit_cs_sampler_states, 0);
4520 /* resources */
4521 r600_init_atom(rctx, &rctx->vertex_buffer_state.atom, id++, evergreen_fs_emit_vertex_buffers, 0);
4522 r600_init_atom(rctx, &rctx->cs_vertex_buffer_state.atom, id++, evergreen_cs_emit_vertex_buffers, 0);
4523 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_VERTEX].views.atom, id++, evergreen_emit_vs_sampler_views, 0);
4524 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_GEOMETRY].views.atom, id++, evergreen_emit_gs_sampler_views, 0);
4525 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_TESS_CTRL].views.atom, id++, evergreen_emit_tcs_sampler_views, 0);
4526 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_TESS_EVAL].views.atom, id++, evergreen_emit_tes_sampler_views, 0);
4527 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_FRAGMENT].views.atom, id++, evergreen_emit_ps_sampler_views, 0);
4528 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_COMPUTE].views.atom, id++, evergreen_emit_cs_sampler_views, 0);
4529
4530 r600_init_atom(rctx, &rctx->vgt_state.atom, id++, r600_emit_vgt_state, 10);
4531
4532 if (rctx->b.gfx_level == EVERGREEN) {
4533 r600_init_atom(rctx, &rctx->sample_mask.atom, id++, evergreen_emit_sample_mask, 3);
4534 } else {
4535 r600_init_atom(rctx, &rctx->sample_mask.atom, id++, cayman_emit_sample_mask, 4);
4536 }
4537 rctx->sample_mask.sample_mask = ~0;
4538
4539 r600_init_atom(rctx, &rctx->alphatest_state.atom, id++, r600_emit_alphatest_state, 6);
4540 r600_init_atom(rctx, &rctx->blend_color.atom, id++, r600_emit_blend_color, 6);
4541 r600_init_atom(rctx, &rctx->blend_state.atom, id++, r600_emit_cso_state, 0);
4542 r600_init_atom(rctx, &rctx->cb_misc_state.atom, id++, evergreen_emit_cb_misc_state, 4);
4543 r600_init_atom(rctx, &rctx->clip_misc_state.atom, id++, r600_emit_clip_misc_state, 9);
4544 r600_init_atom(rctx, &rctx->clip_state.atom, id++, evergreen_emit_clip_state, 26);
4545 r600_init_atom(rctx, &rctx->db_misc_state.atom, id++, evergreen_emit_db_misc_state, 10);
4546 r600_init_atom(rctx, &rctx->db_state.atom, id++, evergreen_emit_db_state, 14);
4547 r600_init_atom(rctx, &rctx->dsa_state.atom, id++, r600_emit_cso_state, 0);
4548 r600_init_atom(rctx, &rctx->poly_offset_state.atom, id++, evergreen_emit_polygon_offset, 9);
4549 r600_init_atom(rctx, &rctx->rasterizer_state.atom, id++, r600_emit_cso_state, 0);
4550 r600_add_atom(rctx, &rctx->b.scissors.atom, id++);
4551 r600_add_atom(rctx, &rctx->b.viewports.atom, id++);
4552 r600_init_atom(rctx, &rctx->stencil_ref.atom, id++, r600_emit_stencil_ref, 4);
4553 r600_init_atom(rctx, &rctx->vertex_fetch_shader.atom, id++, evergreen_emit_vertex_fetch_shader, 5);
4554 r600_add_atom(rctx, &rctx->b.render_cond_atom, id++);
4555 r600_add_atom(rctx, &rctx->b.streamout.begin_atom, id++);
4556 r600_add_atom(rctx, &rctx->b.streamout.enable_atom, id++);
4557 for (i = 0; i < EG_NUM_HW_STAGES; i++)
4558 r600_init_atom(rctx, &rctx->hw_shader_stages[i].atom, id++, r600_emit_shader, 0);
4559 r600_init_atom(rctx, &rctx->shader_stages.atom, id++, evergreen_emit_shader_stages, 15);
4560 r600_init_atom(rctx, &rctx->gs_rings.atom, id++, evergreen_emit_gs_rings, 26);
4561
4562 rctx->b.b.create_blend_state = evergreen_create_blend_state;
4563 rctx->b.b.create_depth_stencil_alpha_state = evergreen_create_dsa_state;
4564 rctx->b.b.create_rasterizer_state = evergreen_create_rs_state;
4565 rctx->b.b.create_sampler_state = evergreen_create_sampler_state;
4566 rctx->b.b.create_sampler_view = evergreen_create_sampler_view;
4567 rctx->b.b.set_framebuffer_state = evergreen_set_framebuffer_state;
4568 rctx->b.b.set_polygon_stipple = evergreen_set_polygon_stipple;
4569 rctx->b.b.set_min_samples = evergreen_set_min_samples;
4570 rctx->b.b.set_tess_state = evergreen_set_tess_state;
4571 rctx->b.b.set_patch_vertices = evergreen_set_patch_vertices;
4572 rctx->b.b.set_hw_atomic_buffers = evergreen_set_hw_atomic_buffers;
4573 rctx->b.b.set_shader_images = evergreen_set_shader_images;
4574 rctx->b.b.set_shader_buffers = evergreen_set_shader_buffers;
4575 if (rctx->b.gfx_level == EVERGREEN)
4576 rctx->b.b.get_sample_position = evergreen_get_sample_position;
4577 else
4578 rctx->b.b.get_sample_position = cayman_get_sample_position;
4579 rctx->b.dma_copy = evergreen_dma_copy;
4580 rctx->b.save_qbo_state = evergreen_save_qbo_state;
4581
4582 evergreen_init_compute_state_functions(rctx);
4583 }
4584
4585 /**
4586 * This calculates the LDS size for tessellation shaders (VS, TCS, TES).
4587 *
4588 * The information about LDS and other non-compile-time parameters is then
4589 * written to the const buffer.
4590
4591 * const buffer contains -
4592 * uint32_t input_patch_size
4593 * uint32_t input_vertex_size
4594 * uint32_t num_tcs_input_cp
4595 * uint32_t num_tcs_output_cp;
4596 * uint32_t output_patch_size
4597 * uint32_t output_vertex_size
4598 * uint32_t output_patch0_offset
4599 * uint32_t perpatch_output_offset
4600 * and the same constbuf is bound to LS/HS/VS(ES).
4601 */
evergreen_setup_tess_constants(struct r600_context * rctx,const struct pipe_draw_info * info,unsigned * num_patches)4602 void evergreen_setup_tess_constants(struct r600_context *rctx, const struct pipe_draw_info *info, unsigned *num_patches)
4603 {
4604 struct pipe_constant_buffer constbuf = {0};
4605 struct r600_pipe_shader_selector *tcs = rctx->tcs_shader ? rctx->tcs_shader : rctx->tes_shader;
4606 struct r600_pipe_shader_selector *ls = rctx->vs_shader;
4607 unsigned num_tcs_input_cp = rctx->patch_vertices;
4608 unsigned num_tcs_outputs;
4609 unsigned num_tcs_output_cp;
4610 unsigned num_tcs_patch_outputs;
4611 unsigned num_tcs_inputs;
4612 unsigned input_vertex_size, output_vertex_size;
4613 unsigned input_patch_size, pervertex_output_patch_size, output_patch_size;
4614 unsigned output_patch0_offset, perpatch_output_offset, lds_size;
4615 uint32_t values[8];
4616 unsigned num_waves;
4617 unsigned num_pipes = rctx->screen->b.info.r600_max_quad_pipes;
4618 unsigned wave_divisor = (16 * num_pipes);
4619
4620 *num_patches = 1;
4621
4622 if (!rctx->tes_shader) {
4623 rctx->lds_alloc = 0;
4624 rctx->b.b.set_constant_buffer(&rctx->b.b, PIPE_SHADER_VERTEX,
4625 R600_LDS_INFO_CONST_BUFFER, false, NULL);
4626 rctx->b.b.set_constant_buffer(&rctx->b.b, PIPE_SHADER_TESS_CTRL,
4627 R600_LDS_INFO_CONST_BUFFER, false, NULL);
4628 rctx->b.b.set_constant_buffer(&rctx->b.b, PIPE_SHADER_TESS_EVAL,
4629 R600_LDS_INFO_CONST_BUFFER, false, NULL);
4630 return;
4631 }
4632
4633 if (rctx->lds_alloc != 0 &&
4634 rctx->last_ls == ls &&
4635 rctx->last_num_tcs_input_cp == num_tcs_input_cp &&
4636 rctx->last_tcs == tcs)
4637 return;
4638
4639 num_tcs_inputs = util_last_bit64(ls->lds_outputs_written_mask);
4640
4641 if (rctx->tcs_shader) {
4642 num_tcs_outputs = util_last_bit64(tcs->lds_outputs_written_mask);
4643 num_tcs_output_cp = tcs->info.properties[TGSI_PROPERTY_TCS_VERTICES_OUT];
4644 num_tcs_patch_outputs = util_last_bit64(tcs->lds_patch_outputs_written_mask);
4645 } else {
4646 num_tcs_outputs = num_tcs_inputs;
4647 num_tcs_output_cp = num_tcs_input_cp;
4648 num_tcs_patch_outputs = 2; /* TESSINNER + TESSOUTER */
4649 }
4650
4651 /* size in bytes */
4652 input_vertex_size = num_tcs_inputs * 16;
4653 output_vertex_size = num_tcs_outputs * 16;
4654
4655 input_patch_size = num_tcs_input_cp * input_vertex_size;
4656
4657 pervertex_output_patch_size = num_tcs_output_cp * output_vertex_size;
4658 output_patch_size = pervertex_output_patch_size + num_tcs_patch_outputs * 16;
4659
4660 output_patch0_offset = rctx->tcs_shader ? input_patch_size * *num_patches : 0;
4661 perpatch_output_offset = output_patch0_offset + pervertex_output_patch_size;
4662
4663 lds_size = output_patch0_offset + output_patch_size * *num_patches;
4664
4665 values[0] = input_patch_size;
4666 values[1] = input_vertex_size;
4667 values[2] = num_tcs_input_cp;
4668 values[3] = num_tcs_output_cp;
4669
4670 values[4] = output_patch_size;
4671 values[5] = output_vertex_size;
4672 values[6] = output_patch0_offset;
4673 values[7] = perpatch_output_offset;
4674
4675 /* docs say HS_NUM_WAVES - CEIL((LS_HS_CONFIG.NUM_PATCHES *
4676 LS_HS_CONFIG.HS_NUM_OUTPUT_CP) / (NUM_GOOD_PIPES * 16)) */
4677 num_waves = ceilf((float)(*num_patches * num_tcs_output_cp) / (float)wave_divisor);
4678
4679 rctx->lds_alloc = (lds_size | (num_waves << 14));
4680
4681 rctx->last_ls = ls;
4682 rctx->last_tcs = tcs;
4683 rctx->last_num_tcs_input_cp = num_tcs_input_cp;
4684
4685 constbuf.user_buffer = values;
4686 constbuf.buffer_size = 8 * 4;
4687
4688 rctx->b.b.set_constant_buffer(&rctx->b.b, PIPE_SHADER_VERTEX,
4689 R600_LDS_INFO_CONST_BUFFER, false, &constbuf);
4690 rctx->b.b.set_constant_buffer(&rctx->b.b, PIPE_SHADER_TESS_CTRL,
4691 R600_LDS_INFO_CONST_BUFFER, false, &constbuf);
4692 rctx->b.b.set_constant_buffer(&rctx->b.b, PIPE_SHADER_TESS_EVAL,
4693 R600_LDS_INFO_CONST_BUFFER, true, &constbuf);
4694 }
4695
evergreen_get_ls_hs_config(struct r600_context * rctx,const struct pipe_draw_info * info,unsigned num_patches)4696 uint32_t evergreen_get_ls_hs_config(struct r600_context *rctx,
4697 const struct pipe_draw_info *info,
4698 unsigned num_patches)
4699 {
4700 unsigned num_output_cp;
4701
4702 if (!rctx->tes_shader)
4703 return 0;
4704
4705 num_output_cp = rctx->tcs_shader ?
4706 rctx->tcs_shader->info.properties[TGSI_PROPERTY_TCS_VERTICES_OUT] :
4707 rctx->patch_vertices;
4708
4709 return S_028B58_NUM_PATCHES(num_patches) |
4710 S_028B58_HS_NUM_INPUT_CP(rctx->patch_vertices) |
4711 S_028B58_HS_NUM_OUTPUT_CP(num_output_cp);
4712 }
4713
evergreen_set_ls_hs_config(struct r600_context * rctx,struct radeon_cmdbuf * cs,uint32_t ls_hs_config)4714 void evergreen_set_ls_hs_config(struct r600_context *rctx,
4715 struct radeon_cmdbuf *cs,
4716 uint32_t ls_hs_config)
4717 {
4718 radeon_set_context_reg(cs, R_028B58_VGT_LS_HS_CONFIG, ls_hs_config);
4719 }
4720
evergreen_set_lds_alloc(struct r600_context * rctx,struct radeon_cmdbuf * cs,uint32_t lds_alloc)4721 void evergreen_set_lds_alloc(struct r600_context *rctx,
4722 struct radeon_cmdbuf *cs,
4723 uint32_t lds_alloc)
4724 {
4725 radeon_set_context_reg(cs, R_0288E8_SQ_LDS_ALLOC, lds_alloc);
4726 }
4727
4728 /* on evergreen if you are running tessellation you need to disable dynamic
4729 GPRs to workaround a hardware bug.*/
evergreen_adjust_gprs(struct r600_context * rctx)4730 bool evergreen_adjust_gprs(struct r600_context *rctx)
4731 {
4732 unsigned num_gprs[EG_NUM_HW_STAGES];
4733 unsigned def_gprs[EG_NUM_HW_STAGES];
4734 unsigned cur_gprs[EG_NUM_HW_STAGES];
4735 unsigned new_gprs[EG_NUM_HW_STAGES];
4736 unsigned def_num_clause_temp_gprs = rctx->r6xx_num_clause_temp_gprs;
4737 unsigned max_gprs;
4738 unsigned i;
4739 unsigned total_gprs;
4740 unsigned tmp[3];
4741 bool rework = false, set_default = false, set_dirty = false;
4742 max_gprs = 0;
4743 for (i = 0; i < EG_NUM_HW_STAGES; i++) {
4744 def_gprs[i] = rctx->default_gprs[i];
4745 max_gprs += def_gprs[i];
4746 }
4747 max_gprs += def_num_clause_temp_gprs * 2;
4748
4749 /* if we have no TESS and dyn gpr is enabled then do nothing. */
4750 if (!rctx->hw_shader_stages[EG_HW_STAGE_HS].shader) {
4751 if (rctx->config_state.dyn_gpr_enabled)
4752 return true;
4753
4754 /* transition back to dyn gpr enabled state */
4755 rctx->config_state.dyn_gpr_enabled = true;
4756 r600_mark_atom_dirty(rctx, &rctx->config_state.atom);
4757 rctx->b.flags |= R600_CONTEXT_WAIT_3D_IDLE;
4758 return true;
4759 }
4760
4761
4762 /* gather required shader gprs */
4763 for (i = 0; i < EG_NUM_HW_STAGES; i++) {
4764 if (rctx->hw_shader_stages[i].shader)
4765 num_gprs[i] = rctx->hw_shader_stages[i].shader->shader.bc.ngpr;
4766 else
4767 num_gprs[i] = 0;
4768 }
4769
4770 cur_gprs[R600_HW_STAGE_PS] = G_008C04_NUM_PS_GPRS(rctx->config_state.sq_gpr_resource_mgmt_1);
4771 cur_gprs[R600_HW_STAGE_VS] = G_008C04_NUM_VS_GPRS(rctx->config_state.sq_gpr_resource_mgmt_1);
4772 cur_gprs[R600_HW_STAGE_GS] = G_008C08_NUM_GS_GPRS(rctx->config_state.sq_gpr_resource_mgmt_2);
4773 cur_gprs[R600_HW_STAGE_ES] = G_008C08_NUM_ES_GPRS(rctx->config_state.sq_gpr_resource_mgmt_2);
4774 cur_gprs[EG_HW_STAGE_LS] = G_008C0C_NUM_LS_GPRS(rctx->config_state.sq_gpr_resource_mgmt_3);
4775 cur_gprs[EG_HW_STAGE_HS] = G_008C0C_NUM_HS_GPRS(rctx->config_state.sq_gpr_resource_mgmt_3);
4776
4777 total_gprs = 0;
4778 for (i = 0; i < EG_NUM_HW_STAGES; i++) {
4779 new_gprs[i] = num_gprs[i];
4780 total_gprs += num_gprs[i];
4781 }
4782
4783 if (total_gprs > (max_gprs - (2 * def_num_clause_temp_gprs)))
4784 return false;
4785
4786 for (i = 0; i < EG_NUM_HW_STAGES; i++) {
4787 if (new_gprs[i] > cur_gprs[i]) {
4788 rework = true;
4789 break;
4790 }
4791 }
4792
4793 if (rctx->config_state.dyn_gpr_enabled) {
4794 set_dirty = true;
4795 rctx->config_state.dyn_gpr_enabled = false;
4796 }
4797
4798 if (rework) {
4799 set_default = true;
4800 for (i = 0; i < EG_NUM_HW_STAGES; i++) {
4801 if (new_gprs[i] > def_gprs[i])
4802 set_default = false;
4803 }
4804
4805 if (set_default) {
4806 for (i = 0; i < EG_NUM_HW_STAGES; i++) {
4807 new_gprs[i] = def_gprs[i];
4808 }
4809 } else {
4810 unsigned ps_value = max_gprs;
4811
4812 ps_value -= (def_num_clause_temp_gprs * 2);
4813 for (i = R600_HW_STAGE_VS; i < EG_NUM_HW_STAGES; i++)
4814 ps_value -= new_gprs[i];
4815
4816 new_gprs[R600_HW_STAGE_PS] = ps_value;
4817 }
4818
4819 tmp[0] = S_008C04_NUM_PS_GPRS(new_gprs[R600_HW_STAGE_PS]) |
4820 S_008C04_NUM_VS_GPRS(new_gprs[R600_HW_STAGE_VS]) |
4821 S_008C04_NUM_CLAUSE_TEMP_GPRS(def_num_clause_temp_gprs);
4822
4823 tmp[1] = S_008C08_NUM_ES_GPRS(new_gprs[R600_HW_STAGE_ES]) |
4824 S_008C08_NUM_GS_GPRS(new_gprs[R600_HW_STAGE_GS]);
4825
4826 tmp[2] = S_008C0C_NUM_HS_GPRS(new_gprs[EG_HW_STAGE_HS]) |
4827 S_008C0C_NUM_LS_GPRS(new_gprs[EG_HW_STAGE_LS]);
4828
4829 if (rctx->config_state.sq_gpr_resource_mgmt_1 != tmp[0] ||
4830 rctx->config_state.sq_gpr_resource_mgmt_2 != tmp[1] ||
4831 rctx->config_state.sq_gpr_resource_mgmt_3 != tmp[2]) {
4832 rctx->config_state.sq_gpr_resource_mgmt_1 = tmp[0];
4833 rctx->config_state.sq_gpr_resource_mgmt_2 = tmp[1];
4834 rctx->config_state.sq_gpr_resource_mgmt_3 = tmp[2];
4835 set_dirty = true;
4836 }
4837 }
4838
4839
4840 if (set_dirty) {
4841 r600_mark_atom_dirty(rctx, &rctx->config_state.atom);
4842 rctx->b.flags |= R600_CONTEXT_WAIT_3D_IDLE;
4843 }
4844 return true;
4845 }
4846
4847 #define AC_ENCODE_TRACE_POINT(id) (0xcafe0000 | ((id) & 0xffff))
4848
eg_trace_emit(struct r600_context * rctx)4849 void eg_trace_emit(struct r600_context *rctx)
4850 {
4851 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
4852 unsigned reloc;
4853
4854 if (rctx->b.gfx_level < EVERGREEN)
4855 return;
4856
4857 /* This must be done after r600_need_cs_space. */
4858 reloc = radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx,
4859 (struct r600_resource*)rctx->trace_buf, RADEON_USAGE_WRITE |
4860 RADEON_PRIO_CP_DMA);
4861
4862 rctx->trace_id++;
4863 radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx, rctx->trace_buf,
4864 RADEON_USAGE_READWRITE | RADEON_PRIO_FENCE_TRACE);
4865 radeon_emit(cs, PKT3(PKT3_MEM_WRITE, 3, 0));
4866 radeon_emit(cs, rctx->trace_buf->gpu_address);
4867 radeon_emit(cs, rctx->trace_buf->gpu_address >> 32 | MEM_WRITE_32_BITS | MEM_WRITE_CONFIRM);
4868 radeon_emit(cs, rctx->trace_id);
4869 radeon_emit(cs, 0);
4870 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
4871 radeon_emit(cs, reloc);
4872 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
4873 radeon_emit(cs, AC_ENCODE_TRACE_POINT(rctx->trace_id));
4874 }
4875
evergreen_emit_set_append_cnt(struct r600_context * rctx,struct r600_shader_atomic * atomic,struct r600_resource * resource,uint32_t pkt_flags)4876 static void evergreen_emit_set_append_cnt(struct r600_context *rctx,
4877 struct r600_shader_atomic *atomic,
4878 struct r600_resource *resource,
4879 uint32_t pkt_flags)
4880 {
4881 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
4882 unsigned reloc = radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx,
4883 resource,
4884 RADEON_USAGE_READ |
4885 RADEON_PRIO_SHADER_RW_BUFFER);
4886 uint64_t dst_offset = resource->gpu_address + (atomic->start * 4);
4887 uint32_t base_reg_0 = R_02872C_GDS_APPEND_COUNT_0;
4888
4889 uint32_t reg_val = (base_reg_0 + atomic->hw_idx * 4 - EVERGREEN_CONTEXT_REG_OFFSET) >> 2;
4890
4891 radeon_emit(cs, PKT3(PKT3_SET_APPEND_CNT, 2, 0) | pkt_flags);
4892 radeon_emit(cs, (reg_val << 16) | 0x3);
4893 radeon_emit(cs, dst_offset & 0xfffffffc);
4894 radeon_emit(cs, (dst_offset >> 32) & 0xff);
4895 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
4896 radeon_emit(cs, reloc);
4897 }
4898
evergreen_emit_event_write_eos(struct r600_context * rctx,struct r600_shader_atomic * atomic,struct r600_resource * resource,uint32_t pkt_flags)4899 static void evergreen_emit_event_write_eos(struct r600_context *rctx,
4900 struct r600_shader_atomic *atomic,
4901 struct r600_resource *resource,
4902 uint32_t pkt_flags)
4903 {
4904 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
4905 uint32_t event = EVENT_TYPE_PS_DONE;
4906 uint32_t base_reg_0 = R_02872C_GDS_APPEND_COUNT_0;
4907 uint32_t reloc = radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx,
4908 resource,
4909 RADEON_USAGE_WRITE |
4910 RADEON_PRIO_SHADER_RW_BUFFER);
4911 uint64_t dst_offset = resource->gpu_address + (atomic->start * 4);
4912 uint32_t reg_val = (base_reg_0 + atomic->hw_idx * 4) >> 2;
4913
4914 if (pkt_flags == RADEON_CP_PACKET3_COMPUTE_MODE)
4915 event = EVENT_TYPE_CS_DONE;
4916
4917 radeon_emit(cs, PKT3(PKT3_EVENT_WRITE_EOS, 3, 0) | pkt_flags);
4918 radeon_emit(cs, EVENT_TYPE(event) | EVENT_INDEX(6));
4919 radeon_emit(cs, (dst_offset) & 0xffffffff);
4920 radeon_emit(cs, (0 << 29) | ((dst_offset >> 32) & 0xff));
4921 radeon_emit(cs, reg_val);
4922 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
4923 radeon_emit(cs, reloc);
4924 }
4925
cayman_emit_event_write_eos(struct r600_context * rctx,struct r600_shader_atomic * atomic,struct r600_resource * resource,uint32_t pkt_flags)4926 static void cayman_emit_event_write_eos(struct r600_context *rctx,
4927 struct r600_shader_atomic *atomic,
4928 struct r600_resource *resource,
4929 uint32_t pkt_flags)
4930 {
4931 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
4932 uint32_t event = EVENT_TYPE_PS_DONE;
4933 uint32_t reloc = radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx,
4934 resource,
4935 RADEON_USAGE_WRITE |
4936 RADEON_PRIO_SHADER_RW_BUFFER);
4937 uint64_t dst_offset = resource->gpu_address + (atomic->start * 4);
4938
4939 if (pkt_flags == RADEON_CP_PACKET3_COMPUTE_MODE)
4940 event = EVENT_TYPE_CS_DONE;
4941
4942 radeon_emit(cs, PKT3(PKT3_EVENT_WRITE_EOS, 3, 0) | pkt_flags);
4943 radeon_emit(cs, EVENT_TYPE(event) | EVENT_INDEX(6));
4944 radeon_emit(cs, (dst_offset) & 0xffffffff);
4945 radeon_emit(cs, (1 << 29) | ((dst_offset >> 32) & 0xff));
4946 radeon_emit(cs, (atomic->hw_idx) | (1 << 16));
4947 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
4948 radeon_emit(cs, reloc);
4949 }
4950
4951 /* writes count from a buffer into GDS */
cayman_write_count_to_gds(struct r600_context * rctx,struct r600_shader_atomic * atomic,struct r600_resource * resource,uint32_t pkt_flags)4952 static void cayman_write_count_to_gds(struct r600_context *rctx,
4953 struct r600_shader_atomic *atomic,
4954 struct r600_resource *resource,
4955 uint32_t pkt_flags)
4956 {
4957 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
4958 unsigned reloc = radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx,
4959 resource,
4960 RADEON_USAGE_READ |
4961 RADEON_PRIO_SHADER_RW_BUFFER);
4962 uint64_t dst_offset = resource->gpu_address + (atomic->start * 4);
4963
4964 radeon_emit(cs, PKT3(PKT3_CP_DMA, 4, 0) | pkt_flags);
4965 radeon_emit(cs, dst_offset & 0xffffffff);
4966 radeon_emit(cs, PKT3_CP_DMA_CP_SYNC | PKT3_CP_DMA_DST_SEL(1) | ((dst_offset >> 32) & 0xff));// GDS
4967 radeon_emit(cs, atomic->hw_idx * 4);
4968 radeon_emit(cs, 0);
4969 radeon_emit(cs, PKT3_CP_DMA_CMD_DAS | 4);
4970 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
4971 radeon_emit(cs, reloc);
4972 }
4973
evergreen_emit_atomic_buffer_setup_count(struct r600_context * rctx,struct r600_pipe_shader * cs_shader,struct r600_shader_atomic * combined_atomics,uint8_t * atomic_used_mask_p)4974 void evergreen_emit_atomic_buffer_setup_count(struct r600_context *rctx,
4975 struct r600_pipe_shader *cs_shader,
4976 struct r600_shader_atomic *combined_atomics,
4977 uint8_t *atomic_used_mask_p)
4978 {
4979 uint8_t atomic_used_mask = 0;
4980 int i, j, k;
4981 bool is_compute = cs_shader ? true : false;
4982
4983 for (i = 0; i < (is_compute ? 1 : EG_NUM_HW_STAGES); i++) {
4984 uint8_t num_atomic_stage;
4985 struct r600_pipe_shader *pshader;
4986
4987 if (is_compute)
4988 pshader = cs_shader;
4989 else
4990 pshader = rctx->hw_shader_stages[i].shader;
4991 if (!pshader)
4992 continue;
4993
4994 num_atomic_stage = pshader->shader.nhwatomic_ranges;
4995 if (!num_atomic_stage)
4996 continue;
4997
4998 for (j = 0; j < num_atomic_stage; j++) {
4999 struct r600_shader_atomic *atomic = &pshader->shader.atomics[j];
5000 int natomics = atomic->end - atomic->start + 1;
5001
5002 for (k = 0; k < natomics; k++) {
5003 /* seen this in a previous stage */
5004 if (atomic_used_mask & (1u << (atomic->hw_idx + k)))
5005 continue;
5006
5007 combined_atomics[atomic->hw_idx + k].hw_idx = atomic->hw_idx + k;
5008 combined_atomics[atomic->hw_idx + k].buffer_id = atomic->buffer_id;
5009 combined_atomics[atomic->hw_idx + k].start = atomic->start + k;
5010 combined_atomics[atomic->hw_idx + k].end = combined_atomics[atomic->hw_idx + k].start + 1;
5011 atomic_used_mask |= (1u << (atomic->hw_idx + k));
5012 }
5013 }
5014 }
5015 *atomic_used_mask_p = atomic_used_mask;
5016 }
5017
evergreen_emit_atomic_buffer_setup(struct r600_context * rctx,bool is_compute,struct r600_shader_atomic * combined_atomics,uint8_t atomic_used_mask)5018 void evergreen_emit_atomic_buffer_setup(struct r600_context *rctx,
5019 bool is_compute,
5020 struct r600_shader_atomic *combined_atomics,
5021 uint8_t atomic_used_mask)
5022 {
5023 struct r600_atomic_buffer_state *astate = &rctx->atomic_buffer_state;
5024 unsigned pkt_flags = 0;
5025 uint32_t mask;
5026
5027 if (is_compute)
5028 pkt_flags = RADEON_CP_PACKET3_COMPUTE_MODE;
5029
5030 mask = atomic_used_mask;
5031 if (!mask)
5032 return;
5033
5034 while (mask) {
5035 unsigned atomic_index = u_bit_scan(&mask);
5036 struct r600_shader_atomic *atomic = &combined_atomics[atomic_index];
5037 struct r600_resource *resource = r600_resource(astate->buffer[atomic->buffer_id].buffer);
5038 assert(resource);
5039
5040 if (rctx->b.gfx_level == CAYMAN)
5041 cayman_write_count_to_gds(rctx, atomic, resource, pkt_flags);
5042 else
5043 evergreen_emit_set_append_cnt(rctx, atomic, resource, pkt_flags);
5044 }
5045 }
5046
evergreen_emit_atomic_buffer_save(struct r600_context * rctx,bool is_compute,struct r600_shader_atomic * combined_atomics,uint8_t * atomic_used_mask_p)5047 void evergreen_emit_atomic_buffer_save(struct r600_context *rctx,
5048 bool is_compute,
5049 struct r600_shader_atomic *combined_atomics,
5050 uint8_t *atomic_used_mask_p)
5051 {
5052 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
5053 struct r600_atomic_buffer_state *astate = &rctx->atomic_buffer_state;
5054 uint32_t pkt_flags = 0;
5055 uint32_t event = EVENT_TYPE_PS_DONE;
5056 uint32_t mask;
5057 uint64_t dst_offset;
5058 unsigned reloc;
5059
5060 if (is_compute)
5061 pkt_flags = RADEON_CP_PACKET3_COMPUTE_MODE;
5062
5063 mask = *atomic_used_mask_p;
5064 if (!mask)
5065 return;
5066
5067 while (mask) {
5068 unsigned atomic_index = u_bit_scan(&mask);
5069 struct r600_shader_atomic *atomic = &combined_atomics[atomic_index];
5070 struct r600_resource *resource = r600_resource(astate->buffer[atomic->buffer_id].buffer);
5071 assert(resource);
5072
5073 if (rctx->b.gfx_level == CAYMAN)
5074 cayman_emit_event_write_eos(rctx, atomic, resource, pkt_flags);
5075 else
5076 evergreen_emit_event_write_eos(rctx, atomic, resource, pkt_flags);
5077 }
5078
5079 if (pkt_flags == RADEON_CP_PACKET3_COMPUTE_MODE)
5080 event = EVENT_TYPE_CS_DONE;
5081
5082 ++rctx->append_fence_id;
5083 reloc = radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx,
5084 r600_resource(rctx->append_fence),
5085 RADEON_USAGE_READWRITE |
5086 RADEON_PRIO_SHADER_RW_BUFFER);
5087 dst_offset = r600_resource(rctx->append_fence)->gpu_address;
5088 radeon_emit(cs, PKT3(PKT3_EVENT_WRITE_EOS, 3, 0) | pkt_flags);
5089 radeon_emit(cs, EVENT_TYPE(event) | EVENT_INDEX(6));
5090 radeon_emit(cs, dst_offset & 0xffffffff);
5091 radeon_emit(cs, (2 << 29) | ((dst_offset >> 32) & 0xff));
5092 radeon_emit(cs, rctx->append_fence_id);
5093 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
5094 radeon_emit(cs, reloc);
5095
5096 radeon_emit(cs, PKT3(PKT3_WAIT_REG_MEM, 5, 0) | pkt_flags);
5097 radeon_emit(cs, WAIT_REG_MEM_GEQUAL | WAIT_REG_MEM_MEMORY | (1 << 8));
5098 radeon_emit(cs, dst_offset & 0xffffffff);
5099 radeon_emit(cs, ((dst_offset >> 32) & 0xff));
5100 radeon_emit(cs, rctx->append_fence_id);
5101 radeon_emit(cs, 0xffffffff);
5102 radeon_emit(cs, 0xa);
5103 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
5104 radeon_emit(cs, reloc);
5105 }
5106