1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 172225d46eSJiawei Linpackage xiangshan 182225d46eSJiawei Lin 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.{Field, Parameters} 202225d46eSJiawei Linimport chisel3._ 212225d46eSJiawei Linimport chisel3.util._ 222225d46eSJiawei Linimport xiangshan.backend.exu._ 232225d46eSJiawei Linimport xiangshan.backend.dispatch.DispatchParameters 241f0e2dc7SJiawei Linimport xiangshan.cache.DCacheParameters 25a1ea7f76SJiawei Linimport xiangshan.cache.prefetch._ 26a1ea7f76SJiawei Linimport huancun.{CacheParameters, HCCacheParameters} 2760f966c8SGuokai Chenimport xiangshan.frontend.{BIM, BasePredictor, BranchPredictionResp, FTB, FakePredictor, ICacheParameters, MicroBTB, RAS, Tage, ITTage, Tage_SC} 28a0301c0dSLemoverimport xiangshan.cache.mmu.{TLBParameters, L2TLBParameters} 29d4aca96cSlqreimport freechips.rocketchip.diplomacy.AddressSet 302f30d658SYinan Xuimport system.SoCParamsKey 31dd6c0695SLingrui98import scala.math.min 3234ab1ae9SJiawei Lin 3334ab1ae9SJiawei Lincase object XSTileKey extends Field[Seq[XSCoreParameters]] 3434ab1ae9SJiawei Lin 352225d46eSJiawei Lincase object XSCoreParamsKey extends Field[XSCoreParameters] 362225d46eSJiawei Lin 372225d46eSJiawei Lincase class XSCoreParameters 382225d46eSJiawei Lin( 392225d46eSJiawei Lin HasPrefetch: Boolean = false, 402225d46eSJiawei Lin HartId: Int = 0, 412225d46eSJiawei Lin XLEN: Int = 64, 422225d46eSJiawei Lin HasMExtension: Boolean = true, 432225d46eSJiawei Lin HasCExtension: Boolean = true, 442225d46eSJiawei Lin HasDiv: Boolean = true, 452225d46eSJiawei Lin HasICache: Boolean = true, 462225d46eSJiawei Lin HasDCache: Boolean = true, 472225d46eSJiawei Lin AddrBits: Int = 64, 482225d46eSJiawei Lin VAddrBits: Int = 39, 492225d46eSJiawei Lin HasFPU: Boolean = true, 50ad3ba452Szhanglinjuan HasCustomCSRCacheOp: Boolean = true, 512225d46eSJiawei Lin FetchWidth: Int = 8, 5245f497a4Shappy-lx AsidLength: Int = 16, 532225d46eSJiawei Lin EnableBPU: Boolean = true, 542225d46eSJiawei Lin EnableBPD: Boolean = true, 552225d46eSJiawei Lin EnableRAS: Boolean = true, 562225d46eSJiawei Lin EnableLB: Boolean = false, 572225d46eSJiawei Lin EnableLoop: Boolean = true, 58e0f3968cSzoujr EnableSC: Boolean = true, 592225d46eSJiawei Lin EnbaleTlbDebug: Boolean = false, 602225d46eSJiawei Lin EnableJal: Boolean = false, 612225d46eSJiawei Lin EnableUBTB: Boolean = true, 62*e992912cSLingrui98 HistoryLength: Int = 256, 63e690b0d3SLingrui98 PathHistoryLength: Int = 16, 642225d46eSJiawei Lin BtbSize: Int = 2048, 652225d46eSJiawei Lin JbtacSize: Int = 1024, 662225d46eSJiawei Lin JbtacBanks: Int = 8, 67ba4cf515SLingrui98 RasSize: Int = 32, 682225d46eSJiawei Lin CacheLineSize: Int = 512, 692225d46eSJiawei Lin UBtbWays: Int = 16, 702225d46eSJiawei Lin BtbWays: Int = 2, 71dd6c0695SLingrui98 TageTableInfos: Seq[Tuple3[Int,Int,Int]] = 72dd6c0695SLingrui98 // Sets Hist Tag 73dd6c0695SLingrui98 Seq(( 128*8, 2, 7), 74dd6c0695SLingrui98 ( 128*8, 4, 7), 75dd6c0695SLingrui98 ( 256*8, 8, 8), 76dd6c0695SLingrui98 ( 256*8, 16, 8), 77dd6c0695SLingrui98 ( 128*8, 32, 9), 78e564722cSLingrui98 ( 128*8, 65, 9)), 79*e992912cSLingrui98 TageBanks: Int = 2, 80dd6c0695SLingrui98 ITTageTableInfos: Seq[Tuple3[Int,Int,Int]] = 81dd6c0695SLingrui98 // Sets Hist Tag 82dd6c0695SLingrui98 Seq(( 512, 0, 0), 83e564722cSLingrui98 ( 256, 4, 8), 84e564722cSLingrui98 ( 256, 8, 8), 85e564722cSLingrui98 ( 512, 12, 8), 86dd6c0695SLingrui98 ( 512, 16, 8), 87e564722cSLingrui98 ( 512, 32, 8)), 88dd6c0695SLingrui98 SCNRows: Int = 1024, 89dd6c0695SLingrui98 SCNTables: Int = 6, 90dd6c0695SLingrui98 SCCtrBits: Int = 6, 91dd6c0695SLingrui98 numBr: Int = 2, 92bf358e08SLingrui98 branchPredictor: Function2[BranchPredictionResp, Parameters, Tuple2[Seq[BasePredictor], BranchPredictionResp]] = 93bf358e08SLingrui98 ((resp_in: BranchPredictionResp, p: Parameters) => { 9416a1cc4bSzoujr // val loop = Module(new LoopPredictor) 9516a1cc4bSzoujr // val tage = (if(EnableBPD) { if (EnableSC) Module(new Tage_SC) 9616a1cc4bSzoujr // else Module(new Tage) } 9716a1cc4bSzoujr // else { Module(new FakeTage) }) 9816a1cc4bSzoujr val ftb = Module(new FTB()(p)) 9916a1cc4bSzoujr val ubtb = Module(new MicroBTB()(p)) 10016a1cc4bSzoujr val bim = Module(new BIM()(p)) 101bf358e08SLingrui98 val tage = Module(new Tage_SC()(p)) 1024cd08aa8SLingrui98 val ras = Module(new RAS()(p)) 10360f966c8SGuokai Chen val ittage = Module(new ITTage()(p)) 1044cd08aa8SLingrui98 // val tage = Module(new Tage()(p)) 105658066b3Szoujr // val fake = Module(new FakePredictor()(p)) 10616a1cc4bSzoujr 10716a1cc4bSzoujr // val preds = Seq(loop, tage, btb, ubtb, bim) 10860f966c8SGuokai Chen val preds = Seq(bim, ubtb, tage, ftb, ittage, ras) 10916a1cc4bSzoujr preds.map(_.io := DontCare) 11016a1cc4bSzoujr 11116a1cc4bSzoujr // ubtb.io.resp_in(0) := resp_in 11216a1cc4bSzoujr // bim.io.resp_in(0) := ubtb.io.resp 11316a1cc4bSzoujr // btb.io.resp_in(0) := bim.io.resp 11416a1cc4bSzoujr // tage.io.resp_in(0) := btb.io.resp 11516a1cc4bSzoujr // loop.io.resp_in(0) := tage.io.resp 116ac502bbbSLingrui98 bim.io.in.bits.resp_in(0) := resp_in 117ac502bbbSLingrui98 ubtb.io.in.bits.resp_in(0) := bim.io.out.resp 118fa3fc02fSLingrui98 tage.io.in.bits.resp_in(0) := ubtb.io.out.resp 119fa3fc02fSLingrui98 ftb.io.in.bits.resp_in(0) := tage.io.out.resp 12060f966c8SGuokai Chen ittage.io.in.bits.resp_in(0) := ftb.io.out.resp 12160f966c8SGuokai Chen ras.io.in.bits.resp_in(0) := ittage.io.out.resp 12216a1cc4bSzoujr 1234cd08aa8SLingrui98 (preds, ras.io.out.resp) 12416a1cc4bSzoujr }), 1252225d46eSJiawei Lin IBufSize: Int = 48, 1262225d46eSJiawei Lin DecodeWidth: Int = 6, 1272225d46eSJiawei Lin RenameWidth: Int = 6, 1282225d46eSJiawei Lin CommitWidth: Int = 6, 1295df4db2aSLingrui98 FtqSize: Int = 64, 1302225d46eSJiawei Lin EnableLoadFastWakeUp: Boolean = true, // NOTE: not supported now, make it false 1312225d46eSJiawei Lin IssQueSize: Int = 16, 1327154d65eSYinan Xu NRPhyRegs: Int = 192, 1332225d46eSJiawei Lin NRIntReadPorts: Int = 14, 1342225d46eSJiawei Lin NRIntWritePorts: Int = 8, 1352225d46eSJiawei Lin NRFpReadPorts: Int = 14, 1362225d46eSJiawei Lin NRFpWritePorts: Int = 8, 1372b4e8253SYinan Xu LoadQueueSize: Int = 80, 1382b4e8253SYinan Xu StoreQueueSize: Int = 64, 1397154d65eSYinan Xu RobSize: Int = 256, 1402225d46eSJiawei Lin dpParams: DispatchParameters = DispatchParameters( 1412225d46eSJiawei Lin IntDqSize = 16, 1422225d46eSJiawei Lin FpDqSize = 16, 1432225d46eSJiawei Lin LsDqSize = 16, 1442225d46eSJiawei Lin IntDqDeqWidth = 4, 1452225d46eSJiawei Lin FpDqDeqWidth = 4, 1462225d46eSJiawei Lin LsDqDeqWidth = 4 1472225d46eSJiawei Lin ), 1482225d46eSJiawei Lin exuParameters: ExuParameters = ExuParameters( 1492225d46eSJiawei Lin JmpCnt = 1, 1502225d46eSJiawei Lin AluCnt = 4, 1512225d46eSJiawei Lin MulCnt = 0, 1522225d46eSJiawei Lin MduCnt = 2, 1532225d46eSJiawei Lin FmacCnt = 4, 1542225d46eSJiawei Lin FmiscCnt = 2, 1552225d46eSJiawei Lin FmiscDivSqrtCnt = 0, 1562225d46eSJiawei Lin LduCnt = 2, 1572225d46eSJiawei Lin StuCnt = 2 1582225d46eSJiawei Lin ), 1592225d46eSJiawei Lin LoadPipelineWidth: Int = 2, 1602225d46eSJiawei Lin StorePipelineWidth: Int = 2, 1612225d46eSJiawei Lin StoreBufferSize: Int = 16, 16205f23f57SWilliam Wang StoreBufferThreshold: Int = 7, 1633db2cf75SWilliam Wang EnableFastForward: Boolean = true, 164beabc72dSWilliam Wang EnableLdVioCheckAfterReset: Boolean = true, 1652225d46eSJiawei Lin RefillSize: Int = 512, 16645f497a4Shappy-lx MMUAsidLen: Int = 16, // max is 16, 0 is not supported now 167a0301c0dSLemover itlbParameters: TLBParameters = TLBParameters( 168a0301c0dSLemover name = "itlb", 169a0301c0dSLemover fetchi = true, 170a0301c0dSLemover useDmode = false, 171a0301c0dSLemover sameCycle = true, 172fa086d5eSLemover normalNWays = 32, 173a0301c0dSLemover normalReplacer = Some("plru"), 174fa086d5eSLemover superNWays = 4, 175a0301c0dSLemover superReplacer = Some("plru"), 176a0301c0dSLemover shouldBlock = true 177a0301c0dSLemover ), 178a0301c0dSLemover ldtlbParameters: TLBParameters = TLBParameters( 179a0301c0dSLemover name = "ldtlb", 180a0301c0dSLemover normalNSets = 128, 181a0301c0dSLemover normalNWays = 1, 182a0301c0dSLemover normalAssociative = "sa", 183a0301c0dSLemover normalReplacer = Some("setplru"), 184a0301c0dSLemover superNWays = 8, 185a0301c0dSLemover normalAsVictim = true, 186a0301c0dSLemover outReplace = true 187a0301c0dSLemover ), 188a0301c0dSLemover sttlbParameters: TLBParameters = TLBParameters( 189a0301c0dSLemover name = "sttlb", 190a0301c0dSLemover normalNSets = 128, 191a0301c0dSLemover normalNWays = 1, 192a0301c0dSLemover normalAssociative = "sa", 193a0301c0dSLemover normalReplacer = Some("setplru"), 194a0301c0dSLemover superNWays = 8, 195a0301c0dSLemover normalAsVictim = true, 196a0301c0dSLemover outReplace = true 197a0301c0dSLemover ), 198bf08468cSLemover refillBothTlb: Boolean = false, 199a0301c0dSLemover btlbParameters: TLBParameters = TLBParameters( 200a0301c0dSLemover name = "btlb", 201a0301c0dSLemover normalNSets = 1, 202a0301c0dSLemover normalNWays = 64, 203a0301c0dSLemover superNWays = 4, 204a0301c0dSLemover ), 2055854c1edSLemover l2tlbParameters: L2TLBParameters = L2TLBParameters(), 206b6982e83SLemover NumPMP: Int = 16, // 0 or 16 or 64 207ca2f90a6SLemover NumPMA: Int = 16, 2082225d46eSJiawei Lin NumPerfCounters: Int = 16, 20905f23f57SWilliam Wang icacheParameters: ICacheParameters = ICacheParameters( 21005f23f57SWilliam Wang tagECC = Some("parity"), 21105f23f57SWilliam Wang dataECC = Some("parity"), 21205f23f57SWilliam Wang replacer = Some("setplru"), 21305f23f57SWilliam Wang nMissEntries = 2 21405f23f57SWilliam Wang ), 2154f94c0c6SJiawei Lin dcacheParametersOpt: Option[DCacheParameters] = Some(DCacheParameters( 21605f23f57SWilliam Wang tagECC = Some("secded"), 21705f23f57SWilliam Wang dataECC = Some("secded"), 21805f23f57SWilliam Wang replacer = Some("setplru"), 21905f23f57SWilliam Wang nMissEntries = 16, 220300ded30SWilliam Wang nProbeEntries = 8, 221300ded30SWilliam Wang nReleaseEntries = 18 2224f94c0c6SJiawei Lin )), 2234f94c0c6SJiawei Lin L2CacheParamsOpt: Option[HCCacheParameters] = Some(HCCacheParameters( 224a1ea7f76SJiawei Lin name = "l2", 225a1ea7f76SJiawei Lin level = 2, 226a1ea7f76SJiawei Lin ways = 8, 227a1ea7f76SJiawei Lin sets = 1024, // default 512KB L2 228a1ea7f76SJiawei Lin prefetch = Some(huancun.prefetch.BOPParameters()) 2294f94c0c6SJiawei Lin )), 230d5be5d19SJiawei Lin L2NBanks: Int = 1, 231a1ea7f76SJiawei Lin usePTWRepeater: Boolean = false, 2324f94c0c6SJiawei Lin softPTW: Boolean = false // dpi-c debug only 2332225d46eSJiawei Lin){ 2342225d46eSJiawei Lin val loadExuConfigs = Seq.fill(exuParameters.LduCnt)(LdExeUnitCfg) 2357154d65eSYinan Xu val storeExuConfigs = Seq.fill(exuParameters.StuCnt)(StaExeUnitCfg) ++ Seq.fill(exuParameters.StuCnt)(StdExeUnitCfg) 2362225d46eSJiawei Lin 23785b4cd54SYinan Xu val intExuConfigs = (Seq.fill(exuParameters.AluCnt)(AluExeUnitCfg) ++ 2387154d65eSYinan Xu Seq.fill(exuParameters.MduCnt)(MulDivExeUnitCfg) :+ JumpCSRExeUnitCfg) 2392225d46eSJiawei Lin 2402225d46eSJiawei Lin val fpExuConfigs = 2412225d46eSJiawei Lin Seq.fill(exuParameters.FmacCnt)(FmacExeUnitCfg) ++ 2422225d46eSJiawei Lin Seq.fill(exuParameters.FmiscCnt)(FmiscExeUnitCfg) 2432225d46eSJiawei Lin 2442225d46eSJiawei Lin val exuConfigs: Seq[ExuConfig] = intExuConfigs ++ fpExuConfigs ++ loadExuConfigs ++ storeExuConfigs 2452225d46eSJiawei Lin} 2462225d46eSJiawei Lin 2472225d46eSJiawei Lincase object DebugOptionsKey extends Field[DebugOptions] 2482225d46eSJiawei Lin 2492225d46eSJiawei Lincase class DebugOptions 2502225d46eSJiawei Lin( 2512225d46eSJiawei Lin FPGAPlatform: Boolean = true, 252156656b6SSteve Gou EnableDebug: Boolean = true, 2532225d46eSJiawei Lin EnablePerfDebug: Boolean = true, 2542225d46eSJiawei Lin UseDRAMSim: Boolean = false 2552225d46eSJiawei Lin) 2562225d46eSJiawei Lin 2572225d46eSJiawei Lintrait HasXSParameter { 2582225d46eSJiawei Lin 2592225d46eSJiawei Lin implicit val p: Parameters 2602225d46eSJiawei Lin 2612f30d658SYinan Xu val PAddrBits = p(SoCParamsKey).PAddrBits // PAddrBits is Phyical Memory addr bits 2622f30d658SYinan Xu 2632225d46eSJiawei Lin val coreParams = p(XSCoreParamsKey) 2642225d46eSJiawei Lin val env = p(DebugOptionsKey) 2652225d46eSJiawei Lin 2662225d46eSJiawei Lin val XLEN = coreParams.XLEN 2672225d46eSJiawei Lin val hardId = coreParams.HartId 2682225d46eSJiawei Lin val minFLen = 32 2692225d46eSJiawei Lin val fLen = 64 2702225d46eSJiawei Lin def xLen = XLEN 2712225d46eSJiawei Lin 2722225d46eSJiawei Lin val HasMExtension = coreParams.HasMExtension 2732225d46eSJiawei Lin val HasCExtension = coreParams.HasCExtension 2742225d46eSJiawei Lin val HasDiv = coreParams.HasDiv 2752225d46eSJiawei Lin val HasIcache = coreParams.HasICache 2762225d46eSJiawei Lin val HasDcache = coreParams.HasDCache 2772225d46eSJiawei Lin val AddrBits = coreParams.AddrBits // AddrBits is used in some cases 2782225d46eSJiawei Lin val VAddrBits = coreParams.VAddrBits // VAddrBits is Virtual Memory addr bits 27945f497a4Shappy-lx val AsidLength = coreParams.AsidLength 2802225d46eSJiawei Lin val AddrBytes = AddrBits / 8 // unused 2812225d46eSJiawei Lin val DataBits = XLEN 2822225d46eSJiawei Lin val DataBytes = DataBits / 8 2832225d46eSJiawei Lin val HasFPU = coreParams.HasFPU 284ad3ba452Szhanglinjuan val HasCustomCSRCacheOp = coreParams.HasCustomCSRCacheOp 2852225d46eSJiawei Lin val FetchWidth = coreParams.FetchWidth 2862225d46eSJiawei Lin val PredictWidth = FetchWidth * (if (HasCExtension) 2 else 1) 2872225d46eSJiawei Lin val EnableBPU = coreParams.EnableBPU 2882225d46eSJiawei Lin val EnableBPD = coreParams.EnableBPD // enable backing predictor(like Tage) in BPUStage3 2892225d46eSJiawei Lin val EnableRAS = coreParams.EnableRAS 2902225d46eSJiawei Lin val EnableLB = coreParams.EnableLB 2912225d46eSJiawei Lin val EnableLoop = coreParams.EnableLoop 2922225d46eSJiawei Lin val EnableSC = coreParams.EnableSC 2932225d46eSJiawei Lin val EnbaleTlbDebug = coreParams.EnbaleTlbDebug 2942225d46eSJiawei Lin val HistoryLength = coreParams.HistoryLength 295e690b0d3SLingrui98 val PathHistoryLength = coreParams.PathHistoryLength 2962225d46eSJiawei Lin val BtbSize = coreParams.BtbSize 2972225d46eSJiawei Lin // val BtbWays = 4 2982225d46eSJiawei Lin val BtbBanks = PredictWidth 2992225d46eSJiawei Lin // val BtbSets = BtbSize / BtbWays 3002225d46eSJiawei Lin val JbtacSize = coreParams.JbtacSize 3012225d46eSJiawei Lin val JbtacBanks = coreParams.JbtacBanks 3022225d46eSJiawei Lin val RasSize = coreParams.RasSize 30316a1cc4bSzoujr 304bf358e08SLingrui98 def getBPDComponents(resp_in: BranchPredictionResp, p: Parameters) = { 305bf358e08SLingrui98 coreParams.branchPredictor(resp_in, p) 30616a1cc4bSzoujr } 307dd6c0695SLingrui98 val numBr = coreParams.numBr 308dd6c0695SLingrui98 val TageTableInfos = coreParams.TageTableInfos 309dd6c0695SLingrui98 310dd6c0695SLingrui98 311dd6c0695SLingrui98 val BankTageTableInfos = (0 until numBr).map(i => 312dd6c0695SLingrui98 TageTableInfos.map{ case (s, h, t) => (s/(1 << i), h, t) } 313dd6c0695SLingrui98 ) 314*e992912cSLingrui98 val TageBanks = coreParams.TageBanks 315dd6c0695SLingrui98 val SCNRows = coreParams.SCNRows 316dd6c0695SLingrui98 val SCCtrBits = coreParams.SCCtrBits 317dd6c0695SLingrui98 val BankSCHistLens = BankTageTableInfos.map(info => 0 :: info.map{ case (_,h,_) => h}.toList) 318dd6c0695SLingrui98 val BankSCNTables = Seq.fill(numBr)(coreParams.SCNTables) 319dd6c0695SLingrui98 320dd6c0695SLingrui98 val BankSCTableInfos = (BankSCNTables zip BankSCHistLens).map { 321dd6c0695SLingrui98 case (ntable, histlens) => 322dd6c0695SLingrui98 Seq.fill(ntable)((SCNRows, SCCtrBits)) zip histlens map {case ((n, cb), h) => (n, cb, h)} 323dd6c0695SLingrui98 } 324dd6c0695SLingrui98 val ITTageTableInfos = coreParams.ITTageTableInfos 325dd6c0695SLingrui98 type FoldedHistoryInfo = Tuple2[Int, Int] 326dd6c0695SLingrui98 val foldedGHistInfos = 327dd6c0695SLingrui98 (BankTageTableInfos.flatMap(_.map{ case (nRows, h, t) => 328dd6c0695SLingrui98 if (h > 0) 329dd6c0695SLingrui98 Set((h, min(log2Ceil(nRows), h)), (h, min(h, t)), (h, min(h, t-1))) 330dd6c0695SLingrui98 else 331dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 332dd6c0695SLingrui98 }.reduce(_++_)).toSet ++ 333dd6c0695SLingrui98 BankSCTableInfos.flatMap(_.map{ case (nRows, _, h) => 334dd6c0695SLingrui98 if (h > 0) 335*e992912cSLingrui98 Set((h, min(log2Ceil(nRows/TageBanks), h))) 336dd6c0695SLingrui98 else 337dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 338dd6c0695SLingrui98 }.reduce(_++_)).toSet ++ 339dd6c0695SLingrui98 ITTageTableInfos.map{ case (nRows, h, t) => 340dd6c0695SLingrui98 if (h > 0) 341dd6c0695SLingrui98 Set((h, min(log2Ceil(nRows), h)), (h, min(h, t)), (h, min(h, t-1))) 342dd6c0695SLingrui98 else 343dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 344dd6c0695SLingrui98 }.reduce(_++_)).toList 34516a1cc4bSzoujr 3462225d46eSJiawei Lin val CacheLineSize = coreParams.CacheLineSize 3472225d46eSJiawei Lin val CacheLineHalfWord = CacheLineSize / 16 3482225d46eSJiawei Lin val ExtHistoryLength = HistoryLength + 64 3492225d46eSJiawei Lin val UBtbWays = coreParams.UBtbWays 3502225d46eSJiawei Lin val BtbWays = coreParams.BtbWays 3512225d46eSJiawei Lin val IBufSize = coreParams.IBufSize 3522225d46eSJiawei Lin val DecodeWidth = coreParams.DecodeWidth 3532225d46eSJiawei Lin val RenameWidth = coreParams.RenameWidth 3542225d46eSJiawei Lin val CommitWidth = coreParams.CommitWidth 3552225d46eSJiawei Lin val FtqSize = coreParams.FtqSize 3562225d46eSJiawei Lin val IssQueSize = coreParams.IssQueSize 3572225d46eSJiawei Lin val EnableLoadFastWakeUp = coreParams.EnableLoadFastWakeUp 3582225d46eSJiawei Lin val NRPhyRegs = coreParams.NRPhyRegs 3592225d46eSJiawei Lin val PhyRegIdxWidth = log2Up(NRPhyRegs) 3609aca92b9SYinan Xu val RobSize = coreParams.RobSize 36170224bf6SYinan Xu val IntRefCounterWidth = log2Ceil(RobSize) 3626e3cddfeSYikeZhou val StdFreeListSize = NRPhyRegs - 32 36331ebfb1dSYikeZhou val MEFreeListSize = NRPhyRegs 3642225d46eSJiawei Lin val LoadQueueSize = coreParams.LoadQueueSize 3652225d46eSJiawei Lin val StoreQueueSize = coreParams.StoreQueueSize 3662225d46eSJiawei Lin val dpParams = coreParams.dpParams 3672225d46eSJiawei Lin val exuParameters = coreParams.exuParameters 3682225d46eSJiawei Lin val NRMemReadPorts = exuParameters.LduCnt + 2 * exuParameters.StuCnt 369acd4a4e3SYinan Xu val NRIntReadPorts = 2 * exuParameters.AluCnt + NRMemReadPorts 370acd4a4e3SYinan Xu val NRIntWritePorts = exuParameters.AluCnt + exuParameters.MduCnt + exuParameters.LduCnt 371acd4a4e3SYinan Xu val NRFpReadPorts = 3 * exuParameters.FmacCnt + exuParameters.StuCnt 372acd4a4e3SYinan Xu val NRFpWritePorts = exuParameters.FpExuCnt + exuParameters.LduCnt 3732225d46eSJiawei Lin val LoadPipelineWidth = coreParams.LoadPipelineWidth 3742225d46eSJiawei Lin val StorePipelineWidth = coreParams.StorePipelineWidth 3752225d46eSJiawei Lin val StoreBufferSize = coreParams.StoreBufferSize 37605f23f57SWilliam Wang val StoreBufferThreshold = coreParams.StoreBufferThreshold 3773db2cf75SWilliam Wang val EnableFastForward = coreParams.EnableFastForward 37867682d05SWilliam Wang val EnableLdVioCheckAfterReset = coreParams.EnableLdVioCheckAfterReset 3792225d46eSJiawei Lin val RefillSize = coreParams.RefillSize 38045f497a4Shappy-lx val asidLen = coreParams.MMUAsidLen 381a0301c0dSLemover val BTLBWidth = coreParams.LoadPipelineWidth + coreParams.StorePipelineWidth 382bf08468cSLemover val refillBothTlb = coreParams.refillBothTlb 383a0301c0dSLemover val itlbParams = coreParams.itlbParameters 384a0301c0dSLemover val ldtlbParams = coreParams.ldtlbParameters 385a0301c0dSLemover val sttlbParams = coreParams.sttlbParameters 386a0301c0dSLemover val btlbParams = coreParams.btlbParameters 3875854c1edSLemover val l2tlbParams = coreParams.l2tlbParameters 388b6982e83SLemover val NumPMP = coreParams.NumPMP 389ca2f90a6SLemover val NumPMA = coreParams.NumPMA 390b6982e83SLemover val PlatformGrain: Int = log2Up(coreParams.RefillSize/8) // set PlatformGrain to avoid itlb, dtlb, ptw size conflict 3912225d46eSJiawei Lin val NumPerfCounters = coreParams.NumPerfCounters 3922225d46eSJiawei Lin 393cd365d4cSrvcoresjw val NumRs = (exuParameters.JmpCnt+1)/2 + (exuParameters.AluCnt+1)/2 + (exuParameters.MulCnt+1)/2 + 394cd365d4cSrvcoresjw (exuParameters.MduCnt+1)/2 + (exuParameters.FmacCnt+1)/2 + + (exuParameters.FmiscCnt+1)/2 + 395cd365d4cSrvcoresjw (exuParameters.FmiscDivSqrtCnt+1)/2 + (exuParameters.LduCnt+1)/2 + 396cd365d4cSrvcoresjw ((exuParameters.StuCnt+1)/2) + ((exuParameters.StuCnt+1)/2) 397cd365d4cSrvcoresjw 3982225d46eSJiawei Lin val instBytes = if (HasCExtension) 2 else 4 3992225d46eSJiawei Lin val instOffsetBits = log2Ceil(instBytes) 4002225d46eSJiawei Lin 40105f23f57SWilliam Wang val icacheParameters = coreParams.icacheParameters 4024f94c0c6SJiawei Lin val dcacheParameters = coreParams.dcacheParametersOpt.getOrElse(DCacheParameters()) 4032225d46eSJiawei Lin 4042225d46eSJiawei Lin val LRSCCycles = 100 4052225d46eSJiawei Lin 4062225d46eSJiawei Lin // cache hierarchy configurations 4072225d46eSJiawei Lin val l1BusDataWidth = 256 4082225d46eSJiawei Lin 409de169c67SWilliam Wang // load violation predict 410de169c67SWilliam Wang val ResetTimeMax2Pow = 20 //1078576 411de169c67SWilliam Wang val ResetTimeMin2Pow = 10 //1024 412de169c67SWilliam Wang // wait table parameters 413de169c67SWilliam Wang val WaitTableSize = 1024 414de169c67SWilliam Wang val MemPredPCWidth = log2Up(WaitTableSize) 415de169c67SWilliam Wang val LWTUse2BitCounter = true 416de169c67SWilliam Wang // store set parameters 417de169c67SWilliam Wang val SSITSize = WaitTableSize 418de169c67SWilliam Wang val LFSTSize = 32 419de169c67SWilliam Wang val SSIDWidth = log2Up(LFSTSize) 420de169c67SWilliam Wang val LFSTWidth = 4 421de169c67SWilliam Wang val StoreSetEnable = true // LWT will be disabled if SS is enabled 4222225d46eSJiawei Lin 4232225d46eSJiawei Lin val loadExuConfigs = coreParams.loadExuConfigs 4242225d46eSJiawei Lin val storeExuConfigs = coreParams.storeExuConfigs 4252225d46eSJiawei Lin 4262225d46eSJiawei Lin val intExuConfigs = coreParams.intExuConfigs 4272225d46eSJiawei Lin 4282225d46eSJiawei Lin val fpExuConfigs = coreParams.fpExuConfigs 4292225d46eSJiawei Lin 4302225d46eSJiawei Lin val exuConfigs = coreParams.exuConfigs 4319d5a2027SYinan Xu 432cd365d4cSrvcoresjw val PCntIncrStep: Int = 6 433cd365d4cSrvcoresjw val numPCntHc: Int = 25 434cd365d4cSrvcoresjw val numPCntPtw: Int = 19 435cd365d4cSrvcoresjw 436cd365d4cSrvcoresjw val numCSRPCntFrontend = 8 437cd365d4cSrvcoresjw val numCSRPCntCtrl = 8 438cd365d4cSrvcoresjw val numCSRPCntLsu = 8 439cd365d4cSrvcoresjw val numCSRPCntHc = 5 440cd365d4cSrvcoresjw val print_perfcounter = false 4412225d46eSJiawei Lin} 442