1730cfbc0SXuan Hu/*************************************************************************************** 2730cfbc0SXuan Hu * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3730cfbc0SXuan Hu * Copyright (c) 2020-2021 Peng Cheng Laboratory 4730cfbc0SXuan Hu * 5730cfbc0SXuan Hu * XiangShan is licensed under Mulan PSL v2. 6730cfbc0SXuan Hu * You can use this software according to the terms and conditions of the Mulan PSL v2. 7730cfbc0SXuan Hu * You may obtain a copy of Mulan PSL v2 at: 8730cfbc0SXuan Hu * http://license.coscl.org.cn/MulanPSL2 9730cfbc0SXuan Hu * 10730cfbc0SXuan Hu * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11730cfbc0SXuan Hu * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12730cfbc0SXuan Hu * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13730cfbc0SXuan Hu * 14730cfbc0SXuan Hu * See the Mulan PSL v2 for more details. 15730cfbc0SXuan Hu ***************************************************************************************/ 16730cfbc0SXuan Hu 17730cfbc0SXuan Hupackage xiangshan.backend 18730cfbc0SXuan Hu 1983ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters 20730cfbc0SXuan Huimport chisel3._ 21730cfbc0SXuan Huimport chisel3.util._ 22730cfbc0SXuan Huimport xiangshan.backend.Bundles._ 23730cfbc0SXuan Huimport xiangshan.backend.datapath.DataConfig._ 244e9757ccSfdyimport xiangshan.backend.datapath.RdConfig._ 25c34b4b06SXuan Huimport xiangshan.backend.datapath.WbConfig._ 26c34b4b06SXuan Huimport xiangshan.backend.datapath.{WakeUpConfig, WbArbiterParams} 27730cfbc0SXuan Huimport xiangshan.backend.exu.ExeUnitParams 28730cfbc0SXuan Huimport xiangshan.backend.issue._ 29730cfbc0SXuan Huimport xiangshan.backend.regfile._ 30d97a1af7SXuan Huimport xiangshan.{DebugOptionsKey, XSCoreParamsKey} 31730cfbc0SXuan Hu 320c7ebb58Sxiaofeibao-xjtuimport scala.collection.mutable 3339c59369SXuan Huimport scala.reflect.{ClassTag, classTag} 34c34b4b06SXuan Hu 35730cfbc0SXuan Hucase class BackendParams( 36730cfbc0SXuan Hu schdParams : Map[SchedulerType, SchdBlockParams], 37730cfbc0SXuan Hu pregParams : Seq[PregParams], 38bf35baadSXuan Hu iqWakeUpParams : Seq[WakeUpConfig], 39730cfbc0SXuan Hu) { 404e9757ccSfdy 414e9757ccSfdy configChecks 424e9757ccSfdy 43b7d9e8d5Sxiaofeibao-xjtu def debugEn(implicit p: Parameters): Boolean = p(DebugOptionsKey).AlwaysBasicDiff || p(DebugOptionsKey).EnableDifftest 440c7ebb58Sxiaofeibao-xjtu 450c7ebb58Sxiaofeibao-xjtu val copyPdestInfo = mutable.HashMap[Int, (Int, Int)]() 460c7ebb58Sxiaofeibao-xjtu 474c5a0d77Sxiaofeibao-xjtu def updateCopyPdestInfo: Unit = allExuParams.filter(_.copyWakeupOut).map(x => getExuIdx(x.name) -> (x.copyDistance, -1)).foreach { x => 480c7ebb58Sxiaofeibao-xjtu copyPdestInfo.addOne(x) 490c7ebb58Sxiaofeibao-xjtu } 500c7ebb58Sxiaofeibao-xjtu def isCopyPdest(exuIdx: Int): Boolean = { 510c7ebb58Sxiaofeibao-xjtu copyPdestInfo.contains(exuIdx) 520c7ebb58Sxiaofeibao-xjtu } 530c7ebb58Sxiaofeibao-xjtu def connectWakeup(exuIdx: Int): Unit = { 540c7ebb58Sxiaofeibao-xjtu println(s"[Backend] copyPdestInfo ${copyPdestInfo}") 550c7ebb58Sxiaofeibao-xjtu if (copyPdestInfo.contains(exuIdx)) { 560c7ebb58Sxiaofeibao-xjtu println(s"[Backend] exuIdx ${exuIdx} be connected, old info ${copyPdestInfo(exuIdx)}") 570c7ebb58Sxiaofeibao-xjtu val newInfo = exuIdx -> (copyPdestInfo(exuIdx)._1, copyPdestInfo(exuIdx)._2 + 1) 580c7ebb58Sxiaofeibao-xjtu copyPdestInfo.remove(exuIdx) 590c7ebb58Sxiaofeibao-xjtu copyPdestInfo += newInfo 600c7ebb58Sxiaofeibao-xjtu println(s"[Backend] exuIdx ${exuIdx} be connected, new info ${copyPdestInfo(exuIdx)}") 610c7ebb58Sxiaofeibao-xjtu } 620c7ebb58Sxiaofeibao-xjtu } 630c7ebb58Sxiaofeibao-xjtu def getCopyPdestIndex(exuIdx: Int): Int = { 640c7ebb58Sxiaofeibao-xjtu copyPdestInfo(exuIdx)._2 / copyPdestInfo(exuIdx)._1 650c7ebb58Sxiaofeibao-xjtu } 66730cfbc0SXuan Hu def intSchdParams = schdParams.get(IntScheduler()) 67730cfbc0SXuan Hu def vfSchdParams = schdParams.get(VfScheduler()) 68730cfbc0SXuan Hu def memSchdParams = schdParams.get(MemScheduler()) 69730cfbc0SXuan Hu def allSchdParams: Seq[SchdBlockParams] = 70730cfbc0SXuan Hu (Seq(intSchdParams) :+ vfSchdParams :+ memSchdParams) 71730cfbc0SXuan Hu .filter(_.nonEmpty) 72730cfbc0SXuan Hu .map(_.get) 73730cfbc0SXuan Hu def allIssueParams: Seq[IssueBlockParams] = 74730cfbc0SXuan Hu allSchdParams.map(_.issueBlockParams).flatten 75730cfbc0SXuan Hu def allExuParams: Seq[ExeUnitParams] = 76730cfbc0SXuan Hu allIssueParams.map(_.exuBlockParams).flatten 77730cfbc0SXuan Hu 78670870b3SXuan Hu // filter not fake exu unit 79670870b3SXuan Hu def allRealExuParams = 80670870b3SXuan Hu allExuParams.filterNot(_.fakeUnit) 81670870b3SXuan Hu 82730cfbc0SXuan Hu def intPregParams: IntPregParams = pregParams.collectFirst { case x: IntPregParams => x }.get 83730cfbc0SXuan Hu def vfPregParams: VfPregParams = pregParams.collectFirst { case x: VfPregParams => x }.get 8439c59369SXuan Hu def getPregParams: Map[DataConfig, PregParams] = { 8539c59369SXuan Hu pregParams.map(x => (x.dataCfg, x)).toMap 8639c59369SXuan Hu } 8739c59369SXuan Hu 88c0be7f33SXuan Hu def pregIdxWidth = pregParams.map(_.addrWidth).max 89730cfbc0SXuan Hu 9098639abbSXuan Hu def numSrc : Int = allSchdParams.map(_.issueBlockParams.map(_.numSrc).max).max 9198639abbSXuan Hu def numRegSrc : Int = allSchdParams.map(_.issueBlockParams.map(_.numRegSrc).max).max 92d6f9198fSXuan Hu def numVecRegSrc: Int = allSchdParams.map(_.issueBlockParams.map(_.numVecSrc).max).max 93d6f9198fSXuan Hu 9498639abbSXuan Hu 95730cfbc0SXuan Hu def AluCnt = allSchdParams.map(_.AluCnt).sum 96730cfbc0SXuan Hu def StaCnt = allSchdParams.map(_.StaCnt).sum 97730cfbc0SXuan Hu def StdCnt = allSchdParams.map(_.StdCnt).sum 98730cfbc0SXuan Hu def LduCnt = allSchdParams.map(_.LduCnt).sum 99b133b458SXuan Hu def HyuCnt = allSchdParams.map(_.HyuCnt).sum 1004ee69032SzhanglyGit def VlduCnt = allSchdParams.map(_.VlduCnt).sum 101f9f1abd7SXuan Hu def VstuCnt = allSchdParams.map(_.VstuCnt).sum 102b133b458SXuan Hu def LsExuCnt = StaCnt + LduCnt + HyuCnt 103d7739d95Ssfencevma val LdExuCnt = LduCnt + HyuCnt 10405cd9e72SHaojin Tang val StaExuCnt = StaCnt + HyuCnt 105730cfbc0SXuan Hu def JmpCnt = allSchdParams.map(_.JmpCnt).sum 106730cfbc0SXuan Hu def BrhCnt = allSchdParams.map(_.BrhCnt).sum 107d8a24b06SzhanglyGit def CsrCnt = allSchdParams.map(_.CsrCnt).sum 108730cfbc0SXuan Hu def IqCnt = allSchdParams.map(_.issueBlockParams.length).sum 109730cfbc0SXuan Hu 110730cfbc0SXuan Hu def numPcReadPort = allSchdParams.map(_.numPcReadPort).sum 111*5f80df32Sxiaofeibao-xjtu def numPcMemReadPort = allExuParams.filter(_.needPc).size 112670870b3SXuan Hu def numTargetReadPort = allRealExuParams.count(x => x.needTarget) 113730cfbc0SXuan Hu 11439c59369SXuan Hu def numPregRd(dataCfg: DataConfig) = this.getRfReadSize(dataCfg) 11539c59369SXuan Hu def numPregWb(dataCfg: DataConfig) = this.getRfWriteSize(dataCfg) 11639c59369SXuan Hu 117730cfbc0SXuan Hu def numNoDataWB = allSchdParams.map(_.numNoDataWB).sum 118730cfbc0SXuan Hu def numExu = allSchdParams.map(_.numExu).sum 119e703da02SzhanglyGit def vconfigPort = 13 // Todo: remove it 120e703da02SzhanglyGit def vldPort = 14 121730cfbc0SXuan Hu 122670870b3SXuan Hu def numException = allRealExuParams.count(_.exceptionOut.nonEmpty) 123730cfbc0SXuan Hu 124730cfbc0SXuan Hu def numRedirect = allSchdParams.map(_.numRedirect).sum 125730cfbc0SXuan Hu 126d97a1af7SXuan Hu def numLoadDp = memSchdParams.get.issueBlockParams.filter(x => x.isLdAddrIQ || x.isHyAddrIQ).map(_.numEnq).sum 127d97a1af7SXuan Hu 128d97a1af7SXuan Hu def numStoreDp = memSchdParams.get.issueBlockParams.filter(x => x.isStAddrIQ || x.isHyAddrIQ).map(_.numEnq).sum 129d97a1af7SXuan Hu 130730cfbc0SXuan Hu def genIntWriteBackBundle(implicit p: Parameters) = { 13139c59369SXuan Hu Seq.fill(this.getIntRfWriteSize)(new RfWritePortWithConfig(IntData(), intPregParams.addrWidth)) 132730cfbc0SXuan Hu } 133730cfbc0SXuan Hu 134730cfbc0SXuan Hu def genVfWriteBackBundle(implicit p: Parameters) = { 13539c59369SXuan Hu Seq.fill(this.getVfRfWriteSize)(new RfWritePortWithConfig(VecData(), vfPregParams.addrWidth)) 136730cfbc0SXuan Hu } 137730cfbc0SXuan Hu 138730cfbc0SXuan Hu def genWriteBackBundles(implicit p: Parameters): Seq[RfWritePortWithConfig] = { 139730cfbc0SXuan Hu genIntWriteBackBundle ++ genVfWriteBackBundle 140730cfbc0SXuan Hu } 141730cfbc0SXuan Hu 142730cfbc0SXuan Hu def genWrite2CtrlBundles(implicit p: Parameters): MixedVec[ValidIO[ExuOutput]] = { 14399bd2aafSHaojin Tang MixedVec(allSchdParams.map(_.genExuOutputValidBundle.flatten).flatten) 144730cfbc0SXuan Hu } 145730cfbc0SXuan Hu 146730cfbc0SXuan Hu def getIntWbArbiterParams: WbArbiterParams = { 14739c59369SXuan Hu val intWbCfgs: Seq[IntWB] = allSchdParams.flatMap(_.getWbCfgs.flatten.flatten.filter(_.writeInt)).map(_.asInstanceOf[IntWB]) 14839c59369SXuan Hu datapath.WbArbiterParams(intWbCfgs, intPregParams, this) 149730cfbc0SXuan Hu } 150730cfbc0SXuan Hu 151730cfbc0SXuan Hu def getVfWbArbiterParams: WbArbiterParams = { 15239c59369SXuan Hu val vfWbCfgs: Seq[VfWB] = allSchdParams.flatMap(_.getWbCfgs.flatten.flatten.filter(x => x.writeVec || x.writeFp)).map(_.asInstanceOf[VfWB]) 15339c59369SXuan Hu datapath.WbArbiterParams(vfWbCfgs, vfPregParams, this) 154730cfbc0SXuan Hu } 1558d29ec32Sczw 156c34b4b06SXuan Hu /** 157c34b4b06SXuan Hu * Get regfile read port params 15839c59369SXuan Hu * 15939c59369SXuan Hu * @param dataCfg [[IntData]] or [[VecData]] 160c34b4b06SXuan Hu * @return Seq[port->Seq[(exuIdx, priority)] 161c34b4b06SXuan Hu */ 16239c59369SXuan Hu def getRdPortParams(dataCfg: DataConfig) = { 163c34b4b06SXuan Hu // port -> Seq[exuIdx, priority] 164670870b3SXuan Hu val cfgs: Seq[(Int, Seq[(Int, Int)])] = allRealExuParams 165c34b4b06SXuan Hu .flatMap(x => x.rfrPortConfigs.flatten.map(xx => (xx, x.exuIdx))) 16639c59369SXuan Hu .filter { x => x._1.getDataConfig == dataCfg } 167c34b4b06SXuan Hu .map(x => (x._1.port, (x._2, x._1.priority))) 168c34b4b06SXuan Hu .groupBy(_._1) 169c34b4b06SXuan Hu .map(x => (x._1, x._2.map(_._2).sortBy({ case (priority, _) => priority }))) 170c34b4b06SXuan Hu .toSeq 171c34b4b06SXuan Hu .sortBy(_._1) 172c34b4b06SXuan Hu cfgs 173c34b4b06SXuan Hu } 174c34b4b06SXuan Hu 175c34b4b06SXuan Hu /** 176c34b4b06SXuan Hu * Get regfile write back port params 177c34b4b06SXuan Hu * 17839c59369SXuan Hu * @param dataCfg [[IntData]] or [[VecData]] 179c34b4b06SXuan Hu * @return Seq[port->Seq[(exuIdx, priority)] 180c34b4b06SXuan Hu */ 18139c59369SXuan Hu def getWbPortParams(dataCfg: DataConfig) = { 182670870b3SXuan Hu val cfgs: Seq[(Int, Seq[(Int, Int)])] = allRealExuParams 18339c59369SXuan Hu .flatMap(x => x.wbPortConfigs.map(xx => (xx, x.exuIdx))) 18439c59369SXuan Hu .filter { x => x._1.dataCfg == dataCfg } 185c34b4b06SXuan Hu .map(x => (x._1.port, (x._2, x._1.priority))) 186c34b4b06SXuan Hu .groupBy(_._1) 187c34b4b06SXuan Hu .map(x => (x._1, x._2.map(_._2))) 188c34b4b06SXuan Hu .toSeq 189c34b4b06SXuan Hu .sortBy(_._1) 190c34b4b06SXuan Hu cfgs 191c34b4b06SXuan Hu } 192c34b4b06SXuan Hu 19339c59369SXuan Hu def getRdPortIndices(dataCfg: DataConfig) = { 19439c59369SXuan Hu this.getRdPortParams(dataCfg).map(_._1) 19539c59369SXuan Hu } 19639c59369SXuan Hu 19739c59369SXuan Hu def getWbPortIndices(dataCfg: DataConfig) = { 19839c59369SXuan Hu this.getWbPortParams(dataCfg).map(_._1) 19939c59369SXuan Hu } 20039c59369SXuan Hu 20139c59369SXuan Hu def getRdCfgs[T <: RdConfig](implicit tag: ClassTag[T]): Seq[Seq[Seq[RdConfig]]] = { 20239c59369SXuan Hu val rdCfgs: Seq[Seq[Seq[RdConfig]]] = allIssueParams.map( 20339c59369SXuan Hu _.exuBlockParams.map( 20439c59369SXuan Hu _.rfrPortConfigs.map( 20539c59369SXuan Hu _.collectFirst{ case x: T => x } 20639c59369SXuan Hu .getOrElse(NoRD()) 20739c59369SXuan Hu ) 20839c59369SXuan Hu ) 20939c59369SXuan Hu ) 21039c59369SXuan Hu rdCfgs 21139c59369SXuan Hu } 21239c59369SXuan Hu 21339c59369SXuan Hu def getAllWbCfgs: Seq[Seq[Set[PregWB]]] = { 21439c59369SXuan Hu allIssueParams.map(_.exuBlockParams.map(_.wbPortConfigs.toSet)) 21539c59369SXuan Hu } 21639c59369SXuan Hu 21739c59369SXuan Hu def getWbCfgs[T <: PregWB](implicit tag: ClassTag[T]): Seq[Seq[PregWB]] = { 21839c59369SXuan Hu val wbCfgs: Seq[Seq[PregWB]] = allIssueParams.map(_.exuBlockParams.map(_.wbPortConfigs.collectFirst{ case x: T => x }.getOrElse(NoWB()))) 21939c59369SXuan Hu wbCfgs 22039c59369SXuan Hu } 22139c59369SXuan Hu 22239c59369SXuan Hu /** 22339c59369SXuan Hu * Get size of read ports of int regfile 22439c59369SXuan Hu * 22539c59369SXuan Hu * @return if [[IntPregParams.numRead]] is [[None]], get size of ports in [[IntRD]] 22639c59369SXuan Hu */ 22739c59369SXuan Hu def getIntRfReadSize = { 22839c59369SXuan Hu this.intPregParams.numRead.getOrElse(this.getRdPortIndices(IntData()).size) 22939c59369SXuan Hu } 23039c59369SXuan Hu 23139c59369SXuan Hu /** 23239c59369SXuan Hu * Get size of write ports of vf regfile 23339c59369SXuan Hu * 23439c59369SXuan Hu * @return if [[IntPregParams.numWrite]] is [[None]], get size of ports in [[IntWB]] 23539c59369SXuan Hu */ 23639c59369SXuan Hu def getIntRfWriteSize = { 23739c59369SXuan Hu this.intPregParams.numWrite.getOrElse(this.getWbPortIndices(IntData()).size) 23839c59369SXuan Hu } 23939c59369SXuan Hu 24039c59369SXuan Hu /** 24139c59369SXuan Hu * Get size of read ports of int regfile 24239c59369SXuan Hu * 24339c59369SXuan Hu * @return if [[VfPregParams.numRead]] is [[None]], get size of ports in [[VfRD]] 24439c59369SXuan Hu */ 24539c59369SXuan Hu def getVfRfReadSize = { 24639c59369SXuan Hu this.vfPregParams.numRead.getOrElse(this.getRdPortIndices(VecData()).size) 24739c59369SXuan Hu } 24839c59369SXuan Hu 24939c59369SXuan Hu /** 25039c59369SXuan Hu * Get size of write ports of vf regfile 25139c59369SXuan Hu * 25239c59369SXuan Hu * @return if [[VfPregParams.numWrite]] is [[None]], get size of ports in [[VfWB]] 25339c59369SXuan Hu */ 25439c59369SXuan Hu def getVfRfWriteSize = { 25539c59369SXuan Hu this.vfPregParams.numWrite.getOrElse(this.getWbPortIndices(VecData()).size) 25639c59369SXuan Hu } 25739c59369SXuan Hu 25839c59369SXuan Hu def getRfReadSize(dataCfg: DataConfig) = { 259e703da02SzhanglyGit dataCfg match{ 260e703da02SzhanglyGit case IntData() => this.getPregParams(dataCfg).numRead.getOrElse(this.getRdPortIndices(dataCfg).size) 261e703da02SzhanglyGit case VecData() => this.getPregParams(dataCfg).numRead.getOrElse(this.getRdPortIndices(dataCfg).size) + 2 262e703da02SzhanglyGit } 26339c59369SXuan Hu } 26439c59369SXuan Hu 26539c59369SXuan Hu def getRfWriteSize(dataCfg: DataConfig) = { 26639c59369SXuan Hu this.getPregParams(dataCfg).numWrite.getOrElse(this.getWbPortIndices(dataCfg).size) 26739c59369SXuan Hu } 26839c59369SXuan Hu 269cdac04a3SXuan Hu def getExuIdx(name: String): Int = { 270670870b3SXuan Hu val exuParams = allRealExuParams 271acb0b98eSXuan Hu if (name != "WB") { 272acb0b98eSXuan Hu val foundExu = exuParams.find(_.name == name) 273acb0b98eSXuan Hu require(foundExu.nonEmpty, s"exu $name not find") 274acb0b98eSXuan Hu foundExu.get.exuIdx 275acb0b98eSXuan Hu } else 276cdac04a3SXuan Hu -1 277cdac04a3SXuan Hu } 278cdac04a3SXuan Hu 279c0be7f33SXuan Hu def getExuName(idx: Int): String = { 280670870b3SXuan Hu val exuParams = allRealExuParams 281c0be7f33SXuan Hu exuParams(idx).name 282c0be7f33SXuan Hu } 283c0be7f33SXuan Hu 28446908ecfSXuan Hu def getExuParamByName(name: String): ExeUnitParams = { 28546908ecfSXuan Hu val exuParams = allExuParams 28646908ecfSXuan Hu exuParams.find(_.name == name).get 28746908ecfSXuan Hu } 28846908ecfSXuan Hu 28904c99ecaSXuan Hu def getLdExuIdx(exu: ExeUnitParams): Int = { 29004c99ecaSXuan Hu val ldExuParams = allRealExuParams.filter(x => x.hasHyldaFu || x.hasLoadFu) 29104c99ecaSXuan Hu ldExuParams.indexOf(exu) 29204c99ecaSXuan Hu } 29304c99ecaSXuan Hu 294670870b3SXuan Hu def getIntWBExeGroup: Map[Int, Seq[ExeUnitParams]] = allRealExuParams.groupBy(x => x.getIntWBPort.getOrElse(IntWB(port = -1)).port).filter(_._1 != -1) 295670870b3SXuan Hu def getVfWBExeGroup: Map[Int, Seq[ExeUnitParams]] = allRealExuParams.groupBy(x => x.getVfWBPort.getOrElse(VfWB(port = -1)).port).filter(_._1 != -1) 2964e9757ccSfdy 29739c59369SXuan Hu private def isContinuous(portIndices: Seq[Int]): Boolean = { 29839c59369SXuan Hu val portIndicesSet = portIndices.toSet 29939c59369SXuan Hu portIndicesSet.min == 0 && portIndicesSet.max == portIndicesSet.size - 1 30039c59369SXuan Hu } 30139c59369SXuan Hu 3024e9757ccSfdy def configChecks = { 30339c59369SXuan Hu checkReadPortContinuous 30439c59369SXuan Hu checkWritePortContinuous 30539c59369SXuan Hu configCheck 30639c59369SXuan Hu } 30739c59369SXuan Hu 30839c59369SXuan Hu def checkReadPortContinuous = { 30939c59369SXuan Hu pregParams.foreach { x => 31039c59369SXuan Hu if (x.numRead.isEmpty) { 31139c59369SXuan Hu val portIndices: Seq[Int] = getRdPortIndices(x.dataCfg) 31239c59369SXuan Hu require(isContinuous(portIndices), 31339c59369SXuan Hu s"The read ports of ${x.getClass.getSimpleName} should be continuous, " + 31439c59369SXuan Hu s"when numRead of ${x.getClass.getSimpleName} is None. The read port indices are $portIndices") 31539c59369SXuan Hu } 31639c59369SXuan Hu } 31739c59369SXuan Hu } 31839c59369SXuan Hu 31939c59369SXuan Hu def checkWritePortContinuous = { 32039c59369SXuan Hu pregParams.foreach { x => 32139c59369SXuan Hu if (x.numWrite.isEmpty) { 32239c59369SXuan Hu val portIndices: Seq[Int] = getWbPortIndices(x.dataCfg) 32339c59369SXuan Hu require( 32439c59369SXuan Hu isContinuous(portIndices), 32539c59369SXuan Hu s"The write ports of ${x.getClass.getSimpleName} should be continuous, " + 32639c59369SXuan Hu s"when numWrite of ${x.getClass.getSimpleName} is None. The write port indices are $portIndices" 32739c59369SXuan Hu ) 32839c59369SXuan Hu } 32939c59369SXuan Hu } 33039c59369SXuan Hu } 33139c59369SXuan Hu 33239c59369SXuan Hu def configCheck = { 3334e9757ccSfdy // check 0 3347f8f47b4SXuan Hu val maxPortSource = 4 3354e9757ccSfdy 336670870b3SXuan Hu allRealExuParams.map { 3374e9757ccSfdy case exuParam => exuParam.wbPortConfigs.collectFirst { case x: IntWB => x } 3384e9757ccSfdy }.filter(_.isDefined).groupBy(_.get.port).foreach { 3394e9757ccSfdy case (wbPort, priorities) => assert(priorities.size <= maxPortSource, "There has " + priorities.size + " exu's " + "Int WBport is " + wbPort + ", but the maximum is " + maxPortSource + ".") 3404e9757ccSfdy } 341670870b3SXuan Hu allRealExuParams.map { 3424e9757ccSfdy case exuParam => exuParam.wbPortConfigs.collectFirst { case x: VfWB => x } 3434e9757ccSfdy }.filter(_.isDefined).groupBy(_.get.port).foreach { 3444e9757ccSfdy case (wbPort, priorities) => assert(priorities.size <= maxPortSource, "There has " + priorities.size + " exu's " + "Vf WBport is " + wbPort + ", but the maximum is " + maxPortSource + ".") 3454e9757ccSfdy } 3464e9757ccSfdy 3474e9757ccSfdy // check 1 3484e9757ccSfdy val wbTypes = Seq(IntWB(), VfWB()) 3494e9757ccSfdy val rdTypes = Seq(IntRD(), VfRD()) 3504e9757ccSfdy for(wbType <- wbTypes){ 3514e9757ccSfdy for(rdType <- rdTypes){ 352670870b3SXuan Hu allRealExuParams.map { 3534e9757ccSfdy case exuParam => 3544e9757ccSfdy val wbPortConfigs = exuParam.wbPortConfigs 3554e9757ccSfdy val wbConfigs = wbType match{ 3564e9757ccSfdy case _: IntWB => wbPortConfigs.collectFirst { case x: IntWB => x } 3574e9757ccSfdy case _: VfWB => wbPortConfigs.collectFirst { case x: VfWB => x } 3584e9757ccSfdy case _ => None 3594e9757ccSfdy } 3604e9757ccSfdy val rfReadPortConfigs = exuParam.rfrPortConfigs 3614e9757ccSfdy val rdConfigs = rdType match{ 3624e9757ccSfdy case _: IntRD => rfReadPortConfigs.flatten.filter(_.isInstanceOf[IntRD]) 3634e9757ccSfdy case _: VfRD => rfReadPortConfigs.flatten.filter(_.isInstanceOf[VfRD]) 3644e9757ccSfdy case _ => Seq() 3654e9757ccSfdy } 3664e9757ccSfdy (wbConfigs, rdConfigs) 3674e9757ccSfdy }.filter(_._1.isDefined) 3684e9757ccSfdy .sortBy(_._1.get.priority) 3694e9757ccSfdy .groupBy(_._1.get.port).map { 3704e9757ccSfdy case (_, intWbRdPairs) => 3714e9757ccSfdy intWbRdPairs.map(_._2).flatten 3724e9757ccSfdy }.map(rdCfgs => rdCfgs.groupBy(_.port).foreach { 3734e9757ccSfdy case (_, rdCfgs) => 3744e9757ccSfdy rdCfgs.zip(rdCfgs.drop(1)).foreach { case (cfg0, cfg1) => assert(cfg0.priority <= cfg1.priority) } 3754e9757ccSfdy }) 3764e9757ccSfdy } 3774e9757ccSfdy } 3784e9757ccSfdy } 379730cfbc0SXuan Hu} 380