xref: /XiangShan/src/main/scala/xiangshan/backend/BackendParams.scala (revision d97a1af7ed1983630ff5ca13deeeb16a5edf690b)
1730cfbc0SXuan Hu/***************************************************************************************
2730cfbc0SXuan Hu  * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3730cfbc0SXuan Hu  * Copyright (c) 2020-2021 Peng Cheng Laboratory
4730cfbc0SXuan Hu  *
5730cfbc0SXuan Hu  * XiangShan is licensed under Mulan PSL v2.
6730cfbc0SXuan Hu  * You can use this software according to the terms and conditions of the Mulan PSL v2.
7730cfbc0SXuan Hu  * You may obtain a copy of Mulan PSL v2 at:
8730cfbc0SXuan Hu  *          http://license.coscl.org.cn/MulanPSL2
9730cfbc0SXuan Hu  *
10730cfbc0SXuan Hu  * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11730cfbc0SXuan Hu  * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12730cfbc0SXuan Hu  * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13730cfbc0SXuan Hu  *
14730cfbc0SXuan Hu  * See the Mulan PSL v2 for more details.
15730cfbc0SXuan Hu  ***************************************************************************************/
16730cfbc0SXuan Hu
17730cfbc0SXuan Hupackage xiangshan.backend
18730cfbc0SXuan Hu
1983ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters
20730cfbc0SXuan Huimport chisel3._
21730cfbc0SXuan Huimport chisel3.util._
22730cfbc0SXuan Huimport xiangshan.backend.Bundles._
23730cfbc0SXuan Huimport xiangshan.backend.datapath.DataConfig._
244e9757ccSfdyimport xiangshan.backend.datapath.RdConfig._
25c34b4b06SXuan Huimport xiangshan.backend.datapath.WbConfig._
26c34b4b06SXuan Huimport xiangshan.backend.datapath.{WakeUpConfig, WbArbiterParams}
27730cfbc0SXuan Huimport xiangshan.backend.exu.ExeUnitParams
28730cfbc0SXuan Huimport xiangshan.backend.issue._
29730cfbc0SXuan Huimport xiangshan.backend.regfile._
30*d97a1af7SXuan Huimport xiangshan.{DebugOptionsKey, XSCoreParamsKey}
31730cfbc0SXuan Hu
3239c59369SXuan Huimport scala.reflect.{ClassTag, classTag}
33c34b4b06SXuan Hu
34730cfbc0SXuan Hucase class BackendParams(
35730cfbc0SXuan Hu  schdParams : Map[SchedulerType, SchdBlockParams],
36730cfbc0SXuan Hu  pregParams : Seq[PregParams],
37bf35baadSXuan Hu  iqWakeUpParams : Seq[WakeUpConfig],
38730cfbc0SXuan Hu) {
394e9757ccSfdy
404e9757ccSfdy  configChecks
414e9757ccSfdy
42b7d9e8d5Sxiaofeibao-xjtu  def debugEn(implicit p: Parameters): Boolean = p(DebugOptionsKey).AlwaysBasicDiff || p(DebugOptionsKey).EnableDifftest
43730cfbc0SXuan Hu  def intSchdParams = schdParams.get(IntScheduler())
44730cfbc0SXuan Hu  def vfSchdParams = schdParams.get(VfScheduler())
45730cfbc0SXuan Hu  def memSchdParams = schdParams.get(MemScheduler())
46730cfbc0SXuan Hu  def allSchdParams: Seq[SchdBlockParams] =
47730cfbc0SXuan Hu    (Seq(intSchdParams) :+ vfSchdParams :+ memSchdParams)
48730cfbc0SXuan Hu    .filter(_.nonEmpty)
49730cfbc0SXuan Hu    .map(_.get)
50730cfbc0SXuan Hu  def allIssueParams: Seq[IssueBlockParams] =
51730cfbc0SXuan Hu    allSchdParams.map(_.issueBlockParams).flatten
52730cfbc0SXuan Hu  def allExuParams: Seq[ExeUnitParams] =
53730cfbc0SXuan Hu    allIssueParams.map(_.exuBlockParams).flatten
54730cfbc0SXuan Hu
55670870b3SXuan Hu  // filter not fake exu unit
56670870b3SXuan Hu  def allRealExuParams =
57670870b3SXuan Hu    allExuParams.filterNot(_.fakeUnit)
58670870b3SXuan Hu
59730cfbc0SXuan Hu  def intPregParams: IntPregParams = pregParams.collectFirst { case x: IntPregParams => x }.get
60730cfbc0SXuan Hu  def vfPregParams: VfPregParams = pregParams.collectFirst { case x: VfPregParams => x }.get
6139c59369SXuan Hu  def getPregParams: Map[DataConfig, PregParams] = {
6239c59369SXuan Hu    pregParams.map(x => (x.dataCfg, x)).toMap
6339c59369SXuan Hu  }
6439c59369SXuan Hu
65c0be7f33SXuan Hu  def pregIdxWidth = pregParams.map(_.addrWidth).max
66730cfbc0SXuan Hu
6798639abbSXuan Hu  def numSrc      : Int = allSchdParams.map(_.issueBlockParams.map(_.numSrc).max).max
6898639abbSXuan Hu  def numRegSrc   : Int = allSchdParams.map(_.issueBlockParams.map(_.numRegSrc).max).max
69d6f9198fSXuan Hu  def numVecRegSrc: Int = allSchdParams.map(_.issueBlockParams.map(_.numVecSrc).max).max
70d6f9198fSXuan Hu
7198639abbSXuan Hu
72730cfbc0SXuan Hu  def AluCnt = allSchdParams.map(_.AluCnt).sum
73730cfbc0SXuan Hu  def StaCnt = allSchdParams.map(_.StaCnt).sum
74730cfbc0SXuan Hu  def StdCnt = allSchdParams.map(_.StdCnt).sum
75730cfbc0SXuan Hu  def LduCnt = allSchdParams.map(_.LduCnt).sum
76b133b458SXuan Hu  def HyuCnt = allSchdParams.map(_.HyuCnt).sum
774ee69032SzhanglyGit  def VlduCnt = allSchdParams.map(_.VlduCnt).sum
78f9f1abd7SXuan Hu  def VstuCnt = allSchdParams.map(_.VstuCnt).sum
79b133b458SXuan Hu  def LsExuCnt = StaCnt + LduCnt + HyuCnt
80d7739d95Ssfencevma  val LdExuCnt = LduCnt + HyuCnt
8105cd9e72SHaojin Tang  val StaExuCnt = StaCnt + HyuCnt
82730cfbc0SXuan Hu  def JmpCnt = allSchdParams.map(_.JmpCnt).sum
83730cfbc0SXuan Hu  def BrhCnt = allSchdParams.map(_.BrhCnt).sum
84d8a24b06SzhanglyGit  def CsrCnt = allSchdParams.map(_.CsrCnt).sum
85730cfbc0SXuan Hu  def IqCnt = allSchdParams.map(_.issueBlockParams.length).sum
86730cfbc0SXuan Hu
87730cfbc0SXuan Hu  def numPcReadPort = allSchdParams.map(_.numPcReadPort).sum
88670870b3SXuan Hu  def numTargetReadPort = allRealExuParams.count(x => x.needTarget)
89730cfbc0SXuan Hu
9039c59369SXuan Hu  def numPregRd(dataCfg: DataConfig) = this.getRfReadSize(dataCfg)
9139c59369SXuan Hu  def numPregWb(dataCfg: DataConfig) = this.getRfWriteSize(dataCfg)
9239c59369SXuan Hu
93730cfbc0SXuan Hu  def numNoDataWB = allSchdParams.map(_.numNoDataWB).sum
94730cfbc0SXuan Hu  def numExu = allSchdParams.map(_.numExu).sum
95e703da02SzhanglyGit  def vconfigPort = 13 // Todo: remove it
96e703da02SzhanglyGit  def vldPort = 14
97730cfbc0SXuan Hu
98670870b3SXuan Hu  def numException = allRealExuParams.count(_.exceptionOut.nonEmpty)
99730cfbc0SXuan Hu
100730cfbc0SXuan Hu  def numRedirect = allSchdParams.map(_.numRedirect).sum
101730cfbc0SXuan Hu
102*d97a1af7SXuan Hu  def numLoadDp = memSchdParams.get.issueBlockParams.filter(x => x.isLdAddrIQ || x.isHyAddrIQ).map(_.numEnq).sum
103*d97a1af7SXuan Hu
104*d97a1af7SXuan Hu  def numStoreDp = memSchdParams.get.issueBlockParams.filter(x => x.isStAddrIQ || x.isHyAddrIQ).map(_.numEnq).sum
105*d97a1af7SXuan Hu
106730cfbc0SXuan Hu  def genIntWriteBackBundle(implicit p: Parameters) = {
10739c59369SXuan Hu    Seq.fill(this.getIntRfWriteSize)(new RfWritePortWithConfig(IntData(), intPregParams.addrWidth))
108730cfbc0SXuan Hu  }
109730cfbc0SXuan Hu
110730cfbc0SXuan Hu  def genVfWriteBackBundle(implicit p: Parameters) = {
11139c59369SXuan Hu    Seq.fill(this.getVfRfWriteSize)(new RfWritePortWithConfig(VecData(), vfPregParams.addrWidth))
112730cfbc0SXuan Hu  }
113730cfbc0SXuan Hu
114730cfbc0SXuan Hu  def genWriteBackBundles(implicit p: Parameters): Seq[RfWritePortWithConfig] = {
115730cfbc0SXuan Hu    genIntWriteBackBundle ++ genVfWriteBackBundle
116730cfbc0SXuan Hu  }
117730cfbc0SXuan Hu
118730cfbc0SXuan Hu  def genWrite2CtrlBundles(implicit p: Parameters): MixedVec[ValidIO[ExuOutput]] = {
11999bd2aafSHaojin Tang    MixedVec(allSchdParams.map(_.genExuOutputValidBundle.flatten).flatten)
120730cfbc0SXuan Hu  }
121730cfbc0SXuan Hu
122730cfbc0SXuan Hu  def getIntWbArbiterParams: WbArbiterParams = {
12339c59369SXuan Hu    val intWbCfgs: Seq[IntWB] = allSchdParams.flatMap(_.getWbCfgs.flatten.flatten.filter(_.writeInt)).map(_.asInstanceOf[IntWB])
12439c59369SXuan Hu    datapath.WbArbiterParams(intWbCfgs, intPregParams, this)
125730cfbc0SXuan Hu  }
126730cfbc0SXuan Hu
127730cfbc0SXuan Hu  def getVfWbArbiterParams: WbArbiterParams = {
12839c59369SXuan Hu    val vfWbCfgs: Seq[VfWB] = allSchdParams.flatMap(_.getWbCfgs.flatten.flatten.filter(x => x.writeVec || x.writeFp)).map(_.asInstanceOf[VfWB])
12939c59369SXuan Hu    datapath.WbArbiterParams(vfWbCfgs, vfPregParams, this)
130730cfbc0SXuan Hu  }
1318d29ec32Sczw
132c34b4b06SXuan Hu  /**
133c34b4b06SXuan Hu    * Get regfile read port params
13439c59369SXuan Hu    *
13539c59369SXuan Hu    * @param dataCfg [[IntData]] or [[VecData]]
136c34b4b06SXuan Hu    * @return Seq[port->Seq[(exuIdx, priority)]
137c34b4b06SXuan Hu    */
13839c59369SXuan Hu  def getRdPortParams(dataCfg: DataConfig) = {
139c34b4b06SXuan Hu    // port -> Seq[exuIdx, priority]
140670870b3SXuan Hu    val cfgs: Seq[(Int, Seq[(Int, Int)])] = allRealExuParams
141c34b4b06SXuan Hu      .flatMap(x => x.rfrPortConfigs.flatten.map(xx => (xx, x.exuIdx)))
14239c59369SXuan Hu      .filter { x => x._1.getDataConfig == dataCfg }
143c34b4b06SXuan Hu      .map(x => (x._1.port, (x._2, x._1.priority)))
144c34b4b06SXuan Hu      .groupBy(_._1)
145c34b4b06SXuan Hu      .map(x => (x._1, x._2.map(_._2).sortBy({ case (priority, _) => priority })))
146c34b4b06SXuan Hu      .toSeq
147c34b4b06SXuan Hu      .sortBy(_._1)
148c34b4b06SXuan Hu    cfgs
149c34b4b06SXuan Hu  }
150c34b4b06SXuan Hu
151c34b4b06SXuan Hu  /**
152c34b4b06SXuan Hu    * Get regfile write back port params
153c34b4b06SXuan Hu    *
15439c59369SXuan Hu    * @param dataCfg [[IntData]] or [[VecData]]
155c34b4b06SXuan Hu    * @return Seq[port->Seq[(exuIdx, priority)]
156c34b4b06SXuan Hu    */
15739c59369SXuan Hu  def getWbPortParams(dataCfg: DataConfig) = {
158670870b3SXuan Hu    val cfgs: Seq[(Int, Seq[(Int, Int)])] = allRealExuParams
15939c59369SXuan Hu      .flatMap(x => x.wbPortConfigs.map(xx => (xx, x.exuIdx)))
16039c59369SXuan Hu      .filter { x => x._1.dataCfg == dataCfg }
161c34b4b06SXuan Hu      .map(x => (x._1.port, (x._2, x._1.priority)))
162c34b4b06SXuan Hu      .groupBy(_._1)
163c34b4b06SXuan Hu      .map(x => (x._1, x._2.map(_._2)))
164c34b4b06SXuan Hu      .toSeq
165c34b4b06SXuan Hu      .sortBy(_._1)
166c34b4b06SXuan Hu    cfgs
167c34b4b06SXuan Hu  }
168c34b4b06SXuan Hu
16939c59369SXuan Hu  def getRdPortIndices(dataCfg: DataConfig) = {
17039c59369SXuan Hu    this.getRdPortParams(dataCfg).map(_._1)
17139c59369SXuan Hu  }
17239c59369SXuan Hu
17339c59369SXuan Hu  def getWbPortIndices(dataCfg: DataConfig) = {
17439c59369SXuan Hu    this.getWbPortParams(dataCfg).map(_._1)
17539c59369SXuan Hu  }
17639c59369SXuan Hu
17739c59369SXuan Hu  def getRdCfgs[T <: RdConfig](implicit tag: ClassTag[T]): Seq[Seq[Seq[RdConfig]]] = {
17839c59369SXuan Hu    val rdCfgs: Seq[Seq[Seq[RdConfig]]] = allIssueParams.map(
17939c59369SXuan Hu      _.exuBlockParams.map(
18039c59369SXuan Hu        _.rfrPortConfigs.map(
18139c59369SXuan Hu          _.collectFirst{ case x: T => x }
18239c59369SXuan Hu            .getOrElse(NoRD())
18339c59369SXuan Hu        )
18439c59369SXuan Hu      )
18539c59369SXuan Hu    )
18639c59369SXuan Hu    rdCfgs
18739c59369SXuan Hu  }
18839c59369SXuan Hu
18939c59369SXuan Hu  def getAllWbCfgs: Seq[Seq[Set[PregWB]]] = {
19039c59369SXuan Hu    allIssueParams.map(_.exuBlockParams.map(_.wbPortConfigs.toSet))
19139c59369SXuan Hu  }
19239c59369SXuan Hu
19339c59369SXuan Hu  def getWbCfgs[T <: PregWB](implicit tag: ClassTag[T]): Seq[Seq[PregWB]] = {
19439c59369SXuan Hu    val wbCfgs: Seq[Seq[PregWB]] = allIssueParams.map(_.exuBlockParams.map(_.wbPortConfigs.collectFirst{ case x: T => x }.getOrElse(NoWB())))
19539c59369SXuan Hu    wbCfgs
19639c59369SXuan Hu  }
19739c59369SXuan Hu
19839c59369SXuan Hu  /**
19939c59369SXuan Hu    * Get size of read ports of int regfile
20039c59369SXuan Hu    *
20139c59369SXuan Hu    * @return if [[IntPregParams.numRead]] is [[None]], get size of ports in [[IntRD]]
20239c59369SXuan Hu    */
20339c59369SXuan Hu  def getIntRfReadSize = {
20439c59369SXuan Hu    this.intPregParams.numRead.getOrElse(this.getRdPortIndices(IntData()).size)
20539c59369SXuan Hu  }
20639c59369SXuan Hu
20739c59369SXuan Hu  /**
20839c59369SXuan Hu    * Get size of write ports of vf regfile
20939c59369SXuan Hu    *
21039c59369SXuan Hu    * @return if [[IntPregParams.numWrite]] is [[None]], get size of ports in [[IntWB]]
21139c59369SXuan Hu    */
21239c59369SXuan Hu  def getIntRfWriteSize = {
21339c59369SXuan Hu    this.intPregParams.numWrite.getOrElse(this.getWbPortIndices(IntData()).size)
21439c59369SXuan Hu  }
21539c59369SXuan Hu
21639c59369SXuan Hu  /**
21739c59369SXuan Hu    * Get size of read ports of int regfile
21839c59369SXuan Hu    *
21939c59369SXuan Hu    * @return if [[VfPregParams.numRead]] is [[None]], get size of ports in [[VfRD]]
22039c59369SXuan Hu    */
22139c59369SXuan Hu  def getVfRfReadSize = {
22239c59369SXuan Hu    this.vfPregParams.numRead.getOrElse(this.getRdPortIndices(VecData()).size)
22339c59369SXuan Hu  }
22439c59369SXuan Hu
22539c59369SXuan Hu  /**
22639c59369SXuan Hu    * Get size of write ports of vf regfile
22739c59369SXuan Hu    *
22839c59369SXuan Hu    * @return if [[VfPregParams.numWrite]] is [[None]], get size of ports in [[VfWB]]
22939c59369SXuan Hu    */
23039c59369SXuan Hu  def getVfRfWriteSize = {
23139c59369SXuan Hu    this.vfPregParams.numWrite.getOrElse(this.getWbPortIndices(VecData()).size)
23239c59369SXuan Hu  }
23339c59369SXuan Hu
23439c59369SXuan Hu  def getRfReadSize(dataCfg: DataConfig) = {
235e703da02SzhanglyGit    dataCfg match{
236e703da02SzhanglyGit      case IntData() =>  this.getPregParams(dataCfg).numRead.getOrElse(this.getRdPortIndices(dataCfg).size)
237e703da02SzhanglyGit      case VecData() => this.getPregParams(dataCfg).numRead.getOrElse(this.getRdPortIndices(dataCfg).size) + 2
238e703da02SzhanglyGit    }
23939c59369SXuan Hu  }
24039c59369SXuan Hu
24139c59369SXuan Hu  def getRfWriteSize(dataCfg: DataConfig) = {
24239c59369SXuan Hu    this.getPregParams(dataCfg).numWrite.getOrElse(this.getWbPortIndices(dataCfg).size)
24339c59369SXuan Hu  }
24439c59369SXuan Hu
245cdac04a3SXuan Hu  def getExuIdx(name: String): Int = {
246670870b3SXuan Hu    val exuParams = allRealExuParams
247acb0b98eSXuan Hu    if (name != "WB") {
248acb0b98eSXuan Hu      val foundExu = exuParams.find(_.name == name)
249acb0b98eSXuan Hu      require(foundExu.nonEmpty, s"exu $name not find")
250acb0b98eSXuan Hu      foundExu.get.exuIdx
251acb0b98eSXuan Hu    } else
252cdac04a3SXuan Hu      -1
253cdac04a3SXuan Hu  }
254cdac04a3SXuan Hu
255c0be7f33SXuan Hu  def getExuName(idx: Int): String = {
256670870b3SXuan Hu    val exuParams = allRealExuParams
257c0be7f33SXuan Hu    exuParams(idx).name
258c0be7f33SXuan Hu  }
259c0be7f33SXuan Hu
26046908ecfSXuan Hu  def getExuParamByName(name: String): ExeUnitParams = {
26146908ecfSXuan Hu    val exuParams = allExuParams
26246908ecfSXuan Hu    exuParams.find(_.name == name).get
26346908ecfSXuan Hu  }
26446908ecfSXuan Hu
26504c99ecaSXuan Hu  def getLdExuIdx(exu: ExeUnitParams): Int = {
26604c99ecaSXuan Hu    val ldExuParams = allRealExuParams.filter(x => x.hasHyldaFu || x.hasLoadFu)
26704c99ecaSXuan Hu    ldExuParams.indexOf(exu)
26804c99ecaSXuan Hu  }
26904c99ecaSXuan Hu
270670870b3SXuan Hu  def getIntWBExeGroup: Map[Int, Seq[ExeUnitParams]] = allRealExuParams.groupBy(x => x.getIntWBPort.getOrElse(IntWB(port = -1)).port).filter(_._1 != -1)
271670870b3SXuan Hu  def getVfWBExeGroup: Map[Int, Seq[ExeUnitParams]] = allRealExuParams.groupBy(x => x.getVfWBPort.getOrElse(VfWB(port = -1)).port).filter(_._1 != -1)
2724e9757ccSfdy
27339c59369SXuan Hu  private def isContinuous(portIndices: Seq[Int]): Boolean = {
27439c59369SXuan Hu    val portIndicesSet = portIndices.toSet
27539c59369SXuan Hu    portIndicesSet.min == 0 && portIndicesSet.max == portIndicesSet.size - 1
27639c59369SXuan Hu  }
27739c59369SXuan Hu
2784e9757ccSfdy  def configChecks = {
27939c59369SXuan Hu    checkReadPortContinuous
28039c59369SXuan Hu    checkWritePortContinuous
28139c59369SXuan Hu    configCheck
28239c59369SXuan Hu  }
28339c59369SXuan Hu
28439c59369SXuan Hu  def checkReadPortContinuous = {
28539c59369SXuan Hu    pregParams.foreach { x =>
28639c59369SXuan Hu      if (x.numRead.isEmpty) {
28739c59369SXuan Hu        val portIndices: Seq[Int] = getRdPortIndices(x.dataCfg)
28839c59369SXuan Hu        require(isContinuous(portIndices),
28939c59369SXuan Hu          s"The read ports of ${x.getClass.getSimpleName} should be continuous, " +
29039c59369SXuan Hu            s"when numRead of ${x.getClass.getSimpleName} is None. The read port indices are $portIndices")
29139c59369SXuan Hu      }
29239c59369SXuan Hu    }
29339c59369SXuan Hu  }
29439c59369SXuan Hu
29539c59369SXuan Hu  def checkWritePortContinuous = {
29639c59369SXuan Hu    pregParams.foreach { x =>
29739c59369SXuan Hu      if (x.numWrite.isEmpty) {
29839c59369SXuan Hu        val portIndices: Seq[Int] = getWbPortIndices(x.dataCfg)
29939c59369SXuan Hu        require(
30039c59369SXuan Hu          isContinuous(portIndices),
30139c59369SXuan Hu          s"The write ports of ${x.getClass.getSimpleName} should be continuous, " +
30239c59369SXuan Hu            s"when numWrite of ${x.getClass.getSimpleName} is None. The write port indices are $portIndices"
30339c59369SXuan Hu        )
30439c59369SXuan Hu      }
30539c59369SXuan Hu    }
30639c59369SXuan Hu  }
30739c59369SXuan Hu
30839c59369SXuan Hu  def configCheck = {
3094e9757ccSfdy    // check 0
3107f8f47b4SXuan Hu    val maxPortSource = 4
3114e9757ccSfdy
312670870b3SXuan Hu    allRealExuParams.map {
3134e9757ccSfdy      case exuParam => exuParam.wbPortConfigs.collectFirst { case x: IntWB => x }
3144e9757ccSfdy    }.filter(_.isDefined).groupBy(_.get.port).foreach {
3154e9757ccSfdy      case (wbPort, priorities) => assert(priorities.size <= maxPortSource, "There has " + priorities.size + " exu's " + "Int WBport is " + wbPort + ", but the maximum is " + maxPortSource + ".")
3164e9757ccSfdy    }
317670870b3SXuan Hu    allRealExuParams.map {
3184e9757ccSfdy      case exuParam => exuParam.wbPortConfigs.collectFirst { case x: VfWB => x }
3194e9757ccSfdy    }.filter(_.isDefined).groupBy(_.get.port).foreach {
3204e9757ccSfdy      case (wbPort, priorities) => assert(priorities.size <= maxPortSource, "There has " + priorities.size + " exu's " + "Vf  WBport is " + wbPort + ", but the maximum is " + maxPortSource + ".")
3214e9757ccSfdy    }
3224e9757ccSfdy
3234e9757ccSfdy    // check 1
3244e9757ccSfdy    val wbTypes = Seq(IntWB(), VfWB())
3254e9757ccSfdy    val rdTypes = Seq(IntRD(), VfRD())
3264e9757ccSfdy    for(wbType <- wbTypes){
3274e9757ccSfdy      for(rdType <- rdTypes){
328670870b3SXuan Hu        allRealExuParams.map {
3294e9757ccSfdy          case exuParam =>
3304e9757ccSfdy            val wbPortConfigs = exuParam.wbPortConfigs
3314e9757ccSfdy            val wbConfigs = wbType match{
3324e9757ccSfdy              case _: IntWB => wbPortConfigs.collectFirst { case x: IntWB => x }
3334e9757ccSfdy              case _: VfWB  => wbPortConfigs.collectFirst { case x: VfWB => x }
3344e9757ccSfdy              case _        => None
3354e9757ccSfdy            }
3364e9757ccSfdy            val rfReadPortConfigs = exuParam.rfrPortConfigs
3374e9757ccSfdy            val rdConfigs = rdType match{
3384e9757ccSfdy              case _: IntRD => rfReadPortConfigs.flatten.filter(_.isInstanceOf[IntRD])
3394e9757ccSfdy              case _: VfRD  => rfReadPortConfigs.flatten.filter(_.isInstanceOf[VfRD])
3404e9757ccSfdy              case _        => Seq()
3414e9757ccSfdy            }
3424e9757ccSfdy            (wbConfigs, rdConfigs)
3434e9757ccSfdy        }.filter(_._1.isDefined)
3444e9757ccSfdy          .sortBy(_._1.get.priority)
3454e9757ccSfdy          .groupBy(_._1.get.port).map {
3464e9757ccSfdy            case (_, intWbRdPairs) =>
3474e9757ccSfdy              intWbRdPairs.map(_._2).flatten
3484e9757ccSfdy        }.map(rdCfgs => rdCfgs.groupBy(_.port).foreach {
3494e9757ccSfdy          case (_, rdCfgs) =>
3504e9757ccSfdy            rdCfgs.zip(rdCfgs.drop(1)).foreach { case (cfg0, cfg1) => assert(cfg0.priority <= cfg1.priority) }
3514e9757ccSfdy        })
3524e9757ccSfdy      }
3534e9757ccSfdy    }
3544e9757ccSfdy  }
355730cfbc0SXuan Hu}
356