xref: /XiangShan/src/main/scala/xiangshan/backend/CtrlBlock.scala (revision 0412e00d46d5fb60648325cec2aa47f34dfb095a)
18921b337SYinan Xupackage xiangshan.backend
28921b337SYinan Xu
38921b337SYinan Xuimport chisel3._
48921b337SYinan Xuimport chisel3.util._
58921b337SYinan Xuimport xiangshan._
68921b337SYinan Xuimport xiangshan.backend.decode.{DecodeBuffer, DecodeStage}
78921b337SYinan Xuimport xiangshan.backend.rename.Rename
88921b337SYinan Xuimport xiangshan.backend.brq.Brq
98921b337SYinan Xuimport xiangshan.backend.dispatch.Dispatch
108921b337SYinan Xuimport xiangshan.backend.exu._
11694b0180SLinJiaweiimport xiangshan.backend.exu.Exu.exuConfigs
128921b337SYinan Xuimport xiangshan.backend.regfile.RfReadPort
137ca3937dSYinan Xuimport xiangshan.backend.roq.{Roq, RoqPtr, RoqCSRIO}
148921b337SYinan Xu
158921b337SYinan Xuclass CtrlToIntBlockIO extends XSBundle {
168921b337SYinan Xu  val enqIqCtrl = Vec(exuParameters.IntExuCnt, DecoupledIO(new MicroOp))
178921b337SYinan Xu  val enqIqData = Vec(exuParameters.IntExuCnt, Output(new ExuInput))
182bb6eba1SYinan Xu  val readRf = Vec(NRIntReadPorts, Flipped(new RfReadPort))
1966bcc42fSYinan Xu  val redirect = ValidIO(new Redirect)
207ca3937dSYinan Xu  val roqToCSR = new RoqCSRIO
218921b337SYinan Xu}
228921b337SYinan Xu
238921b337SYinan Xuclass CtrlToFpBlockIO extends XSBundle {
248921b337SYinan Xu  val enqIqCtrl = Vec(exuParameters.FpExuCnt, DecoupledIO(new MicroOp))
258921b337SYinan Xu  val enqIqData = Vec(exuParameters.FpExuCnt, Output(new ExuInput))
262bb6eba1SYinan Xu  val readRf = Vec(NRFpReadPorts, Flipped(new RfReadPort))
2766bcc42fSYinan Xu  val redirect = ValidIO(new Redirect)
288921b337SYinan Xu}
298921b337SYinan Xu
308921b337SYinan Xuclass CtrlToLsBlockIO extends XSBundle {
318921b337SYinan Xu  val enqIqCtrl = Vec(exuParameters.LsExuCnt, DecoupledIO(new MicroOp))
328921b337SYinan Xu  val enqIqData = Vec(exuParameters.LsExuCnt, Output(new ExuInput))
338921b337SYinan Xu  val lsqIdxReq = Vec(RenameWidth, DecoupledIO(new MicroOp))
3466bcc42fSYinan Xu  val redirect = ValidIO(new Redirect)
35b7130baeSYinan Xu  // from roq: send commits info to lsq
36b7130baeSYinan Xu  val commits = Vec(CommitWidth, ValidIO(new RoqCommit))
37b7130baeSYinan Xu  // from roq: the newest roqDeqPtr
38*0412e00dSLinJiawei  val roqDeqPtr = Output(new RoqPtr)
398921b337SYinan Xu}
408921b337SYinan Xu
41694b0180SLinJiaweiclass CtrlBlock extends XSModule {
428921b337SYinan Xu  val io = IO(new Bundle {
438921b337SYinan Xu    val frontend = Flipped(new FrontendToBackendIO)
448921b337SYinan Xu    val fromIntBlock = Flipped(new IntBlockToCtrlIO)
458921b337SYinan Xu    val fromFpBlock = Flipped(new FpBlockToCtrlIO)
468921b337SYinan Xu    val fromLsBlock = Flipped(new LsBlockToCtrlIO)
478921b337SYinan Xu    val toIntBlock = new CtrlToIntBlockIO
488921b337SYinan Xu    val toFpBlock = new CtrlToFpBlockIO
498921b337SYinan Xu    val toLsBlock = new CtrlToLsBlockIO
508921b337SYinan Xu  })
518921b337SYinan Xu
528921b337SYinan Xu  val decode = Module(new DecodeStage)
538921b337SYinan Xu  val brq = Module(new Brq)
548921b337SYinan Xu  val decBuf = Module(new DecodeBuffer)
558921b337SYinan Xu  val rename = Module(new Rename)
56694b0180SLinJiawei  val dispatch = Module(new Dispatch)
578921b337SYinan Xu  // TODO: move busyTable to dispatch1
588921b337SYinan Xu  // val fpBusyTable = Module(new BusyTable(NRFpReadPorts, NRFpWritePorts))
598921b337SYinan Xu  // val intBusyTable = Module(new BusyTable(NRIntReadPorts, NRIntWritePorts))
608921b337SYinan Xu
61*0412e00dSLinJiawei  val roqWbSize = NRIntWritePorts + NRFpWritePorts + exuParameters.StuCnt + 1
62694b0180SLinJiawei
63694b0180SLinJiawei  val roq = Module(new Roq(roqWbSize))
648921b337SYinan Xu
658921b337SYinan Xu  val redirect = Mux(
668921b337SYinan Xu    roq.io.redirect.valid,
678921b337SYinan Xu    roq.io.redirect,
688921b337SYinan Xu    Mux(
698921b337SYinan Xu      brq.io.redirect.valid,
708921b337SYinan Xu      brq.io.redirect,
718921b337SYinan Xu      io.fromLsBlock.replay
728921b337SYinan Xu    )
738921b337SYinan Xu  )
748921b337SYinan Xu
7566bcc42fSYinan Xu  io.frontend.redirect := redirect
7666bcc42fSYinan Xu  io.frontend.redirect.valid := redirect.valid && !redirect.bits.isReplay
7766bcc42fSYinan Xu  io.frontend.outOfOrderBrInfo <> brq.io.outOfOrderBrInfo
7866bcc42fSYinan Xu  io.frontend.inOrderBrInfo <> brq.io.inOrderBrInfo
7966bcc42fSYinan Xu  io.frontend.sfence <> io.fromIntBlock.sfence
8066bcc42fSYinan Xu  io.frontend.tlbCsrIO <> io.fromIntBlock.tlbCsrIO
8166bcc42fSYinan Xu
828921b337SYinan Xu  decode.io.in <> io.frontend.cfVec
838921b337SYinan Xu  decode.io.toBrq <> brq.io.enqReqs
848921b337SYinan Xu  decode.io.brTags <> brq.io.brTags
858921b337SYinan Xu  decode.io.out <> decBuf.io.in
868921b337SYinan Xu
87*0412e00dSLinJiawei  brq.io.roqRedirect <> roq.io.redirect
88*0412e00dSLinJiawei  brq.io.memRedirect <> io.fromLsBlock.replay
89*0412e00dSLinJiawei  brq.io.bcommit <> roq.io.bcommit
90*0412e00dSLinJiawei  brq.io.enqReqs <> decode.io.toBrq
91*0412e00dSLinJiawei  brq.io.exuRedirect <> io.fromIntBlock.exuRedirect
92*0412e00dSLinJiawei
938921b337SYinan Xu  decBuf.io.isWalking := roq.io.commits(0).valid && roq.io.commits(0).bits.isWalk
948921b337SYinan Xu  decBuf.io.redirect <> redirect
958921b337SYinan Xu  decBuf.io.out <> rename.io.in
968921b337SYinan Xu
978921b337SYinan Xu  rename.io.redirect <> redirect
988921b337SYinan Xu  rename.io.roqCommits <> roq.io.commits
998921b337SYinan Xu  // they should be moved to busytables
100*0412e00dSLinJiawei  rename.io.wbIntResults <> io.fromIntBlock.wbRegs
101*0412e00dSLinJiawei  rename.io.wbFpResults <> io.fromFpBlock.wbRegs
1028921b337SYinan Xu  rename.io.intRfReadAddr <> dispatch.io.readIntRf.map(_.addr)
1038921b337SYinan Xu  rename.io.fpRfReadAddr <> dispatch.io.readFpRf.map(_.addr)
1048921b337SYinan Xu  rename.io.intPregRdy <> dispatch.io.intPregRdy
1058921b337SYinan Xu  rename.io.fpPregRdy <> dispatch.io.fpPregRdy
1068921b337SYinan Xu  rename.io.replayPregReq <> dispatch.io.replayPregReq
1078921b337SYinan Xu  rename.io.out <> dispatch.io.fromRename
1088921b337SYinan Xu
1098921b337SYinan Xu  dispatch.io.redirect <> redirect
1108921b337SYinan Xu  dispatch.io.toRoq <> roq.io.dp1Req
1118921b337SYinan Xu  dispatch.io.roqIdxs <> roq.io.roqIdxs
1128921b337SYinan Xu  dispatch.io.toLsroq <> io.toLsBlock.lsqIdxReq
1138921b337SYinan Xu  dispatch.io.lsIdxs <> io.fromLsBlock.lsqIdxResp
1148921b337SYinan Xu  dispatch.io.dequeueRoqIndex.valid := roq.io.commitRoqIndex.valid || io.fromLsBlock.oldestStore.valid
115*0412e00dSLinJiawei  dispatch.io.dequeueRoqIndex.bits := Mux(io.fromLsBlock.oldestStore.valid,
116*0412e00dSLinJiawei    io.fromLsBlock.oldestStore.bits,
117*0412e00dSLinJiawei    roq.io.commitRoqIndex.bits
118*0412e00dSLinJiawei  )
1192bb6eba1SYinan Xu  dispatch.io.readIntRf <> io.toIntBlock.readRf
1202bb6eba1SYinan Xu  dispatch.io.readFpRf <> io.toFpBlock.readRf
1218921b337SYinan Xu  dispatch.io.numExist <> io.fromIntBlock.numExist ++ io.fromFpBlock.numExist ++ io.fromLsBlock.numExist
1222bb6eba1SYinan Xu  dispatch.io.enqIQCtrl <> io.toIntBlock.enqIqCtrl ++ io.toFpBlock.enqIqCtrl ++ io.toLsBlock.enqIqCtrl
1232bb6eba1SYinan Xu  dispatch.io.enqIQData <> io.toIntBlock.enqIqData ++ io.toFpBlock.enqIqData ++ io.toLsBlock.enqIqData
1248921b337SYinan Xu
125*0412e00dSLinJiawei
126*0412e00dSLinJiawei  roq.io.memRedirect <> io.fromLsBlock.replay
127*0412e00dSLinJiawei  roq.io.brqRedirect <> brq.io.redirect
128*0412e00dSLinJiawei  roq.io.dp1Req <> dispatch.io.toRoq
129*0412e00dSLinJiawei
130*0412e00dSLinJiawei
131*0412e00dSLinJiawei  roq.io.exeWbResults.take(roqWbSize-1).zip(
132*0412e00dSLinJiawei    io.fromIntBlock.wbRegs ++ io.fromFpBlock.wbRegs ++ io.fromLsBlock.stOut
133*0412e00dSLinJiawei  ).foreach{
134*0412e00dSLinJiawei    case(x, y) =>
135*0412e00dSLinJiawei      x.bits := y.bits
136*0412e00dSLinJiawei      x.valid := y.valid && !y.bits.redirectValid
137*0412e00dSLinJiawei  }
138*0412e00dSLinJiawei  roq.io.exeWbResults.last := brq.io.out
139*0412e00dSLinJiawei
140*0412e00dSLinJiawei  io.toIntBlock.redirect := redirect
1417ca3937dSYinan Xu  io.toIntBlock.roqToCSR <> roq.io.csr
142*0412e00dSLinJiawei
143*0412e00dSLinJiawei  io.toFpBlock.redirect := redirect
144*0412e00dSLinJiawei
145*0412e00dSLinJiawei  io.toLsBlock.redirect := redirect
146*0412e00dSLinJiawei  io.toLsBlock.roqDeqPtr := roq.io.roqDeqPtr
147*0412e00dSLinJiawei  io.toLsBlock.commits := roq.io.commits
148*0412e00dSLinJiawei
149*0412e00dSLinJiawei
1508921b337SYinan Xu
1518921b337SYinan Xu}
152