xref: /XiangShan/src/main/scala/xiangshan/backend/CtrlBlock.scala (revision 2bb6eba1c3f02c79cf6224fba343cb58ff763cd5)
18921b337SYinan Xupackage xiangshan.backend
28921b337SYinan Xu
38921b337SYinan Xuimport chisel3._
48921b337SYinan Xuimport chisel3.util._
58921b337SYinan Xuimport xiangshan._
68921b337SYinan Xuimport xiangshan.backend.decode.{DecodeBuffer, DecodeStage}
78921b337SYinan Xuimport xiangshan.backend.rename.Rename
88921b337SYinan Xuimport xiangshan.backend.brq.Brq
98921b337SYinan Xuimport xiangshan.backend.dispatch.Dispatch
108921b337SYinan Xuimport xiangshan.backend.exu._
118921b337SYinan Xuimport xiangshan.backend.issue.ReservationStationNew
128921b337SYinan Xuimport xiangshan.backend.regfile.RfReadPort
138921b337SYinan Xuimport xiangshan.backend.roq.{Roq, RoqPtr}
148921b337SYinan Xuimport xiangshan.mem._
158921b337SYinan Xuimport xiangshan.backend.fu.FunctionUnit._
168921b337SYinan Xu
178921b337SYinan Xuclass CtrlToIntBlockIO extends XSBundle {
188921b337SYinan Xu  val enqIqCtrl = Vec(exuParameters.IntExuCnt, DecoupledIO(new MicroOp))
198921b337SYinan Xu  val enqIqData = Vec(exuParameters.IntExuCnt, Output(new ExuInput))
20*2bb6eba1SYinan Xu  val readRf = Vec(NRIntReadPorts, Flipped(new RfReadPort))
218921b337SYinan Xu}
228921b337SYinan Xu
238921b337SYinan Xuclass CtrlToFpBlockIO extends XSBundle {
248921b337SYinan Xu  val enqIqCtrl = Vec(exuParameters.FpExuCnt, DecoupledIO(new MicroOp))
258921b337SYinan Xu  val enqIqData = Vec(exuParameters.FpExuCnt, Output(new ExuInput))
26*2bb6eba1SYinan Xu  val readRf = Vec(NRFpReadPorts, Flipped(new RfReadPort))
278921b337SYinan Xu}
288921b337SYinan Xu
298921b337SYinan Xuclass CtrlToLsBlockIO extends XSBundle {
308921b337SYinan Xu  val enqIqCtrl = Vec(exuParameters.LsExuCnt, DecoupledIO(new MicroOp))
318921b337SYinan Xu  val enqIqData = Vec(exuParameters.LsExuCnt, Output(new ExuInput))
328921b337SYinan Xu  val lsqIdxReq = Vec(RenameWidth, DecoupledIO(new MicroOp))
338921b337SYinan Xu}
348921b337SYinan Xu
35*2bb6eba1SYinan Xuclass CtrlBlock
36*2bb6eba1SYinan Xu(
37*2bb6eba1SYinan Xu  jmpCfg: ExuConfig,
38*2bb6eba1SYinan Xu  aluCfg: ExuConfig,
39*2bb6eba1SYinan Xu  mduCfg: ExuConfig,
40*2bb6eba1SYinan Xu  fmacCfg: ExuConfig,
41*2bb6eba1SYinan Xu  fmiscCfg: ExuConfig,
42*2bb6eba1SYinan Xu  ldCfg: ExuConfig,
43*2bb6eba1SYinan Xu  stCfg: ExuConfig
44*2bb6eba1SYinan Xu) extends XSModule {
458921b337SYinan Xu  val io = IO(new Bundle {
468921b337SYinan Xu    val frontend = Flipped(new FrontendToBackendIO)
478921b337SYinan Xu    val fromIntBlock = Flipped(new IntBlockToCtrlIO)
488921b337SYinan Xu    val fromFpBlock = Flipped(new FpBlockToCtrlIO)
498921b337SYinan Xu    val fromLsBlock = Flipped(new LsBlockToCtrlIO)
508921b337SYinan Xu    val toIntBlock = new CtrlToIntBlockIO
518921b337SYinan Xu    val toFpBlock = new CtrlToFpBlockIO
528921b337SYinan Xu    val toLsBlock = new CtrlToLsBlockIO
538921b337SYinan Xu  })
548921b337SYinan Xu
558921b337SYinan Xu  val decode = Module(new DecodeStage)
568921b337SYinan Xu  val brq = Module(new Brq)
578921b337SYinan Xu  val decBuf = Module(new DecodeBuffer)
588921b337SYinan Xu  val rename = Module(new Rename)
598921b337SYinan Xu  val dispatch = Module(new Dispatch(
60*2bb6eba1SYinan Xu    jmpCfg, aluCfg, mduCfg,
61*2bb6eba1SYinan Xu    fmacCfg, fmiscCfg,
62*2bb6eba1SYinan Xu    ldCfg, stCfg
638921b337SYinan Xu  ))
648921b337SYinan Xu  // TODO: move busyTable to dispatch1
658921b337SYinan Xu  // val fpBusyTable = Module(new BusyTable(NRFpReadPorts, NRFpWritePorts))
668921b337SYinan Xu  // val intBusyTable = Module(new BusyTable(NRIntReadPorts, NRIntWritePorts))
678921b337SYinan Xu  val roq = Module(new Roq)
688921b337SYinan Xu
698921b337SYinan Xu  val fromExeBlock = (io.fromIntBlock, io.fromFpBlock, io.fromLsBlock)
708921b337SYinan Xu  val toExeBlock = (io.toIntBlock, io.toFpBlock, io.toLsBlock)
718921b337SYinan Xu
728921b337SYinan Xu  val redirect = Mux(
738921b337SYinan Xu    roq.io.redirect.valid,
748921b337SYinan Xu    roq.io.redirect,
758921b337SYinan Xu    Mux(
768921b337SYinan Xu      brq.io.redirect.valid,
778921b337SYinan Xu      brq.io.redirect,
788921b337SYinan Xu      io.fromLsBlock.replay
798921b337SYinan Xu    )
808921b337SYinan Xu  )
818921b337SYinan Xu
828921b337SYinan Xu  decode.io.in <> io.frontend.cfVec
838921b337SYinan Xu  decode.io.toBrq <> brq.io.enqReqs
848921b337SYinan Xu  decode.io.brTags <> brq.io.brTags
858921b337SYinan Xu  decode.io.out <> decBuf.io.in
868921b337SYinan Xu
878921b337SYinan Xu  decBuf.io.isWalking := roq.io.commits(0).valid && roq.io.commits(0).bits.isWalk
888921b337SYinan Xu  decBuf.io.redirect <> redirect
898921b337SYinan Xu  decBuf.io.out <> rename.io.in
908921b337SYinan Xu
918921b337SYinan Xu  rename.io.redirect <> redirect
928921b337SYinan Xu  rename.io.roqCommits <> roq.io.commits
938921b337SYinan Xu  // they should be moved to busytables
948921b337SYinan Xu  rename.io.wbIntResults <> io.fromIntBlock.wbIntRegs ++ io.fromFpBlock.wbIntRegs ++ io.fromLsBlock.wbIntRegs
958921b337SYinan Xu  rename.io.wbFpResults <> io.fromIntBlock.wbFpRegs ++ io.fromFpBlock.wbFpRegs ++ io.fromLsBlock.wbFpRegs
968921b337SYinan Xu  rename.io.intRfReadAddr <> dispatch.io.readIntRf.map(_.addr)
978921b337SYinan Xu  rename.io.fpRfReadAddr <> dispatch.io.readFpRf.map(_.addr)
988921b337SYinan Xu  rename.io.intPregRdy <> dispatch.io.intPregRdy
998921b337SYinan Xu  rename.io.fpPregRdy <> dispatch.io.fpPregRdy
1008921b337SYinan Xu  rename.io.replayPregReq <> dispatch.io.replayPregReq
1018921b337SYinan Xu  rename.io.out <> dispatch.io.fromRename
1028921b337SYinan Xu
1038921b337SYinan Xu  dispatch.io.redirect <> redirect
1048921b337SYinan Xu  dispatch.io.toRoq <> roq.io.dp1Req
1058921b337SYinan Xu  dispatch.io.roqIdxs <> roq.io.roqIdxs
1068921b337SYinan Xu  dispatch.io.toLsroq <> io.toLsBlock.lsqIdxReq
1078921b337SYinan Xu  dispatch.io.lsIdxs <> io.fromLsBlock.lsqIdxResp
1088921b337SYinan Xu  dispatch.io.dequeueRoqIndex.valid := roq.io.commitRoqIndex.valid || io.fromLsBlock.oldestStore.valid
109*2bb6eba1SYinan Xu  dispatch.io.dequeueRoqIndex.bits := Mux(io.fromLsBlock.oldestStore.valid, io.fromLsBlock.oldestStore.bits, roq.io.commitRoqIndex.bits)
110*2bb6eba1SYinan Xu  dispatch.io.readIntRf <> io.toIntBlock.readRf
111*2bb6eba1SYinan Xu  dispatch.io.readFpRf <> io.toFpBlock.readRf
1128921b337SYinan Xu  dispatch.io.numExist <> io.fromIntBlock.numExist ++ io.fromFpBlock.numExist ++ io.fromLsBlock.numExist
113*2bb6eba1SYinan Xu  dispatch.io.enqIQCtrl <> io.toIntBlock.enqIqCtrl ++ io.toFpBlock.enqIqCtrl ++ io.toLsBlock.enqIqCtrl
114*2bb6eba1SYinan Xu  dispatch.io.enqIQData <> io.toIntBlock.enqIqData ++ io.toFpBlock.enqIqData ++ io.toLsBlock.enqIqData
1158921b337SYinan Xu
1168921b337SYinan Xu  // val flush = redirect.valid && (redirect.bits.isException || redirect.bits.isFlushPipe)
1178921b337SYinan Xu  // fpBusyTable.flush := flush
1188921b337SYinan Xu  // intBusyTable.flush := flush
1198921b337SYinan Xu  // busytable io
1208921b337SYinan Xu  // maybe update busytable in dispatch1?
1218921b337SYinan Xu
1228921b337SYinan Xu}
123