1730cfbc0SXuan Hupackage xiangshan.backend.datapath 2730cfbc0SXuan Hu 383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters 439c59369SXuan Huimport chisel3._ 5730cfbc0SXuan Huimport chisel3.util._ 683ba63b3SXuan Huimport difftest.{DiffArchFpRegState, DiffArchIntRegState, DiffArchVecRegState, DifftestModule} 7730cfbc0SXuan Huimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 8730cfbc0SXuan Huimport utility._ 939c59369SXuan Huimport utils.SeqUtils._ 10a81bbc0aSZhangZifeiimport utils.{XSPerfAccumulate, XSPerfHistogram} 11730cfbc0SXuan Huimport xiangshan._ 12730cfbc0SXuan Huimport xiangshan.backend.BackendParams 1339c59369SXuan Huimport xiangshan.backend.Bundles._ 14f4dcd9fcSsinsanctionimport xiangshan.backend.decode.ImmUnion 15730cfbc0SXuan Huimport xiangshan.backend.datapath.DataConfig._ 16730cfbc0SXuan Huimport xiangshan.backend.datapath.RdConfig._ 17730cfbc0SXuan Huimport xiangshan.backend.issue.{ImmExtractor, IntScheduler, MemScheduler, VfScheduler} 18f08a822fSzhanglyGitimport xiangshan.backend.issue.EntryBundles._ 19730cfbc0SXuan Huimport xiangshan.backend.regfile._ 205f80df32Sxiaofeibao-xjtuimport xiangshan.backend.PcToDataPathIO 21730cfbc0SXuan Hu 22730cfbc0SXuan Huclass DataPath(params: BackendParams)(implicit p: Parameters) extends LazyModule { 231ca4a39dSXuan Hu override def shouldBeInlined: Boolean = false 241ca4a39dSXuan Hu 25730cfbc0SXuan Hu private implicit val dpParams: BackendParams = params 26730cfbc0SXuan Hu lazy val module = new DataPathImp(this) 2739c59369SXuan Hu 2839c59369SXuan Hu println(s"[DataPath] Preg Params: ") 2939c59369SXuan Hu println(s"[DataPath] Int R(${params.getRfReadSize(IntData())}), W(${params.getRfWriteSize(IntData())}) ") 3039c59369SXuan Hu println(s"[DataPath] Vf R(${params.getRfReadSize(VecData())}), W(${params.getRfWriteSize(VecData())}) ") 31730cfbc0SXuan Hu} 32730cfbc0SXuan Hu 33730cfbc0SXuan Huclass DataPathImp(override val wrapper: DataPath)(implicit p: Parameters, params: BackendParams) 34730cfbc0SXuan Hu extends LazyModuleImp(wrapper) with HasXSParameter { 35730cfbc0SXuan Hu 36730cfbc0SXuan Hu val io = IO(new DataPathIO()) 37730cfbc0SXuan Hu 38730cfbc0SXuan Hu private val (fromIntIQ, toIntIQ, toIntExu) = (io.fromIntIQ, io.toIntIQ, io.toIntExu) 39730cfbc0SXuan Hu private val (fromMemIQ, toMemIQ, toMemExu) = (io.fromMemIQ, io.toMemIQ, io.toMemExu) 40730cfbc0SXuan Hu private val (fromVfIQ , toVfIQ , toVfExu ) = (io.fromVfIQ , io.toVfIQ , io.toFpExu) 41730cfbc0SXuan Hu 42730cfbc0SXuan Hu println(s"[DataPath] IntIQ(${fromIntIQ.size}), MemIQ(${fromMemIQ.size})") 43730cfbc0SXuan Hu println(s"[DataPath] IntExu(${fromIntIQ.map(_.size).sum}), MemExu(${fromMemIQ.map(_.size).sum})") 44730cfbc0SXuan Hu 45730cfbc0SXuan Hu // just refences for convience 465f80df32Sxiaofeibao-xjtu private val fromIQ: Seq[MixedVec[DecoupledIO[IssueQueueIssueBundle]]] = (fromIntIQ ++ fromVfIQ ++ fromMemIQ).toSeq 47730cfbc0SXuan Hu 48730cfbc0SXuan Hu private val toIQs = toIntIQ ++ toVfIQ ++ toMemIQ 49730cfbc0SXuan Hu 505f80df32Sxiaofeibao-xjtu private val toExu: Seq[MixedVec[DecoupledIO[ExuInput]]] = (toIntExu ++ toVfExu ++ toMemExu).toSeq 51730cfbc0SXuan Hu 5283ba63b3SXuan Hu private val fromFlattenIQ: Seq[DecoupledIO[IssueQueueIssueBundle]] = fromIQ.flatten 5310fe9778SXuan Hu 5410fe9778SXuan Hu private val toFlattenExu: Seq[DecoupledIO[ExuInput]] = toExu.flatten 5510fe9778SXuan Hu 5639c59369SXuan Hu private val intWbBusyArbiter = Module(new IntRFWBCollideChecker(backendParams)) 5739c59369SXuan Hu private val vfWbBusyArbiter = Module(new VfRFWBCollideChecker(backendParams)) 5839c59369SXuan Hu private val intRFReadArbiter = Module(new IntRFReadArbiter(backendParams)) 5939c59369SXuan Hu private val vfRFReadArbiter = Module(new VfRFReadArbiter(backendParams)) 60730cfbc0SXuan Hu 6183ba63b3SXuan Hu private val og0FailedVec2: MixedVec[Vec[Bool]] = Wire(MixedVec(fromIQ.map(x => Vec(x.size, Bool())).toSeq)) 6283ba63b3SXuan Hu private val og1FailedVec2: MixedVec[Vec[Bool]] = Wire(MixedVec(fromIQ.map(x => Vec(x.size, Bool())).toSeq)) 63c0be7f33SXuan Hu 6439c59369SXuan Hu // port -> win 6583ba63b3SXuan Hu private val intRdArbWinner: Seq2[MixedVec[Bool]] = intRFReadArbiter.io.in.map(_.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq).toSeq 6683ba63b3SXuan Hu private val vfRdArbWinner: Seq2[MixedVec[Bool]] = vfRFReadArbiter.io.in.map(_.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq).toSeq 6783ba63b3SXuan Hu private val intWbNotBlock: Seq[MixedVec[Bool]] = intWbBusyArbiter.io.in.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq 6883ba63b3SXuan Hu private val vfWbNotBlock: Seq[MixedVec[Bool]] = vfWbBusyArbiter.io.in.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq 69730cfbc0SXuan Hu 7039c59369SXuan Hu private val intRdNotBlock: Seq2[Bool] = intRdArbWinner.map(_.map(_.asUInt.andR)) 7139c59369SXuan Hu private val vfRdNotBlock: Seq2[Bool] = vfRdArbWinner.map(_.map(_.asUInt.andR)) 72730cfbc0SXuan Hu 7383ba63b3SXuan Hu private val intRFReadReq: Seq3[ValidIO[RfReadPortWithConfig]] = fromIQ.map(x => x.map(xx => xx.bits.getIntRfReadValidBundle(xx.valid)).toSeq).toSeq 74*ed40f96eSsinsanction private val vfRFReadReq: Seq3[ValidIO[RfReadPortWithConfig]] = fromIQ.map(x => x.map(xx => xx.bits.getVfRfReadValidBundle(xx.valid)).toSeq).toSeq 75*ed40f96eSsinsanction private val allDataSources: Seq[Seq[Vec[DataSource]]] = fromIQ.map(x => x.map(xx => xx.bits.common.dataSources).toSeq) 76*ed40f96eSsinsanction private val allNumRegSrcs: Seq[Seq[Int]] = fromIQ.map(x => x.map(xx => xx.bits.exuParams.numRegSrc).toSeq) 77b6b11f60SXuan Hu 7839c59369SXuan Hu intRFReadArbiter.io.in.zip(intRFReadReq).zipWithIndex.foreach { case ((arbInSeq2, inRFReadReqSeq2), iqIdx) => 7939c59369SXuan Hu arbInSeq2.zip(inRFReadReqSeq2).zipWithIndex.foreach { case ((arbInSeq, inRFReadReqSeq), exuIdx) => 8039c59369SXuan Hu val srcIndices: Seq[Int] = fromIQ(iqIdx)(exuIdx).bits.exuParams.getRfReadSrcIdx(IntData()) 8139c59369SXuan Hu for (srcIdx <- 0 until fromIQ(iqIdx)(exuIdx).bits.exuParams.numRegSrc) { 8239c59369SXuan Hu if (srcIndices.contains(srcIdx) && inRFReadReqSeq.isDefinedAt(srcIdx)) { 83*ed40f96eSsinsanction arbInSeq(srcIdx).valid := inRFReadReqSeq(srcIdx).valid && allDataSources(iqIdx)(exuIdx)(srcIdx).readReg 8439c59369SXuan Hu arbInSeq(srcIdx).bits.addr := inRFReadReqSeq(srcIdx).bits.addr 85*ed40f96eSsinsanction// if (allNumRegSrcs(iqIdx)(exuIdx) == 2) { 86*ed40f96eSsinsanction// val src0Req = inRFReadReqSeq(0).valid && allDataSources(iqIdx)(exuIdx)(0).readReg 87*ed40f96eSsinsanction// val src1Req = inRFReadReqSeq(1).valid && allDataSources(iqIdx)(exuIdx)(1).readReg 8898ad9267Sxiao feibao// if (srcIdx == 0) { 8998ad9267Sxiao feibao// arbInSeq(srcIdx).valid := src0Req || src1Req 9098ad9267Sxiao feibao// arbInSeq(srcIdx).bits.addr := Mux(src1Req && !src0Req, inRFReadReqSeq(1).bits.addr,inRFReadReqSeq(0).bits.addr) 9198ad9267Sxiao feibao// } else { 9298ad9267Sxiao feibao// arbInSeq(srcIdx).valid := src0Req && src1Req 9398ad9267Sxiao feibao// arbInSeq(srcIdx).bits.addr := inRFReadReqSeq(srcIdx).bits.addr 9498ad9267Sxiao feibao// } 9598ad9267Sxiao feibao// } else { 96*ed40f96eSsinsanction// arbInSeq(srcIdx).valid := inRFReadReqSeq(srcIdx).valid && allDataSources(iqIdx)(exuIdx)(srcIdx).readReg 9798ad9267Sxiao feibao// arbInSeq(srcIdx).bits.addr := inRFReadReqSeq(srcIdx).bits.addr 9898ad9267Sxiao feibao// } 9939c59369SXuan Hu } else { 10039c59369SXuan Hu arbInSeq(srcIdx).valid := false.B 10139c59369SXuan Hu arbInSeq(srcIdx).bits.addr := 0.U 1023fd20becSczw } 10339c59369SXuan Hu } 10439c59369SXuan Hu } 10539c59369SXuan Hu } 1062e0a7dc5Sfdy 10739c59369SXuan Hu vfRFReadArbiter.io.in.zip(vfRFReadReq).zipWithIndex.foreach { case ((arbInSeq2, inRFReadReqSeq2), iqIdx) => 10839c59369SXuan Hu arbInSeq2.zip(inRFReadReqSeq2).zipWithIndex.foreach { case ((arbInSeq, inRFReadReqSeq), exuIdx) => 10939c59369SXuan Hu val srcIndices: Seq[Int] = VfRegSrcDataSet.flatMap(data => fromIQ(iqIdx)(exuIdx).bits.exuParams.getRfReadSrcIdx(data)).toSeq.sorted 11039c59369SXuan Hu for (srcIdx <- 0 until fromIQ(iqIdx)(exuIdx).bits.exuParams.numRegSrc) { 11139c59369SXuan Hu if (srcIndices.contains(srcIdx) && inRFReadReqSeq.isDefinedAt(srcIdx)) { 112*ed40f96eSsinsanction arbInSeq(srcIdx).valid := inRFReadReqSeq(srcIdx).valid && allDataSources(iqIdx)(exuIdx)(srcIdx).readReg 11339c59369SXuan Hu arbInSeq(srcIdx).bits.addr := inRFReadReqSeq(srcIdx).bits.addr 11439c59369SXuan Hu } else { 11539c59369SXuan Hu arbInSeq(srcIdx).valid := false.B 11639c59369SXuan Hu arbInSeq(srcIdx).bits.addr := 0.U 117730cfbc0SXuan Hu } 118730cfbc0SXuan Hu } 11939c59369SXuan Hu } 12039c59369SXuan Hu } 12139c59369SXuan Hu 12283ba63b3SXuan Hu private val intRFWriteReq: Seq2[Bool] = fromIQ.map(x => x.map(xx => xx.valid && xx.bits.common.rfWen.getOrElse(false.B)).toSeq).toSeq 12383ba63b3SXuan Hu private val vfRFWriteReq: Seq2[Bool] = fromIQ.map(x => x.map(xx => xx.valid && xx.bits.common.getVfWen.getOrElse(false.B)).toSeq).toSeq 12439c59369SXuan Hu 12539c59369SXuan Hu intWbBusyArbiter.io.in.zip(intRFWriteReq).foreach { case (arbInSeq, inRFWriteReqSeq) => 12639c59369SXuan Hu arbInSeq.zip(inRFWriteReqSeq).foreach { case (arbIn, inRFWriteReq) => 12739c59369SXuan Hu arbIn.valid := inRFWriteReq 12839c59369SXuan Hu } 12939c59369SXuan Hu } 13039c59369SXuan Hu 13139c59369SXuan Hu vfWbBusyArbiter.io.in.zip(vfRFWriteReq).foreach { case (arbInSeq, inRFWriteReqSeq) => 13239c59369SXuan Hu arbInSeq.zip(inRFWriteReqSeq).foreach { case (arbIn, inRFWriteReq) => 13339c59369SXuan Hu arbIn.valid := inRFWriteReq 13439c59369SXuan Hu } 13539c59369SXuan Hu } 136730cfbc0SXuan Hu 137730cfbc0SXuan Hu private val intSchdParams = params.schdParams(IntScheduler()) 138730cfbc0SXuan Hu private val vfSchdParams = params.schdParams(VfScheduler()) 139730cfbc0SXuan Hu private val memSchdParams = params.schdParams(MemScheduler()) 140730cfbc0SXuan Hu 141730cfbc0SXuan Hu private val numIntRfReadByExu = intSchdParams.numIntRfReadByExu + memSchdParams.numIntRfReadByExu 142730cfbc0SXuan Hu private val numVfRfReadByExu = vfSchdParams.numVfRfReadByExu + memSchdParams.numVfRfReadByExu 143730cfbc0SXuan Hu // Todo: limit read port 144730cfbc0SXuan Hu private val numIntR = numIntRfReadByExu 145730cfbc0SXuan Hu private val numVfR = numVfRfReadByExu 146730cfbc0SXuan Hu println(s"[DataPath] RegFile read req needed by Exu: Int(${numIntRfReadByExu}), Vf(${numVfRfReadByExu})") 147730cfbc0SXuan Hu println(s"[DataPath] RegFile read port: Int(${numIntR}), Vf(${numVfR})") 148730cfbc0SXuan Hu 149730cfbc0SXuan Hu private val schdParams = params.allSchdParams 150730cfbc0SXuan Hu 151ce95ff3aSsinsanction private val pcReadValid = Wire(chiselTypeOf(io.fromPcTargetMem.fromDataPathValid)) 152ce95ff3aSsinsanction private val pcReadFtqPtr = Wire(chiselTypeOf(io.fromPcTargetMem.fromDataPathFtqPtr)) 153ce95ff3aSsinsanction private val pcReadFtqOffset = Wire(chiselTypeOf(io.fromPcTargetMem.fromDataPathFtqOffset)) 154ce95ff3aSsinsanction private val targetPCRdata = io.fromPcTargetMem.toDataPathTargetPC 155ce95ff3aSsinsanction private val pcRdata = io.fromPcTargetMem.toDataPathPC 15639c59369SXuan Hu private val intRfRaddr = Wire(Vec(params.numPregRd(IntData()), UInt(intSchdParams.pregIdxWidth.W))) 15739c59369SXuan Hu private val intRfRdata = Wire(Vec(params.numPregRd(IntData()), UInt(intSchdParams.rfDataWidth.W))) 158730cfbc0SXuan Hu private val intRfWen = Wire(Vec(io.fromIntWb.length, Bool())) 159730cfbc0SXuan Hu private val intRfWaddr = Wire(Vec(io.fromIntWb.length, UInt(intSchdParams.pregIdxWidth.W))) 160730cfbc0SXuan Hu private val intRfWdata = Wire(Vec(io.fromIntWb.length, UInt(intSchdParams.rfDataWidth.W))) 161730cfbc0SXuan Hu 162730cfbc0SXuan Hu private val vfRfSplitNum = VLEN / XLEN 16339c59369SXuan Hu private val vfRfRaddr = Wire(Vec(params.numPregRd(VecData()), UInt(vfSchdParams.pregIdxWidth.W))) 16439c59369SXuan Hu private val vfRfRdata = Wire(Vec(params.numPregRd(VecData()), UInt(vfSchdParams.rfDataWidth.W))) 165730cfbc0SXuan Hu private val vfRfWen = Wire(Vec(vfRfSplitNum, Vec(io.fromVfWb.length, Bool()))) 166730cfbc0SXuan Hu private val vfRfWaddr = Wire(Vec(io.fromVfWb.length, UInt(vfSchdParams.pregIdxWidth.W))) 167730cfbc0SXuan Hu private val vfRfWdata = Wire(Vec(io.fromVfWb.length, UInt(vfSchdParams.rfDataWidth.W))) 168730cfbc0SXuan Hu 1695f80df32Sxiaofeibao-xjtu val pcReadFtqPtrFormIQ = fromIntIQ.flatten.filter(x => x.bits.exuParams.needPc) 1705f80df32Sxiaofeibao-xjtu assert(pcReadFtqPtrFormIQ.size == pcReadFtqPtr.size, s"pcReadFtqPtrFormIQ.size ${pcReadFtqPtrFormIQ.size} not equal pcReadFtqPtr.size ${pcReadFtqPtr.size}") 171ce95ff3aSsinsanction pcReadValid.zip(pcReadFtqPtrFormIQ.map(_.valid)).map(x => x._1 := x._2) 1725f80df32Sxiaofeibao-xjtu pcReadFtqPtr.zip(pcReadFtqPtrFormIQ.map(_.bits.common.ftqIdx.get)).map(x => x._1 := x._2) 1735f80df32Sxiaofeibao-xjtu pcReadFtqOffset.zip(pcReadFtqPtrFormIQ.map(_.bits.common.ftqOffset.get)).map(x => x._1 := x._2) 174ce95ff3aSsinsanction io.fromPcTargetMem.fromDataPathValid := pcReadValid 175ce95ff3aSsinsanction io.fromPcTargetMem.fromDataPathFtqPtr := pcReadFtqPtr 176ce95ff3aSsinsanction io.fromPcTargetMem.fromDataPathFtqOffset := pcReadFtqOffset 17781535d7bSsinsanction 178730cfbc0SXuan Hu private val intDebugRead: Option[(Vec[UInt], Vec[UInt])] = 179730cfbc0SXuan Hu if (env.AlwaysBasicDiff || env.EnableDifftest) { 180730cfbc0SXuan Hu Some(Wire(Vec(32, UInt(intSchdParams.pregIdxWidth.W))), Wire(Vec(32, UInt(XLEN.W)))) 181730cfbc0SXuan Hu } else { None } 182730cfbc0SXuan Hu private val vfDebugRead: Option[(Vec[UInt], Vec[UInt])] = 183730cfbc0SXuan Hu if (env.AlwaysBasicDiff || env.EnableDifftest) { 184a8db15d8Sfdy Some(Wire(Vec(32 + 32 + 1, UInt(vfSchdParams.pregIdxWidth.W))), Wire(Vec(32 + 32 + 1, UInt(VLEN.W)))) 185730cfbc0SXuan Hu } else { None } 186730cfbc0SXuan Hu 187730cfbc0SXuan Hu private val fpDebugReadData: Option[Vec[UInt]] = 188730cfbc0SXuan Hu if (env.AlwaysBasicDiff || env.EnableDifftest) { 189730cfbc0SXuan Hu Some(Wire(Vec(32, UInt(XLEN.W)))) 190730cfbc0SXuan Hu } else { None } 191730cfbc0SXuan Hu private val vecDebugReadData: Option[Vec[UInt]] = 192730cfbc0SXuan Hu if (env.AlwaysBasicDiff || env.EnableDifftest) { 193730cfbc0SXuan Hu Some(Wire(Vec(64, UInt(64.W)))) // v0 = Cat(Vec(1), Vec(0)) 194730cfbc0SXuan Hu } else { None } 195e2e5f6b0SXuan Hu private val vconfigDebugReadData: Option[UInt] = 196e2e5f6b0SXuan Hu if (env.AlwaysBasicDiff || env.EnableDifftest) { 197e2e5f6b0SXuan Hu Some(Wire(UInt(64.W))) 198e2e5f6b0SXuan Hu } else { None } 199e2e5f6b0SXuan Hu 200730cfbc0SXuan Hu 201730cfbc0SXuan Hu fpDebugReadData.foreach(_ := vfDebugRead 202730cfbc0SXuan Hu .get._2 203730cfbc0SXuan Hu .slice(0, 32) 204730cfbc0SXuan Hu .map(_(63, 0)) 205730cfbc0SXuan Hu ) // fp only used [63, 0] 206730cfbc0SXuan Hu vecDebugReadData.foreach(_ := vfDebugRead 207730cfbc0SXuan Hu .get._2 208730cfbc0SXuan Hu .slice(32, 64) 209730cfbc0SXuan Hu .map(x => Seq(x(63, 0), x(127, 64))).flatten 210730cfbc0SXuan Hu ) 211e2e5f6b0SXuan Hu vconfigDebugReadData.foreach(_ := vfDebugRead 212e2e5f6b0SXuan Hu .get._2(64)(63, 0) 213e2e5f6b0SXuan Hu ) 214730cfbc0SXuan Hu 215b7d9e8d5Sxiaofeibao-xjtu io.debugVconfig.foreach(_ := vconfigDebugReadData.get) 216a8db15d8Sfdy 217730cfbc0SXuan Hu IntRegFile("IntRegFile", intSchdParams.numPregs, intRfRaddr, intRfRdata, intRfWen, intRfWaddr, intRfWdata, 2188c34909eSxiao feibao bankNum = 4, 219730cfbc0SXuan Hu debugReadAddr = intDebugRead.map(_._1), 220730cfbc0SXuan Hu debugReadData = intDebugRead.map(_._2)) 221730cfbc0SXuan Hu VfRegFile("VfRegFile", vfSchdParams.numPregs, vfRfSplitNum, vfRfRaddr, vfRfRdata, vfRfWen, vfRfWaddr, vfRfWdata, 222730cfbc0SXuan Hu debugReadAddr = vfDebugRead.map(_._1), 223730cfbc0SXuan Hu debugReadData = vfDebugRead.map(_._2)) 224730cfbc0SXuan Hu 22583ba63b3SXuan Hu intRfWaddr := io.fromIntWb.map(_.addr).toSeq 22683ba63b3SXuan Hu intRfWdata := io.fromIntWb.map(_.data).toSeq 22783ba63b3SXuan Hu intRfWen := io.fromIntWb.map(_.wen).toSeq 228730cfbc0SXuan Hu 22939c59369SXuan Hu for (portIdx <- intRfRaddr.indices) { 23039c59369SXuan Hu if (intRFReadArbiter.io.out.isDefinedAt(portIdx)) 23139c59369SXuan Hu intRfRaddr(portIdx) := intRFReadArbiter.io.out(portIdx).bits.addr 23239c59369SXuan Hu else 23339c59369SXuan Hu intRfRaddr(portIdx) := 0.U 23439c59369SXuan Hu } 235730cfbc0SXuan Hu 2364fa640e4Ssinsanction vfRfWaddr := io.fromVfWb.map(x => RegEnable(x.addr, x.wen)).toSeq 2374fa640e4Ssinsanction vfRfWdata := io.fromVfWb.map(x => RegEnable(x.data, x.wen)).toSeq 2384fa640e4Ssinsanction vfRfWen.foreach(_.zip(io.fromVfWb.map(x => RegNext(x.wen))).foreach { case (wenSink, wenSource) => wenSink := wenSource } )// Todo: support fp multi-write 239730cfbc0SXuan Hu 24039c59369SXuan Hu for (portIdx <- vfRfRaddr.indices) { 24139c59369SXuan Hu if (vfRFReadArbiter.io.out.isDefinedAt(portIdx)) 24239c59369SXuan Hu vfRfRaddr(portIdx) := vfRFReadArbiter.io.out(portIdx).bits.addr 24339c59369SXuan Hu else 24439c59369SXuan Hu vfRfRaddr(portIdx) := 0.U 24539c59369SXuan Hu } 24639c59369SXuan Hu 247730cfbc0SXuan Hu 248730cfbc0SXuan Hu intDebugRead.foreach { case (addr, _) => 249b7d9e8d5Sxiaofeibao-xjtu addr := io.debugIntRat.get 250730cfbc0SXuan Hu } 251730cfbc0SXuan Hu 252730cfbc0SXuan Hu vfDebugRead.foreach { case (addr, _) => 253b7d9e8d5Sxiaofeibao-xjtu addr := io.debugFpRat.get ++ io.debugVecRat.get :+ io.debugVconfigRat.get 254730cfbc0SXuan Hu } 255730cfbc0SXuan Hu println(s"[DataPath] " + 256730cfbc0SXuan Hu s"has intDebugRead: ${intDebugRead.nonEmpty}, " + 257730cfbc0SXuan Hu s"has vfDebugRead: ${vfDebugRead.nonEmpty}") 258730cfbc0SXuan Hu 259730cfbc0SXuan Hu val s1_addrOHs = Reg(MixedVec( 26083ba63b3SXuan Hu fromIQ.map(x => MixedVec(x.map(_.bits.addrOH.cloneType).toSeq)).toSeq 261730cfbc0SXuan Hu )) 262730cfbc0SXuan Hu val s1_toExuValid: MixedVec[MixedVec[Bool]] = Reg(MixedVec( 26383ba63b3SXuan Hu toExu.map(x => MixedVec(x.map(_.valid.cloneType).toSeq)).toSeq 264730cfbc0SXuan Hu )) 26583ba63b3SXuan Hu val s1_toExuData: MixedVec[MixedVec[ExuInput]] = Reg(MixedVec(toExu.map(x => MixedVec(x.map(_.bits.cloneType).toSeq)).toSeq)) 26666f72636Sxiaofeibao-xjtu val s1_immInfo = Reg(MixedVec(toExu.map(x => MixedVec(x.map(x => new ImmInfo).toSeq)).toSeq)) 2673e7f92e5SsinceforYy s1_immInfo.zip(fromIQ).map { case (s1Vec, s0Vec) => 26866f72636Sxiaofeibao-xjtu s1Vec.zip(s0Vec).map { case (s1, s0) => 26941dbbdfdSsinceforYy s1.imm := Mux(s0.valid, s0.bits.common.imm, s1.imm) 27041dbbdfdSsinceforYy s1.immType := Mux(s0.valid, s0.bits.immType, s1.immType) 27166f72636Sxiaofeibao-xjtu } 27266f72636Sxiaofeibao-xjtu } 273712a039eSxiaofeibao-xjtu io.og1ImmInfo.zip(s1_immInfo.flatten).map{ case(out, reg) => 274712a039eSxiaofeibao-xjtu out := reg 275712a039eSxiaofeibao-xjtu } 2765f80df32Sxiaofeibao-xjtu val s1_toExuReady = Wire(MixedVec(toExu.map(x => MixedVec(x.map(_.ready.cloneType).toSeq)))) 2775f80df32Sxiaofeibao-xjtu val s1_srcType: MixedVec[MixedVec[Vec[UInt]]] = MixedVecInit(fromIQ.map(x => MixedVecInit(x.map(xx => RegEnable(xx.bits.srcType, xx.fire)).toSeq))) 278730cfbc0SXuan Hu 2795f80df32Sxiaofeibao-xjtu val s1_intPregRData: MixedVec[MixedVec[Vec[UInt]]] = Wire(MixedVec(toExu.map(x => MixedVec(x.map(_.bits.src.cloneType).toSeq)))) 2805f80df32Sxiaofeibao-xjtu val s1_vfPregRData: MixedVec[MixedVec[Vec[UInt]]] = Wire(MixedVec(toExu.map(x => MixedVec(x.map(_.bits.src.cloneType).toSeq)))) 281730cfbc0SXuan Hu 282730cfbc0SXuan Hu val rfrPortConfigs = schdParams.map(_.issueBlockParams).flatten.map(_.exuBlockParams.map(_.rfrPortConfigs)) 283730cfbc0SXuan Hu 284730cfbc0SXuan Hu println(s"[DataPath] s1_intPregRData.flatten.flatten.size: ${s1_intPregRData.flatten.flatten.size}, intRfRdata.size: ${intRfRdata.size}") 285730cfbc0SXuan Hu s1_intPregRData.foreach(_.foreach(_.foreach(_ := 0.U))) 286730cfbc0SXuan Hu s1_intPregRData.zip(rfrPortConfigs).foreach { case (iqRdata, iqCfg) => 287730cfbc0SXuan Hu iqRdata.zip(iqCfg).foreach { case (iuRdata, iuCfg) => 288730cfbc0SXuan Hu val realIuCfg = iuCfg.map(x => if(x.size > 1) x.filter(_.isInstanceOf[IntRD]) else x).flatten 289730cfbc0SXuan Hu assert(iuRdata.size == realIuCfg.size, "iuRdata.size != realIuCfg.size") 290730cfbc0SXuan Hu iuRdata.zip(realIuCfg) 291730cfbc0SXuan Hu .filter { case (_, rfrPortConfig) => rfrPortConfig.isInstanceOf[IntRD] } 292730cfbc0SXuan Hu .foreach { case (sink, cfg) => sink := intRfRdata(cfg.port) } 293730cfbc0SXuan Hu } 294730cfbc0SXuan Hu } 295730cfbc0SXuan Hu 296730cfbc0SXuan Hu println(s"[DataPath] s1_vfPregRData.flatten.flatten.size: ${s1_vfPregRData.flatten.flatten.size}, vfRfRdata.size: ${vfRfRdata.size}") 297730cfbc0SXuan Hu s1_vfPregRData.foreach(_.foreach(_.foreach(_ := 0.U))) 298730cfbc0SXuan Hu s1_vfPregRData.zip(rfrPortConfigs).foreach{ case(iqRdata, iqCfg) => 299730cfbc0SXuan Hu iqRdata.zip(iqCfg).foreach{ case(iuRdata, iuCfg) => 300730cfbc0SXuan Hu val realIuCfg = iuCfg.map(x => if(x.size > 1) x.filter(_.isInstanceOf[VfRD]) else x).flatten 301730cfbc0SXuan Hu assert(iuRdata.size == realIuCfg.size, "iuRdata.size != realIuCfg.size") 302730cfbc0SXuan Hu iuRdata.zip(realIuCfg) 303730cfbc0SXuan Hu .filter { case (_, rfrPortConfig) => rfrPortConfig.isInstanceOf[VfRD] } 304730cfbc0SXuan Hu .foreach { case (sink, cfg) => sink := vfRfRdata(cfg.port) } 305730cfbc0SXuan Hu } 306730cfbc0SXuan Hu } 307730cfbc0SXuan Hu 308e5feb625Sxiaofeibao-xjtu val og0_cancel_no_load = og0FailedVec2.flatten.zip(params.allExuParams).filter(!_._2.hasLoadFu).map(_._1) 309e5feb625Sxiaofeibao-xjtu val og0_cancel_delay = RegNext(VecInit(og0_cancel_no_load.toSeq)) 310730cfbc0SXuan Hu for (i <- fromIQ.indices) { 311730cfbc0SXuan Hu for (j <- fromIQ(i).indices) { 312730cfbc0SXuan Hu // IQ(s0) --[Ctrl]--> s1Reg ---------- begin 313730cfbc0SXuan Hu // refs 314730cfbc0SXuan Hu val s1_valid = s1_toExuValid(i)(j) 315730cfbc0SXuan Hu val s1_ready = s1_toExuReady(i)(j) 316730cfbc0SXuan Hu val s1_data = s1_toExuData(i)(j) 317730cfbc0SXuan Hu val s1_addrOH = s1_addrOHs(i)(j) 318730cfbc0SXuan Hu val s0 = fromIQ(i)(j) // s0 319c4fc226aSxiaofeibao-xjtu 320c4fc226aSxiaofeibao-xjtu val srcNotBlock = Wire(Bool()) 321c4fc226aSxiaofeibao-xjtu srcNotBlock := s0.bits.common.dataSources.zip(intRdArbWinner(i)(j) zip vfRdArbWinner(i)(j)).map { case (source, win) => 32249d97b43SXuan Hu !source.readReg || win._1 && win._2 323670870b3SXuan Hu }.fold(true.B)(_ && _) 32498ad9267Sxiao feibao// if (fromIQ(i)(j).bits.exuParams.schdType.isInstanceOf[IntScheduler] && (fromIQ(i)(j).bits.exuParams.numRegSrc == 2)) { 32598ad9267Sxiao feibao// val src0VfBlock = s0.bits.common.dataSources(0).readReg && !vfRdArbWinner(i)(j)(0) 32698ad9267Sxiao feibao// val src1VfBlock = s0.bits.common.dataSources(1).readReg && !vfRdArbWinner(i)(j)(1) 32798ad9267Sxiao feibao// val src1IntBlock = s0.bits.common.dataSources(0).readReg && s0.bits.common.dataSources(1).readReg && !intRdArbWinner(i)(j)(1) 32898ad9267Sxiao feibao// val src0IntBlock = (s0.bits.common.dataSources(0).readReg || s0.bits.common.dataSources(1).readReg) && !intRdArbWinner(i)(j)(0) 32998ad9267Sxiao feibao// srcNotBlock := !src0VfBlock && !src1VfBlock && !src1IntBlock && !src0IntBlock 33098ad9267Sxiao feibao// } 33149d97b43SXuan Hu val notBlock = srcNotBlock && intWbNotBlock(i)(j) && vfWbNotBlock(i)(j) 332730cfbc0SXuan Hu val s1_flush = s0.bits.common.robIdx.needFlush(Seq(io.flush, RegNextWithEnable(io.flush))) 333c0be7f33SXuan Hu val s1_cancel = og1FailedVec2(i)(j) 334e5feb625Sxiaofeibao-xjtu val s0_cancel = Wire(Bool()) 335e5feb625Sxiaofeibao-xjtu if (s0.bits.exuParams.isIQWakeUpSink) { 336e5feb625Sxiaofeibao-xjtu val exuOHNoLoad = s0.bits.common.l1ExuOH.get.map(x => x.asTypeOf(Vec(x.getWidth, Bool())).zip(params.allExuParams).filter(!_._2.hasLoadFu).map(_._1)) 337e5feb625Sxiaofeibao-xjtu s0_cancel := exuOHNoLoad.zip(s0.bits.common.dataSources).map{ 338e5feb625Sxiaofeibao-xjtu case (exuOH, dataSource) => (VecInit(exuOH).asUInt & og0_cancel_delay.asUInt).orR && dataSource.readForward 339e5feb625Sxiaofeibao-xjtu }.reduce(_ || _) && s0.valid 340e5feb625Sxiaofeibao-xjtu } else s0_cancel := false.B 341e5feb625Sxiaofeibao-xjtu val s0_ldCancel = LoadShouldCancel(s0.bits.common.loadDependency, io.ldCancel) 342e5feb625Sxiaofeibao-xjtu when (s0.fire && !s1_flush && notBlock && !s1_cancel && !s0_ldCancel && !s0_cancel) { 343730cfbc0SXuan Hu s1_valid := s0.valid 344730cfbc0SXuan Hu s1_data.fromIssueBundle(s0.bits) // no src data here 34598ad9267Sxiao feibao// if (fromIQ(i)(j).bits.exuParams.schdType.isInstanceOf[IntScheduler] && (fromIQ(i)(j).bits.exuParams.numRegSrc == 2)) { 34698ad9267Sxiao feibao// s1_data.dataSources(1).value := Mux(!s0.bits.common.dataSources(0).readReg && s0.bits.common.dataSources(1).readReg, DataSource.anotherReg, s0.bits.common.dataSources(1).value) 34798ad9267Sxiao feibao// } 348730cfbc0SXuan Hu s1_addrOH := s0.bits.addrOH 349730cfbc0SXuan Hu }.otherwise { 350730cfbc0SXuan Hu s1_valid := false.B 351730cfbc0SXuan Hu } 352e5feb625Sxiaofeibao-xjtu s0.ready := (s1_ready || !s1_valid) && notBlock && !s1_cancel && !s0_ldCancel && !s0_cancel 353730cfbc0SXuan Hu // IQ(s0) --[Ctrl]--> s1Reg ---------- end 354730cfbc0SXuan Hu } 355730cfbc0SXuan Hu } 356730cfbc0SXuan Hu 357ea0f92d8Sczw private val fromIQFire = fromIQ.map(_.map(_.fire)) 358ea0f92d8Sczw private val toExuFire = toExu.map(_.map(_.fire)) 359730cfbc0SXuan Hu toIQs.zipWithIndex.foreach { 360730cfbc0SXuan Hu case(toIQ, iqIdx) => 361730cfbc0SXuan Hu toIQ.zipWithIndex.foreach { 362730cfbc0SXuan Hu case (toIU, iuIdx) => 363730cfbc0SXuan Hu // IU: issue unit 364730cfbc0SXuan Hu val og0resp = toIU.og0resp 365c0be7f33SXuan Hu og0FailedVec2(iqIdx)(iuIdx) := fromIQ(iqIdx)(iuIdx).valid && (!fromIQFire(iqIdx)(iuIdx)) 366c0be7f33SXuan Hu og0resp.valid := og0FailedVec2(iqIdx)(iuIdx) 3675db4956bSzhanglyGit og0resp.bits.robIdx := fromIQ(iqIdx)(iuIdx).bits.common.robIdx 368aa2bcc31SzhanglyGit og0resp.bits.uopIdx.foreach(_ := fromIQ(iqIdx)(iuIdx).bits.common.vpu.get.vuopIdx) 369f08a822fSzhanglyGit og0resp.bits.resp := RespType.block 3708d29ec32Sczw og0resp.bits.fuType := fromIQ(iqIdx)(iuIdx).bits.common.fuType 371730cfbc0SXuan Hu 372730cfbc0SXuan Hu val og1resp = toIU.og1resp 373c0be7f33SXuan Hu og1FailedVec2(iqIdx)(iuIdx) := s1_toExuValid(iqIdx)(iuIdx) && !toExuFire(iqIdx)(iuIdx) 374730cfbc0SXuan Hu og1resp.valid := s1_toExuValid(iqIdx)(iuIdx) 375f08a822fSzhanglyGit og1resp.bits.robIdx := s1_toExuData(iqIdx)(iuIdx).robIdx 376145dfe39SXuan Hu og1resp.bits.uopIdx.foreach(_ := s1_toExuData(iqIdx)(iuIdx).vpu.get.vuopIdx) 377cd7741b9SXuan Hu // respType: fuIdle ->IQ entry clear 378cd7741b9SXuan Hu // fuUncertain ->IQ entry no action 379cd7741b9SXuan Hu // fuBusy ->IQ entry issued set false, then re-issue 3806233659eSXuan Hu // Only hyu, lda and sta are fuUncertain at OG1 stage 381f08a822fSzhanglyGit og1resp.bits.resp := Mux(!og1FailedVec2(iqIdx)(iuIdx), 382c38df446SzhanglyGit if (toIU.issueQueueParams match { case x => x.isMemAddrIQ && !x.isVecMemIQ || x.inVfSchd}) RespType.uncertain else RespType.success, 383f08a822fSzhanglyGit RespType.block 384e8800897SXuan Hu ) 3858d29ec32Sczw og1resp.bits.fuType := s1_toExuData(iqIdx)(iuIdx).fuType 386730cfbc0SXuan Hu } 387730cfbc0SXuan Hu } 3888a00ff56SXuan Hu 3897a96cc7fSHaojin Tang io.og0CancelOH := VecInit(fromFlattenIQ.map(x => x.valid && !x.fire)).asUInt 3907a96cc7fSHaojin Tang io.og1CancelOH := VecInit(toFlattenExu.map(x => x.valid && !x.fire)).asUInt 391c0be7f33SXuan Hu 392bc7d6943SzhanglyGit io.cancelToBusyTable.zipWithIndex.foreach { case (cancel, i) => 393e5feb625Sxiaofeibao-xjtu cancel.valid := fromFlattenIQ(i).valid && !fromFlattenIQ(i).fire 394bc7d6943SzhanglyGit cancel.bits.rfWen := fromFlattenIQ(i).bits.common.rfWen.getOrElse(false.B) 39573b1b2e4SzhanglyGit cancel.bits.fpWen := fromFlattenIQ(i).bits.common.fpWen.getOrElse(false.B) 39673b1b2e4SzhanglyGit cancel.bits.vecWen := fromFlattenIQ(i).bits.common.vecWen.getOrElse(false.B) 397bc7d6943SzhanglyGit cancel.bits.pdest := fromFlattenIQ(i).bits.common.pdest 398bc7d6943SzhanglyGit } 399bc7d6943SzhanglyGit 400730cfbc0SXuan Hu for (i <- toExu.indices) { 401730cfbc0SXuan Hu for (j <- toExu(i).indices) { 402730cfbc0SXuan Hu // s1Reg --[Ctrl]--> exu(s1) ---------- begin 403730cfbc0SXuan Hu // refs 404730cfbc0SXuan Hu val sinkData = toExu(i)(j).bits 405730cfbc0SXuan Hu // assign 406730cfbc0SXuan Hu toExu(i)(j).valid := s1_toExuValid(i)(j) 407730cfbc0SXuan Hu s1_toExuReady(i)(j) := toExu(i)(j).ready 408730cfbc0SXuan Hu sinkData := s1_toExuData(i)(j) 409730cfbc0SXuan Hu // s1Reg --[Ctrl]--> exu(s1) ---------- end 410730cfbc0SXuan Hu 411730cfbc0SXuan Hu // s1Reg --[Data]--> exu(s1) ---------- begin 412730cfbc0SXuan Hu // data source1: preg read data 413730cfbc0SXuan Hu for (k <- sinkData.src.indices) { 414730cfbc0SXuan Hu val srcDataTypeSet: Set[DataConfig] = sinkData.params.getSrcDataType(k) 415730cfbc0SXuan Hu 416730cfbc0SXuan Hu val readRfMap: Seq[(Bool, UInt)] = (Seq(None) :+ 417730cfbc0SXuan Hu (if (s1_intPregRData(i)(j).isDefinedAt(k) && srcDataTypeSet.intersect(IntRegSrcDataSet).nonEmpty) 418730cfbc0SXuan Hu Some(SrcType.isXp(s1_srcType(i)(j)(k)) -> s1_intPregRData(i)(j)(k)) 419730cfbc0SXuan Hu else None) :+ 420730cfbc0SXuan Hu (if (s1_vfPregRData(i)(j).isDefinedAt(k) && srcDataTypeSet.intersect(VfRegSrcDataSet).nonEmpty) 421730cfbc0SXuan Hu Some(SrcType.isVfp(s1_srcType(i)(j)(k))-> s1_vfPregRData(i)(j)(k)) 422730cfbc0SXuan Hu else None) 423730cfbc0SXuan Hu ).filter(_.nonEmpty).map(_.get) 424730cfbc0SXuan Hu if (readRfMap.nonEmpty) 425730cfbc0SXuan Hu sinkData.src(k) := Mux1H(readRfMap) 426730cfbc0SXuan Hu } 427730cfbc0SXuan Hu if (sinkData.params.hasJmpFu) { 4285f80df32Sxiaofeibao-xjtu val index = pcReadFtqPtrFormIQ.map(_.bits.exuParams).indexOf(sinkData.params) 4295f80df32Sxiaofeibao-xjtu sinkData.pc.get := pcRdata(index) 430da778e6fSXuan Hu } 431ce95ff3aSsinsanction if (sinkData.params.needTarget) { 432ce95ff3aSsinsanction val index = pcReadFtqPtrFormIQ.map(_.bits.exuParams).indexOf(sinkData.params) 433ce95ff3aSsinsanction sinkData.predictInfo.get.target := targetPCRdata(index) 434ce95ff3aSsinsanction } 435730cfbc0SXuan Hu } 436730cfbc0SXuan Hu } 437730cfbc0SXuan Hu 438730cfbc0SXuan Hu if (env.AlwaysBasicDiff || env.EnableDifftest) { 439730cfbc0SXuan Hu val delayedCnt = 2 44083ba63b3SXuan Hu val difftestArchIntRegState = DifftestModule(new DiffArchIntRegState, delay = delayedCnt) 44183ba63b3SXuan Hu difftestArchIntRegState.coreid := io.hartId 44283ba63b3SXuan Hu difftestArchIntRegState.value := intDebugRead.get._2 443730cfbc0SXuan Hu 44483ba63b3SXuan Hu val difftestArchFpRegState = DifftestModule(new DiffArchFpRegState, delay = delayedCnt) 44583ba63b3SXuan Hu difftestArchFpRegState.coreid := io.hartId 44683ba63b3SXuan Hu difftestArchFpRegState.value := fpDebugReadData.get 447730cfbc0SXuan Hu 44883ba63b3SXuan Hu val difftestArchVecRegState = DifftestModule(new DiffArchVecRegState, delay = delayedCnt) 44983ba63b3SXuan Hu difftestArchVecRegState.coreid := io.hartId 45083ba63b3SXuan Hu difftestArchVecRegState.value := vecDebugReadData.get 451730cfbc0SXuan Hu } 452a81bbc0aSZhangZifei 453a81bbc0aSZhangZifei val int_regcache_size = 48 454a81bbc0aSZhangZifei val int_regcache_tag = RegInit(VecInit(Seq.fill(int_regcache_size)(0.U(intSchdParams.pregIdxWidth.W)))) 455a81bbc0aSZhangZifei val int_regcache_enqPtr = RegInit(0.U(log2Up(int_regcache_size).W)) 456a81bbc0aSZhangZifei int_regcache_enqPtr := int_regcache_enqPtr + PopCount(intRfWen) 457a81bbc0aSZhangZifei for (i <- intRfWen.indices) { 458a81bbc0aSZhangZifei when (intRfWen(i)) { 459a81bbc0aSZhangZifei int_regcache_tag(int_regcache_enqPtr + PopCount(intRfWen.take(i))) := intRfWaddr(i) 460a81bbc0aSZhangZifei } 461a81bbc0aSZhangZifei } 462a81bbc0aSZhangZifei 463a81bbc0aSZhangZifei val vf_regcache_size = 48 464a81bbc0aSZhangZifei val vf_regcache_tag = RegInit(VecInit(Seq.fill(vf_regcache_size)(0.U(vfSchdParams.pregIdxWidth.W)))) 465a81bbc0aSZhangZifei val vf_regcache_enqPtr = RegInit(0.U(log2Up(vf_regcache_size).W)) 466a81bbc0aSZhangZifei vf_regcache_enqPtr := vf_regcache_enqPtr + PopCount(vfRfWen.head) 467a81bbc0aSZhangZifei for (i <- vfRfWen.indices) { 468a81bbc0aSZhangZifei when (vfRfWen.head(i)) { 469a81bbc0aSZhangZifei vf_regcache_tag(vf_regcache_enqPtr + PopCount(vfRfWen.head.take(i))) := vfRfWaddr(i) 470a81bbc0aSZhangZifei } 471a81bbc0aSZhangZifei } 472a81bbc0aSZhangZifei 473a81bbc0aSZhangZifei XSPerfHistogram(s"IntRegFileRead_hist", PopCount(intRFReadArbiter.io.in.flatten.flatten.map(_.valid)), true.B, 0, 20, 1) 474a81bbc0aSZhangZifei XSPerfHistogram(s"VfRegFileRead_hist", PopCount(vfRFReadArbiter.io.in.flatten.flatten.map(_.valid)), true.B, 0, 20, 1) 475a81bbc0aSZhangZifei XSPerfHistogram(s"IntRegFileWrite_hist", PopCount(intRFWriteReq.flatten), true.B, 0, 20, 1) 476a81bbc0aSZhangZifei XSPerfHistogram(s"VfRegFileWrite_hist", PopCount(vfRFWriteReq.flatten), true.B, 0, 20, 1) 477a81bbc0aSZhangZifei 478a81bbc0aSZhangZifei val int_regcache_part32 = (1 until 33).map(i => int_regcache_tag(int_regcache_enqPtr - i.U)) 479a81bbc0aSZhangZifei val int_regcache_part24 = (1 until 24).map(i => int_regcache_tag(int_regcache_enqPtr - i.U)) 480a81bbc0aSZhangZifei val int_regcache_part16 = (1 until 17).map(i => int_regcache_tag(int_regcache_enqPtr - i.U)) 481a81bbc0aSZhangZifei val int_regcache_part8 = (1 until 9).map(i => int_regcache_tag(int_regcache_enqPtr - i.U)) 482a81bbc0aSZhangZifei 483a81bbc0aSZhangZifei val int_regcache_48_hit_vec = intRFReadArbiter.io.in.flatten.flatten.map(x => x.valid && int_regcache_tag.map(_ === x.bits.addr).reduce(_ || _)) 484a81bbc0aSZhangZifei val int_regcache_8_hit_vec = intRFReadArbiter.io.in.flatten.flatten.map(x => x.valid && int_regcache_part8.map(_ === x.bits.addr).reduce(_ || _)) 485a81bbc0aSZhangZifei val int_regcache_16_hit_vec = intRFReadArbiter.io.in.flatten.flatten.map(x => x.valid && int_regcache_part16.map(_ === x.bits.addr).reduce(_ || _)) 486a81bbc0aSZhangZifei val int_regcache_24_hit_vec = intRFReadArbiter.io.in.flatten.flatten.map(x => x.valid && int_regcache_part24.map(_ === x.bits.addr).reduce(_ || _)) 487a81bbc0aSZhangZifei val int_regcache_32_hit_vec = intRFReadArbiter.io.in.flatten.flatten.map(x => x.valid && int_regcache_part32.map(_ === x.bits.addr).reduce(_ || _)) 488a81bbc0aSZhangZifei XSPerfAccumulate("IntRegCache48Hit", PopCount(int_regcache_48_hit_vec)) 489a81bbc0aSZhangZifei XSPerfAccumulate("IntRegCache8Hit", PopCount(int_regcache_8_hit_vec)) 490a81bbc0aSZhangZifei XSPerfAccumulate("IntRegCache16Hit", PopCount(int_regcache_16_hit_vec)) 491a81bbc0aSZhangZifei XSPerfAccumulate("IntRegCache24Hit", PopCount(int_regcache_24_hit_vec)) 492a81bbc0aSZhangZifei XSPerfAccumulate("IntRegCache32Hit", PopCount(int_regcache_32_hit_vec)) 493a81bbc0aSZhangZifei XSPerfHistogram("IntRegCache48Hit_hist", PopCount(int_regcache_48_hit_vec), true.B, 0, 16, 2) 494a81bbc0aSZhangZifei 495a81bbc0aSZhangZifei XSPerfAccumulate(s"IntRFReadBeforeArb", PopCount(intRFReadArbiter.io.in.flatten.flatten.map(_.valid))) 496a81bbc0aSZhangZifei XSPerfAccumulate(s"IntRFReadAfterArb", PopCount(intRFReadArbiter.io.out.map(_.valid))) 497a81bbc0aSZhangZifei XSPerfAccumulate(s"VfRFReadBeforeArb", PopCount(vfRFReadArbiter.io.in.flatten.flatten.map(_.valid))) 498a81bbc0aSZhangZifei XSPerfAccumulate(s"VfRFReadAfterArb", PopCount(vfRFReadArbiter.io.out.map(_.valid))) 499a81bbc0aSZhangZifei XSPerfAccumulate(s"IntUopBeforeArb", PopCount(fromIntIQ.flatten.map(_.valid))) 500a81bbc0aSZhangZifei XSPerfAccumulate(s"IntUopAfterArb", PopCount(fromIntIQ.flatten.map(_.fire))) 501a81bbc0aSZhangZifei XSPerfAccumulate(s"MemUopBeforeArb", PopCount(fromMemIQ.flatten.map(_.valid))) 502a81bbc0aSZhangZifei XSPerfAccumulate(s"MemUopAfterArb", PopCount(fromMemIQ.flatten.map(_.fire))) 503a81bbc0aSZhangZifei XSPerfAccumulate(s"VfUopBeforeArb", PopCount(fromVfIQ.flatten.map(_.valid))) 504a81bbc0aSZhangZifei XSPerfAccumulate(s"VfUopAfterArb", PopCount(fromVfIQ.flatten.map(_.fire))) 505a81bbc0aSZhangZifei 506a81bbc0aSZhangZifei XSPerfHistogram(s"IntRFReadBeforeArb_hist", PopCount(intRFReadArbiter.io.in.flatten.flatten.map(_.valid)), true.B, 0, 16, 2) 507a81bbc0aSZhangZifei XSPerfHistogram(s"IntRFReadAfterArb_hist", PopCount(intRFReadArbiter.io.out.map(_.valid)), true.B, 0, 16, 2) 508a81bbc0aSZhangZifei XSPerfHistogram(s"VfRFReadBeforeArb_hist", PopCount(vfRFReadArbiter.io.in.flatten.flatten.map(_.valid)), true.B, 0, 16, 2) 509a81bbc0aSZhangZifei XSPerfHistogram(s"VfRFReadAfterArb_hist", PopCount(vfRFReadArbiter.io.out.map(_.valid)), true.B, 0, 16, 2) 510a81bbc0aSZhangZifei XSPerfHistogram(s"IntUopBeforeArb_hist", PopCount(fromIntIQ.flatten.map(_.valid)), true.B, 0, 8, 2) 511a81bbc0aSZhangZifei XSPerfHistogram(s"IntUopAfterArb_hist", PopCount(fromIntIQ.flatten.map(_.fire)), true.B, 0, 8, 2) 512a81bbc0aSZhangZifei XSPerfHistogram(s"MemUopBeforeArb_hist", PopCount(fromMemIQ.flatten.map(_.valid)), true.B, 0, 8, 2) 513a81bbc0aSZhangZifei XSPerfHistogram(s"MemUopAfterArb_hist", PopCount(fromMemIQ.flatten.map(_.fire)), true.B, 0, 8, 2) 514a81bbc0aSZhangZifei XSPerfHistogram(s"VfUopBeforeArb_hist", PopCount(fromVfIQ.flatten.map(_.valid)), true.B, 0, 8, 2) 515a81bbc0aSZhangZifei XSPerfHistogram(s"VfUopAfterArb_hist", PopCount(fromVfIQ.flatten.map(_.fire)), true.B, 0, 8, 2) 516730cfbc0SXuan Hu} 517730cfbc0SXuan Hu 518730cfbc0SXuan Huclass DataPathIO()(implicit p: Parameters, params: BackendParams) extends XSBundle { 519730cfbc0SXuan Hu // params 520730cfbc0SXuan Hu private val intSchdParams = params.schdParams(IntScheduler()) 521730cfbc0SXuan Hu private val vfSchdParams = params.schdParams(VfScheduler()) 522730cfbc0SXuan Hu private val memSchdParams = params.schdParams(MemScheduler()) 523730cfbc0SXuan Hu // bundles 524730cfbc0SXuan Hu val hartId = Input(UInt(8.W)) 525730cfbc0SXuan Hu 526730cfbc0SXuan Hu val flush: ValidIO[Redirect] = Flipped(ValidIO(new Redirect)) 527730cfbc0SXuan Hu 5282e0a7dc5Sfdy val wbConfictRead = Input(MixedVec(params.allSchdParams.map(x => MixedVec(x.issueBlockParams.map(x => x.genWbConflictBundle()))))) 5292e0a7dc5Sfdy 530730cfbc0SXuan Hu val fromIntIQ: MixedVec[MixedVec[DecoupledIO[IssueQueueIssueBundle]]] = 531730cfbc0SXuan Hu Flipped(MixedVec(intSchdParams.issueBlockParams.map(_.genIssueDecoupledBundle))) 532730cfbc0SXuan Hu 533730cfbc0SXuan Hu val fromMemIQ: MixedVec[MixedVec[DecoupledIO[IssueQueueIssueBundle]]] = 534730cfbc0SXuan Hu Flipped(MixedVec(memSchdParams.issueBlockParams.map(_.genIssueDecoupledBundle))) 535730cfbc0SXuan Hu 536730cfbc0SXuan Hu val fromVfIQ = Flipped(MixedVec(vfSchdParams.issueBlockParams.map(_.genIssueDecoupledBundle))) 537730cfbc0SXuan Hu 538730cfbc0SXuan Hu val toIntIQ = MixedVec(intSchdParams.issueBlockParams.map(_.genOGRespBundle)) 539730cfbc0SXuan Hu 540730cfbc0SXuan Hu val toMemIQ = MixedVec(memSchdParams.issueBlockParams.map(_.genOGRespBundle)) 541730cfbc0SXuan Hu 542730cfbc0SXuan Hu val toVfIQ = MixedVec(vfSchdParams.issueBlockParams.map(_.genOGRespBundle)) 543730cfbc0SXuan Hu 5447a96cc7fSHaojin Tang val og0CancelOH = Output(ExuOH(backendParams.numExu)) 54510fe9778SXuan Hu 5467a96cc7fSHaojin Tang val og1CancelOH = Output(ExuOH(backendParams.numExu)) 547c0be7f33SXuan Hu 5486810d1e8Ssfencevma val ldCancel = Vec(backendParams.LduCnt + backendParams.HyuCnt, Flipped(new LoadCancelIO)) 5490f55a0d3SHaojin Tang 550bc7d6943SzhanglyGit val cancelToBusyTable = Vec(backendParams.numExu, ValidIO(new CancelSignal)) 551bc7d6943SzhanglyGit 552730cfbc0SXuan Hu val toIntExu: MixedVec[MixedVec[DecoupledIO[ExuInput]]] = intSchdParams.genExuInputBundle 553730cfbc0SXuan Hu 554730cfbc0SXuan Hu val toFpExu: MixedVec[MixedVec[DecoupledIO[ExuInput]]] = MixedVec(vfSchdParams.genExuInputBundle) 555730cfbc0SXuan Hu 556730cfbc0SXuan Hu val toMemExu: MixedVec[MixedVec[DecoupledIO[ExuInput]]] = memSchdParams.genExuInputBundle 557730cfbc0SXuan Hu 558712a039eSxiaofeibao-xjtu val og1ImmInfo: Vec[ImmInfo] = Output(Vec(params.allExuParams.size, new ImmInfo)) 559712a039eSxiaofeibao-xjtu 560730cfbc0SXuan Hu val fromIntWb: MixedVec[RfWritePortWithConfig] = MixedVec(params.genIntWriteBackBundle) 561730cfbc0SXuan Hu 562730cfbc0SXuan Hu val fromVfWb: MixedVec[RfWritePortWithConfig] = MixedVec(params.genVfWriteBackBundle) 563730cfbc0SXuan Hu 564ce95ff3aSsinsanction val fromPcTargetMem = Flipped(new PcToDataPathIO(params)) 5655f80df32Sxiaofeibao-xjtu 566b7d9e8d5Sxiaofeibao-xjtu val debugIntRat = if (params.debugEn) Some(Input(Vec(32, UInt(intSchdParams.pregIdxWidth.W)))) else None 567b7d9e8d5Sxiaofeibao-xjtu val debugFpRat = if (params.debugEn) Some(Input(Vec(32, UInt(vfSchdParams.pregIdxWidth.W)))) else None 568b7d9e8d5Sxiaofeibao-xjtu val debugVecRat = if (params.debugEn) Some(Input(Vec(32, UInt(vfSchdParams.pregIdxWidth.W)))) else None 569b7d9e8d5Sxiaofeibao-xjtu val debugVconfigRat = if (params.debugEn) Some(Input(UInt(vfSchdParams.pregIdxWidth.W))) else None 570b7d9e8d5Sxiaofeibao-xjtu val debugVconfig = if (params.debugEn) Some(Output(UInt(XLEN.W))) else None 571730cfbc0SXuan Hu} 572