xref: /XiangShan/src/main/scala/xiangshan/backend/issue/DataArray.scala (revision 1cee9cb85eece1a7a6880f1e9945a35c62cb4b3a)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.backend.issue
18
19import chipsalliance.rocketchip.config.Parameters
20import chisel3._
21import chisel3.util._
22import xiangshan._
23import utils._
24import xiangshan.backend.decode.{ImmUnion, Imm_LUI_LOAD, Imm_U}
25import xiangshan.backend.exu.ExuConfig
26
27class DataArrayReadIO(numEntries: Int, numSrc: Int, dataBits: Int)(implicit p: Parameters) extends XSBundle {
28  val addr = Input(UInt(numEntries.W))
29  val data = Vec(numSrc, Output(UInt(dataBits.W)))
30}
31
32class DataArrayWriteIO(numEntries: Int, numSrc: Int, dataBits: Int)(implicit p: Parameters) extends XSBundle {
33  val enable = Input(Bool())
34  val mask   = Vec(numSrc, Input(Bool()))
35  val addr   = Input(UInt(numEntries.W))
36  val data   = Vec(numSrc, Input(UInt(dataBits.W)))
37}
38
39class DataArrayMultiWriteIO(numEntries: Int, numSrc: Int, dataBits: Int)(implicit p: Parameters) extends XSBundle {
40  val enable = Input(Bool())
41  val addr   = Vec(numSrc, Input(UInt(numEntries.W)))
42  val data   = Input(UInt(dataBits.W))
43}
44
45class DataArrayIO(params: RSParams)(implicit p: Parameters) extends XSBundle {
46  val read = Vec(params.numDeq + 1, new DataArrayReadIO(params.numEntries, params.numSrc, params.dataBits))
47  val write = Vec(params.numEnq, new DataArrayWriteIO(params.numEntries, params.numSrc, params.dataBits))
48  val multiWrite = Vec(params.numWakeup, new DataArrayMultiWriteIO(params.numEntries, params.numSrc, params.dataBits))
49  val delayedWrite = if (params.delayedRf) Vec(params.numEnq, Flipped(ValidIO(UInt(params.dataBits.W)))) else null
50  val partialWrite = if (params.hasMidState) Vec(params.numDeq, new DataArrayWriteIO(params.numEntries, params.numSrc - 1, params.dataBits)) else null
51}
52
53class DataArray(params: RSParams)(implicit p: Parameters) extends XSModule {
54  val io = IO(new DataArrayIO(params))
55
56  for (i <- 0 until params.numSrc) {
57    // delayed by more one cycle for delayed write ports
58    val delayedWen = if (params.delayedRf) RegNext(VecInit(io.delayedWrite.map(_.valid))) else Seq()
59    val delayedWaddr = if (params.delayedRf) RegNext(RegNext(VecInit(io.write.map(_.addr)))) else Seq()
60    val delayedWdata = if (params.delayedRf) io.delayedWrite.map(_.bits) else Seq()
61
62    val partialWen = if (i < 2 && params.hasMidState) io.partialWrite.map(_.enable) else Seq()
63    val partialWaddr = if (i < 2 && params.hasMidState) io.partialWrite.map(_.addr) else Seq()
64    val partialWdata = if (i < 2 && params.hasMidState) io.partialWrite.map(_.data(i)) else Seq()
65
66    val wen = io.write.map(w => w.enable && w.mask(i)) ++ io.multiWrite.map(_.enable) ++ delayedWen ++ partialWen
67    val waddr = io.write.map(_.addr) ++ io.multiWrite.map(_.addr(i)) ++ delayedWaddr ++ partialWaddr
68    val wdata = io.write.map(_.data(i)) ++ io.multiWrite.map(_.data) ++ delayedWdata ++ partialWdata
69
70    val dataModule = Module(new SyncRawDataModuleTemplate(UInt(params.dataBits.W), params.numEntries, io.read.length, wen.length))
71    dataModule.io.rvec := VecInit(io.read.map(_.addr))
72    io.read.map(_.data(i)).zip(dataModule.io.rdata).foreach{ case (d, r) => d := r }
73    dataModule.io.wen := wen
74    dataModule.io.wvec := waddr
75    dataModule.io.wdata := wdata
76    for (i <- 0 until params.numEntries) {
77      val w = VecInit(wen.indices.map(j => dataModule.io.wen(j) && dataModule.io.wvec(j)(i)))
78      XSError(RegNext(PopCount(w) > 1.U), s"why not OH $i?")
79      when(PopCount(w) > 1.U) {
80        XSDebug("ERROR: RS DataArray write overlap!\n")
81      }
82    }
83  }
84
85}
86
87class ImmExtractor(numSrc: Int, dataBits: Int)(implicit p: Parameters) extends XSModule {
88  val io = IO(new Bundle {
89    val uop = Input(new MicroOp)
90    val data_in = Vec(numSrc, Input(UInt(dataBits.W)))
91    val data_out = Vec(numSrc, Output(UInt(dataBits.W)))
92  })
93  io.data_out := io.data_in
94}
95
96class JumpImmExtractor(implicit p: Parameters) extends ImmExtractor(2, 64) {
97  val jump_pc = IO(Input(UInt(VAddrBits.W)))
98  val jalr_target = IO(Input(UInt(VAddrBits.W)))
99
100  when (SrcType.isPc(io.uop.ctrl.srcType(0))) {
101    io.data_out(0) := SignExt(jump_pc, XLEN)
102  }
103  // when src1 is reg (like sfence's asid) do not let data_out(1) be the jarl_target
104  when (!SrcType.isReg(io.uop.ctrl.srcType(1))) {
105    io.data_out(1) := jalr_target
106  }
107}
108
109class AluImmExtractor(implicit p: Parameters) extends ImmExtractor(2, 64) {
110  when (SrcType.isImm(io.uop.ctrl.srcType(1))) {
111    val imm32 = Mux(io.uop.ctrl.selImm === SelImm.IMM_U,
112      ImmUnion.U.toImm32(io.uop.ctrl.imm),
113      ImmUnion.I.toImm32(io.uop.ctrl.imm)
114    )
115    io.data_out(1) := SignExt(imm32, XLEN)
116  }
117}
118
119class MduImmExtractor(implicit p: Parameters) extends ImmExtractor(2, 64) {
120  when (SrcType.isImm(io.uop.ctrl.srcType(1))) {
121    val imm32 = ImmUnion.I.toImm32(io.uop.ctrl.imm)
122    io.data_out(1) := SignExt(imm32, XLEN)
123  }
124}
125
126class LoadImmExtractor(implicit p: Parameters) extends ImmExtractor(1, 64) {
127  when (SrcType.isImm(io.uop.ctrl.srcType(0))) {
128    io.data_out(0) := SignExt(Imm_LUI_LOAD().getLuiImm(io.uop), XLEN)
129  }
130}
131
132object ImmExtractor {
133  def apply(params: RSParams, uop: MicroOp, data_in: Vec[UInt], pc: Option[UInt], target: Option[UInt])
134           (implicit p: Parameters): Vec[UInt] = {
135    val immExt = if (params.isJump) {
136      val ext = Module(new JumpImmExtractor)
137      ext.jump_pc := pc.get
138      ext.jalr_target := target.get
139      ext
140    }
141    else if (params.isAlu) { Module(new AluImmExtractor) }
142    else if (params.isMul) { Module(new MduImmExtractor) }
143    else if (params.isLoad) { Module(new LoadImmExtractor) }
144    else { Module(new ImmExtractor(params.numSrc, params.dataBits)) }
145    immExt.io.uop := uop
146    immExt.io.data_in := data_in
147    immExt.io.data_out
148  }
149}
150