xref: /XiangShan/src/main/scala/xiangshan/backend/issue/IssueBlockParams.scala (revision c0be7f3326dfca5bea51a5a98f3c07e847728c49)
1730cfbc0SXuan Hupackage xiangshan.backend.issue
2730cfbc0SXuan Hu
3730cfbc0SXuan Huimport chipsalliance.rocketchip.config.Parameters
4730cfbc0SXuan Huimport chisel3._
55d2b9cadSXuan Huimport chisel3.util._
6bf35baadSXuan Huimport utils.SeqUtils
7dd473fffSXuan Huimport xiangshan.backend.BackendParams
85d2b9cadSXuan Huimport xiangshan.backend.Bundles._
95d2b9cadSXuan Huimport xiangshan.backend.datapath.WbConfig.WbConfig
105d2b9cadSXuan Huimport xiangshan.backend.datapath.{WakeUpConfig, WakeUpSource}
115d2b9cadSXuan Huimport xiangshan.backend.exu.ExeUnitParams
125d2b9cadSXuan Huimport xiangshan.backend.fu.{FuConfig, FuType}
13730cfbc0SXuan Hu
14730cfbc0SXuan Hucase class IssueBlockParams(
15730cfbc0SXuan Hu  // top down
16730cfbc0SXuan Hu  exuBlockParams     : Seq[ExeUnitParams],
17730cfbc0SXuan Hu  numEntries         : Int,
18730cfbc0SXuan Hu  pregBits           : Int,
19730cfbc0SXuan Hu  numWakeupFromWB    : Int,
20bf35baadSXuan Hu  numEnq             : Int,
21730cfbc0SXuan Hu  numDeqOutside      : Int = 0,
22730cfbc0SXuan Hu  numWakeupFromOthers: Int = 0,
23730cfbc0SXuan Hu  XLEN               : Int = 64,
24730cfbc0SXuan Hu  VLEN               : Int = 128,
25730cfbc0SXuan Hu  vaddrBits          : Int = 39,
26730cfbc0SXuan Hu  // calculate in scheduler
279b258a00Sxgkiri  var idxInSchBlk    : Int = 0,
28730cfbc0SXuan Hu)(
29730cfbc0SXuan Hu  implicit
30730cfbc0SXuan Hu  val schdType: SchedulerType,
31730cfbc0SXuan Hu) {
32dd473fffSXuan Hu  var backendParam: BackendParams = null
33dd473fffSXuan Hu
349b258a00Sxgkiri  def updateIdx(idx: Int): Unit = {
359b258a00Sxgkiri    this.idxInSchBlk = idx
369b258a00Sxgkiri  }
379b258a00Sxgkiri
38730cfbc0SXuan Hu  def inMemSchd: Boolean = schdType == MemScheduler()
39730cfbc0SXuan Hu
40730cfbc0SXuan Hu  def inIntSchd: Boolean = schdType == IntScheduler()
41730cfbc0SXuan Hu
42730cfbc0SXuan Hu  def inVfSchd: Boolean = schdType == VfScheduler()
43730cfbc0SXuan Hu
44730cfbc0SXuan Hu  def isMemAddrIQ: Boolean = inMemSchd && StdCnt == 0
45730cfbc0SXuan Hu
46730cfbc0SXuan Hu  def isLdAddrIQ: Boolean = inMemSchd && LduCnt > 0
47730cfbc0SXuan Hu
48730cfbc0SXuan Hu  def isStAddrIQ: Boolean = inMemSchd && StaCnt > 0
49730cfbc0SXuan Hu
50730cfbc0SXuan Hu  def numExu: Int = exuBlockParams.length
51730cfbc0SXuan Hu
52730cfbc0SXuan Hu  def numIntSrc: Int = exuBlockParams.map(_.numIntSrc).max
53730cfbc0SXuan Hu
54730cfbc0SXuan Hu  def numFpSrc: Int = exuBlockParams.map(_.numFpSrc).max
55730cfbc0SXuan Hu
56730cfbc0SXuan Hu  def numVecSrc: Int = exuBlockParams.map(_.numVecSrc).max
57730cfbc0SXuan Hu
58730cfbc0SXuan Hu  def numVfSrc: Int = exuBlockParams.map(_.numVfSrc).max
59730cfbc0SXuan Hu
60730cfbc0SXuan Hu  def numRegSrc: Int = exuBlockParams.map(_.numRegSrc).max
61730cfbc0SXuan Hu
62730cfbc0SXuan Hu  def numSrc: Int = exuBlockParams.map(_.numSrc).max
63730cfbc0SXuan Hu
64730cfbc0SXuan Hu  def readIntRf: Boolean = numIntSrc > 0
65730cfbc0SXuan Hu
66730cfbc0SXuan Hu  def readFpRf: Boolean = numFpSrc > 0
67730cfbc0SXuan Hu
68730cfbc0SXuan Hu  def readVecRf: Boolean = numVecSrc > 0
69730cfbc0SXuan Hu
70730cfbc0SXuan Hu  def readVfRf: Boolean = numVfSrc > 0
71730cfbc0SXuan Hu
72730cfbc0SXuan Hu  def writeIntRf: Boolean = exuBlockParams.map(_.writeIntRf).reduce(_ || _)
73730cfbc0SXuan Hu
74730cfbc0SXuan Hu  def writeFpRf: Boolean = exuBlockParams.map(_.writeFpRf).reduce(_ || _)
75730cfbc0SXuan Hu
76730cfbc0SXuan Hu  def writeVecRf: Boolean = exuBlockParams.map(_.writeVecRf).reduce(_ || _)
77730cfbc0SXuan Hu
78730cfbc0SXuan Hu  def exceptionOut: Seq[Int] = exuBlockParams.map(_.exceptionOut).reduce(_ ++ _).distinct.sorted
79730cfbc0SXuan Hu
80730cfbc0SXuan Hu  def hasLoadError: Boolean = exuBlockParams.map(_.hasLoadError).reduce(_ || _)
81730cfbc0SXuan Hu
82730cfbc0SXuan Hu  def flushPipe: Boolean = exuBlockParams.map(_.flushPipe).reduce(_ || _)
83730cfbc0SXuan Hu
84730cfbc0SXuan Hu  def replayInst: Boolean = exuBlockParams.map(_.replayInst).reduce(_ || _)
85730cfbc0SXuan Hu
86730cfbc0SXuan Hu  def trigger: Boolean = exuBlockParams.map(_.trigger).reduce(_ || _)
87730cfbc0SXuan Hu
88730cfbc0SXuan Hu  def needExceptionGen: Boolean = exceptionOut.nonEmpty || flushPipe || replayInst || trigger
89730cfbc0SXuan Hu
90730cfbc0SXuan Hu  def needPc: Boolean = JmpCnt + BrhCnt + FenceCnt > 0
91730cfbc0SXuan Hu
92730cfbc0SXuan Hu  def needSrcFrm: Boolean = exuBlockParams.map(_.needSrcFrm).reduce(_ || _)
93730cfbc0SXuan Hu
94730cfbc0SXuan Hu  def numPcReadPort: Int = (if (needPc) 1 else 0) * numEnq
95730cfbc0SXuan Hu
96730cfbc0SXuan Hu  def numWriteIntRf: Int = exuBlockParams.count(_.writeIntRf)
97730cfbc0SXuan Hu
98730cfbc0SXuan Hu  def numWriteFpRf: Int = exuBlockParams.count(_.writeFpRf)
99730cfbc0SXuan Hu
100730cfbc0SXuan Hu  def numWriteVecRf: Int = exuBlockParams.count(_.writeVecRf)
101730cfbc0SXuan Hu
102730cfbc0SXuan Hu  def numWriteVfRf: Int = exuBlockParams.count(_.writeVfRf)
103730cfbc0SXuan Hu
104730cfbc0SXuan Hu  def numNoDataWB: Int = exuBlockParams.count(_.hasNoDataWB)
105730cfbc0SXuan Hu
106730cfbc0SXuan Hu  def dataBitsMax: Int = if (numVecSrc > 0) VLEN else XLEN
107730cfbc0SXuan Hu
108730cfbc0SXuan Hu  def numDeq: Int = numDeqOutside + exuBlockParams.length
109730cfbc0SXuan Hu
110730cfbc0SXuan Hu  def JmpCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.jmp)).sum
111730cfbc0SXuan Hu
112730cfbc0SXuan Hu  def BrhCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.brh)).sum
113730cfbc0SXuan Hu
114730cfbc0SXuan Hu  def I2fCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.i2f)).sum
115730cfbc0SXuan Hu
116730cfbc0SXuan Hu  def CsrCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.csr)).sum
117730cfbc0SXuan Hu
118730cfbc0SXuan Hu  def AluCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.alu)).sum
119730cfbc0SXuan Hu
120730cfbc0SXuan Hu  def MulCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.mul)).sum
121730cfbc0SXuan Hu
122730cfbc0SXuan Hu  def DivCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.div)).sum
123730cfbc0SXuan Hu
124730cfbc0SXuan Hu  def FenceCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fence)).sum
125730cfbc0SXuan Hu
126730cfbc0SXuan Hu  def BkuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.bku)).sum
127730cfbc0SXuan Hu
128d91483a6Sfdy  def VsetCnt: Int = exuBlockParams.map(_.fuConfigs.count(x => x.fuType == FuType.vsetiwi || x.fuType == FuType.vsetiwf || x.fuType == FuType.vsetfwf)).sum
129730cfbc0SXuan Hu
130730cfbc0SXuan Hu  def FmacCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fmac)).sum
131730cfbc0SXuan Hu
132730cfbc0SXuan Hu  def FmiscCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fmisc)).sum
133730cfbc0SXuan Hu
134730cfbc0SXuan Hu  def fDivSqrtCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fDivSqrt)).sum
135730cfbc0SXuan Hu
136730cfbc0SXuan Hu  def LduCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.name == "ldu")).sum
137730cfbc0SXuan Hu
138730cfbc0SXuan Hu  def StaCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.name == "sta")).sum
139730cfbc0SXuan Hu
140730cfbc0SXuan Hu  def MouCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.mou)).sum
141730cfbc0SXuan Hu
142730cfbc0SXuan Hu  def StdCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.name == "std")).sum
143730cfbc0SXuan Hu
144730cfbc0SXuan Hu  def VipuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vipu)).sum
145730cfbc0SXuan Hu
146730cfbc0SXuan Hu  def VfpuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vfpu)).sum
147730cfbc0SXuan Hu
148730cfbc0SXuan Hu  def VlduCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vldu)).sum
149730cfbc0SXuan Hu
150730cfbc0SXuan Hu  def VstuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vstu)).sum
151730cfbc0SXuan Hu
152730cfbc0SXuan Hu  def numRedirect: Int = exuBlockParams.count(_.hasRedirect)
153730cfbc0SXuan Hu
154bf35baadSXuan Hu  def iqWakeUpSourcePairs: Seq[WakeUpConfig] = exuBlockParams.flatMap(_.iqWakeUpSourcePairs)
155bf35baadSXuan Hu
156bf35baadSXuan Hu  /** Get exu source wake up
157bf35baadSXuan Hu    * @todo replace with
158bf35baadSXuan Hu    *       exuBlockParams
159bf35baadSXuan Hu    *       .flatMap(_.iqWakeUpSinkPairs)
160bf35baadSXuan Hu    *       .map(_.source)
161bf35baadSXuan Hu    *       .distinctBy(_.name)
162bf35baadSXuan Hu    *       when xiangshan is updated to 2.13.11
163bf35baadSXuan Hu    */
164bf35baadSXuan Hu  def wakeUpInExuSources: Seq[WakeUpSource] = {
165bf35baadSXuan Hu    SeqUtils.distinctBy(
166bf35baadSXuan Hu      exuBlockParams
167bf35baadSXuan Hu        .flatMap(_.iqWakeUpSinkPairs)
168bf35baadSXuan Hu        .map(_.source)
169bf35baadSXuan Hu    )(_.name)
170bf35baadSXuan Hu  }
171bf35baadSXuan Hu
172bf35baadSXuan Hu  def wakeUpOutExuSources: Seq[WakeUpSource] = {
173bf35baadSXuan Hu    SeqUtils.distinctBy(
174bf35baadSXuan Hu      exuBlockParams
175bf35baadSXuan Hu        .flatMap(_.iqWakeUpSourcePairs)
176bf35baadSXuan Hu        .map(_.source)
177bf35baadSXuan Hu    )(_.name)
178bf35baadSXuan Hu  }
179bf35baadSXuan Hu
180bf35baadSXuan Hu  def wakeUpToExuSinks = exuBlockParams
181bf35baadSXuan Hu    .flatMap(_.iqWakeUpSourcePairs)
182bf35baadSXuan Hu    .map(_.sink).distinct
183bf35baadSXuan Hu
184bf35baadSXuan Hu  def numWakeupFromIQ: Int = wakeUpInExuSources.size
185bf35baadSXuan Hu
186bf35baadSXuan Hu  def numAllWakeUp: Int = numWakeupFromWB + numWakeupFromIQ + numWakeupFromOthers
187730cfbc0SXuan Hu
188*c0be7f33SXuan Hu  def hasIQWakeUp: Boolean = numWakeupFromIQ > 0
189*c0be7f33SXuan Hu
190730cfbc0SXuan Hu  def getFuCfgs: Seq[FuConfig] = exuBlockParams.flatMap(_.fuConfigs).distinct
191730cfbc0SXuan Hu
192730cfbc0SXuan Hu  // cfgs(exuIdx)(set of exu's wb)
193730cfbc0SXuan Hu  def getWbCfgs: Seq[Set[WbConfig]] = {
194730cfbc0SXuan Hu    exuBlockParams.map(exu => exu.wbPortConfigs.toSet)
195730cfbc0SXuan Hu  }
196730cfbc0SXuan Hu
197730cfbc0SXuan Hu  def canAccept(fuType: UInt): Bool = {
198730cfbc0SXuan Hu    Cat(getFuCfgs.map(_.fuType.U === fuType)).orR
199730cfbc0SXuan Hu  }
200730cfbc0SXuan Hu
201dd473fffSXuan Hu  def bindBackendParam(param: BackendParams): Unit = {
202dd473fffSXuan Hu    backendParam = param
203dd473fffSXuan Hu  }
204dd473fffSXuan Hu
205730cfbc0SXuan Hu  def genExuInputDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[ExuInput]] = {
206730cfbc0SXuan Hu    MixedVec(this.exuBlockParams.map(x => DecoupledIO(x.genExuInputBundle)))
207730cfbc0SXuan Hu  }
208730cfbc0SXuan Hu
209730cfbc0SXuan Hu  def genExuOutputDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[ExuOutput]] = {
210730cfbc0SXuan Hu    MixedVec(this.exuBlockParams.map(x => DecoupledIO(x.genExuOutputBundle)))
211730cfbc0SXuan Hu  }
212730cfbc0SXuan Hu
213730cfbc0SXuan Hu  def genExuOutputValidBundle(implicit p: Parameters): MixedVec[ValidIO[ExuOutput]] = {
214730cfbc0SXuan Hu    MixedVec(this.exuBlockParams.map(x => ValidIO(x.genExuOutputBundle)))
215730cfbc0SXuan Hu  }
216730cfbc0SXuan Hu
2175d2b9cadSXuan Hu  def genExuBypassValidBundle(implicit p: Parameters): MixedVec[ValidIO[ExuBypassBundle]] = {
2185d2b9cadSXuan Hu    MixedVec(this.exuBlockParams.map(x => ValidIO(x.genExuBypassBundle)))
2195d2b9cadSXuan Hu  }
2205d2b9cadSXuan Hu
221730cfbc0SXuan Hu  def genIssueDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[IssueQueueIssueBundle]] = {
222730cfbc0SXuan Hu    MixedVec(exuBlockParams.map(x => DecoupledIO(new IssueQueueIssueBundle(this, x, pregBits, vaddrBits))))
223730cfbc0SXuan Hu  }
224730cfbc0SXuan Hu
225*c0be7f33SXuan Hu  def genWBWakeUpSinkValidBundle: MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = {
226*c0be7f33SXuan Hu    val intBundle: Seq[ValidIO[IssueQueueWBWakeUpBundle]] = schdType match {
227*c0be7f33SXuan Hu      case IntScheduler() | MemScheduler() => backendParam.getIntWBExeGroup.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq
228*c0be7f33SXuan Hu      case _ => Seq()
229*c0be7f33SXuan Hu    }
230*c0be7f33SXuan Hu    val vfBundle = schdType match {
231*c0be7f33SXuan Hu      case VfScheduler() | MemScheduler() => backendParam.getVfWBExeGroup.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq
232*c0be7f33SXuan Hu      case _ => Seq()
233*c0be7f33SXuan Hu    }
234*c0be7f33SXuan Hu    MixedVec(intBundle ++ vfBundle)
235bf35baadSXuan Hu  }
236bf35baadSXuan Hu
237*c0be7f33SXuan Hu  def genIQWakeUpSourceValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = {
238*c0be7f33SXuan Hu    MixedVec(exuBlockParams.map(x => ValidIO(new IssueQueueIQWakeUpBundle(x.exuIdx, backendParam))))
239*c0be7f33SXuan Hu  }
240*c0be7f33SXuan Hu
241*c0be7f33SXuan Hu  def genIQWakeUpSinkValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = {
242*c0be7f33SXuan Hu    MixedVec(this.wakeUpInExuSources.map(x => ValidIO(new IssueQueueIQWakeUpBundle(backendParam.getExuIdx(x.name), backendParam))))
243*c0be7f33SXuan Hu  }
244*c0be7f33SXuan Hu
245*c0be7f33SXuan Hu  def genCancelBundle(cancelStages: Seq[String]): MixedVec[IssueQueueCancelBundle] = {
246*c0be7f33SXuan Hu    MixedVec(backendParam.allExuParams.map(x => new IssueQueueCancelBundle(x.exuIdx, cancelStages)))
247bf35baadSXuan Hu  }
248bf35baadSXuan Hu
249730cfbc0SXuan Hu  def genOGRespBundle(implicit p: Parameters) = {
250730cfbc0SXuan Hu    implicit val issueBlockParams = this
251730cfbc0SXuan Hu    MixedVec(exuBlockParams.map(_ => new OGRespBundle))
252730cfbc0SXuan Hu  }
253730cfbc0SXuan Hu
254dd970561SzhanglyGit  def genWbFuBusyTableWriteBundle()(implicit p: Parameters) = {
2558d29ec32Sczw    implicit val issueBlockParams = this
256dd970561SzhanglyGit    MixedVec(exuBlockParams.map(x => new WbFuBusyTableWriteBundle(x)))
2578d29ec32Sczw  }
2588d29ec32Sczw
2592e0a7dc5Sfdy  def genWbFuBusyTableReadBundle()(implicit p: Parameters) = {
2608d29ec32Sczw    implicit val issueBlockParams = this
2612e0a7dc5Sfdy    MixedVec(exuBlockParams.map{ x =>
2622e0a7dc5Sfdy      new WbFuBusyTableReadBundle(x)
2632e0a7dc5Sfdy    })
2642e0a7dc5Sfdy  }
2652e0a7dc5Sfdy
2662e0a7dc5Sfdy  def genWbConflictBundle()(implicit p: Parameters) = {
2672e0a7dc5Sfdy    implicit val issueBlockParams = this
2682e0a7dc5Sfdy    MixedVec(exuBlockParams.map { x =>
2692e0a7dc5Sfdy      new WbConflictBundle(x)
2702e0a7dc5Sfdy    })
2718d29ec32Sczw  }
2728d29ec32Sczw
273730cfbc0SXuan Hu  def getIQName = {
274730cfbc0SXuan Hu    "IssueQueue" ++ getFuCfgs.map(_.name).distinct.map(_.capitalize).reduce(_ ++ _)
275730cfbc0SXuan Hu  }
276730cfbc0SXuan Hu}
277