xref: /XiangShan/src/main/scala/xiangshan/backend/rob/Rob.scala (revision 1d2f6c6bbf1ceaa3845fdcd4a27d2fbbd3311009)
19aca92b9SYinan Xu/***************************************************************************************
29aca92b9SYinan Xu* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
39aca92b9SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
49aca92b9SYinan Xu*
59aca92b9SYinan Xu* XiangShan is licensed under Mulan PSL v2.
69aca92b9SYinan Xu* You can use this software according to the terms and conditions of the Mulan PSL v2.
79aca92b9SYinan Xu* You may obtain a copy of Mulan PSL v2 at:
89aca92b9SYinan Xu*          http://license.coscl.org.cn/MulanPSL2
99aca92b9SYinan Xu*
109aca92b9SYinan Xu* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
119aca92b9SYinan Xu* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
129aca92b9SYinan Xu* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
139aca92b9SYinan Xu*
149aca92b9SYinan Xu* See the Mulan PSL v2 for more details.
159aca92b9SYinan Xu***************************************************************************************/
169aca92b9SYinan Xu
179aca92b9SYinan Xupackage xiangshan.backend.rob
189aca92b9SYinan Xu
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
209aca92b9SYinan Xuimport chisel3._
219aca92b9SYinan Xuimport chisel3.util._
229aca92b9SYinan Xuimport difftest._
236ab6918fSYinan Xuimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
243c02ee8fSwakafaimport utility._
253b739f49SXuan Huimport utils._
266ab6918fSYinan Xuimport xiangshan._
27730cfbc0SXuan Huimport xiangshan.backend.BackendParams
28d91483a6Sfdyimport xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput}
294c7680e0SXuan Huimport xiangshan.backend.fu.{FuConfig, FuType}
306ab6918fSYinan Xuimport xiangshan.frontend.FtqPtr
31870f462dSXuan Huimport xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr}
32730cfbc0SXuan Huimport xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput}
33870f462dSXuan Huimport xiangshan.backend.ctrlblock.{DebugLSIO, DebugLsInfo, LsTopdownInfo}
344c7680e0SXuan Huimport xiangshan.backend.fu.vector.Bundles.VType
35870f462dSXuan Huimport xiangshan.backend.rename.SnapshotGenerator
36d280e426Slewislzhimport yunsuan.VfaluType
37780712aaSxiaofeibao-xjtuimport xiangshan.backend.rob.RobBundles._
389aca92b9SYinan Xu
393b739f49SXuan Huclass Rob(params: BackendParams)(implicit p: Parameters) extends LazyModule with HasXSParameter {
4095e60e55STang Haojin  override def shouldBeInlined: Boolean = false
416ab6918fSYinan Xu
423b739f49SXuan Hu  lazy val module = new RobImp(this)(p, params)
436ab6918fSYinan Xu}
446ab6918fSYinan Xu
453b739f49SXuan Huclass RobImp(override val wrapper: Rob)(implicit p: Parameters, params: BackendParams) extends LazyModuleImp(wrapper)
461ca0e4f3SYinan Xu  with HasXSParameter with HasCircularQueuePtrHelper with HasPerfEvents {
476ab6918fSYinan Xu
48870f462dSXuan Hu  private val LduCnt = params.LduCnt
49870f462dSXuan Hu  private val StaCnt = params.StaCnt
506810d1e8Ssfencevma  private val HyuCnt = params.HyuCnt
51870f462dSXuan Hu
529aca92b9SYinan Xu  val io = IO(new Bundle() {
53f57f7f2aSYangyu Chen    val hartId = Input(UInt(hartIdLen.W))
549aca92b9SYinan Xu    val redirect = Input(Valid(new Redirect))
559aca92b9SYinan Xu    val enq = new RobEnqIO
56f4b2089aSYinan Xu    val flushOut = ValidIO(new Redirect)
579aca92b9SYinan Xu    val exception = ValidIO(new ExceptionInfo)
589aca92b9SYinan Xu    // exu + brq
593b739f49SXuan Hu    val writeback: MixedVec[ValidIO[ExuOutput]] = Flipped(params.genWrite2CtrlBundles)
6085f51ecaSxiaofeibao-xjtu    val writebackNums = Flipped(Vec(writeback.size - params.StdCnt, ValidIO(UInt(writeback.size.U.getWidth.W))))
61571677c9Sxiaofeibao-xjtu    val writebackNeedFlush = Input(Vec(params.allExuParams.filter(_.needExceptionGen).length, Bool()))
62ccfddc82SHaojin Tang    val commits = Output(new RobCommitIO)
636b102a39SHaojin Tang    val rabCommits = Output(new RabCommitIO)
64cda1c534Sxiaofeibao-xjtu    val diffCommits = if (backendParams.debugEn) Some(Output(new DiffCommitIO)) else None
65a8db15d8Sfdy    val isVsetFlushPipe = Output(Bool())
669aca92b9SYinan Xu    val lsq = new RobLsqIO
679aca92b9SYinan Xu    val robDeqPtr = Output(new RobPtr)
689aca92b9SYinan Xu    val csr = new RobCSRIO
69fa7f2c26STang Haojin    val snpt = Input(new SnapshotPort)
709aca92b9SYinan Xu    val robFull = Output(Bool())
71d2b20d1aSTang Haojin    val headNotReady = Output(Bool())
72b6900d94SYinan Xu    val cpu_halt = Output(Bool())
7309309bdbSYinan Xu    val wfi_enable = Input(Bool())
744c7680e0SXuan Hu    val toDecode = new Bundle {
7586727929Ssinsanction      val isResumeVType = Output(Bool())
7681535d7bSsinsanction      val walkVType = ValidIO(VType())
777e4f0b19SZiyue-Zhang      val commitVType = new Bundle {
787e4f0b19SZiyue-Zhang        val vtype = ValidIO(VType())
797e4f0b19SZiyue-Zhang        val hasVsetvl = Output(Bool())
804c7680e0SXuan Hu      }
819aca92b9SYinan Xu    }
82bd3616acSZiyue Zhang    val fromDecode = new Bundle {
83bd3616acSZiyue Zhang      val lastSpecVType = Flipped(Valid(new VType))
84bd3616acSZiyue Zhang      val specVtype = Input(new VType)
85bd3616acSZiyue Zhang    }
866f483f86SXuan Hu    val readGPAMemAddr = ValidIO(new Bundle {
876f483f86SXuan Hu      val ftqPtr = new FtqPtr()
886f483f86SXuan Hu      val ftqOffset = UInt(log2Up(PredictWidth).W)
896f483f86SXuan Hu    })
906f483f86SXuan Hu    val readGPAMemData = Input(UInt(GPAddrBits.W))
915110577fSZiyue Zhang    val vstartIsZero = Input(Bool())
9260ebee38STang Haojin
938744445eSMaxpicca-Li    val debug_ls = Flipped(new DebugLSIO)
94870f462dSXuan Hu    val debugRobHead = Output(new DynInst)
95d2b20d1aSTang Haojin    val debugEnqLsq = Input(new LsqEnqIO)
96d2b20d1aSTang Haojin    val debugHeadLsIssue = Input(Bool())
976810d1e8Ssfencevma    val lsTopdownInfo = Vec(LduCnt + HyuCnt, Input(new LsTopdownInfo))
9860ebee38STang Haojin    val debugTopDown = new Bundle {
9960ebee38STang Haojin      val toCore = new RobCoreTopDownIO
10060ebee38STang Haojin      val toDispatch = new RobDispatchTopDownIO
10160ebee38STang Haojin      val robHeadLqIdx = Valid(new LqPtr)
10260ebee38STang Haojin    }
1037cf78eb2Shappy-lx    val debugRolling = new RobDebugRollingIO
1049aca92b9SYinan Xu  })
1059aca92b9SYinan Xu
10683ba63b3SXuan Hu  val exuWBs: Seq[ValidIO[ExuOutput]] = io.writeback.filter(!_.bits.params.hasStdFu).toSeq
10783ba63b3SXuan Hu  val stdWBs: Seq[ValidIO[ExuOutput]] = io.writeback.filter(_.bits.params.hasStdFu).toSeq
108*1d2f6c6bSsinsanction  val fflagsWBs = io.writeback.filter(x => x.bits.fflags.nonEmpty).toSeq
109*1d2f6c6bSsinsanction  val exceptionWBs = io.writeback.filter(x => x.bits.exceptionVec.nonEmpty).toSeq
110*1d2f6c6bSsinsanction  val redirectWBs = io.writeback.filter(x => x.bits.redirect.nonEmpty).toSeq
111*1d2f6c6bSsinsanction  val vxsatWBs = io.writeback.filter(x => x.bits.vxsat.nonEmpty).toSeq
1123b739f49SXuan Hu
1133b739f49SXuan Hu  val numExuWbPorts = exuWBs.length
1143b739f49SXuan Hu  val numStdWbPorts = stdWBs.length
115780712aaSxiaofeibao-xjtu  val bankAddrWidth = log2Up(CommitWidth)
1166ab6918fSYinan Xu
1173b739f49SXuan Hu  println(s"Rob: size $RobSize, numExuWbPorts: $numExuWbPorts, numStdWbPorts: $numStdWbPorts, commitwidth: $CommitWidth")
1183b739f49SXuan Hu
119780712aaSxiaofeibao-xjtu  val rab = Module(new RenameBuffer(RabSize))
120780712aaSxiaofeibao-xjtu  val vtypeBuffer = Module(new VTypeBuffer(VTypeBufferSize))
121780712aaSxiaofeibao-xjtu  val bankNum = 8
122780712aaSxiaofeibao-xjtu  assert(RobSize % bankNum == 0, "RobSize % bankNum must be 0")
123780712aaSxiaofeibao-xjtu  val robEntries = Reg(Vec(RobSize, new RobEntryBundle))
124780712aaSxiaofeibao-xjtu  // pointers
125780712aaSxiaofeibao-xjtu  // For enqueue ptr, we don't duplicate it since only enqueue needs it.
126780712aaSxiaofeibao-xjtu  val enqPtrVec = Wire(Vec(RenameWidth, new RobPtr))
127780712aaSxiaofeibao-xjtu  val deqPtrVec = Wire(Vec(CommitWidth, new RobPtr))
128780712aaSxiaofeibao-xjtu  val walkPtrVec = Reg(Vec(CommitWidth, new RobPtr))
129c0f8424bSzhanglyGit  val walkPtrTrue = Reg(new RobPtr)
130780712aaSxiaofeibao-xjtu  val lastWalkPtr = Reg(new RobPtr)
131780712aaSxiaofeibao-xjtu  val allowEnqueue = RegInit(true.B)
1329aca92b9SYinan Xu
133780712aaSxiaofeibao-xjtu  /**
134780712aaSxiaofeibao-xjtu   * Enqueue (from dispatch)
135780712aaSxiaofeibao-xjtu   */
136780712aaSxiaofeibao-xjtu  // special cases
137780712aaSxiaofeibao-xjtu  val hasBlockBackward = RegInit(false.B)
138780712aaSxiaofeibao-xjtu  val hasWaitForward = RegInit(false.B)
139780712aaSxiaofeibao-xjtu  val doingSvinval = RegInit(false.B)
140780712aaSxiaofeibao-xjtu  val enqPtr = enqPtrVec(0)
141780712aaSxiaofeibao-xjtu  val deqPtr = deqPtrVec(0)
142780712aaSxiaofeibao-xjtu  val walkPtr = walkPtrVec(0)
143780712aaSxiaofeibao-xjtu  val allocatePtrVec = VecInit((0 until RenameWidth).map(i => enqPtrVec(PopCount(io.enq.req.take(i).map(req => req.valid && req.bits.firstUop)))))
144780712aaSxiaofeibao-xjtu  io.enq.canAccept := allowEnqueue && !hasBlockBackward && rab.io.canEnq && vtypeBuffer.io.canEnq
145780712aaSxiaofeibao-xjtu  io.enq.resp := allocatePtrVec
146780712aaSxiaofeibao-xjtu  val canEnqueue = VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop && io.enq.canAccept))
147780712aaSxiaofeibao-xjtu  val timer = GTimer()
148780712aaSxiaofeibao-xjtu  // robEntries enqueue
149780712aaSxiaofeibao-xjtu  for (i <- 0 until RobSize) {
150780712aaSxiaofeibao-xjtu    val enqOH = VecInit(canEnqueue.zip(allocatePtrVec.map(_.value === i.U)).map(x => x._1 && x._2))
151780712aaSxiaofeibao-xjtu    assert(PopCount(enqOH) < 2.U, s"robEntries$i enqOH is not one hot")
152780712aaSxiaofeibao-xjtu    when(enqOH.asUInt.orR && !io.redirect.valid){
153780712aaSxiaofeibao-xjtu      connectEnq(robEntries(i), Mux1H(enqOH, io.enq.req.map(_.bits)))
154a8db15d8Sfdy    }
155af4bdb08SXuan Hu  }
156780712aaSxiaofeibao-xjtu  // robBanks0 include robidx : 0 8 16 24 32 ...
157780712aaSxiaofeibao-xjtu  val robBanks = VecInit((0 until bankNum).map(i => VecInit(robEntries.zipWithIndex.filter(_._2 % bankNum == i).map(_._1))))
158780712aaSxiaofeibao-xjtu  // each Bank has 20 Entries, read addr is one hot
159780712aaSxiaofeibao-xjtu  // all banks use same raddr
160780712aaSxiaofeibao-xjtu  val eachBankEntrieNum = robBanks(0).length
161780712aaSxiaofeibao-xjtu  val robBanksRaddrThisLine = RegInit(1.U(eachBankEntrieNum.W))
162780712aaSxiaofeibao-xjtu  val robBanksRaddrNextLine = Wire(UInt(eachBankEntrieNum.W))
163780712aaSxiaofeibao-xjtu  robBanksRaddrThisLine := robBanksRaddrNextLine
164780712aaSxiaofeibao-xjtu  val bankNumWidth = log2Up(bankNum)
165780712aaSxiaofeibao-xjtu  val deqPtrWidth = deqPtr.value.getWidth
166780712aaSxiaofeibao-xjtu  val robIdxThisLine = VecInit((0 until bankNum).map(i => Cat(deqPtr.value(deqPtrWidth - 1, bankNumWidth), i.U(bankNumWidth.W))))
167780712aaSxiaofeibao-xjtu  val robIdxNextLine = VecInit((0 until bankNum).map(i => Cat(deqPtr.value(deqPtrWidth - 1, bankNumWidth) + 1.U, i.U(bankNumWidth.W))))
168780712aaSxiaofeibao-xjtu  // robBanks read
169780712aaSxiaofeibao-xjtu  val robBanksRdataThisLine = VecInit(robBanks.map{ case bank =>
170780712aaSxiaofeibao-xjtu    Mux1H(robBanksRaddrThisLine, bank)
171780712aaSxiaofeibao-xjtu  })
172780712aaSxiaofeibao-xjtu  val robBanksRdataNextLine = VecInit(robBanks.map{ case bank =>
173780712aaSxiaofeibao-xjtu    val shiftBank = bank.drop(1) :+ bank(0)
174780712aaSxiaofeibao-xjtu    Mux1H(robBanksRaddrThisLine, shiftBank)
175780712aaSxiaofeibao-xjtu  })
176780712aaSxiaofeibao-xjtu  val robBanksRdataThisLineUpdate = Wire(Vec(CommitWidth, new RobEntryBundle))
177780712aaSxiaofeibao-xjtu  val robBanksRdataNextLineUpdate = Wire(Vec(CommitWidth, new RobEntryBundle))
178780712aaSxiaofeibao-xjtu  val commitValidThisLine = Wire(Vec(CommitWidth, Bool()))
179780712aaSxiaofeibao-xjtu  val hasCommitted = RegInit(VecInit(Seq.fill(CommitWidth)(false.B)))
180780712aaSxiaofeibao-xjtu  val donotNeedWalk = RegInit(VecInit(Seq.fill(CommitWidth)(false.B)))
181780712aaSxiaofeibao-xjtu  val allCommitted = Wire(Bool())
182af4bdb08SXuan Hu
183780712aaSxiaofeibao-xjtu  when(allCommitted) {
184780712aaSxiaofeibao-xjtu    hasCommitted := 0.U.asTypeOf(hasCommitted)
185780712aaSxiaofeibao-xjtu  }.elsewhen(io.commits.isCommit){
186780712aaSxiaofeibao-xjtu    for (i <- 0 until CommitWidth){
187780712aaSxiaofeibao-xjtu      hasCommitted(i) := commitValidThisLine(i) || hasCommitted(i)
188780712aaSxiaofeibao-xjtu    }
189780712aaSxiaofeibao-xjtu  }
190780712aaSxiaofeibao-xjtu  allCommitted := io.commits.isCommit && commitValidThisLine.last
191780712aaSxiaofeibao-xjtu  val walkPtrHead = Wire(new RobPtr)
192780712aaSxiaofeibao-xjtu  val changeBankAddrToDeqPtr = (walkPtrVec.head + CommitWidth.U) > lastWalkPtr
193780712aaSxiaofeibao-xjtu  when(io.redirect.valid){
194780712aaSxiaofeibao-xjtu    robBanksRaddrNextLine := UIntToOH(walkPtrHead.value(walkPtrHead.value.getWidth-1, bankAddrWidth))
195780712aaSxiaofeibao-xjtu  }.elsewhen(allCommitted || io.commits.isWalk && !changeBankAddrToDeqPtr){
196780712aaSxiaofeibao-xjtu    robBanksRaddrNextLine := Mux(robBanksRaddrThisLine.head(1) === 1.U, 1.U, robBanksRaddrThisLine << 1)
197780712aaSxiaofeibao-xjtu  }.elsewhen(io.commits.isWalk && changeBankAddrToDeqPtr){
198780712aaSxiaofeibao-xjtu    robBanksRaddrNextLine := UIntToOH(deqPtr.value(deqPtr.value.getWidth-1, bankAddrWidth))
199780712aaSxiaofeibao-xjtu  }.otherwise(
200780712aaSxiaofeibao-xjtu    robBanksRaddrNextLine := robBanksRaddrThisLine
201780712aaSxiaofeibao-xjtu  )
202780712aaSxiaofeibao-xjtu  val robDeqGroup = Reg(Vec(bankNum, new RobCommitEntryBundle))
203780712aaSxiaofeibao-xjtu  val commitInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(deqPtrVec(i).value(bankAddrWidth-1,0)))).toSeq
2044c30949dSxiao feibao  val walkInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(walkPtrVec(i).value(bankAddrWidth-1, 0)))).toSeq
205780712aaSxiaofeibao-xjtu  for (i <- 0 until CommitWidth) {
206780712aaSxiaofeibao-xjtu    connectCommitEntry(robDeqGroup(i), robBanksRdataThisLineUpdate(i))
207780712aaSxiaofeibao-xjtu    when(allCommitted){
208780712aaSxiaofeibao-xjtu      connectCommitEntry(robDeqGroup(i), robBanksRdataNextLineUpdate(i))
209780712aaSxiaofeibao-xjtu    }
210780712aaSxiaofeibao-xjtu  }
2119aca92b9SYinan Xu  // data for debug
2129aca92b9SYinan Xu  // Warn: debug_* prefix should not exist in generated verilog.
213c7d010e5SXuan Hu  val debug_microOp = DebugMem(RobSize, new DynInst)
2149aca92b9SYinan Xu  val debug_exuData = Reg(Vec(RobSize, UInt(XLEN.W))) //for debug
2159aca92b9SYinan Xu  val debug_exuDebug = Reg(Vec(RobSize, new DebugBundle)) //for debug
2168744445eSMaxpicca-Li  val debug_lsInfo = RegInit(VecInit(Seq.fill(RobSize)(DebugLsInfo.init)))
217d2b20d1aSTang Haojin  val debug_lsTopdownInfo = RegInit(VecInit(Seq.fill(RobSize)(LsTopdownInfo.init)))
218d2b20d1aSTang Haojin  val debug_lqIdxValid = RegInit(VecInit.fill(RobSize)(false.B))
219d2b20d1aSTang Haojin  val debug_lsIssued = RegInit(VecInit.fill(RobSize)(false.B))
2209aca92b9SYinan Xu
2219aca92b9SYinan Xu  val isEmpty = enqPtr === deqPtr
222780712aaSxiaofeibao-xjtu  val snptEnq = io.enq.canAccept && io.enq.req.map(x => x.valid && x.bits.snapshot).reduce(_ || _)
223780712aaSxiaofeibao-xjtu  val snapshotPtrVec = Wire(Vec(CommitWidth, new RobPtr))
224780712aaSxiaofeibao-xjtu  snapshotPtrVec(0) := io.enq.req(0).bits.robIdx
225780712aaSxiaofeibao-xjtu  for (i <- 1 until CommitWidth) {
226780712aaSxiaofeibao-xjtu    snapshotPtrVec(i) := snapshotPtrVec(0) + i.U
227780712aaSxiaofeibao-xjtu  }
228780712aaSxiaofeibao-xjtu  val snapshots = SnapshotGenerator(snapshotPtrVec, snptEnq, io.snpt.snptDeq, io.redirect.valid, io.snpt.flushVec)
229d2b20d1aSTang Haojin  val debug_lsIssue = WireDefault(debug_lsIssued)
230d2b20d1aSTang Haojin  debug_lsIssue(deqPtr.value) := io.debugHeadLsIssue
231d2b20d1aSTang Haojin
2329aca92b9SYinan Xu  /**
2339aca92b9SYinan Xu   * states of Rob
2349aca92b9SYinan Xu   */
235ccfddc82SHaojin Tang  val s_idle :: s_walk :: Nil = Enum(2)
2369aca92b9SYinan Xu  val state = RegInit(s_idle)
2379aca92b9SYinan Xu
2383b739f49SXuan Hu  val exceptionGen = Module(new ExceptionGen(params))
2399aca92b9SYinan Xu  val exceptionDataRead = exceptionGen.io.state
2409aca92b9SYinan Xu  val fflagsDataRead = Wire(Vec(CommitWidth, UInt(5.W)))
241a8db15d8Sfdy  val vxsatDataRead = Wire(Vec(CommitWidth, Bool()))
2429aca92b9SYinan Xu  io.robDeqPtr := deqPtr
243d2b20d1aSTang Haojin  io.debugRobHead := debug_microOp(deqPtr.value)
2449aca92b9SYinan Xu
2454c7680e0SXuan Hu  /**
2464c7680e0SXuan Hu   * connection of [[rab]]
2474c7680e0SXuan Hu   */
24844369838SXuan Hu  rab.io.redirect.valid := io.redirect.valid
24944369838SXuan Hu
250a8db15d8Sfdy  rab.io.req.zip(io.enq.req).map { case (dest, src) =>
251a8db15d8Sfdy    dest.bits := src.bits
252a8db15d8Sfdy    dest.valid := src.valid && io.enq.canAccept
253a8db15d8Sfdy  }
254a8db15d8Sfdy
255cda1c534Sxiaofeibao-xjtu  val walkDestSizeDeqGroup = RegInit(VecInit(Seq.fill(CommitWidth)(0.U(log2Up(MaxUopSize + 1).W))))
256780712aaSxiaofeibao-xjtu  val realDestSizeSeq = VecInit(robDeqGroup.zip(hasCommitted).map{case (r, h) => Mux(h, 0.U, r.realDestSize)})
257780712aaSxiaofeibao-xjtu  val walkDestSizeSeq = VecInit(robDeqGroup.zip(donotNeedWalk).map{case (r, d) => Mux(d, 0.U, r.realDestSize)})
258780712aaSxiaofeibao-xjtu  val commitSizeSumSeq = VecInit((0 until CommitWidth).map(i => realDestSizeSeq.take(i + 1).reduce(_ +& _)))
259780712aaSxiaofeibao-xjtu  val walkSizeSumSeq   = VecInit((0 until CommitWidth).map(i => walkDestSizeSeq.take(i + 1).reduce(_ +& _)))
260780712aaSxiaofeibao-xjtu  val commitSizeSumCond = VecInit(commitValidThisLine.zip(hasCommitted).map{case (c,h) => (c || h) && io.commits.isCommit})
261780712aaSxiaofeibao-xjtu  val walkSizeSumCond   = VecInit(io.commits.walkValid.zip(donotNeedWalk).map{case (w,d) => (w || d) && io.commits.isWalk})
262cda1c534Sxiaofeibao-xjtu  val commitSizeSum = PriorityMuxDefault(commitSizeSumCond.reverse.zip(commitSizeSumSeq.reverse), 0.U)
263cda1c534Sxiaofeibao-xjtu  val walkSizeSum   = PriorityMuxDefault(walkSizeSumCond.reverse.zip(walkSizeSumSeq.reverse), 0.U)
26444369838SXuan Hu
26565f65924SXuan Hu  rab.io.fromRob.commitSize := commitSizeSum
26665f65924SXuan Hu  rab.io.fromRob.walkSize := walkSizeSum
267c4b56310SHaojin Tang  rab.io.snpt := io.snpt
2689b9e991bSHaojin Tang  rab.io.snpt.snptEnq := snptEnq
269a8db15d8Sfdy
270a8db15d8Sfdy  io.rabCommits := rab.io.commits
271cda1c534Sxiaofeibao-xjtu  io.diffCommits.foreach(_ := rab.io.diffCommits.get)
272a8db15d8Sfdy
2739aca92b9SYinan Xu  /**
2744c7680e0SXuan Hu   * connection of [[vtypeBuffer]]
2754c7680e0SXuan Hu   */
2764c7680e0SXuan Hu
2774c7680e0SXuan Hu  vtypeBuffer.io.redirect.valid := io.redirect.valid
2784c7680e0SXuan Hu
2794c7680e0SXuan Hu  vtypeBuffer.io.req.zip(io.enq.req).map { case (sink, source) =>
2804c7680e0SXuan Hu    sink.valid := source.valid && io.enq.canAccept
2814c7680e0SXuan Hu    sink.bits := source.bits
2824c7680e0SXuan Hu  }
2834c7680e0SXuan Hu
2843e7f8698SXuan Hu  private val commitIsVTypeVec = VecInit(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.isVset })
2854c30949dSxiao feibao  private val walkIsVTypeVec = VecInit(io.commits.walkValid.zip(walkInfo).map { case (valid, info) => io.commits.isWalk && valid && info.isVset })
2864c7680e0SXuan Hu  vtypeBuffer.io.fromRob.commitSize := PopCount(commitIsVTypeVec)
2874c7680e0SXuan Hu  vtypeBuffer.io.fromRob.walkSize := PopCount(walkIsVTypeVec)
2884c7680e0SXuan Hu  vtypeBuffer.io.snpt := io.snpt
2894c7680e0SXuan Hu  vtypeBuffer.io.snpt.snptEnq := snptEnq
29086727929Ssinsanction  io.toDecode.isResumeVType := vtypeBuffer.io.toDecode.isResumeVType
29181535d7bSsinsanction  io.toDecode.commitVType := vtypeBuffer.io.toDecode.commitVType
29281535d7bSsinsanction  io.toDecode.walkVType := vtypeBuffer.io.toDecode.walkVType
293bd3616acSZiyue Zhang  vtypeBuffer.io.fromDecode.lastSpecVType := io.fromDecode.lastSpecVType
294bd3616acSZiyue Zhang  vtypeBuffer.io.fromDecode.specVtype := io.fromDecode.specVtype
295780712aaSxiaofeibao-xjtu
2969aca92b9SYinan Xu  // When blockBackward instruction leaves Rob (commit or walk), hasBlockBackward should be set to false.B
2979aca92b9SYinan Xu  // To reduce registers usage, for hasBlockBackward cases, we allow enqueue after ROB is empty.
298780712aaSxiaofeibao-xjtu  when(isEmpty) {
299780712aaSxiaofeibao-xjtu    hasBlockBackward := false.B
300780712aaSxiaofeibao-xjtu  }
3019aca92b9SYinan Xu  // When any instruction commits, hasNoSpecExec should be set to false.B
302780712aaSxiaofeibao-xjtu  when(io.commits.hasWalkInstr || io.commits.hasCommitInstr) {
303780712aaSxiaofeibao-xjtu    hasWaitForward := false.B
304780712aaSxiaofeibao-xjtu  }
3055c95ea2eSYinan Xu
3065c95ea2eSYinan Xu  // The wait-for-interrupt (WFI) instruction waits in the ROB until an interrupt might need servicing.
3075c95ea2eSYinan Xu  // io.csr.wfiEvent will be asserted if the WFI can resume execution, and we change the state to s_wfi_idle.
3085c95ea2eSYinan Xu  // It does not affect how interrupts are serviced. Note that WFI is noSpecExec and it does not trigger interrupts.
3095c95ea2eSYinan Xu  val hasWFI = RegInit(false.B)
3105c95ea2eSYinan Xu  io.cpu_halt := hasWFI
311342656a5SYinan Xu  // WFI Timeout: 2^20 = 1M cycles
312342656a5SYinan Xu  val wfi_cycles = RegInit(0.U(20.W))
313342656a5SYinan Xu  when(hasWFI) {
314342656a5SYinan Xu    wfi_cycles := wfi_cycles + 1.U
315342656a5SYinan Xu  }.elsewhen(!hasWFI && RegNext(hasWFI)) {
316342656a5SYinan Xu    wfi_cycles := 0.U
317342656a5SYinan Xu  }
318342656a5SYinan Xu  val wfi_timeout = wfi_cycles.andR
319342656a5SYinan Xu  when(RegNext(RegNext(io.csr.wfiEvent)) || io.flushOut.valid || wfi_timeout) {
3205c95ea2eSYinan Xu    hasWFI := false.B
321b6900d94SYinan Xu  }
3229aca92b9SYinan Xu
3239aca92b9SYinan Xu  for (i <- 0 until RenameWidth) {
3249aca92b9SYinan Xu    // we don't check whether io.redirect is valid here since redirect has higher priority
3259aca92b9SYinan Xu    when(canEnqueue(i)) {
3266ab6918fSYinan Xu      val enqUop = io.enq.req(i).bits
3276474c47fSYinan Xu      val enqIndex = allocatePtrVec(i).value
3289aca92b9SYinan Xu      // store uop in data module and debug_microOp Vec
3296474c47fSYinan Xu      debug_microOp(enqIndex) := enqUop
3306474c47fSYinan Xu      debug_microOp(enqIndex).debugInfo.dispatchTime := timer
3316474c47fSYinan Xu      debug_microOp(enqIndex).debugInfo.enqRsTime := timer
3326474c47fSYinan Xu      debug_microOp(enqIndex).debugInfo.selectTime := timer
3336474c47fSYinan Xu      debug_microOp(enqIndex).debugInfo.issueTime := timer
3346474c47fSYinan Xu      debug_microOp(enqIndex).debugInfo.writebackTime := timer
3358744445eSMaxpicca-Li      debug_microOp(enqIndex).debugInfo.tlbFirstReqTime := timer
3368744445eSMaxpicca-Li      debug_microOp(enqIndex).debugInfo.tlbRespTime := timer
3378744445eSMaxpicca-Li      debug_lsInfo(enqIndex) := DebugLsInfo.init
338d2b20d1aSTang Haojin      debug_lsTopdownInfo(enqIndex) := LsTopdownInfo.init
339d2b20d1aSTang Haojin      debug_lqIdxValid(enqIndex) := false.B
340d2b20d1aSTang Haojin      debug_lsIssued(enqIndex) := false.B
3413b739f49SXuan Hu      when (enqUop.waitForward) {
3423b739f49SXuan Hu        hasWaitForward := true.B
3439aca92b9SYinan Xu      }
344f7af4c74Schengguanghui      val enqHasTriggerCanFire = io.enq.req(i).bits.trigger.getFrontendCanFire
3453b739f49SXuan Hu      val enqHasException = ExceptionNO.selectFrontend(enqUop.exceptionVec).asUInt.orR
346af2f7849Shappy-lx      // the begin instruction of Svinval enqs so mark doingSvinval as true to indicate this process
347780712aaSxiaofeibao-xjtu      when(!enqHasTriggerCanFire && !enqHasException && enqUop.isSvinvalBegin(enqUop.flushPipe)) {
348af2f7849Shappy-lx        doingSvinval := true.B
349af2f7849Shappy-lx      }
350af2f7849Shappy-lx      // the end instruction of Svinval enqs so clear doingSvinval
351780712aaSxiaofeibao-xjtu      when(!enqHasTriggerCanFire && !enqHasException && enqUop.isSvinvalEnd(enqUop.flushPipe)) {
352af2f7849Shappy-lx        doingSvinval := false.B
353af2f7849Shappy-lx      }
354af2f7849Shappy-lx      // when we are in the process of Svinval software code area , only Svinval.vma and end instruction of Svinval can appear
3553b739f49SXuan Hu      assert(!doingSvinval || (enqUop.isSvinval(enqUop.flushPipe) || enqUop.isSvinvalEnd(enqUop.flushPipe)))
356f7af4c74Schengguanghui      when(enqUop.isWFI && !enqHasException && !enqHasTriggerCanFire) {
3575c95ea2eSYinan Xu        hasWFI := true.B
358b6900d94SYinan Xu      }
359e4f69d78Ssfencevma
360780712aaSxiaofeibao-xjtu      robEntries(enqIndex).mmio := false.B
361780712aaSxiaofeibao-xjtu      robEntries(enqIndex).vls := enqUop.vlsInstr
3629aca92b9SYinan Xu    }
3639aca92b9SYinan Xu  }
3643b601ae0SXuan Hu
3653b601ae0SXuan Hu  for (i <- 0 until RenameWidth) {
3663b601ae0SXuan Hu    val enqUop = io.enq.req(i)
3673b601ae0SXuan Hu    when(enqUop.valid && enqUop.bits.blockBackward && io.enq.canAccept) {
3683b601ae0SXuan Hu      hasBlockBackward := true.B
3693b601ae0SXuan Hu    }
3703b601ae0SXuan Hu  }
3713b601ae0SXuan Hu
372a8db15d8Sfdy  val dispatchNum = Mux(io.enq.canAccept, PopCount(io.enq.req.map(req => req.valid && req.bits.firstUop)), 0.U)
37375b25016SYinan Xu  io.enq.isEmpty := RegNext(isEmpty && !VecInit(io.enq.req.map(_.valid)).asUInt.orR)
3749aca92b9SYinan Xu
37509309bdbSYinan Xu  when(!io.wfi_enable) {
37609309bdbSYinan Xu    hasWFI := false.B
37709309bdbSYinan Xu  }
3784aa9ed34Sfdy  // sel vsetvl's flush position
3794aa9ed34Sfdy  val vs_idle :: vs_waitVinstr :: vs_waitFlush :: Nil = Enum(3)
3804aa9ed34Sfdy  val vsetvlState = RegInit(vs_idle)
3814aa9ed34Sfdy
3824aa9ed34Sfdy  val firstVInstrFtqPtr = RegInit(0.U.asTypeOf(new FtqPtr))
3834aa9ed34Sfdy  val firstVInstrFtqOffset = RegInit(0.U.asTypeOf(UInt(log2Up(PredictWidth).W)))
3844aa9ed34Sfdy  val firstVInstrRobIdx = RegInit(0.U.asTypeOf(new RobPtr))
3854aa9ed34Sfdy
3864aa9ed34Sfdy  val enq0 = io.enq.req(0)
387d91483a6Sfdy  val enq0IsVset = enq0.bits.isVset && enq0.bits.lastUop && canEnqueue(0)
3883b739f49SXuan Hu  val enq0IsVsetFlush = enq0IsVset && enq0.bits.flushPipe
389239413e5SXuan Hu  val enqIsVInstrVec = io.enq.req.zip(canEnqueue).map { case (req, fire) => FuType.isVArith(req.bits.fuType) && fire }
3904aa9ed34Sfdy  // for vs_idle
3914aa9ed34Sfdy  val firstVInstrIdle = PriorityMux(enqIsVInstrVec.zip(io.enq.req).drop(1) :+ (true.B, 0.U.asTypeOf(io.enq.req(0).cloneType)))
3924aa9ed34Sfdy  // for vs_waitVinstr
3934aa9ed34Sfdy  val enqIsVInstrOrVset = (enqIsVInstrVec(0) || enq0IsVset) +: enqIsVInstrVec.drop(1)
3944aa9ed34Sfdy  val firstVInstrWait = PriorityMux(enqIsVInstrOrVset, io.enq.req)
3954aa9ed34Sfdy  when(vsetvlState === vs_idle) {
3963b739f49SXuan Hu    firstVInstrFtqPtr := firstVInstrIdle.bits.ftqPtr
3973b739f49SXuan Hu    firstVInstrFtqOffset := firstVInstrIdle.bits.ftqOffset
3984aa9ed34Sfdy    firstVInstrRobIdx := firstVInstrIdle.bits.robIdx
3994aa9ed34Sfdy  }.elsewhen(vsetvlState === vs_waitVinstr) {
400a8db15d8Sfdy    when(Cat(enqIsVInstrOrVset).orR) {
4013b739f49SXuan Hu      firstVInstrFtqPtr := firstVInstrWait.bits.ftqPtr
4023b739f49SXuan Hu      firstVInstrFtqOffset := firstVInstrWait.bits.ftqOffset
4034aa9ed34Sfdy      firstVInstrRobIdx := firstVInstrWait.bits.robIdx
4044aa9ed34Sfdy    }
405a8db15d8Sfdy  }
4064aa9ed34Sfdy
4074aa9ed34Sfdy  val hasVInstrAfterI = Cat(enqIsVInstrVec(0)).orR
408a8db15d8Sfdy  when(vsetvlState === vs_idle && !io.redirect.valid) {
4094aa9ed34Sfdy    when(enq0IsVsetFlush) {
4104aa9ed34Sfdy      vsetvlState := Mux(hasVInstrAfterI, vs_waitFlush, vs_waitVinstr)
4114aa9ed34Sfdy    }
4124aa9ed34Sfdy  }.elsewhen(vsetvlState === vs_waitVinstr) {
4134aa9ed34Sfdy    when(io.redirect.valid) {
4144aa9ed34Sfdy      vsetvlState := vs_idle
4154aa9ed34Sfdy    }.elsewhen(Cat(enqIsVInstrOrVset).orR) {
4164aa9ed34Sfdy      vsetvlState := vs_waitFlush
4174aa9ed34Sfdy    }
4184aa9ed34Sfdy  }.elsewhen(vsetvlState === vs_waitFlush) {
4194aa9ed34Sfdy    when(io.redirect.valid) {
4204aa9ed34Sfdy      vsetvlState := vs_idle
4214aa9ed34Sfdy    }
4224aa9ed34Sfdy  }
42309309bdbSYinan Xu
424d2b20d1aSTang Haojin  // lqEnq
425d2b20d1aSTang Haojin  io.debugEnqLsq.needAlloc.map(_(0)).zip(io.debugEnqLsq.req).foreach { case (alloc, req) =>
426d2b20d1aSTang Haojin    when(io.debugEnqLsq.canAccept && alloc && req.valid) {
427d2b20d1aSTang Haojin      debug_microOp(req.bits.robIdx.value).lqIdx := req.bits.lqIdx
428d2b20d1aSTang Haojin      debug_lqIdxValid(req.bits.robIdx.value) := true.B
429d2b20d1aSTang Haojin    }
430d2b20d1aSTang Haojin  }
431d2b20d1aSTang Haojin
432d2b20d1aSTang Haojin  // lsIssue
433d2b20d1aSTang Haojin  when(io.debugHeadLsIssue) {
434d2b20d1aSTang Haojin    debug_lsIssued(deqPtr.value) := true.B
435d2b20d1aSTang Haojin  }
436d2b20d1aSTang Haojin
4379aca92b9SYinan Xu  /**
4389aca92b9SYinan Xu   * Writeback (from execution units)
4399aca92b9SYinan Xu   */
4403b739f49SXuan Hu  for (wb <- exuWBs) {
4416ab6918fSYinan Xu    when(wb.valid) {
4423b739f49SXuan Hu      val wbIdx = wb.bits.robIdx.value
443618b89e6Slewislzh      debug_exuData(wbIdx) := wb.bits.data(0)
4446ab6918fSYinan Xu      debug_exuDebug(wbIdx) := wb.bits.debug
4453b739f49SXuan Hu      debug_microOp(wbIdx).debugInfo.enqRsTime := wb.bits.debugInfo.enqRsTime
4463b739f49SXuan Hu      debug_microOp(wbIdx).debugInfo.selectTime := wb.bits.debugInfo.selectTime
4473b739f49SXuan Hu      debug_microOp(wbIdx).debugInfo.issueTime := wb.bits.debugInfo.issueTime
4483b739f49SXuan Hu      debug_microOp(wbIdx).debugInfo.writebackTime := wb.bits.debugInfo.writebackTime
4499aca92b9SYinan Xu
450b211808bShappy-lx      // debug for lqidx and sqidx
451141a6449SXuan Hu      debug_microOp(wbIdx).lqIdx := wb.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr))
452141a6449SXuan Hu      debug_microOp(wbIdx).sqIdx := wb.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr))
453b211808bShappy-lx
4549aca92b9SYinan Xu      val debug_Uop = debug_microOp(wbIdx)
4559aca92b9SYinan Xu      XSInfo(true.B,
4563b739f49SXuan Hu        p"writebacked pc 0x${Hexadecimal(debug_Uop.pc)} wen ${debug_Uop.rfWen} " +
457618b89e6Slewislzh          p"data 0x${Hexadecimal(wb.bits.data(0))} ldst ${debug_Uop.ldest} pdst ${debug_Uop.pdest} " +
4583b739f49SXuan Hu          p"skip ${wb.bits.debug.isMMIO} robIdx: ${wb.bits.robIdx}\n"
4599aca92b9SYinan Xu      )
4609aca92b9SYinan Xu    }
4619aca92b9SYinan Xu  }
4623b739f49SXuan Hu
4633b739f49SXuan Hu  val writebackNum = PopCount(exuWBs.map(_.valid))
4649aca92b9SYinan Xu  XSInfo(writebackNum =/= 0.U, "writebacked %d insts\n", writebackNum)
4659aca92b9SYinan Xu
466e4f69d78Ssfencevma  for (i <- 0 until LoadPipelineWidth) {
467e4f69d78Ssfencevma    when(RegNext(io.lsq.mmio(i))) {
468780712aaSxiaofeibao-xjtu      robEntries(RegEnable(io.lsq.uop(i).robIdx, io.lsq.mmio(i)).value).mmio := true.B
469e4f69d78Ssfencevma    }
470e4f69d78Ssfencevma  }
4719aca92b9SYinan Xu
472780712aaSxiaofeibao-xjtu
4739aca92b9SYinan Xu  /**
4749aca92b9SYinan Xu   * RedirectOut: Interrupt and Exceptions
4759aca92b9SYinan Xu   */
476ffebba96Sxiao feibao  val deqDispatchData = robEntries(deqPtr.value)
4779aca92b9SYinan Xu  val debug_deqUop = debug_microOp(deqPtr.value)
4789aca92b9SYinan Xu
479571677c9Sxiaofeibao-xjtu  val deqPtrEntry = robDeqGroup(deqPtr.value(bankAddrWidth-1,0))
480571677c9Sxiaofeibao-xjtu  val deqPtrEntryValid = deqPtrEntry.commit_v
4819aca92b9SYinan Xu  val intrBitSetReg = RegNext(io.csr.intrBitSet)
482571677c9Sxiaofeibao-xjtu  val intrEnable = intrBitSetReg && !hasWaitForward && deqPtrEntry.interrupt_safe
483571677c9Sxiaofeibao-xjtu  val deqNeedFlush = deqPtrEntry.needFlush && deqPtrEntry.commit_v && deqPtrEntry.commit_w
484571677c9Sxiaofeibao-xjtu  val deqHitExceptionGenState = exceptionDataRead.valid && exceptionDataRead.bits.robIdx === deqPtr
485571677c9Sxiaofeibao-xjtu  val deqNeedFlushAndHitExceptionGenState = deqNeedFlush && deqHitExceptionGenState
486571677c9Sxiaofeibao-xjtu  val exceptionGenStateIsException = exceptionDataRead.bits.exceptionVec.asUInt.orR || exceptionDataRead.bits.singleStep || exceptionDataRead.bits.trigger.canFire
487571677c9Sxiaofeibao-xjtu  val deqHasException = deqNeedFlushAndHitExceptionGenState && exceptionGenStateIsException
488571677c9Sxiaofeibao-xjtu  val deqHasFlushPipe = deqNeedFlushAndHitExceptionGenState && exceptionDataRead.bits.flushPipe
489571677c9Sxiaofeibao-xjtu  val deqHasReplayInst = deqNeedFlushAndHitExceptionGenState && exceptionDataRead.bits.replayInst
49072951335SLi Qianruo
49184e47f35SLi Qianruo  XSDebug(deqHasException && exceptionDataRead.bits.singleStep, "Debug Mode: Deq has singlestep exception\n")
492f7af4c74Schengguanghui  XSDebug(deqHasException && exceptionDataRead.bits.trigger.getFrontendCanFire, "Debug Mode: Deq has frontend trigger exception\n")
493f7af4c74Schengguanghui  XSDebug(deqHasException && exceptionDataRead.bits.trigger.getBackendCanFire, "Debug Mode: Deq has backend trigger exception\n")
49484e47f35SLi Qianruo
495571677c9Sxiaofeibao-xjtu  val isFlushPipe = deqPtrEntry.commit_w && (deqHasFlushPipe || deqHasReplayInst)
4969aca92b9SYinan Xu
497571677c9Sxiaofeibao-xjtu  val isVsetFlushPipe = deqPtrEntry.commit_w && deqHasFlushPipe && exceptionDataRead.bits.isVset
498a8db15d8Sfdy  //  val needModifyFtqIdxOffset = isVsetFlushPipe && (vsetvlState === vs_waitFlush)
499a8db15d8Sfdy  val needModifyFtqIdxOffset = false.B
500a8db15d8Sfdy  io.isVsetFlushPipe := isVsetFlushPipe
501f4b2089aSYinan Xu  // io.flushOut will trigger redirect at the next cycle.
502f4b2089aSYinan Xu  // Block any redirect or commit at the next cycle.
503f4b2089aSYinan Xu  val lastCycleFlush = RegNext(io.flushOut.valid)
504f4b2089aSYinan Xu
505571677c9Sxiaofeibao-xjtu  io.flushOut.valid := (state === s_idle) && deqPtrEntryValid && (intrEnable || deqHasException || isFlushPipe) && !lastCycleFlush
506f4b2089aSYinan Xu  io.flushOut.bits := DontCare
50714a67055Ssfencevma  io.flushOut.bits.isRVC := deqDispatchData.isRVC
5084aa9ed34Sfdy  io.flushOut.bits.robIdx := Mux(needModifyFtqIdxOffset, firstVInstrRobIdx, deqPtr)
5094aa9ed34Sfdy  io.flushOut.bits.ftqIdx := Mux(needModifyFtqIdxOffset, firstVInstrFtqPtr, deqDispatchData.ftqIdx)
5104aa9ed34Sfdy  io.flushOut.bits.ftqOffset := Mux(needModifyFtqIdxOffset, firstVInstrFtqOffset, deqDispatchData.ftqOffset)
511571677c9Sxiaofeibao-xjtu  io.flushOut.bits.level := Mux(deqHasReplayInst || intrEnable || deqHasException || needModifyFtqIdxOffset, RedirectLevel.flush, RedirectLevel.flushAfter) // TODO use this to implement "exception next"
512f4b2089aSYinan Xu  io.flushOut.bits.interrupt := true.B
5139aca92b9SYinan Xu  XSPerfAccumulate("interrupt_num", io.flushOut.valid && intrEnable)
514571677c9Sxiaofeibao-xjtu  XSPerfAccumulate("exception_num", io.flushOut.valid && deqHasException)
5159aca92b9SYinan Xu  XSPerfAccumulate("flush_pipe_num", io.flushOut.valid && isFlushPipe)
5169aca92b9SYinan Xu  XSPerfAccumulate("replay_inst_num", io.flushOut.valid && isFlushPipe && deqHasReplayInst)
5179aca92b9SYinan Xu
518571677c9Sxiaofeibao-xjtu  val exceptionHappen = (state === s_idle) && deqPtrEntryValid && (intrEnable || deqHasException) && !lastCycleFlush
5199aca92b9SYinan Xu  io.exception.valid := RegNext(exceptionHappen)
5203b739f49SXuan Hu  io.exception.bits.pc := RegEnable(debug_deqUop.pc, exceptionHappen)
5216f483f86SXuan Hu  io.exception.bits.gpaddr := io.readGPAMemData
5223b739f49SXuan Hu  io.exception.bits.instr := RegEnable(debug_deqUop.instr, exceptionHappen)
5233b739f49SXuan Hu  io.exception.bits.commitType := RegEnable(deqDispatchData.commitType, exceptionHappen)
5243b739f49SXuan Hu  io.exception.bits.exceptionVec := RegEnable(exceptionDataRead.bits.exceptionVec, exceptionHappen)
5253b739f49SXuan Hu  io.exception.bits.singleStep := RegEnable(exceptionDataRead.bits.singleStep, exceptionHappen)
5263b739f49SXuan Hu  io.exception.bits.crossPageIPFFix := RegEnable(exceptionDataRead.bits.crossPageIPFFix, exceptionHappen)
5279aca92b9SYinan Xu  io.exception.bits.isInterrupt := RegEnable(intrEnable, exceptionHappen)
528e25e4d90SXuan Hu  io.exception.bits.isHls := RegEnable(deqDispatchData.isHls, exceptionHappen)
529780712aaSxiaofeibao-xjtu  io.exception.bits.vls := RegEnable(robEntries(deqPtr.value).vls, exceptionHappen)
530f7af4c74Schengguanghui  io.exception.bits.trigger := RegEnable(exceptionDataRead.bits.trigger, exceptionHappen)
5319aca92b9SYinan Xu
5326f483f86SXuan Hu  // data will be one cycle after valid
5336f483f86SXuan Hu  io.readGPAMemAddr.valid := exceptionHappen
5346f483f86SXuan Hu  io.readGPAMemAddr.bits.ftqPtr := exceptionDataRead.bits.ftqPtr
5356f483f86SXuan Hu  io.readGPAMemAddr.bits.ftqOffset := exceptionDataRead.bits.ftqOffset
5366f483f86SXuan Hu
5379aca92b9SYinan Xu  XSDebug(io.flushOut.valid,
5383b739f49SXuan Hu    p"generate redirect: pc 0x${Hexadecimal(io.exception.bits.pc)} intr $intrEnable " +
539571677c9Sxiaofeibao-xjtu      p"excp $deqHasException flushPipe $isFlushPipe " +
5409aca92b9SYinan Xu      p"Trap_target 0x${Hexadecimal(io.csr.trapTarget)} exceptionVec ${Binary(exceptionDataRead.bits.exceptionVec.asUInt)}\n")
5419aca92b9SYinan Xu
5429aca92b9SYinan Xu
5439aca92b9SYinan Xu  /**
5449aca92b9SYinan Xu   * Commits (and walk)
5459aca92b9SYinan Xu   * They share the same width.
5469aca92b9SYinan Xu   */
547780712aaSxiaofeibao-xjtu  // T redirect.valid, T+1 use walkPtrVec read robEntries, T+2 start walk, shouldWalkVec used in T+2
548780712aaSxiaofeibao-xjtu  val shouldWalkVec = Wire(Vec(CommitWidth,Bool()))
549780712aaSxiaofeibao-xjtu  val walkingPtrVec = RegNext(walkPtrVec)
550780712aaSxiaofeibao-xjtu  when(io.redirect.valid){
551780712aaSxiaofeibao-xjtu    shouldWalkVec := 0.U.asTypeOf(shouldWalkVec)
552780712aaSxiaofeibao-xjtu  }.elsewhen(RegNext(io.redirect.valid)){
553780712aaSxiaofeibao-xjtu    shouldWalkVec := 0.U.asTypeOf(shouldWalkVec)
554780712aaSxiaofeibao-xjtu  }.elsewhen(state === s_walk){
555780712aaSxiaofeibao-xjtu    shouldWalkVec := VecInit(walkingPtrVec.map(_ <= lastWalkPtr).zip(donotNeedWalk).map(x => x._1 && !x._2))
556780712aaSxiaofeibao-xjtu  }.otherwise(
557780712aaSxiaofeibao-xjtu    shouldWalkVec := 0.U.asTypeOf(shouldWalkVec)
558780712aaSxiaofeibao-xjtu  )
559c0f8424bSzhanglyGit  val walkFinished = walkPtrTrue > lastWalkPtr
56065f65924SXuan Hu  rab.io.fromRob.walkEnd := state === s_walk && walkFinished
5614c7680e0SXuan Hu  vtypeBuffer.io.fromRob.walkEnd := state === s_walk && walkFinished
5629aca92b9SYinan Xu
5639aca92b9SYinan Xu  require(RenameWidth <= CommitWidth)
5649aca92b9SYinan Xu
5659aca92b9SYinan Xu  // wiring to csr
566f1ba628bSHaojin Tang  val (wflags, dirtyFs) = (0 until CommitWidth).map(i => {
5676474c47fSYinan Xu    val v = io.commits.commitValid(i)
5689aca92b9SYinan Xu    val info = io.commits.info(i)
569780712aaSxiaofeibao-xjtu    (v & info.wflags, v & info.dirtyFs)
5709aca92b9SYinan Xu  }).unzip
5719aca92b9SYinan Xu  val fflags = Wire(Valid(UInt(5.W)))
5726474c47fSYinan Xu  fflags.valid := io.commits.isCommit && VecInit(wflags).asUInt.orR
5739aca92b9SYinan Xu  fflags.bits := wflags.zip(fflagsDataRead).map({
5749aca92b9SYinan Xu    case (w, f) => Mux(w, f, 0.U)
5759aca92b9SYinan Xu  }).reduce(_ | _)
5763af3539fSZiyue Zhang  val dirtyVs = (0 until CommitWidth).map(i => {
5773af3539fSZiyue Zhang    val v = io.commits.commitValid(i)
5783af3539fSZiyue Zhang    val info = io.commits.info(i)
5793af3539fSZiyue Zhang    v & info.dirtyVs
5803af3539fSZiyue Zhang  })
581f1ba628bSHaojin Tang  val dirty_fs = io.commits.isCommit && VecInit(dirtyFs).asUInt.orR
5823af3539fSZiyue Zhang  val dirty_vs = io.commits.isCommit && VecInit(dirtyVs).asUInt.orR
5839aca92b9SYinan Xu
5845110577fSZiyue Zhang  val resetVstart = dirty_vs && !io.vstartIsZero
5855110577fSZiyue Zhang
5865110577fSZiyue Zhang  io.csr.vstart.valid := RegNext(Mux(exceptionHappen, exceptionDataRead.bits.vstartEn, resetVstart))
5875110577fSZiyue Zhang  io.csr.vstart.bits := RegNext(Mux(exceptionHappen, exceptionDataRead.bits.vstart, 0.U))
5885110577fSZiyue Zhang
589a8db15d8Sfdy  val vxsat = Wire(Valid(Bool()))
590a8db15d8Sfdy  vxsat.valid := io.commits.isCommit && vxsat.bits
591a8db15d8Sfdy  vxsat.bits := io.commits.commitValid.zip(vxsatDataRead).map {
592a8db15d8Sfdy    case (valid, vxsat) => valid & vxsat
593a8db15d8Sfdy  }.reduce(_ | _)
594a8db15d8Sfdy
5959aca92b9SYinan Xu  // when mispredict branches writeback, stop commit in the next 2 cycles
5969aca92b9SYinan Xu  // TODO: don't check all exu write back
5973b739f49SXuan Hu  val misPredWb = Cat(VecInit(redirectWBs.map(wb =>
5982f2ee3b1SXuan Hu    wb.bits.redirect.get.bits.cfiUpdate.isMisPred && wb.bits.redirect.get.valid && wb.valid
59983ba63b3SXuan Hu  ).toSeq)).orR
6009aca92b9SYinan Xu  val misPredBlockCounter = Reg(UInt(3.W))
6019aca92b9SYinan Xu  misPredBlockCounter := Mux(misPredWb,
6029aca92b9SYinan Xu    "b111".U,
6039aca92b9SYinan Xu    misPredBlockCounter >> 1.U
6049aca92b9SYinan Xu  )
6059aca92b9SYinan Xu  val misPredBlock = misPredBlockCounter(0)
606571677c9Sxiaofeibao-xjtu  val deqFlushBlockCounter = Reg(UInt(3.W))
607571677c9Sxiaofeibao-xjtu  val deqFlushBlock = deqFlushBlockCounter(0)
608571677c9Sxiaofeibao-xjtu  val deqHasFlushed = Reg(Bool())
609571677c9Sxiaofeibao-xjtu  val deqHitRedirectReg = RegNext(io.redirect.valid && io.redirect.bits.robIdx === deqPtr)
610571677c9Sxiaofeibao-xjtu  when(deqNeedFlush && deqHitRedirectReg){
611571677c9Sxiaofeibao-xjtu    deqFlushBlockCounter := "b111".U
612571677c9Sxiaofeibao-xjtu  }.otherwise{
613571677c9Sxiaofeibao-xjtu    deqFlushBlockCounter := deqFlushBlockCounter >> 1.U
614571677c9Sxiaofeibao-xjtu  }
615571677c9Sxiaofeibao-xjtu  when(deqNeedFlush && io.flushOut.valid){
616571677c9Sxiaofeibao-xjtu    deqHasFlushed := true.B
617571677c9Sxiaofeibao-xjtu  }.elsewhen(!deqNeedFlush){
618571677c9Sxiaofeibao-xjtu    deqHasFlushed := false.B
619571677c9Sxiaofeibao-xjtu  }
620571677c9Sxiaofeibao-xjtu  val blockCommit = misPredBlock || lastCycleFlush || hasWFI || io.redirect.valid || (deqNeedFlush && !deqHasFlushed && !deqHasFlushPipe) || deqFlushBlock
6219aca92b9SYinan Xu
622ccfddc82SHaojin Tang  io.commits.isWalk := state === s_walk
6236474c47fSYinan Xu  io.commits.isCommit := state === s_idle && !blockCommit
624780712aaSxiaofeibao-xjtu
625780712aaSxiaofeibao-xjtu  val walk_v = VecInit(walkingPtrVec.map(ptr => robEntries(ptr.value).valid))
626780712aaSxiaofeibao-xjtu  val commit_vDeqGroup = VecInit(robDeqGroup.map(_.commit_v))
627780712aaSxiaofeibao-xjtu  val commit_wDeqGroup = VecInit(robDeqGroup.map(_.commit_w))
628780712aaSxiaofeibao-xjtu  val realCommitLast = deqPtrVec(0).lineHeadPtr + Fill(bankAddrWidth, 1.U)
629780712aaSxiaofeibao-xjtu  val commit_block = VecInit((0 until CommitWidth).map(i => !commit_wDeqGroup(i) && !hasCommitted(i)))
630571677c9Sxiaofeibao-xjtu  val allowOnlyOneCommit = VecInit(robDeqGroup.map(x => x.commit_v && x.needFlush)).asUInt.orR || intrBitSetReg
6319aca92b9SYinan Xu  // for instructions that may block others, we don't allow them to commit
632780712aaSxiaofeibao-xjtu  io.commits.commitValid := PriorityMux(commitValidThisLine, (0 until CommitWidth).map(i => (commitValidThisLine.asUInt >> i).asUInt.asTypeOf(io.commits.commitValid)))
633571677c9Sxiaofeibao-xjtu
6349aca92b9SYinan Xu  for (i <- 0 until CommitWidth) {
6359aca92b9SYinan Xu    // defaults: state === s_idle and instructions commit
6369aca92b9SYinan Xu    // when intrBitSetReg, allow only one instruction to commit at each clock cycle
637571677c9Sxiaofeibao-xjtu    val isBlocked = intrEnable || (deqNeedFlush && !deqHasFlushed && !deqHasFlushPipe)
638780712aaSxiaofeibao-xjtu    val isBlockedByOlder = if (i != 0) commit_block.asUInt(i, 0).orR || allowOnlyOneCommit && !hasCommitted.asUInt(i - 1, 0).andR else false.B
639780712aaSxiaofeibao-xjtu    commitValidThisLine(i) := commit_vDeqGroup(i) && commit_wDeqGroup(i) && !isBlocked && !isBlockedByOlder && !hasCommitted(i)
640780712aaSxiaofeibao-xjtu    io.commits.info(i) := commitInfo(i)
641fa7f2c26STang Haojin    io.commits.robIdx(i) := deqPtrVec(i)
6429aca92b9SYinan Xu
6436474c47fSYinan Xu    io.commits.walkValid(i) := shouldWalkVec(i)
644935edac4STang Haojin    when(state === s_walk) {
6456474c47fSYinan Xu      when(io.commits.isWalk && state === s_walk && shouldWalkVec(i)) {
646ef8fa011SXuan Hu        XSError(!walk_v(i), s"The walking entry($i) should be valid\n")
6476474c47fSYinan Xu      }
6489aca92b9SYinan Xu    }
6499aca92b9SYinan Xu
6506474c47fSYinan Xu    XSInfo(io.commits.isCommit && io.commits.commitValid(i),
651c61abc0cSXuan Hu      "retired pc %x wen %d ldest %d pdest %x data %x fflags: %b vxsat: %b\n",
6523b739f49SXuan Hu      debug_microOp(deqPtrVec(i).value).pc,
6539aca92b9SYinan Xu      io.commits.info(i).rfWen,
654780712aaSxiaofeibao-xjtu      io.commits.info(i).debug_ldest.getOrElse(0.U),
655780712aaSxiaofeibao-xjtu      io.commits.info(i).debug_pdest.getOrElse(0.U),
6569aca92b9SYinan Xu      debug_exuData(deqPtrVec(i).value),
657a8db15d8Sfdy      fflagsDataRead(i),
658a8db15d8Sfdy      vxsatDataRead(i)
6599aca92b9SYinan Xu    )
6606474c47fSYinan Xu    XSInfo(state === s_walk && io.commits.walkValid(i), "walked pc %x wen %d ldst %d data %x\n",
6613b739f49SXuan Hu      debug_microOp(walkPtrVec(i).value).pc,
6629aca92b9SYinan Xu      io.commits.info(i).rfWen,
663780712aaSxiaofeibao-xjtu      io.commits.info(i).debug_ldest.getOrElse(0.U),
6649aca92b9SYinan Xu      debug_exuData(walkPtrVec(i).value)
6659aca92b9SYinan Xu    )
6669aca92b9SYinan Xu  }
6679aca92b9SYinan Xu
668a8db15d8Sfdy  // sync fflags/dirty_fs/vxsat to csr
669780712aaSxiaofeibao-xjtu  io.csr.fflags := RegNext(fflags)
670780712aaSxiaofeibao-xjtu  io.csr.dirty_fs := RegNext(dirty_fs)
6713af3539fSZiyue Zhang  io.csr.dirty_vs := RegNext(dirty_vs)
672780712aaSxiaofeibao-xjtu  io.csr.vxsat := RegNext(vxsat)
6739aca92b9SYinan Xu
6749aca92b9SYinan Xu  // commit load/store to lsq
6756474c47fSYinan Xu  val ldCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.LOAD))
67686c54d62SXuan Hu  // TODO: Check if meet the require that only set scommit when commit scala store uop
67725df626eSgood-circle  val stCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.STORE && !robEntries(deqPtrVec(i).value).vls ))
67820a5248fSzhanglinjuan  val deqPtrVec_next = Wire(Vec(CommitWidth, Output(new RobPtr)))
6796474c47fSYinan Xu  io.lsq.lcommit := RegNext(Mux(io.commits.isCommit, PopCount(ldCommitVec), 0.U))
6806474c47fSYinan Xu  io.lsq.scommit := RegNext(Mux(io.commits.isCommit, PopCount(stCommitVec), 0.U))
6816474c47fSYinan Xu  // indicate a pending load or store
682780712aaSxiaofeibao-xjtu  io.lsq.pendingld := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.LOAD && robEntries(deqPtr.value).valid && robEntries(deqPtr.value).mmio)
683552da88aSXuan Hu  // TODO: Check if need deassert pendingst when it is vst
684780712aaSxiaofeibao-xjtu  io.lsq.pendingst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && robEntries(deqPtr.value).valid)
685552da88aSXuan Hu  // TODO: Check if set correctly when vector store is at the head of ROB
68625df626eSgood-circle  io.lsq.pendingVst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && robEntries(deqPtr.value).valid && robEntries(deqPtr.value).vls)
6876474c47fSYinan Xu  io.lsq.commit := RegNext(io.commits.isCommit && io.commits.commitValid(0))
688e4f69d78Ssfencevma  io.lsq.pendingPtr := RegNext(deqPtr)
68920a5248fSzhanglinjuan  io.lsq.pendingPtrNext := RegNext(deqPtrVec_next.head)
6909aca92b9SYinan Xu
6919aca92b9SYinan Xu  /**
6929aca92b9SYinan Xu   * state changes
693ccfddc82SHaojin Tang   * (1) redirect: switch to s_walk
694ccfddc82SHaojin Tang   * (2) walk: when walking comes to the end, switch to s_idle
6959aca92b9SYinan Xu   */
6964c7680e0SXuan Hu  val state_next = Mux(
697780712aaSxiaofeibao-xjtu    io.redirect.valid || RegNext(io.redirect.valid), s_walk,
6984c7680e0SXuan Hu    Mux(
6994c7680e0SXuan Hu      state === s_walk && walkFinished && rab.io.status.walkEnd && vtypeBuffer.io.status.walkEnd, s_idle,
7004c7680e0SXuan Hu      state
7014c7680e0SXuan Hu    )
7024c7680e0SXuan Hu  )
7037e8294acSYinan Xu  XSPerfAccumulate("s_idle_to_idle", state === s_idle && state_next === s_idle)
7047e8294acSYinan Xu  XSPerfAccumulate("s_idle_to_walk", state === s_idle && state_next === s_walk)
7057e8294acSYinan Xu  XSPerfAccumulate("s_walk_to_idle", state === s_walk && state_next === s_idle)
7067e8294acSYinan Xu  XSPerfAccumulate("s_walk_to_walk", state === s_walk && state_next === s_walk)
7079aca92b9SYinan Xu  state := state_next
7089aca92b9SYinan Xu
7099aca92b9SYinan Xu  /**
7109aca92b9SYinan Xu   * pointers and counters
7119aca92b9SYinan Xu   */
712780712aaSxiaofeibao-xjtu  val deqPtrGenModule = Module(new NewRobDeqPtrWrapper)
7139aca92b9SYinan Xu  deqPtrGenModule.io.state := state
714cda1c534Sxiaofeibao-xjtu  deqPtrGenModule.io.deq_v := commit_vDeqGroup
715cda1c534Sxiaofeibao-xjtu  deqPtrGenModule.io.deq_w := commit_wDeqGroup
7169aca92b9SYinan Xu  deqPtrGenModule.io.exception_state := exceptionDataRead
7179aca92b9SYinan Xu  deqPtrGenModule.io.intrBitSetReg := intrBitSetReg
7183b739f49SXuan Hu  deqPtrGenModule.io.hasNoSpecExec := hasWaitForward
719571677c9Sxiaofeibao-xjtu  deqPtrGenModule.io.allowOnlyOneCommit := allowOnlyOneCommit
7201bd36f96Sxiao feibao  deqPtrGenModule.io.interrupt_safe := robDeqGroup(deqPtr.value(bankAddrWidth-1,0)).interrupt_safe
7216474c47fSYinan Xu  deqPtrGenModule.io.blockCommit := blockCommit
722780712aaSxiaofeibao-xjtu  deqPtrGenModule.io.hasCommitted := hasCommitted
723780712aaSxiaofeibao-xjtu  deqPtrGenModule.io.allCommitted := allCommitted
7249aca92b9SYinan Xu  deqPtrVec := deqPtrGenModule.io.out
72520a5248fSzhanglinjuan  deqPtrVec_next := deqPtrGenModule.io.next_out
7269aca92b9SYinan Xu
7279aca92b9SYinan Xu  val enqPtrGenModule = Module(new RobEnqPtrWrapper)
7289aca92b9SYinan Xu  enqPtrGenModule.io.redirect := io.redirect
72944369838SXuan Hu  enqPtrGenModule.io.allowEnqueue := allowEnqueue && rab.io.canEnq
7309aca92b9SYinan Xu  enqPtrGenModule.io.hasBlockBackward := hasBlockBackward
731a8db15d8Sfdy  enqPtrGenModule.io.enq := VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop))
7326474c47fSYinan Xu  enqPtrVec := enqPtrGenModule.io.out
7339aca92b9SYinan Xu
7349aca92b9SYinan Xu  // next walkPtrVec:
7359aca92b9SYinan Xu  // (1) redirect occurs: update according to state
736ccfddc82SHaojin Tang  // (2) walk: move forwards
737780712aaSxiaofeibao-xjtu  val deqPtrReadBank = deqPtrVec_next(0).lineHeadPtr
738780712aaSxiaofeibao-xjtu  val deqPtrVecForWalk = VecInit((0 until CommitWidth).map(i => deqPtrReadBank + i.U))
739780712aaSxiaofeibao-xjtu  val snapPtrReadBank = snapshots(io.snpt.snptSelect)(0).lineHeadPtr
740780712aaSxiaofeibao-xjtu  val snapPtrVecForWalk = VecInit((0 until CommitWidth).map(i => snapPtrReadBank + i.U))
741c0f8424bSzhanglyGit  val walkPtrVec_next: Vec[RobPtr] = Mux(io.redirect.valid,
742780712aaSxiaofeibao-xjtu    Mux(io.snpt.useSnpt, snapPtrVecForWalk, deqPtrVecForWalk),
743780712aaSxiaofeibao-xjtu    Mux((state === s_walk) && !walkFinished, VecInit(walkPtrVec.map(_ + CommitWidth.U)), walkPtrVec)
7449aca92b9SYinan Xu  )
745c0f8424bSzhanglyGit  val walkPtrTrue_next: RobPtr = Mux(io.redirect.valid,
746c0f8424bSzhanglyGit    Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect)(0), deqPtrVec_next(0)),
747c0f8424bSzhanglyGit    Mux((state === s_walk) && !walkFinished, walkPtrVec_next.head, walkPtrTrue)
748c0f8424bSzhanglyGit  )
749780712aaSxiaofeibao-xjtu  walkPtrHead := walkPtrVec_next.head
7509aca92b9SYinan Xu  walkPtrVec := walkPtrVec_next
751c0f8424bSzhanglyGit  walkPtrTrue := walkPtrTrue_next
752780712aaSxiaofeibao-xjtu  // T io.redirect.valid, T+1 walkPtrLowBits update, T+2 donotNeedWalk update
753780712aaSxiaofeibao-xjtu  val walkPtrLowBits = Reg(UInt(bankAddrWidth.W))
754780712aaSxiaofeibao-xjtu  when(io.redirect.valid){
755780712aaSxiaofeibao-xjtu    walkPtrLowBits := Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect)(0).value(bankAddrWidth-1, 0), deqPtrVec_next(0).value(bankAddrWidth-1, 0))
756780712aaSxiaofeibao-xjtu  }
757780712aaSxiaofeibao-xjtu  when(io.redirect.valid) {
758780712aaSxiaofeibao-xjtu    donotNeedWalk := Fill(donotNeedWalk.length, true.B).asTypeOf(donotNeedWalk)
759780712aaSxiaofeibao-xjtu  }.elsewhen(RegNext(io.redirect.valid)){
760780712aaSxiaofeibao-xjtu    donotNeedWalk := (0 until CommitWidth).map(i => (i.U < walkPtrLowBits))
761c0f8424bSzhanglyGit  }.otherwise{
762780712aaSxiaofeibao-xjtu    donotNeedWalk := 0.U.asTypeOf(donotNeedWalk)
763c0f8424bSzhanglyGit  }
764cda1c534Sxiaofeibao-xjtu  walkDestSizeDeqGroup.zip(walkPtrVec_next).map {
765780712aaSxiaofeibao-xjtu    case (reg, ptrNext) => reg := robEntries(deqPtr.value).realDestSize
766cda1c534Sxiaofeibao-xjtu  }
76775b25016SYinan Xu  val numValidEntries = distanceBetween(enqPtr, deqPtr)
768a8db15d8Sfdy  val commitCnt = PopCount(io.commits.commitValid)
7699aca92b9SYinan Xu
770780712aaSxiaofeibao-xjtu  allowEnqueue := numValidEntries + dispatchNum <= (RobSize - CommitWidth).U
7719aca92b9SYinan Xu
772ccfddc82SHaojin Tang  val redirectWalkDistance = distanceBetween(io.redirect.bits.robIdx, deqPtrVec_next(0))
7739aca92b9SYinan Xu  when(io.redirect.valid) {
774dcf3a679STang Haojin    lastWalkPtr := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx - 1.U, io.redirect.bits.robIdx)
7759aca92b9SYinan Xu  }
7769aca92b9SYinan Xu
7779aca92b9SYinan Xu
7789aca92b9SYinan Xu  /**
7799aca92b9SYinan Xu   * States
7809aca92b9SYinan Xu   * We put all the stage bits changes here.
781780712aaSxiaofeibao-xjtu   *
7829aca92b9SYinan Xu   * All events: (1) enqueue (dispatch); (2) writeback; (3) cancel; (4) dequeue (commit);
7839aca92b9SYinan Xu   * All states: (1) valid; (2) writebacked; (3) flagBkup
7849aca92b9SYinan Xu   */
785cda1c534Sxiaofeibao-xjtu
786780712aaSxiaofeibao-xjtu  val deqPtrGroup = Wire(Vec(2 * CommitWidth, new RobPtr))
787780712aaSxiaofeibao-xjtu  deqPtrGroup.zipWithIndex.map { case (deq, i) => deq := deqPtrVec(0) + i.U }
7889aca92b9SYinan Xu  val commitReadAddr = Mux(state === s_idle, VecInit(deqPtrVec.map(_.value)), VecInit(walkPtrVec.map(_.value)))
7899aca92b9SYinan Xu
790780712aaSxiaofeibao-xjtu  val redirectValidReg = RegNext(io.redirect.valid)
791780712aaSxiaofeibao-xjtu  val redirectBegin = Reg(UInt(log2Up(RobSize).W))
792780712aaSxiaofeibao-xjtu  val redirectEnd = Reg(UInt(log2Up(RobSize).W))
793ccfddc82SHaojin Tang  when(io.redirect.valid){
794780712aaSxiaofeibao-xjtu    redirectBegin := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx.value - 1.U, io.redirect.bits.robIdx.value)
795780712aaSxiaofeibao-xjtu    redirectEnd := enqPtr.value
796ccfddc82SHaojin Tang  }
797780712aaSxiaofeibao-xjtu
798780712aaSxiaofeibao-xjtu  // update robEntries valid
799780712aaSxiaofeibao-xjtu  for (i <- 0 until RobSize) {
800780712aaSxiaofeibao-xjtu    val enqOH = VecInit(canEnqueue.zip(allocatePtrVec.map(_.value === i.U)).map(x => x._1 && x._2))
801780712aaSxiaofeibao-xjtu    val commitCond = io.commits.isCommit && io.commits.commitValid.zip(deqPtrVec.map(_.value === i.U)).map(x => x._1 && x._2).reduce(_ || _)
802780712aaSxiaofeibao-xjtu    assert(PopCount(enqOH) < 2.U, s"robEntries$i enqOH is not one hot")
803780712aaSxiaofeibao-xjtu    val needFlush = redirectValidReg && Mux(
804780712aaSxiaofeibao-xjtu      redirectEnd > redirectBegin,
805780712aaSxiaofeibao-xjtu      (i.U > redirectBegin) && (i.U < redirectEnd),
806780712aaSxiaofeibao-xjtu      (i.U > redirectBegin) || (i.U < redirectEnd)
807780712aaSxiaofeibao-xjtu    )
808780712aaSxiaofeibao-xjtu    when(reset.asBool) {
809780712aaSxiaofeibao-xjtu      robEntries(i).valid := false.B
810780712aaSxiaofeibao-xjtu    }.elsewhen(commitCond) {
811780712aaSxiaofeibao-xjtu      robEntries(i).valid := false.B
812780712aaSxiaofeibao-xjtu    }.elsewhen(enqOH.asUInt.orR && !io.redirect.valid) {
813780712aaSxiaofeibao-xjtu      robEntries(i).valid := true.B
814780712aaSxiaofeibao-xjtu    }.elsewhen(needFlush){
815780712aaSxiaofeibao-xjtu      robEntries(i).valid := false.B
8169aca92b9SYinan Xu    }
8179aca92b9SYinan Xu  }
8189aca92b9SYinan Xu
8198744445eSMaxpicca-Li  // debug_inst update
820870f462dSXuan Hu  for (i <- 0 until (LduCnt + StaCnt)) {
8218744445eSMaxpicca-Li    debug_lsInfo(io.debug_ls.debugLsInfo(i).s1_robIdx).s1SignalEnable(io.debug_ls.debugLsInfo(i))
8228744445eSMaxpicca-Li    debug_lsInfo(io.debug_ls.debugLsInfo(i).s2_robIdx).s2SignalEnable(io.debug_ls.debugLsInfo(i))
8234d931b73SYanqin Li    debug_lsInfo(io.debug_ls.debugLsInfo(i).s3_robIdx).s3SignalEnable(io.debug_ls.debugLsInfo(i))
8248744445eSMaxpicca-Li  }
825870f462dSXuan Hu  for (i <- 0 until LduCnt) {
826d2b20d1aSTang Haojin    debug_lsTopdownInfo(io.lsTopdownInfo(i).s1.robIdx).s1SignalEnable(io.lsTopdownInfo(i))
827d2b20d1aSTang Haojin    debug_lsTopdownInfo(io.lsTopdownInfo(i).s2.robIdx).s2SignalEnable(io.lsTopdownInfo(i))
828d2b20d1aSTang Haojin  }
8298744445eSMaxpicca-Li
830f7af4c74Schengguanghui  // status field: writebacked
831f7af4c74Schengguanghui  // enqueue logic set 6 writebacked to false
832f7af4c74Schengguanghui  for (i <- 0 until RenameWidth) {
833f7af4c74Schengguanghui    when(canEnqueue(i)) {
834f7af4c74Schengguanghui      val enqHasException = ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec).asUInt.orR
835f7af4c74Schengguanghui      val enqHasTriggerCanFire = io.enq.req(i).bits.trigger.getFrontendCanFire
836f7af4c74Schengguanghui      val enqIsWritebacked = io.enq.req(i).bits.eliminatedMove
837f7af4c74Schengguanghui      val isStu = FuType.isStore(io.enq.req(i).bits.fuType)
838780712aaSxiaofeibao-xjtu      robEntries(allocatePtrVec(i).value).commitTrigger := enqIsWritebacked && !enqHasException && !enqHasTriggerCanFire && !isStu
839f7af4c74Schengguanghui    }
840f7af4c74Schengguanghui  }
841f7af4c74Schengguanghui  when(exceptionGen.io.out.valid) {
842f7af4c74Schengguanghui    val wbIdx = exceptionGen.io.out.bits.robIdx.value
843780712aaSxiaofeibao-xjtu    robEntries(wbIdx).commitTrigger := true.B
844f7af4c74Schengguanghui  }
845f7af4c74Schengguanghui
8469aca92b9SYinan Xu  // writeback logic set numWbPorts writebacked to true
847a8db15d8Sfdy  val blockWbSeq = Wire(Vec(exuWBs.length, Bool()))
848a8db15d8Sfdy  blockWbSeq.map(_ := false.B)
849a8db15d8Sfdy  for ((wb, blockWb) <- exuWBs.zip(blockWbSeq)) {
8506ab6918fSYinan Xu    when(wb.valid) {
851f7af4c74Schengguanghui      val wbIdx = wb.bits.robIdx.value
8523b739f49SXuan Hu      val wbHasException = wb.bits.exceptionVec.getOrElse(0.U).asUInt.orR
853f7af4c74Schengguanghui      val wbHasTriggerCanFire = wb.bits.trigger.getOrElse(0.U).asTypeOf(io.enq.req(0).bits.trigger).getBackendCanFire //Todo: wb.bits.trigger.getHitBackend
8543b739f49SXuan Hu      val wbHasFlushPipe = wb.bits.flushPipe.getOrElse(false.B)
8553b739f49SXuan Hu      val wbHasReplayInst = wb.bits.replay.getOrElse(false.B) //Todo: && wb.bits.replayInst
856f7af4c74Schengguanghui      blockWb := wbHasException || wbHasFlushPipe || wbHasReplayInst || wbHasTriggerCanFire
857780712aaSxiaofeibao-xjtu      robEntries(wbIdx).commitTrigger := !blockWb
8589aca92b9SYinan Xu    }
8599aca92b9SYinan Xu  }
860a8db15d8Sfdy
861a8db15d8Sfdy  // if the first uop of an instruction is valid , write writebackedCounter
862a8db15d8Sfdy  val uopEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid)
863a8db15d8Sfdy  val instEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid && req.bits.firstUop)
864a8db15d8Sfdy  val enqNeedWriteRFSeq = io.enq.req.map(_.bits.needWriteRf)
865a8db15d8Sfdy  val enqRobIdxSeq = io.enq.req.map(req => req.bits.robIdx.value)
866f1e8fcb2SXuan Hu  val enqUopNumVec = VecInit(io.enq.req.map(req => req.bits.numUops))
8673235a9d8SZiyue-Zhang  val enqWBNumVec = VecInit(io.enq.req.map(req => req.bits.numWB))
868f1e8fcb2SXuan Hu  val enqEliminatedMoveVec = VecInit(io.enq.req.map(req => req.bits.eliminatedMove))
869a8db15d8Sfdy
870f1e8fcb2SXuan Hu  private val enqWriteStdVec: Vec[Bool] = VecInit(io.enq.req.map {
871f1e8fcb2SXuan Hu    req => FuType.isAMO(req.bits.fuType) || FuType.isStore(req.bits.fuType)
872f1e8fcb2SXuan Hu  })
873cda1c534Sxiaofeibao-xjtu  val fflags_wb = fflagsWBs
874cda1c534Sxiaofeibao-xjtu  val vxsat_wb = vxsatWBs
875a8db15d8Sfdy  for (i <- 0 until RobSize) {
876a8db15d8Sfdy
877a8db15d8Sfdy    val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === i.U)
878a8db15d8Sfdy    val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
879a8db15d8Sfdy    val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
880a8db15d8Sfdy    val instCanEnqFlag = Cat(instCanEnqSeq).orR
881780712aaSxiaofeibao-xjtu    val realDestEnqNum = PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map { case (writeFlag, valid) => writeFlag && valid })
882780712aaSxiaofeibao-xjtu    when(!robEntries(i).valid && instCanEnqFlag){
883780712aaSxiaofeibao-xjtu      robEntries(i).realDestSize := realDestEnqNum
88411a54ccaSsinsanction    }.elsewhen(robEntries(i).valid && Cat(uopCanEnqSeq).orR){
885780712aaSxiaofeibao-xjtu      robEntries(i).realDestSize := robEntries(i).realDestSize + realDestEnqNum
886780712aaSxiaofeibao-xjtu    }
887f1e8fcb2SXuan Hu    val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec)
8883235a9d8SZiyue-Zhang    val enqWBNum = PriorityMux(instCanEnqSeq, enqWBNumVec)
889f1e8fcb2SXuan Hu    val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec)
890f1e8fcb2SXuan Hu    val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec)
891a8db15d8Sfdy
892a8db15d8Sfdy    val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)
893a8db15d8Sfdy    val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map { case (canWb, blockWb) => canWb && !blockWb }
894f1e8fcb2SXuan Hu    val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U))
895571677c9Sxiaofeibao-xjtu    val wbCnt = Mux1H(canWbSeq, io.writebackNums.map(_.bits))
89689cc69c1STang Haojin
897571677c9Sxiaofeibao-xjtu    val canWbExceptionSeq = exceptionWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)
898571677c9Sxiaofeibao-xjtu    val needFlush = robEntries(i).needFlush
899571677c9Sxiaofeibao-xjtu    val needFlushWriteBack = Wire(Bool())
900571677c9Sxiaofeibao-xjtu    needFlushWriteBack := Mux1H(canWbExceptionSeq, io.writebackNeedFlush)
901571677c9Sxiaofeibao-xjtu    when(robEntries(i).valid){
902571677c9Sxiaofeibao-xjtu      needFlush := needFlush || needFlushWriteBack
903571677c9Sxiaofeibao-xjtu    }
90489cc69c1STang Haojin
905571677c9Sxiaofeibao-xjtu    when(robEntries(i).valid && (needFlush || needFlushWriteBack)) {
906f1e8fcb2SXuan Hu      // exception flush
907571677c9Sxiaofeibao-xjtu      robEntries(i).uopNum := robEntries(i).uopNum - wbCnt
908780712aaSxiaofeibao-xjtu      robEntries(i).stdWritebacked := true.B
909780712aaSxiaofeibao-xjtu    }.elsewhen(!robEntries(i).valid && instCanEnqFlag) {
910f1e8fcb2SXuan Hu      // enq set num of uops
911780712aaSxiaofeibao-xjtu      robEntries(i).uopNum := enqWBNum
912780712aaSxiaofeibao-xjtu      robEntries(i).stdWritebacked := Mux(enqWriteStd, false.B, true.B)
913780712aaSxiaofeibao-xjtu    }.elsewhen(robEntries(i).valid) {
914f1e8fcb2SXuan Hu      // update by writing back
915780712aaSxiaofeibao-xjtu      robEntries(i).uopNum := robEntries(i).uopNum - wbCnt
916780712aaSxiaofeibao-xjtu      assert(!(robEntries(i).uopNum - wbCnt > robEntries(i).uopNum), s"robEntries $i uopNum is overflow!")
917f1e8fcb2SXuan Hu      when(canStdWbSeq.asUInt.orR) {
918780712aaSxiaofeibao-xjtu        robEntries(i).stdWritebacked := true.B
919cda1c534Sxiaofeibao-xjtu      }
920f1e8fcb2SXuan Hu    }
921a8db15d8Sfdy
9223bc74e23SzhanglyGit    val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && writeback.bits.wflags.getOrElse(false.B))
92327c566d7SXuan Hu    val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _)
924780712aaSxiaofeibao-xjtu    robEntries(i).fflags := Mux(!robEntries(i).valid && instCanEnqFlag, 0.U, robEntries(i).fflags | fflagsRes)
925a8db15d8Sfdy
926a8db15d8Sfdy    val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)
92727c566d7SXuan Hu    val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _)
928780712aaSxiaofeibao-xjtu    robEntries(i).vxsat := Mux(!robEntries(i).valid && instCanEnqFlag, 0.U, robEntries(i).vxsat | vxsatRes)
9299aca92b9SYinan Xu  }
930780712aaSxiaofeibao-xjtu
931780712aaSxiaofeibao-xjtu  // begin update robBanksRdata
932780712aaSxiaofeibao-xjtu  val robBanksRdata = VecInit(robBanksRdataThisLine ++ robBanksRdataNextLine)
933780712aaSxiaofeibao-xjtu  val needUpdate = Wire(Vec(2 * CommitWidth, new RobEntryBundle))
934780712aaSxiaofeibao-xjtu  needUpdate := VecInit(robBanksRdataThisLine ++ robBanksRdataNextLine)
935780712aaSxiaofeibao-xjtu  val needUpdateRobIdx = robIdxThisLine ++ robIdxNextLine
936cda1c534Sxiaofeibao-xjtu  for (i <- 0 until 2 * CommitWidth) {
937780712aaSxiaofeibao-xjtu    val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === needUpdateRobIdx(i))
938cda1c534Sxiaofeibao-xjtu    val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
939cda1c534Sxiaofeibao-xjtu    val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
940cda1c534Sxiaofeibao-xjtu    val instCanEnqFlag = Cat(instCanEnqSeq).orR
941780712aaSxiaofeibao-xjtu    val realDestEnqNum = PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map { case (writeFlag, valid) => writeFlag && valid })
942780712aaSxiaofeibao-xjtu    when(!needUpdate(i).valid && instCanEnqFlag) {
943780712aaSxiaofeibao-xjtu      needUpdate(i).realDestSize := realDestEnqNum
944780712aaSxiaofeibao-xjtu    }.elsewhen(needUpdate(i).valid && instCanEnqFlag) {
945780712aaSxiaofeibao-xjtu      needUpdate(i).realDestSize := robBanksRdata(i).realDestSize + realDestEnqNum
946cda1c534Sxiaofeibao-xjtu    }
947780712aaSxiaofeibao-xjtu    val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec)
948780712aaSxiaofeibao-xjtu    val enqWBNum = PriorityMux(instCanEnqSeq, enqWBNumVec)
949780712aaSxiaofeibao-xjtu    val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec)
950780712aaSxiaofeibao-xjtu    val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec)
951780712aaSxiaofeibao-xjtu
952780712aaSxiaofeibao-xjtu    val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i))
953780712aaSxiaofeibao-xjtu    val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map { case (canWb, blockWb) => canWb && !blockWb }
954780712aaSxiaofeibao-xjtu    val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i)))
955571677c9Sxiaofeibao-xjtu    val wbCnt = Mux1H(canWbSeq, io.writebackNums.map(_.bits))
956780712aaSxiaofeibao-xjtu
957571677c9Sxiaofeibao-xjtu    val canWbExceptionSeq = exceptionWBs.map(writeback => writeback.valid && (writeback.bits.robIdx.value === needUpdateRobIdx(i)))
958571677c9Sxiaofeibao-xjtu    val needFlush = robBanksRdata(i).needFlush
959571677c9Sxiaofeibao-xjtu    val needFlushWriteBack = Wire(Bool())
960571677c9Sxiaofeibao-xjtu    needFlushWriteBack := Mux1H(canWbExceptionSeq, io.writebackNeedFlush)
961571677c9Sxiaofeibao-xjtu    when(needUpdate(i).valid) {
962571677c9Sxiaofeibao-xjtu      needUpdate(i).needFlush := needFlush || needFlushWriteBack
963571677c9Sxiaofeibao-xjtu    }
964780712aaSxiaofeibao-xjtu
965571677c9Sxiaofeibao-xjtu    when(needUpdate(i).valid && (needFlush || needFlushWriteBack)) {
966780712aaSxiaofeibao-xjtu      // exception flush
967571677c9Sxiaofeibao-xjtu      needUpdate(i).uopNum := robBanksRdata(i).uopNum - wbCnt
968780712aaSxiaofeibao-xjtu      needUpdate(i).stdWritebacked := true.B
969780712aaSxiaofeibao-xjtu    }.elsewhen(!needUpdate(i).valid && instCanEnqFlag) {
970780712aaSxiaofeibao-xjtu      // enq set num of uops
971780712aaSxiaofeibao-xjtu      needUpdate(i).uopNum := enqWBNum
972780712aaSxiaofeibao-xjtu      needUpdate(i).stdWritebacked := Mux(enqWriteStd, false.B, true.B)
973780712aaSxiaofeibao-xjtu    }.elsewhen(needUpdate(i).valid) {
974780712aaSxiaofeibao-xjtu      // update by writing back
975780712aaSxiaofeibao-xjtu      needUpdate(i).uopNum := robBanksRdata(i).uopNum - wbCnt
976780712aaSxiaofeibao-xjtu      when(canStdWbSeq.asUInt.orR) {
977780712aaSxiaofeibao-xjtu        needUpdate(i).stdWritebacked := true.B
9789aca92b9SYinan Xu      }
9799aca92b9SYinan Xu    }
9809aca92b9SYinan Xu
981780712aaSxiaofeibao-xjtu    val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i) && writeback.bits.wflags.getOrElse(false.B))
982780712aaSxiaofeibao-xjtu    val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _)
983780712aaSxiaofeibao-xjtu    needUpdate(i).fflags := Mux(!robBanksRdata(i).valid && instCanEnqFlag, 0.U, robBanksRdata(i).fflags | fflagsRes)
984780712aaSxiaofeibao-xjtu
985780712aaSxiaofeibao-xjtu    val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i))
986780712aaSxiaofeibao-xjtu    val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _)
987780712aaSxiaofeibao-xjtu    needUpdate(i).vxsat := Mux(!robBanksRdata(i).valid && instCanEnqFlag, 0.U, robBanksRdata(i).vxsat | vxsatRes)
988780712aaSxiaofeibao-xjtu  }
989780712aaSxiaofeibao-xjtu  robBanksRdataThisLineUpdate := VecInit(needUpdate.take(8))
990780712aaSxiaofeibao-xjtu  robBanksRdataNextLineUpdate := VecInit(needUpdate.drop(8))
991780712aaSxiaofeibao-xjtu  // end update robBanksRdata
992780712aaSxiaofeibao-xjtu
993e8009193SYinan Xu  // interrupt_safe
994e8009193SYinan Xu  for (i <- 0 until RenameWidth) {
995e8009193SYinan Xu    // We RegNext the updates for better timing.
996e8009193SYinan Xu    // Note that instructions won't change the system's states in this cycle.
997e8009193SYinan Xu    when(RegNext(canEnqueue(i))) {
998e8009193SYinan Xu      // For now, we allow non-load-store instructions to trigger interrupts
999e8009193SYinan Xu      // For MMIO instructions, they should not trigger interrupts since they may
1000e8009193SYinan Xu      // be sent to lower level before it writes back.
1001e8009193SYinan Xu      // However, we cannot determine whether a load/store instruction is MMIO.
1002e8009193SYinan Xu      // Thus, we don't allow load/store instructions to trigger an interrupt.
1003e8009193SYinan Xu      // TODO: support non-MMIO load-store instructions to trigger interrupts
10043b739f49SXuan Hu      val allow_interrupts = !CommitType.isLoadStore(io.enq.req(i).bits.commitType)
1005780712aaSxiaofeibao-xjtu      robEntries(RegEnable(allocatePtrVec(i).value, canEnqueue(i))).interrupt_safe := RegEnable(allow_interrupts, canEnqueue(i))
1006e8009193SYinan Xu    }
1007e8009193SYinan Xu  }
10089aca92b9SYinan Xu
10099aca92b9SYinan Xu  /**
10109aca92b9SYinan Xu   * read and write of data modules
10119aca92b9SYinan Xu   */
10129aca92b9SYinan Xu  val commitReadAddr_next = Mux(state_next === s_idle,
10139aca92b9SYinan Xu    VecInit(deqPtrVec_next.map(_.value)),
10149aca92b9SYinan Xu    VecInit(walkPtrVec_next.map(_.value))
10159aca92b9SYinan Xu  )
10169aca92b9SYinan Xu
10179aca92b9SYinan Xu  exceptionGen.io.redirect <> io.redirect
10189aca92b9SYinan Xu  exceptionGen.io.flush := io.flushOut.valid
1019a8db15d8Sfdy
1020a8db15d8Sfdy  val canEnqueueEG = VecInit(io.enq.req.map(req => req.valid && io.enq.canAccept))
10219aca92b9SYinan Xu  for (i <- 0 until RenameWidth) {
1022a8db15d8Sfdy    exceptionGen.io.enq(i).valid := canEnqueueEG(i)
10239aca92b9SYinan Xu    exceptionGen.io.enq(i).bits.robIdx := io.enq.req(i).bits.robIdx
10246f483f86SXuan Hu    exceptionGen.io.enq(i).bits.ftqPtr := io.enq.req(i).bits.ftqPtr
10256f483f86SXuan Hu    exceptionGen.io.enq(i).bits.ftqOffset := io.enq.req(i).bits.ftqOffset
10263b739f49SXuan Hu    exceptionGen.io.enq(i).bits.exceptionVec := ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec)
10273b739f49SXuan Hu    exceptionGen.io.enq(i).bits.flushPipe := io.enq.req(i).bits.flushPipe
1028d91483a6Sfdy    exceptionGen.io.enq(i).bits.isVset := io.enq.req(i).bits.isVset
1029d7dd1af1SLi Qianruo    exceptionGen.io.enq(i).bits.replayInst := false.B
10303b739f49SXuan Hu    XSError(canEnqueue(i) && io.enq.req(i).bits.replayInst, "enq should not set replayInst")
10313b739f49SXuan Hu    exceptionGen.io.enq(i).bits.singleStep := io.enq.req(i).bits.singleStep
10323b739f49SXuan Hu    exceptionGen.io.enq(i).bits.crossPageIPFFix := io.enq.req(i).bits.crossPageIPFFix
1033d7dd1af1SLi Qianruo    exceptionGen.io.enq(i).bits.trigger.clear()
10343b739f49SXuan Hu    exceptionGen.io.enq(i).bits.trigger.frontendHit := io.enq.req(i).bits.trigger.frontendHit
1035f7af4c74Schengguanghui    exceptionGen.io.enq(i).bits.trigger.frontendCanFire := io.enq.req(i).bits.trigger.frontendCanFire
1036e703da02SzhanglyGit    exceptionGen.io.enq(i).bits.vstartEn := false.B //DontCare
1037e703da02SzhanglyGit    exceptionGen.io.enq(i).bits.vstart := 0.U //DontCare
10389aca92b9SYinan Xu  }
10399aca92b9SYinan Xu
10406ab6918fSYinan Xu  println(s"ExceptionGen:")
10413b739f49SXuan Hu  println(s"num of exceptions: ${params.numException}")
10423b739f49SXuan Hu  require(exceptionWBs.length == exceptionGen.io.wb.length,
10433b739f49SXuan Hu    f"exceptionWBs.length: ${exceptionWBs.length}, " +
10443b739f49SXuan Hu      f"exceptionGen.io.wb.length: ${exceptionGen.io.wb.length}")
10453b739f49SXuan Hu  for (((wb, exc_wb), i) <- exceptionWBs.zip(exceptionGen.io.wb).zipWithIndex) {
10466ab6918fSYinan Xu    exc_wb.valid       := wb.valid
10473b739f49SXuan Hu    exc_wb.bits.robIdx := wb.bits.robIdx
10486f483f86SXuan Hu    // only enq inst use ftqPtr to read gpa
10496f483f86SXuan Hu    exc_wb.bits.ftqPtr          := 0.U.asTypeOf(exc_wb.bits.ftqPtr)
10506f483f86SXuan Hu    exc_wb.bits.ftqOffset       := 0.U.asTypeOf(exc_wb.bits.ftqOffset)
10513b739f49SXuan Hu    exc_wb.bits.exceptionVec    := wb.bits.exceptionVec.get
10523b739f49SXuan Hu    exc_wb.bits.flushPipe       := wb.bits.flushPipe.getOrElse(false.B)
10534aa9ed34Sfdy    exc_wb.bits.isVset          := false.B
10543b739f49SXuan Hu    exc_wb.bits.replayInst      := wb.bits.replay.getOrElse(false.B)
10556ab6918fSYinan Xu    exc_wb.bits.singleStep      := false.B
10566ab6918fSYinan Xu    exc_wb.bits.crossPageIPFFix := false.B
1057f7af4c74Schengguanghui    // TODO: make trigger configurable
1058f7af4c74Schengguanghui    val trigger = wb.bits.trigger.getOrElse(0.U).asTypeOf(exc_wb.bits.trigger)
1059f7af4c74Schengguanghui    exc_wb.bits.trigger.clear() // Don't care frontend timing, chain, hit and canFire
1060f7af4c74Schengguanghui    exc_wb.bits.trigger.backendHit := trigger.backendHit
1061f7af4c74Schengguanghui    exc_wb.bits.trigger.backendCanFire := trigger.backendCanFire
1062e703da02SzhanglyGit    exc_wb.bits.vstartEn := false.B //wb.bits.vstartEn.getOrElse(false.B) // todo need add vstart in ExuOutput
1063e703da02SzhanglyGit    exc_wb.bits.vstart := 0.U //wb.bits.vstart.getOrElse(0.U)
10643b739f49SXuan Hu    //    println(s"  [$i] ${configs.map(_.name)}: exception ${exceptionCases(i)}, " +
10653b739f49SXuan Hu    //      s"flushPipe ${configs.exists(_.flushPipe)}, " +
10663b739f49SXuan Hu    //      s"replayInst ${configs.exists(_.replayInst)}")
10679aca92b9SYinan Xu  }
10689aca92b9SYinan Xu
1069780712aaSxiaofeibao-xjtu  fflagsDataRead := (0 until CommitWidth).map(i => robEntries(deqPtrVec(i).value).fflags)
1070780712aaSxiaofeibao-xjtu  vxsatDataRead := (0 until CommitWidth).map(i => robEntries(deqPtrVec(i).value).vxsat)
1071d91483a6Sfdy
10726474c47fSYinan Xu  val instrCntReg = RegInit(0.U(64.W))
10736474c47fSYinan Xu  val fuseCommitCnt = PopCount(io.commits.commitValid.zip(io.commits.info).map { case (v, i) => RegNext(v && CommitType.isFused(i.commitType)) })
107489cc69c1STang Haojin  val trueCommitCnt = RegNext(io.commits.commitValid.zip(io.commits.info).map { case (v, i) => Mux(v, i.instrSize, 0.U) }.reduce(_ +& _)) +& fuseCommitCnt
10756474c47fSYinan Xu  val retireCounter = Mux(RegNext(io.commits.isCommit), trueCommitCnt, 0.U)
10766474c47fSYinan Xu  val instrCnt = instrCntReg + retireCounter
10776474c47fSYinan Xu  instrCntReg := instrCnt
10786474c47fSYinan Xu  io.csr.perfinfo.retiredInstr := retireCounter
10799aca92b9SYinan Xu  io.robFull := !allowEnqueue
1080cda1c534Sxiaofeibao-xjtu  io.headNotReady := commit_vDeqGroup.head && !commit_wDeqGroup.head
10819aca92b9SYinan Xu
10829aca92b9SYinan Xu  /**
10839aca92b9SYinan Xu   * debug info
10849aca92b9SYinan Xu   */
10859aca92b9SYinan Xu  XSDebug(p"enqPtr ${enqPtr} deqPtr ${deqPtr}\n")
10869aca92b9SYinan Xu  XSDebug("")
10872f2ee3b1SXuan Hu  XSError(isBefore(enqPtr, deqPtr) && !isFull(enqPtr, deqPtr), "\ndeqPtr is older than enqPtr!\n")
10889aca92b9SYinan Xu  for (i <- 0 until RobSize) {
1089780712aaSxiaofeibao-xjtu    XSDebug(false, !robEntries(i).valid, "-")
1090780712aaSxiaofeibao-xjtu    XSDebug(false, robEntries(i).valid && robEntries(i).isWritebacked, "w")
1091780712aaSxiaofeibao-xjtu    XSDebug(false, robEntries(i).valid && !robEntries(i).isWritebacked, "v")
10929aca92b9SYinan Xu  }
10939aca92b9SYinan Xu  XSDebug(false, true.B, "\n")
10949aca92b9SYinan Xu
10959aca92b9SYinan Xu  for (i <- 0 until RobSize) {
10969aca92b9SYinan Xu    if (i % 4 == 0) XSDebug("")
10973b739f49SXuan Hu    XSDebug(false, true.B, "%x ", debug_microOp(i).pc)
1098780712aaSxiaofeibao-xjtu    XSDebug(false, !robEntries(i).valid, "- ")
1099780712aaSxiaofeibao-xjtu    XSDebug(false, robEntries(i).valid && robEntries(i).isWritebacked, "w ")
1100780712aaSxiaofeibao-xjtu    XSDebug(false, robEntries(i).valid && !robEntries(i).isWritebacked, "v ")
11019aca92b9SYinan Xu    if (i % 4 == 3) XSDebug(false, true.B, "\n")
11029aca92b9SYinan Xu  }
11039aca92b9SYinan Xu
11046474c47fSYinan Xu  def ifCommit(counter: UInt): UInt = Mux(io.commits.isCommit, counter, 0.U)
1105780712aaSxiaofeibao-xjtu
11067e8294acSYinan Xu  def ifCommitReg(counter: UInt): UInt = Mux(RegNext(io.commits.isCommit), counter, 0.U)
11079aca92b9SYinan Xu
11089aca92b9SYinan Xu  val commitDebugUop = deqPtrVec.map(_.value).map(debug_microOp(_))
11099aca92b9SYinan Xu  XSPerfAccumulate("clock_cycle", 1.U)
1110e986c5deSXuan Hu  QueuePerf(RobSize, numValidEntries, numValidEntries === RobSize.U)
11119aca92b9SYinan Xu  XSPerfAccumulate("commitUop", ifCommit(commitCnt))
11127e8294acSYinan Xu  XSPerfAccumulate("commitInstr", ifCommitReg(trueCommitCnt))
1113ec9e6512Swakafa  XSPerfRolling("ipc", ifCommitReg(trueCommitCnt), 1000, clock, reset)
1114839e5512SZifei Zhang  XSPerfRolling("cpi", perfCnt = 1.U /*Cycle*/ , eventTrigger = ifCommitReg(trueCommitCnt), granularity = 1000, clock, reset)
1115780712aaSxiaofeibao-xjtu  val commitIsMove = commitInfo.map(_.isMove)
11166474c47fSYinan Xu  XSPerfAccumulate("commitInstrMove", ifCommit(PopCount(io.commits.commitValid.zip(commitIsMove).map { case (v, m) => v && m })))
11179aca92b9SYinan Xu  val commitMoveElim = commitDebugUop.map(_.debugInfo.eliminatedMove)
11186474c47fSYinan Xu  XSPerfAccumulate("commitInstrMoveElim", ifCommit(PopCount(io.commits.commitValid zip commitMoveElim map { case (v, e) => v && e })))
11197e8294acSYinan Xu  XSPerfAccumulate("commitInstrFused", ifCommitReg(fuseCommitCnt))
11209aca92b9SYinan Xu  val commitIsLoad = io.commits.info.map(_.commitType).map(_ === CommitType.LOAD)
11216474c47fSYinan Xu  val commitLoadValid = io.commits.commitValid.zip(commitIsLoad).map { case (v, t) => v && t }
11229aca92b9SYinan Xu  XSPerfAccumulate("commitInstrLoad", ifCommit(PopCount(commitLoadValid)))
112320edb3f7SWilliam Wang  val commitIsBranch = io.commits.info.map(_.commitType).map(_ === CommitType.BRANCH)
11246474c47fSYinan Xu  val commitBranchValid = io.commits.commitValid.zip(commitIsBranch).map { case (v, t) => v && t }
112520edb3f7SWilliam Wang  XSPerfAccumulate("commitInstrBranch", ifCommit(PopCount(commitBranchValid)))
1126780712aaSxiaofeibao-xjtu  val commitLoadWaitBit = commitInfo.map(_.loadWaitBit)
11279aca92b9SYinan Xu  XSPerfAccumulate("commitInstrLoadWait", ifCommit(PopCount(commitLoadValid.zip(commitLoadWaitBit).map { case (v, w) => v && w })))
11289aca92b9SYinan Xu  val commitIsStore = io.commits.info.map(_.commitType).map(_ === CommitType.STORE)
11296474c47fSYinan Xu  XSPerfAccumulate("commitInstrStore", ifCommit(PopCount(io.commits.commitValid.zip(commitIsStore).map { case (v, t) => v && t })))
1130780712aaSxiaofeibao-xjtu  XSPerfAccumulate("writeback", PopCount((0 until RobSize).map(i => robEntries(i).valid && robEntries(i).isWritebacked)))
1131c51eab43SYinan Xu  // XSPerfAccumulate("enqInstr", PopCount(io.dp1Req.map(_.fire)))
11329aca92b9SYinan Xu  // XSPerfAccumulate("d2rVnR", PopCount(io.dp1Req.map(p => p.valid && !p.ready)))
11336474c47fSYinan Xu  XSPerfAccumulate("walkInstr", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U))
1134e986c5deSXuan Hu  XSPerfAccumulate("walkCycleTotal", state === s_walk)
1135e986c5deSXuan Hu  XSPerfAccumulate("waitRabWalkEnd", state === s_walk && walkFinished && !rab.io.status.walkEnd)
1136e986c5deSXuan Hu  private val walkCycle = RegInit(0.U(8.W))
1137e986c5deSXuan Hu  private val waitRabWalkCycle = RegInit(0.U(8.W))
1138e986c5deSXuan Hu  walkCycle := Mux(io.redirect.valid, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U))
1139e986c5deSXuan Hu  waitRabWalkCycle := Mux(state === s_walk && walkFinished, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U))
1140e986c5deSXuan Hu
1141e986c5deSXuan Hu  XSPerfHistogram("walkRobCycleHist", walkCycle, state === s_walk && walkFinished, 0, 32)
1142e986c5deSXuan Hu  XSPerfHistogram("walkRabExtraCycleHist", waitRabWalkCycle, state === s_walk && walkFinished && rab.io.status.walkEnd, 0, 32)
1143e986c5deSXuan Hu  XSPerfHistogram("walkTotalCycleHist", walkCycle, state === s_walk && state_next === s_idle, 0, 32)
1144e986c5deSXuan Hu
1145780712aaSxiaofeibao-xjtu  private val deqNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).isWritebacked
1146780712aaSxiaofeibao-xjtu  private val deqStdNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).stdWritebacked
1147780712aaSxiaofeibao-xjtu  private val deqUopNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).isUopWritebacked
1148af4bdb08SXuan Hu  private val deqHeadInfo = debug_microOp(deqPtr.value)
11494b69927cSxiao feibao  val deqUopCommitType = debug_microOp(deqPtr.value).commitType
1150239413e5SXuan Hu
1151af4bdb08SXuan Hu  XSPerfAccumulate("waitAluCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.alu.U)
1152af4bdb08SXuan Hu  XSPerfAccumulate("waitMulCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.mul.U)
1153af4bdb08SXuan Hu  XSPerfAccumulate("waitDivCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.div.U)
1154af4bdb08SXuan Hu  XSPerfAccumulate("waitBrhCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.brh.U)
1155af4bdb08SXuan Hu  XSPerfAccumulate("waitJmpCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.jmp.U)
1156af4bdb08SXuan Hu  XSPerfAccumulate("waitCsrCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.csr.U)
1157af4bdb08SXuan Hu  XSPerfAccumulate("waitFenCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.fence.U)
1158af4bdb08SXuan Hu  XSPerfAccumulate("waitBkuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.bku.U)
1159af4bdb08SXuan Hu  XSPerfAccumulate("waitLduCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.ldu.U)
1160af4bdb08SXuan Hu  XSPerfAccumulate("waitStuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.stu.U)
1161af4bdb08SXuan Hu  XSPerfAccumulate("waitStaCycle", deqUopNotWritebacked && deqHeadInfo.fuType === FuType.stu.U)
1162af4bdb08SXuan Hu  XSPerfAccumulate("waitStdCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.stu.U)
1163af4bdb08SXuan Hu  XSPerfAccumulate("waitAtmCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.mou.U)
1164af4bdb08SXuan Hu
1165d280e426Slewislzh  XSPerfAccumulate("waitVfaluCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfalu.U)
1166d280e426Slewislzh  XSPerfAccumulate("waitVfmaCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfma.U)
1167d280e426Slewislzh  XSPerfAccumulate("waitVfdivCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfdiv.U)
1168d280e426Slewislzh
1169d280e426Slewislzh  val vfalufuop = Seq(VfaluType.vfadd, VfaluType.vfwadd, VfaluType.vfwadd_w, VfaluType.vfsub, VfaluType.vfwsub, VfaluType.vfwsub_w, VfaluType.vfmin, VfaluType.vfmax,
1170d280e426Slewislzh    VfaluType.vfmerge, VfaluType.vfmv, VfaluType.vfsgnj, VfaluType.vfsgnjn, VfaluType.vfsgnjx, VfaluType.vfeq, VfaluType.vfne, VfaluType.vflt, VfaluType.vfle, VfaluType.vfgt,
1171d280e426Slewislzh    VfaluType.vfge, VfaluType.vfclass, VfaluType.vfmv_f_s, VfaluType.vfmv_s_f, VfaluType.vfredusum, VfaluType.vfredmax, VfaluType.vfredmin, VfaluType.vfredosum, VfaluType.vfwredosum)
1172d280e426Slewislzh
1173d280e426Slewislzh  vfalufuop.zipWithIndex.map{
1174d280e426Slewislzh    case(fuoptype,i) =>  XSPerfAccumulate(s"waitVfalu_${i}Cycle", deqStdNotWritebacked && deqHeadInfo.fuOpType === fuoptype && deqHeadInfo.fuType === FuType.vfalu.U)
1175d280e426Slewislzh  }
1176d280e426Slewislzh
1177d280e426Slewislzh
1178d280e426Slewislzh
11799aca92b9SYinan Xu  XSPerfAccumulate("waitNormalCycle", deqNotWritebacked && deqUopCommitType === CommitType.NORMAL)
11809aca92b9SYinan Xu  XSPerfAccumulate("waitBranchCycle", deqNotWritebacked && deqUopCommitType === CommitType.BRANCH)
11819aca92b9SYinan Xu  XSPerfAccumulate("waitLoadCycle", deqNotWritebacked && deqUopCommitType === CommitType.LOAD)
11829aca92b9SYinan Xu  XSPerfAccumulate("waitStoreCycle", deqNotWritebacked && deqUopCommitType === CommitType.STORE)
1183780712aaSxiaofeibao-xjtu  XSPerfAccumulate("robHeadPC", io.commits.info(0).debug_pc.getOrElse(0.U))
118489cc69c1STang Haojin  XSPerfAccumulate("commitCompressCntAll", PopCount(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.instrSize > 1.U }))
118589cc69c1STang Haojin  (2 to RenameWidth).foreach(i =>
118689cc69c1STang Haojin    XSPerfAccumulate(s"commitCompressCnt${i}", PopCount(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.instrSize === i.U }))
118789cc69c1STang Haojin  )
118889cc69c1STang Haojin  XSPerfAccumulate("compressSize", io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => Mux(io.commits.isCommit && valid && info.instrSize > 1.U, info.instrSize, 0.U) }.reduce(_ +& _))
11899aca92b9SYinan Xu  val dispatchLatency = commitDebugUop.map(uop => uop.debugInfo.dispatchTime - uop.debugInfo.renameTime)
11909aca92b9SYinan Xu  val enqRsLatency = commitDebugUop.map(uop => uop.debugInfo.enqRsTime - uop.debugInfo.dispatchTime)
11919aca92b9SYinan Xu  val selectLatency = commitDebugUop.map(uop => uop.debugInfo.selectTime - uop.debugInfo.enqRsTime)
11929aca92b9SYinan Xu  val issueLatency = commitDebugUop.map(uop => uop.debugInfo.issueTime - uop.debugInfo.selectTime)
11939aca92b9SYinan Xu  val executeLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.issueTime)
11949aca92b9SYinan Xu  val rsFuLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.enqRsTime)
11959aca92b9SYinan Xu  val commitLatency = commitDebugUop.map(uop => timer - uop.debugInfo.writebackTime)
1196780712aaSxiaofeibao-xjtu
11979aca92b9SYinan Xu  def latencySum(cond: Seq[Bool], latency: Seq[UInt]): UInt = {
11989aca92b9SYinan Xu    cond.zip(latency).map(x => Mux(x._1, x._2, 0.U)).reduce(_ +& _)
11999aca92b9SYinan Xu  }
1200780712aaSxiaofeibao-xjtu
12019aca92b9SYinan Xu  for (fuType <- FuType.functionNameMap.keys) {
12029aca92b9SYinan Xu    val fuName = FuType.functionNameMap(fuType)
12033b739f49SXuan Hu    val commitIsFuType = io.commits.commitValid.zip(commitDebugUop).map(x => x._1 && x._2.fuType === fuType.U)
1204839e5512SZifei Zhang    XSPerfRolling(s"ipc_futype_${fuName}", ifCommit(PopCount(commitIsFuType)), 1000, clock, reset)
12059aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_instr_cnt", ifCommit(PopCount(commitIsFuType)))
12069aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_dispatch", ifCommit(latencySum(commitIsFuType, dispatchLatency)))
12079aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_enq_rs", ifCommit(latencySum(commitIsFuType, enqRsLatency)))
12089aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_select", ifCommit(latencySum(commitIsFuType, selectLatency)))
12099aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_issue", ifCommit(latencySum(commitIsFuType, issueLatency)))
12109aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_execute", ifCommit(latencySum(commitIsFuType, executeLatency)))
12119aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_enq_rs_execute", ifCommit(latencySum(commitIsFuType, rsFuLatency)))
12129aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_commit", ifCommit(latencySum(commitIsFuType, commitLatency)))
12139aca92b9SYinan Xu  }
12146087ee12SXuan Hu  XSPerfAccumulate(s"redirect_use_snapshot", io.redirect.valid && io.snpt.useSnpt)
12159aca92b9SYinan Xu
121660ebee38STang Haojin  // top-down info
121760ebee38STang Haojin  io.debugTopDown.toCore.robHeadVaddr.valid := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_valid
121860ebee38STang Haojin  io.debugTopDown.toCore.robHeadVaddr.bits := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_bits
121960ebee38STang Haojin  io.debugTopDown.toCore.robHeadPaddr.valid := debug_lsTopdownInfo(deqPtr.value).s2.paddr_valid
122060ebee38STang Haojin  io.debugTopDown.toCore.robHeadPaddr.bits := debug_lsTopdownInfo(deqPtr.value).s2.paddr_bits
122160ebee38STang Haojin  io.debugTopDown.toDispatch.robTrueCommit := ifCommitReg(trueCommitCnt)
122260ebee38STang Haojin  io.debugTopDown.toDispatch.robHeadLsIssue := debug_lsIssue(deqPtr.value)
122360ebee38STang Haojin  io.debugTopDown.robHeadLqIdx.valid := debug_lqIdxValid(deqPtr.value)
122460ebee38STang Haojin  io.debugTopDown.robHeadLqIdx.bits := debug_microOp(deqPtr.value).lqIdx
12256ed1154eSTang Haojin
12267cf78eb2Shappy-lx  // rolling
12277cf78eb2Shappy-lx  io.debugRolling.robTrueCommit := ifCommitReg(trueCommitCnt)
12288744445eSMaxpicca-Li
12298744445eSMaxpicca-Li  /**
12308744445eSMaxpicca-Li   * DataBase info:
12318744445eSMaxpicca-Li   * log trigger is at writeback valid
12328744445eSMaxpicca-Li   * */
12338744445eSMaxpicca-Li
1234870f462dSXuan Hu  /**
1235870f462dSXuan Hu   * @todo add InstInfoEntry back
1236870f462dSXuan Hu   * @author Maxpicca-Li
1237870f462dSXuan Hu   */
12388744445eSMaxpicca-Li
12399aca92b9SYinan Xu  //difftest signals
1240f3034303SHaoyuan Feng  val firstValidCommit = (deqPtr + PriorityMux(io.commits.commitValid, VecInit(List.tabulate(CommitWidth)(_.U(log2Up(CommitWidth).W))))).value
12419aca92b9SYinan Xu
12429aca92b9SYinan Xu  val wdata = Wire(Vec(CommitWidth, UInt(XLEN.W)))
12439aca92b9SYinan Xu  val wpc = Wire(Vec(CommitWidth, UInt(XLEN.W)))
1244cbe9a847SYinan Xu
12459aca92b9SYinan Xu  for (i <- 0 until CommitWidth) {
12469aca92b9SYinan Xu    val idx = deqPtrVec(i).value
12479aca92b9SYinan Xu    wdata(i) := debug_exuData(idx)
12483b739f49SXuan Hu    wpc(i) := SignExt(commitDebugUop(i).pc, XLEN)
12499aca92b9SYinan Xu  }
12509aca92b9SYinan Xu
12517d45a146SYinan Xu  if (env.EnableDifftest || env.AlwaysBasicDiff) {
1252cbe9a847SYinan Xu    // These are the structures used by difftest only and should be optimized after synthesis.
1253cbe9a847SYinan Xu    val dt_eliminatedMove = Mem(RobSize, Bool())
1254cbe9a847SYinan Xu    val dt_isRVC = Mem(RobSize, Bool())
1255cbe9a847SYinan Xu    val dt_exuDebug = Reg(Vec(RobSize, new DebugBundle))
1256cbe9a847SYinan Xu    for (i <- 0 until RenameWidth) {
1257cbe9a847SYinan Xu      when(canEnqueue(i)) {
12586474c47fSYinan Xu        dt_eliminatedMove(allocatePtrVec(i).value) := io.enq.req(i).bits.eliminatedMove
12593b739f49SXuan Hu        dt_isRVC(allocatePtrVec(i).value) := io.enq.req(i).bits.preDecodeInfo.isRVC
1260cbe9a847SYinan Xu      }
1261cbe9a847SYinan Xu    }
12623b739f49SXuan Hu    for (wb <- exuWBs) {
12636ab6918fSYinan Xu      when(wb.valid) {
12643b739f49SXuan Hu        val wbIdx = wb.bits.robIdx.value
12656ab6918fSYinan Xu        dt_exuDebug(wbIdx) := wb.bits.debug
1266cbe9a847SYinan Xu      }
1267cbe9a847SYinan Xu    }
1268cbe9a847SYinan Xu    // Always instantiate basic difftest modules.
1269cbe9a847SYinan Xu    for (i <- 0 until CommitWidth) {
1270f1ba628bSHaojin Tang      val uop = commitDebugUop(i)
1271cbe9a847SYinan Xu      val commitInfo = io.commits.info(i)
1272cbe9a847SYinan Xu      val ptr = deqPtrVec(i).value
1273cbe9a847SYinan Xu      val exuOut = dt_exuDebug(ptr)
1274cbe9a847SYinan Xu      val eliminatedMove = dt_eliminatedMove(ptr)
1275cbe9a847SYinan Xu      val isRVC = dt_isRVC(ptr)
1276cbe9a847SYinan Xu
127783ba63b3SXuan Hu      val difftest = DifftestModule(new DiffInstrCommit(MaxPhyPregs), delay = 3, dontCare = true)
1278202ef6b0SKunlin You      val dt_skip = Mux(eliminatedMove, false.B, exuOut.isMMIO || exuOut.isPerfCnt)
12797d45a146SYinan Xu      difftest.coreid := io.hartId
12807d45a146SYinan Xu      difftest.index := i.U
12817d45a146SYinan Xu      difftest.valid := io.commits.commitValid(i) && io.commits.isCommit
1282202ef6b0SKunlin You      difftest.skip := dt_skip
12837d45a146SYinan Xu      difftest.isRVC := isRVC
1284780712aaSxiaofeibao-xjtu      difftest.rfwen := io.commits.commitValid(i) && commitInfo.rfWen && commitInfo.debug_ldest.get =/= 0.U
12854b0d80d8SXuan Hu      difftest.fpwen := io.commits.commitValid(i) && uop.fpWen
1286780712aaSxiaofeibao-xjtu      difftest.wpdest := commitInfo.debug_pdest.get
1287780712aaSxiaofeibao-xjtu      difftest.wdest := commitInfo.debug_ldest.get
12886ce10964SXuan Hu      difftest.nFused := CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize - 1.U
12896ce10964SXuan Hu      when(difftest.valid) {
12906ce10964SXuan Hu        assert(CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize >= 1.U)
12916ce10964SXuan Hu      }
12927d45a146SYinan Xu      if (env.EnableDifftest) {
12937d45a146SYinan Xu        val uop = commitDebugUop(i)
129483ba63b3SXuan Hu        difftest.pc := SignExt(uop.pc, XLEN)
129583ba63b3SXuan Hu        difftest.instr := uop.instr
12967d45a146SYinan Xu        difftest.robIdx := ZeroExt(ptr, 10)
12977d45a146SYinan Xu        difftest.lqIdx := ZeroExt(uop.lqIdx.value, 7)
12987d45a146SYinan Xu        difftest.sqIdx := ZeroExt(uop.sqIdx.value, 7)
12997d45a146SYinan Xu        difftest.isLoad := io.commits.info(i).commitType === CommitType.LOAD
13007d45a146SYinan Xu        difftest.isStore := io.commits.info(i).commitType === CommitType.STORE
1301202ef6b0SKunlin You        // Check LoadEvent only when isAmo or isLoad and skip MMIO
1302202ef6b0SKunlin You        val difftestLoadEvent = DifftestModule(new DiffLoadEvent, delay = 3)
1303202ef6b0SKunlin You        difftestLoadEvent.coreid := io.hartId
1304202ef6b0SKunlin You        difftestLoadEvent.index := i.U
1305202ef6b0SKunlin You        val loadCheck = (FuType.isAMO(uop.fuType) || FuType.isLoad(uop.fuType)) && !dt_skip
1306202ef6b0SKunlin You        difftestLoadEvent.valid    := io.commits.commitValid(i) && io.commits.isCommit && loadCheck
1307202ef6b0SKunlin You        difftestLoadEvent.paddr    := exuOut.paddr
1308202ef6b0SKunlin You        difftestLoadEvent.opType   := uop.fuOpType
1309202ef6b0SKunlin You        difftestLoadEvent.isAtomic := FuType.isAMO(uop.fuType)
1310202ef6b0SKunlin You        difftestLoadEvent.isLoad   := FuType.isLoad(uop.fuType)
13117d45a146SYinan Xu      }
1312cbe9a847SYinan Xu    }
1313cbe9a847SYinan Xu  }
13149aca92b9SYinan Xu
13157d45a146SYinan Xu  if (env.EnableDifftest || env.AlwaysBasicDiff) {
1316cbe9a847SYinan Xu    val dt_isXSTrap = Mem(RobSize, Bool())
1317cbe9a847SYinan Xu    for (i <- 0 until RenameWidth) {
1318cbe9a847SYinan Xu      when(canEnqueue(i)) {
13193b739f49SXuan Hu        dt_isXSTrap(allocatePtrVec(i).value) := io.enq.req(i).bits.isXSTrap
1320cbe9a847SYinan Xu      }
1321cbe9a847SYinan Xu    }
13227d45a146SYinan Xu    val trapVec = io.commits.commitValid.zip(deqPtrVec).map { case (v, d) =>
13237d45a146SYinan Xu      io.commits.isCommit && v && dt_isXSTrap(d.value)
13247d45a146SYinan Xu    }
1325cbe9a847SYinan Xu    val hitTrap = trapVec.reduce(_ || _)
13267d45a146SYinan Xu    val difftest = DifftestModule(new DiffTrapEvent, dontCare = true)
13277d45a146SYinan Xu    difftest.coreid := io.hartId
13287d45a146SYinan Xu    difftest.hasTrap := hitTrap
13297d45a146SYinan Xu    difftest.cycleCnt := timer
13307d45a146SYinan Xu    difftest.instrCnt := instrCnt
13317d45a146SYinan Xu    difftest.hasWFI := hasWFI
13327d45a146SYinan Xu
13337d45a146SYinan Xu    if (env.EnableDifftest) {
1334cbe9a847SYinan Xu      val trapCode = PriorityMux(wdata.zip(trapVec).map(x => x._2 -> x._1))
1335cbe9a847SYinan Xu      val trapPC = SignExt(PriorityMux(wpc.zip(trapVec).map(x => x._2 -> x._1)), XLEN)
13367d45a146SYinan Xu      difftest.code := trapCode
13377d45a146SYinan Xu      difftest.pc := trapPC
13389aca92b9SYinan Xu    }
1339cbe9a847SYinan Xu  }
13401545277aSYinan Xu
1341780712aaSxiaofeibao-xjtu  val validEntriesBanks = (0 until (RobSize + 31) / 32).map(i => RegNext(PopCount(robEntries.map(_.valid).drop(i * 32).take(32))))
1342dcf3a679STang Haojin  val validEntries = RegNext(VecInit(validEntriesBanks).reduceTree(_ +& _))
134343bdc4d9SYinan Xu  val commitMoveVec = VecInit(io.commits.commitValid.zip(commitIsMove).map { case (v, m) => v && m })
134443bdc4d9SYinan Xu  val commitLoadVec = VecInit(commitLoadValid)
134543bdc4d9SYinan Xu  val commitBranchVec = VecInit(commitBranchValid)
134643bdc4d9SYinan Xu  val commitLoadWaitVec = VecInit(commitLoadValid.zip(commitLoadWaitBit).map { case (v, w) => v && w })
134743bdc4d9SYinan Xu  val commitStoreVec = VecInit(io.commits.commitValid.zip(commitIsStore).map { case (v, t) => v && t })
1348cd365d4cSrvcoresjw  val perfEvents = Seq(
1349cd365d4cSrvcoresjw    ("rob_interrupt_num      ", io.flushOut.valid && intrEnable),
1350571677c9Sxiaofeibao-xjtu    ("rob_exception_num      ", io.flushOut.valid && deqHasException),
1351cd365d4cSrvcoresjw    ("rob_flush_pipe_num     ", io.flushOut.valid && isFlushPipe),
1352cd365d4cSrvcoresjw    ("rob_replay_inst_num    ", io.flushOut.valid && isFlushPipe && deqHasReplayInst),
1353cd365d4cSrvcoresjw    ("rob_commitUop          ", ifCommit(commitCnt)),
13547e8294acSYinan Xu    ("rob_commitInstr        ", ifCommitReg(trueCommitCnt)),
135543bdc4d9SYinan Xu    ("rob_commitInstrMove    ", ifCommitReg(PopCount(RegNext(commitMoveVec)))),
13567e8294acSYinan Xu    ("rob_commitInstrFused   ", ifCommitReg(fuseCommitCnt)),
135743bdc4d9SYinan Xu    ("rob_commitInstrLoad    ", ifCommitReg(PopCount(RegNext(commitLoadVec)))),
135843bdc4d9SYinan Xu    ("rob_commitInstrBranch  ", ifCommitReg(PopCount(RegNext(commitBranchVec)))),
135943bdc4d9SYinan Xu    ("rob_commitInstrLoadWait", ifCommitReg(PopCount(RegNext(commitLoadWaitVec)))),
136043bdc4d9SYinan Xu    ("rob_commitInstrStore   ", ifCommitReg(PopCount(RegNext(commitStoreVec)))),
13616474c47fSYinan Xu    ("rob_walkInstr          ", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U)),
1362ccfddc82SHaojin Tang    ("rob_walkCycle          ", (state === s_walk)),
13637e8294acSYinan Xu    ("rob_1_4_valid          ", validEntries <= (RobSize / 4).U),
13647e8294acSYinan Xu    ("rob_2_4_valid          ", validEntries > (RobSize / 4).U && validEntries <= (RobSize / 2).U),
13657e8294acSYinan Xu    ("rob_3_4_valid          ", validEntries > (RobSize / 2).U && validEntries <= (RobSize * 3 / 4).U),
13667e8294acSYinan Xu    ("rob_4_4_valid          ", validEntries > (RobSize * 3 / 4).U),
1367cd365d4cSrvcoresjw  )
13681ca0e4f3SYinan Xu  generatePerfEvent()
1369780712aaSxiaofeibao-xjtu
1370780712aaSxiaofeibao-xjtu  // dontTouch for debug
1371780712aaSxiaofeibao-xjtu  if (backendParams.debugEn) {
1372780712aaSxiaofeibao-xjtu    dontTouch(enqPtrVec)
1373780712aaSxiaofeibao-xjtu    dontTouch(deqPtrVec)
1374780712aaSxiaofeibao-xjtu    dontTouch(robEntries)
1375780712aaSxiaofeibao-xjtu    dontTouch(robDeqGroup)
1376780712aaSxiaofeibao-xjtu    dontTouch(robBanks)
1377780712aaSxiaofeibao-xjtu    dontTouch(robBanksRaddrThisLine)
1378780712aaSxiaofeibao-xjtu    dontTouch(robBanksRaddrNextLine)
1379780712aaSxiaofeibao-xjtu    dontTouch(robBanksRdataThisLine)
1380780712aaSxiaofeibao-xjtu    dontTouch(robBanksRdataNextLine)
1381780712aaSxiaofeibao-xjtu    dontTouch(robBanksRdataThisLineUpdate)
1382780712aaSxiaofeibao-xjtu    dontTouch(robBanksRdataNextLineUpdate)
1383571677c9Sxiaofeibao-xjtu    dontTouch(needUpdate)
1384571677c9Sxiaofeibao-xjtu    val exceptionWBsVec = MixedVecInit(exceptionWBs)
1385571677c9Sxiaofeibao-xjtu    dontTouch(exceptionWBsVec)
1386780712aaSxiaofeibao-xjtu    dontTouch(commit_wDeqGroup)
1387780712aaSxiaofeibao-xjtu    dontTouch(commit_vDeqGroup)
1388780712aaSxiaofeibao-xjtu    dontTouch(commitSizeSumSeq)
1389780712aaSxiaofeibao-xjtu    dontTouch(walkSizeSumSeq)
1390780712aaSxiaofeibao-xjtu    dontTouch(commitSizeSumCond)
1391780712aaSxiaofeibao-xjtu    dontTouch(walkSizeSumCond)
1392780712aaSxiaofeibao-xjtu    dontTouch(commitSizeSum)
1393780712aaSxiaofeibao-xjtu    dontTouch(walkSizeSum)
1394780712aaSxiaofeibao-xjtu    dontTouch(realDestSizeSeq)
1395780712aaSxiaofeibao-xjtu    dontTouch(walkDestSizeSeq)
1396780712aaSxiaofeibao-xjtu    dontTouch(io.commits)
1397780712aaSxiaofeibao-xjtu    dontTouch(commitIsVTypeVec)
1398780712aaSxiaofeibao-xjtu    dontTouch(walkIsVTypeVec)
1399780712aaSxiaofeibao-xjtu    dontTouch(commitValidThisLine)
1400780712aaSxiaofeibao-xjtu    dontTouch(commitReadAddr_next)
1401780712aaSxiaofeibao-xjtu    dontTouch(donotNeedWalk)
1402780712aaSxiaofeibao-xjtu    dontTouch(walkPtrVec_next)
1403780712aaSxiaofeibao-xjtu    dontTouch(walkPtrVec)
1404780712aaSxiaofeibao-xjtu    dontTouch(deqPtrVec_next)
1405780712aaSxiaofeibao-xjtu    dontTouch(deqPtrVecForWalk)
1406780712aaSxiaofeibao-xjtu    dontTouch(snapPtrReadBank)
1407780712aaSxiaofeibao-xjtu    dontTouch(snapPtrVecForWalk)
1408780712aaSxiaofeibao-xjtu    dontTouch(shouldWalkVec)
1409780712aaSxiaofeibao-xjtu    dontTouch(walkFinished)
1410780712aaSxiaofeibao-xjtu    dontTouch(changeBankAddrToDeqPtr)
1411780712aaSxiaofeibao-xjtu  }
1412780712aaSxiaofeibao-xjtu  if (env.EnableDifftest) {
1413780712aaSxiaofeibao-xjtu    io.commits.info.map(info => dontTouch(info.debug_pc.get))
1414780712aaSxiaofeibao-xjtu  }
14159aca92b9SYinan Xu}
1416