19aca92b9SYinan Xu/*************************************************************************************** 29aca92b9SYinan Xu* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 39aca92b9SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 49aca92b9SYinan Xu* 59aca92b9SYinan Xu* XiangShan is licensed under Mulan PSL v2. 69aca92b9SYinan Xu* You can use this software according to the terms and conditions of the Mulan PSL v2. 79aca92b9SYinan Xu* You may obtain a copy of Mulan PSL v2 at: 89aca92b9SYinan Xu* http://license.coscl.org.cn/MulanPSL2 99aca92b9SYinan Xu* 109aca92b9SYinan Xu* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 119aca92b9SYinan Xu* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 129aca92b9SYinan Xu* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 139aca92b9SYinan Xu* 149aca92b9SYinan Xu* See the Mulan PSL v2 for more details. 159aca92b9SYinan Xu***************************************************************************************/ 169aca92b9SYinan Xu 179aca92b9SYinan Xupackage xiangshan.backend.rob 189aca92b9SYinan Xu 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 209aca92b9SYinan Xuimport chisel3._ 219aca92b9SYinan Xuimport chisel3.util._ 229aca92b9SYinan Xuimport difftest._ 236ab6918fSYinan Xuimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 243c02ee8fSwakafaimport utility._ 253b739f49SXuan Huimport utils._ 266ab6918fSYinan Xuimport xiangshan._ 27730cfbc0SXuan Huimport xiangshan.backend.BackendParams 28d91483a6Sfdyimport xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput} 29f5cf71bbSxiaofeibao-xjtuimport xiangshan.backend.fu.{FuType, FuConfig} 306ab6918fSYinan Xuimport xiangshan.frontend.FtqPtr 31870f462dSXuan Huimport xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr} 32730cfbc0SXuan Huimport xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput} 33870f462dSXuan Huimport xiangshan.backend.ctrlblock.{DebugLSIO, DebugLsInfo, LsTopdownInfo} 34870f462dSXuan Huimport xiangshan.backend.rename.SnapshotGenerator 359aca92b9SYinan Xu 36d2b20d1aSTang Haojin 373b739f49SXuan Huclass RobPtr(entries: Int) extends CircularQueuePtr[RobPtr]( 383b739f49SXuan Hu entries 399aca92b9SYinan Xu) with HasCircularQueuePtrHelper { 409aca92b9SYinan Xu 413b739f49SXuan Hu def this()(implicit p: Parameters) = this(p(XSCoreParamsKey).RobSize) 423b739f49SXuan Hu 43f4b2089aSYinan Xu def needFlush(redirect: Valid[Redirect]): Bool = { 449aca92b9SYinan Xu val flushItself = redirect.bits.flushItself() && this === redirect.bits.robIdx 45f4b2089aSYinan Xu redirect.valid && (flushItself || isAfter(this, redirect.bits.robIdx)) 469aca92b9SYinan Xu } 479aca92b9SYinan Xu 480dc4893dSYinan Xu def needFlush(redirect: Seq[Valid[Redirect]]): Bool = VecInit(redirect.map(needFlush)).asUInt.orR 499aca92b9SYinan Xu} 509aca92b9SYinan Xu 519aca92b9SYinan Xuobject RobPtr { 529aca92b9SYinan Xu def apply(f: Bool, v: UInt)(implicit p: Parameters): RobPtr = { 539aca92b9SYinan Xu val ptr = Wire(new RobPtr) 549aca92b9SYinan Xu ptr.flag := f 559aca92b9SYinan Xu ptr.value := v 569aca92b9SYinan Xu ptr 579aca92b9SYinan Xu } 589aca92b9SYinan Xu} 599aca92b9SYinan Xu 609aca92b9SYinan Xuclass RobCSRIO(implicit p: Parameters) extends XSBundle { 619aca92b9SYinan Xu val intrBitSet = Input(Bool()) 629aca92b9SYinan Xu val trapTarget = Input(UInt(VAddrBits.W)) 639aca92b9SYinan Xu val isXRet = Input(Bool()) 645c95ea2eSYinan Xu val wfiEvent = Input(Bool()) 659aca92b9SYinan Xu 669aca92b9SYinan Xu val fflags = Output(Valid(UInt(5.W))) 67a8db15d8Sfdy val vxsat = Output(Valid(Bool())) 689aca92b9SYinan Xu val dirty_fs = Output(Bool()) 699aca92b9SYinan Xu val perfinfo = new Bundle { 709aca92b9SYinan Xu val retiredInstr = Output(UInt(3.W)) 719aca92b9SYinan Xu } 724aa9ed34Sfdy 734aa9ed34Sfdy val vcsrFlag = Output(Bool()) 749aca92b9SYinan Xu} 759aca92b9SYinan Xu 769aca92b9SYinan Xuclass RobLsqIO(implicit p: Parameters) extends XSBundle { 77cd365d4cSrvcoresjw val lcommit = Output(UInt(log2Up(CommitWidth + 1).W)) 78cd365d4cSrvcoresjw val scommit = Output(UInt(log2Up(CommitWidth + 1).W)) 799aca92b9SYinan Xu val pendingld = Output(Bool()) 809aca92b9SYinan Xu val pendingst = Output(Bool()) 819aca92b9SYinan Xu val commit = Output(Bool()) 82e4f69d78Ssfencevma val pendingPtr = Output(new RobPtr) 83*20a5248fSzhanglinjuan val pendingPtrNext = Output(new RobPtr) 84e4f69d78Ssfencevma 85e4f69d78Ssfencevma val mmio = Input(Vec(LoadPipelineWidth, Bool())) 866ce10964SXuan Hu // Todo: what's this? 87dfb4c5dcSXuan Hu val uop = Input(Vec(LoadPipelineWidth, new DynInst)) 889aca92b9SYinan Xu} 899aca92b9SYinan Xu 909aca92b9SYinan Xuclass RobEnqIO(implicit p: Parameters) extends XSBundle { 919aca92b9SYinan Xu val canAccept = Output(Bool()) 929aca92b9SYinan Xu val isEmpty = Output(Bool()) 939aca92b9SYinan Xu // valid vector, for robIdx gen and walk 949aca92b9SYinan Xu val needAlloc = Vec(RenameWidth, Input(Bool())) 953b739f49SXuan Hu val req = Vec(RenameWidth, Flipped(ValidIO(new DynInst))) 969aca92b9SYinan Xu val resp = Vec(RenameWidth, Output(new RobPtr)) 979aca92b9SYinan Xu} 989aca92b9SYinan Xu 9960ebee38STang Haojinclass RobCoreTopDownIO(implicit p: Parameters) extends XSBundle { 10060ebee38STang Haojin val robHeadVaddr = Valid(UInt(VAddrBits.W)) 10160ebee38STang Haojin val robHeadPaddr = Valid(UInt(PAddrBits.W)) 10260ebee38STang Haojin} 10360ebee38STang Haojin 10460ebee38STang Haojinclass RobDispatchTopDownIO extends Bundle { 10560ebee38STang Haojin val robTrueCommit = Output(UInt(64.W)) 10660ebee38STang Haojin val robHeadLsIssue = Output(Bool()) 10760ebee38STang Haojin} 10860ebee38STang Haojin 1097cf78eb2Shappy-lxclass RobDebugRollingIO extends Bundle { 1107cf78eb2Shappy-lx val robTrueCommit = Output(UInt(64.W)) 1117cf78eb2Shappy-lx} 1127cf78eb2Shappy-lx 11344369838SXuan Huclass RobDispatchData(implicit p: Parameters) extends RobCommitInfo {} 1149aca92b9SYinan Xu 1159aca92b9SYinan Xuclass RobDeqPtrWrapper(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper { 1169aca92b9SYinan Xu val io = IO(new Bundle { 1179aca92b9SYinan Xu // for commits/flush 1189aca92b9SYinan Xu val state = Input(UInt(2.W)) 1199aca92b9SYinan Xu val deq_v = Vec(CommitWidth, Input(Bool())) 1209aca92b9SYinan Xu val deq_w = Vec(CommitWidth, Input(Bool())) 1219aca92b9SYinan Xu val exception_state = Flipped(ValidIO(new RobExceptionInfo)) 1229aca92b9SYinan Xu // for flush: when exception occurs, reset deqPtrs to range(0, CommitWidth) 1239aca92b9SYinan Xu val intrBitSetReg = Input(Bool()) 1249aca92b9SYinan Xu val hasNoSpecExec = Input(Bool()) 125e8009193SYinan Xu val interrupt_safe = Input(Bool()) 1266474c47fSYinan Xu val blockCommit = Input(Bool()) 1279aca92b9SYinan Xu // output: the CommitWidth deqPtr 1289aca92b9SYinan Xu val out = Vec(CommitWidth, Output(new RobPtr)) 1299aca92b9SYinan Xu val next_out = Vec(CommitWidth, Output(new RobPtr)) 1309aca92b9SYinan Xu }) 1319aca92b9SYinan Xu 1329aca92b9SYinan Xu val deqPtrVec = RegInit(VecInit((0 until CommitWidth).map(_.U.asTypeOf(new RobPtr)))) 1339aca92b9SYinan Xu 1349aca92b9SYinan Xu // for exceptions (flushPipe included) and interrupts: 1359aca92b9SYinan Xu // only consider the first instruction 1365c95ea2eSYinan Xu val intrEnable = io.intrBitSetReg && !io.hasNoSpecExec && io.interrupt_safe 137983f3e23SYinan Xu val exceptionEnable = io.deq_w(0) && io.exception_state.valid && io.exception_state.bits.not_commit && io.exception_state.bits.robIdx === deqPtrVec(0) 1389aca92b9SYinan Xu val redirectOutValid = io.state === 0.U && io.deq_v(0) && (intrEnable || exceptionEnable) 1399aca92b9SYinan Xu 1409aca92b9SYinan Xu // for normal commits: only to consider when there're no exceptions 1419aca92b9SYinan Xu // we don't need to consider whether the first instruction has exceptions since it wil trigger exceptions. 1429aca92b9SYinan Xu val commit_exception = io.exception_state.valid && !isAfter(io.exception_state.bits.robIdx, deqPtrVec.last) 1436474c47fSYinan Xu val canCommit = VecInit((0 until CommitWidth).map(i => io.deq_v(i) && io.deq_w(i))) 1449aca92b9SYinan Xu val normalCommitCnt = PriorityEncoder(canCommit.map(c => !c) :+ true.B) 145f4b2089aSYinan Xu // when io.intrBitSetReg or there're possible exceptions in these instructions, 146f4b2089aSYinan Xu // only one instruction is allowed to commit 1479aca92b9SYinan Xu val allowOnlyOne = commit_exception || io.intrBitSetReg 1489aca92b9SYinan Xu val commitCnt = Mux(allowOnlyOne, canCommit(0), normalCommitCnt) 1499aca92b9SYinan Xu 1509aca92b9SYinan Xu val commitDeqPtrVec = VecInit(deqPtrVec.map(_ + commitCnt)) 1516474c47fSYinan Xu val deqPtrVec_next = Mux(io.state === 0.U && !redirectOutValid && !io.blockCommit, commitDeqPtrVec, deqPtrVec) 1529aca92b9SYinan Xu 1539aca92b9SYinan Xu deqPtrVec := deqPtrVec_next 1549aca92b9SYinan Xu 1559aca92b9SYinan Xu io.next_out := deqPtrVec_next 1569aca92b9SYinan Xu io.out := deqPtrVec 1579aca92b9SYinan Xu 1589aca92b9SYinan Xu when (io.state === 0.U) { 1599aca92b9SYinan Xu XSInfo(io.state === 0.U && commitCnt > 0.U, "retired %d insts\n", commitCnt) 1609aca92b9SYinan Xu } 1619aca92b9SYinan Xu 1629aca92b9SYinan Xu} 1639aca92b9SYinan Xu 1649aca92b9SYinan Xuclass RobEnqPtrWrapper(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper { 1659aca92b9SYinan Xu val io = IO(new Bundle { 1669aca92b9SYinan Xu // for input redirect 1679aca92b9SYinan Xu val redirect = Input(Valid(new Redirect)) 1689aca92b9SYinan Xu // for enqueue 1699aca92b9SYinan Xu val allowEnqueue = Input(Bool()) 1709aca92b9SYinan Xu val hasBlockBackward = Input(Bool()) 1719aca92b9SYinan Xu val enq = Vec(RenameWidth, Input(Bool())) 1726474c47fSYinan Xu val out = Output(Vec(RenameWidth, new RobPtr)) 1739aca92b9SYinan Xu }) 1749aca92b9SYinan Xu 1756474c47fSYinan Xu val enqPtrVec = RegInit(VecInit.tabulate(RenameWidth)(_.U.asTypeOf(new RobPtr))) 1769aca92b9SYinan Xu 1779aca92b9SYinan Xu // enqueue 1789aca92b9SYinan Xu val canAccept = io.allowEnqueue && !io.hasBlockBackward 179f4b2089aSYinan Xu val dispatchNum = Mux(canAccept, PopCount(io.enq), 0.U) 1809aca92b9SYinan Xu 1816474c47fSYinan Xu for ((ptr, i) <- enqPtrVec.zipWithIndex) { 182f4b2089aSYinan Xu when(io.redirect.valid) { 1836474c47fSYinan Xu ptr := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx + i.U, io.redirect.bits.robIdx + (i + 1).U) 1849aca92b9SYinan Xu }.otherwise { 1856474c47fSYinan Xu ptr := ptr + dispatchNum 1866474c47fSYinan Xu } 1879aca92b9SYinan Xu } 1889aca92b9SYinan Xu 1896474c47fSYinan Xu io.out := enqPtrVec 1909aca92b9SYinan Xu 1919aca92b9SYinan Xu} 1929aca92b9SYinan Xu 1939aca92b9SYinan Xuclass RobExceptionInfo(implicit p: Parameters) extends XSBundle { 1949aca92b9SYinan Xu // val valid = Bool() 1959aca92b9SYinan Xu val robIdx = new RobPtr 1969aca92b9SYinan Xu val exceptionVec = ExceptionVec() 1979aca92b9SYinan Xu val flushPipe = Bool() 1984aa9ed34Sfdy val isVset = Bool() 1999aca92b9SYinan Xu val replayInst = Bool() // redirect to that inst itself 20084e47f35SLi Qianruo val singleStep = Bool() // TODO add frontend hit beneath 201c3abb8b6SYinan Xu val crossPageIPFFix = Bool() 20272951335SLi Qianruo val trigger = new TriggerCf 2039aca92b9SYinan Xu 20484e47f35SLi Qianruo// def trigger_before = !trigger.getTimingBackend && trigger.getHitBackend 20584e47f35SLi Qianruo// def trigger_after = trigger.getTimingBackend && trigger.getHitBackend 206ddb65c47SLi Qianruo def has_exception = exceptionVec.asUInt.orR || flushPipe || singleStep || replayInst || trigger.hit 207983f3e23SYinan Xu def not_commit = exceptionVec.asUInt.orR || singleStep || replayInst || trigger.hit 2089aca92b9SYinan Xu // only exceptions are allowed to writeback when enqueue 209ddb65c47SLi Qianruo def can_writeback = exceptionVec.asUInt.orR || singleStep || trigger.hit 2109aca92b9SYinan Xu} 2119aca92b9SYinan Xu 2123b739f49SXuan Huclass ExceptionGen(params: BackendParams)(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper { 2139aca92b9SYinan Xu val io = IO(new Bundle { 2149aca92b9SYinan Xu val redirect = Input(Valid(new Redirect)) 2159aca92b9SYinan Xu val flush = Input(Bool()) 2169aca92b9SYinan Xu val enq = Vec(RenameWidth, Flipped(ValidIO(new RobExceptionInfo))) 2173b739f49SXuan Hu // csr + load + store 2183b739f49SXuan Hu val wb = Vec(params.numException, Flipped(ValidIO(new RobExceptionInfo))) 2199aca92b9SYinan Xu val out = ValidIO(new RobExceptionInfo) 2209aca92b9SYinan Xu val state = ValidIO(new RobExceptionInfo) 2219aca92b9SYinan Xu }) 2229aca92b9SYinan Xu 22399bd2aafSHaojin Tang val wbExuParams = params.allExuParams.filter(_.exceptionOut.nonEmpty) 22499bd2aafSHaojin Tang 22599bd2aafSHaojin Tang def getOldest(valid: Seq[Bool], bits: Seq[RobExceptionInfo]): RobExceptionInfo = { 22699bd2aafSHaojin Tang def getOldest_recursion(valid: Seq[Bool], bits: Seq[RobExceptionInfo]): (Seq[Bool], Seq[RobExceptionInfo]) = { 22746f74b57SHaojin Tang assert(valid.length == bits.length) 22846f74b57SHaojin Tang if (valid.length == 1) { 22946f74b57SHaojin Tang (valid, bits) 23046f74b57SHaojin Tang } else if (valid.length == 2) { 23146f74b57SHaojin Tang val res = Seq.fill(2)(Wire(ValidIO(chiselTypeOf(bits(0))))) 23246f74b57SHaojin Tang for (i <- res.indices) { 23346f74b57SHaojin Tang res(i).valid := valid(i) 23446f74b57SHaojin Tang res(i).bits := bits(i) 23546f74b57SHaojin Tang } 23646f74b57SHaojin Tang val oldest = Mux(!valid(1) || valid(0) && isAfter(bits(1).robIdx, bits(0).robIdx), res(0), res(1)) 23746f74b57SHaojin Tang (Seq(oldest.valid), Seq(oldest.bits)) 23846f74b57SHaojin Tang } else { 23999bd2aafSHaojin Tang val left = getOldest_recursion(valid.take(valid.length / 2), bits.take(valid.length / 2)) 24099bd2aafSHaojin Tang val right = getOldest_recursion(valid.drop(valid.length / 2), bits.drop(valid.length / 2)) 24199bd2aafSHaojin Tang getOldest_recursion(left._1 ++ right._1, left._2 ++ right._2) 24246f74b57SHaojin Tang } 24346f74b57SHaojin Tang } 24499bd2aafSHaojin Tang getOldest_recursion(valid, bits)._2.head 24599bd2aafSHaojin Tang } 24699bd2aafSHaojin Tang 24746f74b57SHaojin Tang 24867ba96b4SYinan Xu val currentValid = RegInit(false.B) 24967ba96b4SYinan Xu val current = Reg(new RobExceptionInfo) 2509aca92b9SYinan Xu 2519aca92b9SYinan Xu // orR the exceptionVec 2529aca92b9SYinan Xu val lastCycleFlush = RegNext(io.flush) 2539aca92b9SYinan Xu val in_enq_valid = VecInit(io.enq.map(e => e.valid && e.bits.has_exception && !lastCycleFlush)) 2549aca92b9SYinan Xu 25599bd2aafSHaojin Tang // s0: compare wb in 4 groups 25699bd2aafSHaojin Tang val csrvldu_wb = io.wb.zip(wbExuParams).filter(_._2.fuConfigs.filter(t => t.isCsr || t.fuType == FuType.vldu).nonEmpty).map(_._1) 25799bd2aafSHaojin Tang val load_wb = io.wb.zip(wbExuParams).filter(_._2.fuConfigs.filter(_.fuType == FuType.ldu).nonEmpty).map(_._1) 25899bd2aafSHaojin Tang val store_wb = io.wb.zip(wbExuParams).filter(_._2.fuConfigs.filter(t => t.isSta || t.fuType == FuType.mou).nonEmpty).map(_._1) 25999bd2aafSHaojin Tang val varith_wb = io.wb.zip(wbExuParams).filter(_._2.fuConfigs.filter(_.isVecArith).nonEmpty).map(_._1) 26099bd2aafSHaojin Tang // TODO: vsta_wb = ??? 2619aca92b9SYinan Xu 26299bd2aafSHaojin Tang val writebacks = Seq(csrvldu_wb, load_wb, store_wb, varith_wb) 26399bd2aafSHaojin Tang val in_wb_valids = writebacks.map(_.map(w => w.valid && w.bits.has_exception && !lastCycleFlush)) 26499bd2aafSHaojin Tang val wb_valid = in_wb_valids.zip(writebacks).map { case (valid, wb) => 26599bd2aafSHaojin Tang valid.zip(wb.map(_.bits)).map { case (v, bits) => v && !(bits.robIdx.needFlush(io.redirect) || io.flush) }.reduce(_ || _) 26699bd2aafSHaojin Tang } 26799bd2aafSHaojin Tang val wb_bits = in_wb_valids.zip(writebacks).map { case (valid, wb) => getOldest(valid, wb.map(_.bits))} 26899bd2aafSHaojin Tang 26999bd2aafSHaojin Tang val s0_out_valid = wb_valid.map(x => RegNext(x)) 27099bd2aafSHaojin Tang val s0_out_bits = wb_bits.map(x => RegNext(x)) 27199bd2aafSHaojin Tang 27299bd2aafSHaojin Tang // s1: compare last four and current flush 27399bd2aafSHaojin Tang val s1_valid = VecInit(s0_out_valid.zip(s0_out_bits).map{ case (v, b) => v && !(b.robIdx.needFlush(io.redirect) || io.flush) }) 27499bd2aafSHaojin Tang val s1_out_bits = RegNext(getOldest(s0_out_valid, s0_out_bits)) 27599bd2aafSHaojin Tang val s1_out_valid = RegNext(s1_valid.asUInt.orR) 2769aca92b9SYinan Xu 2779aca92b9SYinan Xu val enq_valid = RegNext(in_enq_valid.asUInt.orR && !io.redirect.valid && !io.flush) 2789aca92b9SYinan Xu val enq_bits = RegNext(ParallelPriorityMux(in_enq_valid, io.enq.map(_.bits))) 2799aca92b9SYinan Xu 2809aca92b9SYinan Xu // s2: compare the input exception with the current one 2819aca92b9SYinan Xu // priorities: 2829aca92b9SYinan Xu // (1) system reset 2839aca92b9SYinan Xu // (2) current is valid: flush, remain, merge, update 2849aca92b9SYinan Xu // (3) current is not valid: s1 or enq 28567ba96b4SYinan Xu val current_flush = current.robIdx.needFlush(io.redirect) || io.flush 286f4b2089aSYinan Xu val s1_flush = s1_out_bits.robIdx.needFlush(io.redirect) || io.flush 28767ba96b4SYinan Xu when (currentValid) { 2889aca92b9SYinan Xu when (current_flush) { 28967ba96b4SYinan Xu currentValid := Mux(s1_flush, false.B, s1_out_valid) 2909aca92b9SYinan Xu } 2919aca92b9SYinan Xu when (s1_out_valid && !s1_flush) { 29267ba96b4SYinan Xu when (isAfter(current.robIdx, s1_out_bits.robIdx)) { 29367ba96b4SYinan Xu current := s1_out_bits 29467ba96b4SYinan Xu }.elsewhen (current.robIdx === s1_out_bits.robIdx) { 29567ba96b4SYinan Xu current.exceptionVec := (s1_out_bits.exceptionVec.asUInt | current.exceptionVec.asUInt).asTypeOf(ExceptionVec()) 29667ba96b4SYinan Xu current.flushPipe := s1_out_bits.flushPipe || current.flushPipe 29767ba96b4SYinan Xu current.replayInst := s1_out_bits.replayInst || current.replayInst 29867ba96b4SYinan Xu current.singleStep := s1_out_bits.singleStep || current.singleStep 29967ba96b4SYinan Xu current.trigger := (s1_out_bits.trigger.asUInt | current.trigger.asUInt).asTypeOf(new TriggerCf) 3009aca92b9SYinan Xu } 3019aca92b9SYinan Xu } 3029aca92b9SYinan Xu }.elsewhen (s1_out_valid && !s1_flush) { 30367ba96b4SYinan Xu currentValid := true.B 30467ba96b4SYinan Xu current := s1_out_bits 3059aca92b9SYinan Xu }.elsewhen (enq_valid && !(io.redirect.valid || io.flush)) { 30667ba96b4SYinan Xu currentValid := true.B 30767ba96b4SYinan Xu current := enq_bits 3089aca92b9SYinan Xu } 3099aca92b9SYinan Xu 3109aca92b9SYinan Xu io.out.valid := s1_out_valid || enq_valid && enq_bits.can_writeback 3119aca92b9SYinan Xu io.out.bits := Mux(s1_out_valid, s1_out_bits, enq_bits) 31267ba96b4SYinan Xu io.state.valid := currentValid 31367ba96b4SYinan Xu io.state.bits := current 3149aca92b9SYinan Xu 3159aca92b9SYinan Xu} 3169aca92b9SYinan Xu 3179aca92b9SYinan Xuclass RobFlushInfo(implicit p: Parameters) extends XSBundle { 3189aca92b9SYinan Xu val ftqIdx = new FtqPtr 319f4b2089aSYinan Xu val robIdx = new RobPtr 3209aca92b9SYinan Xu val ftqOffset = UInt(log2Up(PredictWidth).W) 3219aca92b9SYinan Xu val replayInst = Bool() 3229aca92b9SYinan Xu} 3239aca92b9SYinan Xu 3243b739f49SXuan Huclass Rob(params: BackendParams)(implicit p: Parameters) extends LazyModule with HasXSParameter { 32595e60e55STang Haojin override def shouldBeInlined: Boolean = false 3266ab6918fSYinan Xu 3273b739f49SXuan Hu lazy val module = new RobImp(this)(p, params) 3286ab6918fSYinan Xu} 3296ab6918fSYinan Xu 3303b739f49SXuan Huclass RobImp(override val wrapper: Rob)(implicit p: Parameters, params: BackendParams) extends LazyModuleImp(wrapper) 3311ca0e4f3SYinan Xu with HasXSParameter with HasCircularQueuePtrHelper with HasPerfEvents { 3326ab6918fSYinan Xu 333870f462dSXuan Hu private val LduCnt = params.LduCnt 334870f462dSXuan Hu private val StaCnt = params.StaCnt 3356810d1e8Ssfencevma private val HyuCnt = params.HyuCnt 336870f462dSXuan Hu 3379aca92b9SYinan Xu val io = IO(new Bundle() { 3385668a921SJiawei Lin val hartId = Input(UInt(8.W)) 3399aca92b9SYinan Xu val redirect = Input(Valid(new Redirect)) 3409aca92b9SYinan Xu val enq = new RobEnqIO 341f4b2089aSYinan Xu val flushOut = ValidIO(new Redirect) 3429aca92b9SYinan Xu val exception = ValidIO(new ExceptionInfo) 3439aca92b9SYinan Xu // exu + brq 3443b739f49SXuan Hu val writeback: MixedVec[ValidIO[ExuOutput]] = Flipped(params.genWrite2CtrlBundles) 345ccfddc82SHaojin Tang val commits = Output(new RobCommitIO) 346a8db15d8Sfdy val rabCommits = Output(new RobCommitIO) 347a8db15d8Sfdy val diffCommits = Output(new DiffCommitIO) 348a8db15d8Sfdy val isVsetFlushPipe = Output(Bool()) 349a8db15d8Sfdy val vconfigPdest = Output(UInt(PhyRegIdxWidth.W)) 3509aca92b9SYinan Xu val lsq = new RobLsqIO 3519aca92b9SYinan Xu val robDeqPtr = Output(new RobPtr) 3529aca92b9SYinan Xu val csr = new RobCSRIO 353fa7f2c26STang Haojin val snpt = Input(new SnapshotPort) 3549aca92b9SYinan Xu val robFull = Output(Bool()) 355d2b20d1aSTang Haojin val headNotReady = Output(Bool()) 356b6900d94SYinan Xu val cpu_halt = Output(Bool()) 35709309bdbSYinan Xu val wfi_enable = Input(Bool()) 35860ebee38STang Haojin 3598744445eSMaxpicca-Li val debug_ls = Flipped(new DebugLSIO) 360870f462dSXuan Hu val debugRobHead = Output(new DynInst) 361d2b20d1aSTang Haojin val debugEnqLsq = Input(new LsqEnqIO) 362d2b20d1aSTang Haojin val debugHeadLsIssue = Input(Bool()) 3636810d1e8Ssfencevma val lsTopdownInfo = Vec(LduCnt + HyuCnt, Input(new LsTopdownInfo)) 36460ebee38STang Haojin val debugTopDown = new Bundle { 36560ebee38STang Haojin val toCore = new RobCoreTopDownIO 36660ebee38STang Haojin val toDispatch = new RobDispatchTopDownIO 36760ebee38STang Haojin val robHeadLqIdx = Valid(new LqPtr) 36860ebee38STang Haojin } 3697cf78eb2Shappy-lx val debugRolling = new RobDebugRollingIO 3709aca92b9SYinan Xu }) 3719aca92b9SYinan Xu 37283ba63b3SXuan Hu val exuWBs: Seq[ValidIO[ExuOutput]] = io.writeback.filter(!_.bits.params.hasStdFu).toSeq 37383ba63b3SXuan Hu val stdWBs: Seq[ValidIO[ExuOutput]] = io.writeback.filter(_.bits.params.hasStdFu).toSeq 3743b739f49SXuan Hu val fflagsWBs = io.writeback.filter(x => x.bits.fflags.nonEmpty) 3753b739f49SXuan Hu val exceptionWBs = io.writeback.filter(x => x.bits.exceptionVec.nonEmpty) 3763b739f49SXuan Hu val redirectWBs = io.writeback.filter(x => x.bits.redirect.nonEmpty) 3773b739f49SXuan Hu 3783b739f49SXuan Hu val exuWbPorts = io.writeback.filter(!_.bits.params.hasStdFu) 3793b739f49SXuan Hu val stdWbPorts = io.writeback.filter(_.bits.params.hasStdFu) 3803b739f49SXuan Hu val fflagsPorts = io.writeback.filter(x => x.bits.fflags.nonEmpty) 381a8db15d8Sfdy val vxsatPorts = io.writeback.filter(x => x.bits.vxsat.nonEmpty) 3823b739f49SXuan Hu val exceptionPorts = io.writeback.filter(x => x.bits.exceptionVec.nonEmpty) 3833b739f49SXuan Hu val numExuWbPorts = exuWBs.length 3843b739f49SXuan Hu val numStdWbPorts = stdWBs.length 3856ab6918fSYinan Xu 3866ab6918fSYinan Xu 3873b739f49SXuan Hu println(s"Rob: size $RobSize, numExuWbPorts: $numExuWbPorts, numStdWbPorts: $numStdWbPorts, commitwidth: $CommitWidth") 3883b739f49SXuan Hu// println(s"exuPorts: ${exuWbPorts.map(_._1.map(_.name))}") 3893b739f49SXuan Hu// println(s"stdPorts: ${stdWbPorts.map(_._1.map(_.name))}") 3903b739f49SXuan Hu// println(s"fflags: ${fflagsPorts.map(_._1.map(_.name))}") 3913b739f49SXuan Hu 3929aca92b9SYinan Xu 3939aca92b9SYinan Xu // instvalid field 39443bdc4d9SYinan Xu val valid = RegInit(VecInit(Seq.fill(RobSize)(false.B))) 3959aca92b9SYinan Xu // writeback status 396a8db15d8Sfdy 397f1e8fcb2SXuan Hu val stdWritebacked = Reg(Vec(RobSize, Bool())) 398f1e8fcb2SXuan Hu val uopNumVec = RegInit(VecInit(Seq.fill(RobSize)(0.U(log2Up(MaxUopSize + 1).W)))) 399a8db15d8Sfdy val realDestSize = RegInit(VecInit(Seq.fill(RobSize)(0.U(log2Up(MaxUopSize + 1).W)))) 400a8db15d8Sfdy val fflagsDataModule = RegInit(VecInit(Seq.fill(RobSize)(0.U(5.W)))) 401a8db15d8Sfdy val vxsatDataModule = RegInit(VecInit(Seq.fill(RobSize)(false.B))) 402a8db15d8Sfdy 403a8db15d8Sfdy def isWritebacked(ptr: UInt): Bool = { 404f1e8fcb2SXuan Hu !uopNumVec(ptr).orR && stdWritebacked(ptr) 405a8db15d8Sfdy } 406a8db15d8Sfdy 407af4bdb08SXuan Hu def isUopWritebacked(ptr: UInt): Bool = { 408af4bdb08SXuan Hu !uopNumVec(ptr).orR 409af4bdb08SXuan Hu } 410af4bdb08SXuan Hu 411e4f69d78Ssfencevma val mmio = RegInit(VecInit(Seq.fill(RobSize)(false.B))) 41268d13085SXuan Hu 4139aca92b9SYinan Xu // data for redirect, exception, etc. 4149aca92b9SYinan Xu val flagBkup = Mem(RobSize, Bool()) 415e8009193SYinan Xu // some instructions are not allowed to trigger interrupts 416e8009193SYinan Xu // They have side effects on the states of the processor before they write back 417e8009193SYinan Xu val interrupt_safe = Mem(RobSize, Bool()) 4189aca92b9SYinan Xu 4199aca92b9SYinan Xu // data for debug 4209aca92b9SYinan Xu // Warn: debug_* prefix should not exist in generated verilog. 421c7d010e5SXuan Hu val debug_microOp = DebugMem(RobSize, new DynInst) 4229aca92b9SYinan Xu val debug_exuData = Reg(Vec(RobSize, UInt(XLEN.W)))//for debug 4239aca92b9SYinan Xu val debug_exuDebug = Reg(Vec(RobSize, new DebugBundle))//for debug 4248744445eSMaxpicca-Li val debug_lsInfo = RegInit(VecInit(Seq.fill(RobSize)(DebugLsInfo.init))) 425d2b20d1aSTang Haojin val debug_lsTopdownInfo = RegInit(VecInit(Seq.fill(RobSize)(LsTopdownInfo.init))) 426d2b20d1aSTang Haojin val debug_lqIdxValid = RegInit(VecInit.fill(RobSize)(false.B)) 427d2b20d1aSTang Haojin val debug_lsIssued = RegInit(VecInit.fill(RobSize)(false.B)) 4289aca92b9SYinan Xu 4299aca92b9SYinan Xu // pointers 4309aca92b9SYinan Xu // For enqueue ptr, we don't duplicate it since only enqueue needs it. 4316474c47fSYinan Xu val enqPtrVec = Wire(Vec(RenameWidth, new RobPtr)) 4329aca92b9SYinan Xu val deqPtrVec = Wire(Vec(CommitWidth, new RobPtr)) 4339aca92b9SYinan Xu 4346ce10964SXuan Hu dontTouch(enqPtrVec) 4356ce10964SXuan Hu dontTouch(deqPtrVec) 4366ce10964SXuan Hu 4379aca92b9SYinan Xu val walkPtrVec = Reg(Vec(CommitWidth, new RobPtr)) 438dcf3a679STang Haojin val lastWalkPtr = Reg(new RobPtr) 4399aca92b9SYinan Xu val allowEnqueue = RegInit(true.B) 4409aca92b9SYinan Xu 4416474c47fSYinan Xu val enqPtr = enqPtrVec.head 4429aca92b9SYinan Xu val deqPtr = deqPtrVec(0) 4439aca92b9SYinan Xu val walkPtr = walkPtrVec(0) 4449aca92b9SYinan Xu 4459aca92b9SYinan Xu val isEmpty = enqPtr === deqPtr 4469aca92b9SYinan Xu val isReplaying = io.redirect.valid && RedirectLevel.flushItself(io.redirect.bits.level) 4479aca92b9SYinan Xu 448c2887b4fSHaojin Tang val snptEnq = io.enq.canAccept && io.enq.req.head.valid && io.enq.req.head.bits.snapshot 449c4b56310SHaojin Tang val snapshots = SnapshotGenerator(enqPtrVec, snptEnq, io.snpt.snptDeq, io.redirect.valid, io.snpt.flushVec) 450d2b20d1aSTang Haojin val debug_lsIssue = WireDefault(debug_lsIssued) 451d2b20d1aSTang Haojin debug_lsIssue(deqPtr.value) := io.debugHeadLsIssue 452d2b20d1aSTang Haojin 4539aca92b9SYinan Xu /** 4549aca92b9SYinan Xu * states of Rob 4559aca92b9SYinan Xu */ 456ccfddc82SHaojin Tang val s_idle :: s_walk :: Nil = Enum(2) 4579aca92b9SYinan Xu val state = RegInit(s_idle) 4589aca92b9SYinan Xu 4599aca92b9SYinan Xu /** 4609aca92b9SYinan Xu * Data Modules 4619aca92b9SYinan Xu * 4629aca92b9SYinan Xu * CommitDataModule: data from dispatch 4639aca92b9SYinan Xu * (1) read: commits/walk/exception 4649aca92b9SYinan Xu * (2) write: enqueue 4659aca92b9SYinan Xu * 4669aca92b9SYinan Xu * WritebackData: data from writeback 4679aca92b9SYinan Xu * (1) read: commits/walk/exception 4689aca92b9SYinan Xu * (2) write: write back from exe units 4699aca92b9SYinan Xu */ 47044369838SXuan Hu val dispatchData = Module(new SyncDataModuleTemplate(new RobDispatchData, RobSize, CommitWidth, RenameWidth)) 4719aca92b9SYinan Xu val dispatchDataRead = dispatchData.io.rdata 4729aca92b9SYinan Xu 4733b739f49SXuan Hu val exceptionGen = Module(new ExceptionGen(params)) 4749aca92b9SYinan Xu val exceptionDataRead = exceptionGen.io.state 4759aca92b9SYinan Xu val fflagsDataRead = Wire(Vec(CommitWidth, UInt(5.W))) 476a8db15d8Sfdy val vxsatDataRead = Wire(Vec(CommitWidth, Bool())) 4779aca92b9SYinan Xu 4789aca92b9SYinan Xu io.robDeqPtr := deqPtr 479d2b20d1aSTang Haojin io.debugRobHead := debug_microOp(deqPtr.value) 4809aca92b9SYinan Xu 481a8db15d8Sfdy val rab = Module(new RenameBuffer(RabSize)) 48244369838SXuan Hu 48344369838SXuan Hu rab.io.redirect.valid := io.redirect.valid 48444369838SXuan Hu 485a8db15d8Sfdy rab.io.req.zip(io.enq.req).map { case (dest, src) => 486a8db15d8Sfdy dest.bits := src.bits 487a8db15d8Sfdy dest.valid := src.valid && io.enq.canAccept 488a8db15d8Sfdy } 489a8db15d8Sfdy 49044369838SXuan Hu val commitDestSizeSeq = (0 until CommitWidth).map(i => realDestSize(deqPtrVec(i).value)) 49144369838SXuan Hu val walkDestSizeSeq = (0 until CommitWidth).map(i => realDestSize(walkPtrVec(i).value)) 49244369838SXuan Hu 49344369838SXuan Hu val commitSizeSum = io.commits.commitValid.zip(commitDestSizeSeq).map { case (commitValid, destSize) => 49444369838SXuan Hu Mux(io.commits.isCommit && commitValid, destSize, 0.U) 49544369838SXuan Hu }.reduce(_ +& _) 49644369838SXuan Hu val walkSizeSum = io.commits.walkValid.zip(walkDestSizeSeq).map { case (walkValid, destSize) => 49744369838SXuan Hu Mux(io.commits.isWalk && walkValid, destSize, 0.U) 49844369838SXuan Hu }.reduce(_ +& _) 49944369838SXuan Hu 50065f65924SXuan Hu rab.io.fromRob.commitSize := commitSizeSum 50165f65924SXuan Hu rab.io.fromRob.walkSize := walkSizeSum 502c4b56310SHaojin Tang rab.io.snpt := io.snpt 5039b9e991bSHaojin Tang rab.io.snpt.snptEnq := snptEnq 504a8db15d8Sfdy 505a8db15d8Sfdy io.rabCommits := rab.io.commits 506a8db15d8Sfdy io.diffCommits := rab.io.diffCommits 507a8db15d8Sfdy 5089aca92b9SYinan Xu /** 5099aca92b9SYinan Xu * Enqueue (from dispatch) 5109aca92b9SYinan Xu */ 5119aca92b9SYinan Xu // special cases 5129aca92b9SYinan Xu val hasBlockBackward = RegInit(false.B) 5133b739f49SXuan Hu val hasWaitForward = RegInit(false.B) 514af2f7849Shappy-lx val doingSvinval = RegInit(false.B) 5159aca92b9SYinan Xu // When blockBackward instruction leaves Rob (commit or walk), hasBlockBackward should be set to false.B 5169aca92b9SYinan Xu // To reduce registers usage, for hasBlockBackward cases, we allow enqueue after ROB is empty. 5179aca92b9SYinan Xu when (isEmpty) { hasBlockBackward:= false.B } 5189aca92b9SYinan Xu // When any instruction commits, hasNoSpecExec should be set to false.B 5193b739f49SXuan Hu when (io.commits.hasWalkInstr || io.commits.hasCommitInstr) { hasWaitForward:= false.B } 5205c95ea2eSYinan Xu 5215c95ea2eSYinan Xu // The wait-for-interrupt (WFI) instruction waits in the ROB until an interrupt might need servicing. 5225c95ea2eSYinan Xu // io.csr.wfiEvent will be asserted if the WFI can resume execution, and we change the state to s_wfi_idle. 5235c95ea2eSYinan Xu // It does not affect how interrupts are serviced. Note that WFI is noSpecExec and it does not trigger interrupts. 5245c95ea2eSYinan Xu val hasWFI = RegInit(false.B) 5255c95ea2eSYinan Xu io.cpu_halt := hasWFI 526342656a5SYinan Xu // WFI Timeout: 2^20 = 1M cycles 527342656a5SYinan Xu val wfi_cycles = RegInit(0.U(20.W)) 528342656a5SYinan Xu when (hasWFI) { 529342656a5SYinan Xu wfi_cycles := wfi_cycles + 1.U 530342656a5SYinan Xu }.elsewhen (!hasWFI && RegNext(hasWFI)) { 531342656a5SYinan Xu wfi_cycles := 0.U 532342656a5SYinan Xu } 533342656a5SYinan Xu val wfi_timeout = wfi_cycles.andR 534342656a5SYinan Xu when (RegNext(RegNext(io.csr.wfiEvent)) || io.flushOut.valid || wfi_timeout) { 5355c95ea2eSYinan Xu hasWFI := false.B 536b6900d94SYinan Xu } 5379aca92b9SYinan Xu 538a8db15d8Sfdy val allocatePtrVec = VecInit((0 until RenameWidth).map(i => enqPtrVec(PopCount(io.enq.req.take(i).map(req => req.valid && req.bits.firstUop))))) 539a8db15d8Sfdy io.enq.canAccept := allowEnqueue && !hasBlockBackward && rab.io.canEnq 5406474c47fSYinan Xu io.enq.resp := allocatePtrVec 541a8db15d8Sfdy val canEnqueue = VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop && io.enq.canAccept)) 5429aca92b9SYinan Xu val timer = GTimer() 5439aca92b9SYinan Xu for (i <- 0 until RenameWidth) { 5449aca92b9SYinan Xu // we don't check whether io.redirect is valid here since redirect has higher priority 5459aca92b9SYinan Xu when (canEnqueue(i)) { 5466ab6918fSYinan Xu val enqUop = io.enq.req(i).bits 5476474c47fSYinan Xu val enqIndex = allocatePtrVec(i).value 5489aca92b9SYinan Xu // store uop in data module and debug_microOp Vec 5496474c47fSYinan Xu debug_microOp(enqIndex) := enqUop 5506474c47fSYinan Xu debug_microOp(enqIndex).debugInfo.dispatchTime := timer 5516474c47fSYinan Xu debug_microOp(enqIndex).debugInfo.enqRsTime := timer 5526474c47fSYinan Xu debug_microOp(enqIndex).debugInfo.selectTime := timer 5536474c47fSYinan Xu debug_microOp(enqIndex).debugInfo.issueTime := timer 5546474c47fSYinan Xu debug_microOp(enqIndex).debugInfo.writebackTime := timer 5558744445eSMaxpicca-Li debug_microOp(enqIndex).debugInfo.tlbFirstReqTime := timer 5568744445eSMaxpicca-Li debug_microOp(enqIndex).debugInfo.tlbRespTime := timer 5578744445eSMaxpicca-Li debug_lsInfo(enqIndex) := DebugLsInfo.init 558d2b20d1aSTang Haojin debug_lsTopdownInfo(enqIndex) := LsTopdownInfo.init 559d2b20d1aSTang Haojin debug_lqIdxValid(enqIndex) := false.B 560d2b20d1aSTang Haojin debug_lsIssued(enqIndex) := false.B 561c61abc0cSXuan Hu 5623b739f49SXuan Hu when (enqUop.blockBackward) { 5639aca92b9SYinan Xu hasBlockBackward := true.B 5649aca92b9SYinan Xu } 5653b739f49SXuan Hu when (enqUop.waitForward) { 5663b739f49SXuan Hu hasWaitForward := true.B 5679aca92b9SYinan Xu } 5683b739f49SXuan Hu val enqHasTriggerHit = false.B // io.enq.req(i).bits.cf.trigger.getHitFrontend 5693b739f49SXuan Hu val enqHasException = ExceptionNO.selectFrontend(enqUop.exceptionVec).asUInt.orR 570af2f7849Shappy-lx // the begin instruction of Svinval enqs so mark doingSvinval as true to indicate this process 5713b739f49SXuan Hu when(!enqHasTriggerHit && !enqHasException && enqUop.isSvinvalBegin(enqUop.flushPipe)) 572af2f7849Shappy-lx { 573af2f7849Shappy-lx doingSvinval := true.B 574af2f7849Shappy-lx } 575af2f7849Shappy-lx // the end instruction of Svinval enqs so clear doingSvinval 5763b739f49SXuan Hu when(!enqHasTriggerHit && !enqHasException && enqUop.isSvinvalEnd(enqUop.flushPipe)) 577af2f7849Shappy-lx { 578af2f7849Shappy-lx doingSvinval := false.B 579af2f7849Shappy-lx } 580af2f7849Shappy-lx // when we are in the process of Svinval software code area , only Svinval.vma and end instruction of Svinval can appear 5813b739f49SXuan Hu assert(!doingSvinval || (enqUop.isSvinval(enqUop.flushPipe) || enqUop.isSvinvalEnd(enqUop.flushPipe))) 5823b739f49SXuan Hu when (enqUop.isWFI && !enqHasException && !enqHasTriggerHit) { 5835c95ea2eSYinan Xu hasWFI := true.B 584b6900d94SYinan Xu } 585e4f69d78Ssfencevma 586e4f69d78Ssfencevma mmio(enqIndex) := false.B 5879aca92b9SYinan Xu } 5889aca92b9SYinan Xu } 589a8db15d8Sfdy val dispatchNum = Mux(io.enq.canAccept, PopCount(io.enq.req.map(req => req.valid && req.bits.firstUop)), 0.U) 59075b25016SYinan Xu io.enq.isEmpty := RegNext(isEmpty && !VecInit(io.enq.req.map(_.valid)).asUInt.orR) 5919aca92b9SYinan Xu 59209309bdbSYinan Xu when (!io.wfi_enable) { 59309309bdbSYinan Xu hasWFI := false.B 59409309bdbSYinan Xu } 5954aa9ed34Sfdy // sel vsetvl's flush position 5964aa9ed34Sfdy val vs_idle :: vs_waitVinstr :: vs_waitFlush :: Nil = Enum(3) 5974aa9ed34Sfdy val vsetvlState = RegInit(vs_idle) 5984aa9ed34Sfdy 5994aa9ed34Sfdy val firstVInstrFtqPtr = RegInit(0.U.asTypeOf(new FtqPtr)) 6004aa9ed34Sfdy val firstVInstrFtqOffset = RegInit(0.U.asTypeOf(UInt(log2Up(PredictWidth).W))) 6014aa9ed34Sfdy val firstVInstrRobIdx = RegInit(0.U.asTypeOf(new RobPtr)) 6024aa9ed34Sfdy 6034aa9ed34Sfdy val enq0 = io.enq.req(0) 604d91483a6Sfdy val enq0IsVset = enq0.bits.isVset && enq0.bits.lastUop && canEnqueue(0) 6053b739f49SXuan Hu val enq0IsVsetFlush = enq0IsVset && enq0.bits.flushPipe 606239413e5SXuan Hu val enqIsVInstrVec = io.enq.req.zip(canEnqueue).map{case (req, fire) => FuType.isVArith(req.bits.fuType) && fire} 6074aa9ed34Sfdy // for vs_idle 6084aa9ed34Sfdy val firstVInstrIdle = PriorityMux(enqIsVInstrVec.zip(io.enq.req).drop(1) :+ (true.B, 0.U.asTypeOf(io.enq.req(0).cloneType))) 6094aa9ed34Sfdy // for vs_waitVinstr 6104aa9ed34Sfdy val enqIsVInstrOrVset = (enqIsVInstrVec(0) || enq0IsVset) +: enqIsVInstrVec.drop(1) 6114aa9ed34Sfdy val firstVInstrWait = PriorityMux(enqIsVInstrOrVset, io.enq.req) 6124aa9ed34Sfdy when(vsetvlState === vs_idle){ 6133b739f49SXuan Hu firstVInstrFtqPtr := firstVInstrIdle.bits.ftqPtr 6143b739f49SXuan Hu firstVInstrFtqOffset := firstVInstrIdle.bits.ftqOffset 6154aa9ed34Sfdy firstVInstrRobIdx := firstVInstrIdle.bits.robIdx 6164aa9ed34Sfdy }.elsewhen(vsetvlState === vs_waitVinstr){ 617a8db15d8Sfdy when(Cat(enqIsVInstrOrVset).orR){ 6183b739f49SXuan Hu firstVInstrFtqPtr := firstVInstrWait.bits.ftqPtr 6193b739f49SXuan Hu firstVInstrFtqOffset := firstVInstrWait.bits.ftqOffset 6204aa9ed34Sfdy firstVInstrRobIdx := firstVInstrWait.bits.robIdx 6214aa9ed34Sfdy } 622a8db15d8Sfdy } 6234aa9ed34Sfdy 6244aa9ed34Sfdy val hasVInstrAfterI = Cat(enqIsVInstrVec(0)).orR 625a8db15d8Sfdy when(vsetvlState === vs_idle && !io.redirect.valid){ 6264aa9ed34Sfdy when(enq0IsVsetFlush){ 6274aa9ed34Sfdy vsetvlState := Mux(hasVInstrAfterI, vs_waitFlush, vs_waitVinstr) 6284aa9ed34Sfdy } 6294aa9ed34Sfdy }.elsewhen(vsetvlState === vs_waitVinstr){ 6304aa9ed34Sfdy when(io.redirect.valid){ 6314aa9ed34Sfdy vsetvlState := vs_idle 6324aa9ed34Sfdy }.elsewhen(Cat(enqIsVInstrOrVset).orR){ 6334aa9ed34Sfdy vsetvlState := vs_waitFlush 6344aa9ed34Sfdy } 6354aa9ed34Sfdy }.elsewhen(vsetvlState === vs_waitFlush){ 6364aa9ed34Sfdy when(io.redirect.valid){ 6374aa9ed34Sfdy vsetvlState := vs_idle 6384aa9ed34Sfdy } 6394aa9ed34Sfdy } 64009309bdbSYinan Xu 641d2b20d1aSTang Haojin // lqEnq 642d2b20d1aSTang Haojin io.debugEnqLsq.needAlloc.map(_(0)).zip(io.debugEnqLsq.req).foreach { case (alloc, req) => 643d2b20d1aSTang Haojin when(io.debugEnqLsq.canAccept && alloc && req.valid) { 644d2b20d1aSTang Haojin debug_microOp(req.bits.robIdx.value).lqIdx := req.bits.lqIdx 645d2b20d1aSTang Haojin debug_lqIdxValid(req.bits.robIdx.value) := true.B 646d2b20d1aSTang Haojin } 647d2b20d1aSTang Haojin } 648d2b20d1aSTang Haojin 649d2b20d1aSTang Haojin // lsIssue 650d2b20d1aSTang Haojin when(io.debugHeadLsIssue) { 651d2b20d1aSTang Haojin debug_lsIssued(deqPtr.value) := true.B 652d2b20d1aSTang Haojin } 653d2b20d1aSTang Haojin 6549aca92b9SYinan Xu /** 6559aca92b9SYinan Xu * Writeback (from execution units) 6569aca92b9SYinan Xu */ 6573b739f49SXuan Hu for (wb <- exuWBs) { 6586ab6918fSYinan Xu when (wb.valid) { 6593b739f49SXuan Hu val wbIdx = wb.bits.robIdx.value 6606ab6918fSYinan Xu debug_exuData(wbIdx) := wb.bits.data 6616ab6918fSYinan Xu debug_exuDebug(wbIdx) := wb.bits.debug 6623b739f49SXuan Hu debug_microOp(wbIdx).debugInfo.enqRsTime := wb.bits.debugInfo.enqRsTime 6633b739f49SXuan Hu debug_microOp(wbIdx).debugInfo.selectTime := wb.bits.debugInfo.selectTime 6643b739f49SXuan Hu debug_microOp(wbIdx).debugInfo.issueTime := wb.bits.debugInfo.issueTime 6653b739f49SXuan Hu debug_microOp(wbIdx).debugInfo.writebackTime := wb.bits.debugInfo.writebackTime 6669aca92b9SYinan Xu 667b211808bShappy-lx // debug for lqidx and sqidx 668141a6449SXuan Hu debug_microOp(wbIdx).lqIdx := wb.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr)) 669141a6449SXuan Hu debug_microOp(wbIdx).sqIdx := wb.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr)) 670b211808bShappy-lx 6719aca92b9SYinan Xu val debug_Uop = debug_microOp(wbIdx) 6729aca92b9SYinan Xu XSInfo(true.B, 6733b739f49SXuan Hu p"writebacked pc 0x${Hexadecimal(debug_Uop.pc)} wen ${debug_Uop.rfWen} " + 6743b739f49SXuan Hu p"data 0x${Hexadecimal(wb.bits.data)} ldst ${debug_Uop.ldest} pdst ${debug_Uop.pdest} " + 6753b739f49SXuan Hu p"skip ${wb.bits.debug.isMMIO} robIdx: ${wb.bits.robIdx}\n" 6769aca92b9SYinan Xu ) 6779aca92b9SYinan Xu } 6789aca92b9SYinan Xu } 6793b739f49SXuan Hu 6803b739f49SXuan Hu val writebackNum = PopCount(exuWBs.map(_.valid)) 6819aca92b9SYinan Xu XSInfo(writebackNum =/= 0.U, "writebacked %d insts\n", writebackNum) 6829aca92b9SYinan Xu 683e4f69d78Ssfencevma for (i <- 0 until LoadPipelineWidth) { 684e4f69d78Ssfencevma when (RegNext(io.lsq.mmio(i))) { 685e4f69d78Ssfencevma mmio(RegNext(io.lsq.uop(i).robIdx).value) := true.B 686e4f69d78Ssfencevma } 687e4f69d78Ssfencevma } 6889aca92b9SYinan Xu 6899aca92b9SYinan Xu /** 6909aca92b9SYinan Xu * RedirectOut: Interrupt and Exceptions 6919aca92b9SYinan Xu */ 6929aca92b9SYinan Xu val deqDispatchData = dispatchDataRead(0) 6939aca92b9SYinan Xu val debug_deqUop = debug_microOp(deqPtr.value) 6949aca92b9SYinan Xu 6959aca92b9SYinan Xu val intrBitSetReg = RegNext(io.csr.intrBitSet) 6963b739f49SXuan Hu val intrEnable = intrBitSetReg && !hasWaitForward && interrupt_safe(deqPtr.value) 6979aca92b9SYinan Xu val deqHasExceptionOrFlush = exceptionDataRead.valid && exceptionDataRead.bits.robIdx === deqPtr 69884e47f35SLi Qianruo val deqHasException = deqHasExceptionOrFlush && (exceptionDataRead.bits.exceptionVec.asUInt.orR || 699ddb65c47SLi Qianruo exceptionDataRead.bits.singleStep || exceptionDataRead.bits.trigger.hit) 7009aca92b9SYinan Xu val deqHasFlushPipe = deqHasExceptionOrFlush && exceptionDataRead.bits.flushPipe 7019aca92b9SYinan Xu val deqHasReplayInst = deqHasExceptionOrFlush && exceptionDataRead.bits.replayInst 702a8db15d8Sfdy val exceptionEnable = isWritebacked(deqPtr.value) && deqHasException 70372951335SLi Qianruo 70484e47f35SLi Qianruo XSDebug(deqHasException && exceptionDataRead.bits.singleStep, "Debug Mode: Deq has singlestep exception\n") 705ddb65c47SLi Qianruo XSDebug(deqHasException && exceptionDataRead.bits.trigger.getHitFrontend, "Debug Mode: Deq has frontend trigger exception\n") 70684e47f35SLi Qianruo XSDebug(deqHasException && exceptionDataRead.bits.trigger.getHitBackend, "Debug Mode: Deq has backend trigger exception\n") 70784e47f35SLi Qianruo 708a8db15d8Sfdy val isFlushPipe = isWritebacked(deqPtr.value) && (deqHasFlushPipe || deqHasReplayInst) 7099aca92b9SYinan Xu 710a8db15d8Sfdy val isVsetFlushPipe = isWritebacked(deqPtr.value) && deqHasFlushPipe && exceptionDataRead.bits.isVset 711a8db15d8Sfdy// val needModifyFtqIdxOffset = isVsetFlushPipe && (vsetvlState === vs_waitFlush) 712a8db15d8Sfdy val needModifyFtqIdxOffset = false.B 713a8db15d8Sfdy io.isVsetFlushPipe := isVsetFlushPipe 714a8db15d8Sfdy io.vconfigPdest := rab.io.vconfigPdest 715f4b2089aSYinan Xu // io.flushOut will trigger redirect at the next cycle. 716f4b2089aSYinan Xu // Block any redirect or commit at the next cycle. 717f4b2089aSYinan Xu val lastCycleFlush = RegNext(io.flushOut.valid) 718f4b2089aSYinan Xu 719f4b2089aSYinan Xu io.flushOut.valid := (state === s_idle) && valid(deqPtr.value) && (intrEnable || exceptionEnable || isFlushPipe) && !lastCycleFlush 720f4b2089aSYinan Xu io.flushOut.bits := DontCare 72114a67055Ssfencevma io.flushOut.bits.isRVC := deqDispatchData.isRVC 7224aa9ed34Sfdy io.flushOut.bits.robIdx := Mux(needModifyFtqIdxOffset, firstVInstrRobIdx, deqPtr) 7234aa9ed34Sfdy io.flushOut.bits.ftqIdx := Mux(needModifyFtqIdxOffset, firstVInstrFtqPtr, deqDispatchData.ftqIdx) 7244aa9ed34Sfdy io.flushOut.bits.ftqOffset := Mux(needModifyFtqIdxOffset, firstVInstrFtqOffset, deqDispatchData.ftqOffset) 7254aa9ed34Sfdy io.flushOut.bits.level := Mux(deqHasReplayInst || intrEnable || exceptionEnable || needModifyFtqIdxOffset, RedirectLevel.flush, RedirectLevel.flushAfter) // TODO use this to implement "exception next" 726f4b2089aSYinan Xu io.flushOut.bits.interrupt := true.B 7279aca92b9SYinan Xu XSPerfAccumulate("interrupt_num", io.flushOut.valid && intrEnable) 7289aca92b9SYinan Xu XSPerfAccumulate("exception_num", io.flushOut.valid && exceptionEnable) 7299aca92b9SYinan Xu XSPerfAccumulate("flush_pipe_num", io.flushOut.valid && isFlushPipe) 7309aca92b9SYinan Xu XSPerfAccumulate("replay_inst_num", io.flushOut.valid && isFlushPipe && deqHasReplayInst) 7319aca92b9SYinan Xu 732f4b2089aSYinan Xu val exceptionHappen = (state === s_idle) && valid(deqPtr.value) && (intrEnable || exceptionEnable) && !lastCycleFlush 7339aca92b9SYinan Xu io.exception.valid := RegNext(exceptionHappen) 7343b739f49SXuan Hu io.exception.bits.pc := RegEnable(debug_deqUop.pc, exceptionHappen) 7353b739f49SXuan Hu io.exception.bits.instr := RegEnable(debug_deqUop.instr, exceptionHappen) 7363b739f49SXuan Hu io.exception.bits.commitType := RegEnable(deqDispatchData.commitType, exceptionHappen) 7373b739f49SXuan Hu io.exception.bits.exceptionVec := RegEnable(exceptionDataRead.bits.exceptionVec, exceptionHappen) 7383b739f49SXuan Hu io.exception.bits.singleStep := RegEnable(exceptionDataRead.bits.singleStep, exceptionHappen) 7393b739f49SXuan Hu io.exception.bits.crossPageIPFFix := RegEnable(exceptionDataRead.bits.crossPageIPFFix, exceptionHappen) 7409aca92b9SYinan Xu io.exception.bits.isInterrupt := RegEnable(intrEnable, exceptionHappen) 7413b739f49SXuan Hu// io.exception.bits.trigger := RegEnable(exceptionDataRead.bits.trigger, exceptionHappen) 7429aca92b9SYinan Xu 7439aca92b9SYinan Xu XSDebug(io.flushOut.valid, 7443b739f49SXuan Hu p"generate redirect: pc 0x${Hexadecimal(io.exception.bits.pc)} intr $intrEnable " + 7459aca92b9SYinan Xu p"excp $exceptionEnable flushPipe $isFlushPipe " + 7469aca92b9SYinan Xu p"Trap_target 0x${Hexadecimal(io.csr.trapTarget)} exceptionVec ${Binary(exceptionDataRead.bits.exceptionVec.asUInt)}\n") 7479aca92b9SYinan Xu 7489aca92b9SYinan Xu 7499aca92b9SYinan Xu /** 7509aca92b9SYinan Xu * Commits (and walk) 7519aca92b9SYinan Xu * They share the same width. 7529aca92b9SYinan Xu */ 753dcf3a679STang Haojin val shouldWalkVec = VecInit(walkPtrVec.map(_ <= lastWalkPtr)) 754dcf3a679STang Haojin val walkFinished = VecInit(walkPtrVec.map(_ >= lastWalkPtr)).asUInt.orR 75565f65924SXuan Hu rab.io.fromRob.walkEnd := state === s_walk && walkFinished 7569aca92b9SYinan Xu 7579aca92b9SYinan Xu require(RenameWidth <= CommitWidth) 7589aca92b9SYinan Xu 7599aca92b9SYinan Xu // wiring to csr 760f1ba628bSHaojin Tang val (wflags, dirtyFs) = (0 until CommitWidth).map(i => { 7616474c47fSYinan Xu val v = io.commits.commitValid(i) 7629aca92b9SYinan Xu val info = io.commits.info(i) 763f1ba628bSHaojin Tang (v & info.wflags, v & info.dirtyFs) 7649aca92b9SYinan Xu }).unzip 7659aca92b9SYinan Xu val fflags = Wire(Valid(UInt(5.W))) 7666474c47fSYinan Xu fflags.valid := io.commits.isCommit && VecInit(wflags).asUInt.orR 7679aca92b9SYinan Xu fflags.bits := wflags.zip(fflagsDataRead).map({ 7689aca92b9SYinan Xu case (w, f) => Mux(w, f, 0.U) 7699aca92b9SYinan Xu }).reduce(_|_) 770f1ba628bSHaojin Tang val dirty_fs = io.commits.isCommit && VecInit(dirtyFs).asUInt.orR 7719aca92b9SYinan Xu 772a8db15d8Sfdy val vxsat = Wire(Valid(Bool())) 773a8db15d8Sfdy vxsat.valid := io.commits.isCommit && vxsat.bits 774a8db15d8Sfdy vxsat.bits := io.commits.commitValid.zip(vxsatDataRead).map { 775a8db15d8Sfdy case (valid, vxsat) => valid & vxsat 776a8db15d8Sfdy }.reduce(_ | _) 777a8db15d8Sfdy 7789aca92b9SYinan Xu // when mispredict branches writeback, stop commit in the next 2 cycles 7799aca92b9SYinan Xu // TODO: don't check all exu write back 7803b739f49SXuan Hu val misPredWb = Cat(VecInit(redirectWBs.map(wb => 7812f2ee3b1SXuan Hu wb.bits.redirect.get.bits.cfiUpdate.isMisPred && wb.bits.redirect.get.valid && wb.valid 78283ba63b3SXuan Hu ).toSeq)).orR 7839aca92b9SYinan Xu val misPredBlockCounter = Reg(UInt(3.W)) 7849aca92b9SYinan Xu misPredBlockCounter := Mux(misPredWb, 7859aca92b9SYinan Xu "b111".U, 7869aca92b9SYinan Xu misPredBlockCounter >> 1.U 7879aca92b9SYinan Xu ) 7889aca92b9SYinan Xu val misPredBlock = misPredBlockCounter(0) 789c4b56310SHaojin Tang val blockCommit = misPredBlock || isReplaying || lastCycleFlush || hasWFI || io.redirect.valid 7909aca92b9SYinan Xu 791ccfddc82SHaojin Tang io.commits.isWalk := state === s_walk 7926474c47fSYinan Xu io.commits.isCommit := state === s_idle && !blockCommit 7936474c47fSYinan Xu val walk_v = VecInit(walkPtrVec.map(ptr => valid(ptr.value))) 7946474c47fSYinan Xu val commit_v = VecInit(deqPtrVec.map(ptr => valid(ptr.value))) 7959aca92b9SYinan Xu // store will be commited iff both sta & std have been writebacked 796a8db15d8Sfdy val commit_w = VecInit(deqPtrVec.map(ptr => isWritebacked(ptr.value))) 7979aca92b9SYinan Xu val commit_exception = exceptionDataRead.valid && !isAfter(exceptionDataRead.bits.robIdx, deqPtrVec.last) 7989aca92b9SYinan Xu val commit_block = VecInit((0 until CommitWidth).map(i => !commit_w(i))) 7999aca92b9SYinan Xu val allowOnlyOneCommit = commit_exception || intrBitSetReg 8009aca92b9SYinan Xu // for instructions that may block others, we don't allow them to commit 8019aca92b9SYinan Xu for (i <- 0 until CommitWidth) { 8029aca92b9SYinan Xu // defaults: state === s_idle and instructions commit 8039aca92b9SYinan Xu // when intrBitSetReg, allow only one instruction to commit at each clock cycle 8049aca92b9SYinan Xu val isBlocked = if (i != 0) Cat(commit_block.take(i)).orR || allowOnlyOneCommit else intrEnable || deqHasException || deqHasReplayInst 8056474c47fSYinan Xu io.commits.commitValid(i) := commit_v(i) && commit_w(i) && !isBlocked 8069aca92b9SYinan Xu io.commits.info(i) := dispatchDataRead(i) 807fa7f2c26STang Haojin io.commits.robIdx(i) := deqPtrVec(i) 8089aca92b9SYinan Xu 8096474c47fSYinan Xu io.commits.walkValid(i) := shouldWalkVec(i) 810935edac4STang Haojin when (state === s_walk) { 8116474c47fSYinan Xu when (io.commits.isWalk && state === s_walk && shouldWalkVec(i)) { 812ef8fa011SXuan Hu XSError(!walk_v(i), s"The walking entry($i) should be valid\n") 8136474c47fSYinan Xu } 8149aca92b9SYinan Xu } 8159aca92b9SYinan Xu 8166474c47fSYinan Xu XSInfo(io.commits.isCommit && io.commits.commitValid(i), 817c61abc0cSXuan Hu "retired pc %x wen %d ldest %d pdest %x data %x fflags: %b vxsat: %b\n", 8183b739f49SXuan Hu debug_microOp(deqPtrVec(i).value).pc, 8199aca92b9SYinan Xu io.commits.info(i).rfWen, 8209aca92b9SYinan Xu io.commits.info(i).ldest, 8219aca92b9SYinan Xu io.commits.info(i).pdest, 8229aca92b9SYinan Xu debug_exuData(deqPtrVec(i).value), 823a8db15d8Sfdy fflagsDataRead(i), 824a8db15d8Sfdy vxsatDataRead(i) 8259aca92b9SYinan Xu ) 8266474c47fSYinan Xu XSInfo(state === s_walk && io.commits.walkValid(i), "walked pc %x wen %d ldst %d data %x\n", 8273b739f49SXuan Hu debug_microOp(walkPtrVec(i).value).pc, 8289aca92b9SYinan Xu io.commits.info(i).rfWen, 8299aca92b9SYinan Xu io.commits.info(i).ldest, 8309aca92b9SYinan Xu debug_exuData(walkPtrVec(i).value) 8319aca92b9SYinan Xu ) 8329aca92b9SYinan Xu } 8331545277aSYinan Xu if (env.EnableDifftest) { 8349aca92b9SYinan Xu io.commits.info.map(info => dontTouch(info.pc)) 8359aca92b9SYinan Xu } 8369aca92b9SYinan Xu 837a8db15d8Sfdy // sync fflags/dirty_fs/vxsat to csr 838a4e57ea3SLi Qianruo io.csr.fflags := RegNext(fflags) 839a4e57ea3SLi Qianruo io.csr.dirty_fs := RegNext(dirty_fs) 840a8db15d8Sfdy io.csr.vxsat := RegNext(vxsat) 8419aca92b9SYinan Xu 8424aa9ed34Sfdy // sync v csr to csr 843a8db15d8Sfdy // for difftest 8443691c4dfSfdy if(env.AlwaysBasicDiff || env.EnableDifftest) { 845fe60541bSXuan Hu val isDiffWriteVconfigVec = io.diffCommits.commitValid.zip(io.diffCommits.info).map { case (valid, info) => valid && info.ldest === VCONFIG_IDX.U && info.vecWen }.reverse 846a8db15d8Sfdy io.csr.vcsrFlag := RegNext(io.diffCommits.isCommit && Cat(isDiffWriteVconfigVec).orR) 8473691c4dfSfdy } 8483691c4dfSfdy else{ 8493691c4dfSfdy io.csr.vcsrFlag := false.B 8503691c4dfSfdy } 8514aa9ed34Sfdy 8529aca92b9SYinan Xu // commit load/store to lsq 8536474c47fSYinan Xu val ldCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.LOAD)) 8546474c47fSYinan Xu val stCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.STORE)) 855*20a5248fSzhanglinjuan val deqPtrVec_next = Wire(Vec(CommitWidth, Output(new RobPtr))) 8566474c47fSYinan Xu io.lsq.lcommit := RegNext(Mux(io.commits.isCommit, PopCount(ldCommitVec), 0.U)) 8576474c47fSYinan Xu io.lsq.scommit := RegNext(Mux(io.commits.isCommit, PopCount(stCommitVec), 0.U)) 8586474c47fSYinan Xu // indicate a pending load or store 859e4f69d78Ssfencevma io.lsq.pendingld := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.LOAD && valid(deqPtr.value) && mmio(deqPtr.value)) 8606474c47fSYinan Xu io.lsq.pendingst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && valid(deqPtr.value)) 8616474c47fSYinan Xu io.lsq.commit := RegNext(io.commits.isCommit && io.commits.commitValid(0)) 862e4f69d78Ssfencevma io.lsq.pendingPtr := RegNext(deqPtr) 863*20a5248fSzhanglinjuan io.lsq.pendingPtrNext := RegNext(deqPtrVec_next.head) 8649aca92b9SYinan Xu 8659aca92b9SYinan Xu /** 8669aca92b9SYinan Xu * state changes 867ccfddc82SHaojin Tang * (1) redirect: switch to s_walk 868ccfddc82SHaojin Tang * (2) walk: when walking comes to the end, switch to s_idle 8699aca92b9SYinan Xu */ 87065f65924SXuan Hu val state_next = Mux(io.redirect.valid, s_walk, Mux(state === s_walk && walkFinished && rab.io.status.walkEnd, s_idle, state)) 8717e8294acSYinan Xu XSPerfAccumulate("s_idle_to_idle", state === s_idle && state_next === s_idle) 8727e8294acSYinan Xu XSPerfAccumulate("s_idle_to_walk", state === s_idle && state_next === s_walk) 8737e8294acSYinan Xu XSPerfAccumulate("s_walk_to_idle", state === s_walk && state_next === s_idle) 8747e8294acSYinan Xu XSPerfAccumulate("s_walk_to_walk", state === s_walk && state_next === s_walk) 8759aca92b9SYinan Xu state := state_next 8769aca92b9SYinan Xu 8779aca92b9SYinan Xu /** 8789aca92b9SYinan Xu * pointers and counters 8799aca92b9SYinan Xu */ 8809aca92b9SYinan Xu val deqPtrGenModule = Module(new RobDeqPtrWrapper) 8819aca92b9SYinan Xu deqPtrGenModule.io.state := state 8829aca92b9SYinan Xu deqPtrGenModule.io.deq_v := commit_v 8839aca92b9SYinan Xu deqPtrGenModule.io.deq_w := commit_w 8849aca92b9SYinan Xu deqPtrGenModule.io.exception_state := exceptionDataRead 8859aca92b9SYinan Xu deqPtrGenModule.io.intrBitSetReg := intrBitSetReg 8863b739f49SXuan Hu deqPtrGenModule.io.hasNoSpecExec := hasWaitForward 887e8009193SYinan Xu deqPtrGenModule.io.interrupt_safe := interrupt_safe(deqPtr.value) 8886474c47fSYinan Xu deqPtrGenModule.io.blockCommit := blockCommit 8899aca92b9SYinan Xu deqPtrVec := deqPtrGenModule.io.out 890*20a5248fSzhanglinjuan deqPtrVec_next := deqPtrGenModule.io.next_out 8919aca92b9SYinan Xu 8929aca92b9SYinan Xu val enqPtrGenModule = Module(new RobEnqPtrWrapper) 8939aca92b9SYinan Xu enqPtrGenModule.io.redirect := io.redirect 89444369838SXuan Hu enqPtrGenModule.io.allowEnqueue := allowEnqueue && rab.io.canEnq 8959aca92b9SYinan Xu enqPtrGenModule.io.hasBlockBackward := hasBlockBackward 896a8db15d8Sfdy enqPtrGenModule.io.enq := VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop)) 8976474c47fSYinan Xu enqPtrVec := enqPtrGenModule.io.out 8989aca92b9SYinan Xu 8999aca92b9SYinan Xu // next walkPtrVec: 9009aca92b9SYinan Xu // (1) redirect occurs: update according to state 901ccfddc82SHaojin Tang // (2) walk: move forwards 902ccfddc82SHaojin Tang val walkPtrVec_next = Mux(io.redirect.valid, 903fa7f2c26STang Haojin Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect), deqPtrVec_next), 904ccfddc82SHaojin Tang Mux(state === s_walk, VecInit(walkPtrVec.map(_ + CommitWidth.U)), walkPtrVec) 9059aca92b9SYinan Xu ) 9069aca92b9SYinan Xu walkPtrVec := walkPtrVec_next 9079aca92b9SYinan Xu 90875b25016SYinan Xu val numValidEntries = distanceBetween(enqPtr, deqPtr) 909a8db15d8Sfdy val commitCnt = PopCount(io.commits.commitValid) 9109aca92b9SYinan Xu 91175b25016SYinan Xu allowEnqueue := numValidEntries + dispatchNum <= (RobSize - RenameWidth).U 9129aca92b9SYinan Xu 913ccfddc82SHaojin Tang val redirectWalkDistance = distanceBetween(io.redirect.bits.robIdx, deqPtrVec_next(0)) 9149aca92b9SYinan Xu when (io.redirect.valid) { 915dcf3a679STang Haojin lastWalkPtr := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx - 1.U, io.redirect.bits.robIdx) 9169aca92b9SYinan Xu } 9179aca92b9SYinan Xu 9189aca92b9SYinan Xu 9199aca92b9SYinan Xu /** 9209aca92b9SYinan Xu * States 9219aca92b9SYinan Xu * We put all the stage bits changes here. 9229aca92b9SYinan Xu 9239aca92b9SYinan Xu * All events: (1) enqueue (dispatch); (2) writeback; (3) cancel; (4) dequeue (commit); 9249aca92b9SYinan Xu * All states: (1) valid; (2) writebacked; (3) flagBkup 9259aca92b9SYinan Xu */ 9269aca92b9SYinan Xu val commitReadAddr = Mux(state === s_idle, VecInit(deqPtrVec.map(_.value)), VecInit(walkPtrVec.map(_.value))) 9279aca92b9SYinan Xu 928ccfddc82SHaojin Tang // redirect logic writes 6 valid 929ccfddc82SHaojin Tang val redirectHeadVec = Reg(Vec(RenameWidth, new RobPtr)) 930ccfddc82SHaojin Tang val redirectTail = Reg(new RobPtr) 931ccfddc82SHaojin Tang val redirectIdle :: redirectBusy :: Nil = Enum(2) 932ccfddc82SHaojin Tang val redirectState = RegInit(redirectIdle) 933ccfddc82SHaojin Tang val invMask = redirectHeadVec.map(redirectHead => isBefore(redirectHead, redirectTail)) 934ccfddc82SHaojin Tang when(redirectState === redirectBusy) { 935ccfddc82SHaojin Tang redirectHeadVec.foreach(redirectHead => redirectHead := redirectHead + RenameWidth.U) 936ccfddc82SHaojin Tang redirectHeadVec zip invMask foreach { 937ccfddc82SHaojin Tang case (redirectHead, inv) => when(inv) { 938ccfddc82SHaojin Tang valid(redirectHead.value) := false.B 939ccfddc82SHaojin Tang } 940ccfddc82SHaojin Tang } 941ccfddc82SHaojin Tang when(!invMask.last) { 942ccfddc82SHaojin Tang redirectState := redirectIdle 943ccfddc82SHaojin Tang } 944ccfddc82SHaojin Tang } 945ccfddc82SHaojin Tang when(io.redirect.valid) { 946ccfddc82SHaojin Tang redirectState := redirectBusy 947ccfddc82SHaojin Tang when(redirectState === redirectIdle) { 948ccfddc82SHaojin Tang redirectTail := enqPtr 949ccfddc82SHaojin Tang } 950ccfddc82SHaojin Tang redirectHeadVec.zipWithIndex.foreach { case (redirectHead, i) => 951ccfddc82SHaojin Tang redirectHead := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx + i.U, io.redirect.bits.robIdx + (i + 1).U) 952ccfddc82SHaojin Tang } 953ccfddc82SHaojin Tang } 9549aca92b9SYinan Xu // enqueue logic writes 6 valid 9559aca92b9SYinan Xu for (i <- 0 until RenameWidth) { 956f4b2089aSYinan Xu when (canEnqueue(i) && !io.redirect.valid) { 9576474c47fSYinan Xu valid(allocatePtrVec(i).value) := true.B 9589aca92b9SYinan Xu } 9599aca92b9SYinan Xu } 960ccfddc82SHaojin Tang // dequeue logic writes 6 valid 9619aca92b9SYinan Xu for (i <- 0 until CommitWidth) { 9626474c47fSYinan Xu val commitValid = io.commits.isCommit && io.commits.commitValid(i) 963ccfddc82SHaojin Tang when (commitValid) { 9649aca92b9SYinan Xu valid(commitReadAddr(i)) := false.B 9659aca92b9SYinan Xu } 9669aca92b9SYinan Xu } 9679aca92b9SYinan Xu 9688744445eSMaxpicca-Li // debug_inst update 969870f462dSXuan Hu for(i <- 0 until (LduCnt + StaCnt)) { 9708744445eSMaxpicca-Li debug_lsInfo(io.debug_ls.debugLsInfo(i).s1_robIdx).s1SignalEnable(io.debug_ls.debugLsInfo(i)) 9718744445eSMaxpicca-Li debug_lsInfo(io.debug_ls.debugLsInfo(i).s2_robIdx).s2SignalEnable(io.debug_ls.debugLsInfo(i)) 9728744445eSMaxpicca-Li } 973870f462dSXuan Hu for (i <- 0 until LduCnt) { 974d2b20d1aSTang Haojin debug_lsTopdownInfo(io.lsTopdownInfo(i).s1.robIdx).s1SignalEnable(io.lsTopdownInfo(i)) 975d2b20d1aSTang Haojin debug_lsTopdownInfo(io.lsTopdownInfo(i).s2.robIdx).s2SignalEnable(io.lsTopdownInfo(i)) 976d2b20d1aSTang Haojin } 9778744445eSMaxpicca-Li 9789aca92b9SYinan Xu // writeback logic set numWbPorts writebacked to true 979a8db15d8Sfdy val blockWbSeq = Wire(Vec(exuWBs.length, Bool())) 980a8db15d8Sfdy blockWbSeq.map(_ := false.B) 981a8db15d8Sfdy for ((wb, blockWb) <- exuWBs.zip(blockWbSeq)) { 9826ab6918fSYinan Xu when(wb.valid) { 9833b739f49SXuan Hu val wbHasException = wb.bits.exceptionVec.getOrElse(0.U).asUInt.orR 9843b739f49SXuan Hu val wbHasTriggerHit = false.B //Todo: wb.bits.trigger.getHitBackend 9853b739f49SXuan Hu val wbHasFlushPipe = wb.bits.flushPipe.getOrElse(false.B) 9863b739f49SXuan Hu val wbHasReplayInst = wb.bits.replay.getOrElse(false.B) //Todo: && wb.bits.replayInst 987a8db15d8Sfdy blockWb := wbHasException || wbHasFlushPipe || wbHasReplayInst || wbHasTriggerHit 9889aca92b9SYinan Xu } 9899aca92b9SYinan Xu } 990a8db15d8Sfdy 991a8db15d8Sfdy // if the first uop of an instruction is valid , write writebackedCounter 992a8db15d8Sfdy val uopEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid) 993a8db15d8Sfdy val instEnqValidSeq = io.enq.req.map (req => io.enq.canAccept && req.valid && req.bits.firstUop) 994a8db15d8Sfdy val enqNeedWriteRFSeq = io.enq.req.map(_.bits.needWriteRf) 995a8db15d8Sfdy val enqRobIdxSeq = io.enq.req.map(req => req.bits.robIdx.value) 996f1e8fcb2SXuan Hu val enqUopNumVec = VecInit(io.enq.req.map(req => req.bits.numUops)) 997f1e8fcb2SXuan Hu val enqEliminatedMoveVec = VecInit(io.enq.req.map(req => req.bits.eliminatedMove)) 998a8db15d8Sfdy 999f1e8fcb2SXuan Hu private val enqWriteStdVec: Vec[Bool] = VecInit(io.enq.req.map { 1000f1e8fcb2SXuan Hu req => FuType.isAMO(req.bits.fuType) || FuType.isStore(req.bits.fuType) 1001f1e8fcb2SXuan Hu }) 1002a8db15d8Sfdy val fflags_wb = fflagsPorts 1003a8db15d8Sfdy val vxsat_wb = vxsatPorts 1004a8db15d8Sfdy for(i <- 0 until RobSize){ 1005a8db15d8Sfdy 1006a8db15d8Sfdy val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === i.U) 1007a8db15d8Sfdy val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map{ case(valid, isMatch) => valid && isMatch } 1008a8db15d8Sfdy val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map{ case(valid, isMatch) => valid && isMatch } 1009a8db15d8Sfdy val instCanEnqFlag = Cat(instCanEnqSeq).orR 1010a8db15d8Sfdy 1011a8db15d8Sfdy realDestSize(i) := Mux(!valid(i) && instCanEnqFlag || valid(i), realDestSize(i) + PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map{ case(writeFlag, valid) => writeFlag && valid }), 0.U) 1012a8db15d8Sfdy 1013f1e8fcb2SXuan Hu val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec) 1014f1e8fcb2SXuan Hu val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec) 1015f1e8fcb2SXuan Hu val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec) 1016a8db15d8Sfdy 1017a8db15d8Sfdy val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U) 1018a8db15d8Sfdy val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map{ case(canWb, blockWb) => canWb && !blockWb } 1019f1e8fcb2SXuan Hu val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)) 1020f1e8fcb2SXuan Hu val wbCnt = PopCount(canWbNoBlockSeq) 102189cc69c1STang Haojin 102289cc69c1STang Haojin val exceptionHas = RegInit(false.B) 102389cc69c1STang Haojin val exceptionHasWire = Wire(Bool()) 102489cc69c1STang Haojin exceptionHasWire := MuxCase(exceptionHas, Seq( 102589cc69c1STang Haojin (valid(i) && exceptionGen.io.out.valid && exceptionGen.io.out.bits.robIdx.value === i.U) -> true.B, 102689cc69c1STang Haojin !valid(i) -> false.B 102789cc69c1STang Haojin )) 102889cc69c1STang Haojin exceptionHas := exceptionHasWire 102989cc69c1STang Haojin 103089cc69c1STang Haojin when (exceptionHas || exceptionHasWire) { 1031f1e8fcb2SXuan Hu // exception flush 1032f1e8fcb2SXuan Hu uopNumVec(i) := 0.U 1033f1e8fcb2SXuan Hu stdWritebacked(i) := true.B 1034f1e8fcb2SXuan Hu }.elsewhen(!valid(i) && instCanEnqFlag) { 1035f1e8fcb2SXuan Hu // enq set num of uops 103689cc69c1STang Haojin uopNumVec(i) := enqUopNum 1037f1e8fcb2SXuan Hu stdWritebacked(i) := Mux(enqWriteStd, false.B, true.B) 1038f1e8fcb2SXuan Hu }.elsewhen(valid(i)) { 1039f1e8fcb2SXuan Hu // update by writing back 1040f1e8fcb2SXuan Hu uopNumVec(i) := uopNumVec(i) - wbCnt 1041f1e8fcb2SXuan Hu when (canStdWbSeq.asUInt.orR) { 1042f1e8fcb2SXuan Hu stdWritebacked(i) := true.B 1043f1e8fcb2SXuan Hu } 1044f1e8fcb2SXuan Hu }.otherwise { 1045f1e8fcb2SXuan Hu uopNumVec(i) := 0.U 1046f1e8fcb2SXuan Hu } 1047a8db15d8Sfdy 10483bc74e23SzhanglyGit val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && writeback.bits.wflags.getOrElse(false.B)) 104927c566d7SXuan Hu val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _) 1050a8db15d8Sfdy fflagsDataModule(i) := Mux(!valid(i) && instCanEnqFlag, 0.U, fflagsDataModule(i) | fflagsRes) 1051a8db15d8Sfdy 1052a8db15d8Sfdy val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U) 105327c566d7SXuan Hu val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _) 1054a8db15d8Sfdy vxsatDataModule(i) := Mux(!valid(i) && instCanEnqFlag, 0.U, vxsatDataModule(i) | vxsatRes) 10559aca92b9SYinan Xu } 10569aca92b9SYinan Xu 10579aca92b9SYinan Xu // flagBkup 10589aca92b9SYinan Xu // enqueue logic set 6 flagBkup at most 10599aca92b9SYinan Xu for (i <- 0 until RenameWidth) { 10609aca92b9SYinan Xu when (canEnqueue(i)) { 10616474c47fSYinan Xu flagBkup(allocatePtrVec(i).value) := allocatePtrVec(i).flag 10629aca92b9SYinan Xu } 10639aca92b9SYinan Xu } 10649aca92b9SYinan Xu 1065e8009193SYinan Xu // interrupt_safe 1066e8009193SYinan Xu for (i <- 0 until RenameWidth) { 1067e8009193SYinan Xu // We RegNext the updates for better timing. 1068e8009193SYinan Xu // Note that instructions won't change the system's states in this cycle. 1069e8009193SYinan Xu when (RegNext(canEnqueue(i))) { 1070e8009193SYinan Xu // For now, we allow non-load-store instructions to trigger interrupts 1071e8009193SYinan Xu // For MMIO instructions, they should not trigger interrupts since they may 1072e8009193SYinan Xu // be sent to lower level before it writes back. 1073e8009193SYinan Xu // However, we cannot determine whether a load/store instruction is MMIO. 1074e8009193SYinan Xu // Thus, we don't allow load/store instructions to trigger an interrupt. 1075e8009193SYinan Xu // TODO: support non-MMIO load-store instructions to trigger interrupts 10763b739f49SXuan Hu val allow_interrupts = !CommitType.isLoadStore(io.enq.req(i).bits.commitType) 10776474c47fSYinan Xu interrupt_safe(RegNext(allocatePtrVec(i).value)) := RegNext(allow_interrupts) 1078e8009193SYinan Xu } 1079e8009193SYinan Xu } 10809aca92b9SYinan Xu 10819aca92b9SYinan Xu /** 10829aca92b9SYinan Xu * read and write of data modules 10839aca92b9SYinan Xu */ 10849aca92b9SYinan Xu val commitReadAddr_next = Mux(state_next === s_idle, 10859aca92b9SYinan Xu VecInit(deqPtrVec_next.map(_.value)), 10869aca92b9SYinan Xu VecInit(walkPtrVec_next.map(_.value)) 10879aca92b9SYinan Xu ) 10889aca92b9SYinan Xu dispatchData.io.wen := canEnqueue 10896474c47fSYinan Xu dispatchData.io.waddr := allocatePtrVec.map(_.value) 109044369838SXuan Hu dispatchData.io.wdata.zip(io.enq.req.map(_.bits)).zipWithIndex.foreach { case ((wdata, req), portIdx) => 10913b739f49SXuan Hu wdata.ldest := req.ldest 10923b739f49SXuan Hu wdata.rfWen := req.rfWen 1093f1ba628bSHaojin Tang wdata.dirtyFs := req.dirtyFs 10943b739f49SXuan Hu wdata.vecWen := req.vecWen 1095bdda74fdSxiaofeibao-xjtu wdata.wflags := req.wfflags 10963b739f49SXuan Hu wdata.commitType := req.commitType 10979aca92b9SYinan Xu wdata.pdest := req.pdest 10983b739f49SXuan Hu wdata.ftqIdx := req.ftqPtr 10993b739f49SXuan Hu wdata.ftqOffset := req.ftqOffset 1100ccfddc82SHaojin Tang wdata.isMove := req.eliminatedMove 1101870f462dSXuan Hu wdata.isRVC := req.preDecodeInfo.isRVC 11023b739f49SXuan Hu wdata.pc := req.pc 110375e2c883SXuan Hu wdata.vtype := req.vpu.vtype 1104d91483a6Sfdy wdata.isVset := req.isVset 110589cc69c1STang Haojin wdata.instrSize := req.instrSize 11069aca92b9SYinan Xu } 11079aca92b9SYinan Xu dispatchData.io.raddr := commitReadAddr_next 11089aca92b9SYinan Xu 11099aca92b9SYinan Xu exceptionGen.io.redirect <> io.redirect 11109aca92b9SYinan Xu exceptionGen.io.flush := io.flushOut.valid 1111a8db15d8Sfdy 1112a8db15d8Sfdy val canEnqueueEG = VecInit(io.enq.req.map(req => req.valid && io.enq.canAccept)) 11139aca92b9SYinan Xu for (i <- 0 until RenameWidth) { 1114a8db15d8Sfdy exceptionGen.io.enq(i).valid := canEnqueueEG(i) 11159aca92b9SYinan Xu exceptionGen.io.enq(i).bits.robIdx := io.enq.req(i).bits.robIdx 11163b739f49SXuan Hu exceptionGen.io.enq(i).bits.exceptionVec := ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec) 11173b739f49SXuan Hu exceptionGen.io.enq(i).bits.flushPipe := io.enq.req(i).bits.flushPipe 1118d91483a6Sfdy exceptionGen.io.enq(i).bits.isVset := io.enq.req(i).bits.isVset 1119d7dd1af1SLi Qianruo exceptionGen.io.enq(i).bits.replayInst := false.B 11203b739f49SXuan Hu XSError(canEnqueue(i) && io.enq.req(i).bits.replayInst, "enq should not set replayInst") 11213b739f49SXuan Hu exceptionGen.io.enq(i).bits.singleStep := io.enq.req(i).bits.singleStep 11223b739f49SXuan Hu exceptionGen.io.enq(i).bits.crossPageIPFFix := io.enq.req(i).bits.crossPageIPFFix 1123d7dd1af1SLi Qianruo exceptionGen.io.enq(i).bits.trigger.clear() 11243b739f49SXuan Hu exceptionGen.io.enq(i).bits.trigger.frontendHit := io.enq.req(i).bits.trigger.frontendHit 11259aca92b9SYinan Xu } 11269aca92b9SYinan Xu 11276ab6918fSYinan Xu println(s"ExceptionGen:") 11283b739f49SXuan Hu println(s"num of exceptions: ${params.numException}") 11293b739f49SXuan Hu require(exceptionWBs.length == exceptionGen.io.wb.length, 11303b739f49SXuan Hu f"exceptionWBs.length: ${exceptionWBs.length}, " + 11313b739f49SXuan Hu f"exceptionGen.io.wb.length: ${exceptionGen.io.wb.length}") 11323b739f49SXuan Hu for (((wb, exc_wb), i) <- exceptionWBs.zip(exceptionGen.io.wb).zipWithIndex) { 11336ab6918fSYinan Xu exc_wb.valid := wb.valid 11343b739f49SXuan Hu exc_wb.bits.robIdx := wb.bits.robIdx 11353b739f49SXuan Hu exc_wb.bits.exceptionVec := wb.bits.exceptionVec.get 11363b739f49SXuan Hu exc_wb.bits.flushPipe := wb.bits.flushPipe.getOrElse(false.B) 11374aa9ed34Sfdy exc_wb.bits.isVset := false.B 11383b739f49SXuan Hu exc_wb.bits.replayInst := wb.bits.replay.getOrElse(false.B) 11396ab6918fSYinan Xu exc_wb.bits.singleStep := false.B 11406ab6918fSYinan Xu exc_wb.bits.crossPageIPFFix := false.B 11413b739f49SXuan Hu exc_wb.bits.trigger := 0.U.asTypeOf(exc_wb.bits.trigger) // Todo 11423b739f49SXuan Hu// println(s" [$i] ${configs.map(_.name)}: exception ${exceptionCases(i)}, " + 11433b739f49SXuan Hu// s"flushPipe ${configs.exists(_.flushPipe)}, " + 11443b739f49SXuan Hu// s"replayInst ${configs.exists(_.replayInst)}") 11459aca92b9SYinan Xu } 11469aca92b9SYinan Xu 1147a8db15d8Sfdy fflagsDataRead := (0 until CommitWidth).map(i => fflagsDataModule(deqPtrVec(i).value)) 1148a8db15d8Sfdy vxsatDataRead := (0 until CommitWidth).map(i => vxsatDataModule(deqPtrVec(i).value)) 1149d91483a6Sfdy 11506474c47fSYinan Xu val instrCntReg = RegInit(0.U(64.W)) 11516474c47fSYinan Xu val fuseCommitCnt = PopCount(io.commits.commitValid.zip(io.commits.info).map{ case (v, i) => RegNext(v && CommitType.isFused(i.commitType)) }) 115289cc69c1STang Haojin val trueCommitCnt = RegNext(io.commits.commitValid.zip(io.commits.info).map{ case (v, i) => Mux(v, i.instrSize, 0.U) }.reduce(_ +& _)) +& fuseCommitCnt 11536474c47fSYinan Xu val retireCounter = Mux(RegNext(io.commits.isCommit), trueCommitCnt, 0.U) 11546474c47fSYinan Xu val instrCnt = instrCntReg + retireCounter 11556474c47fSYinan Xu instrCntReg := instrCnt 11566474c47fSYinan Xu io.csr.perfinfo.retiredInstr := retireCounter 11579aca92b9SYinan Xu io.robFull := !allowEnqueue 1158d2b20d1aSTang Haojin io.headNotReady := commit_v.head && !commit_w.head 11599aca92b9SYinan Xu 11609aca92b9SYinan Xu /** 11619aca92b9SYinan Xu * debug info 11629aca92b9SYinan Xu */ 11639aca92b9SYinan Xu XSDebug(p"enqPtr ${enqPtr} deqPtr ${deqPtr}\n") 11649aca92b9SYinan Xu XSDebug("") 11652f2ee3b1SXuan Hu XSError(isBefore(enqPtr, deqPtr) && !isFull(enqPtr, deqPtr), "\ndeqPtr is older than enqPtr!\n") 11669aca92b9SYinan Xu for(i <- 0 until RobSize) { 11679aca92b9SYinan Xu XSDebug(false, !valid(i), "-") 1168a8db15d8Sfdy XSDebug(false, valid(i) && isWritebacked(i.U), "w") 1169a8db15d8Sfdy XSDebug(false, valid(i) && !isWritebacked(i.U), "v") 11709aca92b9SYinan Xu } 11719aca92b9SYinan Xu XSDebug(false, true.B, "\n") 11729aca92b9SYinan Xu 11739aca92b9SYinan Xu for(i <- 0 until RobSize) { 11749aca92b9SYinan Xu if (i % 4 == 0) XSDebug("") 11753b739f49SXuan Hu XSDebug(false, true.B, "%x ", debug_microOp(i).pc) 11769aca92b9SYinan Xu XSDebug(false, !valid(i), "- ") 1177a8db15d8Sfdy XSDebug(false, valid(i) && isWritebacked(i.U), "w ") 1178a8db15d8Sfdy XSDebug(false, valid(i) && !isWritebacked(i.U), "v ") 11799aca92b9SYinan Xu if (i % 4 == 3) XSDebug(false, true.B, "\n") 11809aca92b9SYinan Xu } 11819aca92b9SYinan Xu 11826474c47fSYinan Xu def ifCommit(counter: UInt): UInt = Mux(io.commits.isCommit, counter, 0.U) 11837e8294acSYinan Xu def ifCommitReg(counter: UInt): UInt = Mux(RegNext(io.commits.isCommit), counter, 0.U) 11849aca92b9SYinan Xu 11859aca92b9SYinan Xu val commitDebugUop = deqPtrVec.map(_.value).map(debug_microOp(_)) 11869aca92b9SYinan Xu XSPerfAccumulate("clock_cycle", 1.U) 1187e986c5deSXuan Hu QueuePerf(RobSize, numValidEntries, numValidEntries === RobSize.U) 11889aca92b9SYinan Xu XSPerfAccumulate("commitUop", ifCommit(commitCnt)) 11897e8294acSYinan Xu XSPerfAccumulate("commitInstr", ifCommitReg(trueCommitCnt)) 1190ec9e6512Swakafa XSPerfRolling("ipc", ifCommitReg(trueCommitCnt), 1000, clock, reset) 1191839e5512SZifei Zhang XSPerfRolling("cpi", perfCnt = 1.U/*Cycle*/, eventTrigger = ifCommitReg(trueCommitCnt), granularity = 1000, clock, reset) 11923b739f49SXuan Hu val commitIsMove = commitDebugUop.map(_.isMove) 11936474c47fSYinan Xu XSPerfAccumulate("commitInstrMove", ifCommit(PopCount(io.commits.commitValid.zip(commitIsMove).map{ case (v, m) => v && m }))) 11949aca92b9SYinan Xu val commitMoveElim = commitDebugUop.map(_.debugInfo.eliminatedMove) 11956474c47fSYinan Xu XSPerfAccumulate("commitInstrMoveElim", ifCommit(PopCount(io.commits.commitValid zip commitMoveElim map { case (v, e) => v && e }))) 11967e8294acSYinan Xu XSPerfAccumulate("commitInstrFused", ifCommitReg(fuseCommitCnt)) 11979aca92b9SYinan Xu val commitIsLoad = io.commits.info.map(_.commitType).map(_ === CommitType.LOAD) 11986474c47fSYinan Xu val commitLoadValid = io.commits.commitValid.zip(commitIsLoad).map{ case (v, t) => v && t } 11999aca92b9SYinan Xu XSPerfAccumulate("commitInstrLoad", ifCommit(PopCount(commitLoadValid))) 120020edb3f7SWilliam Wang val commitIsBranch = io.commits.info.map(_.commitType).map(_ === CommitType.BRANCH) 12016474c47fSYinan Xu val commitBranchValid = io.commits.commitValid.zip(commitIsBranch).map{ case (v, t) => v && t } 120220edb3f7SWilliam Wang XSPerfAccumulate("commitInstrBranch", ifCommit(PopCount(commitBranchValid))) 12033b739f49SXuan Hu val commitLoadWaitBit = commitDebugUop.map(_.loadWaitBit) 12049aca92b9SYinan Xu XSPerfAccumulate("commitInstrLoadWait", ifCommit(PopCount(commitLoadValid.zip(commitLoadWaitBit).map{ case (v, w) => v && w }))) 12059aca92b9SYinan Xu val commitIsStore = io.commits.info.map(_.commitType).map(_ === CommitType.STORE) 12066474c47fSYinan Xu XSPerfAccumulate("commitInstrStore", ifCommit(PopCount(io.commits.commitValid.zip(commitIsStore).map{ case (v, t) => v && t }))) 1207a8db15d8Sfdy XSPerfAccumulate("writeback", PopCount((0 until RobSize).map(i => valid(i) && isWritebacked(i.U)))) 1208c51eab43SYinan Xu // XSPerfAccumulate("enqInstr", PopCount(io.dp1Req.map(_.fire))) 12099aca92b9SYinan Xu // XSPerfAccumulate("d2rVnR", PopCount(io.dp1Req.map(p => p.valid && !p.ready))) 12106474c47fSYinan Xu XSPerfAccumulate("walkInstr", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U)) 1211e986c5deSXuan Hu XSPerfAccumulate("walkCycleTotal", state === s_walk) 1212e986c5deSXuan Hu XSPerfAccumulate("waitRabWalkEnd", state === s_walk && walkFinished && !rab.io.status.walkEnd) 1213e986c5deSXuan Hu private val walkCycle = RegInit(0.U(8.W)) 1214e986c5deSXuan Hu private val waitRabWalkCycle = RegInit(0.U(8.W)) 1215e986c5deSXuan Hu walkCycle := Mux(io.redirect.valid, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U)) 1216e986c5deSXuan Hu waitRabWalkCycle := Mux(state === s_walk && walkFinished, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U)) 1217e986c5deSXuan Hu 1218e986c5deSXuan Hu XSPerfHistogram("walkRobCycleHist", walkCycle, state === s_walk && walkFinished, 0, 32) 1219e986c5deSXuan Hu XSPerfHistogram("walkRabExtraCycleHist", waitRabWalkCycle, state === s_walk && walkFinished && rab.io.status.walkEnd, 0, 32) 1220e986c5deSXuan Hu XSPerfHistogram("walkTotalCycleHist", walkCycle, state === s_walk && state_next === s_idle, 0, 32) 1221e986c5deSXuan Hu 1222af4bdb08SXuan Hu private val deqNotWritebacked = valid(deqPtr.value) && !isWritebacked(deqPtr.value) 1223af4bdb08SXuan Hu private val deqStdNotWritebacked = valid(deqPtr.value) && !stdWritebacked(deqPtr.value) 1224af4bdb08SXuan Hu private val deqUopNotWritebacked = valid(deqPtr.value) && !isUopWritebacked(deqPtr.value) 1225af4bdb08SXuan Hu private val deqHeadInfo = debug_microOp(deqPtr.value) 12269aca92b9SYinan Xu val deqUopCommitType = io.commits.info(0).commitType 1227239413e5SXuan Hu 1228af4bdb08SXuan Hu XSPerfAccumulate("waitAluCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.alu.U) 1229af4bdb08SXuan Hu XSPerfAccumulate("waitMulCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.mul.U) 1230af4bdb08SXuan Hu XSPerfAccumulate("waitDivCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.div.U) 1231af4bdb08SXuan Hu XSPerfAccumulate("waitBrhCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.brh.U) 1232af4bdb08SXuan Hu XSPerfAccumulate("waitJmpCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.jmp.U) 1233af4bdb08SXuan Hu XSPerfAccumulate("waitCsrCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.csr.U) 1234af4bdb08SXuan Hu XSPerfAccumulate("waitFenCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.fence.U) 1235af4bdb08SXuan Hu XSPerfAccumulate("waitBkuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.bku.U) 1236af4bdb08SXuan Hu XSPerfAccumulate("waitLduCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.ldu.U) 1237af4bdb08SXuan Hu XSPerfAccumulate("waitStuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.stu.U) 1238af4bdb08SXuan Hu XSPerfAccumulate("waitStaCycle", deqUopNotWritebacked && deqHeadInfo.fuType === FuType.stu.U) 1239af4bdb08SXuan Hu XSPerfAccumulate("waitStdCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.stu.U) 1240af4bdb08SXuan Hu XSPerfAccumulate("waitAtmCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.mou.U) 1241af4bdb08SXuan Hu 12429aca92b9SYinan Xu XSPerfAccumulate("waitNormalCycle", deqNotWritebacked && deqUopCommitType === CommitType.NORMAL) 12439aca92b9SYinan Xu XSPerfAccumulate("waitBranchCycle", deqNotWritebacked && deqUopCommitType === CommitType.BRANCH) 12449aca92b9SYinan Xu XSPerfAccumulate("waitLoadCycle", deqNotWritebacked && deqUopCommitType === CommitType.LOAD) 12459aca92b9SYinan Xu XSPerfAccumulate("waitStoreCycle", deqNotWritebacked && deqUopCommitType === CommitType.STORE) 12469aca92b9SYinan Xu XSPerfAccumulate("robHeadPC", io.commits.info(0).pc) 124789cc69c1STang Haojin XSPerfAccumulate("commitCompressCntAll", PopCount(io.commits.commitValid.zip(io.commits.info).map{case(valid, info) => io.commits.isCommit && valid && info.instrSize > 1.U})) 124889cc69c1STang Haojin (2 to RenameWidth).foreach(i => 124989cc69c1STang Haojin XSPerfAccumulate(s"commitCompressCnt${i}", PopCount(io.commits.commitValid.zip(io.commits.info).map{case(valid, info) => io.commits.isCommit && valid && info.instrSize === i.U})) 125089cc69c1STang Haojin ) 125189cc69c1STang Haojin XSPerfAccumulate("compressSize", io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => Mux(io.commits.isCommit && valid && info.instrSize > 1.U, info.instrSize, 0.U) }.reduce(_ +& _)) 12529aca92b9SYinan Xu val dispatchLatency = commitDebugUop.map(uop => uop.debugInfo.dispatchTime - uop.debugInfo.renameTime) 12539aca92b9SYinan Xu val enqRsLatency = commitDebugUop.map(uop => uop.debugInfo.enqRsTime - uop.debugInfo.dispatchTime) 12549aca92b9SYinan Xu val selectLatency = commitDebugUop.map(uop => uop.debugInfo.selectTime - uop.debugInfo.enqRsTime) 12559aca92b9SYinan Xu val issueLatency = commitDebugUop.map(uop => uop.debugInfo.issueTime - uop.debugInfo.selectTime) 12569aca92b9SYinan Xu val executeLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.issueTime) 12579aca92b9SYinan Xu val rsFuLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.enqRsTime) 12589aca92b9SYinan Xu val commitLatency = commitDebugUop.map(uop => timer - uop.debugInfo.writebackTime) 12599aca92b9SYinan Xu def latencySum(cond: Seq[Bool], latency: Seq[UInt]): UInt = { 12609aca92b9SYinan Xu cond.zip(latency).map(x => Mux(x._1, x._2, 0.U)).reduce(_ +& _) 12619aca92b9SYinan Xu } 12629aca92b9SYinan Xu for (fuType <- FuType.functionNameMap.keys) { 12639aca92b9SYinan Xu val fuName = FuType.functionNameMap(fuType) 12643b739f49SXuan Hu val commitIsFuType = io.commits.commitValid.zip(commitDebugUop).map(x => x._1 && x._2.fuType === fuType.U ) 1265839e5512SZifei Zhang XSPerfRolling(s"ipc_futype_${fuName}", ifCommit(PopCount(commitIsFuType)), 1000, clock, reset) 12669aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_instr_cnt", ifCommit(PopCount(commitIsFuType))) 12679aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_latency_dispatch", ifCommit(latencySum(commitIsFuType, dispatchLatency))) 12689aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_latency_enq_rs", ifCommit(latencySum(commitIsFuType, enqRsLatency))) 12699aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_latency_select", ifCommit(latencySum(commitIsFuType, selectLatency))) 12709aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_latency_issue", ifCommit(latencySum(commitIsFuType, issueLatency))) 12719aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_latency_execute", ifCommit(latencySum(commitIsFuType, executeLatency))) 12729aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_latency_enq_rs_execute", ifCommit(latencySum(commitIsFuType, rsFuLatency))) 12739aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_latency_commit", ifCommit(latencySum(commitIsFuType, commitLatency))) 12749aca92b9SYinan Xu } 12756087ee12SXuan Hu XSPerfAccumulate(s"redirect_use_snapshot", io.redirect.valid && io.snpt.useSnpt) 12769aca92b9SYinan Xu 127760ebee38STang Haojin // top-down info 127860ebee38STang Haojin io.debugTopDown.toCore.robHeadVaddr.valid := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_valid 127960ebee38STang Haojin io.debugTopDown.toCore.robHeadVaddr.bits := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_bits 128060ebee38STang Haojin io.debugTopDown.toCore.robHeadPaddr.valid := debug_lsTopdownInfo(deqPtr.value).s2.paddr_valid 128160ebee38STang Haojin io.debugTopDown.toCore.robHeadPaddr.bits := debug_lsTopdownInfo(deqPtr.value).s2.paddr_bits 128260ebee38STang Haojin io.debugTopDown.toDispatch.robTrueCommit := ifCommitReg(trueCommitCnt) 128360ebee38STang Haojin io.debugTopDown.toDispatch.robHeadLsIssue := debug_lsIssue(deqPtr.value) 128460ebee38STang Haojin io.debugTopDown.robHeadLqIdx.valid := debug_lqIdxValid(deqPtr.value) 128560ebee38STang Haojin io.debugTopDown.robHeadLqIdx.bits := debug_microOp(deqPtr.value).lqIdx 12866ed1154eSTang Haojin 12877cf78eb2Shappy-lx // rolling 12887cf78eb2Shappy-lx io.debugRolling.robTrueCommit := ifCommitReg(trueCommitCnt) 12898744445eSMaxpicca-Li 12908744445eSMaxpicca-Li /** 12918744445eSMaxpicca-Li * DataBase info: 12928744445eSMaxpicca-Li * log trigger is at writeback valid 12938744445eSMaxpicca-Li * */ 12948744445eSMaxpicca-Li 1295870f462dSXuan Hu /** 1296870f462dSXuan Hu * @todo add InstInfoEntry back 1297870f462dSXuan Hu * @author Maxpicca-Li 1298870f462dSXuan Hu */ 12998744445eSMaxpicca-Li 13009aca92b9SYinan Xu //difftest signals 1301f3034303SHaoyuan Feng val firstValidCommit = (deqPtr + PriorityMux(io.commits.commitValid, VecInit(List.tabulate(CommitWidth)(_.U(log2Up(CommitWidth).W))))).value 13029aca92b9SYinan Xu 13039aca92b9SYinan Xu val wdata = Wire(Vec(CommitWidth, UInt(XLEN.W))) 13049aca92b9SYinan Xu val wpc = Wire(Vec(CommitWidth, UInt(XLEN.W))) 1305cbe9a847SYinan Xu 13069aca92b9SYinan Xu for(i <- 0 until CommitWidth) { 13079aca92b9SYinan Xu val idx = deqPtrVec(i).value 13089aca92b9SYinan Xu wdata(i) := debug_exuData(idx) 13093b739f49SXuan Hu wpc(i) := SignExt(commitDebugUop(i).pc, XLEN) 13109aca92b9SYinan Xu } 13119aca92b9SYinan Xu 13127d45a146SYinan Xu if (env.EnableDifftest || env.AlwaysBasicDiff) { 1313cbe9a847SYinan Xu // These are the structures used by difftest only and should be optimized after synthesis. 1314cbe9a847SYinan Xu val dt_eliminatedMove = Mem(RobSize, Bool()) 1315cbe9a847SYinan Xu val dt_isRVC = Mem(RobSize, Bool()) 1316cbe9a847SYinan Xu val dt_exuDebug = Reg(Vec(RobSize, new DebugBundle)) 1317cbe9a847SYinan Xu for (i <- 0 until RenameWidth) { 1318cbe9a847SYinan Xu when (canEnqueue(i)) { 13196474c47fSYinan Xu dt_eliminatedMove(allocatePtrVec(i).value) := io.enq.req(i).bits.eliminatedMove 13203b739f49SXuan Hu dt_isRVC(allocatePtrVec(i).value) := io.enq.req(i).bits.preDecodeInfo.isRVC 1321cbe9a847SYinan Xu } 1322cbe9a847SYinan Xu } 13233b739f49SXuan Hu for (wb <- exuWBs) { 13246ab6918fSYinan Xu when (wb.valid) { 13253b739f49SXuan Hu val wbIdx = wb.bits.robIdx.value 13266ab6918fSYinan Xu dt_exuDebug(wbIdx) := wb.bits.debug 1327cbe9a847SYinan Xu } 1328cbe9a847SYinan Xu } 1329cbe9a847SYinan Xu // Always instantiate basic difftest modules. 1330cbe9a847SYinan Xu for (i <- 0 until CommitWidth) { 1331f1ba628bSHaojin Tang val uop = commitDebugUop(i) 1332cbe9a847SYinan Xu val commitInfo = io.commits.info(i) 1333cbe9a847SYinan Xu val ptr = deqPtrVec(i).value 1334cbe9a847SYinan Xu val exuOut = dt_exuDebug(ptr) 1335cbe9a847SYinan Xu val eliminatedMove = dt_eliminatedMove(ptr) 1336cbe9a847SYinan Xu val isRVC = dt_isRVC(ptr) 1337cbe9a847SYinan Xu 133883ba63b3SXuan Hu val difftest = DifftestModule(new DiffInstrCommit(MaxPhyPregs), delay = 3, dontCare = true) 13397d45a146SYinan Xu difftest.coreid := io.hartId 13407d45a146SYinan Xu difftest.index := i.U 13417d45a146SYinan Xu difftest.valid := io.commits.commitValid(i) && io.commits.isCommit 13427d45a146SYinan Xu difftest.skip := Mux(eliminatedMove, false.B, exuOut.isMMIO || exuOut.isPerfCnt) 13437d45a146SYinan Xu difftest.isRVC := isRVC 13447d45a146SYinan Xu difftest.rfwen := io.commits.commitValid(i) && commitInfo.rfWen && commitInfo.ldest =/= 0.U 13454b0d80d8SXuan Hu difftest.fpwen := io.commits.commitValid(i) && uop.fpWen 13467d45a146SYinan Xu difftest.wpdest := commitInfo.pdest 13477d45a146SYinan Xu difftest.wdest := commitInfo.ldest 13486ce10964SXuan Hu difftest.nFused := CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize - 1.U 13496ce10964SXuan Hu when(difftest.valid) { 13506ce10964SXuan Hu assert(CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize >= 1.U) 13516ce10964SXuan Hu } 13527d45a146SYinan Xu if (env.EnableDifftest) { 13537d45a146SYinan Xu val uop = commitDebugUop(i) 135483ba63b3SXuan Hu difftest.pc := SignExt(uop.pc, XLEN) 135583ba63b3SXuan Hu difftest.instr := uop.instr 13567d45a146SYinan Xu difftest.robIdx := ZeroExt(ptr, 10) 13577d45a146SYinan Xu difftest.lqIdx := ZeroExt(uop.lqIdx.value, 7) 13587d45a146SYinan Xu difftest.sqIdx := ZeroExt(uop.sqIdx.value, 7) 13597d45a146SYinan Xu difftest.isLoad := io.commits.info(i).commitType === CommitType.LOAD 13607d45a146SYinan Xu difftest.isStore := io.commits.info(i).commitType === CommitType.STORE 13617d45a146SYinan Xu } 1362cbe9a847SYinan Xu } 1363cbe9a847SYinan Xu } 13649aca92b9SYinan Xu 13651545277aSYinan Xu if (env.EnableDifftest) { 13669aca92b9SYinan Xu for (i <- 0 until CommitWidth) { 13677d45a146SYinan Xu val difftest = DifftestModule(new DiffLoadEvent, delay = 3) 13687d45a146SYinan Xu difftest.coreid := io.hartId 13697d45a146SYinan Xu difftest.index := i.U 13709aca92b9SYinan Xu 13719aca92b9SYinan Xu val ptr = deqPtrVec(i).value 13729aca92b9SYinan Xu val uop = commitDebugUop(i) 13739aca92b9SYinan Xu val exuOut = debug_exuDebug(ptr) 13747d45a146SYinan Xu difftest.valid := io.commits.commitValid(i) && io.commits.isCommit 13757d45a146SYinan Xu difftest.paddr := exuOut.paddr 13764b0d80d8SXuan Hu difftest.opType := uop.fuOpType 13774b0d80d8SXuan Hu difftest.fuType := uop.fuType 13789aca92b9SYinan Xu } 13799aca92b9SYinan Xu } 13809aca92b9SYinan Xu 13817d45a146SYinan Xu if (env.EnableDifftest || env.AlwaysBasicDiff) { 1382cbe9a847SYinan Xu val dt_isXSTrap = Mem(RobSize, Bool()) 1383cbe9a847SYinan Xu for (i <- 0 until RenameWidth) { 1384cbe9a847SYinan Xu when (canEnqueue(i)) { 13853b739f49SXuan Hu dt_isXSTrap(allocatePtrVec(i).value) := io.enq.req(i).bits.isXSTrap 1386cbe9a847SYinan Xu } 1387cbe9a847SYinan Xu } 13887d45a146SYinan Xu val trapVec = io.commits.commitValid.zip(deqPtrVec).map{ case (v, d) => 13897d45a146SYinan Xu io.commits.isCommit && v && dt_isXSTrap(d.value) 13907d45a146SYinan Xu } 1391cbe9a847SYinan Xu val hitTrap = trapVec.reduce(_||_) 13927d45a146SYinan Xu val difftest = DifftestModule(new DiffTrapEvent, dontCare = true) 13937d45a146SYinan Xu difftest.coreid := io.hartId 13947d45a146SYinan Xu difftest.hasTrap := hitTrap 13957d45a146SYinan Xu difftest.cycleCnt := timer 13967d45a146SYinan Xu difftest.instrCnt := instrCnt 13977d45a146SYinan Xu difftest.hasWFI := hasWFI 13987d45a146SYinan Xu 13997d45a146SYinan Xu if (env.EnableDifftest) { 1400cbe9a847SYinan Xu val trapCode = PriorityMux(wdata.zip(trapVec).map(x => x._2 -> x._1)) 1401cbe9a847SYinan Xu val trapPC = SignExt(PriorityMux(wpc.zip(trapVec).map(x => x._2 ->x._1)), XLEN) 14027d45a146SYinan Xu difftest.code := trapCode 14037d45a146SYinan Xu difftest.pc := trapPC 14049aca92b9SYinan Xu } 1405cbe9a847SYinan Xu } 14061545277aSYinan Xu 1407dcf3a679STang Haojin val validEntriesBanks = (0 until (RobSize + 31) / 32).map(i => RegNext(PopCount(valid.drop(i * 32).take(32)))) 1408dcf3a679STang Haojin val validEntries = RegNext(VecInit(validEntriesBanks).reduceTree(_ +& _)) 140943bdc4d9SYinan Xu val commitMoveVec = VecInit(io.commits.commitValid.zip(commitIsMove).map{ case (v, m) => v && m }) 141043bdc4d9SYinan Xu val commitLoadVec = VecInit(commitLoadValid) 141143bdc4d9SYinan Xu val commitBranchVec = VecInit(commitBranchValid) 141243bdc4d9SYinan Xu val commitLoadWaitVec = VecInit(commitLoadValid.zip(commitLoadWaitBit).map{ case (v, w) => v && w }) 141343bdc4d9SYinan Xu val commitStoreVec = VecInit(io.commits.commitValid.zip(commitIsStore).map{ case (v, t) => v && t }) 1414cd365d4cSrvcoresjw val perfEvents = Seq( 1415cd365d4cSrvcoresjw ("rob_interrupt_num ", io.flushOut.valid && intrEnable ), 1416cd365d4cSrvcoresjw ("rob_exception_num ", io.flushOut.valid && exceptionEnable ), 1417cd365d4cSrvcoresjw ("rob_flush_pipe_num ", io.flushOut.valid && isFlushPipe ), 1418cd365d4cSrvcoresjw ("rob_replay_inst_num ", io.flushOut.valid && isFlushPipe && deqHasReplayInst ), 1419cd365d4cSrvcoresjw ("rob_commitUop ", ifCommit(commitCnt) ), 14207e8294acSYinan Xu ("rob_commitInstr ", ifCommitReg(trueCommitCnt) ), 142143bdc4d9SYinan Xu ("rob_commitInstrMove ", ifCommitReg(PopCount(RegNext(commitMoveVec))) ), 14227e8294acSYinan Xu ("rob_commitInstrFused ", ifCommitReg(fuseCommitCnt) ), 142343bdc4d9SYinan Xu ("rob_commitInstrLoad ", ifCommitReg(PopCount(RegNext(commitLoadVec))) ), 142443bdc4d9SYinan Xu ("rob_commitInstrBranch ", ifCommitReg(PopCount(RegNext(commitBranchVec))) ), 142543bdc4d9SYinan Xu ("rob_commitInstrLoadWait", ifCommitReg(PopCount(RegNext(commitLoadWaitVec))) ), 142643bdc4d9SYinan Xu ("rob_commitInstrStore ", ifCommitReg(PopCount(RegNext(commitStoreVec))) ), 14276474c47fSYinan Xu ("rob_walkInstr ", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U) ), 1428ccfddc82SHaojin Tang ("rob_walkCycle ", (state === s_walk) ), 14297e8294acSYinan Xu ("rob_1_4_valid ", validEntries <= (RobSize / 4).U ), 14307e8294acSYinan Xu ("rob_2_4_valid ", validEntries > (RobSize / 4).U && validEntries <= (RobSize / 2).U ), 14317e8294acSYinan Xu ("rob_3_4_valid ", validEntries > (RobSize / 2).U && validEntries <= (RobSize * 3 / 4).U), 14327e8294acSYinan Xu ("rob_4_4_valid ", validEntries > (RobSize * 3 / 4).U ), 1433cd365d4cSrvcoresjw ) 14341ca0e4f3SYinan Xu generatePerfEvent() 14359aca92b9SYinan Xu} 1436