xref: /XiangShan/src/main/scala/xiangshan/backend/rob/Rob.scala (revision 3691c4dfc34b7fe0f3bee8d71b7bed0147f27adc)
19aca92b9SYinan Xu/***************************************************************************************
29aca92b9SYinan Xu* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
39aca92b9SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
49aca92b9SYinan Xu*
59aca92b9SYinan Xu* XiangShan is licensed under Mulan PSL v2.
69aca92b9SYinan Xu* You can use this software according to the terms and conditions of the Mulan PSL v2.
79aca92b9SYinan Xu* You may obtain a copy of Mulan PSL v2 at:
89aca92b9SYinan Xu*          http://license.coscl.org.cn/MulanPSL2
99aca92b9SYinan Xu*
109aca92b9SYinan Xu* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
119aca92b9SYinan Xu* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
129aca92b9SYinan Xu* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
139aca92b9SYinan Xu*
149aca92b9SYinan Xu* See the Mulan PSL v2 for more details.
159aca92b9SYinan Xu***************************************************************************************/
169aca92b9SYinan Xu
179aca92b9SYinan Xupackage xiangshan.backend.rob
189aca92b9SYinan Xu
199aca92b9SYinan Xuimport chipsalliance.rocketchip.config.Parameters
209aca92b9SYinan Xuimport chisel3._
219aca92b9SYinan Xuimport chisel3.util._
229aca92b9SYinan Xuimport difftest._
236ab6918fSYinan Xuimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
243c02ee8fSwakafaimport utility._
253b739f49SXuan Huimport utils._
266ab6918fSYinan Xuimport xiangshan._
27730cfbc0SXuan Huimport xiangshan.backend.BackendParams
28d91483a6Sfdyimport xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput}
29730cfbc0SXuan Huimport xiangshan.backend.fu.FuType
306ab6918fSYinan Xuimport xiangshan.frontend.FtqPtr
31141a6449SXuan Huimport xiangshan.mem.{LqPtr, SqPtr}
32730cfbc0SXuan Huimport xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput}
339aca92b9SYinan Xu
348744445eSMaxpicca-Liclass DebugMdpInfo(implicit p: Parameters) extends XSBundle{
358744445eSMaxpicca-Li  val ssid = UInt(SSIDWidth.W)
368744445eSMaxpicca-Li  val waitAllStore = Bool()
378744445eSMaxpicca-Li}
388744445eSMaxpicca-Li
398744445eSMaxpicca-Liclass DebugLsInfo(implicit p: Parameters) extends XSBundle{
408744445eSMaxpicca-Li  val s1 = new Bundle{
418744445eSMaxpicca-Li    val isTlbFirstMiss = Bool() // in s1
428744445eSMaxpicca-Li    val isBankConflict = Bool() // in s1
438744445eSMaxpicca-Li    val isLoadToLoadForward = Bool()
448744445eSMaxpicca-Li    val isReplayFast = Bool()
458744445eSMaxpicca-Li  }
468744445eSMaxpicca-Li  val s2 = new Bundle{
478744445eSMaxpicca-Li    val isDcacheFirstMiss = Bool() // in s2 (predicted result is in s1 when using WPU, real result is in s2)
488744445eSMaxpicca-Li    val isForwardFail = Bool() // in s2
498744445eSMaxpicca-Li    val isReplaySlow = Bool()
508744445eSMaxpicca-Li    val isLoadReplayTLBMiss = Bool()
518744445eSMaxpicca-Li    val isLoadReplayCacheMiss = Bool()
528744445eSMaxpicca-Li  }
538744445eSMaxpicca-Li  val replayCnt = UInt(XLEN.W)
548744445eSMaxpicca-Li
558744445eSMaxpicca-Li  def s1SignalEnable(ena: DebugLsInfo) = {
568744445eSMaxpicca-Li    when(ena.s1.isTlbFirstMiss) { s1.isTlbFirstMiss := true.B }
578744445eSMaxpicca-Li    when(ena.s1.isBankConflict) { s1.isBankConflict := true.B }
588744445eSMaxpicca-Li    when(ena.s1.isLoadToLoadForward) { s1.isLoadToLoadForward := true.B }
598744445eSMaxpicca-Li    when(ena.s1.isReplayFast) {
608744445eSMaxpicca-Li      s1.isReplayFast := true.B
618744445eSMaxpicca-Li      replayCnt := replayCnt + 1.U
628744445eSMaxpicca-Li    }
638744445eSMaxpicca-Li  }
648744445eSMaxpicca-Li
658744445eSMaxpicca-Li  def s2SignalEnable(ena: DebugLsInfo) = {
668744445eSMaxpicca-Li    when(ena.s2.isDcacheFirstMiss) { s2.isDcacheFirstMiss := true.B }
678744445eSMaxpicca-Li    when(ena.s2.isForwardFail) { s2.isForwardFail := true.B }
688744445eSMaxpicca-Li    when(ena.s2.isLoadReplayTLBMiss) { s2.isLoadReplayTLBMiss := true.B }
698744445eSMaxpicca-Li    when(ena.s2.isLoadReplayCacheMiss) { s2.isLoadReplayCacheMiss := true.B }
708744445eSMaxpicca-Li    when(ena.s2.isReplaySlow) {
718744445eSMaxpicca-Li      s2.isReplaySlow := true.B
728744445eSMaxpicca-Li      replayCnt := replayCnt + 1.U
738744445eSMaxpicca-Li    }
748744445eSMaxpicca-Li  }
758744445eSMaxpicca-Li}
768a00ff56SXuan Hu
778744445eSMaxpicca-Liobject DebugLsInfo{
788744445eSMaxpicca-Li  def init(implicit p: Parameters): DebugLsInfo = {
798744445eSMaxpicca-Li    val lsInfo = Wire(new DebugLsInfo)
808744445eSMaxpicca-Li    lsInfo.s1.isTlbFirstMiss := false.B
818744445eSMaxpicca-Li    lsInfo.s1.isBankConflict := false.B
828744445eSMaxpicca-Li    lsInfo.s1.isLoadToLoadForward := false.B
838744445eSMaxpicca-Li    lsInfo.s1.isReplayFast := false.B
848744445eSMaxpicca-Li    lsInfo.s2.isDcacheFirstMiss := false.B
858744445eSMaxpicca-Li    lsInfo.s2.isForwardFail := false.B
868744445eSMaxpicca-Li    lsInfo.s2.isReplaySlow := false.B
878744445eSMaxpicca-Li    lsInfo.s2.isLoadReplayTLBMiss := false.B
888744445eSMaxpicca-Li    lsInfo.s2.isLoadReplayCacheMiss := false.B
898744445eSMaxpicca-Li    lsInfo.replayCnt := 0.U
908744445eSMaxpicca-Li    lsInfo
918744445eSMaxpicca-Li  }
928744445eSMaxpicca-Li}
938a00ff56SXuan Hu
948744445eSMaxpicca-Liclass DebugLsInfoBundle(implicit p: Parameters) extends DebugLsInfo {
958744445eSMaxpicca-Li  // unified processing at the end stage of load/store  ==> s2  ==> bug that will write error robIdx data
968744445eSMaxpicca-Li  val s1_robIdx = UInt(log2Ceil(RobSize).W)
978744445eSMaxpicca-Li  val s2_robIdx = UInt(log2Ceil(RobSize).W)
988744445eSMaxpicca-Li}
998a00ff56SXuan Hu
1008744445eSMaxpicca-Liclass DebugLSIO(implicit p: Parameters) extends XSBundle {
1018a00ff56SXuan Hu  val debugLsInfo = Vec(backendParams.LduCnt + backendParams.StaCnt, Output(new DebugLsInfoBundle))
1028744445eSMaxpicca-Li}
1038744445eSMaxpicca-Li
1043b739f49SXuan Huclass RobPtr(entries: Int) extends CircularQueuePtr[RobPtr](
1053b739f49SXuan Hu  entries
1069aca92b9SYinan Xu) with HasCircularQueuePtrHelper {
1079aca92b9SYinan Xu
1083b739f49SXuan Hu  def this()(implicit p: Parameters) = this(p(XSCoreParamsKey).RobSize)
1093b739f49SXuan Hu
110f4b2089aSYinan Xu  def needFlush(redirect: Valid[Redirect]): Bool = {
1119aca92b9SYinan Xu    val flushItself = redirect.bits.flushItself() && this === redirect.bits.robIdx
112f4b2089aSYinan Xu    redirect.valid && (flushItself || isAfter(this, redirect.bits.robIdx))
1139aca92b9SYinan Xu  }
1149aca92b9SYinan Xu
1150dc4893dSYinan Xu  def needFlush(redirect: Seq[Valid[Redirect]]): Bool = VecInit(redirect.map(needFlush)).asUInt.orR
1169aca92b9SYinan Xu}
1179aca92b9SYinan Xu
1189aca92b9SYinan Xuobject RobPtr {
1199aca92b9SYinan Xu  def apply(f: Bool, v: UInt)(implicit p: Parameters): RobPtr = {
1209aca92b9SYinan Xu    val ptr = Wire(new RobPtr)
1219aca92b9SYinan Xu    ptr.flag := f
1229aca92b9SYinan Xu    ptr.value := v
1239aca92b9SYinan Xu    ptr
1249aca92b9SYinan Xu  }
1259aca92b9SYinan Xu}
1269aca92b9SYinan Xu
1279aca92b9SYinan Xuclass RobCSRIO(implicit p: Parameters) extends XSBundle {
1289aca92b9SYinan Xu  val intrBitSet = Input(Bool())
1299aca92b9SYinan Xu  val trapTarget = Input(UInt(VAddrBits.W))
1309aca92b9SYinan Xu  val isXRet     = Input(Bool())
1315c95ea2eSYinan Xu  val wfiEvent   = Input(Bool())
1329aca92b9SYinan Xu
1339aca92b9SYinan Xu  val fflags     = Output(Valid(UInt(5.W)))
134a8db15d8Sfdy  val vxsat      = Output(Valid(Bool()))
1359aca92b9SYinan Xu  val dirty_fs   = Output(Bool())
1369aca92b9SYinan Xu  val perfinfo   = new Bundle {
1379aca92b9SYinan Xu    val retiredInstr = Output(UInt(3.W))
1389aca92b9SYinan Xu  }
1394aa9ed34Sfdy
1404aa9ed34Sfdy  val vcsrFlag   = Output(Bool())
1419aca92b9SYinan Xu}
1429aca92b9SYinan Xu
1439aca92b9SYinan Xuclass RobLsqIO(implicit p: Parameters) extends XSBundle {
144cd365d4cSrvcoresjw  val lcommit = Output(UInt(log2Up(CommitWidth + 1).W))
145cd365d4cSrvcoresjw  val scommit = Output(UInt(log2Up(CommitWidth + 1).W))
1469aca92b9SYinan Xu  val pendingld = Output(Bool())
1479aca92b9SYinan Xu  val pendingst = Output(Bool())
1489aca92b9SYinan Xu  val commit = Output(Bool())
149e4f69d78Ssfencevma  val pendingPtr = Output(new RobPtr)
150e4f69d78Ssfencevma
151e4f69d78Ssfencevma  val mmio = Input(Vec(LoadPipelineWidth, Bool()))
152dfb4c5dcSXuan Hu  val uop = Input(Vec(LoadPipelineWidth, new DynInst))
1539aca92b9SYinan Xu}
1549aca92b9SYinan Xu
1559aca92b9SYinan Xuclass RobEnqIO(implicit p: Parameters) extends XSBundle {
1569aca92b9SYinan Xu  val canAccept = Output(Bool())
1579aca92b9SYinan Xu  val isEmpty = Output(Bool())
1589aca92b9SYinan Xu  // valid vector, for robIdx gen and walk
1599aca92b9SYinan Xu  val needAlloc = Vec(RenameWidth, Input(Bool()))
1603b739f49SXuan Hu  val req = Vec(RenameWidth, Flipped(ValidIO(new DynInst)))
1619aca92b9SYinan Xu  val resp = Vec(RenameWidth, Output(new RobPtr))
1629aca92b9SYinan Xu}
1639aca92b9SYinan Xu
164c3abb8b6SYinan Xuclass RobDispatchData(implicit p: Parameters) extends RobCommitInfo
1659aca92b9SYinan Xu
1669aca92b9SYinan Xuclass RobDeqPtrWrapper(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper {
1679aca92b9SYinan Xu  val io = IO(new Bundle {
1689aca92b9SYinan Xu    // for commits/flush
1699aca92b9SYinan Xu    val state = Input(UInt(2.W))
1709aca92b9SYinan Xu    val deq_v = Vec(CommitWidth, Input(Bool()))
1719aca92b9SYinan Xu    val deq_w = Vec(CommitWidth, Input(Bool()))
1729aca92b9SYinan Xu    val exception_state = Flipped(ValidIO(new RobExceptionInfo))
1739aca92b9SYinan Xu    // for flush: when exception occurs, reset deqPtrs to range(0, CommitWidth)
1749aca92b9SYinan Xu    val intrBitSetReg = Input(Bool())
1759aca92b9SYinan Xu    val hasNoSpecExec = Input(Bool())
176e8009193SYinan Xu    val interrupt_safe = Input(Bool())
1776474c47fSYinan Xu    val blockCommit = Input(Bool())
1789aca92b9SYinan Xu    // output: the CommitWidth deqPtr
1799aca92b9SYinan Xu    val out = Vec(CommitWidth, Output(new RobPtr))
1809aca92b9SYinan Xu    val next_out = Vec(CommitWidth, Output(new RobPtr))
1819aca92b9SYinan Xu  })
1829aca92b9SYinan Xu
1839aca92b9SYinan Xu  val deqPtrVec = RegInit(VecInit((0 until CommitWidth).map(_.U.asTypeOf(new RobPtr))))
1849aca92b9SYinan Xu
1859aca92b9SYinan Xu  // for exceptions (flushPipe included) and interrupts:
1869aca92b9SYinan Xu  // only consider the first instruction
1875c95ea2eSYinan Xu  val intrEnable = io.intrBitSetReg && !io.hasNoSpecExec && io.interrupt_safe
188983f3e23SYinan Xu  val exceptionEnable = io.deq_w(0) && io.exception_state.valid && io.exception_state.bits.not_commit && io.exception_state.bits.robIdx === deqPtrVec(0)
1899aca92b9SYinan Xu  val redirectOutValid = io.state === 0.U && io.deq_v(0) && (intrEnable || exceptionEnable)
1909aca92b9SYinan Xu
1919aca92b9SYinan Xu  // for normal commits: only to consider when there're no exceptions
1929aca92b9SYinan Xu  // we don't need to consider whether the first instruction has exceptions since it wil trigger exceptions.
1939aca92b9SYinan Xu  val commit_exception = io.exception_state.valid && !isAfter(io.exception_state.bits.robIdx, deqPtrVec.last)
1946474c47fSYinan Xu  val canCommit = VecInit((0 until CommitWidth).map(i => io.deq_v(i) && io.deq_w(i)))
1959aca92b9SYinan Xu  val normalCommitCnt = PriorityEncoder(canCommit.map(c => !c) :+ true.B)
196f4b2089aSYinan Xu  // when io.intrBitSetReg or there're possible exceptions in these instructions,
197f4b2089aSYinan Xu  // only one instruction is allowed to commit
1989aca92b9SYinan Xu  val allowOnlyOne = commit_exception || io.intrBitSetReg
1999aca92b9SYinan Xu  val commitCnt = Mux(allowOnlyOne, canCommit(0), normalCommitCnt)
2009aca92b9SYinan Xu
2019aca92b9SYinan Xu  val commitDeqPtrVec = VecInit(deqPtrVec.map(_ + commitCnt))
2026474c47fSYinan Xu  val deqPtrVec_next = Mux(io.state === 0.U && !redirectOutValid && !io.blockCommit, commitDeqPtrVec, deqPtrVec)
2039aca92b9SYinan Xu
2049aca92b9SYinan Xu  deqPtrVec := deqPtrVec_next
2059aca92b9SYinan Xu
2069aca92b9SYinan Xu  io.next_out := deqPtrVec_next
2079aca92b9SYinan Xu  io.out      := deqPtrVec
2089aca92b9SYinan Xu
2099aca92b9SYinan Xu  when (io.state === 0.U) {
2109aca92b9SYinan Xu    XSInfo(io.state === 0.U && commitCnt > 0.U, "retired %d insts\n", commitCnt)
2119aca92b9SYinan Xu  }
2129aca92b9SYinan Xu
2139aca92b9SYinan Xu}
2149aca92b9SYinan Xu
2159aca92b9SYinan Xuclass RobEnqPtrWrapper(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper {
2169aca92b9SYinan Xu  val io = IO(new Bundle {
2179aca92b9SYinan Xu    // for input redirect
2189aca92b9SYinan Xu    val redirect = Input(Valid(new Redirect))
2199aca92b9SYinan Xu    // for enqueue
2209aca92b9SYinan Xu    val allowEnqueue = Input(Bool())
2219aca92b9SYinan Xu    val hasBlockBackward = Input(Bool())
2229aca92b9SYinan Xu    val enq = Vec(RenameWidth, Input(Bool()))
2236474c47fSYinan Xu    val out = Output(Vec(RenameWidth, new RobPtr))
2249aca92b9SYinan Xu  })
2259aca92b9SYinan Xu
2266474c47fSYinan Xu  val enqPtrVec = RegInit(VecInit.tabulate(RenameWidth)(_.U.asTypeOf(new RobPtr)))
2279aca92b9SYinan Xu
2289aca92b9SYinan Xu  // enqueue
2299aca92b9SYinan Xu  val canAccept = io.allowEnqueue && !io.hasBlockBackward
230f4b2089aSYinan Xu  val dispatchNum = Mux(canAccept, PopCount(io.enq), 0.U)
2319aca92b9SYinan Xu
2326474c47fSYinan Xu  for ((ptr, i) <- enqPtrVec.zipWithIndex) {
233f4b2089aSYinan Xu    when(io.redirect.valid) {
2346474c47fSYinan Xu      ptr := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx + i.U, io.redirect.bits.robIdx + (i + 1).U)
2359aca92b9SYinan Xu    }.otherwise {
2366474c47fSYinan Xu      ptr := ptr + dispatchNum
2376474c47fSYinan Xu    }
2389aca92b9SYinan Xu  }
2399aca92b9SYinan Xu
2406474c47fSYinan Xu  io.out := enqPtrVec
2419aca92b9SYinan Xu
2429aca92b9SYinan Xu}
2439aca92b9SYinan Xu
2449aca92b9SYinan Xuclass RobExceptionInfo(implicit p: Parameters) extends XSBundle {
2459aca92b9SYinan Xu  // val valid = Bool()
2469aca92b9SYinan Xu  val robIdx = new RobPtr
2479aca92b9SYinan Xu  val exceptionVec = ExceptionVec()
2489aca92b9SYinan Xu  val flushPipe = Bool()
2494aa9ed34Sfdy  val isVset = Bool()
2509aca92b9SYinan Xu  val replayInst = Bool() // redirect to that inst itself
25184e47f35SLi Qianruo  val singleStep = Bool() // TODO add frontend hit beneath
252c3abb8b6SYinan Xu  val crossPageIPFFix = Bool()
25372951335SLi Qianruo  val trigger = new TriggerCf
2549aca92b9SYinan Xu
25584e47f35SLi Qianruo//  def trigger_before = !trigger.getTimingBackend && trigger.getHitBackend
25684e47f35SLi Qianruo//  def trigger_after = trigger.getTimingBackend && trigger.getHitBackend
257ddb65c47SLi Qianruo  def has_exception = exceptionVec.asUInt.orR || flushPipe || singleStep || replayInst || trigger.hit
258983f3e23SYinan Xu  def not_commit = exceptionVec.asUInt.orR || singleStep || replayInst || trigger.hit
2599aca92b9SYinan Xu  // only exceptions are allowed to writeback when enqueue
260ddb65c47SLi Qianruo  def can_writeback = exceptionVec.asUInt.orR || singleStep || trigger.hit
2619aca92b9SYinan Xu}
2629aca92b9SYinan Xu
2633b739f49SXuan Huclass ExceptionGen(params: BackendParams)(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper {
2649aca92b9SYinan Xu  val io = IO(new Bundle {
2659aca92b9SYinan Xu    val redirect = Input(Valid(new Redirect))
2669aca92b9SYinan Xu    val flush = Input(Bool())
2679aca92b9SYinan Xu    val enq = Vec(RenameWidth, Flipped(ValidIO(new RobExceptionInfo)))
2683b739f49SXuan Hu    // csr + load + store
2693b739f49SXuan Hu    val wb = Vec(params.numException, Flipped(ValidIO(new RobExceptionInfo)))
2709aca92b9SYinan Xu    val out = ValidIO(new RobExceptionInfo)
2719aca92b9SYinan Xu    val state = ValidIO(new RobExceptionInfo)
2729aca92b9SYinan Xu  })
2739aca92b9SYinan Xu
27446f74b57SHaojin Tang  def getOldest(valid: Seq[Bool], bits: Seq[RobExceptionInfo]): (Seq[Bool], Seq[RobExceptionInfo]) = {
27546f74b57SHaojin Tang    assert(valid.length == bits.length)
27646f74b57SHaojin Tang    assert(isPow2(valid.length))
27746f74b57SHaojin Tang    if (valid.length == 1) {
27846f74b57SHaojin Tang      (valid, bits)
27946f74b57SHaojin Tang    } else if (valid.length == 2) {
28046f74b57SHaojin Tang      val res = Seq.fill(2)(Wire(ValidIO(chiselTypeOf(bits(0)))))
28146f74b57SHaojin Tang      for (i <- res.indices) {
28246f74b57SHaojin Tang        res(i).valid := valid(i)
28346f74b57SHaojin Tang        res(i).bits := bits(i)
28446f74b57SHaojin Tang      }
28546f74b57SHaojin Tang      val oldest = Mux(!valid(1) || valid(0) && isAfter(bits(1).robIdx, bits(0).robIdx), res(0), res(1))
28646f74b57SHaojin Tang      (Seq(oldest.valid), Seq(oldest.bits))
28746f74b57SHaojin Tang    } else {
28846f74b57SHaojin Tang      val left = getOldest(valid.take(valid.length / 2), bits.take(valid.length / 2))
28946f74b57SHaojin Tang      val right = getOldest(valid.takeRight(valid.length / 2), bits.takeRight(valid.length / 2))
29046f74b57SHaojin Tang      getOldest(left._1 ++ right._1, left._2 ++ right._2)
29146f74b57SHaojin Tang    }
29246f74b57SHaojin Tang  }
29346f74b57SHaojin Tang
29467ba96b4SYinan Xu  val currentValid = RegInit(false.B)
29567ba96b4SYinan Xu  val current = Reg(new RobExceptionInfo)
2969aca92b9SYinan Xu
2979aca92b9SYinan Xu  // orR the exceptionVec
2989aca92b9SYinan Xu  val lastCycleFlush = RegNext(io.flush)
2999aca92b9SYinan Xu  val in_enq_valid = VecInit(io.enq.map(e => e.valid && e.bits.has_exception && !lastCycleFlush))
3009aca92b9SYinan Xu  val in_wb_valid = io.wb.map(w => w.valid && w.bits.has_exception && !lastCycleFlush)
3019aca92b9SYinan Xu
30246f74b57SHaojin Tang  // s0: compare wb(1)~wb(LoadPipelineWidth) and wb(1 + LoadPipelineWidth)~wb(LoadPipelineWidth + StorePipelineWidth)
303f4b2089aSYinan Xu  val wb_valid = in_wb_valid.zip(io.wb.map(_.bits)).map{ case (v, bits) => v && !(bits.robIdx.needFlush(io.redirect) || io.flush) }
3049aca92b9SYinan Xu  val csr_wb_bits = io.wb(0).bits
30546f74b57SHaojin Tang  val load_wb_bits = getOldest(in_wb_valid.slice(1, 1 + LoadPipelineWidth), io.wb.map(_.bits).slice(1, 1 + LoadPipelineWidth))._2(0)
30646f74b57SHaojin Tang  val store_wb_bits = getOldest(in_wb_valid.slice(1 + LoadPipelineWidth, 1 + LoadPipelineWidth + StorePipelineWidth), io.wb.map(_.bits).slice(1 + LoadPipelineWidth, 1 + LoadPipelineWidth + StorePipelineWidth))._2(0)
30746f74b57SHaojin Tang  val s0_out_valid = RegNext(VecInit(Seq(wb_valid(0), wb_valid.slice(1, 1 + LoadPipelineWidth).reduce(_ || _), wb_valid.slice(1 + LoadPipelineWidth, 1 + LoadPipelineWidth + StorePipelineWidth).reduce(_ || _))))
3089aca92b9SYinan Xu  val s0_out_bits = RegNext(VecInit(Seq(csr_wb_bits, load_wb_bits, store_wb_bits)))
3099aca92b9SYinan Xu
3109aca92b9SYinan Xu  // s1: compare last four and current flush
311f4b2089aSYinan Xu  val s1_valid = VecInit(s0_out_valid.zip(s0_out_bits).map{ case (v, b) => v && !(b.robIdx.needFlush(io.redirect) || io.flush) })
3129aca92b9SYinan Xu  val compare_01_valid = s0_out_valid(0) || s0_out_valid(1)
3139aca92b9SYinan Xu  val compare_01_bits = Mux(!s0_out_valid(0) || s0_out_valid(1) && isAfter(s0_out_bits(0).robIdx, s0_out_bits(1).robIdx), s0_out_bits(1), s0_out_bits(0))
3149aca92b9SYinan Xu  val compare_bits = Mux(!s0_out_valid(2) || compare_01_valid && isAfter(s0_out_bits(2).robIdx, compare_01_bits.robIdx), compare_01_bits, s0_out_bits(2))
3159aca92b9SYinan Xu  val s1_out_bits = RegNext(compare_bits)
3169aca92b9SYinan Xu  val s1_out_valid = RegNext(s1_valid.asUInt.orR)
3179aca92b9SYinan Xu
3189aca92b9SYinan Xu  val enq_valid = RegNext(in_enq_valid.asUInt.orR && !io.redirect.valid && !io.flush)
3199aca92b9SYinan Xu  val enq_bits = RegNext(ParallelPriorityMux(in_enq_valid, io.enq.map(_.bits)))
3209aca92b9SYinan Xu
3219aca92b9SYinan Xu  // s2: compare the input exception with the current one
3229aca92b9SYinan Xu  // priorities:
3239aca92b9SYinan Xu  // (1) system reset
3249aca92b9SYinan Xu  // (2) current is valid: flush, remain, merge, update
3259aca92b9SYinan Xu  // (3) current is not valid: s1 or enq
32667ba96b4SYinan Xu  val current_flush = current.robIdx.needFlush(io.redirect) || io.flush
327f4b2089aSYinan Xu  val s1_flush = s1_out_bits.robIdx.needFlush(io.redirect) || io.flush
32867ba96b4SYinan Xu  when (currentValid) {
3299aca92b9SYinan Xu    when (current_flush) {
33067ba96b4SYinan Xu      currentValid := Mux(s1_flush, false.B, s1_out_valid)
3319aca92b9SYinan Xu    }
3329aca92b9SYinan Xu    when (s1_out_valid && !s1_flush) {
33367ba96b4SYinan Xu      when (isAfter(current.robIdx, s1_out_bits.robIdx)) {
33467ba96b4SYinan Xu        current := s1_out_bits
33567ba96b4SYinan Xu      }.elsewhen (current.robIdx === s1_out_bits.robIdx) {
33667ba96b4SYinan Xu        current.exceptionVec := (s1_out_bits.exceptionVec.asUInt | current.exceptionVec.asUInt).asTypeOf(ExceptionVec())
33767ba96b4SYinan Xu        current.flushPipe := s1_out_bits.flushPipe || current.flushPipe
33867ba96b4SYinan Xu        current.replayInst := s1_out_bits.replayInst || current.replayInst
33967ba96b4SYinan Xu        current.singleStep := s1_out_bits.singleStep || current.singleStep
34067ba96b4SYinan Xu        current.trigger := (s1_out_bits.trigger.asUInt | current.trigger.asUInt).asTypeOf(new TriggerCf)
3419aca92b9SYinan Xu      }
3429aca92b9SYinan Xu    }
3439aca92b9SYinan Xu  }.elsewhen (s1_out_valid && !s1_flush) {
34467ba96b4SYinan Xu    currentValid := true.B
34567ba96b4SYinan Xu    current := s1_out_bits
3469aca92b9SYinan Xu  }.elsewhen (enq_valid && !(io.redirect.valid || io.flush)) {
34767ba96b4SYinan Xu    currentValid := true.B
34867ba96b4SYinan Xu    current := enq_bits
3499aca92b9SYinan Xu  }
3509aca92b9SYinan Xu
3519aca92b9SYinan Xu  io.out.valid   := s1_out_valid || enq_valid && enq_bits.can_writeback
3529aca92b9SYinan Xu  io.out.bits    := Mux(s1_out_valid, s1_out_bits, enq_bits)
35367ba96b4SYinan Xu  io.state.valid := currentValid
35467ba96b4SYinan Xu  io.state.bits  := current
3559aca92b9SYinan Xu
3569aca92b9SYinan Xu}
3579aca92b9SYinan Xu
3589aca92b9SYinan Xuclass RobFlushInfo(implicit p: Parameters) extends XSBundle {
3599aca92b9SYinan Xu  val ftqIdx = new FtqPtr
360f4b2089aSYinan Xu  val robIdx = new RobPtr
3619aca92b9SYinan Xu  val ftqOffset = UInt(log2Up(PredictWidth).W)
3629aca92b9SYinan Xu  val replayInst = Bool()
3639aca92b9SYinan Xu}
3649aca92b9SYinan Xu
3653b739f49SXuan Huclass Rob(params: BackendParams)(implicit p: Parameters) extends LazyModule with HasXSParameter {
3666ab6918fSYinan Xu
3673b739f49SXuan Hu  lazy val module = new RobImp(this)(p, params)
3683b739f49SXuan Hu  //
3693b739f49SXuan Hu  //  override def generateWritebackIO(
3703b739f49SXuan Hu  //    thisMod: Option[HasWritebackSource] = None,
3713b739f49SXuan Hu  //    thisModImp: Option[HasWritebackSourceImp] = None
3723b739f49SXuan Hu  //  ): Unit = {
3733b739f49SXuan Hu  //    val sources = writebackSinksImp(thisMod, thisModImp)
3743b739f49SXuan Hu  //    module.io.writeback.zip(sources).foreach(x => x._1 := x._2)
3753b739f49SXuan Hu  //  }
3763b739f49SXuan Hu  //}
3776ab6918fSYinan Xu}
3786ab6918fSYinan Xu
3793b739f49SXuan Huclass RobImp(override val wrapper: Rob)(implicit p: Parameters, params: BackendParams) extends LazyModuleImp(wrapper)
3801ca0e4f3SYinan Xu  with HasXSParameter with HasCircularQueuePtrHelper with HasPerfEvents {
3816ab6918fSYinan Xu
3829aca92b9SYinan Xu  val io = IO(new Bundle() {
3835668a921SJiawei Lin    val hartId = Input(UInt(8.W))
3849aca92b9SYinan Xu    val redirect = Input(Valid(new Redirect))
3859aca92b9SYinan Xu    val enq = new RobEnqIO
386f4b2089aSYinan Xu    val flushOut = ValidIO(new Redirect)
3879aca92b9SYinan Xu    val exception = ValidIO(new ExceptionInfo)
3889aca92b9SYinan Xu    // exu + brq
3893b739f49SXuan Hu    val writeback: MixedVec[ValidIO[ExuOutput]] = Flipped(params.genWrite2CtrlBundles)
390ccfddc82SHaojin Tang    val commits = Output(new RobCommitIO)
391a8db15d8Sfdy    val rabCommits = Output(new RobCommitIO)
392a8db15d8Sfdy    val diffCommits = Output(new DiffCommitIO)
393a8db15d8Sfdy    val isVsetFlushPipe = Output(Bool())
394a8db15d8Sfdy    val vconfigPdest = Output(UInt(PhyRegIdxWidth.W))
3959aca92b9SYinan Xu    val lsq = new RobLsqIO
3969aca92b9SYinan Xu    val robDeqPtr = Output(new RobPtr)
3979aca92b9SYinan Xu    val csr = new RobCSRIO
3989aca92b9SYinan Xu    val robFull = Output(Bool())
399b6900d94SYinan Xu    val cpu_halt = Output(Bool())
40009309bdbSYinan Xu    val wfi_enable = Input(Bool())
4019aca92b9SYinan Xu  })
4029aca92b9SYinan Xu
403124bf66aSXuan Hu  val exuWBs: Seq[ValidIO[ExuOutput]] = io.writeback.filter(!_.bits.params.hasStdFu)
404124bf66aSXuan Hu  val stdWBs: Seq[ValidIO[ExuOutput]] = io.writeback.filter(_.bits.params.hasStdFu)
4053b739f49SXuan Hu  val fflagsWBs = io.writeback.filter(x => x.bits.fflags.nonEmpty)
4063b739f49SXuan Hu  val exceptionWBs = io.writeback.filter(x => x.bits.exceptionVec.nonEmpty)
4073b739f49SXuan Hu  val redirectWBs = io.writeback.filter(x => x.bits.redirect.nonEmpty)
4083b739f49SXuan Hu
4093b739f49SXuan Hu  val exuWbPorts = io.writeback.filter(!_.bits.params.hasStdFu)
4103b739f49SXuan Hu  val stdWbPorts = io.writeback.filter(_.bits.params.hasStdFu)
4113b739f49SXuan Hu  val fflagsPorts = io.writeback.filter(x => x.bits.fflags.nonEmpty)
412a8db15d8Sfdy  val vxsatPorts = io.writeback.filter(x => x.bits.vxsat.nonEmpty)
4133b739f49SXuan Hu  val exceptionPorts = io.writeback.filter(x => x.bits.exceptionVec.nonEmpty)
4143b739f49SXuan Hu  val numExuWbPorts = exuWBs.length
4153b739f49SXuan Hu  val numStdWbPorts = stdWBs.length
4166ab6918fSYinan Xu
4176ab6918fSYinan Xu
4183b739f49SXuan Hu  println(s"Rob: size $RobSize, numExuWbPorts: $numExuWbPorts, numStdWbPorts: $numStdWbPorts, commitwidth: $CommitWidth")
4193b739f49SXuan Hu//  println(s"exuPorts: ${exuWbPorts.map(_._1.map(_.name))}")
4203b739f49SXuan Hu//  println(s"stdPorts: ${stdWbPorts.map(_._1.map(_.name))}")
4213b739f49SXuan Hu//  println(s"fflags: ${fflagsPorts.map(_._1.map(_.name))}")
4223b739f49SXuan Hu
4239aca92b9SYinan Xu
4249aca92b9SYinan Xu  // instvalid field
42543bdc4d9SYinan Xu  val valid = RegInit(VecInit(Seq.fill(RobSize)(false.B)))
4269aca92b9SYinan Xu  // writeback status
427a8db15d8Sfdy
428f1e8fcb2SXuan Hu  val stdWritebacked = Reg(Vec(RobSize, Bool()))
429f1e8fcb2SXuan Hu  val uopNumVec          = RegInit(VecInit(Seq.fill(RobSize)(0.U(log2Up(MaxUopSize + 1).W))))
430a8db15d8Sfdy  val realDestSize       = RegInit(VecInit(Seq.fill(RobSize)(0.U(log2Up(MaxUopSize + 1).W))))
431a8db15d8Sfdy  val fflagsDataModule   = RegInit(VecInit(Seq.fill(RobSize)(0.U(5.W))))
432a8db15d8Sfdy  val vxsatDataModule    = RegInit(VecInit(Seq.fill(RobSize)(false.B)))
433a8db15d8Sfdy
434a8db15d8Sfdy  def isWritebacked(ptr: UInt): Bool = {
435f1e8fcb2SXuan Hu    !uopNumVec(ptr).orR && stdWritebacked(ptr)
436a8db15d8Sfdy  }
437a8db15d8Sfdy
438e4f69d78Ssfencevma  val mmio = RegInit(VecInit(Seq.fill(RobSize)(false.B)))
43968d13085SXuan Hu
4409aca92b9SYinan Xu  // data for redirect, exception, etc.
4419aca92b9SYinan Xu  val flagBkup = Mem(RobSize, Bool())
442e8009193SYinan Xu  // some instructions are not allowed to trigger interrupts
443e8009193SYinan Xu  // They have side effects on the states of the processor before they write back
444e8009193SYinan Xu  val interrupt_safe = Mem(RobSize, Bool())
4459aca92b9SYinan Xu
4469aca92b9SYinan Xu  // data for debug
4479aca92b9SYinan Xu  // Warn: debug_* prefix should not exist in generated verilog.
448d91483a6Sfdy  val debug_microOp = Mem(RobSize, new DynInst)
4499aca92b9SYinan Xu  val debug_exuData = Reg(Vec(RobSize, UInt(XLEN.W)))//for debug
4509aca92b9SYinan Xu  val debug_exuDebug = Reg(Vec(RobSize, new DebugBundle))//for debug
4519aca92b9SYinan Xu
4529aca92b9SYinan Xu  // pointers
4539aca92b9SYinan Xu  // For enqueue ptr, we don't duplicate it since only enqueue needs it.
4546474c47fSYinan Xu  val enqPtrVec = Wire(Vec(RenameWidth, new RobPtr))
4559aca92b9SYinan Xu  val deqPtrVec = Wire(Vec(CommitWidth, new RobPtr))
4569aca92b9SYinan Xu
4579aca92b9SYinan Xu  val walkPtrVec = Reg(Vec(CommitWidth, new RobPtr))
4589aca92b9SYinan Xu  val allowEnqueue = RegInit(true.B)
4599aca92b9SYinan Xu
4606474c47fSYinan Xu  val enqPtr = enqPtrVec.head
4619aca92b9SYinan Xu  val deqPtr = deqPtrVec(0)
4629aca92b9SYinan Xu  val walkPtr = walkPtrVec(0)
4639aca92b9SYinan Xu
4649aca92b9SYinan Xu  val isEmpty = enqPtr === deqPtr
4659aca92b9SYinan Xu  val isReplaying = io.redirect.valid && RedirectLevel.flushItself(io.redirect.bits.level)
4669aca92b9SYinan Xu
4679aca92b9SYinan Xu  /**
4689aca92b9SYinan Xu    * states of Rob
4699aca92b9SYinan Xu    */
470ccfddc82SHaojin Tang  val s_idle :: s_walk :: Nil = Enum(2)
4719aca92b9SYinan Xu  val state = RegInit(s_idle)
4729aca92b9SYinan Xu
4739aca92b9SYinan Xu  /**
4749aca92b9SYinan Xu    * Data Modules
4759aca92b9SYinan Xu    *
4769aca92b9SYinan Xu    * CommitDataModule: data from dispatch
4779aca92b9SYinan Xu    * (1) read: commits/walk/exception
4789aca92b9SYinan Xu    * (2) write: enqueue
4799aca92b9SYinan Xu    *
4809aca92b9SYinan Xu    * WritebackData: data from writeback
4819aca92b9SYinan Xu    * (1) read: commits/walk/exception
4829aca92b9SYinan Xu    * (2) write: write back from exe units
4839aca92b9SYinan Xu    */
4849aca92b9SYinan Xu  val dispatchData = Module(new SyncDataModuleTemplate(new RobDispatchData, RobSize, CommitWidth, RenameWidth))
4859aca92b9SYinan Xu  val dispatchDataRead = dispatchData.io.rdata
4869aca92b9SYinan Xu
4873b739f49SXuan Hu  val exceptionGen = Module(new ExceptionGen(params))
4889aca92b9SYinan Xu  val exceptionDataRead = exceptionGen.io.state
4899aca92b9SYinan Xu  val fflagsDataRead = Wire(Vec(CommitWidth, UInt(5.W)))
490a8db15d8Sfdy  val vxsatDataRead = Wire(Vec(CommitWidth, Bool()))
4919aca92b9SYinan Xu
4929aca92b9SYinan Xu  io.robDeqPtr := deqPtr
4939aca92b9SYinan Xu
494a8db15d8Sfdy  val rab = Module(new RenameBuffer(RabSize))
495a8db15d8Sfdy  rab.io.redirectValid := io.redirect.valid
496a8db15d8Sfdy  rab.io.req.zip(io.enq.req).map { case (dest, src) =>
497a8db15d8Sfdy    dest.bits := src.bits
498a8db15d8Sfdy    dest.valid := src.valid && io.enq.canAccept
499a8db15d8Sfdy  }
500a8db15d8Sfdy
501a8db15d8Sfdy  val realDestSizeCandidates = (0 until CommitWidth).map(i => realDestSize(Mux(state === s_idle, deqPtrVec(i).value, walkPtrVec(i).value)))
502a8db15d8Sfdy  val wbSizeSeq = io.commits.commitValid.zip(io.commits.walkValid).zip(realDestSizeCandidates).map { case ((commitValid, walkValid), realDestSize) =>
503a8db15d8Sfdy    Mux(io.commits.isCommit, Mux(commitValid, realDestSize, 0.U), Mux(walkValid, realDestSize, 0.U))
504a8db15d8Sfdy  }
505a8db15d8Sfdy  val wbSizeSum = wbSizeSeq.reduce(_ + _)
506a8db15d8Sfdy  rab.io.commitSize := wbSizeSum
507a8db15d8Sfdy  rab.io.walkSize := wbSizeSum
508a8db15d8Sfdy
509a8db15d8Sfdy  io.rabCommits := rab.io.commits
510a8db15d8Sfdy  io.diffCommits := rab.io.diffCommits
511a8db15d8Sfdy
5129aca92b9SYinan Xu  /**
5139aca92b9SYinan Xu    * Enqueue (from dispatch)
5149aca92b9SYinan Xu    */
5159aca92b9SYinan Xu  // special cases
5169aca92b9SYinan Xu  val hasBlockBackward = RegInit(false.B)
5173b739f49SXuan Hu  val hasWaitForward = RegInit(false.B)
518af2f7849Shappy-lx  val doingSvinval = RegInit(false.B)
5199aca92b9SYinan Xu  // When blockBackward instruction leaves Rob (commit or walk), hasBlockBackward should be set to false.B
5209aca92b9SYinan Xu  // To reduce registers usage, for hasBlockBackward cases, we allow enqueue after ROB is empty.
5219aca92b9SYinan Xu  when (isEmpty) { hasBlockBackward:= false.B }
5229aca92b9SYinan Xu  // When any instruction commits, hasNoSpecExec should be set to false.B
5233b739f49SXuan Hu  when (io.commits.hasWalkInstr || io.commits.hasCommitInstr) { hasWaitForward:= false.B }
5245c95ea2eSYinan Xu
5255c95ea2eSYinan Xu  // The wait-for-interrupt (WFI) instruction waits in the ROB until an interrupt might need servicing.
5265c95ea2eSYinan Xu  // io.csr.wfiEvent will be asserted if the WFI can resume execution, and we change the state to s_wfi_idle.
5275c95ea2eSYinan Xu  // It does not affect how interrupts are serviced. Note that WFI is noSpecExec and it does not trigger interrupts.
5285c95ea2eSYinan Xu  val hasWFI = RegInit(false.B)
5295c95ea2eSYinan Xu  io.cpu_halt := hasWFI
530342656a5SYinan Xu  // WFI Timeout: 2^20 = 1M cycles
531342656a5SYinan Xu  val wfi_cycles = RegInit(0.U(20.W))
532342656a5SYinan Xu  when (hasWFI) {
533342656a5SYinan Xu    wfi_cycles := wfi_cycles + 1.U
534342656a5SYinan Xu  }.elsewhen (!hasWFI && RegNext(hasWFI)) {
535342656a5SYinan Xu    wfi_cycles := 0.U
536342656a5SYinan Xu  }
537342656a5SYinan Xu  val wfi_timeout = wfi_cycles.andR
538342656a5SYinan Xu  when (RegNext(RegNext(io.csr.wfiEvent)) || io.flushOut.valid || wfi_timeout) {
5395c95ea2eSYinan Xu    hasWFI := false.B
540b6900d94SYinan Xu  }
5419aca92b9SYinan Xu
542a8db15d8Sfdy  val allocatePtrVec = VecInit((0 until RenameWidth).map(i => enqPtrVec(PopCount(io.enq.req.take(i).map(req => req.valid && req.bits.firstUop)))))
543a8db15d8Sfdy  io.enq.canAccept := allowEnqueue && !hasBlockBackward && rab.io.canEnq
5446474c47fSYinan Xu  io.enq.resp      := allocatePtrVec
545a8db15d8Sfdy  val canEnqueue = VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop && io.enq.canAccept))
5469aca92b9SYinan Xu  val timer = GTimer()
5479aca92b9SYinan Xu  for (i <- 0 until RenameWidth) {
5489aca92b9SYinan Xu    // we don't check whether io.redirect is valid here since redirect has higher priority
5499aca92b9SYinan Xu    when (canEnqueue(i)) {
5506ab6918fSYinan Xu      val enqUop = io.enq.req(i).bits
5516474c47fSYinan Xu      val enqIndex = allocatePtrVec(i).value
5529aca92b9SYinan Xu      // store uop in data module and debug_microOp Vec
5536474c47fSYinan Xu      debug_microOp(enqIndex) := enqUop
5546474c47fSYinan Xu      debug_microOp(enqIndex).debugInfo.dispatchTime := timer
5556474c47fSYinan Xu      debug_microOp(enqIndex).debugInfo.enqRsTime := timer
5566474c47fSYinan Xu      debug_microOp(enqIndex).debugInfo.selectTime := timer
5576474c47fSYinan Xu      debug_microOp(enqIndex).debugInfo.issueTime := timer
5586474c47fSYinan Xu      debug_microOp(enqIndex).debugInfo.writebackTime := timer
5593b739f49SXuan Hu      when (enqUop.blockBackward) {
5609aca92b9SYinan Xu        hasBlockBackward := true.B
5619aca92b9SYinan Xu      }
5623b739f49SXuan Hu      when (enqUop.waitForward) {
5633b739f49SXuan Hu        hasWaitForward := true.B
5649aca92b9SYinan Xu      }
5653b739f49SXuan Hu      val enqHasTriggerHit = false.B // io.enq.req(i).bits.cf.trigger.getHitFrontend
5663b739f49SXuan Hu      val enqHasException = ExceptionNO.selectFrontend(enqUop.exceptionVec).asUInt.orR
567af2f7849Shappy-lx      // the begin instruction of Svinval enqs so mark doingSvinval as true to indicate this process
5683b739f49SXuan Hu      when(!enqHasTriggerHit && !enqHasException && enqUop.isSvinvalBegin(enqUop.flushPipe))
569af2f7849Shappy-lx      {
570af2f7849Shappy-lx        doingSvinval := true.B
571af2f7849Shappy-lx      }
572af2f7849Shappy-lx      // the end instruction of Svinval enqs so clear doingSvinval
5733b739f49SXuan Hu      when(!enqHasTriggerHit && !enqHasException && enqUop.isSvinvalEnd(enqUop.flushPipe))
574af2f7849Shappy-lx      {
575af2f7849Shappy-lx        doingSvinval := false.B
576af2f7849Shappy-lx      }
577af2f7849Shappy-lx      // when we are in the process of Svinval software code area , only Svinval.vma and end instruction of Svinval can appear
5783b739f49SXuan Hu      assert(!doingSvinval || (enqUop.isSvinval(enqUop.flushPipe) || enqUop.isSvinvalEnd(enqUop.flushPipe)))
5793b739f49SXuan Hu      when (enqUop.isWFI && !enqHasException && !enqHasTriggerHit) {
5805c95ea2eSYinan Xu        hasWFI := true.B
581b6900d94SYinan Xu      }
582e4f69d78Ssfencevma
583e4f69d78Ssfencevma      mmio(enqIndex) := false.B
5849aca92b9SYinan Xu    }
5859aca92b9SYinan Xu  }
586a8db15d8Sfdy  val dispatchNum = Mux(io.enq.canAccept, PopCount(io.enq.req.map(req => req.valid && req.bits.firstUop)), 0.U)
58775b25016SYinan Xu  io.enq.isEmpty   := RegNext(isEmpty && !VecInit(io.enq.req.map(_.valid)).asUInt.orR)
5889aca92b9SYinan Xu
58909309bdbSYinan Xu  when (!io.wfi_enable) {
59009309bdbSYinan Xu    hasWFI := false.B
59109309bdbSYinan Xu  }
5924aa9ed34Sfdy  // sel vsetvl's flush position
5934aa9ed34Sfdy  val vs_idle :: vs_waitVinstr :: vs_waitFlush :: Nil = Enum(3)
5944aa9ed34Sfdy  val vsetvlState = RegInit(vs_idle)
5954aa9ed34Sfdy
5964aa9ed34Sfdy  val firstVInstrFtqPtr    = RegInit(0.U.asTypeOf(new FtqPtr))
5974aa9ed34Sfdy  val firstVInstrFtqOffset = RegInit(0.U.asTypeOf(UInt(log2Up(PredictWidth).W)))
5984aa9ed34Sfdy  val firstVInstrRobIdx    = RegInit(0.U.asTypeOf(new RobPtr))
5994aa9ed34Sfdy
6004aa9ed34Sfdy  val enq0            = io.enq.req(0)
601d91483a6Sfdy  val enq0IsVset      = enq0.bits.isVset && enq0.bits.lastUop && canEnqueue(0)
6023b739f49SXuan Hu  val enq0IsVsetFlush = enq0IsVset && enq0.bits.flushPipe
6033b739f49SXuan Hu  val enqIsVInstrVec = io.enq.req.zip(canEnqueue).map{case (req, fire) => FuType.isVpu(req.bits.fuType) && fire}
6044aa9ed34Sfdy  // for vs_idle
6054aa9ed34Sfdy  val firstVInstrIdle = PriorityMux(enqIsVInstrVec.zip(io.enq.req).drop(1) :+ (true.B, 0.U.asTypeOf(io.enq.req(0).cloneType)))
6064aa9ed34Sfdy  // for vs_waitVinstr
6074aa9ed34Sfdy  val enqIsVInstrOrVset = (enqIsVInstrVec(0) || enq0IsVset) +: enqIsVInstrVec.drop(1)
6084aa9ed34Sfdy  val firstVInstrWait = PriorityMux(enqIsVInstrOrVset, io.enq.req)
6094aa9ed34Sfdy  when(vsetvlState === vs_idle){
6103b739f49SXuan Hu    firstVInstrFtqPtr    := firstVInstrIdle.bits.ftqPtr
6113b739f49SXuan Hu    firstVInstrFtqOffset := firstVInstrIdle.bits.ftqOffset
6124aa9ed34Sfdy    firstVInstrRobIdx    := firstVInstrIdle.bits.robIdx
6134aa9ed34Sfdy  }.elsewhen(vsetvlState === vs_waitVinstr){
614a8db15d8Sfdy    when(Cat(enqIsVInstrOrVset).orR){
6153b739f49SXuan Hu      firstVInstrFtqPtr := firstVInstrWait.bits.ftqPtr
6163b739f49SXuan Hu      firstVInstrFtqOffset := firstVInstrWait.bits.ftqOffset
6174aa9ed34Sfdy      firstVInstrRobIdx := firstVInstrWait.bits.robIdx
6184aa9ed34Sfdy    }
619a8db15d8Sfdy  }
6204aa9ed34Sfdy
6214aa9ed34Sfdy  val hasVInstrAfterI = Cat(enqIsVInstrVec(0)).orR
622a8db15d8Sfdy  when(vsetvlState === vs_idle && !io.redirect.valid){
6234aa9ed34Sfdy    when(enq0IsVsetFlush){
6244aa9ed34Sfdy      vsetvlState := Mux(hasVInstrAfterI, vs_waitFlush, vs_waitVinstr)
6254aa9ed34Sfdy    }
6264aa9ed34Sfdy  }.elsewhen(vsetvlState === vs_waitVinstr){
6274aa9ed34Sfdy    when(io.redirect.valid){
6284aa9ed34Sfdy      vsetvlState := vs_idle
6294aa9ed34Sfdy    }.elsewhen(Cat(enqIsVInstrOrVset).orR){
6304aa9ed34Sfdy      vsetvlState := vs_waitFlush
6314aa9ed34Sfdy    }
6324aa9ed34Sfdy  }.elsewhen(vsetvlState === vs_waitFlush){
6334aa9ed34Sfdy    when(io.redirect.valid){
6344aa9ed34Sfdy      vsetvlState := vs_idle
6354aa9ed34Sfdy    }
6364aa9ed34Sfdy  }
63709309bdbSYinan Xu
6389aca92b9SYinan Xu  /**
6399aca92b9SYinan Xu    * Writeback (from execution units)
6409aca92b9SYinan Xu    */
6413b739f49SXuan Hu  for (wb <- exuWBs) {
6426ab6918fSYinan Xu    when (wb.valid) {
6433b739f49SXuan Hu      val wbIdx = wb.bits.robIdx.value
6446ab6918fSYinan Xu      debug_exuData(wbIdx) := wb.bits.data
6456ab6918fSYinan Xu      debug_exuDebug(wbIdx) := wb.bits.debug
6463b739f49SXuan Hu      debug_microOp(wbIdx).debugInfo.enqRsTime := wb.bits.debugInfo.enqRsTime
6473b739f49SXuan Hu      debug_microOp(wbIdx).debugInfo.selectTime := wb.bits.debugInfo.selectTime
6483b739f49SXuan Hu      debug_microOp(wbIdx).debugInfo.issueTime := wb.bits.debugInfo.issueTime
6493b739f49SXuan Hu      debug_microOp(wbIdx).debugInfo.writebackTime := wb.bits.debugInfo.writebackTime
6509aca92b9SYinan Xu
651b211808bShappy-lx      // debug for lqidx and sqidx
652141a6449SXuan Hu      debug_microOp(wbIdx).lqIdx := wb.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr))
653141a6449SXuan Hu      debug_microOp(wbIdx).sqIdx := wb.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr))
654b211808bShappy-lx
6559aca92b9SYinan Xu      val debug_Uop = debug_microOp(wbIdx)
6569aca92b9SYinan Xu      XSInfo(true.B,
6573b739f49SXuan Hu        p"writebacked pc 0x${Hexadecimal(debug_Uop.pc)} wen ${debug_Uop.rfWen} " +
6583b739f49SXuan Hu        p"data 0x${Hexadecimal(wb.bits.data)} ldst ${debug_Uop.ldest} pdst ${debug_Uop.pdest} " +
6593b739f49SXuan Hu        p"skip ${wb.bits.debug.isMMIO} robIdx: ${wb.bits.robIdx}\n"
6609aca92b9SYinan Xu      )
6619aca92b9SYinan Xu    }
6629aca92b9SYinan Xu  }
6633b739f49SXuan Hu
6643b739f49SXuan Hu  val writebackNum = PopCount(exuWBs.map(_.valid))
6659aca92b9SYinan Xu  XSInfo(writebackNum =/= 0.U, "writebacked %d insts\n", writebackNum)
6669aca92b9SYinan Xu
667e4f69d78Ssfencevma  for (i <- 0 until LoadPipelineWidth) {
668e4f69d78Ssfencevma    when (RegNext(io.lsq.mmio(i))) {
669e4f69d78Ssfencevma      mmio(RegNext(io.lsq.uop(i).robIdx).value) := true.B
670e4f69d78Ssfencevma    }
671e4f69d78Ssfencevma  }
6729aca92b9SYinan Xu
6739aca92b9SYinan Xu  /**
6749aca92b9SYinan Xu    * RedirectOut: Interrupt and Exceptions
6759aca92b9SYinan Xu    */
6769aca92b9SYinan Xu  val deqDispatchData = dispatchDataRead(0)
6779aca92b9SYinan Xu  val debug_deqUop = debug_microOp(deqPtr.value)
6789aca92b9SYinan Xu
6799aca92b9SYinan Xu  val intrBitSetReg = RegNext(io.csr.intrBitSet)
6803b739f49SXuan Hu  val intrEnable = intrBitSetReg && !hasWaitForward && interrupt_safe(deqPtr.value)
6819aca92b9SYinan Xu  val deqHasExceptionOrFlush = exceptionDataRead.valid && exceptionDataRead.bits.robIdx === deqPtr
68284e47f35SLi Qianruo  val deqHasException = deqHasExceptionOrFlush && (exceptionDataRead.bits.exceptionVec.asUInt.orR ||
683ddb65c47SLi Qianruo    exceptionDataRead.bits.singleStep || exceptionDataRead.bits.trigger.hit)
6849aca92b9SYinan Xu  val deqHasFlushPipe = deqHasExceptionOrFlush && exceptionDataRead.bits.flushPipe
6859aca92b9SYinan Xu  val deqHasReplayInst = deqHasExceptionOrFlush && exceptionDataRead.bits.replayInst
686a8db15d8Sfdy  val exceptionEnable = isWritebacked(deqPtr.value) && deqHasException
68772951335SLi Qianruo
68884e47f35SLi Qianruo  XSDebug(deqHasException && exceptionDataRead.bits.singleStep, "Debug Mode: Deq has singlestep exception\n")
689ddb65c47SLi Qianruo  XSDebug(deqHasException && exceptionDataRead.bits.trigger.getHitFrontend, "Debug Mode: Deq has frontend trigger exception\n")
69084e47f35SLi Qianruo  XSDebug(deqHasException && exceptionDataRead.bits.trigger.getHitBackend, "Debug Mode: Deq has backend trigger exception\n")
69184e47f35SLi Qianruo
692a8db15d8Sfdy  val isFlushPipe = isWritebacked(deqPtr.value) && (deqHasFlushPipe || deqHasReplayInst)
6939aca92b9SYinan Xu
694a8db15d8Sfdy  val isVsetFlushPipe = isWritebacked(deqPtr.value) && deqHasFlushPipe && exceptionDataRead.bits.isVset
695a8db15d8Sfdy//  val needModifyFtqIdxOffset = isVsetFlushPipe && (vsetvlState === vs_waitFlush)
696a8db15d8Sfdy  val needModifyFtqIdxOffset = false.B
697a8db15d8Sfdy  io.isVsetFlushPipe := isVsetFlushPipe
698a8db15d8Sfdy  io.vconfigPdest := rab.io.vconfigPdest
699f4b2089aSYinan Xu  // io.flushOut will trigger redirect at the next cycle.
700f4b2089aSYinan Xu  // Block any redirect or commit at the next cycle.
701f4b2089aSYinan Xu  val lastCycleFlush = RegNext(io.flushOut.valid)
702f4b2089aSYinan Xu
703f4b2089aSYinan Xu  io.flushOut.valid := (state === s_idle) && valid(deqPtr.value) && (intrEnable || exceptionEnable || isFlushPipe) && !lastCycleFlush
704f4b2089aSYinan Xu  io.flushOut.bits := DontCare
7054aa9ed34Sfdy  io.flushOut.bits.robIdx := Mux(needModifyFtqIdxOffset, firstVInstrRobIdx, deqPtr)
7064aa9ed34Sfdy  io.flushOut.bits.ftqIdx := Mux(needModifyFtqIdxOffset, firstVInstrFtqPtr, deqDispatchData.ftqIdx)
7074aa9ed34Sfdy  io.flushOut.bits.ftqOffset := Mux(needModifyFtqIdxOffset, firstVInstrFtqOffset, deqDispatchData.ftqOffset)
7084aa9ed34Sfdy  io.flushOut.bits.level := Mux(deqHasReplayInst || intrEnable || exceptionEnable || needModifyFtqIdxOffset, RedirectLevel.flush, RedirectLevel.flushAfter) // TODO use this to implement "exception next"
709f4b2089aSYinan Xu  io.flushOut.bits.interrupt := true.B
7109aca92b9SYinan Xu  XSPerfAccumulate("interrupt_num", io.flushOut.valid && intrEnable)
7119aca92b9SYinan Xu  XSPerfAccumulate("exception_num", io.flushOut.valid && exceptionEnable)
7129aca92b9SYinan Xu  XSPerfAccumulate("flush_pipe_num", io.flushOut.valid && isFlushPipe)
7139aca92b9SYinan Xu  XSPerfAccumulate("replay_inst_num", io.flushOut.valid && isFlushPipe && deqHasReplayInst)
7149aca92b9SYinan Xu
715f4b2089aSYinan Xu  val exceptionHappen = (state === s_idle) && valid(deqPtr.value) && (intrEnable || exceptionEnable) && !lastCycleFlush
7169aca92b9SYinan Xu  io.exception.valid                := RegNext(exceptionHappen)
7173b739f49SXuan Hu  io.exception.bits.pc              := RegEnable(debug_deqUop.pc, exceptionHappen)
7183b739f49SXuan Hu  io.exception.bits.instr           := RegEnable(debug_deqUop.instr, exceptionHappen)
7193b739f49SXuan Hu  io.exception.bits.commitType      := RegEnable(deqDispatchData.commitType, exceptionHappen)
7203b739f49SXuan Hu  io.exception.bits.exceptionVec    := RegEnable(exceptionDataRead.bits.exceptionVec, exceptionHappen)
7213b739f49SXuan Hu  io.exception.bits.singleStep      := RegEnable(exceptionDataRead.bits.singleStep, exceptionHappen)
7223b739f49SXuan Hu  io.exception.bits.crossPageIPFFix := RegEnable(exceptionDataRead.bits.crossPageIPFFix, exceptionHappen)
7239aca92b9SYinan Xu  io.exception.bits.isInterrupt     := RegEnable(intrEnable, exceptionHappen)
7243b739f49SXuan Hu//  io.exception.bits.trigger := RegEnable(exceptionDataRead.bits.trigger, exceptionHappen)
7259aca92b9SYinan Xu
7269aca92b9SYinan Xu  XSDebug(io.flushOut.valid,
7273b739f49SXuan Hu    p"generate redirect: pc 0x${Hexadecimal(io.exception.bits.pc)} intr $intrEnable " +
7289aca92b9SYinan Xu    p"excp $exceptionEnable flushPipe $isFlushPipe " +
7299aca92b9SYinan Xu    p"Trap_target 0x${Hexadecimal(io.csr.trapTarget)} exceptionVec ${Binary(exceptionDataRead.bits.exceptionVec.asUInt)}\n")
7309aca92b9SYinan Xu
7319aca92b9SYinan Xu
7329aca92b9SYinan Xu  /**
7339aca92b9SYinan Xu    * Commits (and walk)
7349aca92b9SYinan Xu    * They share the same width.
7359aca92b9SYinan Xu    */
736a83ae250SYinan Xu  val walkCounter = Reg(UInt(log2Up(RobSize + 1).W))
7379aca92b9SYinan Xu  val shouldWalkVec = VecInit((0 until CommitWidth).map(_.U < walkCounter))
7389aca92b9SYinan Xu  val walkFinished = walkCounter <= CommitWidth.U
739a8db15d8Sfdy  rab.io.robWalkEnd := state === s_walk && walkFinished
7409aca92b9SYinan Xu
7419aca92b9SYinan Xu  require(RenameWidth <= CommitWidth)
7429aca92b9SYinan Xu
7439aca92b9SYinan Xu  // wiring to csr
7449aca92b9SYinan Xu  val (wflags, fpWen) = (0 until CommitWidth).map(i => {
7456474c47fSYinan Xu    val v = io.commits.commitValid(i)
7469aca92b9SYinan Xu    val info = io.commits.info(i)
7479aca92b9SYinan Xu    (v & info.wflags, v & info.fpWen)
7489aca92b9SYinan Xu  }).unzip
7499aca92b9SYinan Xu  val fflags = Wire(Valid(UInt(5.W)))
7506474c47fSYinan Xu  fflags.valid := io.commits.isCommit && VecInit(wflags).asUInt.orR
7519aca92b9SYinan Xu  fflags.bits := wflags.zip(fflagsDataRead).map({
7529aca92b9SYinan Xu    case (w, f) => Mux(w, f, 0.U)
7539aca92b9SYinan Xu  }).reduce(_|_)
7546474c47fSYinan Xu  val dirty_fs = io.commits.isCommit && VecInit(fpWen).asUInt.orR
7559aca92b9SYinan Xu
756a8db15d8Sfdy  val vxsat = Wire(Valid(Bool()))
757a8db15d8Sfdy  vxsat.valid := io.commits.isCommit && vxsat.bits
758a8db15d8Sfdy  vxsat.bits := io.commits.commitValid.zip(vxsatDataRead).map {
759a8db15d8Sfdy    case (valid, vxsat) => valid & vxsat
760a8db15d8Sfdy  }.reduce(_ | _)
761a8db15d8Sfdy
7629aca92b9SYinan Xu  // when mispredict branches writeback, stop commit in the next 2 cycles
7639aca92b9SYinan Xu  // TODO: don't check all exu write back
7643b739f49SXuan Hu  val misPredWb = Cat(VecInit(redirectWBs.map(wb =>
7652f2ee3b1SXuan Hu    wb.bits.redirect.get.bits.cfiUpdate.isMisPred && wb.bits.redirect.get.valid && wb.valid
766c51eab43SYinan Xu  ))).orR
7679aca92b9SYinan Xu  val misPredBlockCounter = Reg(UInt(3.W))
7689aca92b9SYinan Xu  misPredBlockCounter := Mux(misPredWb,
7699aca92b9SYinan Xu    "b111".U,
7709aca92b9SYinan Xu    misPredBlockCounter >> 1.U
7719aca92b9SYinan Xu  )
7729aca92b9SYinan Xu  val misPredBlock = misPredBlockCounter(0)
773a8db15d8Sfdy  val blockCommit = misPredBlock && !io.flushOut.valid || isReplaying || lastCycleFlush || hasWFI
7749aca92b9SYinan Xu
775ccfddc82SHaojin Tang  io.commits.isWalk := state === s_walk
7766474c47fSYinan Xu  io.commits.isCommit := state === s_idle && !blockCommit
7776474c47fSYinan Xu  val walk_v = VecInit(walkPtrVec.map(ptr => valid(ptr.value)))
7786474c47fSYinan Xu  val commit_v = VecInit(deqPtrVec.map(ptr => valid(ptr.value)))
7799aca92b9SYinan Xu  // store will be commited iff both sta & std have been writebacked
780a8db15d8Sfdy  val commit_w = VecInit(deqPtrVec.map(ptr => isWritebacked(ptr.value)))
7819aca92b9SYinan Xu  val commit_exception = exceptionDataRead.valid && !isAfter(exceptionDataRead.bits.robIdx, deqPtrVec.last)
7829aca92b9SYinan Xu  val commit_block = VecInit((0 until CommitWidth).map(i => !commit_w(i)))
7839aca92b9SYinan Xu  val allowOnlyOneCommit = commit_exception || intrBitSetReg
7849aca92b9SYinan Xu  // for instructions that may block others, we don't allow them to commit
7859aca92b9SYinan Xu  for (i <- 0 until CommitWidth) {
7869aca92b9SYinan Xu    // defaults: state === s_idle and instructions commit
7879aca92b9SYinan Xu    // when intrBitSetReg, allow only one instruction to commit at each clock cycle
7889aca92b9SYinan Xu    val isBlocked = if (i != 0) Cat(commit_block.take(i)).orR || allowOnlyOneCommit else intrEnable || deqHasException || deqHasReplayInst
7896474c47fSYinan Xu    io.commits.commitValid(i) := commit_v(i) && commit_w(i) && !isBlocked
7909aca92b9SYinan Xu    io.commits.info(i)  := dispatchDataRead(i)
7919aca92b9SYinan Xu
792ccfddc82SHaojin Tang    when (state === s_walk) {
7936474c47fSYinan Xu      io.commits.walkValid(i) := shouldWalkVec(i)
7946474c47fSYinan Xu      when (io.commits.isWalk && state === s_walk && shouldWalkVec(i)) {
7956474c47fSYinan Xu        XSError(!walk_v(i), s"why not $i???\n")
7966474c47fSYinan Xu      }
7979aca92b9SYinan Xu    }
7989aca92b9SYinan Xu
7996474c47fSYinan Xu    XSInfo(io.commits.isCommit && io.commits.commitValid(i),
800a8db15d8Sfdy      "retired pc %x wen %d ldest %d pdest %x old_pdest %x data %x fflags: %b vxsat: %b\n",
8013b739f49SXuan Hu      debug_microOp(deqPtrVec(i).value).pc,
8029aca92b9SYinan Xu      io.commits.info(i).rfWen,
8039aca92b9SYinan Xu      io.commits.info(i).ldest,
8049aca92b9SYinan Xu      io.commits.info(i).pdest,
8059aca92b9SYinan Xu      io.commits.info(i).old_pdest,
8069aca92b9SYinan Xu      debug_exuData(deqPtrVec(i).value),
807a8db15d8Sfdy      fflagsDataRead(i),
808a8db15d8Sfdy      vxsatDataRead(i)
8099aca92b9SYinan Xu    )
8106474c47fSYinan Xu    XSInfo(state === s_walk && io.commits.walkValid(i), "walked pc %x wen %d ldst %d data %x\n",
8113b739f49SXuan Hu      debug_microOp(walkPtrVec(i).value).pc,
8129aca92b9SYinan Xu      io.commits.info(i).rfWen,
8139aca92b9SYinan Xu      io.commits.info(i).ldest,
8149aca92b9SYinan Xu      debug_exuData(walkPtrVec(i).value)
8159aca92b9SYinan Xu    )
8169aca92b9SYinan Xu  }
8171545277aSYinan Xu  if (env.EnableDifftest) {
8189aca92b9SYinan Xu    io.commits.info.map(info => dontTouch(info.pc))
8199aca92b9SYinan Xu  }
8209aca92b9SYinan Xu
821a8db15d8Sfdy  // sync fflags/dirty_fs/vxsat to csr
822a4e57ea3SLi Qianruo  io.csr.fflags := RegNext(fflags)
823a4e57ea3SLi Qianruo  io.csr.dirty_fs := RegNext(dirty_fs)
824a8db15d8Sfdy  io.csr.vxsat := RegNext(vxsat)
8259aca92b9SYinan Xu
8264aa9ed34Sfdy  // sync v csr to csr
827a8db15d8Sfdy  // for difftest
828*3691c4dfSfdy  if(env.AlwaysBasicDiff || env.EnableDifftest) {
829fe60541bSXuan Hu    val isDiffWriteVconfigVec = io.diffCommits.commitValid.zip(io.diffCommits.info).map { case (valid, info) => valid && info.ldest === VCONFIG_IDX.U && info.vecWen }.reverse
830a8db15d8Sfdy    io.csr.vcsrFlag := RegNext(io.diffCommits.isCommit && Cat(isDiffWriteVconfigVec).orR)
831*3691c4dfSfdy  }
832*3691c4dfSfdy  else{
833*3691c4dfSfdy    io.csr.vcsrFlag := false.B
834*3691c4dfSfdy  }
8354aa9ed34Sfdy
8369aca92b9SYinan Xu  // commit load/store to lsq
8376474c47fSYinan Xu  val ldCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.LOAD))
8386474c47fSYinan Xu  val stCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.STORE))
8396474c47fSYinan Xu  io.lsq.lcommit := RegNext(Mux(io.commits.isCommit, PopCount(ldCommitVec), 0.U))
8406474c47fSYinan Xu  io.lsq.scommit := RegNext(Mux(io.commits.isCommit, PopCount(stCommitVec), 0.U))
8416474c47fSYinan Xu  // indicate a pending load or store
842e4f69d78Ssfencevma  io.lsq.pendingld := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.LOAD && valid(deqPtr.value) && mmio(deqPtr.value))
8436474c47fSYinan Xu  io.lsq.pendingst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && valid(deqPtr.value))
8446474c47fSYinan Xu  io.lsq.commit := RegNext(io.commits.isCommit && io.commits.commitValid(0))
845e4f69d78Ssfencevma  io.lsq.pendingPtr := RegNext(deqPtr)
8469aca92b9SYinan Xu
8479aca92b9SYinan Xu  /**
8489aca92b9SYinan Xu    * state changes
849ccfddc82SHaojin Tang    * (1) redirect: switch to s_walk
850ccfddc82SHaojin Tang    * (2) walk: when walking comes to the end, switch to s_idle
8519aca92b9SYinan Xu    */
852a8db15d8Sfdy  val state_next = Mux(io.redirect.valid, s_walk, Mux(state === s_walk && walkFinished && rab.io.rabWalkEnd, s_idle, state))
8537e8294acSYinan Xu  XSPerfAccumulate("s_idle_to_idle",            state === s_idle && state_next === s_idle)
8547e8294acSYinan Xu  XSPerfAccumulate("s_idle_to_walk",            state === s_idle && state_next === s_walk)
8557e8294acSYinan Xu  XSPerfAccumulate("s_walk_to_idle",            state === s_walk && state_next === s_idle)
8567e8294acSYinan Xu  XSPerfAccumulate("s_walk_to_walk",            state === s_walk && state_next === s_walk)
8579aca92b9SYinan Xu  state := state_next
8589aca92b9SYinan Xu
8599aca92b9SYinan Xu  /**
8609aca92b9SYinan Xu    * pointers and counters
8619aca92b9SYinan Xu    */
8629aca92b9SYinan Xu  val deqPtrGenModule = Module(new RobDeqPtrWrapper)
8639aca92b9SYinan Xu  deqPtrGenModule.io.state := state
8649aca92b9SYinan Xu  deqPtrGenModule.io.deq_v := commit_v
8659aca92b9SYinan Xu  deqPtrGenModule.io.deq_w := commit_w
8669aca92b9SYinan Xu  deqPtrGenModule.io.exception_state := exceptionDataRead
8679aca92b9SYinan Xu  deqPtrGenModule.io.intrBitSetReg := intrBitSetReg
8683b739f49SXuan Hu  deqPtrGenModule.io.hasNoSpecExec := hasWaitForward
869e8009193SYinan Xu  deqPtrGenModule.io.interrupt_safe := interrupt_safe(deqPtr.value)
8706474c47fSYinan Xu  deqPtrGenModule.io.blockCommit := blockCommit
8719aca92b9SYinan Xu  deqPtrVec := deqPtrGenModule.io.out
8729aca92b9SYinan Xu  val deqPtrVec_next = deqPtrGenModule.io.next_out
8739aca92b9SYinan Xu
8749aca92b9SYinan Xu  val enqPtrGenModule = Module(new RobEnqPtrWrapper)
8759aca92b9SYinan Xu  enqPtrGenModule.io.redirect := io.redirect
8769aca92b9SYinan Xu  enqPtrGenModule.io.allowEnqueue := allowEnqueue
8779aca92b9SYinan Xu  enqPtrGenModule.io.hasBlockBackward := hasBlockBackward
878a8db15d8Sfdy  enqPtrGenModule.io.enq := VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop))
8796474c47fSYinan Xu  enqPtrVec := enqPtrGenModule.io.out
8809aca92b9SYinan Xu
8819aca92b9SYinan Xu  val thisCycleWalkCount = Mux(walkFinished, walkCounter, CommitWidth.U)
8829aca92b9SYinan Xu  // next walkPtrVec:
8839aca92b9SYinan Xu  // (1) redirect occurs: update according to state
884ccfddc82SHaojin Tang  // (2) walk: move forwards
885ccfddc82SHaojin Tang  val walkPtrVec_next = Mux(io.redirect.valid,
886ccfddc82SHaojin Tang    deqPtrVec_next,
887ccfddc82SHaojin Tang    Mux(state === s_walk, VecInit(walkPtrVec.map(_ + CommitWidth.U)), walkPtrVec)
8889aca92b9SYinan Xu  )
8899aca92b9SYinan Xu  walkPtrVec := walkPtrVec_next
8909aca92b9SYinan Xu
89175b25016SYinan Xu  val numValidEntries = distanceBetween(enqPtr, deqPtr)
892a8db15d8Sfdy  val commitCnt = PopCount(io.commits.commitValid)
8939aca92b9SYinan Xu
89475b25016SYinan Xu  allowEnqueue := numValidEntries + dispatchNum <= (RobSize - RenameWidth).U
8959aca92b9SYinan Xu
896ccfddc82SHaojin Tang  val currentWalkPtr = Mux(state === s_walk, walkPtr, deqPtrVec_next(0))
897ccfddc82SHaojin Tang  val redirectWalkDistance = distanceBetween(io.redirect.bits.robIdx, deqPtrVec_next(0))
8989aca92b9SYinan Xu  when (io.redirect.valid) {
899ccfddc82SHaojin Tang    // full condition:
900ccfddc82SHaojin Tang    // +& is used here because:
901ccfddc82SHaojin Tang    // When rob is full and the tail instruction causes a misprediction,
902ccfddc82SHaojin Tang    // the redirect robIdx is the deqPtr - 1. In this case, redirectWalkDistance
903ccfddc82SHaojin Tang    // is RobSize - 1.
904ccfddc82SHaojin Tang    // Since misprediction does not flush the instruction itself, flushItSelf is false.B.
905a83ae250SYinan Xu    // Previously we use `+` to count the walk distance and it causes overflows
906a83ae250SYinan Xu    // when RobSize is power of 2. We change it to `+&` to allow walkCounter to be RobSize.
907a83ae250SYinan Xu    // The width of walkCounter also needs to be changed.
908ccfddc82SHaojin Tang    // empty condition:
909ccfddc82SHaojin Tang    // When the last instruction in ROB commits and causes a flush, a redirect
910ccfddc82SHaojin Tang    // will be raised later. In such circumstances, the redirect robIdx is before
911ccfddc82SHaojin Tang    // the deqPtrVec_next(0) and will cause underflow.
912ccfddc82SHaojin Tang    walkCounter := Mux(isBefore(io.redirect.bits.robIdx, deqPtrVec_next(0)), 0.U,
913ccfddc82SHaojin Tang                       redirectWalkDistance +& !io.redirect.bits.flushItself())
9149aca92b9SYinan Xu  }.elsewhen (state === s_walk) {
9156474c47fSYinan Xu    walkCounter := walkCounter - thisCycleWalkCount
9169aca92b9SYinan Xu    XSInfo(p"rolling back: $enqPtr $deqPtr walk $walkPtr walkcnt $walkCounter\n")
9179aca92b9SYinan Xu  }
9189aca92b9SYinan Xu
9199aca92b9SYinan Xu
9209aca92b9SYinan Xu  /**
9219aca92b9SYinan Xu    * States
9229aca92b9SYinan Xu    * We put all the stage bits changes here.
9239aca92b9SYinan Xu
9249aca92b9SYinan Xu    * All events: (1) enqueue (dispatch); (2) writeback; (3) cancel; (4) dequeue (commit);
9259aca92b9SYinan Xu    * All states: (1) valid; (2) writebacked; (3) flagBkup
9269aca92b9SYinan Xu    */
9279aca92b9SYinan Xu  val commitReadAddr = Mux(state === s_idle, VecInit(deqPtrVec.map(_.value)), VecInit(walkPtrVec.map(_.value)))
9289aca92b9SYinan Xu
929ccfddc82SHaojin Tang  // redirect logic writes 6 valid
930ccfddc82SHaojin Tang  val redirectHeadVec = Reg(Vec(RenameWidth, new RobPtr))
931ccfddc82SHaojin Tang  val redirectTail = Reg(new RobPtr)
932ccfddc82SHaojin Tang  val redirectIdle :: redirectBusy :: Nil = Enum(2)
933ccfddc82SHaojin Tang  val redirectState = RegInit(redirectIdle)
934ccfddc82SHaojin Tang  val invMask = redirectHeadVec.map(redirectHead => isBefore(redirectHead, redirectTail))
935ccfddc82SHaojin Tang  when(redirectState === redirectBusy) {
936ccfddc82SHaojin Tang    redirectHeadVec.foreach(redirectHead => redirectHead := redirectHead + RenameWidth.U)
937ccfddc82SHaojin Tang    redirectHeadVec zip invMask foreach {
938ccfddc82SHaojin Tang      case (redirectHead, inv) => when(inv) {
939ccfddc82SHaojin Tang        valid(redirectHead.value) := false.B
940ccfddc82SHaojin Tang      }
941ccfddc82SHaojin Tang    }
942ccfddc82SHaojin Tang    when(!invMask.last) {
943ccfddc82SHaojin Tang      redirectState := redirectIdle
944ccfddc82SHaojin Tang    }
945ccfddc82SHaojin Tang  }
946ccfddc82SHaojin Tang  when(io.redirect.valid) {
947ccfddc82SHaojin Tang    redirectState := redirectBusy
948ccfddc82SHaojin Tang    when(redirectState === redirectIdle) {
949ccfddc82SHaojin Tang      redirectTail := enqPtr
950ccfddc82SHaojin Tang    }
951ccfddc82SHaojin Tang    redirectHeadVec.zipWithIndex.foreach { case (redirectHead, i) =>
952ccfddc82SHaojin Tang      redirectHead := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx + i.U, io.redirect.bits.robIdx + (i + 1).U)
953ccfddc82SHaojin Tang    }
954ccfddc82SHaojin Tang  }
9559aca92b9SYinan Xu  // enqueue logic writes 6 valid
9569aca92b9SYinan Xu  for (i <- 0 until RenameWidth) {
957f4b2089aSYinan Xu    when (canEnqueue(i) && !io.redirect.valid) {
9586474c47fSYinan Xu      valid(allocatePtrVec(i).value) := true.B
9599aca92b9SYinan Xu    }
9609aca92b9SYinan Xu  }
961ccfddc82SHaojin Tang  // dequeue logic writes 6 valid
9629aca92b9SYinan Xu  for (i <- 0 until CommitWidth) {
9636474c47fSYinan Xu    val commitValid = io.commits.isCommit && io.commits.commitValid(i)
964ccfddc82SHaojin Tang    when (commitValid) {
9659aca92b9SYinan Xu      valid(commitReadAddr(i)) := false.B
9669aca92b9SYinan Xu    }
9679aca92b9SYinan Xu  }
9689aca92b9SYinan Xu
9699aca92b9SYinan Xu  // writeback logic set numWbPorts writebacked to true
970a8db15d8Sfdy  val blockWbSeq = Wire(Vec(exuWBs.length, Bool()))
971a8db15d8Sfdy  blockWbSeq.map(_ := false.B)
972a8db15d8Sfdy  for ((wb, blockWb) <- exuWBs.zip(blockWbSeq)) {
9736ab6918fSYinan Xu    when(wb.valid) {
9743b739f49SXuan Hu      val wbHasException = wb.bits.exceptionVec.getOrElse(0.U).asUInt.orR
9753b739f49SXuan Hu      val wbHasTriggerHit = false.B //Todo: wb.bits.trigger.getHitBackend
9763b739f49SXuan Hu      val wbHasFlushPipe = wb.bits.flushPipe.getOrElse(false.B)
9773b739f49SXuan Hu      val wbHasReplayInst = wb.bits.replay.getOrElse(false.B) //Todo: && wb.bits.replayInst
978a8db15d8Sfdy      blockWb := wbHasException || wbHasFlushPipe || wbHasReplayInst || wbHasTriggerHit
9799aca92b9SYinan Xu    }
9809aca92b9SYinan Xu  }
981a8db15d8Sfdy
982a8db15d8Sfdy  // if the first uop of an instruction is valid , write writebackedCounter
983a8db15d8Sfdy  val uopEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid)
984a8db15d8Sfdy  val instEnqValidSeq = io.enq.req.map (req => io.enq.canAccept && req.valid && req.bits.firstUop)
985a8db15d8Sfdy  val enqNeedWriteRFSeq = io.enq.req.map(_.bits.needWriteRf)
986a8db15d8Sfdy  val enqRobIdxSeq = io.enq.req.map(req => req.bits.robIdx.value)
987f1e8fcb2SXuan Hu  val enqUopNumVec = VecInit(io.enq.req.map(req => req.bits.numUops))
988f1e8fcb2SXuan Hu  val enqEliminatedMoveVec = VecInit(io.enq.req.map(req => req.bits.eliminatedMove))
989a8db15d8Sfdy
990f1e8fcb2SXuan Hu  private val enqWriteStdVec: Vec[Bool] = VecInit(io.enq.req.map {
991f1e8fcb2SXuan Hu    req => FuType.isAMO(req.bits.fuType) || FuType.isStore(req.bits.fuType)
992f1e8fcb2SXuan Hu  })
993a8db15d8Sfdy  val enqWbSizeSeq = io.enq.req.map { req =>
994a8db15d8Sfdy    val enqHasException = ExceptionNO.selectFrontend(req.bits.exceptionVec).asUInt.orR
995a8db15d8Sfdy    val enqHasTriggerHit = req.bits.trigger.getHitFrontend
996a8db15d8Sfdy    Mux(req.bits.eliminatedMove, Mux(enqHasException || enqHasTriggerHit, 1.U, 0.U),
997a8db15d8Sfdy      Mux(FuType.isAMO(req.bits.fuType) || FuType.isStore(req.bits.fuType), 2.U, 1.U))
9989aca92b9SYinan Xu  }
999a8db15d8Sfdy  val enqWbSizeSumSeq = enqRobIdxSeq.zipWithIndex.map { case (robIdx, idx) =>
1000a8db15d8Sfdy    val addend = enqRobIdxSeq.zip(enqWbSizeSeq).take(idx + 1).map { case (uopRobIdx, uopWbSize) => Mux(robIdx === uopRobIdx, uopWbSize, 0.U) }
1001a8db15d8Sfdy    addend.reduce(_ +& _)
1002a8db15d8Sfdy  }
1003a8db15d8Sfdy  val fflags_wb = fflagsPorts
1004a8db15d8Sfdy  val vxsat_wb = vxsatPorts
1005a8db15d8Sfdy  for(i <- 0 until RobSize){
1006a8db15d8Sfdy
1007a8db15d8Sfdy    val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === i.U)
1008a8db15d8Sfdy    val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map{ case(valid, isMatch) => valid && isMatch }
1009a8db15d8Sfdy    val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map{ case(valid, isMatch) => valid && isMatch }
1010a8db15d8Sfdy    val instCanEnqFlag = Cat(instCanEnqSeq).orR
1011a8db15d8Sfdy
1012a8db15d8Sfdy    realDestSize(i) := Mux(!valid(i) && instCanEnqFlag || valid(i), realDestSize(i) + PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map{ case(writeFlag, valid) => writeFlag && valid }), 0.U)
1013a8db15d8Sfdy
1014f1e8fcb2SXuan Hu    val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec)
1015f1e8fcb2SXuan Hu    val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec)
1016f1e8fcb2SXuan Hu    val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec)
1017a8db15d8Sfdy
1018a8db15d8Sfdy    val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)
1019a8db15d8Sfdy    val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map{ case(canWb, blockWb) => canWb && !blockWb }
1020f1e8fcb2SXuan Hu    val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U))
1021f1e8fcb2SXuan Hu    val wbCnt = PopCount(canWbNoBlockSeq)
1022f1e8fcb2SXuan Hu    when (exceptionGen.io.out.valid && exceptionGen.io.out.bits.robIdx.value === i.U) {
1023f1e8fcb2SXuan Hu      // exception flush
1024f1e8fcb2SXuan Hu      uopNumVec(i) := 0.U
1025f1e8fcb2SXuan Hu      stdWritebacked(i) := true.B
1026f1e8fcb2SXuan Hu    }.elsewhen(!valid(i) && instCanEnqFlag) {
1027f1e8fcb2SXuan Hu      // enq set num of uops
1028f1e8fcb2SXuan Hu      uopNumVec(i) := Mux(enqEliminatedMove, 0.U, enqUopNum)
1029f1e8fcb2SXuan Hu      stdWritebacked(i) := Mux(enqWriteStd, false.B, true.B)
1030f1e8fcb2SXuan Hu    }.elsewhen(valid(i)) {
1031f1e8fcb2SXuan Hu      // update by writing back
1032f1e8fcb2SXuan Hu      uopNumVec(i) := uopNumVec(i) - wbCnt
1033f1e8fcb2SXuan Hu      when (canStdWbSeq.asUInt.orR) {
1034f1e8fcb2SXuan Hu        stdWritebacked(i) := true.B
1035f1e8fcb2SXuan Hu      }
1036f1e8fcb2SXuan Hu    }.otherwise {
1037f1e8fcb2SXuan Hu      uopNumVec(i) := 0.U
1038f1e8fcb2SXuan Hu    }
1039a8db15d8Sfdy
1040a8db15d8Sfdy    val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)
1041a8db15d8Sfdy    val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.reduce(_ | _)
1042a8db15d8Sfdy    fflagsDataModule(i) := Mux(!valid(i) && instCanEnqFlag, 0.U, fflagsDataModule(i) | fflagsRes)
1043a8db15d8Sfdy
1044a8db15d8Sfdy    val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)
104501ceb97cSZiyue Zhang    val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.reduce(_ | _)
1046a8db15d8Sfdy    vxsatDataModule(i) := Mux(!valid(i) && instCanEnqFlag, 0.U, vxsatDataModule(i) | vxsatRes)
10479aca92b9SYinan Xu  }
10489aca92b9SYinan Xu
10499aca92b9SYinan Xu  // flagBkup
10509aca92b9SYinan Xu  // enqueue logic set 6 flagBkup at most
10519aca92b9SYinan Xu  for (i <- 0 until RenameWidth) {
10529aca92b9SYinan Xu    when (canEnqueue(i)) {
10536474c47fSYinan Xu      flagBkup(allocatePtrVec(i).value) := allocatePtrVec(i).flag
10549aca92b9SYinan Xu    }
10559aca92b9SYinan Xu  }
10569aca92b9SYinan Xu
1057e8009193SYinan Xu  // interrupt_safe
1058e8009193SYinan Xu  for (i <- 0 until RenameWidth) {
1059e8009193SYinan Xu    // We RegNext the updates for better timing.
1060e8009193SYinan Xu    // Note that instructions won't change the system's states in this cycle.
1061e8009193SYinan Xu    when (RegNext(canEnqueue(i))) {
1062e8009193SYinan Xu      // For now, we allow non-load-store instructions to trigger interrupts
1063e8009193SYinan Xu      // For MMIO instructions, they should not trigger interrupts since they may
1064e8009193SYinan Xu      // be sent to lower level before it writes back.
1065e8009193SYinan Xu      // However, we cannot determine whether a load/store instruction is MMIO.
1066e8009193SYinan Xu      // Thus, we don't allow load/store instructions to trigger an interrupt.
1067e8009193SYinan Xu      // TODO: support non-MMIO load-store instructions to trigger interrupts
10683b739f49SXuan Hu      val allow_interrupts = !CommitType.isLoadStore(io.enq.req(i).bits.commitType)
10696474c47fSYinan Xu      interrupt_safe(RegNext(allocatePtrVec(i).value)) := RegNext(allow_interrupts)
1070e8009193SYinan Xu    }
1071e8009193SYinan Xu  }
10729aca92b9SYinan Xu
10739aca92b9SYinan Xu  /**
10749aca92b9SYinan Xu    * read and write of data modules
10759aca92b9SYinan Xu    */
10769aca92b9SYinan Xu  val commitReadAddr_next = Mux(state_next === s_idle,
10779aca92b9SYinan Xu    VecInit(deqPtrVec_next.map(_.value)),
10789aca92b9SYinan Xu    VecInit(walkPtrVec_next.map(_.value))
10799aca92b9SYinan Xu  )
10809aca92b9SYinan Xu  dispatchData.io.wen := canEnqueue
10816474c47fSYinan Xu  dispatchData.io.waddr := allocatePtrVec.map(_.value)
10829aca92b9SYinan Xu  dispatchData.io.wdata.zip(io.enq.req.map(_.bits)).foreach{ case (wdata, req) =>
10833b739f49SXuan Hu    wdata.ldest := req.ldest
10843b739f49SXuan Hu    wdata.rfWen := req.rfWen
10853b739f49SXuan Hu    wdata.fpWen := req.fpWen
10863b739f49SXuan Hu    wdata.vecWen := req.vecWen
10873b739f49SXuan Hu    wdata.wflags := req.fpu.wflags
10883b739f49SXuan Hu    wdata.commitType := req.commitType
10899aca92b9SYinan Xu    wdata.pdest := req.pdest
10903b739f49SXuan Hu    wdata.old_pdest := req.oldPdest
10913b739f49SXuan Hu    wdata.ftqIdx := req.ftqPtr
10923b739f49SXuan Hu    wdata.ftqOffset := req.ftqOffset
1093ccfddc82SHaojin Tang    wdata.isMove := req.eliminatedMove
10943b739f49SXuan Hu    wdata.pc := req.pc
109575e2c883SXuan Hu    wdata.vtype := req.vpu.vtype
1096d91483a6Sfdy    wdata.isVset := req.isVset
10979aca92b9SYinan Xu  }
10989aca92b9SYinan Xu  dispatchData.io.raddr := commitReadAddr_next
10999aca92b9SYinan Xu
11009aca92b9SYinan Xu  exceptionGen.io.redirect <> io.redirect
11019aca92b9SYinan Xu  exceptionGen.io.flush := io.flushOut.valid
1102a8db15d8Sfdy
1103a8db15d8Sfdy  val canEnqueueEG = VecInit(io.enq.req.map(req => req.valid && io.enq.canAccept))
11049aca92b9SYinan Xu  for (i <- 0 until RenameWidth) {
1105a8db15d8Sfdy    exceptionGen.io.enq(i).valid := canEnqueueEG(i)
11069aca92b9SYinan Xu    exceptionGen.io.enq(i).bits.robIdx := io.enq.req(i).bits.robIdx
11073b739f49SXuan Hu    exceptionGen.io.enq(i).bits.exceptionVec := ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec)
11083b739f49SXuan Hu    exceptionGen.io.enq(i).bits.flushPipe := io.enq.req(i).bits.flushPipe
1109d91483a6Sfdy    exceptionGen.io.enq(i).bits.isVset := io.enq.req(i).bits.isVset
1110d7dd1af1SLi Qianruo    exceptionGen.io.enq(i).bits.replayInst := false.B
11113b739f49SXuan Hu    XSError(canEnqueue(i) && io.enq.req(i).bits.replayInst, "enq should not set replayInst")
11123b739f49SXuan Hu    exceptionGen.io.enq(i).bits.singleStep := io.enq.req(i).bits.singleStep
11133b739f49SXuan Hu    exceptionGen.io.enq(i).bits.crossPageIPFFix := io.enq.req(i).bits.crossPageIPFFix
1114d7dd1af1SLi Qianruo    exceptionGen.io.enq(i).bits.trigger.clear()
11153b739f49SXuan Hu    exceptionGen.io.enq(i).bits.trigger.frontendHit := io.enq.req(i).bits.trigger.frontendHit
11169aca92b9SYinan Xu  }
11179aca92b9SYinan Xu
11186ab6918fSYinan Xu  println(s"ExceptionGen:")
11193b739f49SXuan Hu  println(s"num of exceptions: ${params.numException}")
11203b739f49SXuan Hu  require(exceptionWBs.length == exceptionGen.io.wb.length,
11213b739f49SXuan Hu    f"exceptionWBs.length: ${exceptionWBs.length}, " +
11223b739f49SXuan Hu      f"exceptionGen.io.wb.length: ${exceptionGen.io.wb.length}")
11233b739f49SXuan Hu  for (((wb, exc_wb), i) <- exceptionWBs.zip(exceptionGen.io.wb).zipWithIndex) {
11246ab6918fSYinan Xu    exc_wb.valid                := wb.valid
11253b739f49SXuan Hu    exc_wb.bits.robIdx          := wb.bits.robIdx
11263b739f49SXuan Hu    exc_wb.bits.exceptionVec    := wb.bits.exceptionVec.get
11273b739f49SXuan Hu    exc_wb.bits.flushPipe       := wb.bits.flushPipe.getOrElse(false.B)
11284aa9ed34Sfdy    exc_wb.bits.isVset          := false.B
11293b739f49SXuan Hu    exc_wb.bits.replayInst      := wb.bits.replay.getOrElse(false.B)
11306ab6918fSYinan Xu    exc_wb.bits.singleStep      := false.B
11316ab6918fSYinan Xu    exc_wb.bits.crossPageIPFFix := false.B
11323b739f49SXuan Hu    exc_wb.bits.trigger         := 0.U.asTypeOf(exc_wb.bits.trigger) // Todo
11333b739f49SXuan Hu//    println(s"  [$i] ${configs.map(_.name)}: exception ${exceptionCases(i)}, " +
11343b739f49SXuan Hu//      s"flushPipe ${configs.exists(_.flushPipe)}, " +
11353b739f49SXuan Hu//      s"replayInst ${configs.exists(_.replayInst)}")
11369aca92b9SYinan Xu  }
11379aca92b9SYinan Xu
1138a8db15d8Sfdy  fflagsDataRead := (0 until CommitWidth).map(i => fflagsDataModule(deqPtrVec(i).value))
1139a8db15d8Sfdy  vxsatDataRead := (0 until CommitWidth).map(i => vxsatDataModule(deqPtrVec(i).value))
1140d91483a6Sfdy
11416474c47fSYinan Xu  val instrCntReg = RegInit(0.U(64.W))
11426474c47fSYinan Xu  val fuseCommitCnt = PopCount(io.commits.commitValid.zip(io.commits.info).map{ case (v, i) => RegNext(v && CommitType.isFused(i.commitType)) })
11436474c47fSYinan Xu  val trueCommitCnt = RegNext(commitCnt) +& fuseCommitCnt
11446474c47fSYinan Xu  val retireCounter = Mux(RegNext(io.commits.isCommit), trueCommitCnt, 0.U)
11456474c47fSYinan Xu  val instrCnt = instrCntReg + retireCounter
11466474c47fSYinan Xu  instrCntReg := instrCnt
11476474c47fSYinan Xu  io.csr.perfinfo.retiredInstr := retireCounter
11489aca92b9SYinan Xu  io.robFull := !allowEnqueue
11499aca92b9SYinan Xu
11509aca92b9SYinan Xu  /**
11519aca92b9SYinan Xu    * debug info
11529aca92b9SYinan Xu    */
11539aca92b9SYinan Xu  XSDebug(p"enqPtr ${enqPtr} deqPtr ${deqPtr}\n")
11549aca92b9SYinan Xu  XSDebug("")
11552f2ee3b1SXuan Hu  XSError(isBefore(enqPtr, deqPtr) && !isFull(enqPtr, deqPtr), "\ndeqPtr is older than enqPtr!\n")
11569aca92b9SYinan Xu  for(i <- 0 until RobSize){
11579aca92b9SYinan Xu    XSDebug(false, !valid(i), "-")
1158a8db15d8Sfdy    XSDebug(false, valid(i) && isWritebacked(i.U), "w")
1159a8db15d8Sfdy    XSDebug(false, valid(i) && !isWritebacked(i.U), "v")
11609aca92b9SYinan Xu  }
11619aca92b9SYinan Xu  XSDebug(false, true.B, "\n")
11629aca92b9SYinan Xu
11639aca92b9SYinan Xu  for(i <- 0 until RobSize) {
11649aca92b9SYinan Xu    if(i % 4 == 0) XSDebug("")
11653b739f49SXuan Hu    XSDebug(false, true.B, "%x ", debug_microOp(i).pc)
11669aca92b9SYinan Xu    XSDebug(false, !valid(i), "- ")
1167a8db15d8Sfdy    XSDebug(false, valid(i) && isWritebacked(i.U), "w ")
1168a8db15d8Sfdy    XSDebug(false, valid(i) && !isWritebacked(i.U), "v ")
11699aca92b9SYinan Xu    if(i % 4 == 3) XSDebug(false, true.B, "\n")
11709aca92b9SYinan Xu  }
11719aca92b9SYinan Xu
11726474c47fSYinan Xu  def ifCommit(counter: UInt): UInt = Mux(io.commits.isCommit, counter, 0.U)
11737e8294acSYinan Xu  def ifCommitReg(counter: UInt): UInt = Mux(RegNext(io.commits.isCommit), counter, 0.U)
11749aca92b9SYinan Xu
11759aca92b9SYinan Xu  val commitDebugUop = deqPtrVec.map(_.value).map(debug_microOp(_))
11769aca92b9SYinan Xu  XSPerfAccumulate("clock_cycle", 1.U)
11779aca92b9SYinan Xu  QueuePerf(RobSize, PopCount((0 until RobSize).map(valid(_))), !allowEnqueue)
11789aca92b9SYinan Xu  XSPerfAccumulate("commitUop", ifCommit(commitCnt))
11797e8294acSYinan Xu  XSPerfAccumulate("commitInstr", ifCommitReg(trueCommitCnt))
11803b739f49SXuan Hu  val commitIsMove = commitDebugUop.map(_.isMove)
11816474c47fSYinan Xu  XSPerfAccumulate("commitInstrMove", ifCommit(PopCount(io.commits.commitValid.zip(commitIsMove).map{ case (v, m) => v && m })))
11829aca92b9SYinan Xu  val commitMoveElim = commitDebugUop.map(_.debugInfo.eliminatedMove)
11836474c47fSYinan Xu  XSPerfAccumulate("commitInstrMoveElim", ifCommit(PopCount(io.commits.commitValid zip commitMoveElim map { case (v, e) => v && e })))
11847e8294acSYinan Xu  XSPerfAccumulate("commitInstrFused", ifCommitReg(fuseCommitCnt))
11859aca92b9SYinan Xu  val commitIsLoad = io.commits.info.map(_.commitType).map(_ === CommitType.LOAD)
11866474c47fSYinan Xu  val commitLoadValid = io.commits.commitValid.zip(commitIsLoad).map{ case (v, t) => v && t }
11879aca92b9SYinan Xu  XSPerfAccumulate("commitInstrLoad", ifCommit(PopCount(commitLoadValid)))
118820edb3f7SWilliam Wang  val commitIsBranch = io.commits.info.map(_.commitType).map(_ === CommitType.BRANCH)
11896474c47fSYinan Xu  val commitBranchValid = io.commits.commitValid.zip(commitIsBranch).map{ case (v, t) => v && t }
119020edb3f7SWilliam Wang  XSPerfAccumulate("commitInstrBranch", ifCommit(PopCount(commitBranchValid)))
11913b739f49SXuan Hu  val commitLoadWaitBit = commitDebugUop.map(_.loadWaitBit)
11929aca92b9SYinan Xu  XSPerfAccumulate("commitInstrLoadWait", ifCommit(PopCount(commitLoadValid.zip(commitLoadWaitBit).map{ case (v, w) => v && w })))
11939aca92b9SYinan Xu  val commitIsStore = io.commits.info.map(_.commitType).map(_ === CommitType.STORE)
11946474c47fSYinan Xu  XSPerfAccumulate("commitInstrStore", ifCommit(PopCount(io.commits.commitValid.zip(commitIsStore).map{ case (v, t) => v && t })))
1195a8db15d8Sfdy  XSPerfAccumulate("writeback", PopCount((0 until RobSize).map(i => valid(i) && isWritebacked(i.U))))
1196c51eab43SYinan Xu  // XSPerfAccumulate("enqInstr", PopCount(io.dp1Req.map(_.fire)))
11979aca92b9SYinan Xu  // XSPerfAccumulate("d2rVnR", PopCount(io.dp1Req.map(p => p.valid && !p.ready)))
11986474c47fSYinan Xu  XSPerfAccumulate("walkInstr", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U))
1199ccfddc82SHaojin Tang  XSPerfAccumulate("walkCycle", state === s_walk)
1200a8db15d8Sfdy  val deqNotWritebacked = valid(deqPtr.value) && !isWritebacked(deqPtr.value)
12019aca92b9SYinan Xu  val deqUopCommitType = io.commits.info(0).commitType
12029aca92b9SYinan Xu  XSPerfAccumulate("waitNormalCycle", deqNotWritebacked && deqUopCommitType === CommitType.NORMAL)
12039aca92b9SYinan Xu  XSPerfAccumulate("waitBranchCycle", deqNotWritebacked && deqUopCommitType === CommitType.BRANCH)
12049aca92b9SYinan Xu  XSPerfAccumulate("waitLoadCycle", deqNotWritebacked && deqUopCommitType === CommitType.LOAD)
12059aca92b9SYinan Xu  XSPerfAccumulate("waitStoreCycle", deqNotWritebacked && deqUopCommitType === CommitType.STORE)
12069aca92b9SYinan Xu  XSPerfAccumulate("robHeadPC", io.commits.info(0).pc)
12079aca92b9SYinan Xu  val dispatchLatency = commitDebugUop.map(uop => uop.debugInfo.dispatchTime - uop.debugInfo.renameTime)
12089aca92b9SYinan Xu  val enqRsLatency = commitDebugUop.map(uop => uop.debugInfo.enqRsTime - uop.debugInfo.dispatchTime)
12099aca92b9SYinan Xu  val selectLatency = commitDebugUop.map(uop => uop.debugInfo.selectTime - uop.debugInfo.enqRsTime)
12109aca92b9SYinan Xu  val issueLatency = commitDebugUop.map(uop => uop.debugInfo.issueTime - uop.debugInfo.selectTime)
12119aca92b9SYinan Xu  val executeLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.issueTime)
12129aca92b9SYinan Xu  val rsFuLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.enqRsTime)
12139aca92b9SYinan Xu  val commitLatency = commitDebugUop.map(uop => timer - uop.debugInfo.writebackTime)
12149aca92b9SYinan Xu  def latencySum(cond: Seq[Bool], latency: Seq[UInt]): UInt = {
12159aca92b9SYinan Xu    cond.zip(latency).map(x => Mux(x._1, x._2, 0.U)).reduce(_ +& _)
12169aca92b9SYinan Xu  }
12179aca92b9SYinan Xu  for (fuType <- FuType.functionNameMap.keys) {
12189aca92b9SYinan Xu    val fuName = FuType.functionNameMap(fuType)
12193b739f49SXuan Hu    val commitIsFuType = io.commits.commitValid.zip(commitDebugUop).map(x => x._1 && x._2.fuType === fuType.U )
12209aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_instr_cnt", ifCommit(PopCount(commitIsFuType)))
12219aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_dispatch", ifCommit(latencySum(commitIsFuType, dispatchLatency)))
12229aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_enq_rs", ifCommit(latencySum(commitIsFuType, enqRsLatency)))
12239aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_select", ifCommit(latencySum(commitIsFuType, selectLatency)))
12249aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_issue", ifCommit(latencySum(commitIsFuType, issueLatency)))
12259aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_execute", ifCommit(latencySum(commitIsFuType, executeLatency)))
12269aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_enq_rs_execute", ifCommit(latencySum(commitIsFuType, rsFuLatency)))
12279aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_commit", ifCommit(latencySum(commitIsFuType, commitLatency)))
12283b739f49SXuan Hu    if (fuType == FuType.fmac) {
12293b739f49SXuan Hu      val commitIsFma = commitIsFuType.zip(commitDebugUop).map(x => x._1 && x._2.fpu.ren3 )
12309aca92b9SYinan Xu      XSPerfAccumulate(s"${fuName}_instr_cnt_fma", ifCommit(PopCount(commitIsFma)))
12319aca92b9SYinan Xu      XSPerfAccumulate(s"${fuName}_latency_enq_rs_execute_fma", ifCommit(latencySum(commitIsFma, rsFuLatency)))
12329aca92b9SYinan Xu      XSPerfAccumulate(s"${fuName}_latency_execute_fma", ifCommit(latencySum(commitIsFma, executeLatency)))
12339aca92b9SYinan Xu    }
12349aca92b9SYinan Xu  }
12359aca92b9SYinan Xu
12369aca92b9SYinan Xu  //difftest signals
1237f3034303SHaoyuan Feng  val firstValidCommit = (deqPtr + PriorityMux(io.commits.commitValid, VecInit(List.tabulate(CommitWidth)(_.U(log2Up(CommitWidth).W))))).value
12389aca92b9SYinan Xu
12399aca92b9SYinan Xu  val wdata = Wire(Vec(CommitWidth, UInt(XLEN.W)))
12409aca92b9SYinan Xu  val wpc = Wire(Vec(CommitWidth, UInt(XLEN.W)))
1241cbe9a847SYinan Xu
12429aca92b9SYinan Xu  for(i <- 0 until CommitWidth) {
12439aca92b9SYinan Xu    val idx = deqPtrVec(i).value
12449aca92b9SYinan Xu    wdata(i) := debug_exuData(idx)
12453b739f49SXuan Hu    wpc(i) := SignExt(commitDebugUop(i).pc, XLEN)
12469aca92b9SYinan Xu  }
12479aca92b9SYinan Xu
12481545277aSYinan Xu  if (env.EnableDifftest) {
12499aca92b9SYinan Xu    for (i <- 0 until CommitWidth) {
12509aca92b9SYinan Xu      val difftest = Module(new DifftestInstrCommit)
1251b211808bShappy-lx      // assgin default value
1252b211808bShappy-lx      difftest.io := DontCare
1253b211808bShappy-lx
12549aca92b9SYinan Xu      difftest.io.clock    := clock
12555668a921SJiawei Lin      difftest.io.coreid   := io.hartId
12569aca92b9SYinan Xu      difftest.io.index    := i.U
12579aca92b9SYinan Xu
12589aca92b9SYinan Xu      val ptr = deqPtrVec(i).value
12599aca92b9SYinan Xu      val uop = commitDebugUop(i)
12609aca92b9SYinan Xu      val exuOut = debug_exuDebug(ptr)
12619aca92b9SYinan Xu      val exuData = debug_exuData(ptr)
12626474c47fSYinan Xu      difftest.io.valid    := RegNext(RegNext(RegNext(io.commits.commitValid(i) && io.commits.isCommit)))
12633b739f49SXuan Hu      difftest.io.pc       := RegNext(RegNext(RegNext(SignExt(uop.pc, XLEN))))
12643b739f49SXuan Hu      difftest.io.instr    := RegNext(RegNext(RegNext(uop.instr)))
1265b211808bShappy-lx      difftest.io.robIdx   := RegNext(RegNext(RegNext(ZeroExt(ptr, 10))))
1266b211808bShappy-lx      difftest.io.lqIdx    := RegNext(RegNext(RegNext(ZeroExt(uop.lqIdx.value, 7))))
1267b211808bShappy-lx      difftest.io.sqIdx    := RegNext(RegNext(RegNext(ZeroExt(uop.sqIdx.value, 7))))
1268b211808bShappy-lx      difftest.io.isLoad   := RegNext(RegNext(RegNext(io.commits.info(i).commitType === CommitType.LOAD)))
1269b211808bShappy-lx      difftest.io.isStore  := RegNext(RegNext(RegNext(io.commits.info(i).commitType === CommitType.STORE)))
1270bde9b502SYinan Xu      difftest.io.special  := RegNext(RegNext(RegNext(CommitType.isFused(io.commits.info(i).commitType))))
12719aca92b9SYinan Xu      // when committing an eliminated move instruction,
12729aca92b9SYinan Xu      // we must make sure that skip is properly set to false (output from EXU is random value)
1273bde9b502SYinan Xu      difftest.io.skip     := RegNext(RegNext(RegNext(Mux(uop.eliminatedMove, false.B, exuOut.isMMIO || exuOut.isPerfCnt))))
12743b739f49SXuan Hu      difftest.io.isRVC    := RegNext(RegNext(RegNext(uop.preDecodeInfo.isRVC)))
12756474c47fSYinan Xu      difftest.io.rfwen    := RegNext(RegNext(RegNext(io.commits.commitValid(i) && io.commits.info(i).rfWen && io.commits.info(i).ldest =/= 0.U)))
12766474c47fSYinan Xu      difftest.io.fpwen    := RegNext(RegNext(RegNext(io.commits.commitValid(i) && io.commits.info(i).fpWen)))
1277bde9b502SYinan Xu      difftest.io.wpdest   := RegNext(RegNext(RegNext(io.commits.info(i).pdest)))
1278bde9b502SYinan Xu      difftest.io.wdest    := RegNext(RegNext(RegNext(io.commits.info(i).ldest)))
127925ac26c6SWilliam Wang      // // runahead commit hint
128025ac26c6SWilliam Wang      // val runahead_commit = Module(new DifftestRunaheadCommitEvent)
128125ac26c6SWilliam Wang      // runahead_commit.io.clock := clock
128225ac26c6SWilliam Wang      // runahead_commit.io.coreid := io.hartId
128325ac26c6SWilliam Wang      // runahead_commit.io.index := i.U
128425ac26c6SWilliam Wang      // runahead_commit.io.valid := difftest.io.valid &&
128525ac26c6SWilliam Wang      //   (commitBranchValid(i) || commitIsStore(i))
128625ac26c6SWilliam Wang      // // TODO: is branch or store
128725ac26c6SWilliam Wang      // runahead_commit.io.pc    := difftest.io.pc
12889aca92b9SYinan Xu    }
12899aca92b9SYinan Xu  }
1290cbe9a847SYinan Xu  else if (env.AlwaysBasicDiff) {
1291cbe9a847SYinan Xu    // These are the structures used by difftest only and should be optimized after synthesis.
1292cbe9a847SYinan Xu    val dt_eliminatedMove = Mem(RobSize, Bool())
1293cbe9a847SYinan Xu    val dt_isRVC = Mem(RobSize, Bool())
1294cbe9a847SYinan Xu    val dt_exuDebug = Reg(Vec(RobSize, new DebugBundle))
1295cbe9a847SYinan Xu    for (i <- 0 until RenameWidth) {
1296cbe9a847SYinan Xu      when (canEnqueue(i)) {
12976474c47fSYinan Xu        dt_eliminatedMove(allocatePtrVec(i).value) := io.enq.req(i).bits.eliminatedMove
12983b739f49SXuan Hu        dt_isRVC(allocatePtrVec(i).value) := io.enq.req(i).bits.preDecodeInfo.isRVC
1299cbe9a847SYinan Xu      }
1300cbe9a847SYinan Xu    }
13013b739f49SXuan Hu    for (wb <- exuWBs) {
13026ab6918fSYinan Xu      when (wb.valid) {
13033b739f49SXuan Hu        val wbIdx = wb.bits.robIdx.value
13046ab6918fSYinan Xu        dt_exuDebug(wbIdx) := wb.bits.debug
1305cbe9a847SYinan Xu      }
1306cbe9a847SYinan Xu    }
1307cbe9a847SYinan Xu    // Always instantiate basic difftest modules.
1308cbe9a847SYinan Xu    for (i <- 0 until CommitWidth) {
1309cbe9a847SYinan Xu      val commitInfo = io.commits.info(i)
1310cbe9a847SYinan Xu      val ptr = deqPtrVec(i).value
1311cbe9a847SYinan Xu      val exuOut = dt_exuDebug(ptr)
1312cbe9a847SYinan Xu      val eliminatedMove = dt_eliminatedMove(ptr)
1313cbe9a847SYinan Xu      val isRVC = dt_isRVC(ptr)
1314cbe9a847SYinan Xu
1315cbe9a847SYinan Xu      val difftest = Module(new DifftestBasicInstrCommit)
1316cbe9a847SYinan Xu      difftest.io.clock   := clock
13175668a921SJiawei Lin      difftest.io.coreid  := io.hartId
1318cbe9a847SYinan Xu      difftest.io.index   := i.U
13196474c47fSYinan Xu      difftest.io.valid   := RegNext(RegNext(RegNext(io.commits.commitValid(i) && io.commits.isCommit)))
1320bde9b502SYinan Xu      difftest.io.special := RegNext(RegNext(RegNext(CommitType.isFused(commitInfo.commitType))))
1321bde9b502SYinan Xu      difftest.io.skip    := RegNext(RegNext(RegNext(Mux(eliminatedMove, false.B, exuOut.isMMIO || exuOut.isPerfCnt))))
1322bde9b502SYinan Xu      difftest.io.isRVC   := RegNext(RegNext(RegNext(isRVC)))
13236474c47fSYinan Xu      difftest.io.rfwen   := RegNext(RegNext(RegNext(io.commits.commitValid(i) && commitInfo.rfWen && commitInfo.ldest =/= 0.U)))
13246474c47fSYinan Xu      difftest.io.fpwen   := RegNext(RegNext(RegNext(io.commits.commitValid(i) && commitInfo.fpWen)))
1325bde9b502SYinan Xu      difftest.io.wpdest  := RegNext(RegNext(RegNext(commitInfo.pdest)))
1326bde9b502SYinan Xu      difftest.io.wdest   := RegNext(RegNext(RegNext(commitInfo.ldest)))
1327cbe9a847SYinan Xu    }
1328cbe9a847SYinan Xu  }
13299aca92b9SYinan Xu
13301545277aSYinan Xu  if (env.EnableDifftest) {
13319aca92b9SYinan Xu    for (i <- 0 until CommitWidth) {
13329aca92b9SYinan Xu      val difftest = Module(new DifftestLoadEvent)
13339aca92b9SYinan Xu      difftest.io.clock  := clock
13345668a921SJiawei Lin      difftest.io.coreid := io.hartId
13359aca92b9SYinan Xu      difftest.io.index  := i.U
13369aca92b9SYinan Xu
13379aca92b9SYinan Xu      val ptr = deqPtrVec(i).value
13389aca92b9SYinan Xu      val uop = commitDebugUop(i)
13399aca92b9SYinan Xu      val exuOut = debug_exuDebug(ptr)
13406474c47fSYinan Xu      difftest.io.valid  := RegNext(RegNext(RegNext(io.commits.commitValid(i) && io.commits.isCommit)))
134175c2f5aeSwakafa      difftest.io.paddr  := RegNext(RegNext(RegNext(exuOut.paddr)))
13423b739f49SXuan Hu      difftest.io.opType := RegNext(RegNext(RegNext(uop.fuOpType)))
13433b739f49SXuan Hu      difftest.io.fuType := RegNext(RegNext(RegNext(uop.fuType)))
13449aca92b9SYinan Xu    }
13459aca92b9SYinan Xu  }
13469aca92b9SYinan Xu
1347cbe9a847SYinan Xu  // Always instantiate basic difftest modules.
13481545277aSYinan Xu  if (env.EnableDifftest) {
1349cbe9a847SYinan Xu    val dt_isXSTrap = Mem(RobSize, Bool())
1350cbe9a847SYinan Xu    for (i <- 0 until RenameWidth) {
1351cbe9a847SYinan Xu      when (canEnqueue(i)) {
13523b739f49SXuan Hu        dt_isXSTrap(allocatePtrVec(i).value) := io.enq.req(i).bits.isXSTrap
1353cbe9a847SYinan Xu      }
1354cbe9a847SYinan Xu    }
13556474c47fSYinan Xu    val trapVec = io.commits.commitValid.zip(deqPtrVec).map{ case (v, d) => io.commits.isCommit && v && dt_isXSTrap(d.value) }
1356cbe9a847SYinan Xu    val hitTrap = trapVec.reduce(_||_)
1357cbe9a847SYinan Xu    val trapCode = PriorityMux(wdata.zip(trapVec).map(x => x._2 -> x._1))
1358cbe9a847SYinan Xu    val trapPC = SignExt(PriorityMux(wpc.zip(trapVec).map(x => x._2 ->x._1)), XLEN)
13599aca92b9SYinan Xu    val difftest = Module(new DifftestTrapEvent)
13609aca92b9SYinan Xu    difftest.io.clock    := clock
13615668a921SJiawei Lin    difftest.io.coreid   := io.hartId
13629aca92b9SYinan Xu    difftest.io.valid    := hitTrap
13639aca92b9SYinan Xu    difftest.io.code     := trapCode
13649aca92b9SYinan Xu    difftest.io.pc       := trapPC
13659aca92b9SYinan Xu    difftest.io.cycleCnt := timer
13669aca92b9SYinan Xu    difftest.io.instrCnt := instrCnt
1367f37600a6SYinan Xu    difftest.io.hasWFI   := hasWFI
13689aca92b9SYinan Xu  }
1369cbe9a847SYinan Xu  else if (env.AlwaysBasicDiff) {
1370cbe9a847SYinan Xu    val dt_isXSTrap = Mem(RobSize, Bool())
1371cbe9a847SYinan Xu    for (i <- 0 until RenameWidth) {
1372cbe9a847SYinan Xu      when (canEnqueue(i)) {
13733b739f49SXuan Hu        dt_isXSTrap(allocatePtrVec(i).value) := io.enq.req(i).bits.isXSTrap
1374cbe9a847SYinan Xu      }
1375cbe9a847SYinan Xu    }
13766474c47fSYinan Xu    val trapVec = io.commits.commitValid.zip(deqPtrVec).map{ case (v, d) => io.commits.isCommit && v && dt_isXSTrap(d.value) }
1377cbe9a847SYinan Xu    val hitTrap = trapVec.reduce(_||_)
1378cbe9a847SYinan Xu    val difftest = Module(new DifftestBasicTrapEvent)
1379cbe9a847SYinan Xu    difftest.io.clock    := clock
13805668a921SJiawei Lin    difftest.io.coreid   := io.hartId
1381cbe9a847SYinan Xu    difftest.io.valid    := hitTrap
1382cbe9a847SYinan Xu    difftest.io.cycleCnt := timer
1383cbe9a847SYinan Xu    difftest.io.instrCnt := instrCnt
1384cbe9a847SYinan Xu  }
13851545277aSYinan Xu
138643bdc4d9SYinan Xu  val validEntriesBanks = (0 until (RobSize + 63) / 64).map(i => RegNext(PopCount(valid.drop(i * 64).take(64))))
138743bdc4d9SYinan Xu  val validEntries = RegNext(ParallelOperation(validEntriesBanks, (a: UInt, b: UInt) => a +& b))
138843bdc4d9SYinan Xu  val commitMoveVec = VecInit(io.commits.commitValid.zip(commitIsMove).map{ case (v, m) => v && m })
138943bdc4d9SYinan Xu  val commitLoadVec = VecInit(commitLoadValid)
139043bdc4d9SYinan Xu  val commitBranchVec = VecInit(commitBranchValid)
139143bdc4d9SYinan Xu  val commitLoadWaitVec = VecInit(commitLoadValid.zip(commitLoadWaitBit).map{ case (v, w) => v && w })
139243bdc4d9SYinan Xu  val commitStoreVec = VecInit(io.commits.commitValid.zip(commitIsStore).map{ case (v, t) => v && t })
1393cd365d4cSrvcoresjw  val perfEvents = Seq(
1394cd365d4cSrvcoresjw    ("rob_interrupt_num      ", io.flushOut.valid && intrEnable                                       ),
1395cd365d4cSrvcoresjw    ("rob_exception_num      ", io.flushOut.valid && exceptionEnable                                  ),
1396cd365d4cSrvcoresjw    ("rob_flush_pipe_num     ", io.flushOut.valid && isFlushPipe                                      ),
1397cd365d4cSrvcoresjw    ("rob_replay_inst_num    ", io.flushOut.valid && isFlushPipe && deqHasReplayInst                  ),
1398cd365d4cSrvcoresjw    ("rob_commitUop          ", ifCommit(commitCnt)                                                   ),
13997e8294acSYinan Xu    ("rob_commitInstr        ", ifCommitReg(trueCommitCnt)                                            ),
140043bdc4d9SYinan Xu    ("rob_commitInstrMove    ", ifCommitReg(PopCount(RegNext(commitMoveVec)))                         ),
14017e8294acSYinan Xu    ("rob_commitInstrFused   ", ifCommitReg(fuseCommitCnt)                                            ),
140243bdc4d9SYinan Xu    ("rob_commitInstrLoad    ", ifCommitReg(PopCount(RegNext(commitLoadVec)))                         ),
140343bdc4d9SYinan Xu    ("rob_commitInstrBranch  ", ifCommitReg(PopCount(RegNext(commitBranchVec)))                       ),
140443bdc4d9SYinan Xu    ("rob_commitInstrLoadWait", ifCommitReg(PopCount(RegNext(commitLoadWaitVec)))                     ),
140543bdc4d9SYinan Xu    ("rob_commitInstrStore   ", ifCommitReg(PopCount(RegNext(commitStoreVec)))                        ),
14066474c47fSYinan Xu    ("rob_walkInstr          ", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U)           ),
1407ccfddc82SHaojin Tang    ("rob_walkCycle          ", (state === s_walk)                                                    ),
14087e8294acSYinan Xu    ("rob_1_4_valid          ", validEntries <= (RobSize / 4).U                                       ),
14097e8294acSYinan Xu    ("rob_2_4_valid          ", validEntries >  (RobSize / 4).U && validEntries <= (RobSize / 2).U    ),
14107e8294acSYinan Xu    ("rob_3_4_valid          ", validEntries >  (RobSize / 2).U && validEntries <= (RobSize * 3 / 4).U),
14117e8294acSYinan Xu    ("rob_4_4_valid          ", validEntries >  (RobSize * 3 / 4).U                                   ),
1412cd365d4cSrvcoresjw  )
14131ca0e4f3SYinan Xu  generatePerfEvent()
14149aca92b9SYinan Xu}
1415