19aca92b9SYinan Xu/*************************************************************************************** 29aca92b9SYinan Xu* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 39aca92b9SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 49aca92b9SYinan Xu* 59aca92b9SYinan Xu* XiangShan is licensed under Mulan PSL v2. 69aca92b9SYinan Xu* You can use this software according to the terms and conditions of the Mulan PSL v2. 79aca92b9SYinan Xu* You may obtain a copy of Mulan PSL v2 at: 89aca92b9SYinan Xu* http://license.coscl.org.cn/MulanPSL2 99aca92b9SYinan Xu* 109aca92b9SYinan Xu* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 119aca92b9SYinan Xu* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 129aca92b9SYinan Xu* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 139aca92b9SYinan Xu* 149aca92b9SYinan Xu* See the Mulan PSL v2 for more details. 159aca92b9SYinan Xu***************************************************************************************/ 169aca92b9SYinan Xu 179aca92b9SYinan Xupackage xiangshan.backend.rob 189aca92b9SYinan Xu 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 209aca92b9SYinan Xuimport chisel3._ 219aca92b9SYinan Xuimport chisel3.util._ 229aca92b9SYinan Xuimport difftest._ 236ab6918fSYinan Xuimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 243c02ee8fSwakafaimport utility._ 253b739f49SXuan Huimport utils._ 266ab6918fSYinan Xuimport xiangshan._ 27730cfbc0SXuan Huimport xiangshan.backend.BackendParams 28d91483a6Sfdyimport xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput} 294c7680e0SXuan Huimport xiangshan.backend.fu.{FuConfig, FuType} 306ab6918fSYinan Xuimport xiangshan.frontend.FtqPtr 31870f462dSXuan Huimport xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr} 32730cfbc0SXuan Huimport xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput} 33870f462dSXuan Huimport xiangshan.backend.ctrlblock.{DebugLSIO, DebugLsInfo, LsTopdownInfo} 344c7680e0SXuan Huimport xiangshan.backend.fu.vector.Bundles.VType 35870f462dSXuan Huimport xiangshan.backend.rename.SnapshotGenerator 36d280e426Slewislzhimport yunsuan.VfaluType 37780712aaSxiaofeibao-xjtuimport xiangshan.backend.rob.RobBundles._ 389aca92b9SYinan Xu 393b739f49SXuan Huclass Rob(params: BackendParams)(implicit p: Parameters) extends LazyModule with HasXSParameter { 4095e60e55STang Haojin override def shouldBeInlined: Boolean = false 416ab6918fSYinan Xu 423b739f49SXuan Hu lazy val module = new RobImp(this)(p, params) 436ab6918fSYinan Xu} 446ab6918fSYinan Xu 453b739f49SXuan Huclass RobImp(override val wrapper: Rob)(implicit p: Parameters, params: BackendParams) extends LazyModuleImp(wrapper) 461ca0e4f3SYinan Xu with HasXSParameter with HasCircularQueuePtrHelper with HasPerfEvents { 476ab6918fSYinan Xu 48870f462dSXuan Hu private val LduCnt = params.LduCnt 49870f462dSXuan Hu private val StaCnt = params.StaCnt 506810d1e8Ssfencevma private val HyuCnt = params.HyuCnt 51870f462dSXuan Hu 529aca92b9SYinan Xu val io = IO(new Bundle() { 53f57f7f2aSYangyu Chen val hartId = Input(UInt(hartIdLen.W)) 549aca92b9SYinan Xu val redirect = Input(Valid(new Redirect)) 559aca92b9SYinan Xu val enq = new RobEnqIO 56f4b2089aSYinan Xu val flushOut = ValidIO(new Redirect) 579aca92b9SYinan Xu val exception = ValidIO(new ExceptionInfo) 589aca92b9SYinan Xu // exu + brq 593b739f49SXuan Hu val writeback: MixedVec[ValidIO[ExuOutput]] = Flipped(params.genWrite2CtrlBundles) 6085f51ecaSxiaofeibao-xjtu val writebackNums = Flipped(Vec(writeback.size - params.StdCnt, ValidIO(UInt(writeback.size.U.getWidth.W)))) 61ccfddc82SHaojin Tang val commits = Output(new RobCommitIO) 626b102a39SHaojin Tang val rabCommits = Output(new RabCommitIO) 63cda1c534Sxiaofeibao-xjtu val diffCommits = if (backendParams.debugEn) Some(Output(new DiffCommitIO)) else None 64a8db15d8Sfdy val isVsetFlushPipe = Output(Bool()) 659aca92b9SYinan Xu val lsq = new RobLsqIO 669aca92b9SYinan Xu val robDeqPtr = Output(new RobPtr) 679aca92b9SYinan Xu val csr = new RobCSRIO 68fa7f2c26STang Haojin val snpt = Input(new SnapshotPort) 699aca92b9SYinan Xu val robFull = Output(Bool()) 70d2b20d1aSTang Haojin val headNotReady = Output(Bool()) 71b6900d94SYinan Xu val cpu_halt = Output(Bool()) 7209309bdbSYinan Xu val wfi_enable = Input(Bool()) 734c7680e0SXuan Hu val toDecode = new Bundle { 7486727929Ssinsanction val isResumeVType = Output(Bool()) 7581535d7bSsinsanction val walkVType = ValidIO(VType()) 767e4f0b19SZiyue-Zhang val commitVType = new Bundle { 777e4f0b19SZiyue-Zhang val vtype = ValidIO(VType()) 787e4f0b19SZiyue-Zhang val hasVsetvl = Output(Bool()) 794c7680e0SXuan Hu } 809aca92b9SYinan Xu } 816f483f86SXuan Hu val readGPAMemAddr = ValidIO(new Bundle { 826f483f86SXuan Hu val ftqPtr = new FtqPtr() 836f483f86SXuan Hu val ftqOffset = UInt(log2Up(PredictWidth).W) 846f483f86SXuan Hu }) 856f483f86SXuan Hu val readGPAMemData = Input(UInt(GPAddrBits.W)) 8660ebee38STang Haojin 878744445eSMaxpicca-Li val debug_ls = Flipped(new DebugLSIO) 88870f462dSXuan Hu val debugRobHead = Output(new DynInst) 89d2b20d1aSTang Haojin val debugEnqLsq = Input(new LsqEnqIO) 90d2b20d1aSTang Haojin val debugHeadLsIssue = Input(Bool()) 916810d1e8Ssfencevma val lsTopdownInfo = Vec(LduCnt + HyuCnt, Input(new LsTopdownInfo)) 9260ebee38STang Haojin val debugTopDown = new Bundle { 9360ebee38STang Haojin val toCore = new RobCoreTopDownIO 9460ebee38STang Haojin val toDispatch = new RobDispatchTopDownIO 9560ebee38STang Haojin val robHeadLqIdx = Valid(new LqPtr) 9660ebee38STang Haojin } 977cf78eb2Shappy-lx val debugRolling = new RobDebugRollingIO 989aca92b9SYinan Xu }) 999aca92b9SYinan Xu 10083ba63b3SXuan Hu val exuWBs: Seq[ValidIO[ExuOutput]] = io.writeback.filter(!_.bits.params.hasStdFu).toSeq 10183ba63b3SXuan Hu val stdWBs: Seq[ValidIO[ExuOutput]] = io.writeback.filter(_.bits.params.hasStdFu).toSeq 1023b739f49SXuan Hu val fflagsWBs = io.writeback.filter(x => x.bits.fflags.nonEmpty) 1033b739f49SXuan Hu val exceptionWBs = io.writeback.filter(x => x.bits.exceptionVec.nonEmpty) 1043b739f49SXuan Hu val redirectWBs = io.writeback.filter(x => x.bits.redirect.nonEmpty) 105cda1c534Sxiaofeibao-xjtu val vxsatWBs = io.writeback.filter(x => x.bits.vxsat.nonEmpty) 1063b739f49SXuan Hu 1073b739f49SXuan Hu val numExuWbPorts = exuWBs.length 1083b739f49SXuan Hu val numStdWbPorts = stdWBs.length 109780712aaSxiaofeibao-xjtu val bankAddrWidth = log2Up(CommitWidth) 1106ab6918fSYinan Xu 1113b739f49SXuan Hu println(s"Rob: size $RobSize, numExuWbPorts: $numExuWbPorts, numStdWbPorts: $numStdWbPorts, commitwidth: $CommitWidth") 1123b739f49SXuan Hu 113780712aaSxiaofeibao-xjtu val rab = Module(new RenameBuffer(RabSize)) 114780712aaSxiaofeibao-xjtu val vtypeBuffer = Module(new VTypeBuffer(VTypeBufferSize)) 115780712aaSxiaofeibao-xjtu val bankNum = 8 116780712aaSxiaofeibao-xjtu assert(RobSize % bankNum == 0, "RobSize % bankNum must be 0") 117780712aaSxiaofeibao-xjtu val robEntries = Reg(Vec(RobSize, new RobEntryBundle)) 118780712aaSxiaofeibao-xjtu // pointers 119780712aaSxiaofeibao-xjtu // For enqueue ptr, we don't duplicate it since only enqueue needs it. 120780712aaSxiaofeibao-xjtu val enqPtrVec = Wire(Vec(RenameWidth, new RobPtr)) 121780712aaSxiaofeibao-xjtu val deqPtrVec = Wire(Vec(CommitWidth, new RobPtr)) 122780712aaSxiaofeibao-xjtu val walkPtrVec = Reg(Vec(CommitWidth, new RobPtr)) 123c0f8424bSzhanglyGit val walkPtrTrue = Reg(new RobPtr) 124780712aaSxiaofeibao-xjtu val lastWalkPtr = Reg(new RobPtr) 125780712aaSxiaofeibao-xjtu val allowEnqueue = RegInit(true.B) 1269aca92b9SYinan Xu 127780712aaSxiaofeibao-xjtu /** 128780712aaSxiaofeibao-xjtu * Enqueue (from dispatch) 129780712aaSxiaofeibao-xjtu */ 130780712aaSxiaofeibao-xjtu // special cases 131780712aaSxiaofeibao-xjtu val hasBlockBackward = RegInit(false.B) 132780712aaSxiaofeibao-xjtu val hasWaitForward = RegInit(false.B) 133780712aaSxiaofeibao-xjtu val doingSvinval = RegInit(false.B) 134780712aaSxiaofeibao-xjtu val enqPtr = enqPtrVec(0) 135780712aaSxiaofeibao-xjtu val deqPtr = deqPtrVec(0) 136780712aaSxiaofeibao-xjtu val walkPtr = walkPtrVec(0) 137780712aaSxiaofeibao-xjtu val allocatePtrVec = VecInit((0 until RenameWidth).map(i => enqPtrVec(PopCount(io.enq.req.take(i).map(req => req.valid && req.bits.firstUop))))) 138780712aaSxiaofeibao-xjtu io.enq.canAccept := allowEnqueue && !hasBlockBackward && rab.io.canEnq && vtypeBuffer.io.canEnq 139780712aaSxiaofeibao-xjtu io.enq.resp := allocatePtrVec 140780712aaSxiaofeibao-xjtu val canEnqueue = VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop && io.enq.canAccept)) 141780712aaSxiaofeibao-xjtu val timer = GTimer() 142780712aaSxiaofeibao-xjtu // robEntries enqueue 143780712aaSxiaofeibao-xjtu for (i <- 0 until RobSize) { 144780712aaSxiaofeibao-xjtu val enqOH = VecInit(canEnqueue.zip(allocatePtrVec.map(_.value === i.U)).map(x => x._1 && x._2)) 145780712aaSxiaofeibao-xjtu assert(PopCount(enqOH) < 2.U, s"robEntries$i enqOH is not one hot") 146780712aaSxiaofeibao-xjtu when(enqOH.asUInt.orR && !io.redirect.valid){ 147780712aaSxiaofeibao-xjtu connectEnq(robEntries(i), Mux1H(enqOH, io.enq.req.map(_.bits))) 148a8db15d8Sfdy } 149af4bdb08SXuan Hu } 150780712aaSxiaofeibao-xjtu // robBanks0 include robidx : 0 8 16 24 32 ... 151780712aaSxiaofeibao-xjtu val robBanks = VecInit((0 until bankNum).map(i => VecInit(robEntries.zipWithIndex.filter(_._2 % bankNum == i).map(_._1)))) 152780712aaSxiaofeibao-xjtu // each Bank has 20 Entries, read addr is one hot 153780712aaSxiaofeibao-xjtu // all banks use same raddr 154780712aaSxiaofeibao-xjtu val eachBankEntrieNum = robBanks(0).length 155780712aaSxiaofeibao-xjtu val robBanksRaddrThisLine = RegInit(1.U(eachBankEntrieNum.W)) 156780712aaSxiaofeibao-xjtu val robBanksRaddrNextLine = Wire(UInt(eachBankEntrieNum.W)) 157780712aaSxiaofeibao-xjtu robBanksRaddrThisLine := robBanksRaddrNextLine 158780712aaSxiaofeibao-xjtu val bankNumWidth = log2Up(bankNum) 159780712aaSxiaofeibao-xjtu val deqPtrWidth = deqPtr.value.getWidth 160780712aaSxiaofeibao-xjtu val robIdxThisLine = VecInit((0 until bankNum).map(i => Cat(deqPtr.value(deqPtrWidth - 1, bankNumWidth), i.U(bankNumWidth.W)))) 161780712aaSxiaofeibao-xjtu val robIdxNextLine = VecInit((0 until bankNum).map(i => Cat(deqPtr.value(deqPtrWidth - 1, bankNumWidth) + 1.U, i.U(bankNumWidth.W)))) 162780712aaSxiaofeibao-xjtu // robBanks read 163780712aaSxiaofeibao-xjtu val robBanksRdataThisLine = VecInit(robBanks.map{ case bank => 164780712aaSxiaofeibao-xjtu Mux1H(robBanksRaddrThisLine, bank) 165780712aaSxiaofeibao-xjtu }) 166780712aaSxiaofeibao-xjtu val robBanksRdataNextLine = VecInit(robBanks.map{ case bank => 167780712aaSxiaofeibao-xjtu val shiftBank = bank.drop(1) :+ bank(0) 168780712aaSxiaofeibao-xjtu Mux1H(robBanksRaddrThisLine, shiftBank) 169780712aaSxiaofeibao-xjtu }) 170780712aaSxiaofeibao-xjtu val robBanksRdataThisLineUpdate = Wire(Vec(CommitWidth, new RobEntryBundle)) 171780712aaSxiaofeibao-xjtu val robBanksRdataNextLineUpdate = Wire(Vec(CommitWidth, new RobEntryBundle)) 172780712aaSxiaofeibao-xjtu val commitValidThisLine = Wire(Vec(CommitWidth, Bool())) 173780712aaSxiaofeibao-xjtu val hasCommitted = RegInit(VecInit(Seq.fill(CommitWidth)(false.B))) 174780712aaSxiaofeibao-xjtu val donotNeedWalk = RegInit(VecInit(Seq.fill(CommitWidth)(false.B))) 175780712aaSxiaofeibao-xjtu val allCommitted = Wire(Bool()) 176af4bdb08SXuan Hu 177780712aaSxiaofeibao-xjtu when(allCommitted) { 178780712aaSxiaofeibao-xjtu hasCommitted := 0.U.asTypeOf(hasCommitted) 179780712aaSxiaofeibao-xjtu }.elsewhen(io.commits.isCommit){ 180780712aaSxiaofeibao-xjtu for (i <- 0 until CommitWidth){ 181780712aaSxiaofeibao-xjtu hasCommitted(i) := commitValidThisLine(i) || hasCommitted(i) 182780712aaSxiaofeibao-xjtu } 183780712aaSxiaofeibao-xjtu } 184780712aaSxiaofeibao-xjtu allCommitted := io.commits.isCommit && commitValidThisLine.last 185780712aaSxiaofeibao-xjtu val walkPtrHead = Wire(new RobPtr) 186780712aaSxiaofeibao-xjtu val changeBankAddrToDeqPtr = (walkPtrVec.head + CommitWidth.U) > lastWalkPtr 187780712aaSxiaofeibao-xjtu when(io.redirect.valid){ 188780712aaSxiaofeibao-xjtu robBanksRaddrNextLine := UIntToOH(walkPtrHead.value(walkPtrHead.value.getWidth-1, bankAddrWidth)) 189780712aaSxiaofeibao-xjtu }.elsewhen(allCommitted || io.commits.isWalk && !changeBankAddrToDeqPtr){ 190780712aaSxiaofeibao-xjtu robBanksRaddrNextLine := Mux(robBanksRaddrThisLine.head(1) === 1.U, 1.U, robBanksRaddrThisLine << 1) 191780712aaSxiaofeibao-xjtu }.elsewhen(io.commits.isWalk && changeBankAddrToDeqPtr){ 192780712aaSxiaofeibao-xjtu robBanksRaddrNextLine := UIntToOH(deqPtr.value(deqPtr.value.getWidth-1, bankAddrWidth)) 193780712aaSxiaofeibao-xjtu }.otherwise( 194780712aaSxiaofeibao-xjtu robBanksRaddrNextLine := robBanksRaddrThisLine 195780712aaSxiaofeibao-xjtu ) 196780712aaSxiaofeibao-xjtu val robDeqGroup = Reg(Vec(bankNum, new RobCommitEntryBundle)) 197780712aaSxiaofeibao-xjtu val commitInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(deqPtrVec(i).value(bankAddrWidth-1,0)))).toSeq 1984c30949dSxiao feibao val walkInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(walkPtrVec(i).value(bankAddrWidth-1, 0)))).toSeq 199780712aaSxiaofeibao-xjtu for (i <- 0 until CommitWidth) { 200780712aaSxiaofeibao-xjtu connectCommitEntry(robDeqGroup(i), robBanksRdataThisLineUpdate(i)) 201780712aaSxiaofeibao-xjtu when(allCommitted){ 202780712aaSxiaofeibao-xjtu connectCommitEntry(robDeqGroup(i), robBanksRdataNextLineUpdate(i)) 203780712aaSxiaofeibao-xjtu } 204780712aaSxiaofeibao-xjtu } 2059aca92b9SYinan Xu // data for debug 2069aca92b9SYinan Xu // Warn: debug_* prefix should not exist in generated verilog. 207c7d010e5SXuan Hu val debug_microOp = DebugMem(RobSize, new DynInst) 2089aca92b9SYinan Xu val debug_exuData = Reg(Vec(RobSize, UInt(XLEN.W))) //for debug 2099aca92b9SYinan Xu val debug_exuDebug = Reg(Vec(RobSize, new DebugBundle)) //for debug 2108744445eSMaxpicca-Li val debug_lsInfo = RegInit(VecInit(Seq.fill(RobSize)(DebugLsInfo.init))) 211d2b20d1aSTang Haojin val debug_lsTopdownInfo = RegInit(VecInit(Seq.fill(RobSize)(LsTopdownInfo.init))) 212d2b20d1aSTang Haojin val debug_lqIdxValid = RegInit(VecInit.fill(RobSize)(false.B)) 213d2b20d1aSTang Haojin val debug_lsIssued = RegInit(VecInit.fill(RobSize)(false.B)) 2149aca92b9SYinan Xu 2159aca92b9SYinan Xu val isEmpty = enqPtr === deqPtr 216780712aaSxiaofeibao-xjtu val snptEnq = io.enq.canAccept && io.enq.req.map(x => x.valid && x.bits.snapshot).reduce(_ || _) 217780712aaSxiaofeibao-xjtu val snapshotPtrVec = Wire(Vec(CommitWidth, new RobPtr)) 218780712aaSxiaofeibao-xjtu snapshotPtrVec(0) := io.enq.req(0).bits.robIdx 219780712aaSxiaofeibao-xjtu for (i <- 1 until CommitWidth) { 220780712aaSxiaofeibao-xjtu snapshotPtrVec(i) := snapshotPtrVec(0) + i.U 221780712aaSxiaofeibao-xjtu } 222780712aaSxiaofeibao-xjtu val snapshots = SnapshotGenerator(snapshotPtrVec, snptEnq, io.snpt.snptDeq, io.redirect.valid, io.snpt.flushVec) 223d2b20d1aSTang Haojin val debug_lsIssue = WireDefault(debug_lsIssued) 224d2b20d1aSTang Haojin debug_lsIssue(deqPtr.value) := io.debugHeadLsIssue 225d2b20d1aSTang Haojin 2269aca92b9SYinan Xu /** 2279aca92b9SYinan Xu * states of Rob 2289aca92b9SYinan Xu */ 229ccfddc82SHaojin Tang val s_idle :: s_walk :: Nil = Enum(2) 2309aca92b9SYinan Xu val state = RegInit(s_idle) 2319aca92b9SYinan Xu 2323b739f49SXuan Hu val exceptionGen = Module(new ExceptionGen(params)) 2339aca92b9SYinan Xu val exceptionDataRead = exceptionGen.io.state 2349aca92b9SYinan Xu val fflagsDataRead = Wire(Vec(CommitWidth, UInt(5.W))) 235a8db15d8Sfdy val vxsatDataRead = Wire(Vec(CommitWidth, Bool())) 2369aca92b9SYinan Xu io.robDeqPtr := deqPtr 237d2b20d1aSTang Haojin io.debugRobHead := debug_microOp(deqPtr.value) 2389aca92b9SYinan Xu 2394c7680e0SXuan Hu /** 2404c7680e0SXuan Hu * connection of [[rab]] 2414c7680e0SXuan Hu */ 24244369838SXuan Hu rab.io.redirect.valid := io.redirect.valid 24344369838SXuan Hu 244a8db15d8Sfdy rab.io.req.zip(io.enq.req).map { case (dest, src) => 245a8db15d8Sfdy dest.bits := src.bits 246a8db15d8Sfdy dest.valid := src.valid && io.enq.canAccept 247a8db15d8Sfdy } 248a8db15d8Sfdy 249cda1c534Sxiaofeibao-xjtu val walkDestSizeDeqGroup = RegInit(VecInit(Seq.fill(CommitWidth)(0.U(log2Up(MaxUopSize + 1).W)))) 250780712aaSxiaofeibao-xjtu val realDestSizeSeq = VecInit(robDeqGroup.zip(hasCommitted).map{case (r, h) => Mux(h, 0.U, r.realDestSize)}) 251780712aaSxiaofeibao-xjtu val walkDestSizeSeq = VecInit(robDeqGroup.zip(donotNeedWalk).map{case (r, d) => Mux(d, 0.U, r.realDestSize)}) 252780712aaSxiaofeibao-xjtu val commitSizeSumSeq = VecInit((0 until CommitWidth).map(i => realDestSizeSeq.take(i + 1).reduce(_ +& _))) 253780712aaSxiaofeibao-xjtu val walkSizeSumSeq = VecInit((0 until CommitWidth).map(i => walkDestSizeSeq.take(i + 1).reduce(_ +& _))) 254780712aaSxiaofeibao-xjtu val commitSizeSumCond = VecInit(commitValidThisLine.zip(hasCommitted).map{case (c,h) => (c || h) && io.commits.isCommit}) 255780712aaSxiaofeibao-xjtu val walkSizeSumCond = VecInit(io.commits.walkValid.zip(donotNeedWalk).map{case (w,d) => (w || d) && io.commits.isWalk}) 256cda1c534Sxiaofeibao-xjtu val commitSizeSum = PriorityMuxDefault(commitSizeSumCond.reverse.zip(commitSizeSumSeq.reverse), 0.U) 257cda1c534Sxiaofeibao-xjtu val walkSizeSum = PriorityMuxDefault(walkSizeSumCond.reverse.zip(walkSizeSumSeq.reverse), 0.U) 25844369838SXuan Hu 25965f65924SXuan Hu rab.io.fromRob.commitSize := commitSizeSum 26065f65924SXuan Hu rab.io.fromRob.walkSize := walkSizeSum 261c4b56310SHaojin Tang rab.io.snpt := io.snpt 2629b9e991bSHaojin Tang rab.io.snpt.snptEnq := snptEnq 263a8db15d8Sfdy 264a8db15d8Sfdy io.rabCommits := rab.io.commits 265cda1c534Sxiaofeibao-xjtu io.diffCommits.foreach(_ := rab.io.diffCommits.get) 266a8db15d8Sfdy 2679aca92b9SYinan Xu /** 2684c7680e0SXuan Hu * connection of [[vtypeBuffer]] 2694c7680e0SXuan Hu */ 2704c7680e0SXuan Hu 2714c7680e0SXuan Hu vtypeBuffer.io.redirect.valid := io.redirect.valid 2724c7680e0SXuan Hu 2734c7680e0SXuan Hu vtypeBuffer.io.req.zip(io.enq.req).map { case (sink, source) => 2744c7680e0SXuan Hu sink.valid := source.valid && io.enq.canAccept 2754c7680e0SXuan Hu sink.bits := source.bits 2764c7680e0SXuan Hu } 2774c7680e0SXuan Hu 2783e7f8698SXuan Hu private val commitIsVTypeVec = VecInit(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.isVset }) 2794c30949dSxiao feibao private val walkIsVTypeVec = VecInit(io.commits.walkValid.zip(walkInfo).map { case (valid, info) => io.commits.isWalk && valid && info.isVset }) 2804c7680e0SXuan Hu vtypeBuffer.io.fromRob.commitSize := PopCount(commitIsVTypeVec) 2814c7680e0SXuan Hu vtypeBuffer.io.fromRob.walkSize := PopCount(walkIsVTypeVec) 2824c7680e0SXuan Hu vtypeBuffer.io.snpt := io.snpt 2834c7680e0SXuan Hu vtypeBuffer.io.snpt.snptEnq := snptEnq 28486727929Ssinsanction io.toDecode.isResumeVType := vtypeBuffer.io.toDecode.isResumeVType 28581535d7bSsinsanction io.toDecode.commitVType := vtypeBuffer.io.toDecode.commitVType 28681535d7bSsinsanction io.toDecode.walkVType := vtypeBuffer.io.toDecode.walkVType 2874c7680e0SXuan Hu 288780712aaSxiaofeibao-xjtu 2899aca92b9SYinan Xu // When blockBackward instruction leaves Rob (commit or walk), hasBlockBackward should be set to false.B 2909aca92b9SYinan Xu // To reduce registers usage, for hasBlockBackward cases, we allow enqueue after ROB is empty. 291780712aaSxiaofeibao-xjtu when(isEmpty) { 292780712aaSxiaofeibao-xjtu hasBlockBackward := false.B 293780712aaSxiaofeibao-xjtu } 2949aca92b9SYinan Xu // When any instruction commits, hasNoSpecExec should be set to false.B 295780712aaSxiaofeibao-xjtu when(io.commits.hasWalkInstr || io.commits.hasCommitInstr) { 296780712aaSxiaofeibao-xjtu hasWaitForward := false.B 297780712aaSxiaofeibao-xjtu } 2985c95ea2eSYinan Xu 2995c95ea2eSYinan Xu // The wait-for-interrupt (WFI) instruction waits in the ROB until an interrupt might need servicing. 3005c95ea2eSYinan Xu // io.csr.wfiEvent will be asserted if the WFI can resume execution, and we change the state to s_wfi_idle. 3015c95ea2eSYinan Xu // It does not affect how interrupts are serviced. Note that WFI is noSpecExec and it does not trigger interrupts. 3025c95ea2eSYinan Xu val hasWFI = RegInit(false.B) 3035c95ea2eSYinan Xu io.cpu_halt := hasWFI 304342656a5SYinan Xu // WFI Timeout: 2^20 = 1M cycles 305342656a5SYinan Xu val wfi_cycles = RegInit(0.U(20.W)) 306342656a5SYinan Xu when(hasWFI) { 307342656a5SYinan Xu wfi_cycles := wfi_cycles + 1.U 308342656a5SYinan Xu }.elsewhen(!hasWFI && RegNext(hasWFI)) { 309342656a5SYinan Xu wfi_cycles := 0.U 310342656a5SYinan Xu } 311342656a5SYinan Xu val wfi_timeout = wfi_cycles.andR 312342656a5SYinan Xu when(RegNext(RegNext(io.csr.wfiEvent)) || io.flushOut.valid || wfi_timeout) { 3135c95ea2eSYinan Xu hasWFI := false.B 314b6900d94SYinan Xu } 3159aca92b9SYinan Xu 3169aca92b9SYinan Xu for (i <- 0 until RenameWidth) { 3179aca92b9SYinan Xu // we don't check whether io.redirect is valid here since redirect has higher priority 3189aca92b9SYinan Xu when(canEnqueue(i)) { 3196ab6918fSYinan Xu val enqUop = io.enq.req(i).bits 3206474c47fSYinan Xu val enqIndex = allocatePtrVec(i).value 3219aca92b9SYinan Xu // store uop in data module and debug_microOp Vec 3226474c47fSYinan Xu debug_microOp(enqIndex) := enqUop 3236474c47fSYinan Xu debug_microOp(enqIndex).debugInfo.dispatchTime := timer 3246474c47fSYinan Xu debug_microOp(enqIndex).debugInfo.enqRsTime := timer 3256474c47fSYinan Xu debug_microOp(enqIndex).debugInfo.selectTime := timer 3266474c47fSYinan Xu debug_microOp(enqIndex).debugInfo.issueTime := timer 3276474c47fSYinan Xu debug_microOp(enqIndex).debugInfo.writebackTime := timer 3288744445eSMaxpicca-Li debug_microOp(enqIndex).debugInfo.tlbFirstReqTime := timer 3298744445eSMaxpicca-Li debug_microOp(enqIndex).debugInfo.tlbRespTime := timer 3308744445eSMaxpicca-Li debug_lsInfo(enqIndex) := DebugLsInfo.init 331d2b20d1aSTang Haojin debug_lsTopdownInfo(enqIndex) := LsTopdownInfo.init 332d2b20d1aSTang Haojin debug_lqIdxValid(enqIndex) := false.B 333d2b20d1aSTang Haojin debug_lsIssued(enqIndex) := false.B 3343b739f49SXuan Hu when (enqUop.waitForward) { 3353b739f49SXuan Hu hasWaitForward := true.B 3369aca92b9SYinan Xu } 337f7af4c74Schengguanghui val enqHasTriggerCanFire = io.enq.req(i).bits.trigger.getFrontendCanFire 3383b739f49SXuan Hu val enqHasException = ExceptionNO.selectFrontend(enqUop.exceptionVec).asUInt.orR 339af2f7849Shappy-lx // the begin instruction of Svinval enqs so mark doingSvinval as true to indicate this process 340780712aaSxiaofeibao-xjtu when(!enqHasTriggerCanFire && !enqHasException && enqUop.isSvinvalBegin(enqUop.flushPipe)) { 341af2f7849Shappy-lx doingSvinval := true.B 342af2f7849Shappy-lx } 343af2f7849Shappy-lx // the end instruction of Svinval enqs so clear doingSvinval 344780712aaSxiaofeibao-xjtu when(!enqHasTriggerCanFire && !enqHasException && enqUop.isSvinvalEnd(enqUop.flushPipe)) { 345af2f7849Shappy-lx doingSvinval := false.B 346af2f7849Shappy-lx } 347af2f7849Shappy-lx // when we are in the process of Svinval software code area , only Svinval.vma and end instruction of Svinval can appear 3483b739f49SXuan Hu assert(!doingSvinval || (enqUop.isSvinval(enqUop.flushPipe) || enqUop.isSvinvalEnd(enqUop.flushPipe))) 349f7af4c74Schengguanghui when(enqUop.isWFI && !enqHasException && !enqHasTriggerCanFire) { 3505c95ea2eSYinan Xu hasWFI := true.B 351b6900d94SYinan Xu } 352e4f69d78Ssfencevma 353780712aaSxiaofeibao-xjtu robEntries(enqIndex).mmio := false.B 354780712aaSxiaofeibao-xjtu robEntries(enqIndex).vls := enqUop.vlsInstr 3559aca92b9SYinan Xu } 3569aca92b9SYinan Xu } 357*3b601ae0SXuan Hu 358*3b601ae0SXuan Hu for (i <- 0 until RenameWidth) { 359*3b601ae0SXuan Hu val enqUop = io.enq.req(i) 360*3b601ae0SXuan Hu when(enqUop.valid && enqUop.bits.blockBackward && io.enq.canAccept) { 361*3b601ae0SXuan Hu hasBlockBackward := true.B 362*3b601ae0SXuan Hu } 363*3b601ae0SXuan Hu } 364*3b601ae0SXuan Hu 365a8db15d8Sfdy val dispatchNum = Mux(io.enq.canAccept, PopCount(io.enq.req.map(req => req.valid && req.bits.firstUop)), 0.U) 36675b25016SYinan Xu io.enq.isEmpty := RegNext(isEmpty && !VecInit(io.enq.req.map(_.valid)).asUInt.orR) 3679aca92b9SYinan Xu 36809309bdbSYinan Xu when(!io.wfi_enable) { 36909309bdbSYinan Xu hasWFI := false.B 37009309bdbSYinan Xu } 3714aa9ed34Sfdy // sel vsetvl's flush position 3724aa9ed34Sfdy val vs_idle :: vs_waitVinstr :: vs_waitFlush :: Nil = Enum(3) 3734aa9ed34Sfdy val vsetvlState = RegInit(vs_idle) 3744aa9ed34Sfdy 3754aa9ed34Sfdy val firstVInstrFtqPtr = RegInit(0.U.asTypeOf(new FtqPtr)) 3764aa9ed34Sfdy val firstVInstrFtqOffset = RegInit(0.U.asTypeOf(UInt(log2Up(PredictWidth).W))) 3774aa9ed34Sfdy val firstVInstrRobIdx = RegInit(0.U.asTypeOf(new RobPtr)) 3784aa9ed34Sfdy 3794aa9ed34Sfdy val enq0 = io.enq.req(0) 380d91483a6Sfdy val enq0IsVset = enq0.bits.isVset && enq0.bits.lastUop && canEnqueue(0) 3813b739f49SXuan Hu val enq0IsVsetFlush = enq0IsVset && enq0.bits.flushPipe 382239413e5SXuan Hu val enqIsVInstrVec = io.enq.req.zip(canEnqueue).map { case (req, fire) => FuType.isVArith(req.bits.fuType) && fire } 3834aa9ed34Sfdy // for vs_idle 3844aa9ed34Sfdy val firstVInstrIdle = PriorityMux(enqIsVInstrVec.zip(io.enq.req).drop(1) :+ (true.B, 0.U.asTypeOf(io.enq.req(0).cloneType))) 3854aa9ed34Sfdy // for vs_waitVinstr 3864aa9ed34Sfdy val enqIsVInstrOrVset = (enqIsVInstrVec(0) || enq0IsVset) +: enqIsVInstrVec.drop(1) 3874aa9ed34Sfdy val firstVInstrWait = PriorityMux(enqIsVInstrOrVset, io.enq.req) 3884aa9ed34Sfdy when(vsetvlState === vs_idle) { 3893b739f49SXuan Hu firstVInstrFtqPtr := firstVInstrIdle.bits.ftqPtr 3903b739f49SXuan Hu firstVInstrFtqOffset := firstVInstrIdle.bits.ftqOffset 3914aa9ed34Sfdy firstVInstrRobIdx := firstVInstrIdle.bits.robIdx 3924aa9ed34Sfdy }.elsewhen(vsetvlState === vs_waitVinstr) { 393a8db15d8Sfdy when(Cat(enqIsVInstrOrVset).orR) { 3943b739f49SXuan Hu firstVInstrFtqPtr := firstVInstrWait.bits.ftqPtr 3953b739f49SXuan Hu firstVInstrFtqOffset := firstVInstrWait.bits.ftqOffset 3964aa9ed34Sfdy firstVInstrRobIdx := firstVInstrWait.bits.robIdx 3974aa9ed34Sfdy } 398a8db15d8Sfdy } 3994aa9ed34Sfdy 4004aa9ed34Sfdy val hasVInstrAfterI = Cat(enqIsVInstrVec(0)).orR 401a8db15d8Sfdy when(vsetvlState === vs_idle && !io.redirect.valid) { 4024aa9ed34Sfdy when(enq0IsVsetFlush) { 4034aa9ed34Sfdy vsetvlState := Mux(hasVInstrAfterI, vs_waitFlush, vs_waitVinstr) 4044aa9ed34Sfdy } 4054aa9ed34Sfdy }.elsewhen(vsetvlState === vs_waitVinstr) { 4064aa9ed34Sfdy when(io.redirect.valid) { 4074aa9ed34Sfdy vsetvlState := vs_idle 4084aa9ed34Sfdy }.elsewhen(Cat(enqIsVInstrOrVset).orR) { 4094aa9ed34Sfdy vsetvlState := vs_waitFlush 4104aa9ed34Sfdy } 4114aa9ed34Sfdy }.elsewhen(vsetvlState === vs_waitFlush) { 4124aa9ed34Sfdy when(io.redirect.valid) { 4134aa9ed34Sfdy vsetvlState := vs_idle 4144aa9ed34Sfdy } 4154aa9ed34Sfdy } 41609309bdbSYinan Xu 417d2b20d1aSTang Haojin // lqEnq 418d2b20d1aSTang Haojin io.debugEnqLsq.needAlloc.map(_(0)).zip(io.debugEnqLsq.req).foreach { case (alloc, req) => 419d2b20d1aSTang Haojin when(io.debugEnqLsq.canAccept && alloc && req.valid) { 420d2b20d1aSTang Haojin debug_microOp(req.bits.robIdx.value).lqIdx := req.bits.lqIdx 421d2b20d1aSTang Haojin debug_lqIdxValid(req.bits.robIdx.value) := true.B 422d2b20d1aSTang Haojin } 423d2b20d1aSTang Haojin } 424d2b20d1aSTang Haojin 425d2b20d1aSTang Haojin // lsIssue 426d2b20d1aSTang Haojin when(io.debugHeadLsIssue) { 427d2b20d1aSTang Haojin debug_lsIssued(deqPtr.value) := true.B 428d2b20d1aSTang Haojin } 429d2b20d1aSTang Haojin 4309aca92b9SYinan Xu /** 4319aca92b9SYinan Xu * Writeback (from execution units) 4329aca92b9SYinan Xu */ 4333b739f49SXuan Hu for (wb <- exuWBs) { 4346ab6918fSYinan Xu when(wb.valid) { 4353b739f49SXuan Hu val wbIdx = wb.bits.robIdx.value 4366ab6918fSYinan Xu debug_exuData(wbIdx) := wb.bits.data 4376ab6918fSYinan Xu debug_exuDebug(wbIdx) := wb.bits.debug 4383b739f49SXuan Hu debug_microOp(wbIdx).debugInfo.enqRsTime := wb.bits.debugInfo.enqRsTime 4393b739f49SXuan Hu debug_microOp(wbIdx).debugInfo.selectTime := wb.bits.debugInfo.selectTime 4403b739f49SXuan Hu debug_microOp(wbIdx).debugInfo.issueTime := wb.bits.debugInfo.issueTime 4413b739f49SXuan Hu debug_microOp(wbIdx).debugInfo.writebackTime := wb.bits.debugInfo.writebackTime 4429aca92b9SYinan Xu 443b211808bShappy-lx // debug for lqidx and sqidx 444141a6449SXuan Hu debug_microOp(wbIdx).lqIdx := wb.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr)) 445141a6449SXuan Hu debug_microOp(wbIdx).sqIdx := wb.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr)) 446b211808bShappy-lx 4479aca92b9SYinan Xu val debug_Uop = debug_microOp(wbIdx) 4489aca92b9SYinan Xu XSInfo(true.B, 4493b739f49SXuan Hu p"writebacked pc 0x${Hexadecimal(debug_Uop.pc)} wen ${debug_Uop.rfWen} " + 4503b739f49SXuan Hu p"data 0x${Hexadecimal(wb.bits.data)} ldst ${debug_Uop.ldest} pdst ${debug_Uop.pdest} " + 4513b739f49SXuan Hu p"skip ${wb.bits.debug.isMMIO} robIdx: ${wb.bits.robIdx}\n" 4529aca92b9SYinan Xu ) 4539aca92b9SYinan Xu } 4549aca92b9SYinan Xu } 4553b739f49SXuan Hu 4563b739f49SXuan Hu val writebackNum = PopCount(exuWBs.map(_.valid)) 4579aca92b9SYinan Xu XSInfo(writebackNum =/= 0.U, "writebacked %d insts\n", writebackNum) 4589aca92b9SYinan Xu 459e4f69d78Ssfencevma for (i <- 0 until LoadPipelineWidth) { 460e4f69d78Ssfencevma when(RegNext(io.lsq.mmio(i))) { 461780712aaSxiaofeibao-xjtu robEntries(RegEnable(io.lsq.uop(i).robIdx, io.lsq.mmio(i)).value).mmio := true.B 462e4f69d78Ssfencevma } 463e4f69d78Ssfencevma } 4649aca92b9SYinan Xu 465780712aaSxiaofeibao-xjtu 4669aca92b9SYinan Xu /** 4679aca92b9SYinan Xu * RedirectOut: Interrupt and Exceptions 4689aca92b9SYinan Xu */ 469ffebba96Sxiao feibao val deqDispatchData = robEntries(deqPtr.value) 4709aca92b9SYinan Xu val debug_deqUop = debug_microOp(deqPtr.value) 4719aca92b9SYinan Xu 4729aca92b9SYinan Xu val intrBitSetReg = RegNext(io.csr.intrBitSet) 4731bd36f96Sxiao feibao val intrEnable = intrBitSetReg && !hasWaitForward && robDeqGroup(deqPtr.value(bankAddrWidth-1,0)).interrupt_safe 4749aca92b9SYinan Xu val deqHasExceptionOrFlush = exceptionDataRead.valid && exceptionDataRead.bits.robIdx === deqPtr 47584e47f35SLi Qianruo val deqHasException = deqHasExceptionOrFlush && (exceptionDataRead.bits.exceptionVec.asUInt.orR || 476f7af4c74Schengguanghui exceptionDataRead.bits.singleStep || exceptionDataRead.bits.trigger.canFire) 4779aca92b9SYinan Xu val deqHasFlushPipe = deqHasExceptionOrFlush && exceptionDataRead.bits.flushPipe 4789aca92b9SYinan Xu val deqHasReplayInst = deqHasExceptionOrFlush && exceptionDataRead.bits.replayInst 479780712aaSxiaofeibao-xjtu val exceptionEnable = robEntries(deqPtr.value).isWritebacked && deqHasException 48072951335SLi Qianruo 48184e47f35SLi Qianruo XSDebug(deqHasException && exceptionDataRead.bits.singleStep, "Debug Mode: Deq has singlestep exception\n") 482f7af4c74Schengguanghui XSDebug(deqHasException && exceptionDataRead.bits.trigger.getFrontendCanFire, "Debug Mode: Deq has frontend trigger exception\n") 483f7af4c74Schengguanghui XSDebug(deqHasException && exceptionDataRead.bits.trigger.getBackendCanFire, "Debug Mode: Deq has backend trigger exception\n") 48484e47f35SLi Qianruo 485780712aaSxiaofeibao-xjtu val isFlushPipe = robEntries(deqPtr.value).isWritebacked && (deqHasFlushPipe || deqHasReplayInst) 4869aca92b9SYinan Xu 487780712aaSxiaofeibao-xjtu val isVsetFlushPipe = robEntries(deqPtr.value).isWritebacked && deqHasFlushPipe && exceptionDataRead.bits.isVset 488a8db15d8Sfdy // val needModifyFtqIdxOffset = isVsetFlushPipe && (vsetvlState === vs_waitFlush) 489a8db15d8Sfdy val needModifyFtqIdxOffset = false.B 490a8db15d8Sfdy io.isVsetFlushPipe := isVsetFlushPipe 491f4b2089aSYinan Xu // io.flushOut will trigger redirect at the next cycle. 492f4b2089aSYinan Xu // Block any redirect or commit at the next cycle. 493f4b2089aSYinan Xu val lastCycleFlush = RegNext(io.flushOut.valid) 494f4b2089aSYinan Xu 495780712aaSxiaofeibao-xjtu io.flushOut.valid := (state === s_idle) && robEntries(deqPtr.value).valid && (intrEnable || exceptionEnable || isFlushPipe) && !lastCycleFlush 496f4b2089aSYinan Xu io.flushOut.bits := DontCare 49714a67055Ssfencevma io.flushOut.bits.isRVC := deqDispatchData.isRVC 4984aa9ed34Sfdy io.flushOut.bits.robIdx := Mux(needModifyFtqIdxOffset, firstVInstrRobIdx, deqPtr) 4994aa9ed34Sfdy io.flushOut.bits.ftqIdx := Mux(needModifyFtqIdxOffset, firstVInstrFtqPtr, deqDispatchData.ftqIdx) 5004aa9ed34Sfdy io.flushOut.bits.ftqOffset := Mux(needModifyFtqIdxOffset, firstVInstrFtqOffset, deqDispatchData.ftqOffset) 5014aa9ed34Sfdy io.flushOut.bits.level := Mux(deqHasReplayInst || intrEnable || exceptionEnable || needModifyFtqIdxOffset, RedirectLevel.flush, RedirectLevel.flushAfter) // TODO use this to implement "exception next" 502f4b2089aSYinan Xu io.flushOut.bits.interrupt := true.B 5039aca92b9SYinan Xu XSPerfAccumulate("interrupt_num", io.flushOut.valid && intrEnable) 5049aca92b9SYinan Xu XSPerfAccumulate("exception_num", io.flushOut.valid && exceptionEnable) 5059aca92b9SYinan Xu XSPerfAccumulate("flush_pipe_num", io.flushOut.valid && isFlushPipe) 5069aca92b9SYinan Xu XSPerfAccumulate("replay_inst_num", io.flushOut.valid && isFlushPipe && deqHasReplayInst) 5079aca92b9SYinan Xu 508780712aaSxiaofeibao-xjtu val exceptionHappen = (state === s_idle) && robEntries(deqPtr.value).valid && (intrEnable || exceptionEnable) && !lastCycleFlush 5099aca92b9SYinan Xu io.exception.valid := RegNext(exceptionHappen) 5103b739f49SXuan Hu io.exception.bits.pc := RegEnable(debug_deqUop.pc, exceptionHappen) 5116f483f86SXuan Hu io.exception.bits.gpaddr := io.readGPAMemData 5123b739f49SXuan Hu io.exception.bits.instr := RegEnable(debug_deqUop.instr, exceptionHappen) 5133b739f49SXuan Hu io.exception.bits.commitType := RegEnable(deqDispatchData.commitType, exceptionHappen) 5143b739f49SXuan Hu io.exception.bits.exceptionVec := RegEnable(exceptionDataRead.bits.exceptionVec, exceptionHappen) 5153b739f49SXuan Hu io.exception.bits.singleStep := RegEnable(exceptionDataRead.bits.singleStep, exceptionHappen) 5163b739f49SXuan Hu io.exception.bits.crossPageIPFFix := RegEnable(exceptionDataRead.bits.crossPageIPFFix, exceptionHappen) 5179aca92b9SYinan Xu io.exception.bits.isInterrupt := RegEnable(intrEnable, exceptionHappen) 518e25e4d90SXuan Hu io.exception.bits.isHls := RegEnable(deqDispatchData.isHls, exceptionHappen) 519780712aaSxiaofeibao-xjtu io.exception.bits.vls := RegEnable(robEntries(deqPtr.value).vls, exceptionHappen) 520f7af4c74Schengguanghui io.exception.bits.trigger := RegEnable(exceptionDataRead.bits.trigger, exceptionHappen) 521be7922edSzhanglinjuan io.csr.vstart.valid := RegEnable(exceptionDataRead.bits.vstartEn, false.B, exceptionHappen) 522e703da02SzhanglyGit io.csr.vstart.bits := RegEnable(exceptionDataRead.bits.vstart, exceptionHappen) 5239aca92b9SYinan Xu 5246f483f86SXuan Hu // data will be one cycle after valid 5256f483f86SXuan Hu io.readGPAMemAddr.valid := exceptionHappen 5266f483f86SXuan Hu io.readGPAMemAddr.bits.ftqPtr := exceptionDataRead.bits.ftqPtr 5276f483f86SXuan Hu io.readGPAMemAddr.bits.ftqOffset := exceptionDataRead.bits.ftqOffset 5286f483f86SXuan Hu 5299aca92b9SYinan Xu XSDebug(io.flushOut.valid, 5303b739f49SXuan Hu p"generate redirect: pc 0x${Hexadecimal(io.exception.bits.pc)} intr $intrEnable " + 5319aca92b9SYinan Xu p"excp $exceptionEnable flushPipe $isFlushPipe " + 5329aca92b9SYinan Xu p"Trap_target 0x${Hexadecimal(io.csr.trapTarget)} exceptionVec ${Binary(exceptionDataRead.bits.exceptionVec.asUInt)}\n") 5339aca92b9SYinan Xu 5349aca92b9SYinan Xu 5359aca92b9SYinan Xu /** 5369aca92b9SYinan Xu * Commits (and walk) 5379aca92b9SYinan Xu * They share the same width. 5389aca92b9SYinan Xu */ 539780712aaSxiaofeibao-xjtu // T redirect.valid, T+1 use walkPtrVec read robEntries, T+2 start walk, shouldWalkVec used in T+2 540780712aaSxiaofeibao-xjtu val shouldWalkVec = Wire(Vec(CommitWidth,Bool())) 541780712aaSxiaofeibao-xjtu val walkingPtrVec = RegNext(walkPtrVec) 542780712aaSxiaofeibao-xjtu when(io.redirect.valid){ 543780712aaSxiaofeibao-xjtu shouldWalkVec := 0.U.asTypeOf(shouldWalkVec) 544780712aaSxiaofeibao-xjtu }.elsewhen(RegNext(io.redirect.valid)){ 545780712aaSxiaofeibao-xjtu shouldWalkVec := 0.U.asTypeOf(shouldWalkVec) 546780712aaSxiaofeibao-xjtu }.elsewhen(state === s_walk){ 547780712aaSxiaofeibao-xjtu shouldWalkVec := VecInit(walkingPtrVec.map(_ <= lastWalkPtr).zip(donotNeedWalk).map(x => x._1 && !x._2)) 548780712aaSxiaofeibao-xjtu }.otherwise( 549780712aaSxiaofeibao-xjtu shouldWalkVec := 0.U.asTypeOf(shouldWalkVec) 550780712aaSxiaofeibao-xjtu ) 551c0f8424bSzhanglyGit val walkFinished = walkPtrTrue > lastWalkPtr 55265f65924SXuan Hu rab.io.fromRob.walkEnd := state === s_walk && walkFinished 5534c7680e0SXuan Hu vtypeBuffer.io.fromRob.walkEnd := state === s_walk && walkFinished 5549aca92b9SYinan Xu 5559aca92b9SYinan Xu require(RenameWidth <= CommitWidth) 5569aca92b9SYinan Xu 5579aca92b9SYinan Xu // wiring to csr 558f1ba628bSHaojin Tang val (wflags, dirtyFs) = (0 until CommitWidth).map(i => { 5596474c47fSYinan Xu val v = io.commits.commitValid(i) 5609aca92b9SYinan Xu val info = io.commits.info(i) 561780712aaSxiaofeibao-xjtu (v & info.wflags, v & info.dirtyFs) 5629aca92b9SYinan Xu }).unzip 5639aca92b9SYinan Xu val fflags = Wire(Valid(UInt(5.W))) 5646474c47fSYinan Xu fflags.valid := io.commits.isCommit && VecInit(wflags).asUInt.orR 5659aca92b9SYinan Xu fflags.bits := wflags.zip(fflagsDataRead).map({ 5669aca92b9SYinan Xu case (w, f) => Mux(w, f, 0.U) 5679aca92b9SYinan Xu }).reduce(_ | _) 5683af3539fSZiyue Zhang val dirtyVs = (0 until CommitWidth).map(i => { 5693af3539fSZiyue Zhang val v = io.commits.commitValid(i) 5703af3539fSZiyue Zhang val info = io.commits.info(i) 5713af3539fSZiyue Zhang v & info.dirtyVs 5723af3539fSZiyue Zhang }) 573f1ba628bSHaojin Tang val dirty_fs = io.commits.isCommit && VecInit(dirtyFs).asUInt.orR 5743af3539fSZiyue Zhang val dirty_vs = io.commits.isCommit && VecInit(dirtyVs).asUInt.orR 5759aca92b9SYinan Xu 576a8db15d8Sfdy val vxsat = Wire(Valid(Bool())) 577a8db15d8Sfdy vxsat.valid := io.commits.isCommit && vxsat.bits 578a8db15d8Sfdy vxsat.bits := io.commits.commitValid.zip(vxsatDataRead).map { 579a8db15d8Sfdy case (valid, vxsat) => valid & vxsat 580a8db15d8Sfdy }.reduce(_ | _) 581a8db15d8Sfdy 5829aca92b9SYinan Xu // when mispredict branches writeback, stop commit in the next 2 cycles 5839aca92b9SYinan Xu // TODO: don't check all exu write back 5843b739f49SXuan Hu val misPredWb = Cat(VecInit(redirectWBs.map(wb => 5852f2ee3b1SXuan Hu wb.bits.redirect.get.bits.cfiUpdate.isMisPred && wb.bits.redirect.get.valid && wb.valid 58683ba63b3SXuan Hu ).toSeq)).orR 5879aca92b9SYinan Xu val misPredBlockCounter = Reg(UInt(3.W)) 5889aca92b9SYinan Xu misPredBlockCounter := Mux(misPredWb, 5899aca92b9SYinan Xu "b111".U, 5909aca92b9SYinan Xu misPredBlockCounter >> 1.U 5919aca92b9SYinan Xu ) 5929aca92b9SYinan Xu val misPredBlock = misPredBlockCounter(0) 593780712aaSxiaofeibao-xjtu val blockCommit = misPredBlock || lastCycleFlush || hasWFI || io.redirect.valid 5949aca92b9SYinan Xu 595ccfddc82SHaojin Tang io.commits.isWalk := state === s_walk 5966474c47fSYinan Xu io.commits.isCommit := state === s_idle && !blockCommit 597780712aaSxiaofeibao-xjtu 598780712aaSxiaofeibao-xjtu val walk_v = VecInit(walkingPtrVec.map(ptr => robEntries(ptr.value).valid)) 599780712aaSxiaofeibao-xjtu val commit_vDeqGroup = VecInit(robDeqGroup.map(_.commit_v)) 600780712aaSxiaofeibao-xjtu val commit_wDeqGroup = VecInit(robDeqGroup.map(_.commit_w)) 601780712aaSxiaofeibao-xjtu val realCommitLast = deqPtrVec(0).lineHeadPtr + Fill(bankAddrWidth, 1.U) 602780712aaSxiaofeibao-xjtu val commit_exception = exceptionDataRead.valid && !isAfter(exceptionDataRead.bits.robIdx, realCommitLast) 603780712aaSxiaofeibao-xjtu val commit_block = VecInit((0 until CommitWidth).map(i => !commit_wDeqGroup(i) && !hasCommitted(i))) 6049aca92b9SYinan Xu val allowOnlyOneCommit = commit_exception || intrBitSetReg 6059aca92b9SYinan Xu // for instructions that may block others, we don't allow them to commit 606780712aaSxiaofeibao-xjtu io.commits.commitValid := PriorityMux(commitValidThisLine, (0 until CommitWidth).map(i => (commitValidThisLine.asUInt >> i).asUInt.asTypeOf(io.commits.commitValid))) 6079aca92b9SYinan Xu for (i <- 0 until CommitWidth) { 6089aca92b9SYinan Xu // defaults: state === s_idle and instructions commit 6099aca92b9SYinan Xu // when intrBitSetReg, allow only one instruction to commit at each clock cycle 610780712aaSxiaofeibao-xjtu val isBlocked = intrEnable || deqHasException || deqHasReplayInst 611780712aaSxiaofeibao-xjtu val isBlockedByOlder = if (i != 0) commit_block.asUInt(i, 0).orR || allowOnlyOneCommit && !hasCommitted.asUInt(i - 1, 0).andR else false.B 612780712aaSxiaofeibao-xjtu commitValidThisLine(i) := commit_vDeqGroup(i) && commit_wDeqGroup(i) && !isBlocked && !isBlockedByOlder && !hasCommitted(i) 613780712aaSxiaofeibao-xjtu io.commits.info(i) := commitInfo(i) 614fa7f2c26STang Haojin io.commits.robIdx(i) := deqPtrVec(i) 6159aca92b9SYinan Xu 6166474c47fSYinan Xu io.commits.walkValid(i) := shouldWalkVec(i) 617935edac4STang Haojin when(state === s_walk) { 6186474c47fSYinan Xu when(io.commits.isWalk && state === s_walk && shouldWalkVec(i)) { 619ef8fa011SXuan Hu XSError(!walk_v(i), s"The walking entry($i) should be valid\n") 6206474c47fSYinan Xu } 6219aca92b9SYinan Xu } 6229aca92b9SYinan Xu 6236474c47fSYinan Xu XSInfo(io.commits.isCommit && io.commits.commitValid(i), 624c61abc0cSXuan Hu "retired pc %x wen %d ldest %d pdest %x data %x fflags: %b vxsat: %b\n", 6253b739f49SXuan Hu debug_microOp(deqPtrVec(i).value).pc, 6269aca92b9SYinan Xu io.commits.info(i).rfWen, 627780712aaSxiaofeibao-xjtu io.commits.info(i).debug_ldest.getOrElse(0.U), 628780712aaSxiaofeibao-xjtu io.commits.info(i).debug_pdest.getOrElse(0.U), 6299aca92b9SYinan Xu debug_exuData(deqPtrVec(i).value), 630a8db15d8Sfdy fflagsDataRead(i), 631a8db15d8Sfdy vxsatDataRead(i) 6329aca92b9SYinan Xu ) 6336474c47fSYinan Xu XSInfo(state === s_walk && io.commits.walkValid(i), "walked pc %x wen %d ldst %d data %x\n", 6343b739f49SXuan Hu debug_microOp(walkPtrVec(i).value).pc, 6359aca92b9SYinan Xu io.commits.info(i).rfWen, 636780712aaSxiaofeibao-xjtu io.commits.info(i).debug_ldest.getOrElse(0.U), 6379aca92b9SYinan Xu debug_exuData(walkPtrVec(i).value) 6389aca92b9SYinan Xu ) 6399aca92b9SYinan Xu } 6409aca92b9SYinan Xu 641a8db15d8Sfdy // sync fflags/dirty_fs/vxsat to csr 642780712aaSxiaofeibao-xjtu io.csr.fflags := RegNext(fflags) 643780712aaSxiaofeibao-xjtu io.csr.dirty_fs := RegNext(dirty_fs) 6443af3539fSZiyue Zhang io.csr.dirty_vs := RegNext(dirty_vs) 645780712aaSxiaofeibao-xjtu io.csr.vxsat := RegNext(vxsat) 6469aca92b9SYinan Xu 6474aa9ed34Sfdy // sync v csr to csr 648a8db15d8Sfdy // for difftest 6493691c4dfSfdy if (env.AlwaysBasicDiff || env.EnableDifftest) { 650cda1c534Sxiaofeibao-xjtu val isDiffWriteVconfigVec = io.diffCommits.get.commitValid.zip(io.diffCommits.get.info).map { case (valid, info) => valid && info.ldest === VCONFIG_IDX.U && info.vecWen }.reverse 651cda1c534Sxiaofeibao-xjtu io.csr.vcsrFlag := RegNext(io.diffCommits.get.isCommit && Cat(isDiffWriteVconfigVec).orR) 6523691c4dfSfdy } 6533691c4dfSfdy else { 6543691c4dfSfdy io.csr.vcsrFlag := false.B 6553691c4dfSfdy } 6564aa9ed34Sfdy 6579aca92b9SYinan Xu // commit load/store to lsq 6586474c47fSYinan Xu val ldCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.LOAD)) 65986c54d62SXuan Hu // TODO: Check if meet the require that only set scommit when commit scala store uop 66025df626eSgood-circle val stCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.STORE && !robEntries(deqPtrVec(i).value).vls )) 66120a5248fSzhanglinjuan val deqPtrVec_next = Wire(Vec(CommitWidth, Output(new RobPtr))) 6626474c47fSYinan Xu io.lsq.lcommit := RegNext(Mux(io.commits.isCommit, PopCount(ldCommitVec), 0.U)) 6636474c47fSYinan Xu io.lsq.scommit := RegNext(Mux(io.commits.isCommit, PopCount(stCommitVec), 0.U)) 6646474c47fSYinan Xu // indicate a pending load or store 665780712aaSxiaofeibao-xjtu io.lsq.pendingld := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.LOAD && robEntries(deqPtr.value).valid && robEntries(deqPtr.value).mmio) 666552da88aSXuan Hu // TODO: Check if need deassert pendingst when it is vst 667780712aaSxiaofeibao-xjtu io.lsq.pendingst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && robEntries(deqPtr.value).valid) 668552da88aSXuan Hu // TODO: Check if set correctly when vector store is at the head of ROB 66925df626eSgood-circle io.lsq.pendingVst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && robEntries(deqPtr.value).valid && robEntries(deqPtr.value).vls) 6706474c47fSYinan Xu io.lsq.commit := RegNext(io.commits.isCommit && io.commits.commitValid(0)) 671e4f69d78Ssfencevma io.lsq.pendingPtr := RegNext(deqPtr) 67220a5248fSzhanglinjuan io.lsq.pendingPtrNext := RegNext(deqPtrVec_next.head) 6739aca92b9SYinan Xu 6749aca92b9SYinan Xu /** 6759aca92b9SYinan Xu * state changes 676ccfddc82SHaojin Tang * (1) redirect: switch to s_walk 677ccfddc82SHaojin Tang * (2) walk: when walking comes to the end, switch to s_idle 6789aca92b9SYinan Xu */ 6794c7680e0SXuan Hu val state_next = Mux( 680780712aaSxiaofeibao-xjtu io.redirect.valid || RegNext(io.redirect.valid), s_walk, 6814c7680e0SXuan Hu Mux( 6824c7680e0SXuan Hu state === s_walk && walkFinished && rab.io.status.walkEnd && vtypeBuffer.io.status.walkEnd, s_idle, 6834c7680e0SXuan Hu state 6844c7680e0SXuan Hu ) 6854c7680e0SXuan Hu ) 6867e8294acSYinan Xu XSPerfAccumulate("s_idle_to_idle", state === s_idle && state_next === s_idle) 6877e8294acSYinan Xu XSPerfAccumulate("s_idle_to_walk", state === s_idle && state_next === s_walk) 6887e8294acSYinan Xu XSPerfAccumulate("s_walk_to_idle", state === s_walk && state_next === s_idle) 6897e8294acSYinan Xu XSPerfAccumulate("s_walk_to_walk", state === s_walk && state_next === s_walk) 6909aca92b9SYinan Xu state := state_next 6919aca92b9SYinan Xu 6929aca92b9SYinan Xu /** 6939aca92b9SYinan Xu * pointers and counters 6949aca92b9SYinan Xu */ 695780712aaSxiaofeibao-xjtu val deqPtrGenModule = Module(new NewRobDeqPtrWrapper) 6969aca92b9SYinan Xu deqPtrGenModule.io.state := state 697cda1c534Sxiaofeibao-xjtu deqPtrGenModule.io.deq_v := commit_vDeqGroup 698cda1c534Sxiaofeibao-xjtu deqPtrGenModule.io.deq_w := commit_wDeqGroup 6999aca92b9SYinan Xu deqPtrGenModule.io.exception_state := exceptionDataRead 7009aca92b9SYinan Xu deqPtrGenModule.io.intrBitSetReg := intrBitSetReg 7013b739f49SXuan Hu deqPtrGenModule.io.hasNoSpecExec := hasWaitForward 7021bd36f96Sxiao feibao deqPtrGenModule.io.interrupt_safe := robDeqGroup(deqPtr.value(bankAddrWidth-1,0)).interrupt_safe 7036474c47fSYinan Xu deqPtrGenModule.io.blockCommit := blockCommit 704780712aaSxiaofeibao-xjtu deqPtrGenModule.io.hasCommitted := hasCommitted 705780712aaSxiaofeibao-xjtu deqPtrGenModule.io.allCommitted := allCommitted 7069aca92b9SYinan Xu deqPtrVec := deqPtrGenModule.io.out 70720a5248fSzhanglinjuan deqPtrVec_next := deqPtrGenModule.io.next_out 7089aca92b9SYinan Xu 7099aca92b9SYinan Xu val enqPtrGenModule = Module(new RobEnqPtrWrapper) 7109aca92b9SYinan Xu enqPtrGenModule.io.redirect := io.redirect 71144369838SXuan Hu enqPtrGenModule.io.allowEnqueue := allowEnqueue && rab.io.canEnq 7129aca92b9SYinan Xu enqPtrGenModule.io.hasBlockBackward := hasBlockBackward 713a8db15d8Sfdy enqPtrGenModule.io.enq := VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop)) 7146474c47fSYinan Xu enqPtrVec := enqPtrGenModule.io.out 7159aca92b9SYinan Xu 7169aca92b9SYinan Xu // next walkPtrVec: 7179aca92b9SYinan Xu // (1) redirect occurs: update according to state 718ccfddc82SHaojin Tang // (2) walk: move forwards 719780712aaSxiaofeibao-xjtu val deqPtrReadBank = deqPtrVec_next(0).lineHeadPtr 720780712aaSxiaofeibao-xjtu val deqPtrVecForWalk = VecInit((0 until CommitWidth).map(i => deqPtrReadBank + i.U)) 721780712aaSxiaofeibao-xjtu val snapPtrReadBank = snapshots(io.snpt.snptSelect)(0).lineHeadPtr 722780712aaSxiaofeibao-xjtu val snapPtrVecForWalk = VecInit((0 until CommitWidth).map(i => snapPtrReadBank + i.U)) 723c0f8424bSzhanglyGit val walkPtrVec_next: Vec[RobPtr] = Mux(io.redirect.valid, 724780712aaSxiaofeibao-xjtu Mux(io.snpt.useSnpt, snapPtrVecForWalk, deqPtrVecForWalk), 725780712aaSxiaofeibao-xjtu Mux((state === s_walk) && !walkFinished, VecInit(walkPtrVec.map(_ + CommitWidth.U)), walkPtrVec) 7269aca92b9SYinan Xu ) 727c0f8424bSzhanglyGit val walkPtrTrue_next: RobPtr = Mux(io.redirect.valid, 728c0f8424bSzhanglyGit Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect)(0), deqPtrVec_next(0)), 729c0f8424bSzhanglyGit Mux((state === s_walk) && !walkFinished, walkPtrVec_next.head, walkPtrTrue) 730c0f8424bSzhanglyGit ) 731780712aaSxiaofeibao-xjtu walkPtrHead := walkPtrVec_next.head 7329aca92b9SYinan Xu walkPtrVec := walkPtrVec_next 733c0f8424bSzhanglyGit walkPtrTrue := walkPtrTrue_next 734780712aaSxiaofeibao-xjtu // T io.redirect.valid, T+1 walkPtrLowBits update, T+2 donotNeedWalk update 735780712aaSxiaofeibao-xjtu val walkPtrLowBits = Reg(UInt(bankAddrWidth.W)) 736780712aaSxiaofeibao-xjtu when(io.redirect.valid){ 737780712aaSxiaofeibao-xjtu walkPtrLowBits := Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect)(0).value(bankAddrWidth-1, 0), deqPtrVec_next(0).value(bankAddrWidth-1, 0)) 738780712aaSxiaofeibao-xjtu } 739780712aaSxiaofeibao-xjtu when(io.redirect.valid) { 740780712aaSxiaofeibao-xjtu donotNeedWalk := Fill(donotNeedWalk.length, true.B).asTypeOf(donotNeedWalk) 741780712aaSxiaofeibao-xjtu }.elsewhen(RegNext(io.redirect.valid)){ 742780712aaSxiaofeibao-xjtu donotNeedWalk := (0 until CommitWidth).map(i => (i.U < walkPtrLowBits)) 743c0f8424bSzhanglyGit }.otherwise{ 744780712aaSxiaofeibao-xjtu donotNeedWalk := 0.U.asTypeOf(donotNeedWalk) 745c0f8424bSzhanglyGit } 746cda1c534Sxiaofeibao-xjtu walkDestSizeDeqGroup.zip(walkPtrVec_next).map { 747780712aaSxiaofeibao-xjtu case (reg, ptrNext) => reg := robEntries(deqPtr.value).realDestSize 748cda1c534Sxiaofeibao-xjtu } 74975b25016SYinan Xu val numValidEntries = distanceBetween(enqPtr, deqPtr) 750a8db15d8Sfdy val commitCnt = PopCount(io.commits.commitValid) 7519aca92b9SYinan Xu 752780712aaSxiaofeibao-xjtu allowEnqueue := numValidEntries + dispatchNum <= (RobSize - CommitWidth).U 7539aca92b9SYinan Xu 754ccfddc82SHaojin Tang val redirectWalkDistance = distanceBetween(io.redirect.bits.robIdx, deqPtrVec_next(0)) 7559aca92b9SYinan Xu when(io.redirect.valid) { 756dcf3a679STang Haojin lastWalkPtr := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx - 1.U, io.redirect.bits.robIdx) 7579aca92b9SYinan Xu } 7589aca92b9SYinan Xu 7599aca92b9SYinan Xu 7609aca92b9SYinan Xu /** 7619aca92b9SYinan Xu * States 7629aca92b9SYinan Xu * We put all the stage bits changes here. 763780712aaSxiaofeibao-xjtu * 7649aca92b9SYinan Xu * All events: (1) enqueue (dispatch); (2) writeback; (3) cancel; (4) dequeue (commit); 7659aca92b9SYinan Xu * All states: (1) valid; (2) writebacked; (3) flagBkup 7669aca92b9SYinan Xu */ 767cda1c534Sxiaofeibao-xjtu 768780712aaSxiaofeibao-xjtu val deqPtrGroup = Wire(Vec(2 * CommitWidth, new RobPtr)) 769780712aaSxiaofeibao-xjtu deqPtrGroup.zipWithIndex.map { case (deq, i) => deq := deqPtrVec(0) + i.U } 7709aca92b9SYinan Xu val commitReadAddr = Mux(state === s_idle, VecInit(deqPtrVec.map(_.value)), VecInit(walkPtrVec.map(_.value))) 7719aca92b9SYinan Xu 772780712aaSxiaofeibao-xjtu val redirectValidReg = RegNext(io.redirect.valid) 773780712aaSxiaofeibao-xjtu val redirectBegin = Reg(UInt(log2Up(RobSize).W)) 774780712aaSxiaofeibao-xjtu val redirectEnd = Reg(UInt(log2Up(RobSize).W)) 775ccfddc82SHaojin Tang when(io.redirect.valid){ 776780712aaSxiaofeibao-xjtu redirectBegin := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx.value - 1.U, io.redirect.bits.robIdx.value) 777780712aaSxiaofeibao-xjtu redirectEnd := enqPtr.value 778ccfddc82SHaojin Tang } 779780712aaSxiaofeibao-xjtu 780780712aaSxiaofeibao-xjtu // update robEntries valid 781780712aaSxiaofeibao-xjtu for (i <- 0 until RobSize) { 782780712aaSxiaofeibao-xjtu val enqOH = VecInit(canEnqueue.zip(allocatePtrVec.map(_.value === i.U)).map(x => x._1 && x._2)) 783780712aaSxiaofeibao-xjtu val commitCond = io.commits.isCommit && io.commits.commitValid.zip(deqPtrVec.map(_.value === i.U)).map(x => x._1 && x._2).reduce(_ || _) 784780712aaSxiaofeibao-xjtu assert(PopCount(enqOH) < 2.U, s"robEntries$i enqOH is not one hot") 785780712aaSxiaofeibao-xjtu val needFlush = redirectValidReg && Mux( 786780712aaSxiaofeibao-xjtu redirectEnd > redirectBegin, 787780712aaSxiaofeibao-xjtu (i.U > redirectBegin) && (i.U < redirectEnd), 788780712aaSxiaofeibao-xjtu (i.U > redirectBegin) || (i.U < redirectEnd) 789780712aaSxiaofeibao-xjtu ) 790780712aaSxiaofeibao-xjtu when(reset.asBool) { 791780712aaSxiaofeibao-xjtu robEntries(i).valid := false.B 792780712aaSxiaofeibao-xjtu }.elsewhen(commitCond) { 793780712aaSxiaofeibao-xjtu robEntries(i).valid := false.B 794780712aaSxiaofeibao-xjtu }.elsewhen(enqOH.asUInt.orR && !io.redirect.valid) { 795780712aaSxiaofeibao-xjtu robEntries(i).valid := true.B 796780712aaSxiaofeibao-xjtu }.elsewhen(needFlush){ 797780712aaSxiaofeibao-xjtu robEntries(i).valid := false.B 7989aca92b9SYinan Xu } 7999aca92b9SYinan Xu } 8009aca92b9SYinan Xu 8018744445eSMaxpicca-Li // debug_inst update 802870f462dSXuan Hu for (i <- 0 until (LduCnt + StaCnt)) { 8038744445eSMaxpicca-Li debug_lsInfo(io.debug_ls.debugLsInfo(i).s1_robIdx).s1SignalEnable(io.debug_ls.debugLsInfo(i)) 8048744445eSMaxpicca-Li debug_lsInfo(io.debug_ls.debugLsInfo(i).s2_robIdx).s2SignalEnable(io.debug_ls.debugLsInfo(i)) 8054d931b73SYanqin Li debug_lsInfo(io.debug_ls.debugLsInfo(i).s3_robIdx).s3SignalEnable(io.debug_ls.debugLsInfo(i)) 8068744445eSMaxpicca-Li } 807870f462dSXuan Hu for (i <- 0 until LduCnt) { 808d2b20d1aSTang Haojin debug_lsTopdownInfo(io.lsTopdownInfo(i).s1.robIdx).s1SignalEnable(io.lsTopdownInfo(i)) 809d2b20d1aSTang Haojin debug_lsTopdownInfo(io.lsTopdownInfo(i).s2.robIdx).s2SignalEnable(io.lsTopdownInfo(i)) 810d2b20d1aSTang Haojin } 8118744445eSMaxpicca-Li 812f7af4c74Schengguanghui // status field: writebacked 813f7af4c74Schengguanghui // enqueue logic set 6 writebacked to false 814f7af4c74Schengguanghui for (i <- 0 until RenameWidth) { 815f7af4c74Schengguanghui when(canEnqueue(i)) { 816f7af4c74Schengguanghui val enqHasException = ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec).asUInt.orR 817f7af4c74Schengguanghui val enqHasTriggerCanFire = io.enq.req(i).bits.trigger.getFrontendCanFire 818f7af4c74Schengguanghui val enqIsWritebacked = io.enq.req(i).bits.eliminatedMove 819f7af4c74Schengguanghui val isStu = FuType.isStore(io.enq.req(i).bits.fuType) 820780712aaSxiaofeibao-xjtu robEntries(allocatePtrVec(i).value).commitTrigger := enqIsWritebacked && !enqHasException && !enqHasTriggerCanFire && !isStu 821f7af4c74Schengguanghui } 822f7af4c74Schengguanghui } 823f7af4c74Schengguanghui when(exceptionGen.io.out.valid) { 824f7af4c74Schengguanghui val wbIdx = exceptionGen.io.out.bits.robIdx.value 825780712aaSxiaofeibao-xjtu robEntries(wbIdx).commitTrigger := true.B 826f7af4c74Schengguanghui } 827f7af4c74Schengguanghui 8289aca92b9SYinan Xu // writeback logic set numWbPorts writebacked to true 829a8db15d8Sfdy val blockWbSeq = Wire(Vec(exuWBs.length, Bool())) 830a8db15d8Sfdy blockWbSeq.map(_ := false.B) 831a8db15d8Sfdy for ((wb, blockWb) <- exuWBs.zip(blockWbSeq)) { 8326ab6918fSYinan Xu when(wb.valid) { 833f7af4c74Schengguanghui val wbIdx = wb.bits.robIdx.value 8343b739f49SXuan Hu val wbHasException = wb.bits.exceptionVec.getOrElse(0.U).asUInt.orR 835f7af4c74Schengguanghui val wbHasTriggerCanFire = wb.bits.trigger.getOrElse(0.U).asTypeOf(io.enq.req(0).bits.trigger).getBackendCanFire //Todo: wb.bits.trigger.getHitBackend 8363b739f49SXuan Hu val wbHasFlushPipe = wb.bits.flushPipe.getOrElse(false.B) 8373b739f49SXuan Hu val wbHasReplayInst = wb.bits.replay.getOrElse(false.B) //Todo: && wb.bits.replayInst 838f7af4c74Schengguanghui blockWb := wbHasException || wbHasFlushPipe || wbHasReplayInst || wbHasTriggerCanFire 839780712aaSxiaofeibao-xjtu robEntries(wbIdx).commitTrigger := !blockWb 8409aca92b9SYinan Xu } 8419aca92b9SYinan Xu } 842a8db15d8Sfdy 843a8db15d8Sfdy // if the first uop of an instruction is valid , write writebackedCounter 844a8db15d8Sfdy val uopEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid) 845a8db15d8Sfdy val instEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid && req.bits.firstUop) 846a8db15d8Sfdy val enqNeedWriteRFSeq = io.enq.req.map(_.bits.needWriteRf) 847a8db15d8Sfdy val enqRobIdxSeq = io.enq.req.map(req => req.bits.robIdx.value) 848f1e8fcb2SXuan Hu val enqUopNumVec = VecInit(io.enq.req.map(req => req.bits.numUops)) 8493235a9d8SZiyue-Zhang val enqWBNumVec = VecInit(io.enq.req.map(req => req.bits.numWB)) 850f1e8fcb2SXuan Hu val enqEliminatedMoveVec = VecInit(io.enq.req.map(req => req.bits.eliminatedMove)) 851a8db15d8Sfdy 852f1e8fcb2SXuan Hu private val enqWriteStdVec: Vec[Bool] = VecInit(io.enq.req.map { 853f1e8fcb2SXuan Hu req => FuType.isAMO(req.bits.fuType) || FuType.isStore(req.bits.fuType) 854f1e8fcb2SXuan Hu }) 855cda1c534Sxiaofeibao-xjtu val fflags_wb = fflagsWBs 856cda1c534Sxiaofeibao-xjtu val vxsat_wb = vxsatWBs 857a8db15d8Sfdy for (i <- 0 until RobSize) { 858a8db15d8Sfdy 859a8db15d8Sfdy val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === i.U) 860a8db15d8Sfdy val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch } 861a8db15d8Sfdy val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch } 862a8db15d8Sfdy val instCanEnqFlag = Cat(instCanEnqSeq).orR 863780712aaSxiaofeibao-xjtu val realDestEnqNum = PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map { case (writeFlag, valid) => writeFlag && valid }) 864780712aaSxiaofeibao-xjtu when(!robEntries(i).valid && instCanEnqFlag){ 865780712aaSxiaofeibao-xjtu robEntries(i).realDestSize := realDestEnqNum 86611a54ccaSsinsanction }.elsewhen(robEntries(i).valid && Cat(uopCanEnqSeq).orR){ 867780712aaSxiaofeibao-xjtu robEntries(i).realDestSize := robEntries(i).realDestSize + realDestEnqNum 868780712aaSxiaofeibao-xjtu } 869f1e8fcb2SXuan Hu val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec) 8703235a9d8SZiyue-Zhang val enqWBNum = PriorityMux(instCanEnqSeq, enqWBNumVec) 871f1e8fcb2SXuan Hu val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec) 872f1e8fcb2SXuan Hu val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec) 873a8db15d8Sfdy 874a8db15d8Sfdy val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U) 875a8db15d8Sfdy val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map { case (canWb, blockWb) => canWb && !blockWb } 876f1e8fcb2SXuan Hu val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)) 87785f51ecaSxiaofeibao-xjtu val wbCnt = Mux1H(canWbNoBlockSeq, io.writebackNums.map(_.bits)) 87889cc69c1STang Haojin 87989cc69c1STang Haojin val exceptionHas = RegInit(false.B) 88089cc69c1STang Haojin val exceptionHasWire = Wire(Bool()) 88189cc69c1STang Haojin exceptionHasWire := MuxCase(exceptionHas, Seq( 882780712aaSxiaofeibao-xjtu (robEntries(i).valid && exceptionGen.io.out.valid && exceptionGen.io.out.bits.robIdx.value === i.U) -> true.B, 883780712aaSxiaofeibao-xjtu !robEntries(i).valid -> false.B 88489cc69c1STang Haojin )) 88589cc69c1STang Haojin exceptionHas := exceptionHasWire 88689cc69c1STang Haojin 88789cc69c1STang Haojin when(exceptionHas || exceptionHasWire) { 888f1e8fcb2SXuan Hu // exception flush 889780712aaSxiaofeibao-xjtu robEntries(i).uopNum := 0.U 890780712aaSxiaofeibao-xjtu robEntries(i).stdWritebacked := true.B 891780712aaSxiaofeibao-xjtu }.elsewhen(!robEntries(i).valid && instCanEnqFlag) { 892f1e8fcb2SXuan Hu // enq set num of uops 893780712aaSxiaofeibao-xjtu robEntries(i).uopNum := enqWBNum 894780712aaSxiaofeibao-xjtu robEntries(i).stdWritebacked := Mux(enqWriteStd, false.B, true.B) 895780712aaSxiaofeibao-xjtu }.elsewhen(robEntries(i).valid) { 896f1e8fcb2SXuan Hu // update by writing back 897780712aaSxiaofeibao-xjtu robEntries(i).uopNum := robEntries(i).uopNum - wbCnt 898780712aaSxiaofeibao-xjtu assert(!(robEntries(i).uopNum - wbCnt > robEntries(i).uopNum), s"robEntries $i uopNum is overflow!") 899f1e8fcb2SXuan Hu when(canStdWbSeq.asUInt.orR) { 900780712aaSxiaofeibao-xjtu robEntries(i).stdWritebacked := true.B 901cda1c534Sxiaofeibao-xjtu } 902f1e8fcb2SXuan Hu } 903a8db15d8Sfdy 9043bc74e23SzhanglyGit val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && writeback.bits.wflags.getOrElse(false.B)) 90527c566d7SXuan Hu val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _) 906780712aaSxiaofeibao-xjtu robEntries(i).fflags := Mux(!robEntries(i).valid && instCanEnqFlag, 0.U, robEntries(i).fflags | fflagsRes) 907a8db15d8Sfdy 908a8db15d8Sfdy val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U) 90927c566d7SXuan Hu val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _) 910780712aaSxiaofeibao-xjtu robEntries(i).vxsat := Mux(!robEntries(i).valid && instCanEnqFlag, 0.U, robEntries(i).vxsat | vxsatRes) 9119aca92b9SYinan Xu } 912780712aaSxiaofeibao-xjtu 913780712aaSxiaofeibao-xjtu // begin update robBanksRdata 914780712aaSxiaofeibao-xjtu val robBanksRdata = VecInit(robBanksRdataThisLine ++ robBanksRdataNextLine) 915780712aaSxiaofeibao-xjtu val needUpdate = Wire(Vec(2 * CommitWidth, new RobEntryBundle)) 916780712aaSxiaofeibao-xjtu needUpdate := VecInit(robBanksRdataThisLine ++ robBanksRdataNextLine) 917780712aaSxiaofeibao-xjtu val needUpdateRobIdx = robIdxThisLine ++ robIdxNextLine 918cda1c534Sxiaofeibao-xjtu for (i <- 0 until 2 * CommitWidth) { 919780712aaSxiaofeibao-xjtu val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === needUpdateRobIdx(i)) 920cda1c534Sxiaofeibao-xjtu val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch } 921cda1c534Sxiaofeibao-xjtu val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch } 922cda1c534Sxiaofeibao-xjtu val instCanEnqFlag = Cat(instCanEnqSeq).orR 923780712aaSxiaofeibao-xjtu val realDestEnqNum = PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map { case (writeFlag, valid) => writeFlag && valid }) 924780712aaSxiaofeibao-xjtu when(!needUpdate(i).valid && instCanEnqFlag) { 925780712aaSxiaofeibao-xjtu needUpdate(i).realDestSize := realDestEnqNum 926780712aaSxiaofeibao-xjtu }.elsewhen(needUpdate(i).valid && instCanEnqFlag) { 927780712aaSxiaofeibao-xjtu needUpdate(i).realDestSize := robBanksRdata(i).realDestSize + realDestEnqNum 928cda1c534Sxiaofeibao-xjtu } 929780712aaSxiaofeibao-xjtu val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec) 930780712aaSxiaofeibao-xjtu val enqWBNum = PriorityMux(instCanEnqSeq, enqWBNumVec) 931780712aaSxiaofeibao-xjtu val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec) 932780712aaSxiaofeibao-xjtu val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec) 933780712aaSxiaofeibao-xjtu 934780712aaSxiaofeibao-xjtu val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i)) 935780712aaSxiaofeibao-xjtu val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map { case (canWb, blockWb) => canWb && !blockWb } 936780712aaSxiaofeibao-xjtu val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i))) 937780712aaSxiaofeibao-xjtu val wbCnt = Mux1H(canWbNoBlockSeq, io.writebackNums.map(_.bits)) 938780712aaSxiaofeibao-xjtu 939780712aaSxiaofeibao-xjtu val exceptionHas = RegInit(false.B) 940780712aaSxiaofeibao-xjtu val exceptionHasWire = Wire(Bool()) 941780712aaSxiaofeibao-xjtu exceptionHasWire := MuxCase(exceptionHas, Seq( 94207853884Sxiaofeibao-xjtu // allCommitted has high priority, because the robidx in exceptionHas before maybe different from the current one 94307853884Sxiaofeibao-xjtu (!needUpdate(i).valid || allCommitted) -> false.B, 94407853884Sxiaofeibao-xjtu (needUpdate(i).valid && exceptionGen.io.out.valid && exceptionGen.io.out.bits.robIdx.value === needUpdateRobIdx(i)) -> true.B 945780712aaSxiaofeibao-xjtu )) 946780712aaSxiaofeibao-xjtu exceptionHas := exceptionHasWire 947780712aaSxiaofeibao-xjtu 948780712aaSxiaofeibao-xjtu when(exceptionHas || exceptionHasWire) { 949780712aaSxiaofeibao-xjtu // exception flush 950780712aaSxiaofeibao-xjtu needUpdate(i).uopNum := 0.U 951780712aaSxiaofeibao-xjtu needUpdate(i).stdWritebacked := true.B 952780712aaSxiaofeibao-xjtu }.elsewhen(!needUpdate(i).valid && instCanEnqFlag) { 953780712aaSxiaofeibao-xjtu // enq set num of uops 954780712aaSxiaofeibao-xjtu needUpdate(i).uopNum := enqWBNum 955780712aaSxiaofeibao-xjtu needUpdate(i).stdWritebacked := Mux(enqWriteStd, false.B, true.B) 956780712aaSxiaofeibao-xjtu }.elsewhen(needUpdate(i).valid) { 957780712aaSxiaofeibao-xjtu // update by writing back 958780712aaSxiaofeibao-xjtu needUpdate(i).uopNum := robBanksRdata(i).uopNum - wbCnt 959780712aaSxiaofeibao-xjtu when(canStdWbSeq.asUInt.orR) { 960780712aaSxiaofeibao-xjtu needUpdate(i).stdWritebacked := true.B 9619aca92b9SYinan Xu } 9629aca92b9SYinan Xu } 9639aca92b9SYinan Xu 964780712aaSxiaofeibao-xjtu val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i) && writeback.bits.wflags.getOrElse(false.B)) 965780712aaSxiaofeibao-xjtu val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _) 966780712aaSxiaofeibao-xjtu needUpdate(i).fflags := Mux(!robBanksRdata(i).valid && instCanEnqFlag, 0.U, robBanksRdata(i).fflags | fflagsRes) 967780712aaSxiaofeibao-xjtu 968780712aaSxiaofeibao-xjtu val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i)) 969780712aaSxiaofeibao-xjtu val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _) 970780712aaSxiaofeibao-xjtu needUpdate(i).vxsat := Mux(!robBanksRdata(i).valid && instCanEnqFlag, 0.U, robBanksRdata(i).vxsat | vxsatRes) 971780712aaSxiaofeibao-xjtu } 972780712aaSxiaofeibao-xjtu robBanksRdataThisLineUpdate := VecInit(needUpdate.take(8)) 973780712aaSxiaofeibao-xjtu robBanksRdataNextLineUpdate := VecInit(needUpdate.drop(8)) 974780712aaSxiaofeibao-xjtu // end update robBanksRdata 975780712aaSxiaofeibao-xjtu 976e8009193SYinan Xu // interrupt_safe 977e8009193SYinan Xu for (i <- 0 until RenameWidth) { 978e8009193SYinan Xu // We RegNext the updates for better timing. 979e8009193SYinan Xu // Note that instructions won't change the system's states in this cycle. 980e8009193SYinan Xu when(RegNext(canEnqueue(i))) { 981e8009193SYinan Xu // For now, we allow non-load-store instructions to trigger interrupts 982e8009193SYinan Xu // For MMIO instructions, they should not trigger interrupts since they may 983e8009193SYinan Xu // be sent to lower level before it writes back. 984e8009193SYinan Xu // However, we cannot determine whether a load/store instruction is MMIO. 985e8009193SYinan Xu // Thus, we don't allow load/store instructions to trigger an interrupt. 986e8009193SYinan Xu // TODO: support non-MMIO load-store instructions to trigger interrupts 9873b739f49SXuan Hu val allow_interrupts = !CommitType.isLoadStore(io.enq.req(i).bits.commitType) 988780712aaSxiaofeibao-xjtu robEntries(RegEnable(allocatePtrVec(i).value, canEnqueue(i))).interrupt_safe := RegEnable(allow_interrupts, canEnqueue(i)) 989e8009193SYinan Xu } 990e8009193SYinan Xu } 9919aca92b9SYinan Xu 9929aca92b9SYinan Xu /** 9939aca92b9SYinan Xu * read and write of data modules 9949aca92b9SYinan Xu */ 9959aca92b9SYinan Xu val commitReadAddr_next = Mux(state_next === s_idle, 9969aca92b9SYinan Xu VecInit(deqPtrVec_next.map(_.value)), 9979aca92b9SYinan Xu VecInit(walkPtrVec_next.map(_.value)) 9989aca92b9SYinan Xu ) 9999aca92b9SYinan Xu 10009aca92b9SYinan Xu exceptionGen.io.redirect <> io.redirect 10019aca92b9SYinan Xu exceptionGen.io.flush := io.flushOut.valid 1002a8db15d8Sfdy 1003a8db15d8Sfdy val canEnqueueEG = VecInit(io.enq.req.map(req => req.valid && io.enq.canAccept)) 10049aca92b9SYinan Xu for (i <- 0 until RenameWidth) { 1005a8db15d8Sfdy exceptionGen.io.enq(i).valid := canEnqueueEG(i) 10069aca92b9SYinan Xu exceptionGen.io.enq(i).bits.robIdx := io.enq.req(i).bits.robIdx 10076f483f86SXuan Hu exceptionGen.io.enq(i).bits.ftqPtr := io.enq.req(i).bits.ftqPtr 10086f483f86SXuan Hu exceptionGen.io.enq(i).bits.ftqOffset := io.enq.req(i).bits.ftqOffset 10093b739f49SXuan Hu exceptionGen.io.enq(i).bits.exceptionVec := ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec) 10103b739f49SXuan Hu exceptionGen.io.enq(i).bits.flushPipe := io.enq.req(i).bits.flushPipe 1011d91483a6Sfdy exceptionGen.io.enq(i).bits.isVset := io.enq.req(i).bits.isVset 1012d7dd1af1SLi Qianruo exceptionGen.io.enq(i).bits.replayInst := false.B 10133b739f49SXuan Hu XSError(canEnqueue(i) && io.enq.req(i).bits.replayInst, "enq should not set replayInst") 10143b739f49SXuan Hu exceptionGen.io.enq(i).bits.singleStep := io.enq.req(i).bits.singleStep 10153b739f49SXuan Hu exceptionGen.io.enq(i).bits.crossPageIPFFix := io.enq.req(i).bits.crossPageIPFFix 1016d7dd1af1SLi Qianruo exceptionGen.io.enq(i).bits.trigger.clear() 10173b739f49SXuan Hu exceptionGen.io.enq(i).bits.trigger.frontendHit := io.enq.req(i).bits.trigger.frontendHit 1018f7af4c74Schengguanghui exceptionGen.io.enq(i).bits.trigger.frontendCanFire := io.enq.req(i).bits.trigger.frontendCanFire 1019e703da02SzhanglyGit exceptionGen.io.enq(i).bits.vstartEn := false.B //DontCare 1020e703da02SzhanglyGit exceptionGen.io.enq(i).bits.vstart := 0.U //DontCare 10219aca92b9SYinan Xu } 10229aca92b9SYinan Xu 10236ab6918fSYinan Xu println(s"ExceptionGen:") 10243b739f49SXuan Hu println(s"num of exceptions: ${params.numException}") 10253b739f49SXuan Hu require(exceptionWBs.length == exceptionGen.io.wb.length, 10263b739f49SXuan Hu f"exceptionWBs.length: ${exceptionWBs.length}, " + 10273b739f49SXuan Hu f"exceptionGen.io.wb.length: ${exceptionGen.io.wb.length}") 10283b739f49SXuan Hu for (((wb, exc_wb), i) <- exceptionWBs.zip(exceptionGen.io.wb).zipWithIndex) { 10296ab6918fSYinan Xu exc_wb.valid := wb.valid 10303b739f49SXuan Hu exc_wb.bits.robIdx := wb.bits.robIdx 10316f483f86SXuan Hu // only enq inst use ftqPtr to read gpa 10326f483f86SXuan Hu exc_wb.bits.ftqPtr := 0.U.asTypeOf(exc_wb.bits.ftqPtr) 10336f483f86SXuan Hu exc_wb.bits.ftqOffset := 0.U.asTypeOf(exc_wb.bits.ftqOffset) 10343b739f49SXuan Hu exc_wb.bits.exceptionVec := wb.bits.exceptionVec.get 10353b739f49SXuan Hu exc_wb.bits.flushPipe := wb.bits.flushPipe.getOrElse(false.B) 10364aa9ed34Sfdy exc_wb.bits.isVset := false.B 10373b739f49SXuan Hu exc_wb.bits.replayInst := wb.bits.replay.getOrElse(false.B) 10386ab6918fSYinan Xu exc_wb.bits.singleStep := false.B 10396ab6918fSYinan Xu exc_wb.bits.crossPageIPFFix := false.B 1040f7af4c74Schengguanghui // TODO: make trigger configurable 1041f7af4c74Schengguanghui val trigger = wb.bits.trigger.getOrElse(0.U).asTypeOf(exc_wb.bits.trigger) 1042f7af4c74Schengguanghui exc_wb.bits.trigger.clear() // Don't care frontend timing, chain, hit and canFire 1043f7af4c74Schengguanghui exc_wb.bits.trigger.backendHit := trigger.backendHit 1044f7af4c74Schengguanghui exc_wb.bits.trigger.backendCanFire := trigger.backendCanFire 1045e703da02SzhanglyGit exc_wb.bits.vstartEn := false.B //wb.bits.vstartEn.getOrElse(false.B) // todo need add vstart in ExuOutput 1046e703da02SzhanglyGit exc_wb.bits.vstart := 0.U //wb.bits.vstart.getOrElse(0.U) 10473b739f49SXuan Hu // println(s" [$i] ${configs.map(_.name)}: exception ${exceptionCases(i)}, " + 10483b739f49SXuan Hu // s"flushPipe ${configs.exists(_.flushPipe)}, " + 10493b739f49SXuan Hu // s"replayInst ${configs.exists(_.replayInst)}") 10509aca92b9SYinan Xu } 10519aca92b9SYinan Xu 1052780712aaSxiaofeibao-xjtu fflagsDataRead := (0 until CommitWidth).map(i => robEntries(deqPtrVec(i).value).fflags) 1053780712aaSxiaofeibao-xjtu vxsatDataRead := (0 until CommitWidth).map(i => robEntries(deqPtrVec(i).value).vxsat) 1054d91483a6Sfdy 10556474c47fSYinan Xu val instrCntReg = RegInit(0.U(64.W)) 10566474c47fSYinan Xu val fuseCommitCnt = PopCount(io.commits.commitValid.zip(io.commits.info).map { case (v, i) => RegNext(v && CommitType.isFused(i.commitType)) }) 105789cc69c1STang Haojin val trueCommitCnt = RegNext(io.commits.commitValid.zip(io.commits.info).map { case (v, i) => Mux(v, i.instrSize, 0.U) }.reduce(_ +& _)) +& fuseCommitCnt 10586474c47fSYinan Xu val retireCounter = Mux(RegNext(io.commits.isCommit), trueCommitCnt, 0.U) 10596474c47fSYinan Xu val instrCnt = instrCntReg + retireCounter 10606474c47fSYinan Xu instrCntReg := instrCnt 10616474c47fSYinan Xu io.csr.perfinfo.retiredInstr := retireCounter 10629aca92b9SYinan Xu io.robFull := !allowEnqueue 1063cda1c534Sxiaofeibao-xjtu io.headNotReady := commit_vDeqGroup.head && !commit_wDeqGroup.head 10649aca92b9SYinan Xu 10659aca92b9SYinan Xu /** 10669aca92b9SYinan Xu * debug info 10679aca92b9SYinan Xu */ 10689aca92b9SYinan Xu XSDebug(p"enqPtr ${enqPtr} deqPtr ${deqPtr}\n") 10699aca92b9SYinan Xu XSDebug("") 10702f2ee3b1SXuan Hu XSError(isBefore(enqPtr, deqPtr) && !isFull(enqPtr, deqPtr), "\ndeqPtr is older than enqPtr!\n") 10719aca92b9SYinan Xu for (i <- 0 until RobSize) { 1072780712aaSxiaofeibao-xjtu XSDebug(false, !robEntries(i).valid, "-") 1073780712aaSxiaofeibao-xjtu XSDebug(false, robEntries(i).valid && robEntries(i).isWritebacked, "w") 1074780712aaSxiaofeibao-xjtu XSDebug(false, robEntries(i).valid && !robEntries(i).isWritebacked, "v") 10759aca92b9SYinan Xu } 10769aca92b9SYinan Xu XSDebug(false, true.B, "\n") 10779aca92b9SYinan Xu 10789aca92b9SYinan Xu for (i <- 0 until RobSize) { 10799aca92b9SYinan Xu if (i % 4 == 0) XSDebug("") 10803b739f49SXuan Hu XSDebug(false, true.B, "%x ", debug_microOp(i).pc) 1081780712aaSxiaofeibao-xjtu XSDebug(false, !robEntries(i).valid, "- ") 1082780712aaSxiaofeibao-xjtu XSDebug(false, robEntries(i).valid && robEntries(i).isWritebacked, "w ") 1083780712aaSxiaofeibao-xjtu XSDebug(false, robEntries(i).valid && !robEntries(i).isWritebacked, "v ") 10849aca92b9SYinan Xu if (i % 4 == 3) XSDebug(false, true.B, "\n") 10859aca92b9SYinan Xu } 10869aca92b9SYinan Xu 10876474c47fSYinan Xu def ifCommit(counter: UInt): UInt = Mux(io.commits.isCommit, counter, 0.U) 1088780712aaSxiaofeibao-xjtu 10897e8294acSYinan Xu def ifCommitReg(counter: UInt): UInt = Mux(RegNext(io.commits.isCommit), counter, 0.U) 10909aca92b9SYinan Xu 10919aca92b9SYinan Xu val commitDebugUop = deqPtrVec.map(_.value).map(debug_microOp(_)) 10929aca92b9SYinan Xu XSPerfAccumulate("clock_cycle", 1.U) 1093e986c5deSXuan Hu QueuePerf(RobSize, numValidEntries, numValidEntries === RobSize.U) 10949aca92b9SYinan Xu XSPerfAccumulate("commitUop", ifCommit(commitCnt)) 10957e8294acSYinan Xu XSPerfAccumulate("commitInstr", ifCommitReg(trueCommitCnt)) 1096ec9e6512Swakafa XSPerfRolling("ipc", ifCommitReg(trueCommitCnt), 1000, clock, reset) 1097839e5512SZifei Zhang XSPerfRolling("cpi", perfCnt = 1.U /*Cycle*/ , eventTrigger = ifCommitReg(trueCommitCnt), granularity = 1000, clock, reset) 1098780712aaSxiaofeibao-xjtu val commitIsMove = commitInfo.map(_.isMove) 10996474c47fSYinan Xu XSPerfAccumulate("commitInstrMove", ifCommit(PopCount(io.commits.commitValid.zip(commitIsMove).map { case (v, m) => v && m }))) 11009aca92b9SYinan Xu val commitMoveElim = commitDebugUop.map(_.debugInfo.eliminatedMove) 11016474c47fSYinan Xu XSPerfAccumulate("commitInstrMoveElim", ifCommit(PopCount(io.commits.commitValid zip commitMoveElim map { case (v, e) => v && e }))) 11027e8294acSYinan Xu XSPerfAccumulate("commitInstrFused", ifCommitReg(fuseCommitCnt)) 11039aca92b9SYinan Xu val commitIsLoad = io.commits.info.map(_.commitType).map(_ === CommitType.LOAD) 11046474c47fSYinan Xu val commitLoadValid = io.commits.commitValid.zip(commitIsLoad).map { case (v, t) => v && t } 11059aca92b9SYinan Xu XSPerfAccumulate("commitInstrLoad", ifCommit(PopCount(commitLoadValid))) 110620edb3f7SWilliam Wang val commitIsBranch = io.commits.info.map(_.commitType).map(_ === CommitType.BRANCH) 11076474c47fSYinan Xu val commitBranchValid = io.commits.commitValid.zip(commitIsBranch).map { case (v, t) => v && t } 110820edb3f7SWilliam Wang XSPerfAccumulate("commitInstrBranch", ifCommit(PopCount(commitBranchValid))) 1109780712aaSxiaofeibao-xjtu val commitLoadWaitBit = commitInfo.map(_.loadWaitBit) 11109aca92b9SYinan Xu XSPerfAccumulate("commitInstrLoadWait", ifCommit(PopCount(commitLoadValid.zip(commitLoadWaitBit).map { case (v, w) => v && w }))) 11119aca92b9SYinan Xu val commitIsStore = io.commits.info.map(_.commitType).map(_ === CommitType.STORE) 11126474c47fSYinan Xu XSPerfAccumulate("commitInstrStore", ifCommit(PopCount(io.commits.commitValid.zip(commitIsStore).map { case (v, t) => v && t }))) 1113780712aaSxiaofeibao-xjtu XSPerfAccumulate("writeback", PopCount((0 until RobSize).map(i => robEntries(i).valid && robEntries(i).isWritebacked))) 1114c51eab43SYinan Xu // XSPerfAccumulate("enqInstr", PopCount(io.dp1Req.map(_.fire))) 11159aca92b9SYinan Xu // XSPerfAccumulate("d2rVnR", PopCount(io.dp1Req.map(p => p.valid && !p.ready))) 11166474c47fSYinan Xu XSPerfAccumulate("walkInstr", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U)) 1117e986c5deSXuan Hu XSPerfAccumulate("walkCycleTotal", state === s_walk) 1118e986c5deSXuan Hu XSPerfAccumulate("waitRabWalkEnd", state === s_walk && walkFinished && !rab.io.status.walkEnd) 1119e986c5deSXuan Hu private val walkCycle = RegInit(0.U(8.W)) 1120e986c5deSXuan Hu private val waitRabWalkCycle = RegInit(0.U(8.W)) 1121e986c5deSXuan Hu walkCycle := Mux(io.redirect.valid, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U)) 1122e986c5deSXuan Hu waitRabWalkCycle := Mux(state === s_walk && walkFinished, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U)) 1123e986c5deSXuan Hu 1124e986c5deSXuan Hu XSPerfHistogram("walkRobCycleHist", walkCycle, state === s_walk && walkFinished, 0, 32) 1125e986c5deSXuan Hu XSPerfHistogram("walkRabExtraCycleHist", waitRabWalkCycle, state === s_walk && walkFinished && rab.io.status.walkEnd, 0, 32) 1126e986c5deSXuan Hu XSPerfHistogram("walkTotalCycleHist", walkCycle, state === s_walk && state_next === s_idle, 0, 32) 1127e986c5deSXuan Hu 1128780712aaSxiaofeibao-xjtu private val deqNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).isWritebacked 1129780712aaSxiaofeibao-xjtu private val deqStdNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).stdWritebacked 1130780712aaSxiaofeibao-xjtu private val deqUopNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).isUopWritebacked 1131af4bdb08SXuan Hu private val deqHeadInfo = debug_microOp(deqPtr.value) 11324b69927cSxiao feibao val deqUopCommitType = debug_microOp(deqPtr.value).commitType 1133239413e5SXuan Hu 1134af4bdb08SXuan Hu XSPerfAccumulate("waitAluCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.alu.U) 1135af4bdb08SXuan Hu XSPerfAccumulate("waitMulCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.mul.U) 1136af4bdb08SXuan Hu XSPerfAccumulate("waitDivCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.div.U) 1137af4bdb08SXuan Hu XSPerfAccumulate("waitBrhCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.brh.U) 1138af4bdb08SXuan Hu XSPerfAccumulate("waitJmpCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.jmp.U) 1139af4bdb08SXuan Hu XSPerfAccumulate("waitCsrCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.csr.U) 1140af4bdb08SXuan Hu XSPerfAccumulate("waitFenCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.fence.U) 1141af4bdb08SXuan Hu XSPerfAccumulate("waitBkuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.bku.U) 1142af4bdb08SXuan Hu XSPerfAccumulate("waitLduCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.ldu.U) 1143af4bdb08SXuan Hu XSPerfAccumulate("waitStuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.stu.U) 1144af4bdb08SXuan Hu XSPerfAccumulate("waitStaCycle", deqUopNotWritebacked && deqHeadInfo.fuType === FuType.stu.U) 1145af4bdb08SXuan Hu XSPerfAccumulate("waitStdCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.stu.U) 1146af4bdb08SXuan Hu XSPerfAccumulate("waitAtmCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.mou.U) 1147af4bdb08SXuan Hu 1148d280e426Slewislzh XSPerfAccumulate("waitVfaluCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfalu.U) 1149d280e426Slewislzh XSPerfAccumulate("waitVfmaCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfma.U) 1150d280e426Slewislzh XSPerfAccumulate("waitVfdivCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfdiv.U) 1151d280e426Slewislzh 1152d280e426Slewislzh val vfalufuop = Seq(VfaluType.vfadd, VfaluType.vfwadd, VfaluType.vfwadd_w, VfaluType.vfsub, VfaluType.vfwsub, VfaluType.vfwsub_w, VfaluType.vfmin, VfaluType.vfmax, 1153d280e426Slewislzh VfaluType.vfmerge, VfaluType.vfmv, VfaluType.vfsgnj, VfaluType.vfsgnjn, VfaluType.vfsgnjx, VfaluType.vfeq, VfaluType.vfne, VfaluType.vflt, VfaluType.vfle, VfaluType.vfgt, 1154d280e426Slewislzh VfaluType.vfge, VfaluType.vfclass, VfaluType.vfmv_f_s, VfaluType.vfmv_s_f, VfaluType.vfredusum, VfaluType.vfredmax, VfaluType.vfredmin, VfaluType.vfredosum, VfaluType.vfwredosum) 1155d280e426Slewislzh 1156d280e426Slewislzh vfalufuop.zipWithIndex.map{ 1157d280e426Slewislzh case(fuoptype,i) => XSPerfAccumulate(s"waitVfalu_${i}Cycle", deqStdNotWritebacked && deqHeadInfo.fuOpType === fuoptype && deqHeadInfo.fuType === FuType.vfalu.U) 1158d280e426Slewislzh } 1159d280e426Slewislzh 1160d280e426Slewislzh 1161d280e426Slewislzh 11629aca92b9SYinan Xu XSPerfAccumulate("waitNormalCycle", deqNotWritebacked && deqUopCommitType === CommitType.NORMAL) 11639aca92b9SYinan Xu XSPerfAccumulate("waitBranchCycle", deqNotWritebacked && deqUopCommitType === CommitType.BRANCH) 11649aca92b9SYinan Xu XSPerfAccumulate("waitLoadCycle", deqNotWritebacked && deqUopCommitType === CommitType.LOAD) 11659aca92b9SYinan Xu XSPerfAccumulate("waitStoreCycle", deqNotWritebacked && deqUopCommitType === CommitType.STORE) 1166780712aaSxiaofeibao-xjtu XSPerfAccumulate("robHeadPC", io.commits.info(0).debug_pc.getOrElse(0.U)) 116789cc69c1STang Haojin XSPerfAccumulate("commitCompressCntAll", PopCount(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.instrSize > 1.U })) 116889cc69c1STang Haojin (2 to RenameWidth).foreach(i => 116989cc69c1STang Haojin XSPerfAccumulate(s"commitCompressCnt${i}", PopCount(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.instrSize === i.U })) 117089cc69c1STang Haojin ) 117189cc69c1STang Haojin XSPerfAccumulate("compressSize", io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => Mux(io.commits.isCommit && valid && info.instrSize > 1.U, info.instrSize, 0.U) }.reduce(_ +& _)) 11729aca92b9SYinan Xu val dispatchLatency = commitDebugUop.map(uop => uop.debugInfo.dispatchTime - uop.debugInfo.renameTime) 11739aca92b9SYinan Xu val enqRsLatency = commitDebugUop.map(uop => uop.debugInfo.enqRsTime - uop.debugInfo.dispatchTime) 11749aca92b9SYinan Xu val selectLatency = commitDebugUop.map(uop => uop.debugInfo.selectTime - uop.debugInfo.enqRsTime) 11759aca92b9SYinan Xu val issueLatency = commitDebugUop.map(uop => uop.debugInfo.issueTime - uop.debugInfo.selectTime) 11769aca92b9SYinan Xu val executeLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.issueTime) 11779aca92b9SYinan Xu val rsFuLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.enqRsTime) 11789aca92b9SYinan Xu val commitLatency = commitDebugUop.map(uop => timer - uop.debugInfo.writebackTime) 1179780712aaSxiaofeibao-xjtu 11809aca92b9SYinan Xu def latencySum(cond: Seq[Bool], latency: Seq[UInt]): UInt = { 11819aca92b9SYinan Xu cond.zip(latency).map(x => Mux(x._1, x._2, 0.U)).reduce(_ +& _) 11829aca92b9SYinan Xu } 1183780712aaSxiaofeibao-xjtu 11849aca92b9SYinan Xu for (fuType <- FuType.functionNameMap.keys) { 11859aca92b9SYinan Xu val fuName = FuType.functionNameMap(fuType) 11863b739f49SXuan Hu val commitIsFuType = io.commits.commitValid.zip(commitDebugUop).map(x => x._1 && x._2.fuType === fuType.U) 1187839e5512SZifei Zhang XSPerfRolling(s"ipc_futype_${fuName}", ifCommit(PopCount(commitIsFuType)), 1000, clock, reset) 11889aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_instr_cnt", ifCommit(PopCount(commitIsFuType))) 11899aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_latency_dispatch", ifCommit(latencySum(commitIsFuType, dispatchLatency))) 11909aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_latency_enq_rs", ifCommit(latencySum(commitIsFuType, enqRsLatency))) 11919aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_latency_select", ifCommit(latencySum(commitIsFuType, selectLatency))) 11929aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_latency_issue", ifCommit(latencySum(commitIsFuType, issueLatency))) 11939aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_latency_execute", ifCommit(latencySum(commitIsFuType, executeLatency))) 11949aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_latency_enq_rs_execute", ifCommit(latencySum(commitIsFuType, rsFuLatency))) 11959aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_latency_commit", ifCommit(latencySum(commitIsFuType, commitLatency))) 11969aca92b9SYinan Xu } 11976087ee12SXuan Hu XSPerfAccumulate(s"redirect_use_snapshot", io.redirect.valid && io.snpt.useSnpt) 11989aca92b9SYinan Xu 119960ebee38STang Haojin // top-down info 120060ebee38STang Haojin io.debugTopDown.toCore.robHeadVaddr.valid := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_valid 120160ebee38STang Haojin io.debugTopDown.toCore.robHeadVaddr.bits := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_bits 120260ebee38STang Haojin io.debugTopDown.toCore.robHeadPaddr.valid := debug_lsTopdownInfo(deqPtr.value).s2.paddr_valid 120360ebee38STang Haojin io.debugTopDown.toCore.robHeadPaddr.bits := debug_lsTopdownInfo(deqPtr.value).s2.paddr_bits 120460ebee38STang Haojin io.debugTopDown.toDispatch.robTrueCommit := ifCommitReg(trueCommitCnt) 120560ebee38STang Haojin io.debugTopDown.toDispatch.robHeadLsIssue := debug_lsIssue(deqPtr.value) 120660ebee38STang Haojin io.debugTopDown.robHeadLqIdx.valid := debug_lqIdxValid(deqPtr.value) 120760ebee38STang Haojin io.debugTopDown.robHeadLqIdx.bits := debug_microOp(deqPtr.value).lqIdx 12086ed1154eSTang Haojin 12097cf78eb2Shappy-lx // rolling 12107cf78eb2Shappy-lx io.debugRolling.robTrueCommit := ifCommitReg(trueCommitCnt) 12118744445eSMaxpicca-Li 12128744445eSMaxpicca-Li /** 12138744445eSMaxpicca-Li * DataBase info: 12148744445eSMaxpicca-Li * log trigger is at writeback valid 12158744445eSMaxpicca-Li * */ 12168744445eSMaxpicca-Li 1217870f462dSXuan Hu /** 1218870f462dSXuan Hu * @todo add InstInfoEntry back 1219870f462dSXuan Hu * @author Maxpicca-Li 1220870f462dSXuan Hu */ 12218744445eSMaxpicca-Li 12229aca92b9SYinan Xu //difftest signals 1223f3034303SHaoyuan Feng val firstValidCommit = (deqPtr + PriorityMux(io.commits.commitValid, VecInit(List.tabulate(CommitWidth)(_.U(log2Up(CommitWidth).W))))).value 12249aca92b9SYinan Xu 12259aca92b9SYinan Xu val wdata = Wire(Vec(CommitWidth, UInt(XLEN.W))) 12269aca92b9SYinan Xu val wpc = Wire(Vec(CommitWidth, UInt(XLEN.W))) 1227cbe9a847SYinan Xu 12289aca92b9SYinan Xu for (i <- 0 until CommitWidth) { 12299aca92b9SYinan Xu val idx = deqPtrVec(i).value 12309aca92b9SYinan Xu wdata(i) := debug_exuData(idx) 12313b739f49SXuan Hu wpc(i) := SignExt(commitDebugUop(i).pc, XLEN) 12329aca92b9SYinan Xu } 12339aca92b9SYinan Xu 12347d45a146SYinan Xu if (env.EnableDifftest || env.AlwaysBasicDiff) { 1235cbe9a847SYinan Xu // These are the structures used by difftest only and should be optimized after synthesis. 1236cbe9a847SYinan Xu val dt_eliminatedMove = Mem(RobSize, Bool()) 1237cbe9a847SYinan Xu val dt_isRVC = Mem(RobSize, Bool()) 1238cbe9a847SYinan Xu val dt_exuDebug = Reg(Vec(RobSize, new DebugBundle)) 1239cbe9a847SYinan Xu for (i <- 0 until RenameWidth) { 1240cbe9a847SYinan Xu when(canEnqueue(i)) { 12416474c47fSYinan Xu dt_eliminatedMove(allocatePtrVec(i).value) := io.enq.req(i).bits.eliminatedMove 12423b739f49SXuan Hu dt_isRVC(allocatePtrVec(i).value) := io.enq.req(i).bits.preDecodeInfo.isRVC 1243cbe9a847SYinan Xu } 1244cbe9a847SYinan Xu } 12453b739f49SXuan Hu for (wb <- exuWBs) { 12466ab6918fSYinan Xu when(wb.valid) { 12473b739f49SXuan Hu val wbIdx = wb.bits.robIdx.value 12486ab6918fSYinan Xu dt_exuDebug(wbIdx) := wb.bits.debug 1249cbe9a847SYinan Xu } 1250cbe9a847SYinan Xu } 1251cbe9a847SYinan Xu // Always instantiate basic difftest modules. 1252cbe9a847SYinan Xu for (i <- 0 until CommitWidth) { 1253f1ba628bSHaojin Tang val uop = commitDebugUop(i) 1254cbe9a847SYinan Xu val commitInfo = io.commits.info(i) 1255cbe9a847SYinan Xu val ptr = deqPtrVec(i).value 1256cbe9a847SYinan Xu val exuOut = dt_exuDebug(ptr) 1257cbe9a847SYinan Xu val eliminatedMove = dt_eliminatedMove(ptr) 1258cbe9a847SYinan Xu val isRVC = dt_isRVC(ptr) 1259cbe9a847SYinan Xu 126083ba63b3SXuan Hu val difftest = DifftestModule(new DiffInstrCommit(MaxPhyPregs), delay = 3, dontCare = true) 12617d45a146SYinan Xu difftest.coreid := io.hartId 12627d45a146SYinan Xu difftest.index := i.U 12637d45a146SYinan Xu difftest.valid := io.commits.commitValid(i) && io.commits.isCommit 12647d45a146SYinan Xu difftest.skip := Mux(eliminatedMove, false.B, exuOut.isMMIO || exuOut.isPerfCnt) 12657d45a146SYinan Xu difftest.isRVC := isRVC 1266780712aaSxiaofeibao-xjtu difftest.rfwen := io.commits.commitValid(i) && commitInfo.rfWen && commitInfo.debug_ldest.get =/= 0.U 12674b0d80d8SXuan Hu difftest.fpwen := io.commits.commitValid(i) && uop.fpWen 1268780712aaSxiaofeibao-xjtu difftest.wpdest := commitInfo.debug_pdest.get 1269780712aaSxiaofeibao-xjtu difftest.wdest := commitInfo.debug_ldest.get 12706ce10964SXuan Hu difftest.nFused := CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize - 1.U 12716ce10964SXuan Hu when(difftest.valid) { 12726ce10964SXuan Hu assert(CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize >= 1.U) 12736ce10964SXuan Hu } 12747d45a146SYinan Xu if (env.EnableDifftest) { 12757d45a146SYinan Xu val uop = commitDebugUop(i) 127683ba63b3SXuan Hu difftest.pc := SignExt(uop.pc, XLEN) 127783ba63b3SXuan Hu difftest.instr := uop.instr 12787d45a146SYinan Xu difftest.robIdx := ZeroExt(ptr, 10) 12797d45a146SYinan Xu difftest.lqIdx := ZeroExt(uop.lqIdx.value, 7) 12807d45a146SYinan Xu difftest.sqIdx := ZeroExt(uop.sqIdx.value, 7) 12817d45a146SYinan Xu difftest.isLoad := io.commits.info(i).commitType === CommitType.LOAD 12827d45a146SYinan Xu difftest.isStore := io.commits.info(i).commitType === CommitType.STORE 12837d45a146SYinan Xu } 1284cbe9a847SYinan Xu } 1285cbe9a847SYinan Xu } 12869aca92b9SYinan Xu 12871545277aSYinan Xu if (env.EnableDifftest) { 12889aca92b9SYinan Xu for (i <- 0 until CommitWidth) { 12897d45a146SYinan Xu val difftest = DifftestModule(new DiffLoadEvent, delay = 3) 12907d45a146SYinan Xu difftest.coreid := io.hartId 12917d45a146SYinan Xu difftest.index := i.U 12929aca92b9SYinan Xu 12939aca92b9SYinan Xu val ptr = deqPtrVec(i).value 12949aca92b9SYinan Xu val uop = commitDebugUop(i) 12959aca92b9SYinan Xu val exuOut = debug_exuDebug(ptr) 12967d45a146SYinan Xu difftest.valid := io.commits.commitValid(i) && io.commits.isCommit 12977d45a146SYinan Xu difftest.paddr := exuOut.paddr 12984b0d80d8SXuan Hu difftest.opType := uop.fuOpType 129928582c0aSXuan Hu difftest.isAtomic := FuType.isAMO(uop.fuType) 130028582c0aSXuan Hu difftest.isLoad := FuType.isLoad(uop.fuType) 13019aca92b9SYinan Xu } 13029aca92b9SYinan Xu } 13039aca92b9SYinan Xu 13047d45a146SYinan Xu if (env.EnableDifftest || env.AlwaysBasicDiff) { 1305cbe9a847SYinan Xu val dt_isXSTrap = Mem(RobSize, Bool()) 1306cbe9a847SYinan Xu for (i <- 0 until RenameWidth) { 1307cbe9a847SYinan Xu when(canEnqueue(i)) { 13083b739f49SXuan Hu dt_isXSTrap(allocatePtrVec(i).value) := io.enq.req(i).bits.isXSTrap 1309cbe9a847SYinan Xu } 1310cbe9a847SYinan Xu } 13117d45a146SYinan Xu val trapVec = io.commits.commitValid.zip(deqPtrVec).map { case (v, d) => 13127d45a146SYinan Xu io.commits.isCommit && v && dt_isXSTrap(d.value) 13137d45a146SYinan Xu } 1314cbe9a847SYinan Xu val hitTrap = trapVec.reduce(_ || _) 13157d45a146SYinan Xu val difftest = DifftestModule(new DiffTrapEvent, dontCare = true) 13167d45a146SYinan Xu difftest.coreid := io.hartId 13177d45a146SYinan Xu difftest.hasTrap := hitTrap 13187d45a146SYinan Xu difftest.cycleCnt := timer 13197d45a146SYinan Xu difftest.instrCnt := instrCnt 13207d45a146SYinan Xu difftest.hasWFI := hasWFI 13217d45a146SYinan Xu 13227d45a146SYinan Xu if (env.EnableDifftest) { 1323cbe9a847SYinan Xu val trapCode = PriorityMux(wdata.zip(trapVec).map(x => x._2 -> x._1)) 1324cbe9a847SYinan Xu val trapPC = SignExt(PriorityMux(wpc.zip(trapVec).map(x => x._2 -> x._1)), XLEN) 13257d45a146SYinan Xu difftest.code := trapCode 13267d45a146SYinan Xu difftest.pc := trapPC 13279aca92b9SYinan Xu } 1328cbe9a847SYinan Xu } 13291545277aSYinan Xu 1330780712aaSxiaofeibao-xjtu val validEntriesBanks = (0 until (RobSize + 31) / 32).map(i => RegNext(PopCount(robEntries.map(_.valid).drop(i * 32).take(32)))) 1331dcf3a679STang Haojin val validEntries = RegNext(VecInit(validEntriesBanks).reduceTree(_ +& _)) 133243bdc4d9SYinan Xu val commitMoveVec = VecInit(io.commits.commitValid.zip(commitIsMove).map { case (v, m) => v && m }) 133343bdc4d9SYinan Xu val commitLoadVec = VecInit(commitLoadValid) 133443bdc4d9SYinan Xu val commitBranchVec = VecInit(commitBranchValid) 133543bdc4d9SYinan Xu val commitLoadWaitVec = VecInit(commitLoadValid.zip(commitLoadWaitBit).map { case (v, w) => v && w }) 133643bdc4d9SYinan Xu val commitStoreVec = VecInit(io.commits.commitValid.zip(commitIsStore).map { case (v, t) => v && t }) 1337cd365d4cSrvcoresjw val perfEvents = Seq( 1338cd365d4cSrvcoresjw ("rob_interrupt_num ", io.flushOut.valid && intrEnable), 1339cd365d4cSrvcoresjw ("rob_exception_num ", io.flushOut.valid && exceptionEnable), 1340cd365d4cSrvcoresjw ("rob_flush_pipe_num ", io.flushOut.valid && isFlushPipe), 1341cd365d4cSrvcoresjw ("rob_replay_inst_num ", io.flushOut.valid && isFlushPipe && deqHasReplayInst), 1342cd365d4cSrvcoresjw ("rob_commitUop ", ifCommit(commitCnt)), 13437e8294acSYinan Xu ("rob_commitInstr ", ifCommitReg(trueCommitCnt)), 134443bdc4d9SYinan Xu ("rob_commitInstrMove ", ifCommitReg(PopCount(RegNext(commitMoveVec)))), 13457e8294acSYinan Xu ("rob_commitInstrFused ", ifCommitReg(fuseCommitCnt)), 134643bdc4d9SYinan Xu ("rob_commitInstrLoad ", ifCommitReg(PopCount(RegNext(commitLoadVec)))), 134743bdc4d9SYinan Xu ("rob_commitInstrBranch ", ifCommitReg(PopCount(RegNext(commitBranchVec)))), 134843bdc4d9SYinan Xu ("rob_commitInstrLoadWait", ifCommitReg(PopCount(RegNext(commitLoadWaitVec)))), 134943bdc4d9SYinan Xu ("rob_commitInstrStore ", ifCommitReg(PopCount(RegNext(commitStoreVec)))), 13506474c47fSYinan Xu ("rob_walkInstr ", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U)), 1351ccfddc82SHaojin Tang ("rob_walkCycle ", (state === s_walk)), 13527e8294acSYinan Xu ("rob_1_4_valid ", validEntries <= (RobSize / 4).U), 13537e8294acSYinan Xu ("rob_2_4_valid ", validEntries > (RobSize / 4).U && validEntries <= (RobSize / 2).U), 13547e8294acSYinan Xu ("rob_3_4_valid ", validEntries > (RobSize / 2).U && validEntries <= (RobSize * 3 / 4).U), 13557e8294acSYinan Xu ("rob_4_4_valid ", validEntries > (RobSize * 3 / 4).U), 1356cd365d4cSrvcoresjw ) 13571ca0e4f3SYinan Xu generatePerfEvent() 1358780712aaSxiaofeibao-xjtu 1359780712aaSxiaofeibao-xjtu // dontTouch for debug 1360780712aaSxiaofeibao-xjtu if (backendParams.debugEn) { 1361780712aaSxiaofeibao-xjtu dontTouch(enqPtrVec) 1362780712aaSxiaofeibao-xjtu dontTouch(deqPtrVec) 1363780712aaSxiaofeibao-xjtu dontTouch(robEntries) 1364780712aaSxiaofeibao-xjtu dontTouch(robDeqGroup) 1365780712aaSxiaofeibao-xjtu dontTouch(robBanks) 1366780712aaSxiaofeibao-xjtu dontTouch(robBanksRaddrThisLine) 1367780712aaSxiaofeibao-xjtu dontTouch(robBanksRaddrNextLine) 1368780712aaSxiaofeibao-xjtu dontTouch(robBanksRdataThisLine) 1369780712aaSxiaofeibao-xjtu dontTouch(robBanksRdataNextLine) 1370780712aaSxiaofeibao-xjtu dontTouch(robBanksRdataThisLineUpdate) 1371780712aaSxiaofeibao-xjtu dontTouch(robBanksRdataNextLineUpdate) 1372780712aaSxiaofeibao-xjtu dontTouch(commit_wDeqGroup) 1373780712aaSxiaofeibao-xjtu dontTouch(commit_vDeqGroup) 1374780712aaSxiaofeibao-xjtu dontTouch(commitSizeSumSeq) 1375780712aaSxiaofeibao-xjtu dontTouch(walkSizeSumSeq) 1376780712aaSxiaofeibao-xjtu dontTouch(commitSizeSumCond) 1377780712aaSxiaofeibao-xjtu dontTouch(walkSizeSumCond) 1378780712aaSxiaofeibao-xjtu dontTouch(commitSizeSum) 1379780712aaSxiaofeibao-xjtu dontTouch(walkSizeSum) 1380780712aaSxiaofeibao-xjtu dontTouch(realDestSizeSeq) 1381780712aaSxiaofeibao-xjtu dontTouch(walkDestSizeSeq) 1382780712aaSxiaofeibao-xjtu dontTouch(io.commits) 1383780712aaSxiaofeibao-xjtu dontTouch(commitIsVTypeVec) 1384780712aaSxiaofeibao-xjtu dontTouch(walkIsVTypeVec) 1385780712aaSxiaofeibao-xjtu dontTouch(commitValidThisLine) 1386780712aaSxiaofeibao-xjtu dontTouch(commitReadAddr_next) 1387780712aaSxiaofeibao-xjtu dontTouch(donotNeedWalk) 1388780712aaSxiaofeibao-xjtu dontTouch(walkPtrVec_next) 1389780712aaSxiaofeibao-xjtu dontTouch(walkPtrVec) 1390780712aaSxiaofeibao-xjtu dontTouch(deqPtrVec_next) 1391780712aaSxiaofeibao-xjtu dontTouch(deqPtrVecForWalk) 1392780712aaSxiaofeibao-xjtu dontTouch(snapPtrReadBank) 1393780712aaSxiaofeibao-xjtu dontTouch(snapPtrVecForWalk) 1394780712aaSxiaofeibao-xjtu dontTouch(shouldWalkVec) 1395780712aaSxiaofeibao-xjtu dontTouch(walkFinished) 1396780712aaSxiaofeibao-xjtu dontTouch(changeBankAddrToDeqPtr) 1397780712aaSxiaofeibao-xjtu } 1398780712aaSxiaofeibao-xjtu if (env.EnableDifftest) { 1399780712aaSxiaofeibao-xjtu io.commits.info.map(info => dontTouch(info.debug_pc.get)) 1400780712aaSxiaofeibao-xjtu } 14019aca92b9SYinan Xu} 1402