xref: /XiangShan/src/main/scala/xiangshan/backend/rob/Rob.scala (revision 730cfbc0bf03569aa07dd82ba3fb41eb7413e13c)
19aca92b9SYinan Xu/***************************************************************************************
29aca92b9SYinan Xu* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
39aca92b9SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
49aca92b9SYinan Xu*
59aca92b9SYinan Xu* XiangShan is licensed under Mulan PSL v2.
69aca92b9SYinan Xu* You can use this software according to the terms and conditions of the Mulan PSL v2.
79aca92b9SYinan Xu* You may obtain a copy of Mulan PSL v2 at:
89aca92b9SYinan Xu*          http://license.coscl.org.cn/MulanPSL2
99aca92b9SYinan Xu*
109aca92b9SYinan Xu* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
119aca92b9SYinan Xu* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
129aca92b9SYinan Xu* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
139aca92b9SYinan Xu*
149aca92b9SYinan Xu* See the Mulan PSL v2 for more details.
159aca92b9SYinan Xu***************************************************************************************/
169aca92b9SYinan Xu
179aca92b9SYinan Xupackage xiangshan.backend.rob
189aca92b9SYinan Xu
199aca92b9SYinan Xuimport chipsalliance.rocketchip.config.Parameters
209aca92b9SYinan Xuimport chisel3._
219aca92b9SYinan Xuimport chisel3.util._
229aca92b9SYinan Xuimport difftest._
236ab6918fSYinan Xuimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
243c02ee8fSwakafaimport utility._
253b739f49SXuan Huimport utils._
266ab6918fSYinan Xuimport xiangshan._
27*730cfbc0SXuan Huimport xiangshan.backend.BackendParams
28*730cfbc0SXuan Huimport xiangshan.backend.fu.FuType
296ab6918fSYinan Xuimport xiangshan.frontend.FtqPtr
30141a6449SXuan Huimport xiangshan.mem.{LqPtr, SqPtr}
31*730cfbc0SXuan Huimport xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput}
329aca92b9SYinan Xu
333b739f49SXuan Huclass RobPtr(entries: Int) extends CircularQueuePtr[RobPtr](
343b739f49SXuan Hu  entries
359aca92b9SYinan Xu) with HasCircularQueuePtrHelper {
369aca92b9SYinan Xu
373b739f49SXuan Hu  def this()(implicit p: Parameters) = this(p(XSCoreParamsKey).RobSize)
383b739f49SXuan Hu
39f4b2089aSYinan Xu  def needFlush(redirect: Valid[Redirect]): Bool = {
409aca92b9SYinan Xu    val flushItself = redirect.bits.flushItself() && this === redirect.bits.robIdx
41f4b2089aSYinan Xu    redirect.valid && (flushItself || isAfter(this, redirect.bits.robIdx))
429aca92b9SYinan Xu  }
439aca92b9SYinan Xu
440dc4893dSYinan Xu  def needFlush(redirect: Seq[Valid[Redirect]]): Bool = VecInit(redirect.map(needFlush)).asUInt.orR
459aca92b9SYinan Xu}
469aca92b9SYinan Xu
479aca92b9SYinan Xuobject RobPtr {
489aca92b9SYinan Xu  def apply(f: Bool, v: UInt)(implicit p: Parameters): RobPtr = {
499aca92b9SYinan Xu    val ptr = Wire(new RobPtr)
509aca92b9SYinan Xu    ptr.flag := f
519aca92b9SYinan Xu    ptr.value := v
529aca92b9SYinan Xu    ptr
539aca92b9SYinan Xu  }
549aca92b9SYinan Xu}
559aca92b9SYinan Xu
569aca92b9SYinan Xuclass RobCSRIO(implicit p: Parameters) extends XSBundle {
579aca92b9SYinan Xu  val intrBitSet = Input(Bool())
589aca92b9SYinan Xu  val trapTarget = Input(UInt(VAddrBits.W))
599aca92b9SYinan Xu  val isXRet     = Input(Bool())
605c95ea2eSYinan Xu  val wfiEvent   = Input(Bool())
619aca92b9SYinan Xu
629aca92b9SYinan Xu  val fflags     = Output(Valid(UInt(5.W)))
639aca92b9SYinan Xu  val dirty_fs   = Output(Bool())
649aca92b9SYinan Xu  val perfinfo   = new Bundle {
659aca92b9SYinan Xu    val retiredInstr = Output(UInt(3.W))
669aca92b9SYinan Xu  }
674aa9ed34Sfdy
684aa9ed34Sfdy  val vcsrFlag   = Output(Bool())
699aca92b9SYinan Xu}
709aca92b9SYinan Xu
719aca92b9SYinan Xuclass RobLsqIO(implicit p: Parameters) extends XSBundle {
72cd365d4cSrvcoresjw  val lcommit = Output(UInt(log2Up(CommitWidth + 1).W))
73cd365d4cSrvcoresjw  val scommit = Output(UInt(log2Up(CommitWidth + 1).W))
749aca92b9SYinan Xu  val pendingld = Output(Bool())
759aca92b9SYinan Xu  val pendingst = Output(Bool())
769aca92b9SYinan Xu  val commit = Output(Bool())
779aca92b9SYinan Xu}
789aca92b9SYinan Xu
799aca92b9SYinan Xuclass RobEnqIO(implicit p: Parameters) extends XSBundle {
809aca92b9SYinan Xu  val canAccept = Output(Bool())
819aca92b9SYinan Xu  val isEmpty = Output(Bool())
829aca92b9SYinan Xu  // valid vector, for robIdx gen and walk
839aca92b9SYinan Xu  val needAlloc = Vec(RenameWidth, Input(Bool()))
843b739f49SXuan Hu  val req = Vec(RenameWidth, Flipped(ValidIO(new DynInst)))
859aca92b9SYinan Xu  val resp = Vec(RenameWidth, Output(new RobPtr))
869aca92b9SYinan Xu}
879aca92b9SYinan Xu
88c3abb8b6SYinan Xuclass RobDispatchData(implicit p: Parameters) extends RobCommitInfo
899aca92b9SYinan Xu
909aca92b9SYinan Xuclass RobDeqPtrWrapper(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper {
919aca92b9SYinan Xu  val io = IO(new Bundle {
929aca92b9SYinan Xu    // for commits/flush
939aca92b9SYinan Xu    val state = Input(UInt(2.W))
949aca92b9SYinan Xu    val deq_v = Vec(CommitWidth, Input(Bool()))
959aca92b9SYinan Xu    val deq_w = Vec(CommitWidth, Input(Bool()))
969aca92b9SYinan Xu    val exception_state = Flipped(ValidIO(new RobExceptionInfo))
979aca92b9SYinan Xu    // for flush: when exception occurs, reset deqPtrs to range(0, CommitWidth)
989aca92b9SYinan Xu    val intrBitSetReg = Input(Bool())
999aca92b9SYinan Xu    val hasNoSpecExec = Input(Bool())
100e8009193SYinan Xu    val interrupt_safe = Input(Bool())
1016474c47fSYinan Xu    val blockCommit = Input(Bool())
1029aca92b9SYinan Xu    // output: the CommitWidth deqPtr
1039aca92b9SYinan Xu    val out = Vec(CommitWidth, Output(new RobPtr))
1049aca92b9SYinan Xu    val next_out = Vec(CommitWidth, Output(new RobPtr))
1059aca92b9SYinan Xu  })
1069aca92b9SYinan Xu
1079aca92b9SYinan Xu  val deqPtrVec = RegInit(VecInit((0 until CommitWidth).map(_.U.asTypeOf(new RobPtr))))
1089aca92b9SYinan Xu
1099aca92b9SYinan Xu  // for exceptions (flushPipe included) and interrupts:
1109aca92b9SYinan Xu  // only consider the first instruction
1115c95ea2eSYinan Xu  val intrEnable = io.intrBitSetReg && !io.hasNoSpecExec && io.interrupt_safe
112983f3e23SYinan Xu  val exceptionEnable = io.deq_w(0) && io.exception_state.valid && io.exception_state.bits.not_commit && io.exception_state.bits.robIdx === deqPtrVec(0)
1139aca92b9SYinan Xu  val redirectOutValid = io.state === 0.U && io.deq_v(0) && (intrEnable || exceptionEnable)
1149aca92b9SYinan Xu
1159aca92b9SYinan Xu  // for normal commits: only to consider when there're no exceptions
1169aca92b9SYinan Xu  // we don't need to consider whether the first instruction has exceptions since it wil trigger exceptions.
1179aca92b9SYinan Xu  val commit_exception = io.exception_state.valid && !isAfter(io.exception_state.bits.robIdx, deqPtrVec.last)
1186474c47fSYinan Xu  val canCommit = VecInit((0 until CommitWidth).map(i => io.deq_v(i) && io.deq_w(i)))
1199aca92b9SYinan Xu  val normalCommitCnt = PriorityEncoder(canCommit.map(c => !c) :+ true.B)
120f4b2089aSYinan Xu  // when io.intrBitSetReg or there're possible exceptions in these instructions,
121f4b2089aSYinan Xu  // only one instruction is allowed to commit
1229aca92b9SYinan Xu  val allowOnlyOne = commit_exception || io.intrBitSetReg
1239aca92b9SYinan Xu  val commitCnt = Mux(allowOnlyOne, canCommit(0), normalCommitCnt)
1249aca92b9SYinan Xu
1259aca92b9SYinan Xu  val commitDeqPtrVec = VecInit(deqPtrVec.map(_ + commitCnt))
1266474c47fSYinan Xu  val deqPtrVec_next = Mux(io.state === 0.U && !redirectOutValid && !io.blockCommit, commitDeqPtrVec, deqPtrVec)
1279aca92b9SYinan Xu
1289aca92b9SYinan Xu  deqPtrVec := deqPtrVec_next
1299aca92b9SYinan Xu
1309aca92b9SYinan Xu  io.next_out := deqPtrVec_next
1319aca92b9SYinan Xu  io.out      := deqPtrVec
1329aca92b9SYinan Xu
1339aca92b9SYinan Xu  when (io.state === 0.U) {
1349aca92b9SYinan Xu    XSInfo(io.state === 0.U && commitCnt > 0.U, "retired %d insts\n", commitCnt)
1359aca92b9SYinan Xu  }
1369aca92b9SYinan Xu
1379aca92b9SYinan Xu}
1389aca92b9SYinan Xu
1399aca92b9SYinan Xuclass RobEnqPtrWrapper(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper {
1409aca92b9SYinan Xu  val io = IO(new Bundle {
1419aca92b9SYinan Xu    // for input redirect
1429aca92b9SYinan Xu    val redirect = Input(Valid(new Redirect))
1439aca92b9SYinan Xu    // for enqueue
1449aca92b9SYinan Xu    val allowEnqueue = Input(Bool())
1459aca92b9SYinan Xu    val hasBlockBackward = Input(Bool())
1469aca92b9SYinan Xu    val enq = Vec(RenameWidth, Input(Bool()))
1476474c47fSYinan Xu    val out = Output(Vec(RenameWidth, new RobPtr))
1489aca92b9SYinan Xu  })
1499aca92b9SYinan Xu
1506474c47fSYinan Xu  val enqPtrVec = RegInit(VecInit.tabulate(RenameWidth)(_.U.asTypeOf(new RobPtr)))
1519aca92b9SYinan Xu
1529aca92b9SYinan Xu  // enqueue
1539aca92b9SYinan Xu  val canAccept = io.allowEnqueue && !io.hasBlockBackward
154f4b2089aSYinan Xu  val dispatchNum = Mux(canAccept, PopCount(io.enq), 0.U)
1559aca92b9SYinan Xu
1566474c47fSYinan Xu  for ((ptr, i) <- enqPtrVec.zipWithIndex) {
157f4b2089aSYinan Xu    when(io.redirect.valid) {
1586474c47fSYinan Xu      ptr := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx + i.U, io.redirect.bits.robIdx + (i + 1).U)
1599aca92b9SYinan Xu    }.otherwise {
1606474c47fSYinan Xu      ptr := ptr + dispatchNum
1616474c47fSYinan Xu    }
1629aca92b9SYinan Xu  }
1639aca92b9SYinan Xu
1646474c47fSYinan Xu  io.out := enqPtrVec
1659aca92b9SYinan Xu
1669aca92b9SYinan Xu}
1679aca92b9SYinan Xu
1689aca92b9SYinan Xuclass RobExceptionInfo(implicit p: Parameters) extends XSBundle {
1699aca92b9SYinan Xu  // val valid = Bool()
1709aca92b9SYinan Xu  val robIdx = new RobPtr
1719aca92b9SYinan Xu  val exceptionVec = ExceptionVec()
1729aca92b9SYinan Xu  val flushPipe = Bool()
1734aa9ed34Sfdy  val isVset = Bool()
1749aca92b9SYinan Xu  val replayInst = Bool() // redirect to that inst itself
17584e47f35SLi Qianruo  val singleStep = Bool() // TODO add frontend hit beneath
176c3abb8b6SYinan Xu  val crossPageIPFFix = Bool()
17772951335SLi Qianruo  val trigger = new TriggerCf
1789aca92b9SYinan Xu
17984e47f35SLi Qianruo//  def trigger_before = !trigger.getTimingBackend && trigger.getHitBackend
18084e47f35SLi Qianruo//  def trigger_after = trigger.getTimingBackend && trigger.getHitBackend
181ddb65c47SLi Qianruo  def has_exception = exceptionVec.asUInt.orR || flushPipe || singleStep || replayInst || trigger.hit
182983f3e23SYinan Xu  def not_commit = exceptionVec.asUInt.orR || singleStep || replayInst || trigger.hit
1839aca92b9SYinan Xu  // only exceptions are allowed to writeback when enqueue
184ddb65c47SLi Qianruo  def can_writeback = exceptionVec.asUInt.orR || singleStep || trigger.hit
1859aca92b9SYinan Xu}
1869aca92b9SYinan Xu
1873b739f49SXuan Huclass ExceptionGen(params: BackendParams)(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper {
1889aca92b9SYinan Xu  val io = IO(new Bundle {
1899aca92b9SYinan Xu    val redirect = Input(Valid(new Redirect))
1909aca92b9SYinan Xu    val flush = Input(Bool())
1919aca92b9SYinan Xu    val enq = Vec(RenameWidth, Flipped(ValidIO(new RobExceptionInfo)))
1923b739f49SXuan Hu    // csr + load + store
1933b739f49SXuan Hu    val wb = Vec(params.numException, Flipped(ValidIO(new RobExceptionInfo)))
1949aca92b9SYinan Xu    val out = ValidIO(new RobExceptionInfo)
1959aca92b9SYinan Xu    val state = ValidIO(new RobExceptionInfo)
1969aca92b9SYinan Xu  })
1979aca92b9SYinan Xu
19846f74b57SHaojin Tang  def getOldest(valid: Seq[Bool], bits: Seq[RobExceptionInfo]): (Seq[Bool], Seq[RobExceptionInfo]) = {
19946f74b57SHaojin Tang    assert(valid.length == bits.length)
20046f74b57SHaojin Tang    assert(isPow2(valid.length))
20146f74b57SHaojin Tang    if (valid.length == 1) {
20246f74b57SHaojin Tang      (valid, bits)
20346f74b57SHaojin Tang    } else if (valid.length == 2) {
20446f74b57SHaojin Tang      val res = Seq.fill(2)(Wire(ValidIO(chiselTypeOf(bits(0)))))
20546f74b57SHaojin Tang      for (i <- res.indices) {
20646f74b57SHaojin Tang        res(i).valid := valid(i)
20746f74b57SHaojin Tang        res(i).bits := bits(i)
20846f74b57SHaojin Tang      }
20946f74b57SHaojin Tang      val oldest = Mux(!valid(1) || valid(0) && isAfter(bits(1).robIdx, bits(0).robIdx), res(0), res(1))
21046f74b57SHaojin Tang      (Seq(oldest.valid), Seq(oldest.bits))
21146f74b57SHaojin Tang    } else {
21246f74b57SHaojin Tang      val left = getOldest(valid.take(valid.length / 2), bits.take(valid.length / 2))
21346f74b57SHaojin Tang      val right = getOldest(valid.takeRight(valid.length / 2), bits.takeRight(valid.length / 2))
21446f74b57SHaojin Tang      getOldest(left._1 ++ right._1, left._2 ++ right._2)
21546f74b57SHaojin Tang    }
21646f74b57SHaojin Tang  }
21746f74b57SHaojin Tang
21867ba96b4SYinan Xu  val currentValid = RegInit(false.B)
21967ba96b4SYinan Xu  val current = Reg(new RobExceptionInfo)
2209aca92b9SYinan Xu
2219aca92b9SYinan Xu  // orR the exceptionVec
2229aca92b9SYinan Xu  val lastCycleFlush = RegNext(io.flush)
2239aca92b9SYinan Xu  val in_enq_valid = VecInit(io.enq.map(e => e.valid && e.bits.has_exception && !lastCycleFlush))
2249aca92b9SYinan Xu  val in_wb_valid = io.wb.map(w => w.valid && w.bits.has_exception && !lastCycleFlush)
2259aca92b9SYinan Xu
22646f74b57SHaojin Tang  // s0: compare wb(1)~wb(LoadPipelineWidth) and wb(1 + LoadPipelineWidth)~wb(LoadPipelineWidth + StorePipelineWidth)
227f4b2089aSYinan Xu  val wb_valid = in_wb_valid.zip(io.wb.map(_.bits)).map{ case (v, bits) => v && !(bits.robIdx.needFlush(io.redirect) || io.flush) }
2289aca92b9SYinan Xu  val csr_wb_bits = io.wb(0).bits
22946f74b57SHaojin Tang  val load_wb_bits = getOldest(in_wb_valid.slice(1, 1 + LoadPipelineWidth), io.wb.map(_.bits).slice(1, 1 + LoadPipelineWidth))._2(0)
23046f74b57SHaojin Tang  val store_wb_bits = getOldest(in_wb_valid.slice(1 + LoadPipelineWidth, 1 + LoadPipelineWidth + StorePipelineWidth), io.wb.map(_.bits).slice(1 + LoadPipelineWidth, 1 + LoadPipelineWidth + StorePipelineWidth))._2(0)
23146f74b57SHaojin Tang  val s0_out_valid = RegNext(VecInit(Seq(wb_valid(0), wb_valid.slice(1, 1 + LoadPipelineWidth).reduce(_ || _), wb_valid.slice(1 + LoadPipelineWidth, 1 + LoadPipelineWidth + StorePipelineWidth).reduce(_ || _))))
2329aca92b9SYinan Xu  val s0_out_bits = RegNext(VecInit(Seq(csr_wb_bits, load_wb_bits, store_wb_bits)))
2339aca92b9SYinan Xu
2349aca92b9SYinan Xu  // s1: compare last four and current flush
235f4b2089aSYinan Xu  val s1_valid = VecInit(s0_out_valid.zip(s0_out_bits).map{ case (v, b) => v && !(b.robIdx.needFlush(io.redirect) || io.flush) })
2369aca92b9SYinan Xu  val compare_01_valid = s0_out_valid(0) || s0_out_valid(1)
2379aca92b9SYinan Xu  val compare_01_bits = Mux(!s0_out_valid(0) || s0_out_valid(1) && isAfter(s0_out_bits(0).robIdx, s0_out_bits(1).robIdx), s0_out_bits(1), s0_out_bits(0))
2389aca92b9SYinan Xu  val compare_bits = Mux(!s0_out_valid(2) || compare_01_valid && isAfter(s0_out_bits(2).robIdx, compare_01_bits.robIdx), compare_01_bits, s0_out_bits(2))
2399aca92b9SYinan Xu  val s1_out_bits = RegNext(compare_bits)
2409aca92b9SYinan Xu  val s1_out_valid = RegNext(s1_valid.asUInt.orR)
2419aca92b9SYinan Xu
2429aca92b9SYinan Xu  val enq_valid = RegNext(in_enq_valid.asUInt.orR && !io.redirect.valid && !io.flush)
2439aca92b9SYinan Xu  val enq_bits = RegNext(ParallelPriorityMux(in_enq_valid, io.enq.map(_.bits)))
2449aca92b9SYinan Xu
2459aca92b9SYinan Xu  // s2: compare the input exception with the current one
2469aca92b9SYinan Xu  // priorities:
2479aca92b9SYinan Xu  // (1) system reset
2489aca92b9SYinan Xu  // (2) current is valid: flush, remain, merge, update
2499aca92b9SYinan Xu  // (3) current is not valid: s1 or enq
25067ba96b4SYinan Xu  val current_flush = current.robIdx.needFlush(io.redirect) || io.flush
251f4b2089aSYinan Xu  val s1_flush = s1_out_bits.robIdx.needFlush(io.redirect) || io.flush
25267ba96b4SYinan Xu  when (currentValid) {
2539aca92b9SYinan Xu    when (current_flush) {
25467ba96b4SYinan Xu      currentValid := Mux(s1_flush, false.B, s1_out_valid)
2559aca92b9SYinan Xu    }
2569aca92b9SYinan Xu    when (s1_out_valid && !s1_flush) {
25767ba96b4SYinan Xu      when (isAfter(current.robIdx, s1_out_bits.robIdx)) {
25867ba96b4SYinan Xu        current := s1_out_bits
25967ba96b4SYinan Xu      }.elsewhen (current.robIdx === s1_out_bits.robIdx) {
26067ba96b4SYinan Xu        current.exceptionVec := (s1_out_bits.exceptionVec.asUInt | current.exceptionVec.asUInt).asTypeOf(ExceptionVec())
26167ba96b4SYinan Xu        current.flushPipe := s1_out_bits.flushPipe || current.flushPipe
26267ba96b4SYinan Xu        current.replayInst := s1_out_bits.replayInst || current.replayInst
26367ba96b4SYinan Xu        current.singleStep := s1_out_bits.singleStep || current.singleStep
26467ba96b4SYinan Xu        current.trigger := (s1_out_bits.trigger.asUInt | current.trigger.asUInt).asTypeOf(new TriggerCf)
2659aca92b9SYinan Xu      }
2669aca92b9SYinan Xu    }
2679aca92b9SYinan Xu  }.elsewhen (s1_out_valid && !s1_flush) {
26867ba96b4SYinan Xu    currentValid := true.B
26967ba96b4SYinan Xu    current := s1_out_bits
2709aca92b9SYinan Xu  }.elsewhen (enq_valid && !(io.redirect.valid || io.flush)) {
27167ba96b4SYinan Xu    currentValid := true.B
27267ba96b4SYinan Xu    current := enq_bits
2739aca92b9SYinan Xu  }
2749aca92b9SYinan Xu
2759aca92b9SYinan Xu  io.out.valid   := s1_out_valid || enq_valid && enq_bits.can_writeback
2769aca92b9SYinan Xu  io.out.bits    := Mux(s1_out_valid, s1_out_bits, enq_bits)
27767ba96b4SYinan Xu  io.state.valid := currentValid
27867ba96b4SYinan Xu  io.state.bits  := current
2799aca92b9SYinan Xu
2809aca92b9SYinan Xu}
2819aca92b9SYinan Xu
2829aca92b9SYinan Xuclass RobFlushInfo(implicit p: Parameters) extends XSBundle {
2839aca92b9SYinan Xu  val ftqIdx = new FtqPtr
284f4b2089aSYinan Xu  val robIdx = new RobPtr
2859aca92b9SYinan Xu  val ftqOffset = UInt(log2Up(PredictWidth).W)
2869aca92b9SYinan Xu  val replayInst = Bool()
2879aca92b9SYinan Xu}
2889aca92b9SYinan Xu
2893b739f49SXuan Huclass Rob(params: BackendParams)(implicit p: Parameters) extends LazyModule with HasXSParameter {
2906ab6918fSYinan Xu
2913b739f49SXuan Hu  lazy val module = new RobImp(this)(p, params)
2923b739f49SXuan Hu  //
2933b739f49SXuan Hu  //  override def generateWritebackIO(
2943b739f49SXuan Hu  //    thisMod: Option[HasWritebackSource] = None,
2953b739f49SXuan Hu  //    thisModImp: Option[HasWritebackSourceImp] = None
2963b739f49SXuan Hu  //  ): Unit = {
2973b739f49SXuan Hu  //    val sources = writebackSinksImp(thisMod, thisModImp)
2983b739f49SXuan Hu  //    module.io.writeback.zip(sources).foreach(x => x._1 := x._2)
2993b739f49SXuan Hu  //  }
3003b739f49SXuan Hu  //}
3016ab6918fSYinan Xu}
3026ab6918fSYinan Xu
3033b739f49SXuan Huclass RobImp(override val wrapper: Rob)(implicit p: Parameters, params: BackendParams) extends LazyModuleImp(wrapper)
3041ca0e4f3SYinan Xu  with HasXSParameter with HasCircularQueuePtrHelper with HasPerfEvents {
3056ab6918fSYinan Xu
3069aca92b9SYinan Xu  val io = IO(new Bundle() {
3075668a921SJiawei Lin    val hartId = Input(UInt(8.W))
3089aca92b9SYinan Xu    val redirect = Input(Valid(new Redirect))
3099aca92b9SYinan Xu    val enq = new RobEnqIO
310f4b2089aSYinan Xu    val flushOut = ValidIO(new Redirect)
3114aa9ed34Sfdy    val isVsetFlushPipe = Output(Bool())
3129aca92b9SYinan Xu    val exception = ValidIO(new ExceptionInfo)
3139aca92b9SYinan Xu    // exu + brq
3143b739f49SXuan Hu    val writeback: MixedVec[ValidIO[ExuOutput]] = Flipped(params.genWrite2CtrlBundles)
315ccfddc82SHaojin Tang    val commits = Output(new RobCommitIO)
3169aca92b9SYinan Xu    val lsq = new RobLsqIO
3179aca92b9SYinan Xu    val robDeqPtr = Output(new RobPtr)
3189aca92b9SYinan Xu    val csr = new RobCSRIO
3199aca92b9SYinan Xu    val robFull = Output(Bool())
320b6900d94SYinan Xu    val cpu_halt = Output(Bool())
32109309bdbSYinan Xu    val wfi_enable = Input(Bool())
3229aca92b9SYinan Xu  })
3239aca92b9SYinan Xu
324124bf66aSXuan Hu  val exuWBs: Seq[ValidIO[ExuOutput]] = io.writeback.filter(!_.bits.params.hasStdFu)
325124bf66aSXuan Hu  val stdWBs: Seq[ValidIO[ExuOutput]] = io.writeback.filter(_.bits.params.hasStdFu)
3263b739f49SXuan Hu  val fflagsWBs = io.writeback.filter(x => x.bits.fflags.nonEmpty)
3273b739f49SXuan Hu  val exceptionWBs = io.writeback.filter(x => x.bits.exceptionVec.nonEmpty)
3283b739f49SXuan Hu  val redirectWBs = io.writeback.filter(x => x.bits.redirect.nonEmpty)
3293b739f49SXuan Hu
3303b739f49SXuan Hu  val exuWbPorts = io.writeback.filter(!_.bits.params.hasStdFu)
3313b739f49SXuan Hu  val stdWbPorts = io.writeback.filter(_.bits.params.hasStdFu)
3323b739f49SXuan Hu  val fflagsPorts = io.writeback.filter(x => x.bits.fflags.nonEmpty)
3333b739f49SXuan Hu  val exceptionPorts = io.writeback.filter(x => x.bits.exceptionVec.nonEmpty)
3343b739f49SXuan Hu  val numExuWbPorts = exuWBs.length
3353b739f49SXuan Hu  val numStdWbPorts = stdWBs.length
3366ab6918fSYinan Xu
3376ab6918fSYinan Xu
3383b739f49SXuan Hu  println(s"Rob: size $RobSize, numExuWbPorts: $numExuWbPorts, numStdWbPorts: $numStdWbPorts, commitwidth: $CommitWidth")
3393b739f49SXuan Hu//  println(s"exuPorts: ${exuWbPorts.map(_._1.map(_.name))}")
3403b739f49SXuan Hu//  println(s"stdPorts: ${stdWbPorts.map(_._1.map(_.name))}")
3413b739f49SXuan Hu//  println(s"fflags: ${fflagsPorts.map(_._1.map(_.name))}")
3423b739f49SXuan Hu
3439aca92b9SYinan Xu
3449aca92b9SYinan Xu  // instvalid field
34543bdc4d9SYinan Xu  val valid = RegInit(VecInit(Seq.fill(RobSize)(false.B)))
3469aca92b9SYinan Xu  // writeback status
3479aca92b9SYinan Xu  val writebacked = Mem(RobSize, Bool())
3489aca92b9SYinan Xu  val store_data_writebacked = Mem(RobSize, Bool())
3499aca92b9SYinan Xu  // data for redirect, exception, etc.
3509aca92b9SYinan Xu  val flagBkup = Mem(RobSize, Bool())
351e8009193SYinan Xu  // some instructions are not allowed to trigger interrupts
352e8009193SYinan Xu  // They have side effects on the states of the processor before they write back
353e8009193SYinan Xu  val interrupt_safe = Mem(RobSize, Bool())
3549aca92b9SYinan Xu
3559aca92b9SYinan Xu  // data for debug
3569aca92b9SYinan Xu  // Warn: debug_* prefix should not exist in generated verilog.
3573b739f49SXuan Hu  val debug_microOp = Mem(RobSize, new DynInst)
3589aca92b9SYinan Xu  val debug_exuData = Reg(Vec(RobSize, UInt(XLEN.W)))//for debug
3599aca92b9SYinan Xu  val debug_exuDebug = Reg(Vec(RobSize, new DebugBundle))//for debug
3609aca92b9SYinan Xu
3619aca92b9SYinan Xu  // pointers
3629aca92b9SYinan Xu  // For enqueue ptr, we don't duplicate it since only enqueue needs it.
3636474c47fSYinan Xu  val enqPtrVec = Wire(Vec(RenameWidth, new RobPtr))
3649aca92b9SYinan Xu  val deqPtrVec = Wire(Vec(CommitWidth, new RobPtr))
3659aca92b9SYinan Xu
3669aca92b9SYinan Xu  val walkPtrVec = Reg(Vec(CommitWidth, new RobPtr))
3679aca92b9SYinan Xu  val allowEnqueue = RegInit(true.B)
3689aca92b9SYinan Xu
3696474c47fSYinan Xu  val enqPtr = enqPtrVec.head
3709aca92b9SYinan Xu  val deqPtr = deqPtrVec(0)
3719aca92b9SYinan Xu  val walkPtr = walkPtrVec(0)
3729aca92b9SYinan Xu
3739aca92b9SYinan Xu  val isEmpty = enqPtr === deqPtr
3749aca92b9SYinan Xu  val isReplaying = io.redirect.valid && RedirectLevel.flushItself(io.redirect.bits.level)
3759aca92b9SYinan Xu
3769aca92b9SYinan Xu  /**
3779aca92b9SYinan Xu    * states of Rob
3789aca92b9SYinan Xu    */
379ccfddc82SHaojin Tang  val s_idle :: s_walk :: Nil = Enum(2)
3809aca92b9SYinan Xu  val state = RegInit(s_idle)
3819aca92b9SYinan Xu
3829aca92b9SYinan Xu  /**
3839aca92b9SYinan Xu    * Data Modules
3849aca92b9SYinan Xu    *
3859aca92b9SYinan Xu    * CommitDataModule: data from dispatch
3869aca92b9SYinan Xu    * (1) read: commits/walk/exception
3879aca92b9SYinan Xu    * (2) write: enqueue
3889aca92b9SYinan Xu    *
3899aca92b9SYinan Xu    * WritebackData: data from writeback
3909aca92b9SYinan Xu    * (1) read: commits/walk/exception
3919aca92b9SYinan Xu    * (2) write: write back from exe units
3929aca92b9SYinan Xu    */
3939aca92b9SYinan Xu  val dispatchData = Module(new SyncDataModuleTemplate(new RobDispatchData, RobSize, CommitWidth, RenameWidth))
3949aca92b9SYinan Xu  val dispatchDataRead = dispatchData.io.rdata
3959aca92b9SYinan Xu
3963b739f49SXuan Hu  val exceptionGen = Module(new ExceptionGen(params))
3979aca92b9SYinan Xu  val exceptionDataRead = exceptionGen.io.state
3989aca92b9SYinan Xu  val fflagsDataRead = Wire(Vec(CommitWidth, UInt(5.W)))
3999aca92b9SYinan Xu
4009aca92b9SYinan Xu  io.robDeqPtr := deqPtr
4019aca92b9SYinan Xu
4029aca92b9SYinan Xu  /**
4039aca92b9SYinan Xu    * Enqueue (from dispatch)
4049aca92b9SYinan Xu    */
4059aca92b9SYinan Xu  // special cases
4069aca92b9SYinan Xu  val hasBlockBackward = RegInit(false.B)
4073b739f49SXuan Hu  val hasWaitForward = RegInit(false.B)
408af2f7849Shappy-lx  val doingSvinval = RegInit(false.B)
4099aca92b9SYinan Xu  // When blockBackward instruction leaves Rob (commit or walk), hasBlockBackward should be set to false.B
4109aca92b9SYinan Xu  // To reduce registers usage, for hasBlockBackward cases, we allow enqueue after ROB is empty.
4119aca92b9SYinan Xu  when (isEmpty) { hasBlockBackward:= false.B }
4129aca92b9SYinan Xu  // When any instruction commits, hasNoSpecExec should be set to false.B
4133b739f49SXuan Hu  when (io.commits.hasWalkInstr || io.commits.hasCommitInstr) { hasWaitForward:= false.B }
4145c95ea2eSYinan Xu
4155c95ea2eSYinan Xu  // The wait-for-interrupt (WFI) instruction waits in the ROB until an interrupt might need servicing.
4165c95ea2eSYinan Xu  // io.csr.wfiEvent will be asserted if the WFI can resume execution, and we change the state to s_wfi_idle.
4175c95ea2eSYinan Xu  // It does not affect how interrupts are serviced. Note that WFI is noSpecExec and it does not trigger interrupts.
4185c95ea2eSYinan Xu  val hasWFI = RegInit(false.B)
4195c95ea2eSYinan Xu  io.cpu_halt := hasWFI
420342656a5SYinan Xu  // WFI Timeout: 2^20 = 1M cycles
421342656a5SYinan Xu  val wfi_cycles = RegInit(0.U(20.W))
422342656a5SYinan Xu  when (hasWFI) {
423342656a5SYinan Xu    wfi_cycles := wfi_cycles + 1.U
424342656a5SYinan Xu  }.elsewhen (!hasWFI && RegNext(hasWFI)) {
425342656a5SYinan Xu    wfi_cycles := 0.U
426342656a5SYinan Xu  }
427342656a5SYinan Xu  val wfi_timeout = wfi_cycles.andR
428342656a5SYinan Xu  when (RegNext(RegNext(io.csr.wfiEvent)) || io.flushOut.valid || wfi_timeout) {
4295c95ea2eSYinan Xu    hasWFI := false.B
430b6900d94SYinan Xu  }
4319aca92b9SYinan Xu
4326474c47fSYinan Xu  val allocatePtrVec = VecInit((0 until RenameWidth).map(i => enqPtrVec(PopCount(io.enq.needAlloc.take(i)))))
4339aca92b9SYinan Xu  io.enq.canAccept := allowEnqueue && !hasBlockBackward
4346474c47fSYinan Xu  io.enq.resp      := allocatePtrVec
4359aca92b9SYinan Xu  val canEnqueue = VecInit(io.enq.req.map(_.valid && io.enq.canAccept))
4369aca92b9SYinan Xu  val timer = GTimer()
4379aca92b9SYinan Xu  for (i <- 0 until RenameWidth) {
4389aca92b9SYinan Xu    // we don't check whether io.redirect is valid here since redirect has higher priority
4399aca92b9SYinan Xu    when (canEnqueue(i)) {
4406ab6918fSYinan Xu      val enqUop = io.enq.req(i).bits
4416474c47fSYinan Xu      val enqIndex = allocatePtrVec(i).value
4429aca92b9SYinan Xu      // store uop in data module and debug_microOp Vec
4436474c47fSYinan Xu      debug_microOp(enqIndex) := enqUop
4446474c47fSYinan Xu      debug_microOp(enqIndex).debugInfo.dispatchTime := timer
4456474c47fSYinan Xu      debug_microOp(enqIndex).debugInfo.enqRsTime := timer
4466474c47fSYinan Xu      debug_microOp(enqIndex).debugInfo.selectTime := timer
4476474c47fSYinan Xu      debug_microOp(enqIndex).debugInfo.issueTime := timer
4486474c47fSYinan Xu      debug_microOp(enqIndex).debugInfo.writebackTime := timer
4493b739f49SXuan Hu      when (enqUop.blockBackward) {
4509aca92b9SYinan Xu        hasBlockBackward := true.B
4519aca92b9SYinan Xu      }
4523b739f49SXuan Hu      when (enqUop.waitForward) {
4533b739f49SXuan Hu        hasWaitForward := true.B
4549aca92b9SYinan Xu      }
4553b739f49SXuan Hu      val enqHasTriggerHit = false.B // io.enq.req(i).bits.cf.trigger.getHitFrontend
4563b739f49SXuan Hu      val enqHasException = ExceptionNO.selectFrontend(enqUop.exceptionVec).asUInt.orR
457af2f7849Shappy-lx      // the begin instruction of Svinval enqs so mark doingSvinval as true to indicate this process
4583b739f49SXuan Hu      when(!enqHasTriggerHit && !enqHasException && enqUop.isSvinvalBegin(enqUop.flushPipe))
459af2f7849Shappy-lx      {
460af2f7849Shappy-lx        doingSvinval := true.B
461af2f7849Shappy-lx      }
462af2f7849Shappy-lx      // the end instruction of Svinval enqs so clear doingSvinval
4633b739f49SXuan Hu      when(!enqHasTriggerHit && !enqHasException && enqUop.isSvinvalEnd(enqUop.flushPipe))
464af2f7849Shappy-lx      {
465af2f7849Shappy-lx        doingSvinval := false.B
466af2f7849Shappy-lx      }
467af2f7849Shappy-lx      // when we are in the process of Svinval software code area , only Svinval.vma and end instruction of Svinval can appear
4683b739f49SXuan Hu      assert(!doingSvinval || (enqUop.isSvinval(enqUop.flushPipe) || enqUop.isSvinvalEnd(enqUop.flushPipe)))
4693b739f49SXuan Hu      when (enqUop.isWFI && !enqHasException && !enqHasTriggerHit) {
4705c95ea2eSYinan Xu        hasWFI := true.B
471b6900d94SYinan Xu      }
4729aca92b9SYinan Xu    }
4739aca92b9SYinan Xu  }
47475b25016SYinan Xu  val dispatchNum = Mux(io.enq.canAccept, PopCount(io.enq.req.map(_.valid)), 0.U)
47575b25016SYinan Xu  io.enq.isEmpty   := RegNext(isEmpty && !VecInit(io.enq.req.map(_.valid)).asUInt.orR)
4769aca92b9SYinan Xu
47709309bdbSYinan Xu  when (!io.wfi_enable) {
47809309bdbSYinan Xu    hasWFI := false.B
47909309bdbSYinan Xu  }
4804aa9ed34Sfdy  // sel vsetvl's flush position
4814aa9ed34Sfdy  val vs_idle :: vs_waitVinstr :: vs_waitFlush :: Nil = Enum(3)
4824aa9ed34Sfdy  val vsetvlState = RegInit(vs_idle)
4834aa9ed34Sfdy
4844aa9ed34Sfdy  val firstVInstrFtqPtr    = RegInit(0.U.asTypeOf(new FtqPtr))
4854aa9ed34Sfdy  val firstVInstrFtqOffset = RegInit(0.U.asTypeOf(UInt(log2Up(PredictWidth).W)))
4864aa9ed34Sfdy  val firstVInstrRobIdx    = RegInit(0.U.asTypeOf(new RobPtr))
4874aa9ed34Sfdy
4884aa9ed34Sfdy  val enq0            = io.enq.req(0)
4893b739f49SXuan Hu  val enq0IsVset      = FuType.isInt(enq0.bits.fuType) && ALUOpType.isVset(enq0.bits.fuOpType) && enq0.bits.uopIdx.andR && canEnqueue(0)
4903b739f49SXuan Hu  val enq0IsVsetFlush = enq0IsVset && enq0.bits.flushPipe
4913b739f49SXuan Hu  val enqIsVInstrVec = io.enq.req.zip(canEnqueue).map{case (req, fire) => FuType.isVpu(req.bits.fuType) && fire}
4924aa9ed34Sfdy  // for vs_idle
4934aa9ed34Sfdy  val firstVInstrIdle = PriorityMux(enqIsVInstrVec.zip(io.enq.req).drop(1) :+ (true.B, 0.U.asTypeOf(io.enq.req(0).cloneType)))
4944aa9ed34Sfdy  // for vs_waitVinstr
4954aa9ed34Sfdy  val enqIsVInstrOrVset = (enqIsVInstrVec(0) || enq0IsVset) +: enqIsVInstrVec.drop(1)
4964aa9ed34Sfdy  val firstVInstrWait = PriorityMux(enqIsVInstrOrVset, io.enq.req)
4974aa9ed34Sfdy  when(vsetvlState === vs_idle){
4983b739f49SXuan Hu    firstVInstrFtqPtr    := firstVInstrIdle.bits.ftqPtr
4993b739f49SXuan Hu    firstVInstrFtqOffset := firstVInstrIdle.bits.ftqOffset
5004aa9ed34Sfdy    firstVInstrRobIdx    := firstVInstrIdle.bits.robIdx
5014aa9ed34Sfdy  }.elsewhen(vsetvlState === vs_waitVinstr){
5023b739f49SXuan Hu    firstVInstrFtqPtr    := firstVInstrWait.bits.ftqPtr
5033b739f49SXuan Hu    firstVInstrFtqOffset := firstVInstrWait.bits.ftqOffset
5044aa9ed34Sfdy    firstVInstrRobIdx    := firstVInstrWait.bits.robIdx
5054aa9ed34Sfdy  }
5064aa9ed34Sfdy
5074aa9ed34Sfdy  val hasVInstrAfterI = Cat(enqIsVInstrVec(0)).orR
5084aa9ed34Sfdy  when(vsetvlState === vs_idle){
5094aa9ed34Sfdy    when(enq0IsVsetFlush){
5104aa9ed34Sfdy      vsetvlState := Mux(hasVInstrAfterI, vs_waitFlush, vs_waitVinstr)
5114aa9ed34Sfdy    }
5124aa9ed34Sfdy  }.elsewhen(vsetvlState === vs_waitVinstr){
5134aa9ed34Sfdy    when(io.redirect.valid){
5144aa9ed34Sfdy      vsetvlState := vs_idle
5154aa9ed34Sfdy    }.elsewhen(Cat(enqIsVInstrOrVset).orR){
5164aa9ed34Sfdy      vsetvlState := vs_waitFlush
5174aa9ed34Sfdy    }
5184aa9ed34Sfdy  }.elsewhen(vsetvlState === vs_waitFlush){
5194aa9ed34Sfdy    when(io.redirect.valid){
5204aa9ed34Sfdy      vsetvlState := vs_idle
5214aa9ed34Sfdy    }
5224aa9ed34Sfdy  }
52309309bdbSYinan Xu
5249aca92b9SYinan Xu  /**
5259aca92b9SYinan Xu    * Writeback (from execution units)
5269aca92b9SYinan Xu    */
5273b739f49SXuan Hu  for (wb <- exuWBs) {
5286ab6918fSYinan Xu    when (wb.valid) {
5293b739f49SXuan Hu      val wbIdx = wb.bits.robIdx.value
5306ab6918fSYinan Xu      debug_exuData(wbIdx) := wb.bits.data
5316ab6918fSYinan Xu      debug_exuDebug(wbIdx) := wb.bits.debug
5323b739f49SXuan Hu      debug_microOp(wbIdx).debugInfo.enqRsTime := wb.bits.debugInfo.enqRsTime
5333b739f49SXuan Hu      debug_microOp(wbIdx).debugInfo.selectTime := wb.bits.debugInfo.selectTime
5343b739f49SXuan Hu      debug_microOp(wbIdx).debugInfo.issueTime := wb.bits.debugInfo.issueTime
5353b739f49SXuan Hu      debug_microOp(wbIdx).debugInfo.writebackTime := wb.bits.debugInfo.writebackTime
5369aca92b9SYinan Xu
537b211808bShappy-lx      // debug for lqidx and sqidx
538141a6449SXuan Hu      debug_microOp(wbIdx).lqIdx := wb.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr))
539141a6449SXuan Hu      debug_microOp(wbIdx).sqIdx := wb.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr))
540b211808bShappy-lx
5419aca92b9SYinan Xu      val debug_Uop = debug_microOp(wbIdx)
5429aca92b9SYinan Xu      XSInfo(true.B,
5433b739f49SXuan Hu        p"writebacked pc 0x${Hexadecimal(debug_Uop.pc)} wen ${debug_Uop.rfWen} " +
5443b739f49SXuan Hu        p"data 0x${Hexadecimal(wb.bits.data)} ldst ${debug_Uop.ldest} pdst ${debug_Uop.pdest} " +
5453b739f49SXuan Hu        p"skip ${wb.bits.debug.isMMIO} robIdx: ${wb.bits.robIdx}\n"
5469aca92b9SYinan Xu      )
5479aca92b9SYinan Xu    }
5489aca92b9SYinan Xu  }
5493b739f49SXuan Hu
5503b739f49SXuan Hu  val writebackNum = PopCount(exuWBs.map(_.valid))
5519aca92b9SYinan Xu  XSInfo(writebackNum =/= 0.U, "writebacked %d insts\n", writebackNum)
5529aca92b9SYinan Xu
5539aca92b9SYinan Xu
5549aca92b9SYinan Xu  /**
5559aca92b9SYinan Xu    * RedirectOut: Interrupt and Exceptions
5569aca92b9SYinan Xu    */
5579aca92b9SYinan Xu  val deqDispatchData = dispatchDataRead(0)
5589aca92b9SYinan Xu  val debug_deqUop = debug_microOp(deqPtr.value)
5599aca92b9SYinan Xu
5609aca92b9SYinan Xu  val intrBitSetReg = RegNext(io.csr.intrBitSet)
5613b739f49SXuan Hu  val intrEnable = intrBitSetReg && !hasWaitForward && interrupt_safe(deqPtr.value)
5629aca92b9SYinan Xu  val deqHasExceptionOrFlush = exceptionDataRead.valid && exceptionDataRead.bits.robIdx === deqPtr
56384e47f35SLi Qianruo  val deqHasException = deqHasExceptionOrFlush && (exceptionDataRead.bits.exceptionVec.asUInt.orR ||
564ddb65c47SLi Qianruo    exceptionDataRead.bits.singleStep || exceptionDataRead.bits.trigger.hit)
5659aca92b9SYinan Xu  val deqHasFlushPipe = deqHasExceptionOrFlush && exceptionDataRead.bits.flushPipe
5669aca92b9SYinan Xu  val deqHasReplayInst = deqHasExceptionOrFlush && exceptionDataRead.bits.replayInst
56784e47f35SLi Qianruo  val exceptionEnable = writebacked(deqPtr.value) && deqHasException
56872951335SLi Qianruo
56984e47f35SLi Qianruo  XSDebug(deqHasException && exceptionDataRead.bits.singleStep, "Debug Mode: Deq has singlestep exception\n")
570ddb65c47SLi Qianruo  XSDebug(deqHasException && exceptionDataRead.bits.trigger.getHitFrontend, "Debug Mode: Deq has frontend trigger exception\n")
57184e47f35SLi Qianruo  XSDebug(deqHasException && exceptionDataRead.bits.trigger.getHitBackend, "Debug Mode: Deq has backend trigger exception\n")
57284e47f35SLi Qianruo
57384e47f35SLi Qianruo  val isFlushPipe = writebacked(deqPtr.value) && (deqHasFlushPipe || deqHasReplayInst)
5749aca92b9SYinan Xu
5754aa9ed34Sfdy  val isVsetFlushPipe = writebacked(deqPtr.value) && deqHasFlushPipe && exceptionDataRead.bits.isVset
5764aa9ed34Sfdy  val needModifyFtqIdxOffset = isVsetFlushPipe && (vsetvlState === vs_waitFlush)
5774aa9ed34Sfdy  io.isVsetFlushPipe := RegNext(isVsetFlushPipe)
578f4b2089aSYinan Xu  // io.flushOut will trigger redirect at the next cycle.
579f4b2089aSYinan Xu  // Block any redirect or commit at the next cycle.
580f4b2089aSYinan Xu  val lastCycleFlush = RegNext(io.flushOut.valid)
581f4b2089aSYinan Xu
582f4b2089aSYinan Xu  io.flushOut.valid := (state === s_idle) && valid(deqPtr.value) && (intrEnable || exceptionEnable || isFlushPipe) && !lastCycleFlush
583f4b2089aSYinan Xu  io.flushOut.bits := DontCare
5844aa9ed34Sfdy  io.flushOut.bits.robIdx := Mux(needModifyFtqIdxOffset, firstVInstrRobIdx, deqPtr)
5854aa9ed34Sfdy  io.flushOut.bits.ftqIdx := Mux(needModifyFtqIdxOffset, firstVInstrFtqPtr, deqDispatchData.ftqIdx)
5864aa9ed34Sfdy  io.flushOut.bits.ftqOffset := Mux(needModifyFtqIdxOffset, firstVInstrFtqOffset, deqDispatchData.ftqOffset)
5874aa9ed34Sfdy  io.flushOut.bits.level := Mux(deqHasReplayInst || intrEnable || exceptionEnable || needModifyFtqIdxOffset, RedirectLevel.flush, RedirectLevel.flushAfter) // TODO use this to implement "exception next"
588f4b2089aSYinan Xu  io.flushOut.bits.interrupt := true.B
5899aca92b9SYinan Xu  XSPerfAccumulate("interrupt_num", io.flushOut.valid && intrEnable)
5909aca92b9SYinan Xu  XSPerfAccumulate("exception_num", io.flushOut.valid && exceptionEnable)
5919aca92b9SYinan Xu  XSPerfAccumulate("flush_pipe_num", io.flushOut.valid && isFlushPipe)
5929aca92b9SYinan Xu  XSPerfAccumulate("replay_inst_num", io.flushOut.valid && isFlushPipe && deqHasReplayInst)
5939aca92b9SYinan Xu
594f4b2089aSYinan Xu  val exceptionHappen = (state === s_idle) && valid(deqPtr.value) && (intrEnable || exceptionEnable) && !lastCycleFlush
5959aca92b9SYinan Xu  io.exception.valid                := RegNext(exceptionHappen)
5963b739f49SXuan Hu  io.exception.bits.pc              := RegEnable(debug_deqUop.pc, exceptionHappen)
5973b739f49SXuan Hu  io.exception.bits.instr           := RegEnable(debug_deqUop.instr, exceptionHappen)
5983b739f49SXuan Hu  io.exception.bits.commitType      := RegEnable(deqDispatchData.commitType, exceptionHappen)
5993b739f49SXuan Hu  io.exception.bits.exceptionVec    := RegEnable(exceptionDataRead.bits.exceptionVec, exceptionHappen)
6003b739f49SXuan Hu  io.exception.bits.singleStep      := RegEnable(exceptionDataRead.bits.singleStep, exceptionHappen)
6013b739f49SXuan Hu  io.exception.bits.crossPageIPFFix := RegEnable(exceptionDataRead.bits.crossPageIPFFix, exceptionHappen)
6029aca92b9SYinan Xu  io.exception.bits.isInterrupt     := RegEnable(intrEnable, exceptionHappen)
6033b739f49SXuan Hu//  io.exception.bits.trigger := RegEnable(exceptionDataRead.bits.trigger, exceptionHappen)
6049aca92b9SYinan Xu
6059aca92b9SYinan Xu  XSDebug(io.flushOut.valid,
6063b739f49SXuan Hu    p"generate redirect: pc 0x${Hexadecimal(io.exception.bits.pc)} intr $intrEnable " +
6079aca92b9SYinan Xu    p"excp $exceptionEnable flushPipe $isFlushPipe " +
6089aca92b9SYinan Xu    p"Trap_target 0x${Hexadecimal(io.csr.trapTarget)} exceptionVec ${Binary(exceptionDataRead.bits.exceptionVec.asUInt)}\n")
6099aca92b9SYinan Xu
6109aca92b9SYinan Xu
6119aca92b9SYinan Xu  /**
6129aca92b9SYinan Xu    * Commits (and walk)
6139aca92b9SYinan Xu    * They share the same width.
6149aca92b9SYinan Xu    */
615a83ae250SYinan Xu  val walkCounter = Reg(UInt(log2Up(RobSize + 1).W))
6169aca92b9SYinan Xu  val shouldWalkVec = VecInit((0 until CommitWidth).map(_.U < walkCounter))
6179aca92b9SYinan Xu  val walkFinished = walkCounter <= CommitWidth.U
6189aca92b9SYinan Xu
6199aca92b9SYinan Xu  require(RenameWidth <= CommitWidth)
6209aca92b9SYinan Xu
6219aca92b9SYinan Xu  // wiring to csr
6229aca92b9SYinan Xu  val (wflags, fpWen) = (0 until CommitWidth).map(i => {
6236474c47fSYinan Xu    val v = io.commits.commitValid(i)
6249aca92b9SYinan Xu    val info = io.commits.info(i)
6259aca92b9SYinan Xu    (v & info.wflags, v & info.fpWen)
6269aca92b9SYinan Xu  }).unzip
6279aca92b9SYinan Xu  val fflags = Wire(Valid(UInt(5.W)))
6286474c47fSYinan Xu  fflags.valid := io.commits.isCommit && VecInit(wflags).asUInt.orR
6299aca92b9SYinan Xu  fflags.bits := wflags.zip(fflagsDataRead).map({
6309aca92b9SYinan Xu    case (w, f) => Mux(w, f, 0.U)
6319aca92b9SYinan Xu  }).reduce(_|_)
6326474c47fSYinan Xu  val dirty_fs = io.commits.isCommit && VecInit(fpWen).asUInt.orR
6339aca92b9SYinan Xu
6349aca92b9SYinan Xu  // when mispredict branches writeback, stop commit in the next 2 cycles
6359aca92b9SYinan Xu  // TODO: don't check all exu write back
6363b739f49SXuan Hu  val misPredWb = Cat(VecInit(redirectWBs.map(wb =>
6372f2ee3b1SXuan Hu    wb.bits.redirect.get.bits.cfiUpdate.isMisPred && wb.bits.redirect.get.valid && wb.valid
638c51eab43SYinan Xu  ))).orR
6399aca92b9SYinan Xu  val misPredBlockCounter = Reg(UInt(3.W))
6409aca92b9SYinan Xu  misPredBlockCounter := Mux(misPredWb,
6419aca92b9SYinan Xu    "b111".U,
6429aca92b9SYinan Xu    misPredBlockCounter >> 1.U
6439aca92b9SYinan Xu  )
6449aca92b9SYinan Xu  val misPredBlock = misPredBlockCounter(0)
6456474c47fSYinan Xu  val blockCommit = misPredBlock || isReplaying || lastCycleFlush || hasWFI
6469aca92b9SYinan Xu
647ccfddc82SHaojin Tang  io.commits.isWalk := state === s_walk
6486474c47fSYinan Xu  io.commits.isCommit := state === s_idle && !blockCommit
6496474c47fSYinan Xu  val walk_v = VecInit(walkPtrVec.map(ptr => valid(ptr.value)))
6506474c47fSYinan Xu  val commit_v = VecInit(deqPtrVec.map(ptr => valid(ptr.value)))
6519aca92b9SYinan Xu  // store will be commited iff both sta & std have been writebacked
6529aca92b9SYinan Xu  val commit_w = VecInit(deqPtrVec.map(ptr => writebacked(ptr.value) && store_data_writebacked(ptr.value)))
6539aca92b9SYinan Xu  val commit_exception = exceptionDataRead.valid && !isAfter(exceptionDataRead.bits.robIdx, deqPtrVec.last)
6549aca92b9SYinan Xu  val commit_block = VecInit((0 until CommitWidth).map(i => !commit_w(i)))
6559aca92b9SYinan Xu  val allowOnlyOneCommit = commit_exception || intrBitSetReg
6569aca92b9SYinan Xu  // for instructions that may block others, we don't allow them to commit
6579aca92b9SYinan Xu  for (i <- 0 until CommitWidth) {
6589aca92b9SYinan Xu    // defaults: state === s_idle and instructions commit
6599aca92b9SYinan Xu    // when intrBitSetReg, allow only one instruction to commit at each clock cycle
6609aca92b9SYinan Xu    val isBlocked = if (i != 0) Cat(commit_block.take(i)).orR || allowOnlyOneCommit else intrEnable || deqHasException || deqHasReplayInst
6616474c47fSYinan Xu    io.commits.commitValid(i) := commit_v(i) && commit_w(i) && !isBlocked
6629aca92b9SYinan Xu    io.commits.info(i)  := dispatchDataRead(i)
6639aca92b9SYinan Xu
664ccfddc82SHaojin Tang    when (state === s_walk) {
6656474c47fSYinan Xu      io.commits.walkValid(i) := shouldWalkVec(i)
6666474c47fSYinan Xu      when (io.commits.isWalk && state === s_walk && shouldWalkVec(i)) {
6676474c47fSYinan Xu        XSError(!walk_v(i), s"why not $i???\n")
6686474c47fSYinan Xu      }
6699aca92b9SYinan Xu    }
6709aca92b9SYinan Xu
6716474c47fSYinan Xu    XSInfo(io.commits.isCommit && io.commits.commitValid(i),
6729aca92b9SYinan Xu      "retired pc %x wen %d ldest %d pdest %x old_pdest %x data %x fflags: %b\n",
6733b739f49SXuan Hu      debug_microOp(deqPtrVec(i).value).pc,
6749aca92b9SYinan Xu      io.commits.info(i).rfWen,
6759aca92b9SYinan Xu      io.commits.info(i).ldest,
6769aca92b9SYinan Xu      io.commits.info(i).pdest,
6779aca92b9SYinan Xu      io.commits.info(i).old_pdest,
6789aca92b9SYinan Xu      debug_exuData(deqPtrVec(i).value),
6799aca92b9SYinan Xu      fflagsDataRead(i)
6809aca92b9SYinan Xu    )
6816474c47fSYinan Xu    XSInfo(state === s_walk && io.commits.walkValid(i), "walked pc %x wen %d ldst %d data %x\n",
6823b739f49SXuan Hu      debug_microOp(walkPtrVec(i).value).pc,
6839aca92b9SYinan Xu      io.commits.info(i).rfWen,
6849aca92b9SYinan Xu      io.commits.info(i).ldest,
6859aca92b9SYinan Xu      debug_exuData(walkPtrVec(i).value)
6869aca92b9SYinan Xu    )
6879aca92b9SYinan Xu  }
6881545277aSYinan Xu  if (env.EnableDifftest) {
6899aca92b9SYinan Xu    io.commits.info.map(info => dontTouch(info.pc))
6909aca92b9SYinan Xu  }
6919aca92b9SYinan Xu
6929aca92b9SYinan Xu  // sync fflags/dirty_fs to csr
693a4e57ea3SLi Qianruo  io.csr.fflags := RegNext(fflags)
694a4e57ea3SLi Qianruo  io.csr.dirty_fs := RegNext(dirty_fs)
6959aca92b9SYinan Xu
6964aa9ed34Sfdy  // sync v csr to csr
6974aa9ed34Sfdy//  io.csr.vcsrFlag := RegNext(isVsetFlushPipe)
6984aa9ed34Sfdy
6999aca92b9SYinan Xu  // commit load/store to lsq
7006474c47fSYinan Xu  val ldCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.LOAD))
7016474c47fSYinan Xu  val stCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.STORE))
7026474c47fSYinan Xu  io.lsq.lcommit := RegNext(Mux(io.commits.isCommit, PopCount(ldCommitVec), 0.U))
7036474c47fSYinan Xu  io.lsq.scommit := RegNext(Mux(io.commits.isCommit, PopCount(stCommitVec), 0.U))
7046474c47fSYinan Xu  // indicate a pending load or store
7056474c47fSYinan Xu  io.lsq.pendingld := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.LOAD && valid(deqPtr.value))
7066474c47fSYinan Xu  io.lsq.pendingst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && valid(deqPtr.value))
7076474c47fSYinan Xu  io.lsq.commit := RegNext(io.commits.isCommit && io.commits.commitValid(0))
7089aca92b9SYinan Xu
7099aca92b9SYinan Xu  /**
7109aca92b9SYinan Xu    * state changes
711ccfddc82SHaojin Tang    * (1) redirect: switch to s_walk
712ccfddc82SHaojin Tang    * (2) walk: when walking comes to the end, switch to s_idle
7139aca92b9SYinan Xu    */
714ccfddc82SHaojin Tang  val state_next = Mux(io.redirect.valid, s_walk, Mux(state === s_walk && walkFinished, s_idle, state))
7157e8294acSYinan Xu  XSPerfAccumulate("s_idle_to_idle",            state === s_idle && state_next === s_idle)
7167e8294acSYinan Xu  XSPerfAccumulate("s_idle_to_walk",            state === s_idle && state_next === s_walk)
7177e8294acSYinan Xu  XSPerfAccumulate("s_walk_to_idle",            state === s_walk && state_next === s_idle)
7187e8294acSYinan Xu  XSPerfAccumulate("s_walk_to_walk",            state === s_walk && state_next === s_walk)
7199aca92b9SYinan Xu  state := state_next
7209aca92b9SYinan Xu
7219aca92b9SYinan Xu  /**
7229aca92b9SYinan Xu    * pointers and counters
7239aca92b9SYinan Xu    */
7249aca92b9SYinan Xu  val deqPtrGenModule = Module(new RobDeqPtrWrapper)
7259aca92b9SYinan Xu  deqPtrGenModule.io.state := state
7269aca92b9SYinan Xu  deqPtrGenModule.io.deq_v := commit_v
7279aca92b9SYinan Xu  deqPtrGenModule.io.deq_w := commit_w
7289aca92b9SYinan Xu  deqPtrGenModule.io.exception_state := exceptionDataRead
7299aca92b9SYinan Xu  deqPtrGenModule.io.intrBitSetReg := intrBitSetReg
7303b739f49SXuan Hu  deqPtrGenModule.io.hasNoSpecExec := hasWaitForward
731e8009193SYinan Xu  deqPtrGenModule.io.interrupt_safe := interrupt_safe(deqPtr.value)
7326474c47fSYinan Xu  deqPtrGenModule.io.blockCommit := blockCommit
7339aca92b9SYinan Xu  deqPtrVec := deqPtrGenModule.io.out
7349aca92b9SYinan Xu  val deqPtrVec_next = deqPtrGenModule.io.next_out
7359aca92b9SYinan Xu
7369aca92b9SYinan Xu  val enqPtrGenModule = Module(new RobEnqPtrWrapper)
7379aca92b9SYinan Xu  enqPtrGenModule.io.redirect := io.redirect
7389aca92b9SYinan Xu  enqPtrGenModule.io.allowEnqueue := allowEnqueue
7399aca92b9SYinan Xu  enqPtrGenModule.io.hasBlockBackward := hasBlockBackward
7409aca92b9SYinan Xu  enqPtrGenModule.io.enq := VecInit(io.enq.req.map(_.valid))
7416474c47fSYinan Xu  enqPtrVec := enqPtrGenModule.io.out
7429aca92b9SYinan Xu
7439aca92b9SYinan Xu  val thisCycleWalkCount = Mux(walkFinished, walkCounter, CommitWidth.U)
7449aca92b9SYinan Xu  // next walkPtrVec:
7459aca92b9SYinan Xu  // (1) redirect occurs: update according to state
746ccfddc82SHaojin Tang  // (2) walk: move forwards
747ccfddc82SHaojin Tang  val walkPtrVec_next = Mux(io.redirect.valid,
748ccfddc82SHaojin Tang    deqPtrVec_next,
749ccfddc82SHaojin Tang    Mux(state === s_walk, VecInit(walkPtrVec.map(_ + CommitWidth.U)), walkPtrVec)
7509aca92b9SYinan Xu  )
7519aca92b9SYinan Xu  walkPtrVec := walkPtrVec_next
7529aca92b9SYinan Xu
75375b25016SYinan Xu  val numValidEntries = distanceBetween(enqPtr, deqPtr)
7544aa9ed34Sfdy  val isLastUopVec = io.commits.info.map(_.uopIdx.andR)
7554aa9ed34Sfdy  val commitCnt = PopCount(io.commits.commitValid.zip(isLastUopVec).map{case(isCommitValid, isLastUop) => isCommitValid && isLastUop})
7569aca92b9SYinan Xu
75775b25016SYinan Xu  allowEnqueue := numValidEntries + dispatchNum <= (RobSize - RenameWidth).U
7589aca92b9SYinan Xu
759ccfddc82SHaojin Tang  val currentWalkPtr = Mux(state === s_walk, walkPtr, deqPtrVec_next(0))
760ccfddc82SHaojin Tang  val redirectWalkDistance = distanceBetween(io.redirect.bits.robIdx, deqPtrVec_next(0))
7619aca92b9SYinan Xu  when (io.redirect.valid) {
762ccfddc82SHaojin Tang    // full condition:
763ccfddc82SHaojin Tang    // +& is used here because:
764ccfddc82SHaojin Tang    // When rob is full and the tail instruction causes a misprediction,
765ccfddc82SHaojin Tang    // the redirect robIdx is the deqPtr - 1. In this case, redirectWalkDistance
766ccfddc82SHaojin Tang    // is RobSize - 1.
767ccfddc82SHaojin Tang    // Since misprediction does not flush the instruction itself, flushItSelf is false.B.
768a83ae250SYinan Xu    // Previously we use `+` to count the walk distance and it causes overflows
769a83ae250SYinan Xu    // when RobSize is power of 2. We change it to `+&` to allow walkCounter to be RobSize.
770a83ae250SYinan Xu    // The width of walkCounter also needs to be changed.
771ccfddc82SHaojin Tang    // empty condition:
772ccfddc82SHaojin Tang    // When the last instruction in ROB commits and causes a flush, a redirect
773ccfddc82SHaojin Tang    // will be raised later. In such circumstances, the redirect robIdx is before
774ccfddc82SHaojin Tang    // the deqPtrVec_next(0) and will cause underflow.
775ccfddc82SHaojin Tang    walkCounter := Mux(isBefore(io.redirect.bits.robIdx, deqPtrVec_next(0)), 0.U,
776ccfddc82SHaojin Tang                       redirectWalkDistance +& !io.redirect.bits.flushItself())
7779aca92b9SYinan Xu  }.elsewhen (state === s_walk) {
7786474c47fSYinan Xu    walkCounter := walkCounter - thisCycleWalkCount
7799aca92b9SYinan Xu    XSInfo(p"rolling back: $enqPtr $deqPtr walk $walkPtr walkcnt $walkCounter\n")
7809aca92b9SYinan Xu  }
7819aca92b9SYinan Xu
7829aca92b9SYinan Xu
7839aca92b9SYinan Xu  /**
7849aca92b9SYinan Xu    * States
7859aca92b9SYinan Xu    * We put all the stage bits changes here.
7869aca92b9SYinan Xu
7879aca92b9SYinan Xu    * All events: (1) enqueue (dispatch); (2) writeback; (3) cancel; (4) dequeue (commit);
7889aca92b9SYinan Xu    * All states: (1) valid; (2) writebacked; (3) flagBkup
7899aca92b9SYinan Xu    */
7909aca92b9SYinan Xu  val commitReadAddr = Mux(state === s_idle, VecInit(deqPtrVec.map(_.value)), VecInit(walkPtrVec.map(_.value)))
7919aca92b9SYinan Xu
792ccfddc82SHaojin Tang  // redirect logic writes 6 valid
793ccfddc82SHaojin Tang  val redirectHeadVec = Reg(Vec(RenameWidth, new RobPtr))
794ccfddc82SHaojin Tang  val redirectTail = Reg(new RobPtr)
795ccfddc82SHaojin Tang  val redirectIdle :: redirectBusy :: Nil = Enum(2)
796ccfddc82SHaojin Tang  val redirectState = RegInit(redirectIdle)
797ccfddc82SHaojin Tang  val invMask = redirectHeadVec.map(redirectHead => isBefore(redirectHead, redirectTail))
798ccfddc82SHaojin Tang  when(redirectState === redirectBusy) {
799ccfddc82SHaojin Tang    redirectHeadVec.foreach(redirectHead => redirectHead := redirectHead + RenameWidth.U)
800ccfddc82SHaojin Tang    redirectHeadVec zip invMask foreach {
801ccfddc82SHaojin Tang      case (redirectHead, inv) => when(inv) {
802ccfddc82SHaojin Tang        valid(redirectHead.value) := false.B
803ccfddc82SHaojin Tang      }
804ccfddc82SHaojin Tang    }
805ccfddc82SHaojin Tang    when(!invMask.last) {
806ccfddc82SHaojin Tang      redirectState := redirectIdle
807ccfddc82SHaojin Tang    }
808ccfddc82SHaojin Tang  }
809ccfddc82SHaojin Tang  when(io.redirect.valid) {
810ccfddc82SHaojin Tang    redirectState := redirectBusy
811ccfddc82SHaojin Tang    when(redirectState === redirectIdle) {
812ccfddc82SHaojin Tang      redirectTail := enqPtr
813ccfddc82SHaojin Tang    }
814ccfddc82SHaojin Tang    redirectHeadVec.zipWithIndex.foreach { case (redirectHead, i) =>
815ccfddc82SHaojin Tang      redirectHead := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx + i.U, io.redirect.bits.robIdx + (i + 1).U)
816ccfddc82SHaojin Tang    }
817ccfddc82SHaojin Tang  }
8189aca92b9SYinan Xu  // enqueue logic writes 6 valid
8199aca92b9SYinan Xu  for (i <- 0 until RenameWidth) {
820f4b2089aSYinan Xu    when (canEnqueue(i) && !io.redirect.valid) {
8216474c47fSYinan Xu      valid(allocatePtrVec(i).value) := true.B
8229aca92b9SYinan Xu    }
8239aca92b9SYinan Xu  }
824ccfddc82SHaojin Tang  // dequeue logic writes 6 valid
8259aca92b9SYinan Xu  for (i <- 0 until CommitWidth) {
8266474c47fSYinan Xu    val commitValid = io.commits.isCommit && io.commits.commitValid(i)
827ccfddc82SHaojin Tang    when (commitValid) {
8289aca92b9SYinan Xu      valid(commitReadAddr(i)) := false.B
8299aca92b9SYinan Xu    }
8309aca92b9SYinan Xu  }
8319aca92b9SYinan Xu
8329aca92b9SYinan Xu  // status field: writebacked
8339aca92b9SYinan Xu  // enqueue logic set 6 writebacked to false
8349aca92b9SYinan Xu  for (i <- 0 until RenameWidth) {
8359aca92b9SYinan Xu    when (canEnqueue(i)) {
8363b739f49SXuan Hu      val enqHasException = ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec).asUInt.orR
8373b739f49SXuan Hu      val enqHasTriggerHit = io.enq.req(i).bits.trigger.getHitFrontend
8385d669833SYinan Xu      val enqIsWritebacked = io.enq.req(i).bits.eliminatedMove
8396474c47fSYinan Xu      writebacked(allocatePtrVec(i).value) := enqIsWritebacked && !enqHasException && !enqHasTriggerHit
8403b739f49SXuan Hu      val isStu = io.enq.req(i).bits.fuType === FuType.stu.U
8416474c47fSYinan Xu      store_data_writebacked(allocatePtrVec(i).value) := !isStu
8429aca92b9SYinan Xu    }
8439aca92b9SYinan Xu  }
8449aca92b9SYinan Xu  when (exceptionGen.io.out.valid) {
8459aca92b9SYinan Xu    val wbIdx = exceptionGen.io.out.bits.robIdx.value
8469aca92b9SYinan Xu    writebacked(wbIdx) := true.B
8479aca92b9SYinan Xu    store_data_writebacked(wbIdx) := true.B
8489aca92b9SYinan Xu  }
8499aca92b9SYinan Xu  // writeback logic set numWbPorts writebacked to true
8503b739f49SXuan Hu  for (wb <- exuWBs) {
8516ab6918fSYinan Xu    when (wb.valid) {
8523b739f49SXuan Hu      val wbIdx = wb.bits.robIdx.value
8533b739f49SXuan Hu      val wbHasException = wb.bits.exceptionVec.getOrElse(0.U).asUInt.orR
8543b739f49SXuan Hu      val wbHasTriggerHit = false.B //Todo: wb.bits.trigger.getHitBackend
8553b739f49SXuan Hu      val wbHasFlushPipe = wb.bits.flushPipe.getOrElse(false.B)
8563b739f49SXuan Hu      val wbHasReplayInst = wb.bits.replay.getOrElse(false.B) //Todo: && wb.bits.replayInst
8570e5209d0SLi Qianruo      val block_wb = wbHasException || wbHasFlushPipe || wbHasReplayInst || wbHasTriggerHit
8589aca92b9SYinan Xu      writebacked(wbIdx) := !block_wb
8599aca92b9SYinan Xu    }
8609aca92b9SYinan Xu  }
8619aca92b9SYinan Xu  // store data writeback logic mark store as data_writebacked
8623b739f49SXuan Hu  for (wb <- stdWBs) {
8636ab6918fSYinan Xu    when(RegNext(wb.valid)) {
8643b739f49SXuan Hu      store_data_writebacked(RegNext(wb.bits.robIdx.value)) := true.B
8659aca92b9SYinan Xu    }
8669aca92b9SYinan Xu  }
8679aca92b9SYinan Xu
8689aca92b9SYinan Xu  // flagBkup
8699aca92b9SYinan Xu  // enqueue logic set 6 flagBkup at most
8709aca92b9SYinan Xu  for (i <- 0 until RenameWidth) {
8719aca92b9SYinan Xu    when (canEnqueue(i)) {
8726474c47fSYinan Xu      flagBkup(allocatePtrVec(i).value) := allocatePtrVec(i).flag
8739aca92b9SYinan Xu    }
8749aca92b9SYinan Xu  }
8759aca92b9SYinan Xu
876e8009193SYinan Xu  // interrupt_safe
877e8009193SYinan Xu  for (i <- 0 until RenameWidth) {
878e8009193SYinan Xu    // We RegNext the updates for better timing.
879e8009193SYinan Xu    // Note that instructions won't change the system's states in this cycle.
880e8009193SYinan Xu    when (RegNext(canEnqueue(i))) {
881e8009193SYinan Xu      // For now, we allow non-load-store instructions to trigger interrupts
882e8009193SYinan Xu      // For MMIO instructions, they should not trigger interrupts since they may
883e8009193SYinan Xu      // be sent to lower level before it writes back.
884e8009193SYinan Xu      // However, we cannot determine whether a load/store instruction is MMIO.
885e8009193SYinan Xu      // Thus, we don't allow load/store instructions to trigger an interrupt.
886e8009193SYinan Xu      // TODO: support non-MMIO load-store instructions to trigger interrupts
8873b739f49SXuan Hu      val allow_interrupts = !CommitType.isLoadStore(io.enq.req(i).bits.commitType)
8886474c47fSYinan Xu      interrupt_safe(RegNext(allocatePtrVec(i).value)) := RegNext(allow_interrupts)
889e8009193SYinan Xu    }
890e8009193SYinan Xu  }
8919aca92b9SYinan Xu
8929aca92b9SYinan Xu  /**
8939aca92b9SYinan Xu    * read and write of data modules
8949aca92b9SYinan Xu    */
8959aca92b9SYinan Xu  val commitReadAddr_next = Mux(state_next === s_idle,
8969aca92b9SYinan Xu    VecInit(deqPtrVec_next.map(_.value)),
8979aca92b9SYinan Xu    VecInit(walkPtrVec_next.map(_.value))
8989aca92b9SYinan Xu  )
8999aca92b9SYinan Xu  dispatchData.io.wen := canEnqueue
9006474c47fSYinan Xu  dispatchData.io.waddr := allocatePtrVec.map(_.value)
9019aca92b9SYinan Xu  dispatchData.io.wdata.zip(io.enq.req.map(_.bits)).foreach{ case (wdata, req) =>
9023b739f49SXuan Hu    wdata.ldest := req.ldest
9033b739f49SXuan Hu    wdata.rfWen := req.rfWen
9043b739f49SXuan Hu    wdata.fpWen := req.fpWen
9053b739f49SXuan Hu    wdata.vecWen := req.vecWen
9063b739f49SXuan Hu    wdata.wflags := req.fpu.wflags
9073b739f49SXuan Hu    wdata.commitType := req.commitType
9089aca92b9SYinan Xu    wdata.pdest := req.pdest
9093b739f49SXuan Hu    wdata.old_pdest := req.oldPdest
9103b739f49SXuan Hu    wdata.ftqIdx := req.ftqPtr
9113b739f49SXuan Hu    wdata.ftqOffset := req.ftqOffset
912ccfddc82SHaojin Tang    wdata.isMove := req.eliminatedMove
9133b739f49SXuan Hu    wdata.pc := req.pc
9143b739f49SXuan Hu    wdata.uopIdx := req.uopIdx
9153b739f49SXuan Hu//    wdata.vconfig := req.vconfig
9169aca92b9SYinan Xu  }
9179aca92b9SYinan Xu  dispatchData.io.raddr := commitReadAddr_next
9189aca92b9SYinan Xu
9199aca92b9SYinan Xu  exceptionGen.io.redirect <> io.redirect
9209aca92b9SYinan Xu  exceptionGen.io.flush := io.flushOut.valid
9219aca92b9SYinan Xu  for (i <- 0 until RenameWidth) {
9229aca92b9SYinan Xu    exceptionGen.io.enq(i).valid := canEnqueue(i)
9239aca92b9SYinan Xu    exceptionGen.io.enq(i).bits.robIdx := io.enq.req(i).bits.robIdx
9243b739f49SXuan Hu    exceptionGen.io.enq(i).bits.exceptionVec := ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec)
9253b739f49SXuan Hu    exceptionGen.io.enq(i).bits.flushPipe := io.enq.req(i).bits.flushPipe
9263b739f49SXuan Hu    exceptionGen.io.enq(i).bits.isVset := FuType.isInt(io.enq.req(i).bits.fuType) && ALUOpType.isVset(io.enq.req(i).bits.fuOpType)
927d7dd1af1SLi Qianruo    exceptionGen.io.enq(i).bits.replayInst := false.B
9283b739f49SXuan Hu    XSError(canEnqueue(i) && io.enq.req(i).bits.replayInst, "enq should not set replayInst")
9293b739f49SXuan Hu    exceptionGen.io.enq(i).bits.singleStep := io.enq.req(i).bits.singleStep
9303b739f49SXuan Hu    exceptionGen.io.enq(i).bits.crossPageIPFFix := io.enq.req(i).bits.crossPageIPFFix
931d7dd1af1SLi Qianruo    exceptionGen.io.enq(i).bits.trigger.clear()
9323b739f49SXuan Hu    exceptionGen.io.enq(i).bits.trigger.frontendHit := io.enq.req(i).bits.trigger.frontendHit
9339aca92b9SYinan Xu  }
9349aca92b9SYinan Xu
9356ab6918fSYinan Xu  println(s"ExceptionGen:")
9363b739f49SXuan Hu  println(s"num of exceptions: ${params.numException}")
9373b739f49SXuan Hu  require(exceptionWBs.length == exceptionGen.io.wb.length,
9383b739f49SXuan Hu    f"exceptionWBs.length: ${exceptionWBs.length}, " +
9393b739f49SXuan Hu      f"exceptionGen.io.wb.length: ${exceptionGen.io.wb.length}")
9403b739f49SXuan Hu  for (((wb, exc_wb), i) <- exceptionWBs.zip(exceptionGen.io.wb).zipWithIndex) {
9416ab6918fSYinan Xu    exc_wb.valid                := wb.valid
9423b739f49SXuan Hu    exc_wb.bits.robIdx          := wb.bits.robIdx
9433b739f49SXuan Hu    exc_wb.bits.exceptionVec    := wb.bits.exceptionVec.get
9443b739f49SXuan Hu    exc_wb.bits.flushPipe       := wb.bits.flushPipe.getOrElse(false.B)
9454aa9ed34Sfdy    exc_wb.bits.isVset          := false.B
9463b739f49SXuan Hu    exc_wb.bits.replayInst      := wb.bits.replay.getOrElse(false.B)
9476ab6918fSYinan Xu    exc_wb.bits.singleStep      := false.B
9486ab6918fSYinan Xu    exc_wb.bits.crossPageIPFFix := false.B
9493b739f49SXuan Hu    exc_wb.bits.trigger         := 0.U.asTypeOf(exc_wb.bits.trigger) // Todo
9503b739f49SXuan Hu//    println(s"  [$i] ${configs.map(_.name)}: exception ${exceptionCases(i)}, " +
9513b739f49SXuan Hu//      s"flushPipe ${configs.exists(_.flushPipe)}, " +
9523b739f49SXuan Hu//      s"replayInst ${configs.exists(_.replayInst)}")
9539aca92b9SYinan Xu  }
9549aca92b9SYinan Xu
9559aca92b9SYinan Xu  val fflagsDataModule = Module(new SyncDataModuleTemplate(
9563b739f49SXuan Hu    UInt(5.W), RobSize, CommitWidth, fflagsWBs.size)
9579aca92b9SYinan Xu  )
9583b739f49SXuan Hu  require(fflagsWBs.length == fflagsDataModule.io.wen.length)
9593b739f49SXuan Hu  for(i <- fflagsWBs.indices){
9603b739f49SXuan Hu    fflagsDataModule.io.wen  (i) := fflagsWBs(i).valid
9613b739f49SXuan Hu    fflagsDataModule.io.waddr(i) := fflagsWBs(i).bits.robIdx.value
9623b739f49SXuan Hu    fflagsDataModule.io.wdata(i) := fflagsWBs(i).bits.fflags.get
9639aca92b9SYinan Xu  }
9649aca92b9SYinan Xu  fflagsDataModule.io.raddr := VecInit(deqPtrVec_next.map(_.value))
9659aca92b9SYinan Xu  fflagsDataRead := fflagsDataModule.io.rdata
9669aca92b9SYinan Xu
9679aca92b9SYinan Xu
9686474c47fSYinan Xu  val instrCntReg = RegInit(0.U(64.W))
9696474c47fSYinan Xu  val fuseCommitCnt = PopCount(io.commits.commitValid.zip(io.commits.info).map{ case (v, i) => RegNext(v && CommitType.isFused(i.commitType)) })
9706474c47fSYinan Xu  val trueCommitCnt = RegNext(commitCnt) +& fuseCommitCnt
9716474c47fSYinan Xu  val retireCounter = Mux(RegNext(io.commits.isCommit), trueCommitCnt, 0.U)
9726474c47fSYinan Xu  val instrCnt = instrCntReg + retireCounter
9736474c47fSYinan Xu  instrCntReg := instrCnt
9746474c47fSYinan Xu  io.csr.perfinfo.retiredInstr := retireCounter
9759aca92b9SYinan Xu  io.robFull := !allowEnqueue
9769aca92b9SYinan Xu
9779aca92b9SYinan Xu  /**
9789aca92b9SYinan Xu    * debug info
9799aca92b9SYinan Xu    */
9809aca92b9SYinan Xu  XSDebug(p"enqPtr ${enqPtr} deqPtr ${deqPtr}\n")
9819aca92b9SYinan Xu  XSDebug("")
9822f2ee3b1SXuan Hu  XSError(isBefore(enqPtr, deqPtr) && !isFull(enqPtr, deqPtr), "\ndeqPtr is older than enqPtr!\n")
9839aca92b9SYinan Xu  for(i <- 0 until RobSize){
9849aca92b9SYinan Xu    XSDebug(false, !valid(i), "-")
9859aca92b9SYinan Xu    XSDebug(false, valid(i) && writebacked(i), "w")
9869aca92b9SYinan Xu    XSDebug(false, valid(i) && !writebacked(i), "v")
9879aca92b9SYinan Xu  }
9889aca92b9SYinan Xu  XSDebug(false, true.B, "\n")
9899aca92b9SYinan Xu
9909aca92b9SYinan Xu  for(i <- 0 until RobSize) {
9919aca92b9SYinan Xu    if(i % 4 == 0) XSDebug("")
9923b739f49SXuan Hu    XSDebug(false, true.B, "%x ", debug_microOp(i).pc)
9939aca92b9SYinan Xu    XSDebug(false, !valid(i), "- ")
9949aca92b9SYinan Xu    XSDebug(false, valid(i) && writebacked(i), "w ")
9959aca92b9SYinan Xu    XSDebug(false, valid(i) && !writebacked(i), "v ")
9969aca92b9SYinan Xu    if(i % 4 == 3) XSDebug(false, true.B, "\n")
9979aca92b9SYinan Xu  }
9989aca92b9SYinan Xu
9996474c47fSYinan Xu  def ifCommit(counter: UInt): UInt = Mux(io.commits.isCommit, counter, 0.U)
10007e8294acSYinan Xu  def ifCommitReg(counter: UInt): UInt = Mux(RegNext(io.commits.isCommit), counter, 0.U)
10019aca92b9SYinan Xu
10029aca92b9SYinan Xu  val commitDebugUop = deqPtrVec.map(_.value).map(debug_microOp(_))
10039aca92b9SYinan Xu  XSPerfAccumulate("clock_cycle", 1.U)
10049aca92b9SYinan Xu  QueuePerf(RobSize, PopCount((0 until RobSize).map(valid(_))), !allowEnqueue)
10059aca92b9SYinan Xu  XSPerfAccumulate("commitUop", ifCommit(commitCnt))
10067e8294acSYinan Xu  XSPerfAccumulate("commitInstr", ifCommitReg(trueCommitCnt))
10073b739f49SXuan Hu  val commitIsMove = commitDebugUop.map(_.isMove)
10086474c47fSYinan Xu  XSPerfAccumulate("commitInstrMove", ifCommit(PopCount(io.commits.commitValid.zip(commitIsMove).map{ case (v, m) => v && m })))
10099aca92b9SYinan Xu  val commitMoveElim = commitDebugUop.map(_.debugInfo.eliminatedMove)
10106474c47fSYinan Xu  XSPerfAccumulate("commitInstrMoveElim", ifCommit(PopCount(io.commits.commitValid zip commitMoveElim map { case (v, e) => v && e })))
10117e8294acSYinan Xu  XSPerfAccumulate("commitInstrFused", ifCommitReg(fuseCommitCnt))
10129aca92b9SYinan Xu  val commitIsLoad = io.commits.info.map(_.commitType).map(_ === CommitType.LOAD)
10136474c47fSYinan Xu  val commitLoadValid = io.commits.commitValid.zip(commitIsLoad).map{ case (v, t) => v && t }
10149aca92b9SYinan Xu  XSPerfAccumulate("commitInstrLoad", ifCommit(PopCount(commitLoadValid)))
101520edb3f7SWilliam Wang  val commitIsBranch = io.commits.info.map(_.commitType).map(_ === CommitType.BRANCH)
10166474c47fSYinan Xu  val commitBranchValid = io.commits.commitValid.zip(commitIsBranch).map{ case (v, t) => v && t }
101720edb3f7SWilliam Wang  XSPerfAccumulate("commitInstrBranch", ifCommit(PopCount(commitBranchValid)))
10183b739f49SXuan Hu  val commitLoadWaitBit = commitDebugUop.map(_.loadWaitBit)
10199aca92b9SYinan Xu  XSPerfAccumulate("commitInstrLoadWait", ifCommit(PopCount(commitLoadValid.zip(commitLoadWaitBit).map{ case (v, w) => v && w })))
10209aca92b9SYinan Xu  val commitIsStore = io.commits.info.map(_.commitType).map(_ === CommitType.STORE)
10216474c47fSYinan Xu  XSPerfAccumulate("commitInstrStore", ifCommit(PopCount(io.commits.commitValid.zip(commitIsStore).map{ case (v, t) => v && t })))
10229aca92b9SYinan Xu  XSPerfAccumulate("writeback", PopCount((0 until RobSize).map(i => valid(i) && writebacked(i))))
1023c51eab43SYinan Xu  // XSPerfAccumulate("enqInstr", PopCount(io.dp1Req.map(_.fire)))
10249aca92b9SYinan Xu  // XSPerfAccumulate("d2rVnR", PopCount(io.dp1Req.map(p => p.valid && !p.ready)))
10256474c47fSYinan Xu  XSPerfAccumulate("walkInstr", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U))
1026ccfddc82SHaojin Tang  XSPerfAccumulate("walkCycle", state === s_walk)
10279aca92b9SYinan Xu  val deqNotWritebacked = valid(deqPtr.value) && !writebacked(deqPtr.value)
10289aca92b9SYinan Xu  val deqUopCommitType = io.commits.info(0).commitType
10299aca92b9SYinan Xu  XSPerfAccumulate("waitNormalCycle", deqNotWritebacked && deqUopCommitType === CommitType.NORMAL)
10309aca92b9SYinan Xu  XSPerfAccumulate("waitBranchCycle", deqNotWritebacked && deqUopCommitType === CommitType.BRANCH)
10319aca92b9SYinan Xu  XSPerfAccumulate("waitLoadCycle", deqNotWritebacked && deqUopCommitType === CommitType.LOAD)
10329aca92b9SYinan Xu  XSPerfAccumulate("waitStoreCycle", deqNotWritebacked && deqUopCommitType === CommitType.STORE)
10339aca92b9SYinan Xu  XSPerfAccumulate("robHeadPC", io.commits.info(0).pc)
10349aca92b9SYinan Xu  val dispatchLatency = commitDebugUop.map(uop => uop.debugInfo.dispatchTime - uop.debugInfo.renameTime)
10359aca92b9SYinan Xu  val enqRsLatency = commitDebugUop.map(uop => uop.debugInfo.enqRsTime - uop.debugInfo.dispatchTime)
10369aca92b9SYinan Xu  val selectLatency = commitDebugUop.map(uop => uop.debugInfo.selectTime - uop.debugInfo.enqRsTime)
10379aca92b9SYinan Xu  val issueLatency = commitDebugUop.map(uop => uop.debugInfo.issueTime - uop.debugInfo.selectTime)
10389aca92b9SYinan Xu  val executeLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.issueTime)
10399aca92b9SYinan Xu  val rsFuLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.enqRsTime)
10409aca92b9SYinan Xu  val commitLatency = commitDebugUop.map(uop => timer - uop.debugInfo.writebackTime)
10419aca92b9SYinan Xu  def latencySum(cond: Seq[Bool], latency: Seq[UInt]): UInt = {
10429aca92b9SYinan Xu    cond.zip(latency).map(x => Mux(x._1, x._2, 0.U)).reduce(_ +& _)
10439aca92b9SYinan Xu  }
10449aca92b9SYinan Xu  for (fuType <- FuType.functionNameMap.keys) {
10459aca92b9SYinan Xu    val fuName = FuType.functionNameMap(fuType)
10463b739f49SXuan Hu    val commitIsFuType = io.commits.commitValid.zip(commitDebugUop).map(x => x._1 && x._2.fuType === fuType.U )
10479aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_instr_cnt", ifCommit(PopCount(commitIsFuType)))
10489aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_dispatch", ifCommit(latencySum(commitIsFuType, dispatchLatency)))
10499aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_enq_rs", ifCommit(latencySum(commitIsFuType, enqRsLatency)))
10509aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_select", ifCommit(latencySum(commitIsFuType, selectLatency)))
10519aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_issue", ifCommit(latencySum(commitIsFuType, issueLatency)))
10529aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_execute", ifCommit(latencySum(commitIsFuType, executeLatency)))
10539aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_enq_rs_execute", ifCommit(latencySum(commitIsFuType, rsFuLatency)))
10549aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_commit", ifCommit(latencySum(commitIsFuType, commitLatency)))
10553b739f49SXuan Hu    if (fuType == FuType.fmac) {
10563b739f49SXuan Hu      val commitIsFma = commitIsFuType.zip(commitDebugUop).map(x => x._1 && x._2.fpu.ren3 )
10579aca92b9SYinan Xu      XSPerfAccumulate(s"${fuName}_instr_cnt_fma", ifCommit(PopCount(commitIsFma)))
10589aca92b9SYinan Xu      XSPerfAccumulate(s"${fuName}_latency_enq_rs_execute_fma", ifCommit(latencySum(commitIsFma, rsFuLatency)))
10599aca92b9SYinan Xu      XSPerfAccumulate(s"${fuName}_latency_execute_fma", ifCommit(latencySum(commitIsFma, executeLatency)))
10609aca92b9SYinan Xu    }
10619aca92b9SYinan Xu  }
10629aca92b9SYinan Xu
10639aca92b9SYinan Xu  //difftest signals
1064f3034303SHaoyuan Feng  val firstValidCommit = (deqPtr + PriorityMux(io.commits.commitValid, VecInit(List.tabulate(CommitWidth)(_.U(log2Up(CommitWidth).W))))).value
10659aca92b9SYinan Xu
10669aca92b9SYinan Xu  val wdata = Wire(Vec(CommitWidth, UInt(XLEN.W)))
10679aca92b9SYinan Xu  val wpc = Wire(Vec(CommitWidth, UInt(XLEN.W)))
1068cbe9a847SYinan Xu
10699aca92b9SYinan Xu  for(i <- 0 until CommitWidth) {
10709aca92b9SYinan Xu    val idx = deqPtrVec(i).value
10719aca92b9SYinan Xu    wdata(i) := debug_exuData(idx)
10723b739f49SXuan Hu    wpc(i) := SignExt(commitDebugUop(i).pc, XLEN)
10739aca92b9SYinan Xu  }
10749aca92b9SYinan Xu
10751545277aSYinan Xu  if (env.EnableDifftest) {
10769aca92b9SYinan Xu    for (i <- 0 until CommitWidth) {
10779aca92b9SYinan Xu      val difftest = Module(new DifftestInstrCommit)
1078b211808bShappy-lx      // assgin default value
1079b211808bShappy-lx      difftest.io := DontCare
1080b211808bShappy-lx
10819aca92b9SYinan Xu      difftest.io.clock    := clock
10825668a921SJiawei Lin      difftest.io.coreid   := io.hartId
10839aca92b9SYinan Xu      difftest.io.index    := i.U
10849aca92b9SYinan Xu
10859aca92b9SYinan Xu      val ptr = deqPtrVec(i).value
10869aca92b9SYinan Xu      val uop = commitDebugUop(i)
10879aca92b9SYinan Xu      val exuOut = debug_exuDebug(ptr)
10889aca92b9SYinan Xu      val exuData = debug_exuData(ptr)
10896474c47fSYinan Xu      difftest.io.valid    := RegNext(RegNext(RegNext(io.commits.commitValid(i) && io.commits.isCommit)))
10903b739f49SXuan Hu      difftest.io.pc       := RegNext(RegNext(RegNext(SignExt(uop.pc, XLEN))))
10913b739f49SXuan Hu      difftest.io.instr    := RegNext(RegNext(RegNext(uop.instr)))
1092b211808bShappy-lx      difftest.io.robIdx   := RegNext(RegNext(RegNext(ZeroExt(ptr, 10))))
1093b211808bShappy-lx      difftest.io.lqIdx    := RegNext(RegNext(RegNext(ZeroExt(uop.lqIdx.value, 7))))
1094b211808bShappy-lx      difftest.io.sqIdx    := RegNext(RegNext(RegNext(ZeroExt(uop.sqIdx.value, 7))))
1095b211808bShappy-lx      difftest.io.isLoad   := RegNext(RegNext(RegNext(io.commits.info(i).commitType === CommitType.LOAD)))
1096b211808bShappy-lx      difftest.io.isStore  := RegNext(RegNext(RegNext(io.commits.info(i).commitType === CommitType.STORE)))
1097bde9b502SYinan Xu      difftest.io.special  := RegNext(RegNext(RegNext(CommitType.isFused(io.commits.info(i).commitType))))
10989aca92b9SYinan Xu      // when committing an eliminated move instruction,
10999aca92b9SYinan Xu      // we must make sure that skip is properly set to false (output from EXU is random value)
1100bde9b502SYinan Xu      difftest.io.skip     := RegNext(RegNext(RegNext(Mux(uop.eliminatedMove, false.B, exuOut.isMMIO || exuOut.isPerfCnt))))
11013b739f49SXuan Hu      difftest.io.isRVC    := RegNext(RegNext(RegNext(uop.preDecodeInfo.isRVC)))
11026474c47fSYinan Xu      difftest.io.rfwen    := RegNext(RegNext(RegNext(io.commits.commitValid(i) && io.commits.info(i).rfWen && io.commits.info(i).ldest =/= 0.U)))
11036474c47fSYinan Xu      difftest.io.fpwen    := RegNext(RegNext(RegNext(io.commits.commitValid(i) && io.commits.info(i).fpWen)))
1104bde9b502SYinan Xu      difftest.io.wpdest   := RegNext(RegNext(RegNext(io.commits.info(i).pdest)))
1105bde9b502SYinan Xu      difftest.io.wdest    := RegNext(RegNext(RegNext(io.commits.info(i).ldest)))
11069aca92b9SYinan Xu
11074aa9ed34Sfdy      difftest.io.isVsetFirst := RegNext(RegNext(RegNext(io.commits.commitValid(i) && !io.commits.info(i).uopIdx.orR)))
110825ac26c6SWilliam Wang      // // runahead commit hint
110925ac26c6SWilliam Wang      // val runahead_commit = Module(new DifftestRunaheadCommitEvent)
111025ac26c6SWilliam Wang      // runahead_commit.io.clock := clock
111125ac26c6SWilliam Wang      // runahead_commit.io.coreid := io.hartId
111225ac26c6SWilliam Wang      // runahead_commit.io.index := i.U
111325ac26c6SWilliam Wang      // runahead_commit.io.valid := difftest.io.valid &&
111425ac26c6SWilliam Wang      //   (commitBranchValid(i) || commitIsStore(i))
111525ac26c6SWilliam Wang      // // TODO: is branch or store
111625ac26c6SWilliam Wang      // runahead_commit.io.pc    := difftest.io.pc
11179aca92b9SYinan Xu    }
11189aca92b9SYinan Xu  }
1119cbe9a847SYinan Xu  else if (env.AlwaysBasicDiff) {
1120cbe9a847SYinan Xu    // These are the structures used by difftest only and should be optimized after synthesis.
1121cbe9a847SYinan Xu    val dt_eliminatedMove = Mem(RobSize, Bool())
1122cbe9a847SYinan Xu    val dt_isRVC = Mem(RobSize, Bool())
1123cbe9a847SYinan Xu    val dt_exuDebug = Reg(Vec(RobSize, new DebugBundle))
1124cbe9a847SYinan Xu    for (i <- 0 until RenameWidth) {
1125cbe9a847SYinan Xu      when (canEnqueue(i)) {
11266474c47fSYinan Xu        dt_eliminatedMove(allocatePtrVec(i).value) := io.enq.req(i).bits.eliminatedMove
11273b739f49SXuan Hu        dt_isRVC(allocatePtrVec(i).value) := io.enq.req(i).bits.preDecodeInfo.isRVC
1128cbe9a847SYinan Xu      }
1129cbe9a847SYinan Xu    }
11303b739f49SXuan Hu    for (wb <- exuWBs) {
11316ab6918fSYinan Xu      when (wb.valid) {
11323b739f49SXuan Hu        val wbIdx = wb.bits.robIdx.value
11336ab6918fSYinan Xu        dt_exuDebug(wbIdx) := wb.bits.debug
1134cbe9a847SYinan Xu      }
1135cbe9a847SYinan Xu    }
1136cbe9a847SYinan Xu    // Always instantiate basic difftest modules.
1137cbe9a847SYinan Xu    for (i <- 0 until CommitWidth) {
1138cbe9a847SYinan Xu      val commitInfo = io.commits.info(i)
1139cbe9a847SYinan Xu      val ptr = deqPtrVec(i).value
1140cbe9a847SYinan Xu      val exuOut = dt_exuDebug(ptr)
1141cbe9a847SYinan Xu      val eliminatedMove = dt_eliminatedMove(ptr)
1142cbe9a847SYinan Xu      val isRVC = dt_isRVC(ptr)
1143cbe9a847SYinan Xu
1144cbe9a847SYinan Xu      val difftest = Module(new DifftestBasicInstrCommit)
1145cbe9a847SYinan Xu      difftest.io.clock   := clock
11465668a921SJiawei Lin      difftest.io.coreid  := io.hartId
1147cbe9a847SYinan Xu      difftest.io.index   := i.U
11486474c47fSYinan Xu      difftest.io.valid   := RegNext(RegNext(RegNext(io.commits.commitValid(i) && io.commits.isCommit)))
1149bde9b502SYinan Xu      difftest.io.special := RegNext(RegNext(RegNext(CommitType.isFused(commitInfo.commitType))))
1150bde9b502SYinan Xu      difftest.io.skip    := RegNext(RegNext(RegNext(Mux(eliminatedMove, false.B, exuOut.isMMIO || exuOut.isPerfCnt))))
1151bde9b502SYinan Xu      difftest.io.isRVC   := RegNext(RegNext(RegNext(isRVC)))
11526474c47fSYinan Xu      difftest.io.rfwen   := RegNext(RegNext(RegNext(io.commits.commitValid(i) && commitInfo.rfWen && commitInfo.ldest =/= 0.U)))
11536474c47fSYinan Xu      difftest.io.fpwen   := RegNext(RegNext(RegNext(io.commits.commitValid(i) && commitInfo.fpWen)))
1154bde9b502SYinan Xu      difftest.io.wpdest  := RegNext(RegNext(RegNext(commitInfo.pdest)))
1155bde9b502SYinan Xu      difftest.io.wdest   := RegNext(RegNext(RegNext(commitInfo.ldest)))
1156cbe9a847SYinan Xu    }
1157cbe9a847SYinan Xu  }
11589aca92b9SYinan Xu
11591545277aSYinan Xu  if (env.EnableDifftest) {
11609aca92b9SYinan Xu    for (i <- 0 until CommitWidth) {
11619aca92b9SYinan Xu      val difftest = Module(new DifftestLoadEvent)
11629aca92b9SYinan Xu      difftest.io.clock  := clock
11635668a921SJiawei Lin      difftest.io.coreid := io.hartId
11649aca92b9SYinan Xu      difftest.io.index  := i.U
11659aca92b9SYinan Xu
11669aca92b9SYinan Xu      val ptr = deqPtrVec(i).value
11679aca92b9SYinan Xu      val uop = commitDebugUop(i)
11689aca92b9SYinan Xu      val exuOut = debug_exuDebug(ptr)
11696474c47fSYinan Xu      difftest.io.valid  := RegNext(RegNext(RegNext(io.commits.commitValid(i) && io.commits.isCommit)))
117075c2f5aeSwakafa      difftest.io.paddr  := RegNext(RegNext(RegNext(exuOut.paddr)))
11713b739f49SXuan Hu      difftest.io.opType := RegNext(RegNext(RegNext(uop.fuOpType)))
11723b739f49SXuan Hu      difftest.io.fuType := RegNext(RegNext(RegNext(uop.fuType)))
11739aca92b9SYinan Xu    }
11749aca92b9SYinan Xu  }
11759aca92b9SYinan Xu
1176cbe9a847SYinan Xu  // Always instantiate basic difftest modules.
11771545277aSYinan Xu  if (env.EnableDifftest) {
1178cbe9a847SYinan Xu    val dt_isXSTrap = Mem(RobSize, Bool())
1179cbe9a847SYinan Xu    for (i <- 0 until RenameWidth) {
1180cbe9a847SYinan Xu      when (canEnqueue(i)) {
11813b739f49SXuan Hu        dt_isXSTrap(allocatePtrVec(i).value) := io.enq.req(i).bits.isXSTrap
1182cbe9a847SYinan Xu      }
1183cbe9a847SYinan Xu    }
11846474c47fSYinan Xu    val trapVec = io.commits.commitValid.zip(deqPtrVec).map{ case (v, d) => io.commits.isCommit && v && dt_isXSTrap(d.value) }
1185cbe9a847SYinan Xu    val hitTrap = trapVec.reduce(_||_)
1186cbe9a847SYinan Xu    val trapCode = PriorityMux(wdata.zip(trapVec).map(x => x._2 -> x._1))
1187cbe9a847SYinan Xu    val trapPC = SignExt(PriorityMux(wpc.zip(trapVec).map(x => x._2 ->x._1)), XLEN)
11889aca92b9SYinan Xu    val difftest = Module(new DifftestTrapEvent)
11899aca92b9SYinan Xu    difftest.io.clock    := clock
11905668a921SJiawei Lin    difftest.io.coreid   := io.hartId
11919aca92b9SYinan Xu    difftest.io.valid    := hitTrap
11929aca92b9SYinan Xu    difftest.io.code     := trapCode
11939aca92b9SYinan Xu    difftest.io.pc       := trapPC
11949aca92b9SYinan Xu    difftest.io.cycleCnt := timer
11959aca92b9SYinan Xu    difftest.io.instrCnt := instrCnt
1196f37600a6SYinan Xu    difftest.io.hasWFI   := hasWFI
11979aca92b9SYinan Xu  }
1198cbe9a847SYinan Xu  else if (env.AlwaysBasicDiff) {
1199cbe9a847SYinan Xu    val dt_isXSTrap = Mem(RobSize, Bool())
1200cbe9a847SYinan Xu    for (i <- 0 until RenameWidth) {
1201cbe9a847SYinan Xu      when (canEnqueue(i)) {
12023b739f49SXuan Hu        dt_isXSTrap(allocatePtrVec(i).value) := io.enq.req(i).bits.isXSTrap
1203cbe9a847SYinan Xu      }
1204cbe9a847SYinan Xu    }
12056474c47fSYinan Xu    val trapVec = io.commits.commitValid.zip(deqPtrVec).map{ case (v, d) => io.commits.isCommit && v && dt_isXSTrap(d.value) }
1206cbe9a847SYinan Xu    val hitTrap = trapVec.reduce(_||_)
1207cbe9a847SYinan Xu    val difftest = Module(new DifftestBasicTrapEvent)
1208cbe9a847SYinan Xu    difftest.io.clock    := clock
12095668a921SJiawei Lin    difftest.io.coreid   := io.hartId
1210cbe9a847SYinan Xu    difftest.io.valid    := hitTrap
1211cbe9a847SYinan Xu    difftest.io.cycleCnt := timer
1212cbe9a847SYinan Xu    difftest.io.instrCnt := instrCnt
1213cbe9a847SYinan Xu  }
12141545277aSYinan Xu
121543bdc4d9SYinan Xu  val validEntriesBanks = (0 until (RobSize + 63) / 64).map(i => RegNext(PopCount(valid.drop(i * 64).take(64))))
121643bdc4d9SYinan Xu  val validEntries = RegNext(ParallelOperation(validEntriesBanks, (a: UInt, b: UInt) => a +& b))
121743bdc4d9SYinan Xu  val commitMoveVec = VecInit(io.commits.commitValid.zip(commitIsMove).map{ case (v, m) => v && m })
121843bdc4d9SYinan Xu  val commitLoadVec = VecInit(commitLoadValid)
121943bdc4d9SYinan Xu  val commitBranchVec = VecInit(commitBranchValid)
122043bdc4d9SYinan Xu  val commitLoadWaitVec = VecInit(commitLoadValid.zip(commitLoadWaitBit).map{ case (v, w) => v && w })
122143bdc4d9SYinan Xu  val commitStoreVec = VecInit(io.commits.commitValid.zip(commitIsStore).map{ case (v, t) => v && t })
1222cd365d4cSrvcoresjw  val perfEvents = Seq(
1223cd365d4cSrvcoresjw    ("rob_interrupt_num      ", io.flushOut.valid && intrEnable                                       ),
1224cd365d4cSrvcoresjw    ("rob_exception_num      ", io.flushOut.valid && exceptionEnable                                  ),
1225cd365d4cSrvcoresjw    ("rob_flush_pipe_num     ", io.flushOut.valid && isFlushPipe                                      ),
1226cd365d4cSrvcoresjw    ("rob_replay_inst_num    ", io.flushOut.valid && isFlushPipe && deqHasReplayInst                  ),
1227cd365d4cSrvcoresjw    ("rob_commitUop          ", ifCommit(commitCnt)                                                   ),
12287e8294acSYinan Xu    ("rob_commitInstr        ", ifCommitReg(trueCommitCnt)                                            ),
122943bdc4d9SYinan Xu    ("rob_commitInstrMove    ", ifCommitReg(PopCount(RegNext(commitMoveVec)))                         ),
12307e8294acSYinan Xu    ("rob_commitInstrFused   ", ifCommitReg(fuseCommitCnt)                                            ),
123143bdc4d9SYinan Xu    ("rob_commitInstrLoad    ", ifCommitReg(PopCount(RegNext(commitLoadVec)))                         ),
123243bdc4d9SYinan Xu    ("rob_commitInstrBranch  ", ifCommitReg(PopCount(RegNext(commitBranchVec)))                       ),
123343bdc4d9SYinan Xu    ("rob_commitInstrLoadWait", ifCommitReg(PopCount(RegNext(commitLoadWaitVec)))                     ),
123443bdc4d9SYinan Xu    ("rob_commitInstrStore   ", ifCommitReg(PopCount(RegNext(commitStoreVec)))                        ),
12356474c47fSYinan Xu    ("rob_walkInstr          ", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U)           ),
1236ccfddc82SHaojin Tang    ("rob_walkCycle          ", (state === s_walk)                                                    ),
12377e8294acSYinan Xu    ("rob_1_4_valid          ", validEntries <= (RobSize / 4).U                                       ),
12387e8294acSYinan Xu    ("rob_2_4_valid          ", validEntries >  (RobSize / 4).U && validEntries <= (RobSize / 2).U    ),
12397e8294acSYinan Xu    ("rob_3_4_valid          ", validEntries >  (RobSize / 2).U && validEntries <= (RobSize * 3 / 4).U),
12407e8294acSYinan Xu    ("rob_4_4_valid          ", validEntries >  (RobSize * 3 / 4).U                                   ),
1241cd365d4cSrvcoresjw  )
12421ca0e4f3SYinan Xu  generatePerfEvent()
12439aca92b9SYinan Xu}
1244