xref: /XiangShan/src/main/scala/xiangshan/backend/rob/Rob.scala (revision a4e57ea3a91431261d57a58df4810c0d9f0366ef)
19aca92b9SYinan Xu/***************************************************************************************
29aca92b9SYinan Xu* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
39aca92b9SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
49aca92b9SYinan Xu*
59aca92b9SYinan Xu* XiangShan is licensed under Mulan PSL v2.
69aca92b9SYinan Xu* You can use this software according to the terms and conditions of the Mulan PSL v2.
79aca92b9SYinan Xu* You may obtain a copy of Mulan PSL v2 at:
89aca92b9SYinan Xu*          http://license.coscl.org.cn/MulanPSL2
99aca92b9SYinan Xu*
109aca92b9SYinan Xu* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
119aca92b9SYinan Xu* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
129aca92b9SYinan Xu* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
139aca92b9SYinan Xu*
149aca92b9SYinan Xu* See the Mulan PSL v2 for more details.
159aca92b9SYinan Xu***************************************************************************************/
169aca92b9SYinan Xu
179aca92b9SYinan Xupackage xiangshan.backend.rob
189aca92b9SYinan Xu
199aca92b9SYinan Xuimport chipsalliance.rocketchip.config.Parameters
209aca92b9SYinan Xuimport chisel3._
219aca92b9SYinan Xuimport chisel3.util._
229aca92b9SYinan Xuimport difftest._
236ab6918fSYinan Xuimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
246ab6918fSYinan Xuimport utils._
256ab6918fSYinan Xuimport xiangshan._
266ab6918fSYinan Xuimport xiangshan.backend.exu.ExuConfig
276ab6918fSYinan Xuimport xiangshan.frontend.FtqPtr
289aca92b9SYinan Xu
299aca92b9SYinan Xuclass RobPtr(implicit p: Parameters) extends CircularQueuePtr[RobPtr](
309aca92b9SYinan Xu  p => p(XSCoreParamsKey).RobSize
319aca92b9SYinan Xu) with HasCircularQueuePtrHelper {
329aca92b9SYinan Xu
33f4b2089aSYinan Xu  def needFlush(redirect: Valid[Redirect]): Bool = {
349aca92b9SYinan Xu    val flushItself = redirect.bits.flushItself() && this === redirect.bits.robIdx
35f4b2089aSYinan Xu    redirect.valid && (flushItself || isAfter(this, redirect.bits.robIdx))
369aca92b9SYinan Xu  }
379aca92b9SYinan Xu
389aca92b9SYinan Xu  override def cloneType = (new RobPtr).asInstanceOf[this.type]
399aca92b9SYinan Xu}
409aca92b9SYinan Xu
419aca92b9SYinan Xuobject RobPtr {
429aca92b9SYinan Xu  def apply(f: Bool, v: UInt)(implicit p: Parameters): RobPtr = {
439aca92b9SYinan Xu    val ptr = Wire(new RobPtr)
449aca92b9SYinan Xu    ptr.flag := f
459aca92b9SYinan Xu    ptr.value := v
469aca92b9SYinan Xu    ptr
479aca92b9SYinan Xu  }
489aca92b9SYinan Xu}
499aca92b9SYinan Xu
509aca92b9SYinan Xuclass RobCSRIO(implicit p: Parameters) extends XSBundle {
519aca92b9SYinan Xu  val intrBitSet = Input(Bool())
529aca92b9SYinan Xu  val trapTarget = Input(UInt(VAddrBits.W))
539aca92b9SYinan Xu  val isXRet = Input(Bool())
549aca92b9SYinan Xu
559aca92b9SYinan Xu  val fflags = Output(Valid(UInt(5.W)))
569aca92b9SYinan Xu  val dirty_fs = Output(Bool())
579aca92b9SYinan Xu  val perfinfo = new Bundle {
589aca92b9SYinan Xu    val retiredInstr = Output(UInt(3.W))
599aca92b9SYinan Xu  }
609aca92b9SYinan Xu}
619aca92b9SYinan Xu
629aca92b9SYinan Xuclass RobLsqIO(implicit p: Parameters) extends XSBundle {
63cd365d4cSrvcoresjw  val lcommit = Output(UInt(log2Up(CommitWidth + 1).W))
64cd365d4cSrvcoresjw  val scommit = Output(UInt(log2Up(CommitWidth + 1).W))
659aca92b9SYinan Xu  val pendingld = Output(Bool())
669aca92b9SYinan Xu  val pendingst = Output(Bool())
679aca92b9SYinan Xu  val commit = Output(Bool())
689aca92b9SYinan Xu}
699aca92b9SYinan Xu
709aca92b9SYinan Xuclass RobEnqIO(implicit p: Parameters) extends XSBundle {
719aca92b9SYinan Xu  val canAccept = Output(Bool())
729aca92b9SYinan Xu  val isEmpty = Output(Bool())
739aca92b9SYinan Xu  // valid vector, for robIdx gen and walk
749aca92b9SYinan Xu  val needAlloc = Vec(RenameWidth, Input(Bool()))
759aca92b9SYinan Xu  val req = Vec(RenameWidth, Flipped(ValidIO(new MicroOp)))
769aca92b9SYinan Xu  val resp = Vec(RenameWidth, Output(new RobPtr))
779aca92b9SYinan Xu}
789aca92b9SYinan Xu
79c3abb8b6SYinan Xuclass RobDispatchData(implicit p: Parameters) extends RobCommitInfo
809aca92b9SYinan Xu
819aca92b9SYinan Xuclass RobDeqPtrWrapper(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper {
829aca92b9SYinan Xu  val io = IO(new Bundle {
839aca92b9SYinan Xu    // for commits/flush
849aca92b9SYinan Xu    val state = Input(UInt(2.W))
859aca92b9SYinan Xu    val deq_v = Vec(CommitWidth, Input(Bool()))
869aca92b9SYinan Xu    val deq_w = Vec(CommitWidth, Input(Bool()))
879aca92b9SYinan Xu    val exception_state = Flipped(ValidIO(new RobExceptionInfo))
889aca92b9SYinan Xu    // for flush: when exception occurs, reset deqPtrs to range(0, CommitWidth)
899aca92b9SYinan Xu    val intrBitSetReg = Input(Bool())
909aca92b9SYinan Xu    val hasNoSpecExec = Input(Bool())
91e8009193SYinan Xu    val interrupt_safe = Input(Bool())
929aca92b9SYinan Xu    val misPredBlock = Input(Bool())
939aca92b9SYinan Xu    val isReplaying = Input(Bool())
949aca92b9SYinan Xu    // output: the CommitWidth deqPtr
959aca92b9SYinan Xu    val out = Vec(CommitWidth, Output(new RobPtr))
969aca92b9SYinan Xu    val next_out = Vec(CommitWidth, Output(new RobPtr))
979aca92b9SYinan Xu  })
989aca92b9SYinan Xu
999aca92b9SYinan Xu  val deqPtrVec = RegInit(VecInit((0 until CommitWidth).map(_.U.asTypeOf(new RobPtr))))
1009aca92b9SYinan Xu
1019aca92b9SYinan Xu  // for exceptions (flushPipe included) and interrupts:
1029aca92b9SYinan Xu  // only consider the first instruction
103e8009193SYinan Xu  val intrEnable = io.intrBitSetReg && !io.hasNoSpecExec && io.interrupt_safe
104f4b2089aSYinan Xu  val exceptionEnable = io.deq_w(0) && io.exception_state.valid && !io.exception_state.bits.flushPipe && io.exception_state.bits.robIdx === deqPtrVec(0)
1059aca92b9SYinan Xu  val redirectOutValid = io.state === 0.U && io.deq_v(0) && (intrEnable || exceptionEnable)
1069aca92b9SYinan Xu
1079aca92b9SYinan Xu  // for normal commits: only to consider when there're no exceptions
1089aca92b9SYinan Xu  // we don't need to consider whether the first instruction has exceptions since it wil trigger exceptions.
1099aca92b9SYinan Xu  val commit_exception = io.exception_state.valid && !isAfter(io.exception_state.bits.robIdx, deqPtrVec.last)
1109aca92b9SYinan Xu  val canCommit = VecInit((0 until CommitWidth).map(i => io.deq_v(i) && io.deq_w(i) && !io.misPredBlock && !io.isReplaying))
1119aca92b9SYinan Xu  val normalCommitCnt = PriorityEncoder(canCommit.map(c => !c) :+ true.B)
112f4b2089aSYinan Xu  // when io.intrBitSetReg or there're possible exceptions in these instructions,
113f4b2089aSYinan Xu  // only one instruction is allowed to commit
1149aca92b9SYinan Xu  val allowOnlyOne = commit_exception || io.intrBitSetReg
1159aca92b9SYinan Xu  val commitCnt = Mux(allowOnlyOne, canCommit(0), normalCommitCnt)
1169aca92b9SYinan Xu
1179aca92b9SYinan Xu  val commitDeqPtrVec = VecInit(deqPtrVec.map(_ + commitCnt))
118f4b2089aSYinan Xu  val deqPtrVec_next = Mux(io.state === 0.U && !redirectOutValid, commitDeqPtrVec, deqPtrVec)
1199aca92b9SYinan Xu
1209aca92b9SYinan Xu  deqPtrVec := deqPtrVec_next
1219aca92b9SYinan Xu
1229aca92b9SYinan Xu  io.next_out := deqPtrVec_next
1239aca92b9SYinan Xu  io.out      := deqPtrVec
1249aca92b9SYinan Xu
1259aca92b9SYinan Xu  when (io.state === 0.U) {
1269aca92b9SYinan Xu    XSInfo(io.state === 0.U && commitCnt > 0.U, "retired %d insts\n", commitCnt)
1279aca92b9SYinan Xu  }
1289aca92b9SYinan Xu
1299aca92b9SYinan Xu}
1309aca92b9SYinan Xu
1319aca92b9SYinan Xuclass RobEnqPtrWrapper(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper {
1329aca92b9SYinan Xu  val io = IO(new Bundle {
1339aca92b9SYinan Xu    // for input redirect
1349aca92b9SYinan Xu    val redirect = Input(Valid(new Redirect))
1359aca92b9SYinan Xu    // for enqueue
1369aca92b9SYinan Xu    val allowEnqueue = Input(Bool())
1379aca92b9SYinan Xu    val hasBlockBackward = Input(Bool())
1389aca92b9SYinan Xu    val enq = Vec(RenameWidth, Input(Bool()))
1399aca92b9SYinan Xu    val out = Output(new RobPtr)
1409aca92b9SYinan Xu  })
1419aca92b9SYinan Xu
1429aca92b9SYinan Xu  val enqPtr = RegInit(0.U.asTypeOf(new RobPtr))
1439aca92b9SYinan Xu
1449aca92b9SYinan Xu  // enqueue
1459aca92b9SYinan Xu  val canAccept = io.allowEnqueue && !io.hasBlockBackward
146f4b2089aSYinan Xu  val dispatchNum = Mux(canAccept, PopCount(io.enq), 0.U)
1479aca92b9SYinan Xu
148f4b2089aSYinan Xu  when (io.redirect.valid) {
1499aca92b9SYinan Xu    enqPtr := io.redirect.bits.robIdx + Mux(io.redirect.bits.flushItself(), 0.U, 1.U)
1509aca92b9SYinan Xu  }.otherwise {
1519aca92b9SYinan Xu    enqPtr := enqPtr + dispatchNum
1529aca92b9SYinan Xu  }
1539aca92b9SYinan Xu
1549aca92b9SYinan Xu  io.out := enqPtr
1559aca92b9SYinan Xu
1569aca92b9SYinan Xu}
1579aca92b9SYinan Xu
1589aca92b9SYinan Xuclass RobExceptionInfo(implicit p: Parameters) extends XSBundle {
1599aca92b9SYinan Xu  // val valid = Bool()
1609aca92b9SYinan Xu  val robIdx = new RobPtr
1619aca92b9SYinan Xu  val exceptionVec = ExceptionVec()
1629aca92b9SYinan Xu  val flushPipe = Bool()
1639aca92b9SYinan Xu  val replayInst = Bool() // redirect to that inst itself
16484e47f35SLi Qianruo  val singleStep = Bool() // TODO add frontend hit beneath
165c3abb8b6SYinan Xu  val crossPageIPFFix = Bool()
16672951335SLi Qianruo  val trigger = new TriggerCf
1679aca92b9SYinan Xu
16884e47f35SLi Qianruo//  def trigger_before = !trigger.getTimingBackend && trigger.getHitBackend
16984e47f35SLi Qianruo//  def trigger_after = trigger.getTimingBackend && trigger.getHitBackend
170ddb65c47SLi Qianruo  def has_exception = exceptionVec.asUInt.orR || flushPipe || singleStep || replayInst || trigger.hit
1719aca92b9SYinan Xu  // only exceptions are allowed to writeback when enqueue
172ddb65c47SLi Qianruo  def can_writeback = exceptionVec.asUInt.orR || singleStep || trigger.hit
1739aca92b9SYinan Xu}
1749aca92b9SYinan Xu
1759aca92b9SYinan Xuclass ExceptionGen(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper {
1769aca92b9SYinan Xu  val io = IO(new Bundle {
1779aca92b9SYinan Xu    val redirect = Input(Valid(new Redirect))
1789aca92b9SYinan Xu    val flush = Input(Bool())
1799aca92b9SYinan Xu    val enq = Vec(RenameWidth, Flipped(ValidIO(new RobExceptionInfo)))
1809aca92b9SYinan Xu    val wb = Vec(5, Flipped(ValidIO(new RobExceptionInfo)))
1819aca92b9SYinan Xu    val out = ValidIO(new RobExceptionInfo)
1829aca92b9SYinan Xu    val state = ValidIO(new RobExceptionInfo)
1839aca92b9SYinan Xu  })
1849aca92b9SYinan Xu
1859aca92b9SYinan Xu  val current = Reg(Valid(new RobExceptionInfo))
1869aca92b9SYinan Xu
1879aca92b9SYinan Xu  // orR the exceptionVec
1889aca92b9SYinan Xu  val lastCycleFlush = RegNext(io.flush)
1899aca92b9SYinan Xu  val in_enq_valid = VecInit(io.enq.map(e => e.valid && e.bits.has_exception && !lastCycleFlush))
1909aca92b9SYinan Xu  val in_wb_valid = io.wb.map(w => w.valid && w.bits.has_exception && !lastCycleFlush)
1919aca92b9SYinan Xu
1929aca92b9SYinan Xu  // s0: compare wb(1),wb(2) and wb(3),wb(4)
193f4b2089aSYinan Xu  val wb_valid = in_wb_valid.zip(io.wb.map(_.bits)).map{ case (v, bits) => v && !(bits.robIdx.needFlush(io.redirect) || io.flush) }
1949aca92b9SYinan Xu  val csr_wb_bits = io.wb(0).bits
1959aca92b9SYinan Xu  val load_wb_bits = Mux(!in_wb_valid(2) || in_wb_valid(1) && isAfter(io.wb(2).bits.robIdx, io.wb(1).bits.robIdx), io.wb(1).bits, io.wb(2).bits)
1969aca92b9SYinan Xu  val store_wb_bits = Mux(!in_wb_valid(4) || in_wb_valid(3) && isAfter(io.wb(4).bits.robIdx, io.wb(3).bits.robIdx), io.wb(3).bits, io.wb(4).bits)
1979aca92b9SYinan Xu  val s0_out_valid = RegNext(VecInit(Seq(wb_valid(0), wb_valid(1) || wb_valid(2), wb_valid(3) || wb_valid(4))))
1989aca92b9SYinan Xu  val s0_out_bits = RegNext(VecInit(Seq(csr_wb_bits, load_wb_bits, store_wb_bits)))
1999aca92b9SYinan Xu
2009aca92b9SYinan Xu  // s1: compare last four and current flush
201f4b2089aSYinan Xu  val s1_valid = VecInit(s0_out_valid.zip(s0_out_bits).map{ case (v, b) => v && !(b.robIdx.needFlush(io.redirect) || io.flush) })
2029aca92b9SYinan Xu  val compare_01_valid = s0_out_valid(0) || s0_out_valid(1)
2039aca92b9SYinan Xu  val compare_01_bits = Mux(!s0_out_valid(0) || s0_out_valid(1) && isAfter(s0_out_bits(0).robIdx, s0_out_bits(1).robIdx), s0_out_bits(1), s0_out_bits(0))
2049aca92b9SYinan Xu  val compare_bits = Mux(!s0_out_valid(2) || compare_01_valid && isAfter(s0_out_bits(2).robIdx, compare_01_bits.robIdx), compare_01_bits, s0_out_bits(2))
2059aca92b9SYinan Xu  val s1_out_bits = RegNext(compare_bits)
2069aca92b9SYinan Xu  val s1_out_valid = RegNext(s1_valid.asUInt.orR)
2079aca92b9SYinan Xu
2089aca92b9SYinan Xu  val enq_valid = RegNext(in_enq_valid.asUInt.orR && !io.redirect.valid && !io.flush)
2099aca92b9SYinan Xu  val enq_bits = RegNext(ParallelPriorityMux(in_enq_valid, io.enq.map(_.bits)))
2109aca92b9SYinan Xu
2119aca92b9SYinan Xu  // s2: compare the input exception with the current one
2129aca92b9SYinan Xu  // priorities:
2139aca92b9SYinan Xu  // (1) system reset
2149aca92b9SYinan Xu  // (2) current is valid: flush, remain, merge, update
2159aca92b9SYinan Xu  // (3) current is not valid: s1 or enq
216f4b2089aSYinan Xu  val current_flush = current.bits.robIdx.needFlush(io.redirect) || io.flush
217f4b2089aSYinan Xu  val s1_flush = s1_out_bits.robIdx.needFlush(io.redirect) || io.flush
2189aca92b9SYinan Xu  when (reset.asBool) {
2199aca92b9SYinan Xu    current.valid := false.B
2209aca92b9SYinan Xu  }.elsewhen (current.valid) {
2219aca92b9SYinan Xu    when (current_flush) {
2229aca92b9SYinan Xu      current.valid := Mux(s1_flush, false.B, s1_out_valid)
2239aca92b9SYinan Xu    }
2249aca92b9SYinan Xu    when (s1_out_valid && !s1_flush) {
2259aca92b9SYinan Xu      when (isAfter(current.bits.robIdx, s1_out_bits.robIdx)) {
2269aca92b9SYinan Xu        current.bits := s1_out_bits
2279aca92b9SYinan Xu      }.elsewhen (current.bits.robIdx === s1_out_bits.robIdx) {
2289aca92b9SYinan Xu        current.bits.exceptionVec := (s1_out_bits.exceptionVec.asUInt | current.bits.exceptionVec.asUInt).asTypeOf(ExceptionVec())
2299aca92b9SYinan Xu        current.bits.flushPipe := s1_out_bits.flushPipe || current.bits.flushPipe
2309aca92b9SYinan Xu        current.bits.replayInst := s1_out_bits.replayInst || current.bits.replayInst
2319aca92b9SYinan Xu        current.bits.singleStep := s1_out_bits.singleStep || current.bits.singleStep
23284e47f35SLi Qianruo        current.bits.trigger := (s1_out_bits.trigger.asUInt | current.bits.trigger.asUInt).asTypeOf(new TriggerCf)
2339aca92b9SYinan Xu      }
2349aca92b9SYinan Xu    }
2359aca92b9SYinan Xu  }.elsewhen (s1_out_valid && !s1_flush) {
2369aca92b9SYinan Xu    current.valid := true.B
2379aca92b9SYinan Xu    current.bits := s1_out_bits
2389aca92b9SYinan Xu  }.elsewhen (enq_valid && !(io.redirect.valid || io.flush)) {
2399aca92b9SYinan Xu    current.valid := true.B
2409aca92b9SYinan Xu    current.bits := enq_bits
2419aca92b9SYinan Xu  }
2429aca92b9SYinan Xu
2439aca92b9SYinan Xu  io.out.valid := s1_out_valid || enq_valid && enq_bits.can_writeback
2449aca92b9SYinan Xu  io.out.bits := Mux(s1_out_valid, s1_out_bits, enq_bits)
2459aca92b9SYinan Xu  io.state := current
2469aca92b9SYinan Xu
2479aca92b9SYinan Xu}
2489aca92b9SYinan Xu
2499aca92b9SYinan Xuclass RobFlushInfo(implicit p: Parameters) extends XSBundle {
2509aca92b9SYinan Xu  val ftqIdx = new FtqPtr
251f4b2089aSYinan Xu  val robIdx = new RobPtr
2529aca92b9SYinan Xu  val ftqOffset = UInt(log2Up(PredictWidth).W)
2539aca92b9SYinan Xu  val replayInst = Bool()
2549aca92b9SYinan Xu}
2559aca92b9SYinan Xu
2566ab6918fSYinan Xuclass Rob(implicit p: Parameters) extends LazyModule with HasWritebackSink with HasXSParameter {
2576ab6918fSYinan Xu
2586ab6918fSYinan Xu  lazy val module = new RobImp(this)
2596ab6918fSYinan Xu
2606ab6918fSYinan Xu  override def generateWritebackIO(
2616ab6918fSYinan Xu    thisMod: Option[HasWritebackSource] = None,
2626ab6918fSYinan Xu    thisModImp: Option[HasWritebackSourceImp] = None
2636ab6918fSYinan Xu  ): Unit = {
2646ab6918fSYinan Xu    val sources = writebackSinksImp(thisMod, thisModImp)
2656ab6918fSYinan Xu    module.io.writeback.zip(sources).foreach(x => x._1 := x._2)
2666ab6918fSYinan Xu  }
2676ab6918fSYinan Xu}
2686ab6918fSYinan Xu
2696ab6918fSYinan Xuclass RobImp(outer: Rob)(implicit p: Parameters) extends LazyModuleImp(outer)
2701ca0e4f3SYinan Xu  with HasXSParameter with HasCircularQueuePtrHelper with HasPerfEvents {
2716ab6918fSYinan Xu  val wbExuConfigs = outer.writebackSinksParams.map(_.exuConfigs)
2726ab6918fSYinan Xu  val numWbPorts = wbExuConfigs.map(_.length)
2736ab6918fSYinan Xu
2749aca92b9SYinan Xu  val io = IO(new Bundle() {
2755668a921SJiawei Lin    val hartId = Input(UInt(8.W))
2769aca92b9SYinan Xu    val redirect = Input(Valid(new Redirect))
2779aca92b9SYinan Xu    val enq = new RobEnqIO
278f4b2089aSYinan Xu    val flushOut = ValidIO(new Redirect)
2799aca92b9SYinan Xu    val exception = ValidIO(new ExceptionInfo)
2809aca92b9SYinan Xu    // exu + brq
2816ab6918fSYinan Xu    val writeback = MixedVec(numWbPorts.map(num => Vec(num, Flipped(ValidIO(new ExuOutput)))))
2829aca92b9SYinan Xu    val commits = new RobCommitIO
2839aca92b9SYinan Xu    val lsq = new RobLsqIO
2847154d65eSYinan Xu    val bcommit = Output(UInt(log2Up(CommitWidth + 1).W))
2859aca92b9SYinan Xu    val robDeqPtr = Output(new RobPtr)
2869aca92b9SYinan Xu    val csr = new RobCSRIO
2879aca92b9SYinan Xu    val robFull = Output(Bool())
2889aca92b9SYinan Xu  })
2899aca92b9SYinan Xu
2906ab6918fSYinan Xu  def selectWb(index: Int, func: Seq[ExuConfig] => Boolean): Seq[(Seq[ExuConfig], ValidIO[ExuOutput])] = {
2916ab6918fSYinan Xu    wbExuConfigs(index).zip(io.writeback(index)).filter(x => func(x._1))
2926ab6918fSYinan Xu  }
2936ab6918fSYinan Xu  val exeWbSel = outer.selWritebackSinks(_.exuConfigs.length)
2946ab6918fSYinan Xu  val fflagsWbSel = outer.selWritebackSinks(_.exuConfigs.count(_.exists(_.writeFflags)))
2956ab6918fSYinan Xu  val fflagsPorts = selectWb(fflagsWbSel, _.exists(_.writeFflags))
2966ab6918fSYinan Xu  val exceptionWbSel = outer.selWritebackSinks(_.exuConfigs.count(_.exists(_.needExceptionGen)))
2976ab6918fSYinan Xu  val exceptionPorts = selectWb(fflagsWbSel, _.exists(_.needExceptionGen))
2986ab6918fSYinan Xu  val exuWbPorts = selectWb(exeWbSel, _.forall(_ != StdExeUnitCfg))
2996ab6918fSYinan Xu  val stdWbPorts = selectWb(exeWbSel, _.contains(StdExeUnitCfg))
3006ab6918fSYinan Xu  println(s"Rob: size $RobSize, numWbPorts: $numWbPorts, commitwidth: $CommitWidth")
3016ab6918fSYinan Xu  println(s"exuPorts: ${exuWbPorts.map(_._1.map(_.name))}")
3026ab6918fSYinan Xu  println(s"stdPorts: ${stdWbPorts.map(_._1.map(_.name))}")
3036ab6918fSYinan Xu  println(s"fflags: ${fflagsPorts.map(_._1.map(_.name))}")
3046ab6918fSYinan Xu
3056ab6918fSYinan Xu
3066ab6918fSYinan Xu  val exuWriteback = exuWbPorts.map(_._2)
3076ab6918fSYinan Xu  val stdWriteback = stdWbPorts.map(_._2)
3089aca92b9SYinan Xu
3099aca92b9SYinan Xu  // instvalid field
3109aca92b9SYinan Xu  val valid = Mem(RobSize, Bool())
3119aca92b9SYinan Xu  // writeback status
3129aca92b9SYinan Xu  val writebacked = Mem(RobSize, Bool())
3139aca92b9SYinan Xu  val store_data_writebacked = Mem(RobSize, Bool())
3149aca92b9SYinan Xu  // data for redirect, exception, etc.
3159aca92b9SYinan Xu  val flagBkup = Mem(RobSize, Bool())
316e8009193SYinan Xu  // some instructions are not allowed to trigger interrupts
317e8009193SYinan Xu  // They have side effects on the states of the processor before they write back
318e8009193SYinan Xu  val interrupt_safe = Mem(RobSize, Bool())
3199aca92b9SYinan Xu
3209aca92b9SYinan Xu  // data for debug
3219aca92b9SYinan Xu  // Warn: debug_* prefix should not exist in generated verilog.
3229aca92b9SYinan Xu  val debug_microOp = Mem(RobSize, new MicroOp)
3239aca92b9SYinan Xu  val debug_exuData = Reg(Vec(RobSize, UInt(XLEN.W)))//for debug
3249aca92b9SYinan Xu  val debug_exuDebug = Reg(Vec(RobSize, new DebugBundle))//for debug
3259aca92b9SYinan Xu
3269aca92b9SYinan Xu  // pointers
3279aca92b9SYinan Xu  // For enqueue ptr, we don't duplicate it since only enqueue needs it.
3289aca92b9SYinan Xu  val enqPtr = Wire(new RobPtr)
3299aca92b9SYinan Xu  val deqPtrVec = Wire(Vec(CommitWidth, new RobPtr))
3309aca92b9SYinan Xu
3319aca92b9SYinan Xu  val walkPtrVec = Reg(Vec(CommitWidth, new RobPtr))
3329aca92b9SYinan Xu  val validCounter = RegInit(0.U(log2Ceil(RobSize + 1).W))
3339aca92b9SYinan Xu  val allowEnqueue = RegInit(true.B)
3349aca92b9SYinan Xu
3359aca92b9SYinan Xu  val enqPtrVec = VecInit((0 until RenameWidth).map(i => enqPtr + PopCount(io.enq.needAlloc.take(i))))
3369aca92b9SYinan Xu  val deqPtr = deqPtrVec(0)
3379aca92b9SYinan Xu  val walkPtr = walkPtrVec(0)
3389aca92b9SYinan Xu
3399aca92b9SYinan Xu  val isEmpty = enqPtr === deqPtr
3409aca92b9SYinan Xu  val isReplaying = io.redirect.valid && RedirectLevel.flushItself(io.redirect.bits.level)
3419aca92b9SYinan Xu
3429aca92b9SYinan Xu  /**
3439aca92b9SYinan Xu    * states of Rob
3449aca92b9SYinan Xu    */
3459aca92b9SYinan Xu  val s_idle :: s_walk :: s_extrawalk :: Nil = Enum(3)
3469aca92b9SYinan Xu  val state = RegInit(s_idle)
3479aca92b9SYinan Xu
3489aca92b9SYinan Xu  /**
3499aca92b9SYinan Xu    * Data Modules
3509aca92b9SYinan Xu    *
3519aca92b9SYinan Xu    * CommitDataModule: data from dispatch
3529aca92b9SYinan Xu    * (1) read: commits/walk/exception
3539aca92b9SYinan Xu    * (2) write: enqueue
3549aca92b9SYinan Xu    *
3559aca92b9SYinan Xu    * WritebackData: data from writeback
3569aca92b9SYinan Xu    * (1) read: commits/walk/exception
3579aca92b9SYinan Xu    * (2) write: write back from exe units
3589aca92b9SYinan Xu    */
3599aca92b9SYinan Xu  val dispatchData = Module(new SyncDataModuleTemplate(new RobDispatchData, RobSize, CommitWidth, RenameWidth))
3609aca92b9SYinan Xu  val dispatchDataRead = dispatchData.io.rdata
3619aca92b9SYinan Xu
3629aca92b9SYinan Xu  val exceptionGen = Module(new ExceptionGen)
3639aca92b9SYinan Xu  val exceptionDataRead = exceptionGen.io.state
3649aca92b9SYinan Xu  val fflagsDataRead = Wire(Vec(CommitWidth, UInt(5.W)))
3659aca92b9SYinan Xu
3669aca92b9SYinan Xu  io.robDeqPtr := deqPtr
3679aca92b9SYinan Xu
3689aca92b9SYinan Xu  /**
3699aca92b9SYinan Xu    * Enqueue (from dispatch)
3709aca92b9SYinan Xu    */
3719aca92b9SYinan Xu  // special cases
3729aca92b9SYinan Xu  val hasBlockBackward = RegInit(false.B)
3739aca92b9SYinan Xu  val hasNoSpecExec = RegInit(false.B)
374af2f7849Shappy-lx  val doingSvinval = RegInit(false.B)
3759aca92b9SYinan Xu  // When blockBackward instruction leaves Rob (commit or walk), hasBlockBackward should be set to false.B
3769aca92b9SYinan Xu  // To reduce registers usage, for hasBlockBackward cases, we allow enqueue after ROB is empty.
3779aca92b9SYinan Xu  when (isEmpty) { hasBlockBackward:= false.B }
3789aca92b9SYinan Xu  // When any instruction commits, hasNoSpecExec should be set to false.B
3799aca92b9SYinan Xu  when (io.commits.valid.asUInt.orR  && state =/= s_extrawalk) { hasNoSpecExec:= false.B }
3809aca92b9SYinan Xu
3819aca92b9SYinan Xu  io.enq.canAccept := allowEnqueue && !hasBlockBackward
3829aca92b9SYinan Xu  io.enq.resp      := enqPtrVec
3839aca92b9SYinan Xu  val canEnqueue = VecInit(io.enq.req.map(_.valid && io.enq.canAccept))
3849aca92b9SYinan Xu  val timer = GTimer()
3859aca92b9SYinan Xu  for (i <- 0 until RenameWidth) {
3869aca92b9SYinan Xu    // we don't check whether io.redirect is valid here since redirect has higher priority
3879aca92b9SYinan Xu    when (canEnqueue(i)) {
3886ab6918fSYinan Xu      val enqUop = io.enq.req(i).bits
3899aca92b9SYinan Xu      // store uop in data module and debug_microOp Vec
3906ab6918fSYinan Xu      debug_microOp(enqPtrVec(i).value) := enqUop
3919aca92b9SYinan Xu      debug_microOp(enqPtrVec(i).value).debugInfo.dispatchTime := timer
3929aca92b9SYinan Xu      debug_microOp(enqPtrVec(i).value).debugInfo.enqRsTime := timer
3939aca92b9SYinan Xu      debug_microOp(enqPtrVec(i).value).debugInfo.selectTime := timer
3949aca92b9SYinan Xu      debug_microOp(enqPtrVec(i).value).debugInfo.issueTime := timer
3959aca92b9SYinan Xu      debug_microOp(enqPtrVec(i).value).debugInfo.writebackTime := timer
3966ab6918fSYinan Xu      when (enqUop.ctrl.blockBackward) {
3979aca92b9SYinan Xu        hasBlockBackward := true.B
3989aca92b9SYinan Xu      }
3996ab6918fSYinan Xu      when (enqUop.ctrl.noSpecExec) {
4009aca92b9SYinan Xu        hasNoSpecExec := true.B
4019aca92b9SYinan Xu      }
4026ab6918fSYinan Xu      val enqHasException = ExceptionNO.selectFrontend(enqUop.cf.exceptionVec).asUInt.orR
403af2f7849Shappy-lx      // the begin instruction of Svinval enqs so mark doingSvinval as true to indicate this process
4046ab6918fSYinan Xu      when(!enqHasException && FuType.isSvinvalBegin(enqUop.ctrl.fuType, enqUop.ctrl.fuOpType, enqUop.ctrl.flushPipe))
405af2f7849Shappy-lx      {
406af2f7849Shappy-lx        doingSvinval := true.B
407af2f7849Shappy-lx      }
408af2f7849Shappy-lx      // the end instruction of Svinval enqs so clear doingSvinval
4096ab6918fSYinan Xu      when(!enqHasException && FuType.isSvinvalEnd(enqUop.ctrl.fuType, enqUop.ctrl.fuOpType, enqUop.ctrl.flushPipe))
410af2f7849Shappy-lx      {
411af2f7849Shappy-lx        doingSvinval := false.B
412af2f7849Shappy-lx      }
413af2f7849Shappy-lx      // when we are in the process of Svinval software code area , only Svinval.vma and end instruction of Svinval can appear
4146ab6918fSYinan Xu      assert(!doingSvinval || (FuType.isSvinval(enqUop.ctrl.fuType, enqUop.ctrl.fuOpType, enqUop.ctrl.flushPipe) ||
4156ab6918fSYinan Xu        FuType.isSvinvalEnd(enqUop.ctrl.fuType, enqUop.ctrl.fuOpType, enqUop.ctrl.flushPipe)))
4169aca92b9SYinan Xu    }
4179aca92b9SYinan Xu  }
4189aca92b9SYinan Xu  val dispatchNum = Mux(io.enq.canAccept, PopCount(Cat(io.enq.req.map(_.valid))), 0.U)
4199aca92b9SYinan Xu  io.enq.isEmpty   := RegNext(isEmpty && dispatchNum === 0.U)
4209aca92b9SYinan Xu
4219aca92b9SYinan Xu  // debug info for enqueue (dispatch)
4229aca92b9SYinan Xu  XSDebug(p"(ready, valid): ${io.enq.canAccept}, ${Binary(Cat(io.enq.req.map(_.valid)))}\n")
4239aca92b9SYinan Xu  XSInfo(dispatchNum =/= 0.U, p"dispatched $dispatchNum insts\n")
4249aca92b9SYinan Xu
4259aca92b9SYinan Xu
4269aca92b9SYinan Xu  /**
4279aca92b9SYinan Xu    * Writeback (from execution units)
4289aca92b9SYinan Xu    */
4296ab6918fSYinan Xu  for (wb <- exuWriteback) {
4306ab6918fSYinan Xu    when (wb.valid) {
4316ab6918fSYinan Xu      val wbIdx = wb.bits.uop.robIdx.value
4326ab6918fSYinan Xu      debug_exuData(wbIdx) := wb.bits.data
4336ab6918fSYinan Xu      debug_exuDebug(wbIdx) := wb.bits.debug
4346ab6918fSYinan Xu      debug_microOp(wbIdx).debugInfo.enqRsTime := wb.bits.uop.debugInfo.enqRsTime
4356ab6918fSYinan Xu      debug_microOp(wbIdx).debugInfo.selectTime := wb.bits.uop.debugInfo.selectTime
4366ab6918fSYinan Xu      debug_microOp(wbIdx).debugInfo.issueTime := wb.bits.uop.debugInfo.issueTime
4376ab6918fSYinan Xu      debug_microOp(wbIdx).debugInfo.writebackTime := wb.bits.uop.debugInfo.writebackTime
4389aca92b9SYinan Xu
4399aca92b9SYinan Xu      val debug_Uop = debug_microOp(wbIdx)
4409aca92b9SYinan Xu      XSInfo(true.B,
4419aca92b9SYinan Xu        p"writebacked pc 0x${Hexadecimal(debug_Uop.cf.pc)} wen ${debug_Uop.ctrl.rfWen} " +
4426ab6918fSYinan Xu        p"data 0x${Hexadecimal(wb.bits.data)} ldst ${debug_Uop.ctrl.ldest} pdst ${debug_Uop.pdest} " +
4436ab6918fSYinan Xu        p"skip ${wb.bits.debug.isMMIO} robIdx: ${wb.bits.uop.robIdx}\n"
4449aca92b9SYinan Xu      )
4459aca92b9SYinan Xu    }
4469aca92b9SYinan Xu  }
4476ab6918fSYinan Xu  val writebackNum = PopCount(exuWriteback.map(_.valid))
4489aca92b9SYinan Xu  XSInfo(writebackNum =/= 0.U, "writebacked %d insts\n", writebackNum)
4499aca92b9SYinan Xu
4509aca92b9SYinan Xu
4519aca92b9SYinan Xu  /**
4529aca92b9SYinan Xu    * RedirectOut: Interrupt and Exceptions
4539aca92b9SYinan Xu    */
4549aca92b9SYinan Xu  val deqDispatchData = dispatchDataRead(0)
4559aca92b9SYinan Xu  val debug_deqUop = debug_microOp(deqPtr.value)
4569aca92b9SYinan Xu
4579aca92b9SYinan Xu  val intrBitSetReg = RegNext(io.csr.intrBitSet)
458e8009193SYinan Xu  val intrEnable = intrBitSetReg && !hasNoSpecExec && interrupt_safe(deqPtr.value)
4599aca92b9SYinan Xu  val deqHasExceptionOrFlush = exceptionDataRead.valid && exceptionDataRead.bits.robIdx === deqPtr
46084e47f35SLi Qianruo  val deqHasException = deqHasExceptionOrFlush && (exceptionDataRead.bits.exceptionVec.asUInt.orR ||
461ddb65c47SLi Qianruo    exceptionDataRead.bits.singleStep || exceptionDataRead.bits.trigger.hit)
4629aca92b9SYinan Xu  val deqHasFlushPipe = deqHasExceptionOrFlush && exceptionDataRead.bits.flushPipe
4639aca92b9SYinan Xu  val deqHasReplayInst = deqHasExceptionOrFlush && exceptionDataRead.bits.replayInst
46484e47f35SLi Qianruo  val exceptionEnable = writebacked(deqPtr.value) && deqHasException
46572951335SLi Qianruo
46684e47f35SLi Qianruo  XSDebug(deqHasException && exceptionDataRead.bits.singleStep, "Debug Mode: Deq has singlestep exception\n")
467ddb65c47SLi Qianruo  XSDebug(deqHasException && exceptionDataRead.bits.trigger.getHitFrontend, "Debug Mode: Deq has frontend trigger exception\n")
46884e47f35SLi Qianruo  XSDebug(deqHasException && exceptionDataRead.bits.trigger.getHitBackend, "Debug Mode: Deq has backend trigger exception\n")
46984e47f35SLi Qianruo
47084e47f35SLi Qianruo  val isFlushPipe = writebacked(deqPtr.value) && (deqHasFlushPipe || deqHasReplayInst)
4719aca92b9SYinan Xu
472f4b2089aSYinan Xu  // io.flushOut will trigger redirect at the next cycle.
473f4b2089aSYinan Xu  // Block any redirect or commit at the next cycle.
474f4b2089aSYinan Xu  val lastCycleFlush = RegNext(io.flushOut.valid)
475f4b2089aSYinan Xu
476f4b2089aSYinan Xu  io.flushOut.valid := (state === s_idle) && valid(deqPtr.value) && (intrEnable || exceptionEnable || isFlushPipe) && !lastCycleFlush
477f4b2089aSYinan Xu  io.flushOut.bits := DontCare
478f4b2089aSYinan Xu  io.flushOut.bits.robIdx := deqPtr
4799aca92b9SYinan Xu  io.flushOut.bits.ftqIdx := deqDispatchData.ftqIdx
4809aca92b9SYinan Xu  io.flushOut.bits.ftqOffset := deqDispatchData.ftqOffset
48184e47f35SLi Qianruo  io.flushOut.bits.level := Mux(deqHasReplayInst || intrEnable || exceptionEnable, RedirectLevel.flush, RedirectLevel.flushAfter) // TODO use this to implement "exception next"
482f4b2089aSYinan Xu  io.flushOut.bits.interrupt := true.B
4839aca92b9SYinan Xu  XSPerfAccumulate("interrupt_num", io.flushOut.valid && intrEnable)
4849aca92b9SYinan Xu  XSPerfAccumulate("exception_num", io.flushOut.valid && exceptionEnable)
4859aca92b9SYinan Xu  XSPerfAccumulate("flush_pipe_num", io.flushOut.valid && isFlushPipe)
4869aca92b9SYinan Xu  XSPerfAccumulate("replay_inst_num", io.flushOut.valid && isFlushPipe && deqHasReplayInst)
4879aca92b9SYinan Xu
488f4b2089aSYinan Xu  val exceptionHappen = (state === s_idle) && valid(deqPtr.value) && (intrEnable || exceptionEnable) && !lastCycleFlush
4899aca92b9SYinan Xu  io.exception.valid := RegNext(exceptionHappen)
4909aca92b9SYinan Xu  io.exception.bits.uop := RegEnable(debug_deqUop, exceptionHappen)
4919aca92b9SYinan Xu  io.exception.bits.uop.ctrl.commitType := RegEnable(deqDispatchData.commitType, exceptionHappen)
4929aca92b9SYinan Xu  io.exception.bits.uop.cf.exceptionVec := RegEnable(exceptionDataRead.bits.exceptionVec, exceptionHappen)
4939aca92b9SYinan Xu  io.exception.bits.uop.ctrl.singleStep := RegEnable(exceptionDataRead.bits.singleStep, exceptionHappen)
494c3abb8b6SYinan Xu  io.exception.bits.uop.cf.crossPageIPFFix := RegEnable(exceptionDataRead.bits.crossPageIPFFix, exceptionHappen)
4959aca92b9SYinan Xu  io.exception.bits.isInterrupt := RegEnable(intrEnable, exceptionHappen)
49684e47f35SLi Qianruo  io.exception.bits.uop.cf.trigger := RegEnable(exceptionDataRead.bits.trigger, exceptionHappen)
4979aca92b9SYinan Xu
4989aca92b9SYinan Xu  XSDebug(io.flushOut.valid,
4999aca92b9SYinan Xu    p"generate redirect: pc 0x${Hexadecimal(io.exception.bits.uop.cf.pc)} intr $intrEnable " +
5009aca92b9SYinan Xu    p"excp $exceptionEnable flushPipe $isFlushPipe " +
5019aca92b9SYinan Xu    p"Trap_target 0x${Hexadecimal(io.csr.trapTarget)} exceptionVec ${Binary(exceptionDataRead.bits.exceptionVec.asUInt)}\n")
5029aca92b9SYinan Xu
5039aca92b9SYinan Xu
5049aca92b9SYinan Xu  /**
5059aca92b9SYinan Xu    * Commits (and walk)
5069aca92b9SYinan Xu    * They share the same width.
5079aca92b9SYinan Xu    */
508a83ae250SYinan Xu  val walkCounter = Reg(UInt(log2Up(RobSize + 1).W))
5099aca92b9SYinan Xu  val shouldWalkVec = VecInit((0 until CommitWidth).map(_.U < walkCounter))
5109aca92b9SYinan Xu  val walkFinished = walkCounter <= CommitWidth.U
5119aca92b9SYinan Xu
5129aca92b9SYinan Xu  // extra space is used when rob has no enough space, but mispredict recovery needs such info to walk regmap
5139aca92b9SYinan Xu  require(RenameWidth <= CommitWidth)
5149aca92b9SYinan Xu  val extraSpaceForMPR = Reg(Vec(RenameWidth, new RobDispatchData))
5159aca92b9SYinan Xu  val usedSpaceForMPR = Reg(Vec(RenameWidth, Bool()))
5169aca92b9SYinan Xu  when (io.enq.needAlloc.asUInt.orR && io.redirect.valid) {
5179aca92b9SYinan Xu    usedSpaceForMPR := io.enq.needAlloc
5189aca92b9SYinan Xu    extraSpaceForMPR := dispatchData.io.wdata
5199aca92b9SYinan Xu    XSDebug("rob full, switched to s_extrawalk. needExtraSpaceForMPR: %b\n", io.enq.needAlloc.asUInt)
5209aca92b9SYinan Xu  }
5219aca92b9SYinan Xu
5229aca92b9SYinan Xu  // wiring to csr
5239aca92b9SYinan Xu  val (wflags, fpWen) = (0 until CommitWidth).map(i => {
5249aca92b9SYinan Xu    val v = io.commits.valid(i)
5259aca92b9SYinan Xu    val info = io.commits.info(i)
5269aca92b9SYinan Xu    (v & info.wflags, v & info.fpWen)
5279aca92b9SYinan Xu  }).unzip
5289aca92b9SYinan Xu  val fflags = Wire(Valid(UInt(5.W)))
5299aca92b9SYinan Xu  fflags.valid := Mux(io.commits.isWalk, false.B, Cat(wflags).orR())
5309aca92b9SYinan Xu  fflags.bits := wflags.zip(fflagsDataRead).map({
5319aca92b9SYinan Xu    case (w, f) => Mux(w, f, 0.U)
5329aca92b9SYinan Xu  }).reduce(_|_)
5339aca92b9SYinan Xu  val dirty_fs = Mux(io.commits.isWalk, false.B, Cat(fpWen).orR())
5349aca92b9SYinan Xu
5359aca92b9SYinan Xu  // when mispredict branches writeback, stop commit in the next 2 cycles
5369aca92b9SYinan Xu  // TODO: don't check all exu write back
5376ab6918fSYinan Xu  val misPredWb = Cat(VecInit(exuWriteback.map(wb =>
5386ab6918fSYinan Xu    wb.bits.redirect.cfiUpdate.isMisPred && wb.bits.redirectValid
5399aca92b9SYinan Xu  ))).orR()
5409aca92b9SYinan Xu  val misPredBlockCounter = Reg(UInt(3.W))
5419aca92b9SYinan Xu  misPredBlockCounter := Mux(misPredWb,
5429aca92b9SYinan Xu    "b111".U,
5439aca92b9SYinan Xu    misPredBlockCounter >> 1.U
5449aca92b9SYinan Xu  )
5459aca92b9SYinan Xu  val misPredBlock = misPredBlockCounter(0)
5469aca92b9SYinan Xu
5479aca92b9SYinan Xu  io.commits.isWalk := state =/= s_idle
5489aca92b9SYinan Xu  val commit_v = Mux(state === s_idle, VecInit(deqPtrVec.map(ptr => valid(ptr.value))), VecInit(walkPtrVec.map(ptr => valid(ptr.value))))
5499aca92b9SYinan Xu  // store will be commited iff both sta & std have been writebacked
5509aca92b9SYinan Xu  val commit_w = VecInit(deqPtrVec.map(ptr => writebacked(ptr.value) && store_data_writebacked(ptr.value)))
5519aca92b9SYinan Xu  val commit_exception = exceptionDataRead.valid && !isAfter(exceptionDataRead.bits.robIdx, deqPtrVec.last)
5529aca92b9SYinan Xu  val commit_block = VecInit((0 until CommitWidth).map(i => !commit_w(i)))
5539aca92b9SYinan Xu  val allowOnlyOneCommit = commit_exception || intrBitSetReg
5549aca92b9SYinan Xu  // for instructions that may block others, we don't allow them to commit
5559aca92b9SYinan Xu  for (i <- 0 until CommitWidth) {
5569aca92b9SYinan Xu    // defaults: state === s_idle and instructions commit
5579aca92b9SYinan Xu    // when intrBitSetReg, allow only one instruction to commit at each clock cycle
5589aca92b9SYinan Xu    val isBlocked = if (i != 0) Cat(commit_block.take(i)).orR || allowOnlyOneCommit else intrEnable || deqHasException || deqHasReplayInst
559f4b2089aSYinan Xu    io.commits.valid(i) := commit_v(i) && commit_w(i) && !isBlocked && !misPredBlock && !isReplaying && !lastCycleFlush
5609aca92b9SYinan Xu    io.commits.info(i)  := dispatchDataRead(i)
5619aca92b9SYinan Xu
5629aca92b9SYinan Xu    when (state === s_walk) {
5639aca92b9SYinan Xu      io.commits.valid(i) := commit_v(i) && shouldWalkVec(i)
5649aca92b9SYinan Xu    }.elsewhen(state === s_extrawalk) {
5659aca92b9SYinan Xu      io.commits.valid(i) := (if (i < RenameWidth) usedSpaceForMPR(RenameWidth-i-1) else false.B)
5669aca92b9SYinan Xu      io.commits.info(i)  := (if (i < RenameWidth) extraSpaceForMPR(RenameWidth-i-1) else DontCare)
5679aca92b9SYinan Xu    }
5689aca92b9SYinan Xu
5699aca92b9SYinan Xu    XSInfo(state === s_idle && io.commits.valid(i),
5709aca92b9SYinan Xu      "retired pc %x wen %d ldest %d pdest %x old_pdest %x data %x fflags: %b\n",
5719aca92b9SYinan Xu      debug_microOp(deqPtrVec(i).value).cf.pc,
5729aca92b9SYinan Xu      io.commits.info(i).rfWen,
5739aca92b9SYinan Xu      io.commits.info(i).ldest,
5749aca92b9SYinan Xu      io.commits.info(i).pdest,
5759aca92b9SYinan Xu      io.commits.info(i).old_pdest,
5769aca92b9SYinan Xu      debug_exuData(deqPtrVec(i).value),
5779aca92b9SYinan Xu      fflagsDataRead(i)
5789aca92b9SYinan Xu    )
5799aca92b9SYinan Xu    XSInfo(state === s_walk && io.commits.valid(i), "walked pc %x wen %d ldst %d data %x\n",
5809aca92b9SYinan Xu      debug_microOp(walkPtrVec(i).value).cf.pc,
5819aca92b9SYinan Xu      io.commits.info(i).rfWen,
5829aca92b9SYinan Xu      io.commits.info(i).ldest,
5839aca92b9SYinan Xu      debug_exuData(walkPtrVec(i).value)
5849aca92b9SYinan Xu    )
5859aca92b9SYinan Xu    XSInfo(state === s_extrawalk && io.commits.valid(i), "use extra space walked wen %d ldst %d\n",
5869aca92b9SYinan Xu      io.commits.info(i).rfWen,
5879aca92b9SYinan Xu      io.commits.info(i).ldest
5889aca92b9SYinan Xu    )
5899aca92b9SYinan Xu  }
5901545277aSYinan Xu  if (env.EnableDifftest) {
5919aca92b9SYinan Xu    io.commits.info.map(info => dontTouch(info.pc))
5929aca92b9SYinan Xu  }
5939aca92b9SYinan Xu
5949aca92b9SYinan Xu  // sync fflags/dirty_fs to csr
595*a4e57ea3SLi Qianruo  io.csr.fflags := RegNext(fflags)
596*a4e57ea3SLi Qianruo  io.csr.dirty_fs := RegNext(dirty_fs)
5979aca92b9SYinan Xu
5989aca92b9SYinan Xu  // commit branch to brq
5999aca92b9SYinan Xu  val cfiCommitVec = VecInit(io.commits.valid.zip(io.commits.info.map(_.commitType)).map{case(v, t) => v && CommitType.isBranch(t)})
6009aca92b9SYinan Xu  io.bcommit := Mux(io.commits.isWalk, 0.U, PopCount(cfiCommitVec))
6019aca92b9SYinan Xu
6029aca92b9SYinan Xu  // commit load/store to lsq
6039aca92b9SYinan Xu  val ldCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.valid(i) && io.commits.info(i).commitType === CommitType.LOAD))
6049aca92b9SYinan Xu  val stCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.valid(i) && io.commits.info(i).commitType === CommitType.STORE))
6058a33de1fSYinan Xu  io.lsq.lcommit := RegNext(Mux(io.commits.isWalk, 0.U, PopCount(ldCommitVec)))
6068a33de1fSYinan Xu  io.lsq.scommit := RegNext(Mux(io.commits.isWalk, 0.U, PopCount(stCommitVec)))
6078a33de1fSYinan Xu  io.lsq.pendingld := RegNext(!io.commits.isWalk && io.commits.info(0).commitType === CommitType.LOAD && valid(deqPtr.value))
6088a33de1fSYinan Xu  io.lsq.pendingst := RegNext(!io.commits.isWalk && io.commits.info(0).commitType === CommitType.STORE && valid(deqPtr.value))
6098a33de1fSYinan Xu  io.lsq.commit := RegNext(!io.commits.isWalk && io.commits.valid(0))
6109aca92b9SYinan Xu
6119aca92b9SYinan Xu  /**
6129aca92b9SYinan Xu    * state changes
6139aca92b9SYinan Xu    * (1) exceptions: when exception occurs, cancels all and switch to s_idle
6149aca92b9SYinan Xu    * (2) redirect: switch to s_walk or s_extrawalk (depends on whether there're pending instructions in dispatch1)
6159aca92b9SYinan Xu    * (3) walk: when walking comes to the end, switch to s_walk
6169aca92b9SYinan Xu    * (4) s_extrawalk to s_walk
6179aca92b9SYinan Xu    */
618f4b2089aSYinan Xu  val state_next = Mux(io.redirect.valid,
6199aca92b9SYinan Xu    Mux(io.enq.needAlloc.asUInt.orR, s_extrawalk, s_walk),
6209aca92b9SYinan Xu    Mux(state === s_walk && walkFinished,
6219aca92b9SYinan Xu      s_idle,
6229aca92b9SYinan Xu      Mux(state === s_extrawalk, s_walk, state)
6239aca92b9SYinan Xu    )
6249aca92b9SYinan Xu  )
6259aca92b9SYinan Xu  state := state_next
6269aca92b9SYinan Xu
6279aca92b9SYinan Xu  /**
6289aca92b9SYinan Xu    * pointers and counters
6299aca92b9SYinan Xu    */
6309aca92b9SYinan Xu  val deqPtrGenModule = Module(new RobDeqPtrWrapper)
6319aca92b9SYinan Xu  deqPtrGenModule.io.state := state
6329aca92b9SYinan Xu  deqPtrGenModule.io.deq_v := commit_v
6339aca92b9SYinan Xu  deqPtrGenModule.io.deq_w := commit_w
6349aca92b9SYinan Xu  deqPtrGenModule.io.exception_state := exceptionDataRead
6359aca92b9SYinan Xu  deqPtrGenModule.io.intrBitSetReg := intrBitSetReg
6369aca92b9SYinan Xu  deqPtrGenModule.io.hasNoSpecExec := hasNoSpecExec
637e8009193SYinan Xu  deqPtrGenModule.io.interrupt_safe := interrupt_safe(deqPtr.value)
6389aca92b9SYinan Xu
6399aca92b9SYinan Xu  deqPtrGenModule.io.misPredBlock := misPredBlock
6409aca92b9SYinan Xu  deqPtrGenModule.io.isReplaying := isReplaying
6419aca92b9SYinan Xu  deqPtrVec := deqPtrGenModule.io.out
6429aca92b9SYinan Xu  val deqPtrVec_next = deqPtrGenModule.io.next_out
6439aca92b9SYinan Xu
6449aca92b9SYinan Xu  val enqPtrGenModule = Module(new RobEnqPtrWrapper)
6459aca92b9SYinan Xu  enqPtrGenModule.io.redirect := io.redirect
6469aca92b9SYinan Xu  enqPtrGenModule.io.allowEnqueue := allowEnqueue
6479aca92b9SYinan Xu  enqPtrGenModule.io.hasBlockBackward := hasBlockBackward
6489aca92b9SYinan Xu  enqPtrGenModule.io.enq := VecInit(io.enq.req.map(_.valid))
6499aca92b9SYinan Xu  enqPtr := enqPtrGenModule.io.out
6509aca92b9SYinan Xu
6519aca92b9SYinan Xu  val thisCycleWalkCount = Mux(walkFinished, walkCounter, CommitWidth.U)
6529aca92b9SYinan Xu  // next walkPtrVec:
6539aca92b9SYinan Xu  // (1) redirect occurs: update according to state
6549aca92b9SYinan Xu  // (2) walk: move backwards
6559aca92b9SYinan Xu  val walkPtrVec_next = Mux(io.redirect.valid && state =/= s_extrawalk,
6569aca92b9SYinan Xu    Mux(state === s_walk,
6579aca92b9SYinan Xu      VecInit(walkPtrVec.map(_ - thisCycleWalkCount)),
6589aca92b9SYinan Xu      VecInit((0 until CommitWidth).map(i => enqPtr - (i+1).U))
6599aca92b9SYinan Xu    ),
6609aca92b9SYinan Xu    Mux(state === s_walk, VecInit(walkPtrVec.map(_ - CommitWidth.U)), walkPtrVec)
6619aca92b9SYinan Xu  )
6629aca92b9SYinan Xu  walkPtrVec := walkPtrVec_next
6639aca92b9SYinan Xu
6649aca92b9SYinan Xu  val lastCycleRedirect = RegNext(io.redirect.valid)
6659aca92b9SYinan Xu  val trueValidCounter = Mux(lastCycleRedirect, distanceBetween(enqPtr, deqPtr), validCounter)
6669aca92b9SYinan Xu  val commitCnt = PopCount(io.commits.valid)
667f4b2089aSYinan Xu  validCounter := Mux(state === s_idle,
6689aca92b9SYinan Xu    (validCounter - commitCnt) + dispatchNum,
6699aca92b9SYinan Xu    trueValidCounter
6709aca92b9SYinan Xu  )
6719aca92b9SYinan Xu
672f4b2089aSYinan Xu  allowEnqueue := Mux(state === s_idle,
6739aca92b9SYinan Xu    validCounter + dispatchNum <= (RobSize - RenameWidth).U,
6749aca92b9SYinan Xu    trueValidCounter <= (RobSize - RenameWidth).U
6759aca92b9SYinan Xu  )
6769aca92b9SYinan Xu
6779aca92b9SYinan Xu  val currentWalkPtr = Mux(state === s_walk || state === s_extrawalk, walkPtr, enqPtr - 1.U)
6789aca92b9SYinan Xu  val redirectWalkDistance = distanceBetween(currentWalkPtr, io.redirect.bits.robIdx)
6799aca92b9SYinan Xu  when (io.redirect.valid) {
6809aca92b9SYinan Xu    walkCounter := Mux(state === s_walk,
681a83ae250SYinan Xu      // NOTE: +& is used here because:
682a83ae250SYinan Xu      // When rob is full and the head instruction causes an exception,
683a83ae250SYinan Xu      // the redirect robIdx is the deqPtr. In this case, currentWalkPtr is
684a83ae250SYinan Xu      // enqPtr - 1.U and redirectWalkDistance is RobSize - 1.
685a83ae250SYinan Xu      // Since exceptions flush the instruction itself, flushItSelf is true.B.
686a83ae250SYinan Xu      // Previously we use `+` to count the walk distance and it causes overflows
687a83ae250SYinan Xu      // when RobSize is power of 2. We change it to `+&` to allow walkCounter to be RobSize.
688a83ae250SYinan Xu      // The width of walkCounter also needs to be changed.
689a83ae250SYinan Xu      redirectWalkDistance +& io.redirect.bits.flushItself() - commitCnt,
690a83ae250SYinan Xu      redirectWalkDistance +& io.redirect.bits.flushItself()
6919aca92b9SYinan Xu    )
6929aca92b9SYinan Xu  }.elsewhen (state === s_walk) {
6939aca92b9SYinan Xu    walkCounter := walkCounter - commitCnt
6949aca92b9SYinan Xu    XSInfo(p"rolling back: $enqPtr $deqPtr walk $walkPtr walkcnt $walkCounter\n")
6959aca92b9SYinan Xu  }
6969aca92b9SYinan Xu
6979aca92b9SYinan Xu
6989aca92b9SYinan Xu  /**
6999aca92b9SYinan Xu    * States
7009aca92b9SYinan Xu    * We put all the stage bits changes here.
7019aca92b9SYinan Xu
7029aca92b9SYinan Xu    * All events: (1) enqueue (dispatch); (2) writeback; (3) cancel; (4) dequeue (commit);
7039aca92b9SYinan Xu    * All states: (1) valid; (2) writebacked; (3) flagBkup
7049aca92b9SYinan Xu    */
7059aca92b9SYinan Xu  val commitReadAddr = Mux(state === s_idle, VecInit(deqPtrVec.map(_.value)), VecInit(walkPtrVec.map(_.value)))
7069aca92b9SYinan Xu
7079aca92b9SYinan Xu  // enqueue logic writes 6 valid
7089aca92b9SYinan Xu  for (i <- 0 until RenameWidth) {
709f4b2089aSYinan Xu    when (canEnqueue(i) && !io.redirect.valid) {
7109aca92b9SYinan Xu      valid(enqPtrVec(i).value) := true.B
7119aca92b9SYinan Xu    }
7129aca92b9SYinan Xu  }
7139aca92b9SYinan Xu  // dequeue/walk logic writes 6 valid, dequeue and walk will not happen at the same time
7149aca92b9SYinan Xu  for (i <- 0 until CommitWidth) {
7159aca92b9SYinan Xu    when (io.commits.valid(i) && state =/= s_extrawalk) {
7169aca92b9SYinan Xu      valid(commitReadAddr(i)) := false.B
7179aca92b9SYinan Xu    }
7189aca92b9SYinan Xu  }
7199aca92b9SYinan Xu  // reset: when exception, reset all valid to false
7209aca92b9SYinan Xu  when (reset.asBool) {
7219aca92b9SYinan Xu    for (i <- 0 until RobSize) {
7229aca92b9SYinan Xu      valid(i) := false.B
7239aca92b9SYinan Xu    }
7249aca92b9SYinan Xu  }
7259aca92b9SYinan Xu
7269aca92b9SYinan Xu  // status field: writebacked
7279aca92b9SYinan Xu  // enqueue logic set 6 writebacked to false
7289aca92b9SYinan Xu  for (i <- 0 until RenameWidth) {
7299aca92b9SYinan Xu    when (canEnqueue(i)) {
7306ab6918fSYinan Xu      val enqHasException = ExceptionNO.selectFrontend(io.enq.req(i).bits.cf.exceptionVec)
7316ab6918fSYinan Xu      writebacked(enqPtrVec(i).value) := io.enq.req(i).bits.eliminatedMove && !enqHasException.asUInt.orR
7329aca92b9SYinan Xu      val isStu = io.enq.req(i).bits.ctrl.fuType === FuType.stu
7339aca92b9SYinan Xu      store_data_writebacked(enqPtrVec(i).value) := !isStu
7349aca92b9SYinan Xu    }
7359aca92b9SYinan Xu  }
7369aca92b9SYinan Xu  when (exceptionGen.io.out.valid) {
7379aca92b9SYinan Xu    val wbIdx = exceptionGen.io.out.bits.robIdx.value
7389aca92b9SYinan Xu    writebacked(wbIdx) := true.B
7399aca92b9SYinan Xu    store_data_writebacked(wbIdx) := true.B
7409aca92b9SYinan Xu  }
7419aca92b9SYinan Xu  // writeback logic set numWbPorts writebacked to true
7426ab6918fSYinan Xu  for ((wb, cfgs) <- exuWriteback.zip(wbExuConfigs(exeWbSel))) {
7436ab6918fSYinan Xu    when (wb.valid) {
7446ab6918fSYinan Xu      val wbIdx = wb.bits.uop.robIdx.value
7456ab6918fSYinan Xu      val wbHasException = ExceptionNO.selectByExu(wb.bits.uop.cf.exceptionVec, cfgs).asUInt.orR
7466ab6918fSYinan Xu      val wbHasFlushPipe = cfgs.exists(_.flushPipe).B && wb.bits.uop.ctrl.flushPipe
7476ab6918fSYinan Xu      val wbHasReplayInst = cfgs.exists(_.replayInst).B && wb.bits.uop.ctrl.replayInst
7486ab6918fSYinan Xu      val block_wb = wbHasException || wbHasFlushPipe || wbHasReplayInst
7499aca92b9SYinan Xu      writebacked(wbIdx) := !block_wb
7509aca92b9SYinan Xu    }
7519aca92b9SYinan Xu  }
7529aca92b9SYinan Xu  // store data writeback logic mark store as data_writebacked
7536ab6918fSYinan Xu  for (wb <- stdWriteback) {
7546ab6918fSYinan Xu    when(RegNext(wb.valid)) {
7556ab6918fSYinan Xu      store_data_writebacked(RegNext(wb.bits.uop.robIdx.value)) := true.B
7569aca92b9SYinan Xu    }
7579aca92b9SYinan Xu  }
7589aca92b9SYinan Xu
7599aca92b9SYinan Xu  // flagBkup
7609aca92b9SYinan Xu  // enqueue logic set 6 flagBkup at most
7619aca92b9SYinan Xu  for (i <- 0 until RenameWidth) {
7629aca92b9SYinan Xu    when (canEnqueue(i)) {
7639aca92b9SYinan Xu      flagBkup(enqPtrVec(i).value) := enqPtrVec(i).flag
7649aca92b9SYinan Xu    }
7659aca92b9SYinan Xu  }
7669aca92b9SYinan Xu
767e8009193SYinan Xu  // interrupt_safe
768e8009193SYinan Xu  for (i <- 0 until RenameWidth) {
769e8009193SYinan Xu    // We RegNext the updates for better timing.
770e8009193SYinan Xu    // Note that instructions won't change the system's states in this cycle.
771e8009193SYinan Xu    when (RegNext(canEnqueue(i))) {
772e8009193SYinan Xu      // For now, we allow non-load-store instructions to trigger interrupts
773e8009193SYinan Xu      // For MMIO instructions, they should not trigger interrupts since they may
774e8009193SYinan Xu      // be sent to lower level before it writes back.
775e8009193SYinan Xu      // However, we cannot determine whether a load/store instruction is MMIO.
776e8009193SYinan Xu      // Thus, we don't allow load/store instructions to trigger an interrupt.
777e8009193SYinan Xu      // TODO: support non-MMIO load-store instructions to trigger interrupts
778e8009193SYinan Xu      val allow_interrupts = !CommitType.isLoadStore(io.enq.req(i).bits.ctrl.commitType)
779e8009193SYinan Xu      interrupt_safe(RegNext(enqPtrVec(i).value)) := RegNext(allow_interrupts)
780e8009193SYinan Xu    }
781e8009193SYinan Xu  }
7829aca92b9SYinan Xu
7839aca92b9SYinan Xu  /**
7849aca92b9SYinan Xu    * read and write of data modules
7859aca92b9SYinan Xu    */
7869aca92b9SYinan Xu  val commitReadAddr_next = Mux(state_next === s_idle,
7879aca92b9SYinan Xu    VecInit(deqPtrVec_next.map(_.value)),
7889aca92b9SYinan Xu    VecInit(walkPtrVec_next.map(_.value))
7899aca92b9SYinan Xu  )
7909aca92b9SYinan Xu  dispatchData.io.wen := canEnqueue
7919aca92b9SYinan Xu  dispatchData.io.waddr := enqPtrVec.map(_.value)
7929aca92b9SYinan Xu  dispatchData.io.wdata.zip(io.enq.req.map(_.bits)).foreach{ case (wdata, req) =>
7939aca92b9SYinan Xu    wdata.ldest := req.ctrl.ldest
7949aca92b9SYinan Xu    wdata.rfWen := req.ctrl.rfWen
7959aca92b9SYinan Xu    wdata.fpWen := req.ctrl.fpWen
7969aca92b9SYinan Xu    wdata.wflags := req.ctrl.fpu.wflags
7979aca92b9SYinan Xu    wdata.commitType := req.ctrl.commitType
7989aca92b9SYinan Xu    wdata.pdest := req.pdest
7999aca92b9SYinan Xu    wdata.old_pdest := req.old_pdest
8009aca92b9SYinan Xu    wdata.ftqIdx := req.cf.ftqPtr
8019aca92b9SYinan Xu    wdata.ftqOffset := req.cf.ftqOffset
8029aca92b9SYinan Xu    wdata.pc := req.cf.pc
8039aca92b9SYinan Xu  }
8049aca92b9SYinan Xu  dispatchData.io.raddr := commitReadAddr_next
8059aca92b9SYinan Xu
8069aca92b9SYinan Xu  exceptionGen.io.redirect <> io.redirect
8079aca92b9SYinan Xu  exceptionGen.io.flush := io.flushOut.valid
8089aca92b9SYinan Xu  for (i <- 0 until RenameWidth) {
8099aca92b9SYinan Xu    exceptionGen.io.enq(i).valid := canEnqueue(i)
8109aca92b9SYinan Xu    exceptionGen.io.enq(i).bits.robIdx := io.enq.req(i).bits.robIdx
8116ab6918fSYinan Xu    exceptionGen.io.enq(i).bits.exceptionVec := ExceptionNO.selectFrontend(io.enq.req(i).bits.cf.exceptionVec)
8129aca92b9SYinan Xu    exceptionGen.io.enq(i).bits.flushPipe := io.enq.req(i).bits.ctrl.flushPipe
8139aca92b9SYinan Xu    exceptionGen.io.enq(i).bits.replayInst := io.enq.req(i).bits.ctrl.replayInst
8149aca92b9SYinan Xu    assert(exceptionGen.io.enq(i).bits.replayInst === false.B)
8159aca92b9SYinan Xu    exceptionGen.io.enq(i).bits.singleStep := io.enq.req(i).bits.ctrl.singleStep
816c3abb8b6SYinan Xu    exceptionGen.io.enq(i).bits.crossPageIPFFix := io.enq.req(i).bits.cf.crossPageIPFFix
81772951335SLi Qianruo    exceptionGen.io.enq(i).bits.trigger := io.enq.req(i).bits.cf.trigger
8189aca92b9SYinan Xu  }
8199aca92b9SYinan Xu
8206ab6918fSYinan Xu  println(s"ExceptionGen:")
8216ab6918fSYinan Xu  val exceptionCases = exceptionPorts.map(_._1.flatMap(_.exceptionOut).distinct.sorted)
8226ab6918fSYinan Xu  require(exceptionCases.length == exceptionGen.io.wb.length)
8236ab6918fSYinan Xu  for ((((configs, wb), exc_wb), i) <- exceptionPorts.zip(exceptionGen.io.wb).zipWithIndex) {
8246ab6918fSYinan Xu    exc_wb.valid                := wb.valid
8256ab6918fSYinan Xu    exc_wb.bits.robIdx          := wb.bits.uop.robIdx
8266ab6918fSYinan Xu    exc_wb.bits.exceptionVec    := ExceptionNO.selectByExu(wb.bits.uop.cf.exceptionVec, configs)
8276ab6918fSYinan Xu    exc_wb.bits.flushPipe       := configs.exists(_.flushPipe).B && wb.bits.uop.ctrl.flushPipe
8286ab6918fSYinan Xu    exc_wb.bits.replayInst      := configs.exists(_.replayInst).B && wb.bits.uop.ctrl.replayInst
8296ab6918fSYinan Xu    exc_wb.bits.singleStep      := false.B
8306ab6918fSYinan Xu    exc_wb.bits.crossPageIPFFix := false.B
8316ab6918fSYinan Xu    // TODO: make trigger configurable
8326ab6918fSYinan Xu    exc_wb.bits.trigger         := wb.bits.uop.cf.trigger
8336ab6918fSYinan Xu    println(s"  [$i] ${configs.map(_.name)}: exception ${exceptionCases(i)}, " +
8346ab6918fSYinan Xu      s"flushPipe ${configs.exists(_.flushPipe)}, " +
8356ab6918fSYinan Xu      s"replayInst ${configs.exists(_.replayInst)}")
8369aca92b9SYinan Xu  }
8379aca92b9SYinan Xu
8386ab6918fSYinan Xu  val fflags_wb = fflagsPorts.map(_._2)
8399aca92b9SYinan Xu  val fflagsDataModule = Module(new SyncDataModuleTemplate(
8409aca92b9SYinan Xu    UInt(5.W), RobSize, CommitWidth, fflags_wb.size)
8419aca92b9SYinan Xu  )
8429aca92b9SYinan Xu  for(i <- fflags_wb.indices){
8439aca92b9SYinan Xu    fflagsDataModule.io.wen  (i) := fflags_wb(i).valid
8449aca92b9SYinan Xu    fflagsDataModule.io.waddr(i) := fflags_wb(i).bits.uop.robIdx.value
8459aca92b9SYinan Xu    fflagsDataModule.io.wdata(i) := fflags_wb(i).bits.fflags
8469aca92b9SYinan Xu  }
8479aca92b9SYinan Xu  fflagsDataModule.io.raddr := VecInit(deqPtrVec_next.map(_.value))
8489aca92b9SYinan Xu  fflagsDataRead := fflagsDataModule.io.rdata
8499aca92b9SYinan Xu
8509aca92b9SYinan Xu
8519aca92b9SYinan Xu  val instrCnt = RegInit(0.U(64.W))
852c3abb8b6SYinan Xu  val fuseCommitCnt = PopCount(io.commits.valid.zip(io.commits.info).map{ case (v, i) => v && CommitType.isFused(i.commitType) })
8539aca92b9SYinan Xu  val trueCommitCnt = commitCnt +& fuseCommitCnt
8549aca92b9SYinan Xu  val retireCounter = Mux(state === s_idle, trueCommitCnt, 0.U)
8559aca92b9SYinan Xu  instrCnt := instrCnt + retireCounter
8569aca92b9SYinan Xu  io.csr.perfinfo.retiredInstr := RegNext(retireCounter)
8579aca92b9SYinan Xu  io.robFull := !allowEnqueue
8589aca92b9SYinan Xu
8599aca92b9SYinan Xu  /**
8609aca92b9SYinan Xu    * debug info
8619aca92b9SYinan Xu    */
8629aca92b9SYinan Xu  XSDebug(p"enqPtr ${enqPtr} deqPtr ${deqPtr}\n")
8639aca92b9SYinan Xu  XSDebug("")
8649aca92b9SYinan Xu  for(i <- 0 until RobSize){
8659aca92b9SYinan Xu    XSDebug(false, !valid(i), "-")
8669aca92b9SYinan Xu    XSDebug(false, valid(i) && writebacked(i), "w")
8679aca92b9SYinan Xu    XSDebug(false, valid(i) && !writebacked(i), "v")
8689aca92b9SYinan Xu  }
8699aca92b9SYinan Xu  XSDebug(false, true.B, "\n")
8709aca92b9SYinan Xu
8719aca92b9SYinan Xu  for(i <- 0 until RobSize) {
8729aca92b9SYinan Xu    if(i % 4 == 0) XSDebug("")
8739aca92b9SYinan Xu    XSDebug(false, true.B, "%x ", debug_microOp(i).cf.pc)
8749aca92b9SYinan Xu    XSDebug(false, !valid(i), "- ")
8759aca92b9SYinan Xu    XSDebug(false, valid(i) && writebacked(i), "w ")
8769aca92b9SYinan Xu    XSDebug(false, valid(i) && !writebacked(i), "v ")
8779aca92b9SYinan Xu    if(i % 4 == 3) XSDebug(false, true.B, "\n")
8789aca92b9SYinan Xu  }
8799aca92b9SYinan Xu
8809aca92b9SYinan Xu  def ifCommit(counter: UInt): UInt = Mux(io.commits.isWalk, 0.U, counter)
8819aca92b9SYinan Xu
8829aca92b9SYinan Xu  val commitDebugUop = deqPtrVec.map(_.value).map(debug_microOp(_))
8839aca92b9SYinan Xu  XSPerfAccumulate("clock_cycle", 1.U)
8849aca92b9SYinan Xu  QueuePerf(RobSize, PopCount((0 until RobSize).map(valid(_))), !allowEnqueue)
8859aca92b9SYinan Xu  XSPerfAccumulate("commitUop", ifCommit(commitCnt))
8869aca92b9SYinan Xu  XSPerfAccumulate("commitInstr", ifCommit(trueCommitCnt))
8879aca92b9SYinan Xu  val commitIsMove = commitDebugUop.map(_.ctrl.isMove)
8889aca92b9SYinan Xu  XSPerfAccumulate("commitInstrMove", ifCommit(PopCount(io.commits.valid.zip(commitIsMove).map{ case (v, m) => v && m })))
8899aca92b9SYinan Xu  val commitMoveElim = commitDebugUop.map(_.debugInfo.eliminatedMove)
8909aca92b9SYinan Xu  XSPerfAccumulate("commitInstrMoveElim", ifCommit(PopCount(io.commits.valid zip commitMoveElim map { case (v, e) => v && e })))
8919aca92b9SYinan Xu  XSPerfAccumulate("commitInstrFused", ifCommit(fuseCommitCnt))
8929aca92b9SYinan Xu  val commitIsLoad = io.commits.info.map(_.commitType).map(_ === CommitType.LOAD)
8939aca92b9SYinan Xu  val commitLoadValid = io.commits.valid.zip(commitIsLoad).map{ case (v, t) => v && t }
8949aca92b9SYinan Xu  XSPerfAccumulate("commitInstrLoad", ifCommit(PopCount(commitLoadValid)))
89520edb3f7SWilliam Wang  val commitIsBranch = io.commits.info.map(_.commitType).map(_ === CommitType.BRANCH)
89620edb3f7SWilliam Wang  val commitBranchValid = io.commits.valid.zip(commitIsBranch).map{ case (v, t) => v && t }
89720edb3f7SWilliam Wang  XSPerfAccumulate("commitInstrBranch", ifCommit(PopCount(commitBranchValid)))
8989aca92b9SYinan Xu  val commitLoadWaitBit = commitDebugUop.map(_.cf.loadWaitBit)
8999aca92b9SYinan Xu  XSPerfAccumulate("commitInstrLoadWait", ifCommit(PopCount(commitLoadValid.zip(commitLoadWaitBit).map{ case (v, w) => v && w })))
9009aca92b9SYinan Xu  val commitIsStore = io.commits.info.map(_.commitType).map(_ === CommitType.STORE)
9019aca92b9SYinan Xu  XSPerfAccumulate("commitInstrStore", ifCommit(PopCount(io.commits.valid.zip(commitIsStore).map{ case (v, t) => v && t })))
9029aca92b9SYinan Xu  XSPerfAccumulate("writeback", PopCount((0 until RobSize).map(i => valid(i) && writebacked(i))))
9039aca92b9SYinan Xu  // XSPerfAccumulate("enqInstr", PopCount(io.dp1Req.map(_.fire())))
9049aca92b9SYinan Xu  // XSPerfAccumulate("d2rVnR", PopCount(io.dp1Req.map(p => p.valid && !p.ready)))
9059aca92b9SYinan Xu  XSPerfAccumulate("walkInstr", Mux(io.commits.isWalk, PopCount(io.commits.valid), 0.U))
9069aca92b9SYinan Xu  XSPerfAccumulate("walkCycle", state === s_walk || state === s_extrawalk)
9079aca92b9SYinan Xu  val deqNotWritebacked = valid(deqPtr.value) && !writebacked(deqPtr.value)
9089aca92b9SYinan Xu  val deqUopCommitType = io.commits.info(0).commitType
9099aca92b9SYinan Xu  XSPerfAccumulate("waitNormalCycle", deqNotWritebacked && deqUopCommitType === CommitType.NORMAL)
9109aca92b9SYinan Xu  XSPerfAccumulate("waitBranchCycle", deqNotWritebacked && deqUopCommitType === CommitType.BRANCH)
9119aca92b9SYinan Xu  XSPerfAccumulate("waitLoadCycle", deqNotWritebacked && deqUopCommitType === CommitType.LOAD)
9129aca92b9SYinan Xu  XSPerfAccumulate("waitStoreCycle", deqNotWritebacked && deqUopCommitType === CommitType.STORE)
9139aca92b9SYinan Xu  XSPerfAccumulate("robHeadPC", io.commits.info(0).pc)
9149aca92b9SYinan Xu  val dispatchLatency = commitDebugUop.map(uop => uop.debugInfo.dispatchTime - uop.debugInfo.renameTime)
9159aca92b9SYinan Xu  val enqRsLatency = commitDebugUop.map(uop => uop.debugInfo.enqRsTime - uop.debugInfo.dispatchTime)
9169aca92b9SYinan Xu  val selectLatency = commitDebugUop.map(uop => uop.debugInfo.selectTime - uop.debugInfo.enqRsTime)
9179aca92b9SYinan Xu  val issueLatency = commitDebugUop.map(uop => uop.debugInfo.issueTime - uop.debugInfo.selectTime)
9189aca92b9SYinan Xu  val executeLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.issueTime)
9199aca92b9SYinan Xu  val rsFuLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.enqRsTime)
9209aca92b9SYinan Xu  val commitLatency = commitDebugUop.map(uop => timer - uop.debugInfo.writebackTime)
9219aca92b9SYinan Xu  def latencySum(cond: Seq[Bool], latency: Seq[UInt]): UInt = {
9229aca92b9SYinan Xu    cond.zip(latency).map(x => Mux(x._1, x._2, 0.U)).reduce(_ +& _)
9239aca92b9SYinan Xu  }
9249aca92b9SYinan Xu  for (fuType <- FuType.functionNameMap.keys) {
9259aca92b9SYinan Xu    val fuName = FuType.functionNameMap(fuType)
9269aca92b9SYinan Xu    val commitIsFuType = io.commits.valid.zip(commitDebugUop).map(x => x._1 && x._2.ctrl.fuType === fuType.U )
9279aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_instr_cnt", ifCommit(PopCount(commitIsFuType)))
9289aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_dispatch", ifCommit(latencySum(commitIsFuType, dispatchLatency)))
9299aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_enq_rs", ifCommit(latencySum(commitIsFuType, enqRsLatency)))
9309aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_select", ifCommit(latencySum(commitIsFuType, selectLatency)))
9319aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_issue", ifCommit(latencySum(commitIsFuType, issueLatency)))
9329aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_execute", ifCommit(latencySum(commitIsFuType, executeLatency)))
9339aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_enq_rs_execute", ifCommit(latencySum(commitIsFuType, rsFuLatency)))
9349aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_commit", ifCommit(latencySum(commitIsFuType, commitLatency)))
9359aca92b9SYinan Xu    if (fuType == FuType.fmac.litValue()) {
9369aca92b9SYinan Xu      val commitIsFma = commitIsFuType.zip(commitDebugUop).map(x => x._1 && x._2.ctrl.fpu.ren3 )
9379aca92b9SYinan Xu      XSPerfAccumulate(s"${fuName}_instr_cnt_fma", ifCommit(PopCount(commitIsFma)))
9389aca92b9SYinan Xu      XSPerfAccumulate(s"${fuName}_latency_enq_rs_execute_fma", ifCommit(latencySum(commitIsFma, rsFuLatency)))
9399aca92b9SYinan Xu      XSPerfAccumulate(s"${fuName}_latency_execute_fma", ifCommit(latencySum(commitIsFma, executeLatency)))
9409aca92b9SYinan Xu    }
9419aca92b9SYinan Xu  }
9429aca92b9SYinan Xu
9439aca92b9SYinan Xu  //difftest signals
9449aca92b9SYinan Xu  val firstValidCommit = (deqPtr + PriorityMux(io.commits.valid, VecInit(List.tabulate(CommitWidth)(_.U)))).value
9459aca92b9SYinan Xu
9469aca92b9SYinan Xu  val wdata = Wire(Vec(CommitWidth, UInt(XLEN.W)))
9479aca92b9SYinan Xu  val wpc = Wire(Vec(CommitWidth, UInt(XLEN.W)))
948cbe9a847SYinan Xu
9499aca92b9SYinan Xu  for(i <- 0 until CommitWidth) {
9509aca92b9SYinan Xu    val idx = deqPtrVec(i).value
9519aca92b9SYinan Xu    wdata(i) := debug_exuData(idx)
9529aca92b9SYinan Xu    wpc(i) := SignExt(commitDebugUop(i).cf.pc, XLEN)
9539aca92b9SYinan Xu  }
9549aca92b9SYinan Xu  val retireCounterFix = Mux(io.exception.valid, 1.U, retireCounter)
9559aca92b9SYinan Xu  val retirePCFix = SignExt(Mux(io.exception.valid, io.exception.bits.uop.cf.pc, debug_microOp(firstValidCommit).cf.pc), XLEN)
9569aca92b9SYinan Xu  val retireInstFix = Mux(io.exception.valid, io.exception.bits.uop.cf.instr, debug_microOp(firstValidCommit).cf.instr)
9579aca92b9SYinan Xu
9581545277aSYinan Xu  if (env.EnableDifftest) {
9599aca92b9SYinan Xu    for (i <- 0 until CommitWidth) {
9609aca92b9SYinan Xu      val difftest = Module(new DifftestInstrCommit)
9619aca92b9SYinan Xu      difftest.io.clock    := clock
9625668a921SJiawei Lin      difftest.io.coreid   := io.hartId
9639aca92b9SYinan Xu      difftest.io.index    := i.U
9649aca92b9SYinan Xu
9659aca92b9SYinan Xu      val ptr = deqPtrVec(i).value
9669aca92b9SYinan Xu      val uop = commitDebugUop(i)
9679aca92b9SYinan Xu      val exuOut = debug_exuDebug(ptr)
9689aca92b9SYinan Xu      val exuData = debug_exuData(ptr)
9699aca92b9SYinan Xu      difftest.io.valid    := RegNext(io.commits.valid(i) && !io.commits.isWalk)
9709aca92b9SYinan Xu      difftest.io.pc       := RegNext(SignExt(uop.cf.pc, XLEN))
9719aca92b9SYinan Xu      difftest.io.instr    := RegNext(uop.cf.instr)
972cbe9a847SYinan Xu      difftest.io.special  := RegNext(CommitType.isFused(io.commits.info(i).commitType))
9739aca92b9SYinan Xu      // when committing an eliminated move instruction,
9749aca92b9SYinan Xu      // we must make sure that skip is properly set to false (output from EXU is random value)
9759aca92b9SYinan Xu      difftest.io.skip     := RegNext(Mux(uop.eliminatedMove, false.B, exuOut.isMMIO || exuOut.isPerfCnt))
9769aca92b9SYinan Xu      difftest.io.isRVC    := RegNext(uop.cf.pd.isRVC)
977cbe9a847SYinan Xu      difftest.io.wen      := RegNext(io.commits.valid(i) && io.commits.info(i).rfWen && io.commits.info(i).ldest =/= 0.U)
978cbe9a847SYinan Xu      difftest.io.wpdest   := RegNext(io.commits.info(i).pdest)
9795668a921SJiawei Lin      difftest.io.wdest    := RegNext(io.commits.info(i).ldest)
9809aca92b9SYinan Xu
98120edb3f7SWilliam Wang      // runahead commit hint
98220edb3f7SWilliam Wang      val runahead_commit = Module(new DifftestRunaheadCommitEvent)
98320edb3f7SWilliam Wang      runahead_commit.io.clock := clock
9845668a921SJiawei Lin      runahead_commit.io.coreid := io.hartId
98520edb3f7SWilliam Wang      runahead_commit.io.index := i.U
98620edb3f7SWilliam Wang      runahead_commit.io.valid := difftest.io.valid &&
98720edb3f7SWilliam Wang        (commitBranchValid(i) || commitIsStore(i))
98820edb3f7SWilliam Wang      // TODO: is branch or store
98920edb3f7SWilliam Wang      runahead_commit.io.pc    := difftest.io.pc
9909aca92b9SYinan Xu    }
9919aca92b9SYinan Xu  }
992cbe9a847SYinan Xu  else if (env.AlwaysBasicDiff) {
993cbe9a847SYinan Xu    // These are the structures used by difftest only and should be optimized after synthesis.
994cbe9a847SYinan Xu    val dt_eliminatedMove = Mem(RobSize, Bool())
995cbe9a847SYinan Xu    val dt_isRVC = Mem(RobSize, Bool())
996cbe9a847SYinan Xu    val dt_exuDebug = Reg(Vec(RobSize, new DebugBundle))
997cbe9a847SYinan Xu    for (i <- 0 until RenameWidth) {
998cbe9a847SYinan Xu      when (canEnqueue(i)) {
999cbe9a847SYinan Xu        dt_eliminatedMove(enqPtrVec(i).value) := io.enq.req(i).bits.eliminatedMove
1000cbe9a847SYinan Xu        dt_isRVC(enqPtrVec(i).value) := io.enq.req(i).bits.cf.pd.isRVC
1001cbe9a847SYinan Xu      }
1002cbe9a847SYinan Xu    }
10036ab6918fSYinan Xu    for (wb <- exuWriteback) {
10046ab6918fSYinan Xu      when (wb.valid) {
10056ab6918fSYinan Xu        val wbIdx = wb.bits.uop.robIdx.value
10066ab6918fSYinan Xu        dt_exuDebug(wbIdx) := wb.bits.debug
1007cbe9a847SYinan Xu      }
1008cbe9a847SYinan Xu    }
1009cbe9a847SYinan Xu    // Always instantiate basic difftest modules.
1010cbe9a847SYinan Xu    for (i <- 0 until CommitWidth) {
1011cbe9a847SYinan Xu      val commitInfo = io.commits.info(i)
1012cbe9a847SYinan Xu      val ptr = deqPtrVec(i).value
1013cbe9a847SYinan Xu      val exuOut = dt_exuDebug(ptr)
1014cbe9a847SYinan Xu      val eliminatedMove = dt_eliminatedMove(ptr)
1015cbe9a847SYinan Xu      val isRVC = dt_isRVC(ptr)
1016cbe9a847SYinan Xu
1017cbe9a847SYinan Xu      val difftest = Module(new DifftestBasicInstrCommit)
1018cbe9a847SYinan Xu      difftest.io.clock   := clock
10195668a921SJiawei Lin      difftest.io.coreid  := io.hartId
1020cbe9a847SYinan Xu      difftest.io.index   := i.U
1021cbe9a847SYinan Xu      difftest.io.valid   := RegNext(io.commits.valid(i) && !io.commits.isWalk)
1022cbe9a847SYinan Xu      difftest.io.special := RegNext(CommitType.isFused(commitInfo.commitType))
1023cbe9a847SYinan Xu      difftest.io.skip    := RegNext(Mux(eliminatedMove, false.B, exuOut.isMMIO || exuOut.isPerfCnt))
1024cbe9a847SYinan Xu      difftest.io.isRVC   := RegNext(isRVC)
1025cbe9a847SYinan Xu      difftest.io.wen     := RegNext(io.commits.valid(i) && commitInfo.rfWen && commitInfo.ldest =/= 0.U)
1026cbe9a847SYinan Xu      difftest.io.wpdest  := RegNext(commitInfo.pdest)
1027cbe9a847SYinan Xu      difftest.io.wdest   := RegNext(commitInfo.ldest)
1028cbe9a847SYinan Xu    }
1029cbe9a847SYinan Xu  }
10309aca92b9SYinan Xu
10311545277aSYinan Xu  if (env.EnableDifftest) {
10329aca92b9SYinan Xu    for (i <- 0 until CommitWidth) {
10339aca92b9SYinan Xu      val difftest = Module(new DifftestLoadEvent)
10349aca92b9SYinan Xu      difftest.io.clock  := clock
10355668a921SJiawei Lin      difftest.io.coreid := io.hartId
10369aca92b9SYinan Xu      difftest.io.index  := i.U
10379aca92b9SYinan Xu
10389aca92b9SYinan Xu      val ptr = deqPtrVec(i).value
10399aca92b9SYinan Xu      val uop = commitDebugUop(i)
10409aca92b9SYinan Xu      val exuOut = debug_exuDebug(ptr)
10419aca92b9SYinan Xu      difftest.io.valid  := RegNext(io.commits.valid(i) && !io.commits.isWalk)
10429aca92b9SYinan Xu      difftest.io.paddr  := RegNext(exuOut.paddr)
10439aca92b9SYinan Xu      difftest.io.opType := RegNext(uop.ctrl.fuOpType)
10449aca92b9SYinan Xu      difftest.io.fuType := RegNext(uop.ctrl.fuType)
10459aca92b9SYinan Xu    }
10469aca92b9SYinan Xu  }
10479aca92b9SYinan Xu
1048cbe9a847SYinan Xu  // Always instantiate basic difftest modules.
10491545277aSYinan Xu  if (env.EnableDifftest) {
1050cbe9a847SYinan Xu    val dt_isXSTrap = Mem(RobSize, Bool())
1051cbe9a847SYinan Xu    for (i <- 0 until RenameWidth) {
1052cbe9a847SYinan Xu      when (canEnqueue(i)) {
1053cbe9a847SYinan Xu        dt_isXSTrap(enqPtrVec(i).value) := io.enq.req(i).bits.ctrl.isXSTrap
1054cbe9a847SYinan Xu      }
1055cbe9a847SYinan Xu    }
1056cbe9a847SYinan Xu    val trapVec = io.commits.valid.zip(deqPtrVec).map{ case (v, d) => state === s_idle && v && dt_isXSTrap(d.value) }
1057cbe9a847SYinan Xu    val hitTrap = trapVec.reduce(_||_)
1058cbe9a847SYinan Xu    val trapCode = PriorityMux(wdata.zip(trapVec).map(x => x._2 -> x._1))
1059cbe9a847SYinan Xu    val trapPC = SignExt(PriorityMux(wpc.zip(trapVec).map(x => x._2 ->x._1)), XLEN)
10609aca92b9SYinan Xu    val difftest = Module(new DifftestTrapEvent)
10619aca92b9SYinan Xu    difftest.io.clock    := clock
10625668a921SJiawei Lin    difftest.io.coreid   := io.hartId
10639aca92b9SYinan Xu    difftest.io.valid    := hitTrap
10649aca92b9SYinan Xu    difftest.io.code     := trapCode
10659aca92b9SYinan Xu    difftest.io.pc       := trapPC
10669aca92b9SYinan Xu    difftest.io.cycleCnt := timer
10679aca92b9SYinan Xu    difftest.io.instrCnt := instrCnt
10689aca92b9SYinan Xu  }
1069cbe9a847SYinan Xu  else if (env.AlwaysBasicDiff) {
1070cbe9a847SYinan Xu    val dt_isXSTrap = Mem(RobSize, Bool())
1071cbe9a847SYinan Xu    for (i <- 0 until RenameWidth) {
1072cbe9a847SYinan Xu      when (canEnqueue(i)) {
1073cbe9a847SYinan Xu        dt_isXSTrap(enqPtrVec(i).value) := io.enq.req(i).bits.ctrl.isXSTrap
1074cbe9a847SYinan Xu      }
1075cbe9a847SYinan Xu    }
1076cbe9a847SYinan Xu    val trapVec = io.commits.valid.zip(deqPtrVec).map{ case (v, d) => state === s_idle && v && dt_isXSTrap(d.value) }
1077cbe9a847SYinan Xu    val hitTrap = trapVec.reduce(_||_)
1078cbe9a847SYinan Xu    val difftest = Module(new DifftestBasicTrapEvent)
1079cbe9a847SYinan Xu    difftest.io.clock    := clock
10805668a921SJiawei Lin    difftest.io.coreid   := io.hartId
1081cbe9a847SYinan Xu    difftest.io.valid    := hitTrap
1082cbe9a847SYinan Xu    difftest.io.cycleCnt := timer
1083cbe9a847SYinan Xu    difftest.io.instrCnt := instrCnt
1084cbe9a847SYinan Xu  }
10851545277aSYinan Xu
1086cd365d4cSrvcoresjw  val perfEvents = Seq(
1087cd365d4cSrvcoresjw    ("rob_interrupt_num       ", io.flushOut.valid && intrEnable                                                                                                   ),
1088cd365d4cSrvcoresjw    ("rob_exception_num       ", io.flushOut.valid && exceptionEnable                                                                                              ),
1089cd365d4cSrvcoresjw    ("rob_flush_pipe_num      ", io.flushOut.valid && isFlushPipe                                                                                                  ),
1090cd365d4cSrvcoresjw    ("rob_replay_inst_num     ", io.flushOut.valid && isFlushPipe && deqHasReplayInst                                                                              ),
1091cd365d4cSrvcoresjw    ("rob_commitUop           ", ifCommit(commitCnt)                                                                                                               ),
1092cd365d4cSrvcoresjw    ("rob_commitInstr         ", ifCommit(trueCommitCnt)                                                                                                           ),
1093cd365d4cSrvcoresjw    ("rob_commitInstrMove     ", ifCommit(PopCount(io.commits.valid.zip(commitIsMove).map{ case (v, m) => v && m }))                                               ),
1094cd365d4cSrvcoresjw    ("rob_commitInstrFused    ", ifCommit(fuseCommitCnt)                                                                                                           ),
1095cd365d4cSrvcoresjw    ("rob_commitInstrLoad     ", ifCommit(PopCount(commitLoadValid))                                                                                               ),
1096cd365d4cSrvcoresjw    ("rob_commitInstrLoad     ", ifCommit(PopCount(commitBranchValid))                                                                                               ),
1097cd365d4cSrvcoresjw    ("rob_commitInstrLoadWait ", ifCommit(PopCount(commitLoadValid.zip(commitLoadWaitBit).map{ case (v, w) => v && w }))                                           ),
1098cd365d4cSrvcoresjw    ("rob_commitInstrStore    ", ifCommit(PopCount(io.commits.valid.zip(commitIsStore).map{ case (v, t) => v && t }))                                              ),
1099cd365d4cSrvcoresjw    ("rob_walkInstr           ", Mux(io.commits.isWalk, PopCount(io.commits.valid), 0.U)                                                                           ),
1100cd365d4cSrvcoresjw    ("rob_walkCycle           ", (state === s_walk || state === s_extrawalk)                                                                                       ),
11011ca0e4f3SYinan Xu    ("rob_1_4_valid           ", (PopCount((0 until RobSize).map(valid(_))) < (RobSize.U/4.U))                                                                     ),
11021ca0e4f3SYinan Xu    ("rob_2_4_valid           ", (PopCount((0 until RobSize).map(valid(_))) > (RobSize.U/4.U)) & (PopCount((0 until RobSize).map(valid(_))) <= (RobSize.U/2.U))    ),
11031ca0e4f3SYinan Xu    ("rob_3_4_valid           ", (PopCount((0 until RobSize).map(valid(_))) > (RobSize.U/2.U)) & (PopCount((0 until RobSize).map(valid(_))) <= (RobSize.U*3.U/4.U))),
11041ca0e4f3SYinan Xu    ("rob_4_4_valid           ", (PopCount((0 until RobSize).map(valid(_))) > (RobSize.U*3.U/4.U))                                                                 ),
1105cd365d4cSrvcoresjw  )
11061ca0e4f3SYinan Xu  generatePerfEvent()
11079aca92b9SYinan Xu}
1108