xref: /XiangShan/src/main/scala/xiangshan/backend/rob/Rob.scala (revision c7ffa892dc502e85da0e05e55bee9e6664cfc62b)
19aca92b9SYinan Xu/***************************************************************************************
29aca92b9SYinan Xu* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
39aca92b9SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
49aca92b9SYinan Xu*
59aca92b9SYinan Xu* XiangShan is licensed under Mulan PSL v2.
69aca92b9SYinan Xu* You can use this software according to the terms and conditions of the Mulan PSL v2.
79aca92b9SYinan Xu* You may obtain a copy of Mulan PSL v2 at:
89aca92b9SYinan Xu*          http://license.coscl.org.cn/MulanPSL2
99aca92b9SYinan Xu*
109aca92b9SYinan Xu* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
119aca92b9SYinan Xu* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
129aca92b9SYinan Xu* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
139aca92b9SYinan Xu*
149aca92b9SYinan Xu* See the Mulan PSL v2 for more details.
159aca92b9SYinan Xu***************************************************************************************/
169aca92b9SYinan Xu
179aca92b9SYinan Xupackage xiangshan.backend.rob
189aca92b9SYinan Xu
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
209aca92b9SYinan Xuimport chisel3._
219aca92b9SYinan Xuimport chisel3.util._
229aca92b9SYinan Xuimport difftest._
236ab6918fSYinan Xuimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
243c02ee8fSwakafaimport utility._
253b739f49SXuan Huimport utils._
266ab6918fSYinan Xuimport xiangshan._
27730cfbc0SXuan Huimport xiangshan.backend.BackendParams
28d91483a6Sfdyimport xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput}
294c7680e0SXuan Huimport xiangshan.backend.fu.{FuConfig, FuType}
306ab6918fSYinan Xuimport xiangshan.frontend.FtqPtr
31870f462dSXuan Huimport xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr}
32730cfbc0SXuan Huimport xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput}
33870f462dSXuan Huimport xiangshan.backend.ctrlblock.{DebugLSIO, DebugLsInfo, LsTopdownInfo}
344c7680e0SXuan Huimport xiangshan.backend.fu.vector.Bundles.VType
35870f462dSXuan Huimport xiangshan.backend.rename.SnapshotGenerator
36d280e426Slewislzhimport yunsuan.VfaluType
37780712aaSxiaofeibao-xjtuimport xiangshan.backend.rob.RobBundles._
389aca92b9SYinan Xu
393b739f49SXuan Huclass Rob(params: BackendParams)(implicit p: Parameters) extends LazyModule with HasXSParameter {
4095e60e55STang Haojin  override def shouldBeInlined: Boolean = false
416ab6918fSYinan Xu
423b739f49SXuan Hu  lazy val module = new RobImp(this)(p, params)
436ab6918fSYinan Xu}
446ab6918fSYinan Xu
453b739f49SXuan Huclass RobImp(override val wrapper: Rob)(implicit p: Parameters, params: BackendParams) extends LazyModuleImp(wrapper)
461ca0e4f3SYinan Xu  with HasXSParameter with HasCircularQueuePtrHelper with HasPerfEvents {
476ab6918fSYinan Xu
48870f462dSXuan Hu  private val LduCnt = params.LduCnt
49870f462dSXuan Hu  private val StaCnt = params.StaCnt
506810d1e8Ssfencevma  private val HyuCnt = params.HyuCnt
51870f462dSXuan Hu
529aca92b9SYinan Xu  val io = IO(new Bundle() {
53f57f7f2aSYangyu Chen    val hartId = Input(UInt(hartIdLen.W))
549aca92b9SYinan Xu    val redirect = Input(Valid(new Redirect))
559aca92b9SYinan Xu    val enq = new RobEnqIO
56f4b2089aSYinan Xu    val flushOut = ValidIO(new Redirect)
579aca92b9SYinan Xu    val exception = ValidIO(new ExceptionInfo)
589aca92b9SYinan Xu    // exu + brq
593b739f49SXuan Hu    val writeback: MixedVec[ValidIO[ExuOutput]] = Flipped(params.genWrite2CtrlBundles)
60bd5909d0Sxiaofeibao-xjtu    val exuWriteback: MixedVec[ValidIO[ExuOutput]] = Flipped(params.genWrite2CtrlBundles)
6185f51ecaSxiaofeibao-xjtu    val writebackNums = Flipped(Vec(writeback.size - params.StdCnt, ValidIO(UInt(writeback.size.U.getWidth.W))))
62571677c9Sxiaofeibao-xjtu    val writebackNeedFlush = Input(Vec(params.allExuParams.filter(_.needExceptionGen).length, Bool()))
63ccfddc82SHaojin Tang    val commits = Output(new RobCommitIO)
646b102a39SHaojin Tang    val rabCommits = Output(new RabCommitIO)
65cda1c534Sxiaofeibao-xjtu    val diffCommits = if (backendParams.debugEn) Some(Output(new DiffCommitIO)) else None
66a8db15d8Sfdy    val isVsetFlushPipe = Output(Bool())
679aca92b9SYinan Xu    val lsq = new RobLsqIO
689aca92b9SYinan Xu    val robDeqPtr = Output(new RobPtr)
699aca92b9SYinan Xu    val csr = new RobCSRIO
70fa7f2c26STang Haojin    val snpt = Input(new SnapshotPort)
719aca92b9SYinan Xu    val robFull = Output(Bool())
72d2b20d1aSTang Haojin    val headNotReady = Output(Bool())
73b6900d94SYinan Xu    val cpu_halt = Output(Bool())
7409309bdbSYinan Xu    val wfi_enable = Input(Bool())
754c7680e0SXuan Hu    val toDecode = new Bundle {
7686727929Ssinsanction      val isResumeVType = Output(Bool())
7781535d7bSsinsanction      val walkVType = ValidIO(VType())
787e4f0b19SZiyue-Zhang      val commitVType = new Bundle {
797e4f0b19SZiyue-Zhang        val vtype = ValidIO(VType())
807e4f0b19SZiyue-Zhang        val hasVsetvl = Output(Bool())
814c7680e0SXuan Hu      }
829aca92b9SYinan Xu    }
836f483f86SXuan Hu    val readGPAMemAddr = ValidIO(new Bundle {
846f483f86SXuan Hu      val ftqPtr = new FtqPtr()
856f483f86SXuan Hu      val ftqOffset = UInt(log2Up(PredictWidth).W)
866f483f86SXuan Hu    })
876f483f86SXuan Hu    val readGPAMemData = Input(UInt(GPAddrBits.W))
885110577fSZiyue Zhang    val vstartIsZero = Input(Bool())
8960ebee38STang Haojin
908744445eSMaxpicca-Li    val debug_ls = Flipped(new DebugLSIO)
91870f462dSXuan Hu    val debugRobHead = Output(new DynInst)
92d2b20d1aSTang Haojin    val debugEnqLsq = Input(new LsqEnqIO)
93d2b20d1aSTang Haojin    val debugHeadLsIssue = Input(Bool())
946810d1e8Ssfencevma    val lsTopdownInfo = Vec(LduCnt + HyuCnt, Input(new LsTopdownInfo))
9560ebee38STang Haojin    val debugTopDown = new Bundle {
9660ebee38STang Haojin      val toCore = new RobCoreTopDownIO
9760ebee38STang Haojin      val toDispatch = new RobDispatchTopDownIO
9860ebee38STang Haojin      val robHeadLqIdx = Valid(new LqPtr)
9960ebee38STang Haojin    }
1007cf78eb2Shappy-lx    val debugRolling = new RobDebugRollingIO
1019aca92b9SYinan Xu  })
1029aca92b9SYinan Xu
103bd5909d0Sxiaofeibao-xjtu  val exuWBs: Seq[ValidIO[ExuOutput]] = io.exuWriteback.filter(!_.bits.params.hasStdFu).toSeq
104bd5909d0Sxiaofeibao-xjtu  val stdWBs: Seq[ValidIO[ExuOutput]] = io.exuWriteback.filter(_.bits.params.hasStdFu).toSeq
105bd5909d0Sxiaofeibao-xjtu  val fflagsWBs = io.exuWriteback.filter(x => x.bits.fflags.nonEmpty).toSeq
1061d2f6c6bSsinsanction  val exceptionWBs = io.writeback.filter(x => x.bits.exceptionVec.nonEmpty).toSeq
1071d2f6c6bSsinsanction  val redirectWBs = io.writeback.filter(x => x.bits.redirect.nonEmpty).toSeq
108bd5909d0Sxiaofeibao-xjtu  val vxsatWBs = io.exuWriteback.filter(x => x.bits.vxsat.nonEmpty).toSeq
1093b739f49SXuan Hu
1103b739f49SXuan Hu  val numExuWbPorts = exuWBs.length
1113b739f49SXuan Hu  val numStdWbPorts = stdWBs.length
112780712aaSxiaofeibao-xjtu  val bankAddrWidth = log2Up(CommitWidth)
1136ab6918fSYinan Xu
1143b739f49SXuan Hu  println(s"Rob: size $RobSize, numExuWbPorts: $numExuWbPorts, numStdWbPorts: $numStdWbPorts, commitwidth: $CommitWidth")
1153b739f49SXuan Hu
116780712aaSxiaofeibao-xjtu  val rab = Module(new RenameBuffer(RabSize))
117780712aaSxiaofeibao-xjtu  val vtypeBuffer = Module(new VTypeBuffer(VTypeBufferSize))
118780712aaSxiaofeibao-xjtu  val bankNum = 8
119780712aaSxiaofeibao-xjtu  assert(RobSize % bankNum == 0, "RobSize % bankNum must be 0")
120780712aaSxiaofeibao-xjtu  val robEntries = Reg(Vec(RobSize, new RobEntryBundle))
121780712aaSxiaofeibao-xjtu  // pointers
122780712aaSxiaofeibao-xjtu  // For enqueue ptr, we don't duplicate it since only enqueue needs it.
123780712aaSxiaofeibao-xjtu  val enqPtrVec = Wire(Vec(RenameWidth, new RobPtr))
124780712aaSxiaofeibao-xjtu  val deqPtrVec = Wire(Vec(CommitWidth, new RobPtr))
125780712aaSxiaofeibao-xjtu  val walkPtrVec = Reg(Vec(CommitWidth, new RobPtr))
126c0f8424bSzhanglyGit  val walkPtrTrue = Reg(new RobPtr)
127780712aaSxiaofeibao-xjtu  val lastWalkPtr = Reg(new RobPtr)
128780712aaSxiaofeibao-xjtu  val allowEnqueue = RegInit(true.B)
1299aca92b9SYinan Xu
130780712aaSxiaofeibao-xjtu  /**
131780712aaSxiaofeibao-xjtu   * Enqueue (from dispatch)
132780712aaSxiaofeibao-xjtu   */
133780712aaSxiaofeibao-xjtu  // special cases
134780712aaSxiaofeibao-xjtu  val hasBlockBackward = RegInit(false.B)
135780712aaSxiaofeibao-xjtu  val hasWaitForward = RegInit(false.B)
136780712aaSxiaofeibao-xjtu  val doingSvinval = RegInit(false.B)
137780712aaSxiaofeibao-xjtu  val enqPtr = enqPtrVec(0)
138780712aaSxiaofeibao-xjtu  val deqPtr = deqPtrVec(0)
139780712aaSxiaofeibao-xjtu  val walkPtr = walkPtrVec(0)
140780712aaSxiaofeibao-xjtu  val allocatePtrVec = VecInit((0 until RenameWidth).map(i => enqPtrVec(PopCount(io.enq.req.take(i).map(req => req.valid && req.bits.firstUop)))))
141780712aaSxiaofeibao-xjtu  io.enq.canAccept := allowEnqueue && !hasBlockBackward && rab.io.canEnq && vtypeBuffer.io.canEnq
142780712aaSxiaofeibao-xjtu  io.enq.resp := allocatePtrVec
143780712aaSxiaofeibao-xjtu  val canEnqueue = VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop && io.enq.canAccept))
144780712aaSxiaofeibao-xjtu  val timer = GTimer()
145780712aaSxiaofeibao-xjtu  // robEntries enqueue
146780712aaSxiaofeibao-xjtu  for (i <- 0 until RobSize) {
147780712aaSxiaofeibao-xjtu    val enqOH = VecInit(canEnqueue.zip(allocatePtrVec.map(_.value === i.U)).map(x => x._1 && x._2))
148780712aaSxiaofeibao-xjtu    assert(PopCount(enqOH) < 2.U, s"robEntries$i enqOH is not one hot")
149780712aaSxiaofeibao-xjtu    when(enqOH.asUInt.orR && !io.redirect.valid){
150780712aaSxiaofeibao-xjtu      connectEnq(robEntries(i), Mux1H(enqOH, io.enq.req.map(_.bits)))
151a8db15d8Sfdy    }
152af4bdb08SXuan Hu  }
153780712aaSxiaofeibao-xjtu  // robBanks0 include robidx : 0 8 16 24 32 ...
154780712aaSxiaofeibao-xjtu  val robBanks = VecInit((0 until bankNum).map(i => VecInit(robEntries.zipWithIndex.filter(_._2 % bankNum == i).map(_._1))))
155780712aaSxiaofeibao-xjtu  // each Bank has 20 Entries, read addr is one hot
156780712aaSxiaofeibao-xjtu  // all banks use same raddr
157780712aaSxiaofeibao-xjtu  val eachBankEntrieNum = robBanks(0).length
158780712aaSxiaofeibao-xjtu  val robBanksRaddrThisLine = RegInit(1.U(eachBankEntrieNum.W))
159780712aaSxiaofeibao-xjtu  val robBanksRaddrNextLine = Wire(UInt(eachBankEntrieNum.W))
160780712aaSxiaofeibao-xjtu  robBanksRaddrThisLine := robBanksRaddrNextLine
161780712aaSxiaofeibao-xjtu  val bankNumWidth = log2Up(bankNum)
162780712aaSxiaofeibao-xjtu  val deqPtrWidth = deqPtr.value.getWidth
163780712aaSxiaofeibao-xjtu  val robIdxThisLine = VecInit((0 until bankNum).map(i => Cat(deqPtr.value(deqPtrWidth - 1, bankNumWidth), i.U(bankNumWidth.W))))
164780712aaSxiaofeibao-xjtu  val robIdxNextLine = VecInit((0 until bankNum).map(i => Cat(deqPtr.value(deqPtrWidth - 1, bankNumWidth) + 1.U, i.U(bankNumWidth.W))))
165780712aaSxiaofeibao-xjtu  // robBanks read
166780712aaSxiaofeibao-xjtu  val robBanksRdataThisLine = VecInit(robBanks.map{ case bank =>
167780712aaSxiaofeibao-xjtu    Mux1H(robBanksRaddrThisLine, bank)
168780712aaSxiaofeibao-xjtu  })
169780712aaSxiaofeibao-xjtu  val robBanksRdataNextLine = VecInit(robBanks.map{ case bank =>
170780712aaSxiaofeibao-xjtu    val shiftBank = bank.drop(1) :+ bank(0)
171780712aaSxiaofeibao-xjtu    Mux1H(robBanksRaddrThisLine, shiftBank)
172780712aaSxiaofeibao-xjtu  })
173780712aaSxiaofeibao-xjtu  val robBanksRdataThisLineUpdate = Wire(Vec(CommitWidth, new RobEntryBundle))
174780712aaSxiaofeibao-xjtu  val robBanksRdataNextLineUpdate = Wire(Vec(CommitWidth, new RobEntryBundle))
175780712aaSxiaofeibao-xjtu  val commitValidThisLine = Wire(Vec(CommitWidth, Bool()))
176780712aaSxiaofeibao-xjtu  val hasCommitted = RegInit(VecInit(Seq.fill(CommitWidth)(false.B)))
177780712aaSxiaofeibao-xjtu  val donotNeedWalk = RegInit(VecInit(Seq.fill(CommitWidth)(false.B)))
178780712aaSxiaofeibao-xjtu  val allCommitted = Wire(Bool())
179af4bdb08SXuan Hu
180780712aaSxiaofeibao-xjtu  when(allCommitted) {
181780712aaSxiaofeibao-xjtu    hasCommitted := 0.U.asTypeOf(hasCommitted)
182780712aaSxiaofeibao-xjtu  }.elsewhen(io.commits.isCommit){
183780712aaSxiaofeibao-xjtu    for (i <- 0 until CommitWidth){
184780712aaSxiaofeibao-xjtu      hasCommitted(i) := commitValidThisLine(i) || hasCommitted(i)
185780712aaSxiaofeibao-xjtu    }
186780712aaSxiaofeibao-xjtu  }
187780712aaSxiaofeibao-xjtu  allCommitted := io.commits.isCommit && commitValidThisLine.last
188780712aaSxiaofeibao-xjtu  val walkPtrHead = Wire(new RobPtr)
189780712aaSxiaofeibao-xjtu  val changeBankAddrToDeqPtr = (walkPtrVec.head + CommitWidth.U) > lastWalkPtr
190780712aaSxiaofeibao-xjtu  when(io.redirect.valid){
191780712aaSxiaofeibao-xjtu    robBanksRaddrNextLine := UIntToOH(walkPtrHead.value(walkPtrHead.value.getWidth-1, bankAddrWidth))
192780712aaSxiaofeibao-xjtu  }.elsewhen(allCommitted || io.commits.isWalk && !changeBankAddrToDeqPtr){
193780712aaSxiaofeibao-xjtu    robBanksRaddrNextLine := Mux(robBanksRaddrThisLine.head(1) === 1.U, 1.U, robBanksRaddrThisLine << 1)
194780712aaSxiaofeibao-xjtu  }.elsewhen(io.commits.isWalk && changeBankAddrToDeqPtr){
195780712aaSxiaofeibao-xjtu    robBanksRaddrNextLine := UIntToOH(deqPtr.value(deqPtr.value.getWidth-1, bankAddrWidth))
196780712aaSxiaofeibao-xjtu  }.otherwise(
197780712aaSxiaofeibao-xjtu    robBanksRaddrNextLine := robBanksRaddrThisLine
198780712aaSxiaofeibao-xjtu  )
199780712aaSxiaofeibao-xjtu  val robDeqGroup = Reg(Vec(bankNum, new RobCommitEntryBundle))
200780712aaSxiaofeibao-xjtu  val commitInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(deqPtrVec(i).value(bankAddrWidth-1,0)))).toSeq
2014c30949dSxiao feibao  val walkInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(walkPtrVec(i).value(bankAddrWidth-1, 0)))).toSeq
202780712aaSxiaofeibao-xjtu  for (i <- 0 until CommitWidth) {
203780712aaSxiaofeibao-xjtu    connectCommitEntry(robDeqGroup(i), robBanksRdataThisLineUpdate(i))
204780712aaSxiaofeibao-xjtu    when(allCommitted){
205780712aaSxiaofeibao-xjtu      connectCommitEntry(robDeqGroup(i), robBanksRdataNextLineUpdate(i))
206780712aaSxiaofeibao-xjtu    }
207780712aaSxiaofeibao-xjtu  }
2089aca92b9SYinan Xu  // data for debug
2099aca92b9SYinan Xu  // Warn: debug_* prefix should not exist in generated verilog.
210c7d010e5SXuan Hu  val debug_microOp = DebugMem(RobSize, new DynInst)
2119aca92b9SYinan Xu  val debug_exuData = Reg(Vec(RobSize, UInt(XLEN.W))) //for debug
2129aca92b9SYinan Xu  val debug_exuDebug = Reg(Vec(RobSize, new DebugBundle)) //for debug
2138744445eSMaxpicca-Li  val debug_lsInfo = RegInit(VecInit(Seq.fill(RobSize)(DebugLsInfo.init)))
214d2b20d1aSTang Haojin  val debug_lsTopdownInfo = RegInit(VecInit(Seq.fill(RobSize)(LsTopdownInfo.init)))
215d2b20d1aSTang Haojin  val debug_lqIdxValid = RegInit(VecInit.fill(RobSize)(false.B))
216d2b20d1aSTang Haojin  val debug_lsIssued = RegInit(VecInit.fill(RobSize)(false.B))
2179aca92b9SYinan Xu
2189aca92b9SYinan Xu  val isEmpty = enqPtr === deqPtr
219780712aaSxiaofeibao-xjtu  val snptEnq = io.enq.canAccept && io.enq.req.map(x => x.valid && x.bits.snapshot).reduce(_ || _)
220780712aaSxiaofeibao-xjtu  val snapshotPtrVec = Wire(Vec(CommitWidth, new RobPtr))
221780712aaSxiaofeibao-xjtu  snapshotPtrVec(0) := io.enq.req(0).bits.robIdx
222780712aaSxiaofeibao-xjtu  for (i <- 1 until CommitWidth) {
223780712aaSxiaofeibao-xjtu    snapshotPtrVec(i) := snapshotPtrVec(0) + i.U
224780712aaSxiaofeibao-xjtu  }
225780712aaSxiaofeibao-xjtu  val snapshots = SnapshotGenerator(snapshotPtrVec, snptEnq, io.snpt.snptDeq, io.redirect.valid, io.snpt.flushVec)
226d2b20d1aSTang Haojin  val debug_lsIssue = WireDefault(debug_lsIssued)
227d2b20d1aSTang Haojin  debug_lsIssue(deqPtr.value) := io.debugHeadLsIssue
228d2b20d1aSTang Haojin
2299aca92b9SYinan Xu  /**
2309aca92b9SYinan Xu   * states of Rob
2319aca92b9SYinan Xu   */
232ccfddc82SHaojin Tang  val s_idle :: s_walk :: Nil = Enum(2)
2339aca92b9SYinan Xu  val state = RegInit(s_idle)
2349aca92b9SYinan Xu
2358bf33c52Swakafa  val tip_computing :: tip_stalled :: tip_walk :: tip_drained :: Nil = Enum(4)
2368bf33c52Swakafa  val tip_state = WireInit(0.U(4.W))
2378bf33c52Swakafa  when(!isEmpty) {  // One or more inst in ROB
2388bf33c52Swakafa    when(state === s_walk || io.redirect.valid) {
2398bf33c52Swakafa      tip_state := tip_walk
2408bf33c52Swakafa    }.elsewhen(io.commits.isCommit && PopCount(io.commits.commitValid) =/= 0.U) {
2418bf33c52Swakafa      tip_state := tip_computing
2428bf33c52Swakafa    }.otherwise {
2438bf33c52Swakafa      tip_state := tip_stalled
2448bf33c52Swakafa    }
2458bf33c52Swakafa  }.otherwise {
2468bf33c52Swakafa    tip_state := tip_drained
2478bf33c52Swakafa  }
2488bf33c52Swakafa  class TipEntry()(implicit p: Parameters) extends XSBundle {
2498bf33c52Swakafa    val state = UInt(4.W)
2508bf33c52Swakafa    val commits = new RobCommitIO()      // info of commit
2518bf33c52Swakafa    val redirect = Valid(new Redirect)   // info of redirect
2528bf33c52Swakafa    val redirect_pc = UInt(VAddrBits.W)  // PC of the redirect uop
2538bf33c52Swakafa    val debugLsInfo = new DebugLsInfo()
2548bf33c52Swakafa  }
2558bf33c52Swakafa  val tip_table = ChiselDB.createTable("Tip_" + p(XSCoreParamsKey).HartId.toString, new TipEntry)
2568bf33c52Swakafa  val tip_data = Wire(new TipEntry())
2578bf33c52Swakafa  tip_data.state := tip_state
2588bf33c52Swakafa  tip_data.commits := io.commits
2598bf33c52Swakafa  tip_data.redirect := io.redirect
2608bf33c52Swakafa  tip_data.redirect_pc := debug_microOp(io.redirect.bits.robIdx.value).pc
2618bf33c52Swakafa  tip_data.debugLsInfo := debug_lsInfo(io.commits.robIdx(0).value)
2628bf33c52Swakafa  tip_table.log(tip_data, true.B, "", clock, reset)
2638bf33c52Swakafa
2643b739f49SXuan Hu  val exceptionGen = Module(new ExceptionGen(params))
2659aca92b9SYinan Xu  val exceptionDataRead = exceptionGen.io.state
2669aca92b9SYinan Xu  val fflagsDataRead = Wire(Vec(CommitWidth, UInt(5.W)))
267a8db15d8Sfdy  val vxsatDataRead = Wire(Vec(CommitWidth, Bool()))
2689aca92b9SYinan Xu  io.robDeqPtr := deqPtr
269d2b20d1aSTang Haojin  io.debugRobHead := debug_microOp(deqPtr.value)
2709aca92b9SYinan Xu
2714c7680e0SXuan Hu  /**
2724c7680e0SXuan Hu   * connection of [[rab]]
2734c7680e0SXuan Hu   */
27444369838SXuan Hu  rab.io.redirect.valid := io.redirect.valid
27544369838SXuan Hu
276a8db15d8Sfdy  rab.io.req.zip(io.enq.req).map { case (dest, src) =>
277a8db15d8Sfdy    dest.bits := src.bits
278a8db15d8Sfdy    dest.valid := src.valid && io.enq.canAccept
279a8db15d8Sfdy  }
280a8db15d8Sfdy
281cda1c534Sxiaofeibao-xjtu  val walkDestSizeDeqGroup = RegInit(VecInit(Seq.fill(CommitWidth)(0.U(log2Up(MaxUopSize + 1).W))))
282780712aaSxiaofeibao-xjtu  val realDestSizeSeq = VecInit(robDeqGroup.zip(hasCommitted).map{case (r, h) => Mux(h, 0.U, r.realDestSize)})
283780712aaSxiaofeibao-xjtu  val walkDestSizeSeq = VecInit(robDeqGroup.zip(donotNeedWalk).map{case (r, d) => Mux(d, 0.U, r.realDestSize)})
284780712aaSxiaofeibao-xjtu  val commitSizeSumSeq = VecInit((0 until CommitWidth).map(i => realDestSizeSeq.take(i + 1).reduce(_ +& _)))
285780712aaSxiaofeibao-xjtu  val walkSizeSumSeq   = VecInit((0 until CommitWidth).map(i => walkDestSizeSeq.take(i + 1).reduce(_ +& _)))
286780712aaSxiaofeibao-xjtu  val commitSizeSumCond = VecInit(commitValidThisLine.zip(hasCommitted).map{case (c,h) => (c || h) && io.commits.isCommit})
287780712aaSxiaofeibao-xjtu  val walkSizeSumCond   = VecInit(io.commits.walkValid.zip(donotNeedWalk).map{case (w,d) => (w || d) && io.commits.isWalk})
288cda1c534Sxiaofeibao-xjtu  val commitSizeSum = PriorityMuxDefault(commitSizeSumCond.reverse.zip(commitSizeSumSeq.reverse), 0.U)
289cda1c534Sxiaofeibao-xjtu  val walkSizeSum   = PriorityMuxDefault(walkSizeSumCond.reverse.zip(walkSizeSumSeq.reverse), 0.U)
29044369838SXuan Hu
29165f65924SXuan Hu  rab.io.fromRob.commitSize := commitSizeSum
29265f65924SXuan Hu  rab.io.fromRob.walkSize := walkSizeSum
293c4b56310SHaojin Tang  rab.io.snpt := io.snpt
2949b9e991bSHaojin Tang  rab.io.snpt.snptEnq := snptEnq
295a8db15d8Sfdy
296a8db15d8Sfdy  io.rabCommits := rab.io.commits
297cda1c534Sxiaofeibao-xjtu  io.diffCommits.foreach(_ := rab.io.diffCommits.get)
298a8db15d8Sfdy
2999aca92b9SYinan Xu  /**
3004c7680e0SXuan Hu   * connection of [[vtypeBuffer]]
3014c7680e0SXuan Hu   */
3024c7680e0SXuan Hu
3034c7680e0SXuan Hu  vtypeBuffer.io.redirect.valid := io.redirect.valid
3044c7680e0SXuan Hu
3054c7680e0SXuan Hu  vtypeBuffer.io.req.zip(io.enq.req).map { case (sink, source) =>
3064c7680e0SXuan Hu    sink.valid := source.valid && io.enq.canAccept
3074c7680e0SXuan Hu    sink.bits := source.bits
3084c7680e0SXuan Hu  }
3094c7680e0SXuan Hu
3103e7f8698SXuan Hu  private val commitIsVTypeVec = VecInit(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.isVset })
3114c30949dSxiao feibao  private val walkIsVTypeVec = VecInit(io.commits.walkValid.zip(walkInfo).map { case (valid, info) => io.commits.isWalk && valid && info.isVset })
3124c7680e0SXuan Hu  vtypeBuffer.io.fromRob.commitSize := PopCount(commitIsVTypeVec)
3134c7680e0SXuan Hu  vtypeBuffer.io.fromRob.walkSize := PopCount(walkIsVTypeVec)
3144c7680e0SXuan Hu  vtypeBuffer.io.snpt := io.snpt
3154c7680e0SXuan Hu  vtypeBuffer.io.snpt.snptEnq := snptEnq
31686727929Ssinsanction  io.toDecode.isResumeVType := vtypeBuffer.io.toDecode.isResumeVType
31781535d7bSsinsanction  io.toDecode.commitVType := vtypeBuffer.io.toDecode.commitVType
31881535d7bSsinsanction  io.toDecode.walkVType := vtypeBuffer.io.toDecode.walkVType
319780712aaSxiaofeibao-xjtu
3209aca92b9SYinan Xu  // When blockBackward instruction leaves Rob (commit or walk), hasBlockBackward should be set to false.B
3219aca92b9SYinan Xu  // To reduce registers usage, for hasBlockBackward cases, we allow enqueue after ROB is empty.
322780712aaSxiaofeibao-xjtu  when(isEmpty) {
323780712aaSxiaofeibao-xjtu    hasBlockBackward := false.B
324780712aaSxiaofeibao-xjtu  }
3259aca92b9SYinan Xu  // When any instruction commits, hasNoSpecExec should be set to false.B
326780712aaSxiaofeibao-xjtu  when(io.commits.hasWalkInstr || io.commits.hasCommitInstr) {
327780712aaSxiaofeibao-xjtu    hasWaitForward := false.B
328780712aaSxiaofeibao-xjtu  }
3295c95ea2eSYinan Xu
3305c95ea2eSYinan Xu  // The wait-for-interrupt (WFI) instruction waits in the ROB until an interrupt might need servicing.
3315c95ea2eSYinan Xu  // io.csr.wfiEvent will be asserted if the WFI can resume execution, and we change the state to s_wfi_idle.
3325c95ea2eSYinan Xu  // It does not affect how interrupts are serviced. Note that WFI is noSpecExec and it does not trigger interrupts.
3335c95ea2eSYinan Xu  val hasWFI = RegInit(false.B)
3345c95ea2eSYinan Xu  io.cpu_halt := hasWFI
335342656a5SYinan Xu  // WFI Timeout: 2^20 = 1M cycles
336342656a5SYinan Xu  val wfi_cycles = RegInit(0.U(20.W))
337342656a5SYinan Xu  when(hasWFI) {
338342656a5SYinan Xu    wfi_cycles := wfi_cycles + 1.U
339342656a5SYinan Xu  }.elsewhen(!hasWFI && RegNext(hasWFI)) {
340342656a5SYinan Xu    wfi_cycles := 0.U
341342656a5SYinan Xu  }
342342656a5SYinan Xu  val wfi_timeout = wfi_cycles.andR
343342656a5SYinan Xu  when(RegNext(RegNext(io.csr.wfiEvent)) || io.flushOut.valid || wfi_timeout) {
3445c95ea2eSYinan Xu    hasWFI := false.B
345b6900d94SYinan Xu  }
3469aca92b9SYinan Xu
3479aca92b9SYinan Xu  for (i <- 0 until RenameWidth) {
3489aca92b9SYinan Xu    // we don't check whether io.redirect is valid here since redirect has higher priority
3499aca92b9SYinan Xu    when(canEnqueue(i)) {
3506ab6918fSYinan Xu      val enqUop = io.enq.req(i).bits
3516474c47fSYinan Xu      val enqIndex = allocatePtrVec(i).value
3529aca92b9SYinan Xu      // store uop in data module and debug_microOp Vec
3536474c47fSYinan Xu      debug_microOp(enqIndex) := enqUop
3546474c47fSYinan Xu      debug_microOp(enqIndex).debugInfo.dispatchTime := timer
3556474c47fSYinan Xu      debug_microOp(enqIndex).debugInfo.enqRsTime := timer
3566474c47fSYinan Xu      debug_microOp(enqIndex).debugInfo.selectTime := timer
3576474c47fSYinan Xu      debug_microOp(enqIndex).debugInfo.issueTime := timer
3586474c47fSYinan Xu      debug_microOp(enqIndex).debugInfo.writebackTime := timer
3598744445eSMaxpicca-Li      debug_microOp(enqIndex).debugInfo.tlbFirstReqTime := timer
3608744445eSMaxpicca-Li      debug_microOp(enqIndex).debugInfo.tlbRespTime := timer
3618744445eSMaxpicca-Li      debug_lsInfo(enqIndex) := DebugLsInfo.init
362d2b20d1aSTang Haojin      debug_lsTopdownInfo(enqIndex) := LsTopdownInfo.init
363d2b20d1aSTang Haojin      debug_lqIdxValid(enqIndex) := false.B
364d2b20d1aSTang Haojin      debug_lsIssued(enqIndex) := false.B
3653b739f49SXuan Hu      when (enqUop.waitForward) {
3663b739f49SXuan Hu        hasWaitForward := true.B
3679aca92b9SYinan Xu      }
368f7af4c74Schengguanghui      val enqHasTriggerCanFire = io.enq.req(i).bits.trigger.getFrontendCanFire
3693b739f49SXuan Hu      val enqHasException = ExceptionNO.selectFrontend(enqUop.exceptionVec).asUInt.orR
370af2f7849Shappy-lx      // the begin instruction of Svinval enqs so mark doingSvinval as true to indicate this process
371780712aaSxiaofeibao-xjtu      when(!enqHasTriggerCanFire && !enqHasException && enqUop.isSvinvalBegin(enqUop.flushPipe)) {
372af2f7849Shappy-lx        doingSvinval := true.B
373af2f7849Shappy-lx      }
374af2f7849Shappy-lx      // the end instruction of Svinval enqs so clear doingSvinval
375780712aaSxiaofeibao-xjtu      when(!enqHasTriggerCanFire && !enqHasException && enqUop.isSvinvalEnd(enqUop.flushPipe)) {
376af2f7849Shappy-lx        doingSvinval := false.B
377af2f7849Shappy-lx      }
378af2f7849Shappy-lx      // when we are in the process of Svinval software code area , only Svinval.vma and end instruction of Svinval can appear
37949fd6a7cSXuan Hu      assert(!doingSvinval || (enqUop.isSvinval(enqUop.flushPipe) || enqUop.isSvinvalEnd(enqUop.flushPipe) || enqUop.isNotSvinval))
380f7af4c74Schengguanghui      when(enqUop.isWFI && !enqHasException && !enqHasTriggerCanFire) {
3815c95ea2eSYinan Xu        hasWFI := true.B
382b6900d94SYinan Xu      }
383e4f69d78Ssfencevma
384780712aaSxiaofeibao-xjtu      robEntries(enqIndex).mmio := false.B
385780712aaSxiaofeibao-xjtu      robEntries(enqIndex).vls := enqUop.vlsInstr
3869aca92b9SYinan Xu    }
3879aca92b9SYinan Xu  }
3883b601ae0SXuan Hu
3893b601ae0SXuan Hu  for (i <- 0 until RenameWidth) {
3903b601ae0SXuan Hu    val enqUop = io.enq.req(i)
3913b601ae0SXuan Hu    when(enqUop.valid && enqUop.bits.blockBackward && io.enq.canAccept) {
3923b601ae0SXuan Hu      hasBlockBackward := true.B
3933b601ae0SXuan Hu    }
3943b601ae0SXuan Hu  }
3953b601ae0SXuan Hu
396a8db15d8Sfdy  val dispatchNum = Mux(io.enq.canAccept, PopCount(io.enq.req.map(req => req.valid && req.bits.firstUop)), 0.U)
39775b25016SYinan Xu  io.enq.isEmpty := RegNext(isEmpty && !VecInit(io.enq.req.map(_.valid)).asUInt.orR)
3989aca92b9SYinan Xu
39909309bdbSYinan Xu  when(!io.wfi_enable) {
40009309bdbSYinan Xu    hasWFI := false.B
40109309bdbSYinan Xu  }
4024aa9ed34Sfdy  // sel vsetvl's flush position
4034aa9ed34Sfdy  val vs_idle :: vs_waitVinstr :: vs_waitFlush :: Nil = Enum(3)
4044aa9ed34Sfdy  val vsetvlState = RegInit(vs_idle)
4054aa9ed34Sfdy
4064aa9ed34Sfdy  val firstVInstrFtqPtr = RegInit(0.U.asTypeOf(new FtqPtr))
4074aa9ed34Sfdy  val firstVInstrFtqOffset = RegInit(0.U.asTypeOf(UInt(log2Up(PredictWidth).W)))
4084aa9ed34Sfdy  val firstVInstrRobIdx = RegInit(0.U.asTypeOf(new RobPtr))
4094aa9ed34Sfdy
4104aa9ed34Sfdy  val enq0 = io.enq.req(0)
411d91483a6Sfdy  val enq0IsVset = enq0.bits.isVset && enq0.bits.lastUop && canEnqueue(0)
4123b739f49SXuan Hu  val enq0IsVsetFlush = enq0IsVset && enq0.bits.flushPipe
413239413e5SXuan Hu  val enqIsVInstrVec = io.enq.req.zip(canEnqueue).map { case (req, fire) => FuType.isVArith(req.bits.fuType) && fire }
4144aa9ed34Sfdy  // for vs_idle
4154aa9ed34Sfdy  val firstVInstrIdle = PriorityMux(enqIsVInstrVec.zip(io.enq.req).drop(1) :+ (true.B, 0.U.asTypeOf(io.enq.req(0).cloneType)))
4164aa9ed34Sfdy  // for vs_waitVinstr
4174aa9ed34Sfdy  val enqIsVInstrOrVset = (enqIsVInstrVec(0) || enq0IsVset) +: enqIsVInstrVec.drop(1)
4184aa9ed34Sfdy  val firstVInstrWait = PriorityMux(enqIsVInstrOrVset, io.enq.req)
4194aa9ed34Sfdy  when(vsetvlState === vs_idle) {
4203b739f49SXuan Hu    firstVInstrFtqPtr := firstVInstrIdle.bits.ftqPtr
4213b739f49SXuan Hu    firstVInstrFtqOffset := firstVInstrIdle.bits.ftqOffset
4224aa9ed34Sfdy    firstVInstrRobIdx := firstVInstrIdle.bits.robIdx
4234aa9ed34Sfdy  }.elsewhen(vsetvlState === vs_waitVinstr) {
424a8db15d8Sfdy    when(Cat(enqIsVInstrOrVset).orR) {
4253b739f49SXuan Hu      firstVInstrFtqPtr := firstVInstrWait.bits.ftqPtr
4263b739f49SXuan Hu      firstVInstrFtqOffset := firstVInstrWait.bits.ftqOffset
4274aa9ed34Sfdy      firstVInstrRobIdx := firstVInstrWait.bits.robIdx
4284aa9ed34Sfdy    }
429a8db15d8Sfdy  }
4304aa9ed34Sfdy
4314aa9ed34Sfdy  val hasVInstrAfterI = Cat(enqIsVInstrVec(0)).orR
432a8db15d8Sfdy  when(vsetvlState === vs_idle && !io.redirect.valid) {
4334aa9ed34Sfdy    when(enq0IsVsetFlush) {
4344aa9ed34Sfdy      vsetvlState := Mux(hasVInstrAfterI, vs_waitFlush, vs_waitVinstr)
4354aa9ed34Sfdy    }
4364aa9ed34Sfdy  }.elsewhen(vsetvlState === vs_waitVinstr) {
4374aa9ed34Sfdy    when(io.redirect.valid) {
4384aa9ed34Sfdy      vsetvlState := vs_idle
4394aa9ed34Sfdy    }.elsewhen(Cat(enqIsVInstrOrVset).orR) {
4404aa9ed34Sfdy      vsetvlState := vs_waitFlush
4414aa9ed34Sfdy    }
4424aa9ed34Sfdy  }.elsewhen(vsetvlState === vs_waitFlush) {
4434aa9ed34Sfdy    when(io.redirect.valid) {
4444aa9ed34Sfdy      vsetvlState := vs_idle
4454aa9ed34Sfdy    }
4464aa9ed34Sfdy  }
44709309bdbSYinan Xu
448d2b20d1aSTang Haojin  // lqEnq
449d2b20d1aSTang Haojin  io.debugEnqLsq.needAlloc.map(_(0)).zip(io.debugEnqLsq.req).foreach { case (alloc, req) =>
450d2b20d1aSTang Haojin    when(io.debugEnqLsq.canAccept && alloc && req.valid) {
451d2b20d1aSTang Haojin      debug_microOp(req.bits.robIdx.value).lqIdx := req.bits.lqIdx
452d2b20d1aSTang Haojin      debug_lqIdxValid(req.bits.robIdx.value) := true.B
453d2b20d1aSTang Haojin    }
454d2b20d1aSTang Haojin  }
455d2b20d1aSTang Haojin
456d2b20d1aSTang Haojin  // lsIssue
457d2b20d1aSTang Haojin  when(io.debugHeadLsIssue) {
458d2b20d1aSTang Haojin    debug_lsIssued(deqPtr.value) := true.B
459d2b20d1aSTang Haojin  }
460d2b20d1aSTang Haojin
4619aca92b9SYinan Xu  /**
4629aca92b9SYinan Xu   * Writeback (from execution units)
4639aca92b9SYinan Xu   */
4643b739f49SXuan Hu  for (wb <- exuWBs) {
4656ab6918fSYinan Xu    when(wb.valid) {
4663b739f49SXuan Hu      val wbIdx = wb.bits.robIdx.value
467618b89e6Slewislzh      debug_exuData(wbIdx) := wb.bits.data(0)
4686ab6918fSYinan Xu      debug_exuDebug(wbIdx) := wb.bits.debug
4693b739f49SXuan Hu      debug_microOp(wbIdx).debugInfo.enqRsTime := wb.bits.debugInfo.enqRsTime
4703b739f49SXuan Hu      debug_microOp(wbIdx).debugInfo.selectTime := wb.bits.debugInfo.selectTime
4713b739f49SXuan Hu      debug_microOp(wbIdx).debugInfo.issueTime := wb.bits.debugInfo.issueTime
4723b739f49SXuan Hu      debug_microOp(wbIdx).debugInfo.writebackTime := wb.bits.debugInfo.writebackTime
4739aca92b9SYinan Xu
474b211808bShappy-lx      // debug for lqidx and sqidx
475141a6449SXuan Hu      debug_microOp(wbIdx).lqIdx := wb.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr))
476141a6449SXuan Hu      debug_microOp(wbIdx).sqIdx := wb.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr))
477b211808bShappy-lx
4789aca92b9SYinan Xu      val debug_Uop = debug_microOp(wbIdx)
4799aca92b9SYinan Xu      XSInfo(true.B,
4803b739f49SXuan Hu        p"writebacked pc 0x${Hexadecimal(debug_Uop.pc)} wen ${debug_Uop.rfWen} " +
481618b89e6Slewislzh          p"data 0x${Hexadecimal(wb.bits.data(0))} ldst ${debug_Uop.ldest} pdst ${debug_Uop.pdest} " +
4823b739f49SXuan Hu          p"skip ${wb.bits.debug.isMMIO} robIdx: ${wb.bits.robIdx}\n"
4839aca92b9SYinan Xu      )
4849aca92b9SYinan Xu    }
4859aca92b9SYinan Xu  }
4863b739f49SXuan Hu
4873b739f49SXuan Hu  val writebackNum = PopCount(exuWBs.map(_.valid))
4889aca92b9SYinan Xu  XSInfo(writebackNum =/= 0.U, "writebacked %d insts\n", writebackNum)
4899aca92b9SYinan Xu
490e4f69d78Ssfencevma  for (i <- 0 until LoadPipelineWidth) {
491e4f69d78Ssfencevma    when(RegNext(io.lsq.mmio(i))) {
492780712aaSxiaofeibao-xjtu      robEntries(RegEnable(io.lsq.uop(i).robIdx, io.lsq.mmio(i)).value).mmio := true.B
493e4f69d78Ssfencevma    }
494e4f69d78Ssfencevma  }
4959aca92b9SYinan Xu
496780712aaSxiaofeibao-xjtu
4979aca92b9SYinan Xu  /**
4989aca92b9SYinan Xu   * RedirectOut: Interrupt and Exceptions
4999aca92b9SYinan Xu   */
500ffebba96Sxiao feibao  val deqDispatchData = robEntries(deqPtr.value)
5019aca92b9SYinan Xu  val debug_deqUop = debug_microOp(deqPtr.value)
5029aca92b9SYinan Xu
503571677c9Sxiaofeibao-xjtu  val deqPtrEntry = robDeqGroup(deqPtr.value(bankAddrWidth-1,0))
504571677c9Sxiaofeibao-xjtu  val deqPtrEntryValid = deqPtrEntry.commit_v
5059aca92b9SYinan Xu  val intrBitSetReg = RegNext(io.csr.intrBitSet)
506571677c9Sxiaofeibao-xjtu  val intrEnable = intrBitSetReg && !hasWaitForward && deqPtrEntry.interrupt_safe
507571677c9Sxiaofeibao-xjtu  val deqNeedFlush = deqPtrEntry.needFlush && deqPtrEntry.commit_v && deqPtrEntry.commit_w
508571677c9Sxiaofeibao-xjtu  val deqHitExceptionGenState = exceptionDataRead.valid && exceptionDataRead.bits.robIdx === deqPtr
509571677c9Sxiaofeibao-xjtu  val deqNeedFlushAndHitExceptionGenState = deqNeedFlush && deqHitExceptionGenState
510571677c9Sxiaofeibao-xjtu  val exceptionGenStateIsException = exceptionDataRead.bits.exceptionVec.asUInt.orR || exceptionDataRead.bits.singleStep || exceptionDataRead.bits.trigger.canFire
511571677c9Sxiaofeibao-xjtu  val deqHasException = deqNeedFlushAndHitExceptionGenState && exceptionGenStateIsException
512571677c9Sxiaofeibao-xjtu  val deqHasFlushPipe = deqNeedFlushAndHitExceptionGenState && exceptionDataRead.bits.flushPipe
513571677c9Sxiaofeibao-xjtu  val deqHasReplayInst = deqNeedFlushAndHitExceptionGenState && exceptionDataRead.bits.replayInst
51472951335SLi Qianruo
51584e47f35SLi Qianruo  XSDebug(deqHasException && exceptionDataRead.bits.singleStep, "Debug Mode: Deq has singlestep exception\n")
516f7af4c74Schengguanghui  XSDebug(deqHasException && exceptionDataRead.bits.trigger.getFrontendCanFire, "Debug Mode: Deq has frontend trigger exception\n")
517f7af4c74Schengguanghui  XSDebug(deqHasException && exceptionDataRead.bits.trigger.getBackendCanFire, "Debug Mode: Deq has backend trigger exception\n")
51884e47f35SLi Qianruo
519571677c9Sxiaofeibao-xjtu  val isFlushPipe = deqPtrEntry.commit_w && (deqHasFlushPipe || deqHasReplayInst)
5209aca92b9SYinan Xu
521571677c9Sxiaofeibao-xjtu  val isVsetFlushPipe = deqPtrEntry.commit_w && deqHasFlushPipe && exceptionDataRead.bits.isVset
522a8db15d8Sfdy  //  val needModifyFtqIdxOffset = isVsetFlushPipe && (vsetvlState === vs_waitFlush)
523a8db15d8Sfdy  val needModifyFtqIdxOffset = false.B
524a8db15d8Sfdy  io.isVsetFlushPipe := isVsetFlushPipe
525f4b2089aSYinan Xu  // io.flushOut will trigger redirect at the next cycle.
526f4b2089aSYinan Xu  // Block any redirect or commit at the next cycle.
527f4b2089aSYinan Xu  val lastCycleFlush = RegNext(io.flushOut.valid)
528f4b2089aSYinan Xu
529571677c9Sxiaofeibao-xjtu  io.flushOut.valid := (state === s_idle) && deqPtrEntryValid && (intrEnable || deqHasException || isFlushPipe) && !lastCycleFlush
530f4b2089aSYinan Xu  io.flushOut.bits := DontCare
53114a67055Ssfencevma  io.flushOut.bits.isRVC := deqDispatchData.isRVC
5324aa9ed34Sfdy  io.flushOut.bits.robIdx := Mux(needModifyFtqIdxOffset, firstVInstrRobIdx, deqPtr)
5334aa9ed34Sfdy  io.flushOut.bits.ftqIdx := Mux(needModifyFtqIdxOffset, firstVInstrFtqPtr, deqDispatchData.ftqIdx)
5344aa9ed34Sfdy  io.flushOut.bits.ftqOffset := Mux(needModifyFtqIdxOffset, firstVInstrFtqOffset, deqDispatchData.ftqOffset)
535571677c9Sxiaofeibao-xjtu  io.flushOut.bits.level := Mux(deqHasReplayInst || intrEnable || deqHasException || needModifyFtqIdxOffset, RedirectLevel.flush, RedirectLevel.flushAfter) // TODO use this to implement "exception next"
536f4b2089aSYinan Xu  io.flushOut.bits.interrupt := true.B
5379aca92b9SYinan Xu  XSPerfAccumulate("interrupt_num", io.flushOut.valid && intrEnable)
538571677c9Sxiaofeibao-xjtu  XSPerfAccumulate("exception_num", io.flushOut.valid && deqHasException)
5399aca92b9SYinan Xu  XSPerfAccumulate("flush_pipe_num", io.flushOut.valid && isFlushPipe)
5409aca92b9SYinan Xu  XSPerfAccumulate("replay_inst_num", io.flushOut.valid && isFlushPipe && deqHasReplayInst)
5419aca92b9SYinan Xu
542571677c9Sxiaofeibao-xjtu  val exceptionHappen = (state === s_idle) && deqPtrEntryValid && (intrEnable || deqHasException) && !lastCycleFlush
5439aca92b9SYinan Xu  io.exception.valid := RegNext(exceptionHappen)
5443b739f49SXuan Hu  io.exception.bits.pc := RegEnable(debug_deqUop.pc, exceptionHappen)
5456f483f86SXuan Hu  io.exception.bits.gpaddr := io.readGPAMemData
5463b739f49SXuan Hu  io.exception.bits.instr := RegEnable(debug_deqUop.instr, exceptionHappen)
5473b739f49SXuan Hu  io.exception.bits.commitType := RegEnable(deqDispatchData.commitType, exceptionHappen)
5483b739f49SXuan Hu  io.exception.bits.exceptionVec := RegEnable(exceptionDataRead.bits.exceptionVec, exceptionHappen)
5493b739f49SXuan Hu  io.exception.bits.singleStep := RegEnable(exceptionDataRead.bits.singleStep, exceptionHappen)
5503b739f49SXuan Hu  io.exception.bits.crossPageIPFFix := RegEnable(exceptionDataRead.bits.crossPageIPFFix, exceptionHappen)
5519aca92b9SYinan Xu  io.exception.bits.isInterrupt := RegEnable(intrEnable, exceptionHappen)
552e25e4d90SXuan Hu  io.exception.bits.isHls := RegEnable(deqDispatchData.isHls, exceptionHappen)
553780712aaSxiaofeibao-xjtu  io.exception.bits.vls := RegEnable(robEntries(deqPtr.value).vls, exceptionHappen)
554f7af4c74Schengguanghui  io.exception.bits.trigger := RegEnable(exceptionDataRead.bits.trigger, exceptionHappen)
5559aca92b9SYinan Xu
5566f483f86SXuan Hu  // data will be one cycle after valid
5576f483f86SXuan Hu  io.readGPAMemAddr.valid := exceptionHappen
5586f483f86SXuan Hu  io.readGPAMemAddr.bits.ftqPtr := exceptionDataRead.bits.ftqPtr
5596f483f86SXuan Hu  io.readGPAMemAddr.bits.ftqOffset := exceptionDataRead.bits.ftqOffset
5606f483f86SXuan Hu
5619aca92b9SYinan Xu  XSDebug(io.flushOut.valid,
5623b739f49SXuan Hu    p"generate redirect: pc 0x${Hexadecimal(io.exception.bits.pc)} intr $intrEnable " +
563571677c9Sxiaofeibao-xjtu      p"excp $deqHasException flushPipe $isFlushPipe " +
5649aca92b9SYinan Xu      p"Trap_target 0x${Hexadecimal(io.csr.trapTarget)} exceptionVec ${Binary(exceptionDataRead.bits.exceptionVec.asUInt)}\n")
5659aca92b9SYinan Xu
5669aca92b9SYinan Xu
5679aca92b9SYinan Xu  /**
5689aca92b9SYinan Xu   * Commits (and walk)
5699aca92b9SYinan Xu   * They share the same width.
5709aca92b9SYinan Xu   */
571780712aaSxiaofeibao-xjtu  // T redirect.valid, T+1 use walkPtrVec read robEntries, T+2 start walk, shouldWalkVec used in T+2
572780712aaSxiaofeibao-xjtu  val shouldWalkVec = Wire(Vec(CommitWidth,Bool()))
573780712aaSxiaofeibao-xjtu  val walkingPtrVec = RegNext(walkPtrVec)
574780712aaSxiaofeibao-xjtu  when(io.redirect.valid){
575780712aaSxiaofeibao-xjtu    shouldWalkVec := 0.U.asTypeOf(shouldWalkVec)
576780712aaSxiaofeibao-xjtu  }.elsewhen(RegNext(io.redirect.valid)){
577780712aaSxiaofeibao-xjtu    shouldWalkVec := 0.U.asTypeOf(shouldWalkVec)
578780712aaSxiaofeibao-xjtu  }.elsewhen(state === s_walk){
579780712aaSxiaofeibao-xjtu    shouldWalkVec := VecInit(walkingPtrVec.map(_ <= lastWalkPtr).zip(donotNeedWalk).map(x => x._1 && !x._2))
580780712aaSxiaofeibao-xjtu  }.otherwise(
581780712aaSxiaofeibao-xjtu    shouldWalkVec := 0.U.asTypeOf(shouldWalkVec)
582780712aaSxiaofeibao-xjtu  )
583c0f8424bSzhanglyGit  val walkFinished = walkPtrTrue > lastWalkPtr
58465f65924SXuan Hu  rab.io.fromRob.walkEnd := state === s_walk && walkFinished
5854c7680e0SXuan Hu  vtypeBuffer.io.fromRob.walkEnd := state === s_walk && walkFinished
5869aca92b9SYinan Xu
5879aca92b9SYinan Xu  require(RenameWidth <= CommitWidth)
5889aca92b9SYinan Xu
5899aca92b9SYinan Xu  // wiring to csr
590f1ba628bSHaojin Tang  val (wflags, dirtyFs) = (0 until CommitWidth).map(i => {
5916474c47fSYinan Xu    val v = io.commits.commitValid(i)
5929aca92b9SYinan Xu    val info = io.commits.info(i)
593780712aaSxiaofeibao-xjtu    (v & info.wflags, v & info.dirtyFs)
5949aca92b9SYinan Xu  }).unzip
5959aca92b9SYinan Xu  val fflags = Wire(Valid(UInt(5.W)))
5966474c47fSYinan Xu  fflags.valid := io.commits.isCommit && VecInit(wflags).asUInt.orR
5979aca92b9SYinan Xu  fflags.bits := wflags.zip(fflagsDataRead).map({
5989aca92b9SYinan Xu    case (w, f) => Mux(w, f, 0.U)
5999aca92b9SYinan Xu  }).reduce(_ | _)
6003af3539fSZiyue Zhang  val dirtyVs = (0 until CommitWidth).map(i => {
6013af3539fSZiyue Zhang    val v = io.commits.commitValid(i)
6023af3539fSZiyue Zhang    val info = io.commits.info(i)
6033af3539fSZiyue Zhang    v & info.dirtyVs
6043af3539fSZiyue Zhang  })
605f1ba628bSHaojin Tang  val dirty_fs = io.commits.isCommit && VecInit(dirtyFs).asUInt.orR
6063af3539fSZiyue Zhang  val dirty_vs = io.commits.isCommit && VecInit(dirtyVs).asUInt.orR
6079aca92b9SYinan Xu
6085110577fSZiyue Zhang  val resetVstart = dirty_vs && !io.vstartIsZero
6095110577fSZiyue Zhang
6105110577fSZiyue Zhang  io.csr.vstart.valid := RegNext(Mux(exceptionHappen, exceptionDataRead.bits.vstartEn, resetVstart))
6115110577fSZiyue Zhang  io.csr.vstart.bits := RegNext(Mux(exceptionHappen, exceptionDataRead.bits.vstart, 0.U))
6125110577fSZiyue Zhang
613a8db15d8Sfdy  val vxsat = Wire(Valid(Bool()))
614a8db15d8Sfdy  vxsat.valid := io.commits.isCommit && vxsat.bits
615a8db15d8Sfdy  vxsat.bits := io.commits.commitValid.zip(vxsatDataRead).map {
616a8db15d8Sfdy    case (valid, vxsat) => valid & vxsat
617a8db15d8Sfdy  }.reduce(_ | _)
618a8db15d8Sfdy
6199aca92b9SYinan Xu  // when mispredict branches writeback, stop commit in the next 2 cycles
6209aca92b9SYinan Xu  // TODO: don't check all exu write back
6213b739f49SXuan Hu  val misPredWb = Cat(VecInit(redirectWBs.map(wb =>
6222f2ee3b1SXuan Hu    wb.bits.redirect.get.bits.cfiUpdate.isMisPred && wb.bits.redirect.get.valid && wb.valid
62383ba63b3SXuan Hu  ).toSeq)).orR
6249aca92b9SYinan Xu  val misPredBlockCounter = Reg(UInt(3.W))
6259aca92b9SYinan Xu  misPredBlockCounter := Mux(misPredWb,
6269aca92b9SYinan Xu    "b111".U,
6279aca92b9SYinan Xu    misPredBlockCounter >> 1.U
6289aca92b9SYinan Xu  )
6299aca92b9SYinan Xu  val misPredBlock = misPredBlockCounter(0)
630571677c9Sxiaofeibao-xjtu  val deqFlushBlockCounter = Reg(UInt(3.W))
631571677c9Sxiaofeibao-xjtu  val deqFlushBlock = deqFlushBlockCounter(0)
6327c24a7e1Sxiaofeibao  val deqHasFlushed = RegInit(false.B)
6337c24a7e1Sxiaofeibao  val deqHasCommitted = io.commits.isCommit && io.commits.commitValid(0)
634571677c9Sxiaofeibao-xjtu  val deqHitRedirectReg = RegNext(io.redirect.valid && io.redirect.bits.robIdx === deqPtr)
635571677c9Sxiaofeibao-xjtu  when(deqNeedFlush && deqHitRedirectReg){
636571677c9Sxiaofeibao-xjtu    deqFlushBlockCounter := "b111".U
637571677c9Sxiaofeibao-xjtu  }.otherwise{
638571677c9Sxiaofeibao-xjtu    deqFlushBlockCounter := deqFlushBlockCounter >> 1.U
639571677c9Sxiaofeibao-xjtu  }
6407c24a7e1Sxiaofeibao  when(deqHasCommitted){
641571677c9Sxiaofeibao-xjtu    deqHasFlushed := false.B
6427c24a7e1Sxiaofeibao  }.elsewhen(deqNeedFlush && io.flushOut.valid){
6437c24a7e1Sxiaofeibao    deqHasFlushed := true.B
644571677c9Sxiaofeibao-xjtu  }
6457c24a7e1Sxiaofeibao  val blockCommit = misPredBlock || lastCycleFlush || hasWFI || io.redirect.valid || (deqNeedFlush && !deqHasFlushed) || deqFlushBlock
6469aca92b9SYinan Xu
647ccfddc82SHaojin Tang  io.commits.isWalk := state === s_walk
6486474c47fSYinan Xu  io.commits.isCommit := state === s_idle && !blockCommit
649780712aaSxiaofeibao-xjtu
650780712aaSxiaofeibao-xjtu  val walk_v = VecInit(walkingPtrVec.map(ptr => robEntries(ptr.value).valid))
651780712aaSxiaofeibao-xjtu  val commit_vDeqGroup = VecInit(robDeqGroup.map(_.commit_v))
652780712aaSxiaofeibao-xjtu  val commit_wDeqGroup = VecInit(robDeqGroup.map(_.commit_w))
653780712aaSxiaofeibao-xjtu  val realCommitLast = deqPtrVec(0).lineHeadPtr + Fill(bankAddrWidth, 1.U)
654780712aaSxiaofeibao-xjtu  val commit_block = VecInit((0 until CommitWidth).map(i => !commit_wDeqGroup(i) && !hasCommitted(i)))
655571677c9Sxiaofeibao-xjtu  val allowOnlyOneCommit = VecInit(robDeqGroup.map(x => x.commit_v && x.needFlush)).asUInt.orR || intrBitSetReg
6569aca92b9SYinan Xu  // for instructions that may block others, we don't allow them to commit
657780712aaSxiaofeibao-xjtu  io.commits.commitValid := PriorityMux(commitValidThisLine, (0 until CommitWidth).map(i => (commitValidThisLine.asUInt >> i).asUInt.asTypeOf(io.commits.commitValid)))
658571677c9Sxiaofeibao-xjtu
6599aca92b9SYinan Xu  for (i <- 0 until CommitWidth) {
6609aca92b9SYinan Xu    // defaults: state === s_idle and instructions commit
6619aca92b9SYinan Xu    // when intrBitSetReg, allow only one instruction to commit at each clock cycle
662571677c9Sxiaofeibao-xjtu    val isBlocked = intrEnable || (deqNeedFlush && !deqHasFlushed && !deqHasFlushPipe)
663780712aaSxiaofeibao-xjtu    val isBlockedByOlder = if (i != 0) commit_block.asUInt(i, 0).orR || allowOnlyOneCommit && !hasCommitted.asUInt(i - 1, 0).andR else false.B
664780712aaSxiaofeibao-xjtu    commitValidThisLine(i) := commit_vDeqGroup(i) && commit_wDeqGroup(i) && !isBlocked && !isBlockedByOlder && !hasCommitted(i)
665780712aaSxiaofeibao-xjtu    io.commits.info(i) := commitInfo(i)
666fa7f2c26STang Haojin    io.commits.robIdx(i) := deqPtrVec(i)
6679aca92b9SYinan Xu
6686474c47fSYinan Xu    io.commits.walkValid(i) := shouldWalkVec(i)
669935edac4STang Haojin    when(state === s_walk) {
6706474c47fSYinan Xu      when(io.commits.isWalk && state === s_walk && shouldWalkVec(i)) {
671ef8fa011SXuan Hu        XSError(!walk_v(i), s"The walking entry($i) should be valid\n")
6726474c47fSYinan Xu      }
6739aca92b9SYinan Xu    }
6749aca92b9SYinan Xu
6756474c47fSYinan Xu    XSInfo(io.commits.isCommit && io.commits.commitValid(i),
676c61abc0cSXuan Hu      "retired pc %x wen %d ldest %d pdest %x data %x fflags: %b vxsat: %b\n",
6773b739f49SXuan Hu      debug_microOp(deqPtrVec(i).value).pc,
6789aca92b9SYinan Xu      io.commits.info(i).rfWen,
679780712aaSxiaofeibao-xjtu      io.commits.info(i).debug_ldest.getOrElse(0.U),
680780712aaSxiaofeibao-xjtu      io.commits.info(i).debug_pdest.getOrElse(0.U),
6819aca92b9SYinan Xu      debug_exuData(deqPtrVec(i).value),
682a8db15d8Sfdy      fflagsDataRead(i),
683a8db15d8Sfdy      vxsatDataRead(i)
6849aca92b9SYinan Xu    )
6856474c47fSYinan Xu    XSInfo(state === s_walk && io.commits.walkValid(i), "walked pc %x wen %d ldst %d data %x\n",
6863b739f49SXuan Hu      debug_microOp(walkPtrVec(i).value).pc,
6879aca92b9SYinan Xu      io.commits.info(i).rfWen,
688780712aaSxiaofeibao-xjtu      io.commits.info(i).debug_ldest.getOrElse(0.U),
6899aca92b9SYinan Xu      debug_exuData(walkPtrVec(i).value)
6909aca92b9SYinan Xu    )
6919aca92b9SYinan Xu  }
6929aca92b9SYinan Xu
693a8db15d8Sfdy  // sync fflags/dirty_fs/vxsat to csr
694056ddc44SXuan Hu  io.csr.fflags   := RegNextWithEnable(fflags)
695056ddc44SXuan Hu  io.csr.dirty_fs := GatedValidRegNext(dirty_fs)
696056ddc44SXuan Hu  io.csr.dirty_vs := GatedValidRegNext(dirty_vs)
697056ddc44SXuan Hu  io.csr.vxsat    := RegNextWithEnable(vxsat)
6989aca92b9SYinan Xu
6999aca92b9SYinan Xu  // commit load/store to lsq
7006474c47fSYinan Xu  val ldCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.LOAD))
70186c54d62SXuan Hu  // TODO: Check if meet the require that only set scommit when commit scala store uop
70225df626eSgood-circle  val stCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.STORE && !robEntries(deqPtrVec(i).value).vls ))
70320a5248fSzhanglinjuan  val deqPtrVec_next = Wire(Vec(CommitWidth, Output(new RobPtr)))
7046474c47fSYinan Xu  io.lsq.lcommit := RegNext(Mux(io.commits.isCommit, PopCount(ldCommitVec), 0.U))
7056474c47fSYinan Xu  io.lsq.scommit := RegNext(Mux(io.commits.isCommit, PopCount(stCommitVec), 0.U))
7066474c47fSYinan Xu  // indicate a pending load or store
707780712aaSxiaofeibao-xjtu  io.lsq.pendingld := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.LOAD && robEntries(deqPtr.value).valid && robEntries(deqPtr.value).mmio)
708552da88aSXuan Hu  // TODO: Check if need deassert pendingst when it is vst
709780712aaSxiaofeibao-xjtu  io.lsq.pendingst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && robEntries(deqPtr.value).valid)
710552da88aSXuan Hu  // TODO: Check if set correctly when vector store is at the head of ROB
71125df626eSgood-circle  io.lsq.pendingVst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && robEntries(deqPtr.value).valid && robEntries(deqPtr.value).vls)
7126474c47fSYinan Xu  io.lsq.commit := RegNext(io.commits.isCommit && io.commits.commitValid(0))
713e4f69d78Ssfencevma  io.lsq.pendingPtr := RegNext(deqPtr)
71420a5248fSzhanglinjuan  io.lsq.pendingPtrNext := RegNext(deqPtrVec_next.head)
7159aca92b9SYinan Xu
7169aca92b9SYinan Xu  /**
7179aca92b9SYinan Xu   * state changes
718ccfddc82SHaojin Tang   * (1) redirect: switch to s_walk
719ccfddc82SHaojin Tang   * (2) walk: when walking comes to the end, switch to s_idle
7209aca92b9SYinan Xu   */
7214c7680e0SXuan Hu  val state_next = Mux(
722780712aaSxiaofeibao-xjtu    io.redirect.valid || RegNext(io.redirect.valid), s_walk,
7234c7680e0SXuan Hu    Mux(
7244c7680e0SXuan Hu      state === s_walk && walkFinished && rab.io.status.walkEnd && vtypeBuffer.io.status.walkEnd, s_idle,
7254c7680e0SXuan Hu      state
7264c7680e0SXuan Hu    )
7274c7680e0SXuan Hu  )
7287e8294acSYinan Xu  XSPerfAccumulate("s_idle_to_idle", state === s_idle && state_next === s_idle)
7297e8294acSYinan Xu  XSPerfAccumulate("s_idle_to_walk", state === s_idle && state_next === s_walk)
7307e8294acSYinan Xu  XSPerfAccumulate("s_walk_to_idle", state === s_walk && state_next === s_idle)
7317e8294acSYinan Xu  XSPerfAccumulate("s_walk_to_walk", state === s_walk && state_next === s_walk)
7329aca92b9SYinan Xu  state := state_next
7339aca92b9SYinan Xu
7349aca92b9SYinan Xu  /**
7359aca92b9SYinan Xu   * pointers and counters
7369aca92b9SYinan Xu   */
737780712aaSxiaofeibao-xjtu  val deqPtrGenModule = Module(new NewRobDeqPtrWrapper)
7389aca92b9SYinan Xu  deqPtrGenModule.io.state := state
739cda1c534Sxiaofeibao-xjtu  deqPtrGenModule.io.deq_v := commit_vDeqGroup
740cda1c534Sxiaofeibao-xjtu  deqPtrGenModule.io.deq_w := commit_wDeqGroup
7419aca92b9SYinan Xu  deqPtrGenModule.io.exception_state := exceptionDataRead
7429aca92b9SYinan Xu  deqPtrGenModule.io.intrBitSetReg := intrBitSetReg
7433b739f49SXuan Hu  deqPtrGenModule.io.hasNoSpecExec := hasWaitForward
744571677c9Sxiaofeibao-xjtu  deqPtrGenModule.io.allowOnlyOneCommit := allowOnlyOneCommit
7451bd36f96Sxiao feibao  deqPtrGenModule.io.interrupt_safe := robDeqGroup(deqPtr.value(bankAddrWidth-1,0)).interrupt_safe
7466474c47fSYinan Xu  deqPtrGenModule.io.blockCommit := blockCommit
747780712aaSxiaofeibao-xjtu  deqPtrGenModule.io.hasCommitted := hasCommitted
748780712aaSxiaofeibao-xjtu  deqPtrGenModule.io.allCommitted := allCommitted
7499aca92b9SYinan Xu  deqPtrVec := deqPtrGenModule.io.out
75020a5248fSzhanglinjuan  deqPtrVec_next := deqPtrGenModule.io.next_out
7519aca92b9SYinan Xu
7529aca92b9SYinan Xu  val enqPtrGenModule = Module(new RobEnqPtrWrapper)
7539aca92b9SYinan Xu  enqPtrGenModule.io.redirect := io.redirect
75444369838SXuan Hu  enqPtrGenModule.io.allowEnqueue := allowEnqueue && rab.io.canEnq
7559aca92b9SYinan Xu  enqPtrGenModule.io.hasBlockBackward := hasBlockBackward
756a8db15d8Sfdy  enqPtrGenModule.io.enq := VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop))
7576474c47fSYinan Xu  enqPtrVec := enqPtrGenModule.io.out
7589aca92b9SYinan Xu
7599aca92b9SYinan Xu  // next walkPtrVec:
7609aca92b9SYinan Xu  // (1) redirect occurs: update according to state
761ccfddc82SHaojin Tang  // (2) walk: move forwards
762780712aaSxiaofeibao-xjtu  val deqPtrReadBank = deqPtrVec_next(0).lineHeadPtr
763780712aaSxiaofeibao-xjtu  val deqPtrVecForWalk = VecInit((0 until CommitWidth).map(i => deqPtrReadBank + i.U))
764780712aaSxiaofeibao-xjtu  val snapPtrReadBank = snapshots(io.snpt.snptSelect)(0).lineHeadPtr
765780712aaSxiaofeibao-xjtu  val snapPtrVecForWalk = VecInit((0 until CommitWidth).map(i => snapPtrReadBank + i.U))
766c0f8424bSzhanglyGit  val walkPtrVec_next: Vec[RobPtr] = Mux(io.redirect.valid,
767780712aaSxiaofeibao-xjtu    Mux(io.snpt.useSnpt, snapPtrVecForWalk, deqPtrVecForWalk),
768780712aaSxiaofeibao-xjtu    Mux((state === s_walk) && !walkFinished, VecInit(walkPtrVec.map(_ + CommitWidth.U)), walkPtrVec)
7699aca92b9SYinan Xu  )
770c0f8424bSzhanglyGit  val walkPtrTrue_next: RobPtr = Mux(io.redirect.valid,
771c0f8424bSzhanglyGit    Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect)(0), deqPtrVec_next(0)),
772c0f8424bSzhanglyGit    Mux((state === s_walk) && !walkFinished, walkPtrVec_next.head, walkPtrTrue)
773c0f8424bSzhanglyGit  )
774780712aaSxiaofeibao-xjtu  walkPtrHead := walkPtrVec_next.head
7759aca92b9SYinan Xu  walkPtrVec := walkPtrVec_next
776c0f8424bSzhanglyGit  walkPtrTrue := walkPtrTrue_next
777780712aaSxiaofeibao-xjtu  // T io.redirect.valid, T+1 walkPtrLowBits update, T+2 donotNeedWalk update
778780712aaSxiaofeibao-xjtu  val walkPtrLowBits = Reg(UInt(bankAddrWidth.W))
779780712aaSxiaofeibao-xjtu  when(io.redirect.valid){
780780712aaSxiaofeibao-xjtu    walkPtrLowBits := Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect)(0).value(bankAddrWidth-1, 0), deqPtrVec_next(0).value(bankAddrWidth-1, 0))
781780712aaSxiaofeibao-xjtu  }
782780712aaSxiaofeibao-xjtu  when(io.redirect.valid) {
783780712aaSxiaofeibao-xjtu    donotNeedWalk := Fill(donotNeedWalk.length, true.B).asTypeOf(donotNeedWalk)
784780712aaSxiaofeibao-xjtu  }.elsewhen(RegNext(io.redirect.valid)){
785780712aaSxiaofeibao-xjtu    donotNeedWalk := (0 until CommitWidth).map(i => (i.U < walkPtrLowBits))
786c0f8424bSzhanglyGit  }.otherwise{
787780712aaSxiaofeibao-xjtu    donotNeedWalk := 0.U.asTypeOf(donotNeedWalk)
788c0f8424bSzhanglyGit  }
789cda1c534Sxiaofeibao-xjtu  walkDestSizeDeqGroup.zip(walkPtrVec_next).map {
790780712aaSxiaofeibao-xjtu    case (reg, ptrNext) => reg := robEntries(deqPtr.value).realDestSize
791cda1c534Sxiaofeibao-xjtu  }
79275b25016SYinan Xu  val numValidEntries = distanceBetween(enqPtr, deqPtr)
793a8db15d8Sfdy  val commitCnt = PopCount(io.commits.commitValid)
7949aca92b9SYinan Xu
795780712aaSxiaofeibao-xjtu  allowEnqueue := numValidEntries + dispatchNum <= (RobSize - CommitWidth).U
7969aca92b9SYinan Xu
797ccfddc82SHaojin Tang  val redirectWalkDistance = distanceBetween(io.redirect.bits.robIdx, deqPtrVec_next(0))
7989aca92b9SYinan Xu  when(io.redirect.valid) {
799dcf3a679STang Haojin    lastWalkPtr := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx - 1.U, io.redirect.bits.robIdx)
8009aca92b9SYinan Xu  }
8019aca92b9SYinan Xu
8029aca92b9SYinan Xu
8039aca92b9SYinan Xu  /**
8049aca92b9SYinan Xu   * States
8059aca92b9SYinan Xu   * We put all the stage bits changes here.
806780712aaSxiaofeibao-xjtu   *
8079aca92b9SYinan Xu   * All events: (1) enqueue (dispatch); (2) writeback; (3) cancel; (4) dequeue (commit);
8089aca92b9SYinan Xu   * All states: (1) valid; (2) writebacked; (3) flagBkup
8099aca92b9SYinan Xu   */
810cda1c534Sxiaofeibao-xjtu
811780712aaSxiaofeibao-xjtu  val deqPtrGroup = Wire(Vec(2 * CommitWidth, new RobPtr))
812780712aaSxiaofeibao-xjtu  deqPtrGroup.zipWithIndex.map { case (deq, i) => deq := deqPtrVec(0) + i.U }
8139aca92b9SYinan Xu  val commitReadAddr = Mux(state === s_idle, VecInit(deqPtrVec.map(_.value)), VecInit(walkPtrVec.map(_.value)))
8149aca92b9SYinan Xu
815780712aaSxiaofeibao-xjtu  val redirectValidReg = RegNext(io.redirect.valid)
816780712aaSxiaofeibao-xjtu  val redirectBegin = Reg(UInt(log2Up(RobSize).W))
817780712aaSxiaofeibao-xjtu  val redirectEnd = Reg(UInt(log2Up(RobSize).W))
818ccfddc82SHaojin Tang  when(io.redirect.valid){
819780712aaSxiaofeibao-xjtu    redirectBegin := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx.value - 1.U, io.redirect.bits.robIdx.value)
820780712aaSxiaofeibao-xjtu    redirectEnd := enqPtr.value
821ccfddc82SHaojin Tang  }
822780712aaSxiaofeibao-xjtu
823780712aaSxiaofeibao-xjtu  // update robEntries valid
824780712aaSxiaofeibao-xjtu  for (i <- 0 until RobSize) {
825780712aaSxiaofeibao-xjtu    val enqOH = VecInit(canEnqueue.zip(allocatePtrVec.map(_.value === i.U)).map(x => x._1 && x._2))
826780712aaSxiaofeibao-xjtu    val commitCond = io.commits.isCommit && io.commits.commitValid.zip(deqPtrVec.map(_.value === i.U)).map(x => x._1 && x._2).reduce(_ || _)
827780712aaSxiaofeibao-xjtu    assert(PopCount(enqOH) < 2.U, s"robEntries$i enqOH is not one hot")
828780712aaSxiaofeibao-xjtu    val needFlush = redirectValidReg && Mux(
829780712aaSxiaofeibao-xjtu      redirectEnd > redirectBegin,
830780712aaSxiaofeibao-xjtu      (i.U > redirectBegin) && (i.U < redirectEnd),
831780712aaSxiaofeibao-xjtu      (i.U > redirectBegin) || (i.U < redirectEnd)
832780712aaSxiaofeibao-xjtu    )
833780712aaSxiaofeibao-xjtu    when(reset.asBool) {
834780712aaSxiaofeibao-xjtu      robEntries(i).valid := false.B
835780712aaSxiaofeibao-xjtu    }.elsewhen(commitCond) {
836780712aaSxiaofeibao-xjtu      robEntries(i).valid := false.B
837780712aaSxiaofeibao-xjtu    }.elsewhen(enqOH.asUInt.orR && !io.redirect.valid) {
838780712aaSxiaofeibao-xjtu      robEntries(i).valid := true.B
839780712aaSxiaofeibao-xjtu    }.elsewhen(needFlush){
840780712aaSxiaofeibao-xjtu      robEntries(i).valid := false.B
8419aca92b9SYinan Xu    }
8429aca92b9SYinan Xu  }
8439aca92b9SYinan Xu
8448744445eSMaxpicca-Li  // debug_inst update
845870f462dSXuan Hu  for (i <- 0 until (LduCnt + StaCnt)) {
8468744445eSMaxpicca-Li    debug_lsInfo(io.debug_ls.debugLsInfo(i).s1_robIdx).s1SignalEnable(io.debug_ls.debugLsInfo(i))
8478744445eSMaxpicca-Li    debug_lsInfo(io.debug_ls.debugLsInfo(i).s2_robIdx).s2SignalEnable(io.debug_ls.debugLsInfo(i))
8484d931b73SYanqin Li    debug_lsInfo(io.debug_ls.debugLsInfo(i).s3_robIdx).s3SignalEnable(io.debug_ls.debugLsInfo(i))
8498744445eSMaxpicca-Li  }
850870f462dSXuan Hu  for (i <- 0 until LduCnt) {
851d2b20d1aSTang Haojin    debug_lsTopdownInfo(io.lsTopdownInfo(i).s1.robIdx).s1SignalEnable(io.lsTopdownInfo(i))
852d2b20d1aSTang Haojin    debug_lsTopdownInfo(io.lsTopdownInfo(i).s2.robIdx).s2SignalEnable(io.lsTopdownInfo(i))
853d2b20d1aSTang Haojin  }
8548744445eSMaxpicca-Li
855f7af4c74Schengguanghui  // status field: writebacked
856f7af4c74Schengguanghui  // enqueue logic set 6 writebacked to false
857f7af4c74Schengguanghui  for (i <- 0 until RenameWidth) {
858f7af4c74Schengguanghui    when(canEnqueue(i)) {
859f7af4c74Schengguanghui      val enqHasException = ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec).asUInt.orR
860f7af4c74Schengguanghui      val enqHasTriggerCanFire = io.enq.req(i).bits.trigger.getFrontendCanFire
861f7af4c74Schengguanghui      val enqIsWritebacked = io.enq.req(i).bits.eliminatedMove
862f7af4c74Schengguanghui      val isStu = FuType.isStore(io.enq.req(i).bits.fuType)
863780712aaSxiaofeibao-xjtu      robEntries(allocatePtrVec(i).value).commitTrigger := enqIsWritebacked && !enqHasException && !enqHasTriggerCanFire && !isStu
864f7af4c74Schengguanghui    }
865f7af4c74Schengguanghui  }
866f7af4c74Schengguanghui  when(exceptionGen.io.out.valid) {
867f7af4c74Schengguanghui    val wbIdx = exceptionGen.io.out.bits.robIdx.value
868780712aaSxiaofeibao-xjtu    robEntries(wbIdx).commitTrigger := true.B
869f7af4c74Schengguanghui  }
870f7af4c74Schengguanghui
8719aca92b9SYinan Xu  // writeback logic set numWbPorts writebacked to true
872a8db15d8Sfdy  val blockWbSeq = Wire(Vec(exuWBs.length, Bool()))
873a8db15d8Sfdy  blockWbSeq.map(_ := false.B)
874a8db15d8Sfdy  for ((wb, blockWb) <- exuWBs.zip(blockWbSeq)) {
8756ab6918fSYinan Xu    when(wb.valid) {
876f7af4c74Schengguanghui      val wbIdx = wb.bits.robIdx.value
8773b739f49SXuan Hu      val wbHasException = wb.bits.exceptionVec.getOrElse(0.U).asUInt.orR
878f7af4c74Schengguanghui      val wbHasTriggerCanFire = wb.bits.trigger.getOrElse(0.U).asTypeOf(io.enq.req(0).bits.trigger).getBackendCanFire //Todo: wb.bits.trigger.getHitBackend
8793b739f49SXuan Hu      val wbHasFlushPipe = wb.bits.flushPipe.getOrElse(false.B)
8803b739f49SXuan Hu      val wbHasReplayInst = wb.bits.replay.getOrElse(false.B) //Todo: && wb.bits.replayInst
881f7af4c74Schengguanghui      blockWb := wbHasException || wbHasFlushPipe || wbHasReplayInst || wbHasTriggerCanFire
882780712aaSxiaofeibao-xjtu      robEntries(wbIdx).commitTrigger := !blockWb
8839aca92b9SYinan Xu    }
8849aca92b9SYinan Xu  }
885a8db15d8Sfdy
886a8db15d8Sfdy  // if the first uop of an instruction is valid , write writebackedCounter
887a8db15d8Sfdy  val uopEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid)
888a8db15d8Sfdy  val instEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid && req.bits.firstUop)
889a8db15d8Sfdy  val enqNeedWriteRFSeq = io.enq.req.map(_.bits.needWriteRf)
890a8db15d8Sfdy  val enqRobIdxSeq = io.enq.req.map(req => req.bits.robIdx.value)
891f1e8fcb2SXuan Hu  val enqUopNumVec = VecInit(io.enq.req.map(req => req.bits.numUops))
8923235a9d8SZiyue-Zhang  val enqWBNumVec = VecInit(io.enq.req.map(req => req.bits.numWB))
893f1e8fcb2SXuan Hu  val enqEliminatedMoveVec = VecInit(io.enq.req.map(req => req.bits.eliminatedMove))
894a8db15d8Sfdy
895f1e8fcb2SXuan Hu  private val enqWriteStdVec: Vec[Bool] = VecInit(io.enq.req.map {
896f1e8fcb2SXuan Hu    req => FuType.isAMO(req.bits.fuType) || FuType.isStore(req.bits.fuType)
897f1e8fcb2SXuan Hu  })
898cda1c534Sxiaofeibao-xjtu  val fflags_wb = fflagsWBs
899cda1c534Sxiaofeibao-xjtu  val vxsat_wb = vxsatWBs
900a8db15d8Sfdy  for (i <- 0 until RobSize) {
901a8db15d8Sfdy
902a8db15d8Sfdy    val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === i.U)
903a8db15d8Sfdy    val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
904a8db15d8Sfdy    val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
905a8db15d8Sfdy    val instCanEnqFlag = Cat(instCanEnqSeq).orR
906780712aaSxiaofeibao-xjtu    val realDestEnqNum = PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map { case (writeFlag, valid) => writeFlag && valid })
907780712aaSxiaofeibao-xjtu    when(!robEntries(i).valid && instCanEnqFlag){
908780712aaSxiaofeibao-xjtu      robEntries(i).realDestSize := realDestEnqNum
90911a54ccaSsinsanction    }.elsewhen(robEntries(i).valid && Cat(uopCanEnqSeq).orR){
910780712aaSxiaofeibao-xjtu      robEntries(i).realDestSize := robEntries(i).realDestSize + realDestEnqNum
911780712aaSxiaofeibao-xjtu    }
912f1e8fcb2SXuan Hu    val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec)
9133235a9d8SZiyue-Zhang    val enqWBNum = PriorityMux(instCanEnqSeq, enqWBNumVec)
914f1e8fcb2SXuan Hu    val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec)
915f1e8fcb2SXuan Hu    val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec)
916a8db15d8Sfdy
917a8db15d8Sfdy    val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)
918a8db15d8Sfdy    val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map { case (canWb, blockWb) => canWb && !blockWb }
919f1e8fcb2SXuan Hu    val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U))
920571677c9Sxiaofeibao-xjtu    val wbCnt = Mux1H(canWbSeq, io.writebackNums.map(_.bits))
92189cc69c1STang Haojin
922571677c9Sxiaofeibao-xjtu    val canWbExceptionSeq = exceptionWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)
923571677c9Sxiaofeibao-xjtu    val needFlush = robEntries(i).needFlush
924571677c9Sxiaofeibao-xjtu    val needFlushWriteBack = Wire(Bool())
925571677c9Sxiaofeibao-xjtu    needFlushWriteBack := Mux1H(canWbExceptionSeq, io.writebackNeedFlush)
926571677c9Sxiaofeibao-xjtu    when(robEntries(i).valid){
927571677c9Sxiaofeibao-xjtu      needFlush := needFlush || needFlushWriteBack
928571677c9Sxiaofeibao-xjtu    }
92989cc69c1STang Haojin
930571677c9Sxiaofeibao-xjtu    when(robEntries(i).valid && (needFlush || needFlushWriteBack)) {
931f1e8fcb2SXuan Hu      // exception flush
932571677c9Sxiaofeibao-xjtu      robEntries(i).uopNum := robEntries(i).uopNum - wbCnt
933780712aaSxiaofeibao-xjtu      robEntries(i).stdWritebacked := true.B
934780712aaSxiaofeibao-xjtu    }.elsewhen(!robEntries(i).valid && instCanEnqFlag) {
935f1e8fcb2SXuan Hu      // enq set num of uops
936780712aaSxiaofeibao-xjtu      robEntries(i).uopNum := enqWBNum
937780712aaSxiaofeibao-xjtu      robEntries(i).stdWritebacked := Mux(enqWriteStd, false.B, true.B)
938780712aaSxiaofeibao-xjtu    }.elsewhen(robEntries(i).valid) {
939f1e8fcb2SXuan Hu      // update by writing back
940780712aaSxiaofeibao-xjtu      robEntries(i).uopNum := robEntries(i).uopNum - wbCnt
941780712aaSxiaofeibao-xjtu      assert(!(robEntries(i).uopNum - wbCnt > robEntries(i).uopNum), s"robEntries $i uopNum is overflow!")
942f1e8fcb2SXuan Hu      when(canStdWbSeq.asUInt.orR) {
943780712aaSxiaofeibao-xjtu        robEntries(i).stdWritebacked := true.B
944cda1c534Sxiaofeibao-xjtu      }
945f1e8fcb2SXuan Hu    }
946a8db15d8Sfdy
9473bc74e23SzhanglyGit    val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && writeback.bits.wflags.getOrElse(false.B))
94827c566d7SXuan Hu    val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _)
949780712aaSxiaofeibao-xjtu    robEntries(i).fflags := Mux(!robEntries(i).valid && instCanEnqFlag, 0.U, robEntries(i).fflags | fflagsRes)
950a8db15d8Sfdy
951a8db15d8Sfdy    val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)
95227c566d7SXuan Hu    val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _)
953780712aaSxiaofeibao-xjtu    robEntries(i).vxsat := Mux(!robEntries(i).valid && instCanEnqFlag, 0.U, robEntries(i).vxsat | vxsatRes)
9549aca92b9SYinan Xu  }
955780712aaSxiaofeibao-xjtu
956780712aaSxiaofeibao-xjtu  // begin update robBanksRdata
957780712aaSxiaofeibao-xjtu  val robBanksRdata = VecInit(robBanksRdataThisLine ++ robBanksRdataNextLine)
958780712aaSxiaofeibao-xjtu  val needUpdate = Wire(Vec(2 * CommitWidth, new RobEntryBundle))
959780712aaSxiaofeibao-xjtu  needUpdate := VecInit(robBanksRdataThisLine ++ robBanksRdataNextLine)
960780712aaSxiaofeibao-xjtu  val needUpdateRobIdx = robIdxThisLine ++ robIdxNextLine
961cda1c534Sxiaofeibao-xjtu  for (i <- 0 until 2 * CommitWidth) {
962780712aaSxiaofeibao-xjtu    val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === needUpdateRobIdx(i))
963cda1c534Sxiaofeibao-xjtu    val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
964cda1c534Sxiaofeibao-xjtu    val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
965cda1c534Sxiaofeibao-xjtu    val instCanEnqFlag = Cat(instCanEnqSeq).orR
966780712aaSxiaofeibao-xjtu    val realDestEnqNum = PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map { case (writeFlag, valid) => writeFlag && valid })
967780712aaSxiaofeibao-xjtu    when(!needUpdate(i).valid && instCanEnqFlag) {
968780712aaSxiaofeibao-xjtu      needUpdate(i).realDestSize := realDestEnqNum
969780712aaSxiaofeibao-xjtu    }.elsewhen(needUpdate(i).valid && instCanEnqFlag) {
970780712aaSxiaofeibao-xjtu      needUpdate(i).realDestSize := robBanksRdata(i).realDestSize + realDestEnqNum
971cda1c534Sxiaofeibao-xjtu    }
972780712aaSxiaofeibao-xjtu    val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec)
973780712aaSxiaofeibao-xjtu    val enqWBNum = PriorityMux(instCanEnqSeq, enqWBNumVec)
974780712aaSxiaofeibao-xjtu    val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec)
975780712aaSxiaofeibao-xjtu    val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec)
976780712aaSxiaofeibao-xjtu
977780712aaSxiaofeibao-xjtu    val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i))
978780712aaSxiaofeibao-xjtu    val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map { case (canWb, blockWb) => canWb && !blockWb }
979780712aaSxiaofeibao-xjtu    val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i)))
980571677c9Sxiaofeibao-xjtu    val wbCnt = Mux1H(canWbSeq, io.writebackNums.map(_.bits))
981780712aaSxiaofeibao-xjtu
982571677c9Sxiaofeibao-xjtu    val canWbExceptionSeq = exceptionWBs.map(writeback => writeback.valid && (writeback.bits.robIdx.value === needUpdateRobIdx(i)))
983571677c9Sxiaofeibao-xjtu    val needFlush = robBanksRdata(i).needFlush
984571677c9Sxiaofeibao-xjtu    val needFlushWriteBack = Wire(Bool())
985571677c9Sxiaofeibao-xjtu    needFlushWriteBack := Mux1H(canWbExceptionSeq, io.writebackNeedFlush)
986571677c9Sxiaofeibao-xjtu    when(needUpdate(i).valid) {
987571677c9Sxiaofeibao-xjtu      needUpdate(i).needFlush := needFlush || needFlushWriteBack
988571677c9Sxiaofeibao-xjtu    }
989780712aaSxiaofeibao-xjtu
990571677c9Sxiaofeibao-xjtu    when(needUpdate(i).valid && (needFlush || needFlushWriteBack)) {
991780712aaSxiaofeibao-xjtu      // exception flush
992571677c9Sxiaofeibao-xjtu      needUpdate(i).uopNum := robBanksRdata(i).uopNum - wbCnt
993780712aaSxiaofeibao-xjtu      needUpdate(i).stdWritebacked := true.B
994780712aaSxiaofeibao-xjtu    }.elsewhen(!needUpdate(i).valid && instCanEnqFlag) {
995780712aaSxiaofeibao-xjtu      // enq set num of uops
996780712aaSxiaofeibao-xjtu      needUpdate(i).uopNum := enqWBNum
997780712aaSxiaofeibao-xjtu      needUpdate(i).stdWritebacked := Mux(enqWriteStd, false.B, true.B)
998780712aaSxiaofeibao-xjtu    }.elsewhen(needUpdate(i).valid) {
999780712aaSxiaofeibao-xjtu      // update by writing back
1000780712aaSxiaofeibao-xjtu      needUpdate(i).uopNum := robBanksRdata(i).uopNum - wbCnt
1001780712aaSxiaofeibao-xjtu      when(canStdWbSeq.asUInt.orR) {
1002780712aaSxiaofeibao-xjtu        needUpdate(i).stdWritebacked := true.B
10039aca92b9SYinan Xu      }
10049aca92b9SYinan Xu    }
10059aca92b9SYinan Xu
1006780712aaSxiaofeibao-xjtu    val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i) && writeback.bits.wflags.getOrElse(false.B))
1007780712aaSxiaofeibao-xjtu    val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _)
1008780712aaSxiaofeibao-xjtu    needUpdate(i).fflags := Mux(!robBanksRdata(i).valid && instCanEnqFlag, 0.U, robBanksRdata(i).fflags | fflagsRes)
1009780712aaSxiaofeibao-xjtu
1010780712aaSxiaofeibao-xjtu    val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i))
1011780712aaSxiaofeibao-xjtu    val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _)
1012780712aaSxiaofeibao-xjtu    needUpdate(i).vxsat := Mux(!robBanksRdata(i).valid && instCanEnqFlag, 0.U, robBanksRdata(i).vxsat | vxsatRes)
1013780712aaSxiaofeibao-xjtu  }
1014780712aaSxiaofeibao-xjtu  robBanksRdataThisLineUpdate := VecInit(needUpdate.take(8))
1015780712aaSxiaofeibao-xjtu  robBanksRdataNextLineUpdate := VecInit(needUpdate.drop(8))
1016780712aaSxiaofeibao-xjtu  // end update robBanksRdata
1017780712aaSxiaofeibao-xjtu
1018e8009193SYinan Xu  // interrupt_safe
1019e8009193SYinan Xu  for (i <- 0 until RenameWidth) {
1020e8009193SYinan Xu    // We RegNext the updates for better timing.
1021e8009193SYinan Xu    // Note that instructions won't change the system's states in this cycle.
1022e8009193SYinan Xu    when(RegNext(canEnqueue(i))) {
1023e8009193SYinan Xu      // For now, we allow non-load-store instructions to trigger interrupts
1024e8009193SYinan Xu      // For MMIO instructions, they should not trigger interrupts since they may
1025e8009193SYinan Xu      // be sent to lower level before it writes back.
1026e8009193SYinan Xu      // However, we cannot determine whether a load/store instruction is MMIO.
1027e8009193SYinan Xu      // Thus, we don't allow load/store instructions to trigger an interrupt.
1028e8009193SYinan Xu      // TODO: support non-MMIO load-store instructions to trigger interrupts
1029*c7ffa892Speixiaokun      val allow_interrupts = !CommitType.isLoadStore(io.enq.req(i).bits.commitType) && !FuType.isFence(io.enq.req(i).bits.fuType) && !FuType.isCsr(io.enq.req(i).bits.fuType)
1030780712aaSxiaofeibao-xjtu      robEntries(RegEnable(allocatePtrVec(i).value, canEnqueue(i))).interrupt_safe := RegEnable(allow_interrupts, canEnqueue(i))
1031e8009193SYinan Xu    }
1032e8009193SYinan Xu  }
10339aca92b9SYinan Xu
10349aca92b9SYinan Xu  /**
10359aca92b9SYinan Xu   * read and write of data modules
10369aca92b9SYinan Xu   */
10379aca92b9SYinan Xu  val commitReadAddr_next = Mux(state_next === s_idle,
10389aca92b9SYinan Xu    VecInit(deqPtrVec_next.map(_.value)),
10399aca92b9SYinan Xu    VecInit(walkPtrVec_next.map(_.value))
10409aca92b9SYinan Xu  )
10419aca92b9SYinan Xu
10429aca92b9SYinan Xu  exceptionGen.io.redirect <> io.redirect
10439aca92b9SYinan Xu  exceptionGen.io.flush := io.flushOut.valid
1044a8db15d8Sfdy
1045a8db15d8Sfdy  val canEnqueueEG = VecInit(io.enq.req.map(req => req.valid && io.enq.canAccept))
10469aca92b9SYinan Xu  for (i <- 0 until RenameWidth) {
1047a8db15d8Sfdy    exceptionGen.io.enq(i).valid := canEnqueueEG(i)
10489aca92b9SYinan Xu    exceptionGen.io.enq(i).bits.robIdx := io.enq.req(i).bits.robIdx
10496f483f86SXuan Hu    exceptionGen.io.enq(i).bits.ftqPtr := io.enq.req(i).bits.ftqPtr
10506f483f86SXuan Hu    exceptionGen.io.enq(i).bits.ftqOffset := io.enq.req(i).bits.ftqOffset
10513b739f49SXuan Hu    exceptionGen.io.enq(i).bits.exceptionVec := ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec)
10523e8a0170SXuan Hu    exceptionGen.io.enq(i).bits.hasException := io.enq.req(i).bits.hasException
10533b739f49SXuan Hu    exceptionGen.io.enq(i).bits.flushPipe := io.enq.req(i).bits.flushPipe
1054d91483a6Sfdy    exceptionGen.io.enq(i).bits.isVset := io.enq.req(i).bits.isVset
1055d7dd1af1SLi Qianruo    exceptionGen.io.enq(i).bits.replayInst := false.B
10563b739f49SXuan Hu    XSError(canEnqueue(i) && io.enq.req(i).bits.replayInst, "enq should not set replayInst")
10573b739f49SXuan Hu    exceptionGen.io.enq(i).bits.singleStep := io.enq.req(i).bits.singleStep
10583b739f49SXuan Hu    exceptionGen.io.enq(i).bits.crossPageIPFFix := io.enq.req(i).bits.crossPageIPFFix
1059d7dd1af1SLi Qianruo    exceptionGen.io.enq(i).bits.trigger.clear()
10603b739f49SXuan Hu    exceptionGen.io.enq(i).bits.trigger.frontendHit := io.enq.req(i).bits.trigger.frontendHit
1061f7af4c74Schengguanghui    exceptionGen.io.enq(i).bits.trigger.frontendCanFire := io.enq.req(i).bits.trigger.frontendCanFire
1062e703da02SzhanglyGit    exceptionGen.io.enq(i).bits.vstartEn := false.B //DontCare
1063e703da02SzhanglyGit    exceptionGen.io.enq(i).bits.vstart := 0.U //DontCare
10649aca92b9SYinan Xu  }
10659aca92b9SYinan Xu
10666ab6918fSYinan Xu  println(s"ExceptionGen:")
10673b739f49SXuan Hu  println(s"num of exceptions: ${params.numException}")
10683b739f49SXuan Hu  require(exceptionWBs.length == exceptionGen.io.wb.length,
10693b739f49SXuan Hu    f"exceptionWBs.length: ${exceptionWBs.length}, " +
10703b739f49SXuan Hu      f"exceptionGen.io.wb.length: ${exceptionGen.io.wb.length}")
10713b739f49SXuan Hu  for (((wb, exc_wb), i) <- exceptionWBs.zip(exceptionGen.io.wb).zipWithIndex) {
10726ab6918fSYinan Xu    exc_wb.valid       := wb.valid
10733b739f49SXuan Hu    exc_wb.bits.robIdx := wb.bits.robIdx
10746f483f86SXuan Hu    // only enq inst use ftqPtr to read gpa
10756f483f86SXuan Hu    exc_wb.bits.ftqPtr          := 0.U.asTypeOf(exc_wb.bits.ftqPtr)
10766f483f86SXuan Hu    exc_wb.bits.ftqOffset       := 0.U.asTypeOf(exc_wb.bits.ftqOffset)
10773b739f49SXuan Hu    exc_wb.bits.exceptionVec    := wb.bits.exceptionVec.get
10783e8a0170SXuan Hu    exc_wb.bits.hasException    := wb.bits.exceptionVec.get.asUInt.orR // Todo: use io.writebackNeedFlush(i) instead
10793b739f49SXuan Hu    exc_wb.bits.flushPipe       := wb.bits.flushPipe.getOrElse(false.B)
10804aa9ed34Sfdy    exc_wb.bits.isVset          := false.B
10813b739f49SXuan Hu    exc_wb.bits.replayInst      := wb.bits.replay.getOrElse(false.B)
10826ab6918fSYinan Xu    exc_wb.bits.singleStep      := false.B
10836ab6918fSYinan Xu    exc_wb.bits.crossPageIPFFix := false.B
1084f7af4c74Schengguanghui    // TODO: make trigger configurable
1085f7af4c74Schengguanghui    val trigger = wb.bits.trigger.getOrElse(0.U).asTypeOf(exc_wb.bits.trigger)
1086f7af4c74Schengguanghui    exc_wb.bits.trigger.clear() // Don't care frontend timing, chain, hit and canFire
1087f7af4c74Schengguanghui    exc_wb.bits.trigger.backendHit := trigger.backendHit
1088f7af4c74Schengguanghui    exc_wb.bits.trigger.backendCanFire := trigger.backendCanFire
1089e703da02SzhanglyGit    exc_wb.bits.vstartEn := false.B //wb.bits.vstartEn.getOrElse(false.B) // todo need add vstart in ExuOutput
1090e703da02SzhanglyGit    exc_wb.bits.vstart := 0.U //wb.bits.vstart.getOrElse(0.U)
10913b739f49SXuan Hu    //    println(s"  [$i] ${configs.map(_.name)}: exception ${exceptionCases(i)}, " +
10923b739f49SXuan Hu    //      s"flushPipe ${configs.exists(_.flushPipe)}, " +
10933b739f49SXuan Hu    //      s"replayInst ${configs.exists(_.replayInst)}")
10949aca92b9SYinan Xu  }
10959aca92b9SYinan Xu
1096780712aaSxiaofeibao-xjtu  fflagsDataRead := (0 until CommitWidth).map(i => robEntries(deqPtrVec(i).value).fflags)
1097780712aaSxiaofeibao-xjtu  vxsatDataRead := (0 until CommitWidth).map(i => robEntries(deqPtrVec(i).value).vxsat)
1098d91483a6Sfdy
10996474c47fSYinan Xu  val instrCntReg = RegInit(0.U(64.W))
11006474c47fSYinan Xu  val fuseCommitCnt = PopCount(io.commits.commitValid.zip(io.commits.info).map { case (v, i) => RegNext(v && CommitType.isFused(i.commitType)) })
110189cc69c1STang Haojin  val trueCommitCnt = RegNext(io.commits.commitValid.zip(io.commits.info).map { case (v, i) => Mux(v, i.instrSize, 0.U) }.reduce(_ +& _)) +& fuseCommitCnt
11026474c47fSYinan Xu  val retireCounter = Mux(RegNext(io.commits.isCommit), trueCommitCnt, 0.U)
11036474c47fSYinan Xu  val instrCnt = instrCntReg + retireCounter
11046474c47fSYinan Xu  instrCntReg := instrCnt
11056474c47fSYinan Xu  io.csr.perfinfo.retiredInstr := retireCounter
11069aca92b9SYinan Xu  io.robFull := !allowEnqueue
1107cda1c534Sxiaofeibao-xjtu  io.headNotReady := commit_vDeqGroup.head && !commit_wDeqGroup.head
11089aca92b9SYinan Xu
11099aca92b9SYinan Xu  /**
11109aca92b9SYinan Xu   * debug info
11119aca92b9SYinan Xu   */
11129aca92b9SYinan Xu  XSDebug(p"enqPtr ${enqPtr} deqPtr ${deqPtr}\n")
11139aca92b9SYinan Xu  XSDebug("")
11142f2ee3b1SXuan Hu  XSError(isBefore(enqPtr, deqPtr) && !isFull(enqPtr, deqPtr), "\ndeqPtr is older than enqPtr!\n")
11159aca92b9SYinan Xu  for (i <- 0 until RobSize) {
1116780712aaSxiaofeibao-xjtu    XSDebug(false, !robEntries(i).valid, "-")
1117780712aaSxiaofeibao-xjtu    XSDebug(false, robEntries(i).valid && robEntries(i).isWritebacked, "w")
1118780712aaSxiaofeibao-xjtu    XSDebug(false, robEntries(i).valid && !robEntries(i).isWritebacked, "v")
11199aca92b9SYinan Xu  }
11209aca92b9SYinan Xu  XSDebug(false, true.B, "\n")
11219aca92b9SYinan Xu
11229aca92b9SYinan Xu  for (i <- 0 until RobSize) {
11239aca92b9SYinan Xu    if (i % 4 == 0) XSDebug("")
11243b739f49SXuan Hu    XSDebug(false, true.B, "%x ", debug_microOp(i).pc)
1125780712aaSxiaofeibao-xjtu    XSDebug(false, !robEntries(i).valid, "- ")
1126780712aaSxiaofeibao-xjtu    XSDebug(false, robEntries(i).valid && robEntries(i).isWritebacked, "w ")
1127780712aaSxiaofeibao-xjtu    XSDebug(false, robEntries(i).valid && !robEntries(i).isWritebacked, "v ")
11289aca92b9SYinan Xu    if (i % 4 == 3) XSDebug(false, true.B, "\n")
11299aca92b9SYinan Xu  }
11309aca92b9SYinan Xu
11316474c47fSYinan Xu  def ifCommit(counter: UInt): UInt = Mux(io.commits.isCommit, counter, 0.U)
1132780712aaSxiaofeibao-xjtu
11337e8294acSYinan Xu  def ifCommitReg(counter: UInt): UInt = Mux(RegNext(io.commits.isCommit), counter, 0.U)
11349aca92b9SYinan Xu
11359aca92b9SYinan Xu  val commitDebugUop = deqPtrVec.map(_.value).map(debug_microOp(_))
11369aca92b9SYinan Xu  XSPerfAccumulate("clock_cycle", 1.U)
1137e986c5deSXuan Hu  QueuePerf(RobSize, numValidEntries, numValidEntries === RobSize.U)
11389aca92b9SYinan Xu  XSPerfAccumulate("commitUop", ifCommit(commitCnt))
11397e8294acSYinan Xu  XSPerfAccumulate("commitInstr", ifCommitReg(trueCommitCnt))
1140ec9e6512Swakafa  XSPerfRolling("ipc", ifCommitReg(trueCommitCnt), 1000, clock, reset)
1141839e5512SZifei Zhang  XSPerfRolling("cpi", perfCnt = 1.U /*Cycle*/ , eventTrigger = ifCommitReg(trueCommitCnt), granularity = 1000, clock, reset)
1142780712aaSxiaofeibao-xjtu  val commitIsMove = commitInfo.map(_.isMove)
11436474c47fSYinan Xu  XSPerfAccumulate("commitInstrMove", ifCommit(PopCount(io.commits.commitValid.zip(commitIsMove).map { case (v, m) => v && m })))
11449aca92b9SYinan Xu  val commitMoveElim = commitDebugUop.map(_.debugInfo.eliminatedMove)
11456474c47fSYinan Xu  XSPerfAccumulate("commitInstrMoveElim", ifCommit(PopCount(io.commits.commitValid zip commitMoveElim map { case (v, e) => v && e })))
11467e8294acSYinan Xu  XSPerfAccumulate("commitInstrFused", ifCommitReg(fuseCommitCnt))
11479aca92b9SYinan Xu  val commitIsLoad = io.commits.info.map(_.commitType).map(_ === CommitType.LOAD)
11486474c47fSYinan Xu  val commitLoadValid = io.commits.commitValid.zip(commitIsLoad).map { case (v, t) => v && t }
11499aca92b9SYinan Xu  XSPerfAccumulate("commitInstrLoad", ifCommit(PopCount(commitLoadValid)))
115020edb3f7SWilliam Wang  val commitIsBranch = io.commits.info.map(_.commitType).map(_ === CommitType.BRANCH)
11516474c47fSYinan Xu  val commitBranchValid = io.commits.commitValid.zip(commitIsBranch).map { case (v, t) => v && t }
115220edb3f7SWilliam Wang  XSPerfAccumulate("commitInstrBranch", ifCommit(PopCount(commitBranchValid)))
1153780712aaSxiaofeibao-xjtu  val commitLoadWaitBit = commitInfo.map(_.loadWaitBit)
11549aca92b9SYinan Xu  XSPerfAccumulate("commitInstrLoadWait", ifCommit(PopCount(commitLoadValid.zip(commitLoadWaitBit).map { case (v, w) => v && w })))
11559aca92b9SYinan Xu  val commitIsStore = io.commits.info.map(_.commitType).map(_ === CommitType.STORE)
11566474c47fSYinan Xu  XSPerfAccumulate("commitInstrStore", ifCommit(PopCount(io.commits.commitValid.zip(commitIsStore).map { case (v, t) => v && t })))
1157780712aaSxiaofeibao-xjtu  XSPerfAccumulate("writeback", PopCount((0 until RobSize).map(i => robEntries(i).valid && robEntries(i).isWritebacked)))
1158c51eab43SYinan Xu  // XSPerfAccumulate("enqInstr", PopCount(io.dp1Req.map(_.fire)))
11599aca92b9SYinan Xu  // XSPerfAccumulate("d2rVnR", PopCount(io.dp1Req.map(p => p.valid && !p.ready)))
11606474c47fSYinan Xu  XSPerfAccumulate("walkInstr", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U))
1161e986c5deSXuan Hu  XSPerfAccumulate("walkCycleTotal", state === s_walk)
1162e986c5deSXuan Hu  XSPerfAccumulate("waitRabWalkEnd", state === s_walk && walkFinished && !rab.io.status.walkEnd)
1163e986c5deSXuan Hu  private val walkCycle = RegInit(0.U(8.W))
1164e986c5deSXuan Hu  private val waitRabWalkCycle = RegInit(0.U(8.W))
1165e986c5deSXuan Hu  walkCycle := Mux(io.redirect.valid, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U))
1166e986c5deSXuan Hu  waitRabWalkCycle := Mux(state === s_walk && walkFinished, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U))
1167e986c5deSXuan Hu
1168e986c5deSXuan Hu  XSPerfHistogram("walkRobCycleHist", walkCycle, state === s_walk && walkFinished, 0, 32)
1169e986c5deSXuan Hu  XSPerfHistogram("walkRabExtraCycleHist", waitRabWalkCycle, state === s_walk && walkFinished && rab.io.status.walkEnd, 0, 32)
1170e986c5deSXuan Hu  XSPerfHistogram("walkTotalCycleHist", walkCycle, state === s_walk && state_next === s_idle, 0, 32)
1171e986c5deSXuan Hu
1172780712aaSxiaofeibao-xjtu  private val deqNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).isWritebacked
1173780712aaSxiaofeibao-xjtu  private val deqStdNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).stdWritebacked
1174780712aaSxiaofeibao-xjtu  private val deqUopNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).isUopWritebacked
1175af4bdb08SXuan Hu  private val deqHeadInfo = debug_microOp(deqPtr.value)
11764b69927cSxiao feibao  val deqUopCommitType = debug_microOp(deqPtr.value).commitType
1177239413e5SXuan Hu
1178af4bdb08SXuan Hu  XSPerfAccumulate("waitAluCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.alu.U)
1179af4bdb08SXuan Hu  XSPerfAccumulate("waitMulCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.mul.U)
1180af4bdb08SXuan Hu  XSPerfAccumulate("waitDivCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.div.U)
1181af4bdb08SXuan Hu  XSPerfAccumulate("waitBrhCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.brh.U)
1182af4bdb08SXuan Hu  XSPerfAccumulate("waitJmpCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.jmp.U)
1183af4bdb08SXuan Hu  XSPerfAccumulate("waitCsrCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.csr.U)
1184af4bdb08SXuan Hu  XSPerfAccumulate("waitFenCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.fence.U)
1185af4bdb08SXuan Hu  XSPerfAccumulate("waitBkuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.bku.U)
1186af4bdb08SXuan Hu  XSPerfAccumulate("waitLduCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.ldu.U)
1187af4bdb08SXuan Hu  XSPerfAccumulate("waitStuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.stu.U)
1188af4bdb08SXuan Hu  XSPerfAccumulate("waitStaCycle", deqUopNotWritebacked && deqHeadInfo.fuType === FuType.stu.U)
1189af4bdb08SXuan Hu  XSPerfAccumulate("waitStdCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.stu.U)
1190af4bdb08SXuan Hu  XSPerfAccumulate("waitAtmCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.mou.U)
1191af4bdb08SXuan Hu
1192d280e426Slewislzh  XSPerfAccumulate("waitVfaluCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfalu.U)
1193d280e426Slewislzh  XSPerfAccumulate("waitVfmaCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfma.U)
1194d280e426Slewislzh  XSPerfAccumulate("waitVfdivCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfdiv.U)
1195d280e426Slewislzh
1196d280e426Slewislzh  val vfalufuop = Seq(VfaluType.vfadd, VfaluType.vfwadd, VfaluType.vfwadd_w, VfaluType.vfsub, VfaluType.vfwsub, VfaluType.vfwsub_w, VfaluType.vfmin, VfaluType.vfmax,
1197d280e426Slewislzh    VfaluType.vfmerge, VfaluType.vfmv, VfaluType.vfsgnj, VfaluType.vfsgnjn, VfaluType.vfsgnjx, VfaluType.vfeq, VfaluType.vfne, VfaluType.vflt, VfaluType.vfle, VfaluType.vfgt,
1198d280e426Slewislzh    VfaluType.vfge, VfaluType.vfclass, VfaluType.vfmv_f_s, VfaluType.vfmv_s_f, VfaluType.vfredusum, VfaluType.vfredmax, VfaluType.vfredmin, VfaluType.vfredosum, VfaluType.vfwredosum)
1199d280e426Slewislzh
1200d280e426Slewislzh  vfalufuop.zipWithIndex.map{
1201d280e426Slewislzh    case(fuoptype,i) =>  XSPerfAccumulate(s"waitVfalu_${i}Cycle", deqStdNotWritebacked && deqHeadInfo.fuOpType === fuoptype && deqHeadInfo.fuType === FuType.vfalu.U)
1202d280e426Slewislzh  }
1203d280e426Slewislzh
1204d280e426Slewislzh
1205d280e426Slewislzh
12069aca92b9SYinan Xu  XSPerfAccumulate("waitNormalCycle", deqNotWritebacked && deqUopCommitType === CommitType.NORMAL)
12079aca92b9SYinan Xu  XSPerfAccumulate("waitBranchCycle", deqNotWritebacked && deqUopCommitType === CommitType.BRANCH)
12089aca92b9SYinan Xu  XSPerfAccumulate("waitLoadCycle", deqNotWritebacked && deqUopCommitType === CommitType.LOAD)
12099aca92b9SYinan Xu  XSPerfAccumulate("waitStoreCycle", deqNotWritebacked && deqUopCommitType === CommitType.STORE)
1210780712aaSxiaofeibao-xjtu  XSPerfAccumulate("robHeadPC", io.commits.info(0).debug_pc.getOrElse(0.U))
121189cc69c1STang Haojin  XSPerfAccumulate("commitCompressCntAll", PopCount(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.instrSize > 1.U }))
121289cc69c1STang Haojin  (2 to RenameWidth).foreach(i =>
121389cc69c1STang Haojin    XSPerfAccumulate(s"commitCompressCnt${i}", PopCount(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.instrSize === i.U }))
121489cc69c1STang Haojin  )
121589cc69c1STang Haojin  XSPerfAccumulate("compressSize", io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => Mux(io.commits.isCommit && valid && info.instrSize > 1.U, info.instrSize, 0.U) }.reduce(_ +& _))
12169aca92b9SYinan Xu  val dispatchLatency = commitDebugUop.map(uop => uop.debugInfo.dispatchTime - uop.debugInfo.renameTime)
12179aca92b9SYinan Xu  val enqRsLatency = commitDebugUop.map(uop => uop.debugInfo.enqRsTime - uop.debugInfo.dispatchTime)
12189aca92b9SYinan Xu  val selectLatency = commitDebugUop.map(uop => uop.debugInfo.selectTime - uop.debugInfo.enqRsTime)
12199aca92b9SYinan Xu  val issueLatency = commitDebugUop.map(uop => uop.debugInfo.issueTime - uop.debugInfo.selectTime)
12209aca92b9SYinan Xu  val executeLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.issueTime)
12219aca92b9SYinan Xu  val rsFuLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.enqRsTime)
12229aca92b9SYinan Xu  val commitLatency = commitDebugUop.map(uop => timer - uop.debugInfo.writebackTime)
1223780712aaSxiaofeibao-xjtu
12249aca92b9SYinan Xu  def latencySum(cond: Seq[Bool], latency: Seq[UInt]): UInt = {
12259aca92b9SYinan Xu    cond.zip(latency).map(x => Mux(x._1, x._2, 0.U)).reduce(_ +& _)
12269aca92b9SYinan Xu  }
1227780712aaSxiaofeibao-xjtu
12289aca92b9SYinan Xu  for (fuType <- FuType.functionNameMap.keys) {
12299aca92b9SYinan Xu    val fuName = FuType.functionNameMap(fuType)
12303b739f49SXuan Hu    val commitIsFuType = io.commits.commitValid.zip(commitDebugUop).map(x => x._1 && x._2.fuType === fuType.U)
1231839e5512SZifei Zhang    XSPerfRolling(s"ipc_futype_${fuName}", ifCommit(PopCount(commitIsFuType)), 1000, clock, reset)
12329aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_instr_cnt", ifCommit(PopCount(commitIsFuType)))
12339aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_dispatch", ifCommit(latencySum(commitIsFuType, dispatchLatency)))
12349aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_enq_rs", ifCommit(latencySum(commitIsFuType, enqRsLatency)))
12359aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_select", ifCommit(latencySum(commitIsFuType, selectLatency)))
12369aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_issue", ifCommit(latencySum(commitIsFuType, issueLatency)))
12379aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_execute", ifCommit(latencySum(commitIsFuType, executeLatency)))
12389aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_enq_rs_execute", ifCommit(latencySum(commitIsFuType, rsFuLatency)))
12399aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_commit", ifCommit(latencySum(commitIsFuType, commitLatency)))
12409aca92b9SYinan Xu  }
12416087ee12SXuan Hu  XSPerfAccumulate(s"redirect_use_snapshot", io.redirect.valid && io.snpt.useSnpt)
12429aca92b9SYinan Xu
124360ebee38STang Haojin  // top-down info
124460ebee38STang Haojin  io.debugTopDown.toCore.robHeadVaddr.valid := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_valid
124560ebee38STang Haojin  io.debugTopDown.toCore.robHeadVaddr.bits := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_bits
124660ebee38STang Haojin  io.debugTopDown.toCore.robHeadPaddr.valid := debug_lsTopdownInfo(deqPtr.value).s2.paddr_valid
124760ebee38STang Haojin  io.debugTopDown.toCore.robHeadPaddr.bits := debug_lsTopdownInfo(deqPtr.value).s2.paddr_bits
124860ebee38STang Haojin  io.debugTopDown.toDispatch.robTrueCommit := ifCommitReg(trueCommitCnt)
124960ebee38STang Haojin  io.debugTopDown.toDispatch.robHeadLsIssue := debug_lsIssue(deqPtr.value)
125060ebee38STang Haojin  io.debugTopDown.robHeadLqIdx.valid := debug_lqIdxValid(deqPtr.value)
125160ebee38STang Haojin  io.debugTopDown.robHeadLqIdx.bits := debug_microOp(deqPtr.value).lqIdx
12526ed1154eSTang Haojin
12537cf78eb2Shappy-lx  // rolling
12547cf78eb2Shappy-lx  io.debugRolling.robTrueCommit := ifCommitReg(trueCommitCnt)
12558744445eSMaxpicca-Li
12568744445eSMaxpicca-Li  /**
12578744445eSMaxpicca-Li   * DataBase info:
12588744445eSMaxpicca-Li   * log trigger is at writeback valid
12598744445eSMaxpicca-Li   * */
12608744445eSMaxpicca-Li
1261870f462dSXuan Hu  /**
1262870f462dSXuan Hu   * @todo add InstInfoEntry back
1263870f462dSXuan Hu   * @author Maxpicca-Li
1264870f462dSXuan Hu   */
12658744445eSMaxpicca-Li
12669aca92b9SYinan Xu  //difftest signals
1267f3034303SHaoyuan Feng  val firstValidCommit = (deqPtr + PriorityMux(io.commits.commitValid, VecInit(List.tabulate(CommitWidth)(_.U(log2Up(CommitWidth).W))))).value
12689aca92b9SYinan Xu
12699aca92b9SYinan Xu  val wdata = Wire(Vec(CommitWidth, UInt(XLEN.W)))
12709aca92b9SYinan Xu  val wpc = Wire(Vec(CommitWidth, UInt(XLEN.W)))
1271cbe9a847SYinan Xu
12729aca92b9SYinan Xu  for (i <- 0 until CommitWidth) {
12739aca92b9SYinan Xu    val idx = deqPtrVec(i).value
12749aca92b9SYinan Xu    wdata(i) := debug_exuData(idx)
12753b739f49SXuan Hu    wpc(i) := SignExt(commitDebugUop(i).pc, XLEN)
12769aca92b9SYinan Xu  }
12779aca92b9SYinan Xu
12787d45a146SYinan Xu  if (env.EnableDifftest || env.AlwaysBasicDiff) {
1279cbe9a847SYinan Xu    // These are the structures used by difftest only and should be optimized after synthesis.
1280cbe9a847SYinan Xu    val dt_eliminatedMove = Mem(RobSize, Bool())
1281cbe9a847SYinan Xu    val dt_isRVC = Mem(RobSize, Bool())
1282cbe9a847SYinan Xu    val dt_exuDebug = Reg(Vec(RobSize, new DebugBundle))
1283cbe9a847SYinan Xu    for (i <- 0 until RenameWidth) {
1284cbe9a847SYinan Xu      when(canEnqueue(i)) {
12856474c47fSYinan Xu        dt_eliminatedMove(allocatePtrVec(i).value) := io.enq.req(i).bits.eliminatedMove
12863b739f49SXuan Hu        dt_isRVC(allocatePtrVec(i).value) := io.enq.req(i).bits.preDecodeInfo.isRVC
1287cbe9a847SYinan Xu      }
1288cbe9a847SYinan Xu    }
12893b739f49SXuan Hu    for (wb <- exuWBs) {
12906ab6918fSYinan Xu      when(wb.valid) {
12913b739f49SXuan Hu        val wbIdx = wb.bits.robIdx.value
12926ab6918fSYinan Xu        dt_exuDebug(wbIdx) := wb.bits.debug
1293cbe9a847SYinan Xu      }
1294cbe9a847SYinan Xu    }
1295cbe9a847SYinan Xu    // Always instantiate basic difftest modules.
1296cbe9a847SYinan Xu    for (i <- 0 until CommitWidth) {
1297f1ba628bSHaojin Tang      val uop = commitDebugUop(i)
1298cbe9a847SYinan Xu      val commitInfo = io.commits.info(i)
1299cbe9a847SYinan Xu      val ptr = deqPtrVec(i).value
1300cbe9a847SYinan Xu      val exuOut = dt_exuDebug(ptr)
1301cbe9a847SYinan Xu      val eliminatedMove = dt_eliminatedMove(ptr)
1302cbe9a847SYinan Xu      val isRVC = dt_isRVC(ptr)
1303cbe9a847SYinan Xu
130483ba63b3SXuan Hu      val difftest = DifftestModule(new DiffInstrCommit(MaxPhyPregs), delay = 3, dontCare = true)
1305202ef6b0SKunlin You      val dt_skip = Mux(eliminatedMove, false.B, exuOut.isMMIO || exuOut.isPerfCnt)
13067d45a146SYinan Xu      difftest.coreid := io.hartId
13077d45a146SYinan Xu      difftest.index := i.U
13087d45a146SYinan Xu      difftest.valid := io.commits.commitValid(i) && io.commits.isCommit
1309202ef6b0SKunlin You      difftest.skip := dt_skip
13107d45a146SYinan Xu      difftest.isRVC := isRVC
1311780712aaSxiaofeibao-xjtu      difftest.rfwen := io.commits.commitValid(i) && commitInfo.rfWen && commitInfo.debug_ldest.get =/= 0.U
13124b0d80d8SXuan Hu      difftest.fpwen := io.commits.commitValid(i) && uop.fpWen
1313780712aaSxiaofeibao-xjtu      difftest.wpdest := commitInfo.debug_pdest.get
1314780712aaSxiaofeibao-xjtu      difftest.wdest := commitInfo.debug_ldest.get
13156ce10964SXuan Hu      difftest.nFused := CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize - 1.U
13166ce10964SXuan Hu      when(difftest.valid) {
13176ce10964SXuan Hu        assert(CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize >= 1.U)
13186ce10964SXuan Hu      }
13197d45a146SYinan Xu      if (env.EnableDifftest) {
13207d45a146SYinan Xu        val uop = commitDebugUop(i)
132183ba63b3SXuan Hu        difftest.pc := SignExt(uop.pc, XLEN)
132283ba63b3SXuan Hu        difftest.instr := uop.instr
13237d45a146SYinan Xu        difftest.robIdx := ZeroExt(ptr, 10)
13247d45a146SYinan Xu        difftest.lqIdx := ZeroExt(uop.lqIdx.value, 7)
13257d45a146SYinan Xu        difftest.sqIdx := ZeroExt(uop.sqIdx.value, 7)
13267d45a146SYinan Xu        difftest.isLoad := io.commits.info(i).commitType === CommitType.LOAD
13277d45a146SYinan Xu        difftest.isStore := io.commits.info(i).commitType === CommitType.STORE
1328202ef6b0SKunlin You        // Check LoadEvent only when isAmo or isLoad and skip MMIO
1329202ef6b0SKunlin You        val difftestLoadEvent = DifftestModule(new DiffLoadEvent, delay = 3)
1330202ef6b0SKunlin You        difftestLoadEvent.coreid := io.hartId
1331202ef6b0SKunlin You        difftestLoadEvent.index := i.U
1332202ef6b0SKunlin You        val loadCheck = (FuType.isAMO(uop.fuType) || FuType.isLoad(uop.fuType)) && !dt_skip
1333202ef6b0SKunlin You        difftestLoadEvent.valid    := io.commits.commitValid(i) && io.commits.isCommit && loadCheck
1334202ef6b0SKunlin You        difftestLoadEvent.paddr    := exuOut.paddr
1335202ef6b0SKunlin You        difftestLoadEvent.opType   := uop.fuOpType
1336202ef6b0SKunlin You        difftestLoadEvent.isAtomic := FuType.isAMO(uop.fuType)
1337202ef6b0SKunlin You        difftestLoadEvent.isLoad   := FuType.isLoad(uop.fuType)
13387d45a146SYinan Xu      }
1339cbe9a847SYinan Xu    }
1340cbe9a847SYinan Xu  }
13419aca92b9SYinan Xu
13427d45a146SYinan Xu  if (env.EnableDifftest || env.AlwaysBasicDiff) {
1343cbe9a847SYinan Xu    val dt_isXSTrap = Mem(RobSize, Bool())
1344cbe9a847SYinan Xu    for (i <- 0 until RenameWidth) {
1345cbe9a847SYinan Xu      when(canEnqueue(i)) {
13463b739f49SXuan Hu        dt_isXSTrap(allocatePtrVec(i).value) := io.enq.req(i).bits.isXSTrap
1347cbe9a847SYinan Xu      }
1348cbe9a847SYinan Xu    }
13497d45a146SYinan Xu    val trapVec = io.commits.commitValid.zip(deqPtrVec).map { case (v, d) =>
13507d45a146SYinan Xu      io.commits.isCommit && v && dt_isXSTrap(d.value)
13517d45a146SYinan Xu    }
1352cbe9a847SYinan Xu    val hitTrap = trapVec.reduce(_ || _)
13537d45a146SYinan Xu    val difftest = DifftestModule(new DiffTrapEvent, dontCare = true)
13547d45a146SYinan Xu    difftest.coreid := io.hartId
13557d45a146SYinan Xu    difftest.hasTrap := hitTrap
13567d45a146SYinan Xu    difftest.cycleCnt := timer
13577d45a146SYinan Xu    difftest.instrCnt := instrCnt
13587d45a146SYinan Xu    difftest.hasWFI := hasWFI
13597d45a146SYinan Xu
13607d45a146SYinan Xu    if (env.EnableDifftest) {
1361cbe9a847SYinan Xu      val trapCode = PriorityMux(wdata.zip(trapVec).map(x => x._2 -> x._1))
1362cbe9a847SYinan Xu      val trapPC = SignExt(PriorityMux(wpc.zip(trapVec).map(x => x._2 -> x._1)), XLEN)
13637d45a146SYinan Xu      difftest.code := trapCode
13647d45a146SYinan Xu      difftest.pc := trapPC
13659aca92b9SYinan Xu    }
1366cbe9a847SYinan Xu  }
13671545277aSYinan Xu
1368780712aaSxiaofeibao-xjtu  val validEntriesBanks = (0 until (RobSize + 31) / 32).map(i => RegNext(PopCount(robEntries.map(_.valid).drop(i * 32).take(32))))
1369dcf3a679STang Haojin  val validEntries = RegNext(VecInit(validEntriesBanks).reduceTree(_ +& _))
137043bdc4d9SYinan Xu  val commitMoveVec = VecInit(io.commits.commitValid.zip(commitIsMove).map { case (v, m) => v && m })
137143bdc4d9SYinan Xu  val commitLoadVec = VecInit(commitLoadValid)
137243bdc4d9SYinan Xu  val commitBranchVec = VecInit(commitBranchValid)
137343bdc4d9SYinan Xu  val commitLoadWaitVec = VecInit(commitLoadValid.zip(commitLoadWaitBit).map { case (v, w) => v && w })
137443bdc4d9SYinan Xu  val commitStoreVec = VecInit(io.commits.commitValid.zip(commitIsStore).map { case (v, t) => v && t })
1375cd365d4cSrvcoresjw  val perfEvents = Seq(
1376cd365d4cSrvcoresjw    ("rob_interrupt_num      ", io.flushOut.valid && intrEnable),
1377571677c9Sxiaofeibao-xjtu    ("rob_exception_num      ", io.flushOut.valid && deqHasException),
1378cd365d4cSrvcoresjw    ("rob_flush_pipe_num     ", io.flushOut.valid && isFlushPipe),
1379cd365d4cSrvcoresjw    ("rob_replay_inst_num    ", io.flushOut.valid && isFlushPipe && deqHasReplayInst),
1380cd365d4cSrvcoresjw    ("rob_commitUop          ", ifCommit(commitCnt)),
13817e8294acSYinan Xu    ("rob_commitInstr        ", ifCommitReg(trueCommitCnt)),
138243bdc4d9SYinan Xu    ("rob_commitInstrMove    ", ifCommitReg(PopCount(RegNext(commitMoveVec)))),
13837e8294acSYinan Xu    ("rob_commitInstrFused   ", ifCommitReg(fuseCommitCnt)),
138443bdc4d9SYinan Xu    ("rob_commitInstrLoad    ", ifCommitReg(PopCount(RegNext(commitLoadVec)))),
138543bdc4d9SYinan Xu    ("rob_commitInstrBranch  ", ifCommitReg(PopCount(RegNext(commitBranchVec)))),
138643bdc4d9SYinan Xu    ("rob_commitInstrLoadWait", ifCommitReg(PopCount(RegNext(commitLoadWaitVec)))),
138743bdc4d9SYinan Xu    ("rob_commitInstrStore   ", ifCommitReg(PopCount(RegNext(commitStoreVec)))),
13886474c47fSYinan Xu    ("rob_walkInstr          ", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U)),
1389ccfddc82SHaojin Tang    ("rob_walkCycle          ", (state === s_walk)),
13907e8294acSYinan Xu    ("rob_1_4_valid          ", validEntries <= (RobSize / 4).U),
13917e8294acSYinan Xu    ("rob_2_4_valid          ", validEntries > (RobSize / 4).U && validEntries <= (RobSize / 2).U),
13927e8294acSYinan Xu    ("rob_3_4_valid          ", validEntries > (RobSize / 2).U && validEntries <= (RobSize * 3 / 4).U),
13937e8294acSYinan Xu    ("rob_4_4_valid          ", validEntries > (RobSize * 3 / 4).U),
1394cd365d4cSrvcoresjw  )
13951ca0e4f3SYinan Xu  generatePerfEvent()
1396780712aaSxiaofeibao-xjtu
1397780712aaSxiaofeibao-xjtu  // dontTouch for debug
1398780712aaSxiaofeibao-xjtu  if (backendParams.debugEn) {
1399780712aaSxiaofeibao-xjtu    dontTouch(enqPtrVec)
1400780712aaSxiaofeibao-xjtu    dontTouch(deqPtrVec)
1401780712aaSxiaofeibao-xjtu    dontTouch(robEntries)
1402780712aaSxiaofeibao-xjtu    dontTouch(robDeqGroup)
1403780712aaSxiaofeibao-xjtu    dontTouch(robBanks)
1404780712aaSxiaofeibao-xjtu    dontTouch(robBanksRaddrThisLine)
1405780712aaSxiaofeibao-xjtu    dontTouch(robBanksRaddrNextLine)
1406780712aaSxiaofeibao-xjtu    dontTouch(robBanksRdataThisLine)
1407780712aaSxiaofeibao-xjtu    dontTouch(robBanksRdataNextLine)
1408780712aaSxiaofeibao-xjtu    dontTouch(robBanksRdataThisLineUpdate)
1409780712aaSxiaofeibao-xjtu    dontTouch(robBanksRdataNextLineUpdate)
1410571677c9Sxiaofeibao-xjtu    dontTouch(needUpdate)
1411571677c9Sxiaofeibao-xjtu    val exceptionWBsVec = MixedVecInit(exceptionWBs)
1412571677c9Sxiaofeibao-xjtu    dontTouch(exceptionWBsVec)
1413780712aaSxiaofeibao-xjtu    dontTouch(commit_wDeqGroup)
1414780712aaSxiaofeibao-xjtu    dontTouch(commit_vDeqGroup)
1415780712aaSxiaofeibao-xjtu    dontTouch(commitSizeSumSeq)
1416780712aaSxiaofeibao-xjtu    dontTouch(walkSizeSumSeq)
1417780712aaSxiaofeibao-xjtu    dontTouch(commitSizeSumCond)
1418780712aaSxiaofeibao-xjtu    dontTouch(walkSizeSumCond)
1419780712aaSxiaofeibao-xjtu    dontTouch(commitSizeSum)
1420780712aaSxiaofeibao-xjtu    dontTouch(walkSizeSum)
1421780712aaSxiaofeibao-xjtu    dontTouch(realDestSizeSeq)
1422780712aaSxiaofeibao-xjtu    dontTouch(walkDestSizeSeq)
1423780712aaSxiaofeibao-xjtu    dontTouch(io.commits)
1424780712aaSxiaofeibao-xjtu    dontTouch(commitIsVTypeVec)
1425780712aaSxiaofeibao-xjtu    dontTouch(walkIsVTypeVec)
1426780712aaSxiaofeibao-xjtu    dontTouch(commitValidThisLine)
1427780712aaSxiaofeibao-xjtu    dontTouch(commitReadAddr_next)
1428780712aaSxiaofeibao-xjtu    dontTouch(donotNeedWalk)
1429780712aaSxiaofeibao-xjtu    dontTouch(walkPtrVec_next)
1430780712aaSxiaofeibao-xjtu    dontTouch(walkPtrVec)
1431780712aaSxiaofeibao-xjtu    dontTouch(deqPtrVec_next)
1432780712aaSxiaofeibao-xjtu    dontTouch(deqPtrVecForWalk)
1433780712aaSxiaofeibao-xjtu    dontTouch(snapPtrReadBank)
1434780712aaSxiaofeibao-xjtu    dontTouch(snapPtrVecForWalk)
1435780712aaSxiaofeibao-xjtu    dontTouch(shouldWalkVec)
1436780712aaSxiaofeibao-xjtu    dontTouch(walkFinished)
1437780712aaSxiaofeibao-xjtu    dontTouch(changeBankAddrToDeqPtr)
1438780712aaSxiaofeibao-xjtu  }
1439780712aaSxiaofeibao-xjtu  if (env.EnableDifftest) {
1440780712aaSxiaofeibao-xjtu    io.commits.info.map(info => dontTouch(info.debug_pc.get))
1441780712aaSxiaofeibao-xjtu  }
14429aca92b9SYinan Xu}
1443