xref: /XiangShan/src/main/scala/xiangshan/backend/rob/Rob.scala (revision ef8fa011e9c69f5312d71d3d10bc9f67a1d54834)
19aca92b9SYinan Xu/***************************************************************************************
29aca92b9SYinan Xu* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
39aca92b9SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
49aca92b9SYinan Xu*
59aca92b9SYinan Xu* XiangShan is licensed under Mulan PSL v2.
69aca92b9SYinan Xu* You can use this software according to the terms and conditions of the Mulan PSL v2.
79aca92b9SYinan Xu* You may obtain a copy of Mulan PSL v2 at:
89aca92b9SYinan Xu*          http://license.coscl.org.cn/MulanPSL2
99aca92b9SYinan Xu*
109aca92b9SYinan Xu* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
119aca92b9SYinan Xu* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
129aca92b9SYinan Xu* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
139aca92b9SYinan Xu*
149aca92b9SYinan Xu* See the Mulan PSL v2 for more details.
159aca92b9SYinan Xu***************************************************************************************/
169aca92b9SYinan Xu
179aca92b9SYinan Xupackage xiangshan.backend.rob
189aca92b9SYinan Xu
199aca92b9SYinan Xuimport chipsalliance.rocketchip.config.Parameters
209aca92b9SYinan Xuimport chisel3._
219aca92b9SYinan Xuimport chisel3.util._
229aca92b9SYinan Xuimport difftest._
236ab6918fSYinan Xuimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
243c02ee8fSwakafaimport utility._
253b739f49SXuan Huimport utils._
266ab6918fSYinan Xuimport xiangshan._
27730cfbc0SXuan Huimport xiangshan.backend.BackendParams
28d91483a6Sfdyimport xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput}
29730cfbc0SXuan Huimport xiangshan.backend.fu.FuType
306ab6918fSYinan Xuimport xiangshan.frontend.FtqPtr
31870f462dSXuan Huimport xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr}
32730cfbc0SXuan Huimport xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput}
33870f462dSXuan Huimport xiangshan.backend.ctrlblock.{DebugLSIO, DebugLsInfo, LsTopdownInfo}
34870f462dSXuan Huimport xiangshan.backend.rename.SnapshotGenerator
359aca92b9SYinan Xu
363b739f49SXuan Huclass RobPtr(entries: Int) extends CircularQueuePtr[RobPtr](
373b739f49SXuan Hu  entries
389aca92b9SYinan Xu) with HasCircularQueuePtrHelper {
399aca92b9SYinan Xu
403b739f49SXuan Hu  def this()(implicit p: Parameters) = this(p(XSCoreParamsKey).RobSize)
413b739f49SXuan Hu
42f4b2089aSYinan Xu  def needFlush(redirect: Valid[Redirect]): Bool = {
439aca92b9SYinan Xu    val flushItself = redirect.bits.flushItself() && this === redirect.bits.robIdx
44f4b2089aSYinan Xu    redirect.valid && (flushItself || isAfter(this, redirect.bits.robIdx))
459aca92b9SYinan Xu  }
469aca92b9SYinan Xu
470dc4893dSYinan Xu  def needFlush(redirect: Seq[Valid[Redirect]]): Bool = VecInit(redirect.map(needFlush)).asUInt.orR
489aca92b9SYinan Xu}
499aca92b9SYinan Xu
509aca92b9SYinan Xuobject RobPtr {
519aca92b9SYinan Xu  def apply(f: Bool, v: UInt)(implicit p: Parameters): RobPtr = {
529aca92b9SYinan Xu    val ptr = Wire(new RobPtr)
539aca92b9SYinan Xu    ptr.flag := f
549aca92b9SYinan Xu    ptr.value := v
559aca92b9SYinan Xu    ptr
569aca92b9SYinan Xu  }
579aca92b9SYinan Xu}
589aca92b9SYinan Xu
599aca92b9SYinan Xuclass RobCSRIO(implicit p: Parameters) extends XSBundle {
609aca92b9SYinan Xu  val intrBitSet = Input(Bool())
619aca92b9SYinan Xu  val trapTarget = Input(UInt(VAddrBits.W))
629aca92b9SYinan Xu  val isXRet     = Input(Bool())
635c95ea2eSYinan Xu  val wfiEvent   = Input(Bool())
649aca92b9SYinan Xu
659aca92b9SYinan Xu  val fflags     = Output(Valid(UInt(5.W)))
66a8db15d8Sfdy  val vxsat      = Output(Valid(Bool()))
679aca92b9SYinan Xu  val dirty_fs   = Output(Bool())
689aca92b9SYinan Xu  val perfinfo   = new Bundle {
699aca92b9SYinan Xu    val retiredInstr = Output(UInt(3.W))
709aca92b9SYinan Xu  }
714aa9ed34Sfdy
724aa9ed34Sfdy  val vcsrFlag   = Output(Bool())
739aca92b9SYinan Xu}
749aca92b9SYinan Xu
759aca92b9SYinan Xuclass RobLsqIO(implicit p: Parameters) extends XSBundle {
76cd365d4cSrvcoresjw  val lcommit = Output(UInt(log2Up(CommitWidth + 1).W))
77cd365d4cSrvcoresjw  val scommit = Output(UInt(log2Up(CommitWidth + 1).W))
789aca92b9SYinan Xu  val pendingld = Output(Bool())
799aca92b9SYinan Xu  val pendingst = Output(Bool())
809aca92b9SYinan Xu  val commit = Output(Bool())
81e4f69d78Ssfencevma  val pendingPtr = Output(new RobPtr)
82e4f69d78Ssfencevma
83e4f69d78Ssfencevma  val mmio = Input(Vec(LoadPipelineWidth, Bool()))
84dfb4c5dcSXuan Hu  val uop = Input(Vec(LoadPipelineWidth, new DynInst))
859aca92b9SYinan Xu}
869aca92b9SYinan Xu
879aca92b9SYinan Xuclass RobEnqIO(implicit p: Parameters) extends XSBundle {
889aca92b9SYinan Xu  val canAccept = Output(Bool())
899aca92b9SYinan Xu  val isEmpty = Output(Bool())
909aca92b9SYinan Xu  // valid vector, for robIdx gen and walk
919aca92b9SYinan Xu  val needAlloc = Vec(RenameWidth, Input(Bool()))
923b739f49SXuan Hu  val req = Vec(RenameWidth, Flipped(ValidIO(new DynInst)))
939aca92b9SYinan Xu  val resp = Vec(RenameWidth, Output(new RobPtr))
949aca92b9SYinan Xu}
959aca92b9SYinan Xu
9644369838SXuan Huclass RobDispatchData(implicit p: Parameters) extends RobCommitInfo {}
979aca92b9SYinan Xu
989aca92b9SYinan Xuclass RobDeqPtrWrapper(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper {
999aca92b9SYinan Xu  val io = IO(new Bundle {
1009aca92b9SYinan Xu    // for commits/flush
1019aca92b9SYinan Xu    val state = Input(UInt(2.W))
1029aca92b9SYinan Xu    val deq_v = Vec(CommitWidth, Input(Bool()))
1039aca92b9SYinan Xu    val deq_w = Vec(CommitWidth, Input(Bool()))
1049aca92b9SYinan Xu    val exception_state = Flipped(ValidIO(new RobExceptionInfo))
1059aca92b9SYinan Xu    // for flush: when exception occurs, reset deqPtrs to range(0, CommitWidth)
1069aca92b9SYinan Xu    val intrBitSetReg = Input(Bool())
1079aca92b9SYinan Xu    val hasNoSpecExec = Input(Bool())
108e8009193SYinan Xu    val interrupt_safe = Input(Bool())
1096474c47fSYinan Xu    val blockCommit = Input(Bool())
1109aca92b9SYinan Xu    // output: the CommitWidth deqPtr
1119aca92b9SYinan Xu    val out = Vec(CommitWidth, Output(new RobPtr))
1129aca92b9SYinan Xu    val next_out = Vec(CommitWidth, Output(new RobPtr))
1139aca92b9SYinan Xu  })
1149aca92b9SYinan Xu
1159aca92b9SYinan Xu  val deqPtrVec = RegInit(VecInit((0 until CommitWidth).map(_.U.asTypeOf(new RobPtr))))
1169aca92b9SYinan Xu
1179aca92b9SYinan Xu  // for exceptions (flushPipe included) and interrupts:
1189aca92b9SYinan Xu  // only consider the first instruction
1195c95ea2eSYinan Xu  val intrEnable = io.intrBitSetReg && !io.hasNoSpecExec && io.interrupt_safe
120983f3e23SYinan Xu  val exceptionEnable = io.deq_w(0) && io.exception_state.valid && io.exception_state.bits.not_commit && io.exception_state.bits.robIdx === deqPtrVec(0)
1219aca92b9SYinan Xu  val redirectOutValid = io.state === 0.U && io.deq_v(0) && (intrEnable || exceptionEnable)
1229aca92b9SYinan Xu
1239aca92b9SYinan Xu  // for normal commits: only to consider when there're no exceptions
1249aca92b9SYinan Xu  // we don't need to consider whether the first instruction has exceptions since it wil trigger exceptions.
1259aca92b9SYinan Xu  val commit_exception = io.exception_state.valid && !isAfter(io.exception_state.bits.robIdx, deqPtrVec.last)
1266474c47fSYinan Xu  val canCommit = VecInit((0 until CommitWidth).map(i => io.deq_v(i) && io.deq_w(i)))
1279aca92b9SYinan Xu  val normalCommitCnt = PriorityEncoder(canCommit.map(c => !c) :+ true.B)
128f4b2089aSYinan Xu  // when io.intrBitSetReg or there're possible exceptions in these instructions,
129f4b2089aSYinan Xu  // only one instruction is allowed to commit
1309aca92b9SYinan Xu  val allowOnlyOne = commit_exception || io.intrBitSetReg
1319aca92b9SYinan Xu  val commitCnt = Mux(allowOnlyOne, canCommit(0), normalCommitCnt)
1329aca92b9SYinan Xu
1339aca92b9SYinan Xu  val commitDeqPtrVec = VecInit(deqPtrVec.map(_ + commitCnt))
1346474c47fSYinan Xu  val deqPtrVec_next = Mux(io.state === 0.U && !redirectOutValid && !io.blockCommit, commitDeqPtrVec, deqPtrVec)
1359aca92b9SYinan Xu
1369aca92b9SYinan Xu  deqPtrVec := deqPtrVec_next
1379aca92b9SYinan Xu
1389aca92b9SYinan Xu  io.next_out := deqPtrVec_next
1399aca92b9SYinan Xu  io.out      := deqPtrVec
1409aca92b9SYinan Xu
1419aca92b9SYinan Xu  when (io.state === 0.U) {
1429aca92b9SYinan Xu    XSInfo(io.state === 0.U && commitCnt > 0.U, "retired %d insts\n", commitCnt)
1439aca92b9SYinan Xu  }
1449aca92b9SYinan Xu
1459aca92b9SYinan Xu}
1469aca92b9SYinan Xu
1479aca92b9SYinan Xuclass RobEnqPtrWrapper(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper {
1489aca92b9SYinan Xu  val io = IO(new Bundle {
1499aca92b9SYinan Xu    // for input redirect
1509aca92b9SYinan Xu    val redirect = Input(Valid(new Redirect))
1519aca92b9SYinan Xu    // for enqueue
1529aca92b9SYinan Xu    val allowEnqueue = Input(Bool())
1539aca92b9SYinan Xu    val hasBlockBackward = Input(Bool())
1549aca92b9SYinan Xu    val enq = Vec(RenameWidth, Input(Bool()))
1556474c47fSYinan Xu    val out = Output(Vec(RenameWidth, new RobPtr))
1569aca92b9SYinan Xu  })
1579aca92b9SYinan Xu
1586474c47fSYinan Xu  val enqPtrVec = RegInit(VecInit.tabulate(RenameWidth)(_.U.asTypeOf(new RobPtr)))
1599aca92b9SYinan Xu
1609aca92b9SYinan Xu  // enqueue
1619aca92b9SYinan Xu  val canAccept = io.allowEnqueue && !io.hasBlockBackward
162f4b2089aSYinan Xu  val dispatchNum = Mux(canAccept, PopCount(io.enq), 0.U)
1639aca92b9SYinan Xu
1646474c47fSYinan Xu  for ((ptr, i) <- enqPtrVec.zipWithIndex) {
165f4b2089aSYinan Xu    when(io.redirect.valid) {
1666474c47fSYinan Xu      ptr := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx + i.U, io.redirect.bits.robIdx + (i + 1).U)
1679aca92b9SYinan Xu    }.otherwise {
1686474c47fSYinan Xu      ptr := ptr + dispatchNum
1696474c47fSYinan Xu    }
1709aca92b9SYinan Xu  }
1719aca92b9SYinan Xu
1726474c47fSYinan Xu  io.out := enqPtrVec
1739aca92b9SYinan Xu
1749aca92b9SYinan Xu}
1759aca92b9SYinan Xu
1769aca92b9SYinan Xuclass RobExceptionInfo(implicit p: Parameters) extends XSBundle {
1779aca92b9SYinan Xu  // val valid = Bool()
1789aca92b9SYinan Xu  val robIdx = new RobPtr
1799aca92b9SYinan Xu  val exceptionVec = ExceptionVec()
1809aca92b9SYinan Xu  val flushPipe = Bool()
1814aa9ed34Sfdy  val isVset = Bool()
1829aca92b9SYinan Xu  val replayInst = Bool() // redirect to that inst itself
18384e47f35SLi Qianruo  val singleStep = Bool() // TODO add frontend hit beneath
184c3abb8b6SYinan Xu  val crossPageIPFFix = Bool()
18572951335SLi Qianruo  val trigger = new TriggerCf
1869aca92b9SYinan Xu
18784e47f35SLi Qianruo//  def trigger_before = !trigger.getTimingBackend && trigger.getHitBackend
18884e47f35SLi Qianruo//  def trigger_after = trigger.getTimingBackend && trigger.getHitBackend
189ddb65c47SLi Qianruo  def has_exception = exceptionVec.asUInt.orR || flushPipe || singleStep || replayInst || trigger.hit
190983f3e23SYinan Xu  def not_commit = exceptionVec.asUInt.orR || singleStep || replayInst || trigger.hit
1919aca92b9SYinan Xu  // only exceptions are allowed to writeback when enqueue
192ddb65c47SLi Qianruo  def can_writeback = exceptionVec.asUInt.orR || singleStep || trigger.hit
1939aca92b9SYinan Xu}
1949aca92b9SYinan Xu
1953b739f49SXuan Huclass ExceptionGen(params: BackendParams)(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper {
1969aca92b9SYinan Xu  val io = IO(new Bundle {
1979aca92b9SYinan Xu    val redirect = Input(Valid(new Redirect))
1989aca92b9SYinan Xu    val flush = Input(Bool())
1999aca92b9SYinan Xu    val enq = Vec(RenameWidth, Flipped(ValidIO(new RobExceptionInfo)))
2003b739f49SXuan Hu    // csr + load + store
2013b739f49SXuan Hu    val wb = Vec(params.numException, Flipped(ValidIO(new RobExceptionInfo)))
2029aca92b9SYinan Xu    val out = ValidIO(new RobExceptionInfo)
2039aca92b9SYinan Xu    val state = ValidIO(new RobExceptionInfo)
2049aca92b9SYinan Xu  })
2059aca92b9SYinan Xu
20646f74b57SHaojin Tang  def getOldest(valid: Seq[Bool], bits: Seq[RobExceptionInfo]): (Seq[Bool], Seq[RobExceptionInfo]) = {
20746f74b57SHaojin Tang    assert(valid.length == bits.length)
20846f74b57SHaojin Tang    assert(isPow2(valid.length))
20946f74b57SHaojin Tang    if (valid.length == 1) {
21046f74b57SHaojin Tang      (valid, bits)
21146f74b57SHaojin Tang    } else if (valid.length == 2) {
21246f74b57SHaojin Tang      val res = Seq.fill(2)(Wire(ValidIO(chiselTypeOf(bits(0)))))
21346f74b57SHaojin Tang      for (i <- res.indices) {
21446f74b57SHaojin Tang        res(i).valid := valid(i)
21546f74b57SHaojin Tang        res(i).bits := bits(i)
21646f74b57SHaojin Tang      }
21746f74b57SHaojin Tang      val oldest = Mux(!valid(1) || valid(0) && isAfter(bits(1).robIdx, bits(0).robIdx), res(0), res(1))
21846f74b57SHaojin Tang      (Seq(oldest.valid), Seq(oldest.bits))
21946f74b57SHaojin Tang    } else {
22046f74b57SHaojin Tang      val left = getOldest(valid.take(valid.length / 2), bits.take(valid.length / 2))
22146f74b57SHaojin Tang      val right = getOldest(valid.takeRight(valid.length / 2), bits.takeRight(valid.length / 2))
22246f74b57SHaojin Tang      getOldest(left._1 ++ right._1, left._2 ++ right._2)
22346f74b57SHaojin Tang    }
22446f74b57SHaojin Tang  }
22546f74b57SHaojin Tang
22667ba96b4SYinan Xu  val currentValid = RegInit(false.B)
22767ba96b4SYinan Xu  val current = Reg(new RobExceptionInfo)
2289aca92b9SYinan Xu
2299aca92b9SYinan Xu  // orR the exceptionVec
2309aca92b9SYinan Xu  val lastCycleFlush = RegNext(io.flush)
2319aca92b9SYinan Xu  val in_enq_valid = VecInit(io.enq.map(e => e.valid && e.bits.has_exception && !lastCycleFlush))
2329aca92b9SYinan Xu  val in_wb_valid = io.wb.map(w => w.valid && w.bits.has_exception && !lastCycleFlush)
2339aca92b9SYinan Xu
23446f74b57SHaojin Tang  // s0: compare wb(1)~wb(LoadPipelineWidth) and wb(1 + LoadPipelineWidth)~wb(LoadPipelineWidth + StorePipelineWidth)
235f4b2089aSYinan Xu  val wb_valid = in_wb_valid.zip(io.wb.map(_.bits)).map{ case (v, bits) => v && !(bits.robIdx.needFlush(io.redirect) || io.flush) }
2369aca92b9SYinan Xu  val csr_wb_bits = io.wb(0).bits
23746f74b57SHaojin Tang  val load_wb_bits = getOldest(in_wb_valid.slice(1, 1 + LoadPipelineWidth), io.wb.map(_.bits).slice(1, 1 + LoadPipelineWidth))._2(0)
23846f74b57SHaojin Tang  val store_wb_bits = getOldest(in_wb_valid.slice(1 + LoadPipelineWidth, 1 + LoadPipelineWidth + StorePipelineWidth), io.wb.map(_.bits).slice(1 + LoadPipelineWidth, 1 + LoadPipelineWidth + StorePipelineWidth))._2(0)
23946f74b57SHaojin Tang  val s0_out_valid = RegNext(VecInit(Seq(wb_valid(0), wb_valid.slice(1, 1 + LoadPipelineWidth).reduce(_ || _), wb_valid.slice(1 + LoadPipelineWidth, 1 + LoadPipelineWidth + StorePipelineWidth).reduce(_ || _))))
2409aca92b9SYinan Xu  val s0_out_bits = RegNext(VecInit(Seq(csr_wb_bits, load_wb_bits, store_wb_bits)))
2419aca92b9SYinan Xu
2429aca92b9SYinan Xu  // s1: compare last four and current flush
243f4b2089aSYinan Xu  val s1_valid = VecInit(s0_out_valid.zip(s0_out_bits).map{ case (v, b) => v && !(b.robIdx.needFlush(io.redirect) || io.flush) })
2449aca92b9SYinan Xu  val compare_01_valid = s0_out_valid(0) || s0_out_valid(1)
2459aca92b9SYinan Xu  val compare_01_bits = Mux(!s0_out_valid(0) || s0_out_valid(1) && isAfter(s0_out_bits(0).robIdx, s0_out_bits(1).robIdx), s0_out_bits(1), s0_out_bits(0))
2469aca92b9SYinan Xu  val compare_bits = Mux(!s0_out_valid(2) || compare_01_valid && isAfter(s0_out_bits(2).robIdx, compare_01_bits.robIdx), compare_01_bits, s0_out_bits(2))
2479aca92b9SYinan Xu  val s1_out_bits = RegNext(compare_bits)
2489aca92b9SYinan Xu  val s1_out_valid = RegNext(s1_valid.asUInt.orR)
2499aca92b9SYinan Xu
2509aca92b9SYinan Xu  val enq_valid = RegNext(in_enq_valid.asUInt.orR && !io.redirect.valid && !io.flush)
2519aca92b9SYinan Xu  val enq_bits = RegNext(ParallelPriorityMux(in_enq_valid, io.enq.map(_.bits)))
2529aca92b9SYinan Xu
2539aca92b9SYinan Xu  // s2: compare the input exception with the current one
2549aca92b9SYinan Xu  // priorities:
2559aca92b9SYinan Xu  // (1) system reset
2569aca92b9SYinan Xu  // (2) current is valid: flush, remain, merge, update
2579aca92b9SYinan Xu  // (3) current is not valid: s1 or enq
25867ba96b4SYinan Xu  val current_flush = current.robIdx.needFlush(io.redirect) || io.flush
259f4b2089aSYinan Xu  val s1_flush = s1_out_bits.robIdx.needFlush(io.redirect) || io.flush
26067ba96b4SYinan Xu  when (currentValid) {
2619aca92b9SYinan Xu    when (current_flush) {
26267ba96b4SYinan Xu      currentValid := Mux(s1_flush, false.B, s1_out_valid)
2639aca92b9SYinan Xu    }
2649aca92b9SYinan Xu    when (s1_out_valid && !s1_flush) {
26567ba96b4SYinan Xu      when (isAfter(current.robIdx, s1_out_bits.robIdx)) {
26667ba96b4SYinan Xu        current := s1_out_bits
26767ba96b4SYinan Xu      }.elsewhen (current.robIdx === s1_out_bits.robIdx) {
26867ba96b4SYinan Xu        current.exceptionVec := (s1_out_bits.exceptionVec.asUInt | current.exceptionVec.asUInt).asTypeOf(ExceptionVec())
26967ba96b4SYinan Xu        current.flushPipe := s1_out_bits.flushPipe || current.flushPipe
27067ba96b4SYinan Xu        current.replayInst := s1_out_bits.replayInst || current.replayInst
27167ba96b4SYinan Xu        current.singleStep := s1_out_bits.singleStep || current.singleStep
27267ba96b4SYinan Xu        current.trigger := (s1_out_bits.trigger.asUInt | current.trigger.asUInt).asTypeOf(new TriggerCf)
2739aca92b9SYinan Xu      }
2749aca92b9SYinan Xu    }
2759aca92b9SYinan Xu  }.elsewhen (s1_out_valid && !s1_flush) {
27667ba96b4SYinan Xu    currentValid := true.B
27767ba96b4SYinan Xu    current := s1_out_bits
2789aca92b9SYinan Xu  }.elsewhen (enq_valid && !(io.redirect.valid || io.flush)) {
27967ba96b4SYinan Xu    currentValid := true.B
28067ba96b4SYinan Xu    current := enq_bits
2819aca92b9SYinan Xu  }
2829aca92b9SYinan Xu
2839aca92b9SYinan Xu  io.out.valid   := s1_out_valid || enq_valid && enq_bits.can_writeback
2849aca92b9SYinan Xu  io.out.bits    := Mux(s1_out_valid, s1_out_bits, enq_bits)
28567ba96b4SYinan Xu  io.state.valid := currentValid
28667ba96b4SYinan Xu  io.state.bits  := current
2879aca92b9SYinan Xu
2889aca92b9SYinan Xu}
2899aca92b9SYinan Xu
2909aca92b9SYinan Xuclass RobFlushInfo(implicit p: Parameters) extends XSBundle {
2919aca92b9SYinan Xu  val ftqIdx = new FtqPtr
292f4b2089aSYinan Xu  val robIdx = new RobPtr
2939aca92b9SYinan Xu  val ftqOffset = UInt(log2Up(PredictWidth).W)
2949aca92b9SYinan Xu  val replayInst = Bool()
2959aca92b9SYinan Xu}
2969aca92b9SYinan Xu
2973b739f49SXuan Huclass Rob(params: BackendParams)(implicit p: Parameters) extends LazyModule with HasXSParameter {
2986ab6918fSYinan Xu
2993b739f49SXuan Hu  lazy val module = new RobImp(this)(p, params)
3006ab6918fSYinan Xu}
3016ab6918fSYinan Xu
3023b739f49SXuan Huclass RobImp(override val wrapper: Rob)(implicit p: Parameters, params: BackendParams) extends LazyModuleImp(wrapper)
3031ca0e4f3SYinan Xu  with HasXSParameter with HasCircularQueuePtrHelper with HasPerfEvents {
3046ab6918fSYinan Xu
305870f462dSXuan Hu  private val LduCnt = params.LduCnt
306870f462dSXuan Hu  private val StaCnt = params.StaCnt
307870f462dSXuan Hu
3089aca92b9SYinan Xu  val io = IO(new Bundle() {
3095668a921SJiawei Lin    val hartId = Input(UInt(8.W))
3109aca92b9SYinan Xu    val redirect = Input(Valid(new Redirect))
3119aca92b9SYinan Xu    val enq = new RobEnqIO
312f4b2089aSYinan Xu    val flushOut = ValidIO(new Redirect)
3139aca92b9SYinan Xu    val exception = ValidIO(new ExceptionInfo)
3149aca92b9SYinan Xu    // exu + brq
3153b739f49SXuan Hu    val writeback: MixedVec[ValidIO[ExuOutput]] = Flipped(params.genWrite2CtrlBundles)
316ccfddc82SHaojin Tang    val commits = Output(new RobCommitIO)
317a8db15d8Sfdy    val rabCommits = Output(new RobCommitIO)
318a8db15d8Sfdy    val diffCommits = Output(new DiffCommitIO)
319a8db15d8Sfdy    val isVsetFlushPipe = Output(Bool())
320a8db15d8Sfdy    val vconfigPdest = Output(UInt(PhyRegIdxWidth.W))
3219aca92b9SYinan Xu    val lsq = new RobLsqIO
3229aca92b9SYinan Xu    val robDeqPtr = Output(new RobPtr)
3239aca92b9SYinan Xu    val csr = new RobCSRIO
324fa7f2c26STang Haojin    val snpt = Input(new SnapshotPort)
3259aca92b9SYinan Xu    val robFull = Output(Bool())
326d2b20d1aSTang Haojin    val headNotReady = Output(Bool())
327b6900d94SYinan Xu    val cpu_halt = Output(Bool())
32809309bdbSYinan Xu    val wfi_enable = Input(Bool())
3298744445eSMaxpicca-Li    val debug_ls = Flipped(new DebugLSIO)
330870f462dSXuan Hu    val debugRobHead = Output(new DynInst)
331d2b20d1aSTang Haojin    val debugEnqLsq = Input(new LsqEnqIO)
332d2b20d1aSTang Haojin    val debugHeadLsIssue = Input(Bool())
333870f462dSXuan Hu    val lsTopdownInfo = Vec(LduCnt, Input(new LsTopdownInfo))
3349aca92b9SYinan Xu  })
3359aca92b9SYinan Xu
336124bf66aSXuan Hu  val exuWBs: Seq[ValidIO[ExuOutput]] = io.writeback.filter(!_.bits.params.hasStdFu)
337124bf66aSXuan Hu  val stdWBs: Seq[ValidIO[ExuOutput]] = io.writeback.filter(_.bits.params.hasStdFu)
3383b739f49SXuan Hu  val fflagsWBs = io.writeback.filter(x => x.bits.fflags.nonEmpty)
3393b739f49SXuan Hu  val exceptionWBs = io.writeback.filter(x => x.bits.exceptionVec.nonEmpty)
3403b739f49SXuan Hu  val redirectWBs = io.writeback.filter(x => x.bits.redirect.nonEmpty)
3413b739f49SXuan Hu
3423b739f49SXuan Hu  val exuWbPorts = io.writeback.filter(!_.bits.params.hasStdFu)
3433b739f49SXuan Hu  val stdWbPorts = io.writeback.filter(_.bits.params.hasStdFu)
3443b739f49SXuan Hu  val fflagsPorts = io.writeback.filter(x => x.bits.fflags.nonEmpty)
345a8db15d8Sfdy  val vxsatPorts = io.writeback.filter(x => x.bits.vxsat.nonEmpty)
3463b739f49SXuan Hu  val exceptionPorts = io.writeback.filter(x => x.bits.exceptionVec.nonEmpty)
3473b739f49SXuan Hu  val numExuWbPorts = exuWBs.length
3483b739f49SXuan Hu  val numStdWbPorts = stdWBs.length
3496ab6918fSYinan Xu
3506ab6918fSYinan Xu
3513b739f49SXuan Hu  println(s"Rob: size $RobSize, numExuWbPorts: $numExuWbPorts, numStdWbPorts: $numStdWbPorts, commitwidth: $CommitWidth")
3523b739f49SXuan Hu//  println(s"exuPorts: ${exuWbPorts.map(_._1.map(_.name))}")
3533b739f49SXuan Hu//  println(s"stdPorts: ${stdWbPorts.map(_._1.map(_.name))}")
3543b739f49SXuan Hu//  println(s"fflags: ${fflagsPorts.map(_._1.map(_.name))}")
3553b739f49SXuan Hu
3569aca92b9SYinan Xu
3579aca92b9SYinan Xu  // instvalid field
35843bdc4d9SYinan Xu  val valid = RegInit(VecInit(Seq.fill(RobSize)(false.B)))
3599aca92b9SYinan Xu  // writeback status
360a8db15d8Sfdy
361f1e8fcb2SXuan Hu  val stdWritebacked = Reg(Vec(RobSize, Bool()))
362f1e8fcb2SXuan Hu  val uopNumVec          = RegInit(VecInit(Seq.fill(RobSize)(0.U(log2Up(MaxUopSize + 1).W))))
363a8db15d8Sfdy  val realDestSize       = RegInit(VecInit(Seq.fill(RobSize)(0.U(log2Up(MaxUopSize + 1).W))))
364a8db15d8Sfdy  val fflagsDataModule   = RegInit(VecInit(Seq.fill(RobSize)(0.U(5.W))))
365a8db15d8Sfdy  val vxsatDataModule    = RegInit(VecInit(Seq.fill(RobSize)(false.B)))
366a8db15d8Sfdy
367a8db15d8Sfdy  def isWritebacked(ptr: UInt): Bool = {
368f1e8fcb2SXuan Hu    !uopNumVec(ptr).orR && stdWritebacked(ptr)
369a8db15d8Sfdy  }
370a8db15d8Sfdy
371e4f69d78Ssfencevma  val mmio = RegInit(VecInit(Seq.fill(RobSize)(false.B)))
37268d13085SXuan Hu
3739aca92b9SYinan Xu  // data for redirect, exception, etc.
3749aca92b9SYinan Xu  val flagBkup = Mem(RobSize, Bool())
375e8009193SYinan Xu  // some instructions are not allowed to trigger interrupts
376e8009193SYinan Xu  // They have side effects on the states of the processor before they write back
377e8009193SYinan Xu  val interrupt_safe = Mem(RobSize, Bool())
3789aca92b9SYinan Xu
3799aca92b9SYinan Xu  // data for debug
3809aca92b9SYinan Xu  // Warn: debug_* prefix should not exist in generated verilog.
381d91483a6Sfdy  val debug_microOp = Mem(RobSize, new DynInst)
3829aca92b9SYinan Xu  val debug_exuData = Reg(Vec(RobSize, UInt(XLEN.W)))//for debug
3839aca92b9SYinan Xu  val debug_exuDebug = Reg(Vec(RobSize, new DebugBundle))//for debug
3848744445eSMaxpicca-Li  val debug_lsInfo = RegInit(VecInit(Seq.fill(RobSize)(DebugLsInfo.init)))
385d2b20d1aSTang Haojin  val debug_lsTopdownInfo = RegInit(VecInit(Seq.fill(RobSize)(LsTopdownInfo.init)))
386d2b20d1aSTang Haojin  val debug_lqIdxValid = RegInit(VecInit.fill(RobSize)(false.B))
387d2b20d1aSTang Haojin  val debug_lsIssued = RegInit(VecInit.fill(RobSize)(false.B))
3889aca92b9SYinan Xu
3899aca92b9SYinan Xu  // pointers
3909aca92b9SYinan Xu  // For enqueue ptr, we don't duplicate it since only enqueue needs it.
3916474c47fSYinan Xu  val enqPtrVec = Wire(Vec(RenameWidth, new RobPtr))
3929aca92b9SYinan Xu  val deqPtrVec = Wire(Vec(CommitWidth, new RobPtr))
3939aca92b9SYinan Xu
3949aca92b9SYinan Xu  val walkPtrVec = Reg(Vec(CommitWidth, new RobPtr))
395dcf3a679STang Haojin  val lastWalkPtr = Reg(new RobPtr)
3969aca92b9SYinan Xu  val allowEnqueue = RegInit(true.B)
3979aca92b9SYinan Xu
3986474c47fSYinan Xu  val enqPtr = enqPtrVec.head
3999aca92b9SYinan Xu  val deqPtr = deqPtrVec(0)
4009aca92b9SYinan Xu  val walkPtr = walkPtrVec(0)
4019aca92b9SYinan Xu
4029aca92b9SYinan Xu  val isEmpty = enqPtr === deqPtr
4039aca92b9SYinan Xu  val isReplaying = io.redirect.valid && RedirectLevel.flushItself(io.redirect.bits.level)
4049aca92b9SYinan Xu
405fa7f2c26STang Haojin  val snptEnq = io.enq.canAccept && io.enq.req.head.valid && io.enq.req.head.bits.snapshot
406fa7f2c26STang Haojin  val snapshots = SnapshotGenerator(enqPtrVec, snptEnq, io.snpt.snptDeq, io.redirect.valid)
407d2b20d1aSTang Haojin  val debug_lsIssue = WireDefault(debug_lsIssued)
408d2b20d1aSTang Haojin  debug_lsIssue(deqPtr.value) := io.debugHeadLsIssue
409d2b20d1aSTang Haojin
4109aca92b9SYinan Xu  /**
4119aca92b9SYinan Xu    * states of Rob
4129aca92b9SYinan Xu    */
413ccfddc82SHaojin Tang  val s_idle :: s_walk :: Nil = Enum(2)
4149aca92b9SYinan Xu  val state = RegInit(s_idle)
4159aca92b9SYinan Xu
4169aca92b9SYinan Xu  /**
4179aca92b9SYinan Xu    * Data Modules
4189aca92b9SYinan Xu    *
4199aca92b9SYinan Xu    * CommitDataModule: data from dispatch
4209aca92b9SYinan Xu    * (1) read: commits/walk/exception
4219aca92b9SYinan Xu    * (2) write: enqueue
4229aca92b9SYinan Xu    *
4239aca92b9SYinan Xu    * WritebackData: data from writeback
4249aca92b9SYinan Xu    * (1) read: commits/walk/exception
4259aca92b9SYinan Xu    * (2) write: write back from exe units
4269aca92b9SYinan Xu    */
42744369838SXuan Hu  val dispatchData = Module(new SyncDataModuleTemplate(new RobDispatchData, RobSize, CommitWidth, RenameWidth))
4289aca92b9SYinan Xu  val dispatchDataRead = dispatchData.io.rdata
4299aca92b9SYinan Xu
4303b739f49SXuan Hu  val exceptionGen = Module(new ExceptionGen(params))
4319aca92b9SYinan Xu  val exceptionDataRead = exceptionGen.io.state
4329aca92b9SYinan Xu  val fflagsDataRead = Wire(Vec(CommitWidth, UInt(5.W)))
433a8db15d8Sfdy  val vxsatDataRead = Wire(Vec(CommitWidth, Bool()))
4349aca92b9SYinan Xu
4359aca92b9SYinan Xu  io.robDeqPtr := deqPtr
436d2b20d1aSTang Haojin  io.debugRobHead := debug_microOp(deqPtr.value)
4379aca92b9SYinan Xu
438a8db15d8Sfdy  val rab = Module(new RenameBuffer(RabSize))
43944369838SXuan Hu
44044369838SXuan Hu  rab.io.redirect.valid := io.redirect.valid
44144369838SXuan Hu
442a8db15d8Sfdy  rab.io.req.zip(io.enq.req).map { case (dest, src) =>
443a8db15d8Sfdy    dest.bits := src.bits
444a8db15d8Sfdy    dest.valid := src.valid && io.enq.canAccept
445a8db15d8Sfdy  }
446a8db15d8Sfdy
44744369838SXuan Hu  val commitDestSizeSeq = (0 until CommitWidth).map(i => realDestSize(deqPtrVec(i).value))
44844369838SXuan Hu  val walkDestSizeSeq = (0 until CommitWidth).map(i => realDestSize(walkPtrVec(i).value))
44944369838SXuan Hu
45044369838SXuan Hu  val commitSizeSum = io.commits.commitValid.zip(commitDestSizeSeq).map { case (commitValid, destSize) =>
45144369838SXuan Hu    Mux(io.commits.isCommit && commitValid, destSize, 0.U)
45244369838SXuan Hu  }.reduce(_ +& _)
45344369838SXuan Hu  val walkSizeSum = io.commits.walkValid.zip(walkDestSizeSeq).map { case (walkValid, destSize) =>
45444369838SXuan Hu    Mux(io.commits.isWalk && walkValid, destSize, 0.U)
45544369838SXuan Hu  }.reduce(_ +& _)
45644369838SXuan Hu
45744369838SXuan Hu  rab.io.commitSize := commitSizeSum
45844369838SXuan Hu  rab.io.walkSize := walkSizeSum
45944369838SXuan Hu  rab.io.snpt.snptEnq := false.B
46044369838SXuan Hu  rab.io.snpt.snptDeq := io.snpt.snptDeq
46144369838SXuan Hu  rab.io.snpt.snptSelect := io.snpt.snptSelect
46244369838SXuan Hu  rab.io.snpt.useSnpt := io.snpt.useSnpt
463a8db15d8Sfdy
464a8db15d8Sfdy  io.rabCommits := rab.io.commits
465a8db15d8Sfdy  io.diffCommits := rab.io.diffCommits
466a8db15d8Sfdy
4679aca92b9SYinan Xu  /**
4689aca92b9SYinan Xu    * Enqueue (from dispatch)
4699aca92b9SYinan Xu    */
4709aca92b9SYinan Xu  // special cases
4719aca92b9SYinan Xu  val hasBlockBackward = RegInit(false.B)
4723b739f49SXuan Hu  val hasWaitForward = RegInit(false.B)
473af2f7849Shappy-lx  val doingSvinval = RegInit(false.B)
4749aca92b9SYinan Xu  // When blockBackward instruction leaves Rob (commit or walk), hasBlockBackward should be set to false.B
4759aca92b9SYinan Xu  // To reduce registers usage, for hasBlockBackward cases, we allow enqueue after ROB is empty.
4769aca92b9SYinan Xu  when (isEmpty) { hasBlockBackward:= false.B }
4779aca92b9SYinan Xu  // When any instruction commits, hasNoSpecExec should be set to false.B
4783b739f49SXuan Hu  when (io.commits.hasWalkInstr || io.commits.hasCommitInstr) { hasWaitForward:= false.B }
4795c95ea2eSYinan Xu
4805c95ea2eSYinan Xu  // The wait-for-interrupt (WFI) instruction waits in the ROB until an interrupt might need servicing.
4815c95ea2eSYinan Xu  // io.csr.wfiEvent will be asserted if the WFI can resume execution, and we change the state to s_wfi_idle.
4825c95ea2eSYinan Xu  // It does not affect how interrupts are serviced. Note that WFI is noSpecExec and it does not trigger interrupts.
4835c95ea2eSYinan Xu  val hasWFI = RegInit(false.B)
4845c95ea2eSYinan Xu  io.cpu_halt := hasWFI
485342656a5SYinan Xu  // WFI Timeout: 2^20 = 1M cycles
486342656a5SYinan Xu  val wfi_cycles = RegInit(0.U(20.W))
487342656a5SYinan Xu  when (hasWFI) {
488342656a5SYinan Xu    wfi_cycles := wfi_cycles + 1.U
489342656a5SYinan Xu  }.elsewhen (!hasWFI && RegNext(hasWFI)) {
490342656a5SYinan Xu    wfi_cycles := 0.U
491342656a5SYinan Xu  }
492342656a5SYinan Xu  val wfi_timeout = wfi_cycles.andR
493342656a5SYinan Xu  when (RegNext(RegNext(io.csr.wfiEvent)) || io.flushOut.valid || wfi_timeout) {
4945c95ea2eSYinan Xu    hasWFI := false.B
495b6900d94SYinan Xu  }
4969aca92b9SYinan Xu
497a8db15d8Sfdy  val allocatePtrVec = VecInit((0 until RenameWidth).map(i => enqPtrVec(PopCount(io.enq.req.take(i).map(req => req.valid && req.bits.firstUop)))))
498a8db15d8Sfdy  io.enq.canAccept := allowEnqueue && !hasBlockBackward && rab.io.canEnq
4996474c47fSYinan Xu  io.enq.resp      := allocatePtrVec
500a8db15d8Sfdy  val canEnqueue = VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop && io.enq.canAccept))
5019aca92b9SYinan Xu  val timer = GTimer()
5029aca92b9SYinan Xu  for (i <- 0 until RenameWidth) {
5039aca92b9SYinan Xu    // we don't check whether io.redirect is valid here since redirect has higher priority
5049aca92b9SYinan Xu    when (canEnqueue(i)) {
5056ab6918fSYinan Xu      val enqUop = io.enq.req(i).bits
5066474c47fSYinan Xu      val enqIndex = allocatePtrVec(i).value
5079aca92b9SYinan Xu      // store uop in data module and debug_microOp Vec
5086474c47fSYinan Xu      debug_microOp(enqIndex) := enqUop
5096474c47fSYinan Xu      debug_microOp(enqIndex).debugInfo.dispatchTime := timer
5106474c47fSYinan Xu      debug_microOp(enqIndex).debugInfo.enqRsTime := timer
5116474c47fSYinan Xu      debug_microOp(enqIndex).debugInfo.selectTime := timer
5126474c47fSYinan Xu      debug_microOp(enqIndex).debugInfo.issueTime := timer
5136474c47fSYinan Xu      debug_microOp(enqIndex).debugInfo.writebackTime := timer
5148744445eSMaxpicca-Li      debug_microOp(enqIndex).debugInfo.tlbFirstReqTime := timer
5158744445eSMaxpicca-Li      debug_microOp(enqIndex).debugInfo.tlbRespTime := timer
5168744445eSMaxpicca-Li      debug_lsInfo(enqIndex) := DebugLsInfo.init
517d2b20d1aSTang Haojin      debug_lsTopdownInfo(enqIndex) := LsTopdownInfo.init
518d2b20d1aSTang Haojin      debug_lqIdxValid(enqIndex) := false.B
519d2b20d1aSTang Haojin      debug_lsIssued(enqIndex) := false.B
520c61abc0cSXuan Hu
5213b739f49SXuan Hu      when (enqUop.blockBackward) {
5229aca92b9SYinan Xu        hasBlockBackward := true.B
5239aca92b9SYinan Xu      }
5243b739f49SXuan Hu      when (enqUop.waitForward) {
5253b739f49SXuan Hu        hasWaitForward := true.B
5269aca92b9SYinan Xu      }
5273b739f49SXuan Hu      val enqHasTriggerHit = false.B // io.enq.req(i).bits.cf.trigger.getHitFrontend
5283b739f49SXuan Hu      val enqHasException = ExceptionNO.selectFrontend(enqUop.exceptionVec).asUInt.orR
529af2f7849Shappy-lx      // the begin instruction of Svinval enqs so mark doingSvinval as true to indicate this process
5303b739f49SXuan Hu      when(!enqHasTriggerHit && !enqHasException && enqUop.isSvinvalBegin(enqUop.flushPipe))
531af2f7849Shappy-lx      {
532af2f7849Shappy-lx        doingSvinval := true.B
533af2f7849Shappy-lx      }
534af2f7849Shappy-lx      // the end instruction of Svinval enqs so clear doingSvinval
5353b739f49SXuan Hu      when(!enqHasTriggerHit && !enqHasException && enqUop.isSvinvalEnd(enqUop.flushPipe))
536af2f7849Shappy-lx      {
537af2f7849Shappy-lx        doingSvinval := false.B
538af2f7849Shappy-lx      }
539af2f7849Shappy-lx      // when we are in the process of Svinval software code area , only Svinval.vma and end instruction of Svinval can appear
5403b739f49SXuan Hu      assert(!doingSvinval || (enqUop.isSvinval(enqUop.flushPipe) || enqUop.isSvinvalEnd(enqUop.flushPipe)))
5413b739f49SXuan Hu      when (enqUop.isWFI && !enqHasException && !enqHasTriggerHit) {
5425c95ea2eSYinan Xu        hasWFI := true.B
543b6900d94SYinan Xu      }
544e4f69d78Ssfencevma
545e4f69d78Ssfencevma      mmio(enqIndex) := false.B
5469aca92b9SYinan Xu    }
5479aca92b9SYinan Xu  }
548a8db15d8Sfdy  val dispatchNum = Mux(io.enq.canAccept, PopCount(io.enq.req.map(req => req.valid && req.bits.firstUop)), 0.U)
54975b25016SYinan Xu  io.enq.isEmpty   := RegNext(isEmpty && !VecInit(io.enq.req.map(_.valid)).asUInt.orR)
5509aca92b9SYinan Xu
55109309bdbSYinan Xu  when (!io.wfi_enable) {
55209309bdbSYinan Xu    hasWFI := false.B
55309309bdbSYinan Xu  }
5544aa9ed34Sfdy  // sel vsetvl's flush position
5554aa9ed34Sfdy  val vs_idle :: vs_waitVinstr :: vs_waitFlush :: Nil = Enum(3)
5564aa9ed34Sfdy  val vsetvlState = RegInit(vs_idle)
5574aa9ed34Sfdy
5584aa9ed34Sfdy  val firstVInstrFtqPtr    = RegInit(0.U.asTypeOf(new FtqPtr))
5594aa9ed34Sfdy  val firstVInstrFtqOffset = RegInit(0.U.asTypeOf(UInt(log2Up(PredictWidth).W)))
5604aa9ed34Sfdy  val firstVInstrRobIdx    = RegInit(0.U.asTypeOf(new RobPtr))
5614aa9ed34Sfdy
5624aa9ed34Sfdy  val enq0            = io.enq.req(0)
563d91483a6Sfdy  val enq0IsVset      = enq0.bits.isVset && enq0.bits.lastUop && canEnqueue(0)
5643b739f49SXuan Hu  val enq0IsVsetFlush = enq0IsVset && enq0.bits.flushPipe
5653b739f49SXuan Hu  val enqIsVInstrVec = io.enq.req.zip(canEnqueue).map{case (req, fire) => FuType.isVpu(req.bits.fuType) && fire}
5664aa9ed34Sfdy  // for vs_idle
5674aa9ed34Sfdy  val firstVInstrIdle = PriorityMux(enqIsVInstrVec.zip(io.enq.req).drop(1) :+ (true.B, 0.U.asTypeOf(io.enq.req(0).cloneType)))
5684aa9ed34Sfdy  // for vs_waitVinstr
5694aa9ed34Sfdy  val enqIsVInstrOrVset = (enqIsVInstrVec(0) || enq0IsVset) +: enqIsVInstrVec.drop(1)
5704aa9ed34Sfdy  val firstVInstrWait = PriorityMux(enqIsVInstrOrVset, io.enq.req)
5714aa9ed34Sfdy  when(vsetvlState === vs_idle){
5723b739f49SXuan Hu    firstVInstrFtqPtr    := firstVInstrIdle.bits.ftqPtr
5733b739f49SXuan Hu    firstVInstrFtqOffset := firstVInstrIdle.bits.ftqOffset
5744aa9ed34Sfdy    firstVInstrRobIdx    := firstVInstrIdle.bits.robIdx
5754aa9ed34Sfdy  }.elsewhen(vsetvlState === vs_waitVinstr){
576a8db15d8Sfdy    when(Cat(enqIsVInstrOrVset).orR){
5773b739f49SXuan Hu      firstVInstrFtqPtr := firstVInstrWait.bits.ftqPtr
5783b739f49SXuan Hu      firstVInstrFtqOffset := firstVInstrWait.bits.ftqOffset
5794aa9ed34Sfdy      firstVInstrRobIdx := firstVInstrWait.bits.robIdx
5804aa9ed34Sfdy    }
581a8db15d8Sfdy  }
5824aa9ed34Sfdy
5834aa9ed34Sfdy  val hasVInstrAfterI = Cat(enqIsVInstrVec(0)).orR
584a8db15d8Sfdy  when(vsetvlState === vs_idle && !io.redirect.valid){
5854aa9ed34Sfdy    when(enq0IsVsetFlush){
5864aa9ed34Sfdy      vsetvlState := Mux(hasVInstrAfterI, vs_waitFlush, vs_waitVinstr)
5874aa9ed34Sfdy    }
5884aa9ed34Sfdy  }.elsewhen(vsetvlState === vs_waitVinstr){
5894aa9ed34Sfdy    when(io.redirect.valid){
5904aa9ed34Sfdy      vsetvlState := vs_idle
5914aa9ed34Sfdy    }.elsewhen(Cat(enqIsVInstrOrVset).orR){
5924aa9ed34Sfdy      vsetvlState := vs_waitFlush
5934aa9ed34Sfdy    }
5944aa9ed34Sfdy  }.elsewhen(vsetvlState === vs_waitFlush){
5954aa9ed34Sfdy    when(io.redirect.valid){
5964aa9ed34Sfdy      vsetvlState := vs_idle
5974aa9ed34Sfdy    }
5984aa9ed34Sfdy  }
59909309bdbSYinan Xu
600d2b20d1aSTang Haojin  // lqEnq
601d2b20d1aSTang Haojin  io.debugEnqLsq.needAlloc.map(_(0)).zip(io.debugEnqLsq.req).foreach { case (alloc, req) =>
602d2b20d1aSTang Haojin    when(io.debugEnqLsq.canAccept && alloc && req.valid) {
603d2b20d1aSTang Haojin      debug_microOp(req.bits.robIdx.value).lqIdx := req.bits.lqIdx
604d2b20d1aSTang Haojin      debug_lqIdxValid(req.bits.robIdx.value) := true.B
605d2b20d1aSTang Haojin    }
606d2b20d1aSTang Haojin  }
607d2b20d1aSTang Haojin
608d2b20d1aSTang Haojin  // lsIssue
609d2b20d1aSTang Haojin  when(io.debugHeadLsIssue) {
610d2b20d1aSTang Haojin    debug_lsIssued(deqPtr.value) := true.B
611d2b20d1aSTang Haojin  }
612d2b20d1aSTang Haojin
6139aca92b9SYinan Xu  /**
6149aca92b9SYinan Xu    * Writeback (from execution units)
6159aca92b9SYinan Xu    */
6163b739f49SXuan Hu  for (wb <- exuWBs) {
6176ab6918fSYinan Xu    when (wb.valid) {
6183b739f49SXuan Hu      val wbIdx = wb.bits.robIdx.value
6196ab6918fSYinan Xu      debug_exuData(wbIdx) := wb.bits.data
6206ab6918fSYinan Xu      debug_exuDebug(wbIdx) := wb.bits.debug
6213b739f49SXuan Hu      debug_microOp(wbIdx).debugInfo.enqRsTime := wb.bits.debugInfo.enqRsTime
6223b739f49SXuan Hu      debug_microOp(wbIdx).debugInfo.selectTime := wb.bits.debugInfo.selectTime
6233b739f49SXuan Hu      debug_microOp(wbIdx).debugInfo.issueTime := wb.bits.debugInfo.issueTime
6243b739f49SXuan Hu      debug_microOp(wbIdx).debugInfo.writebackTime := wb.bits.debugInfo.writebackTime
6259aca92b9SYinan Xu
626b211808bShappy-lx      // debug for lqidx and sqidx
627141a6449SXuan Hu      debug_microOp(wbIdx).lqIdx := wb.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr))
628141a6449SXuan Hu      debug_microOp(wbIdx).sqIdx := wb.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr))
629b211808bShappy-lx
6309aca92b9SYinan Xu      val debug_Uop = debug_microOp(wbIdx)
6319aca92b9SYinan Xu      XSInfo(true.B,
6323b739f49SXuan Hu        p"writebacked pc 0x${Hexadecimal(debug_Uop.pc)} wen ${debug_Uop.rfWen} " +
6333b739f49SXuan Hu        p"data 0x${Hexadecimal(wb.bits.data)} ldst ${debug_Uop.ldest} pdst ${debug_Uop.pdest} " +
6343b739f49SXuan Hu        p"skip ${wb.bits.debug.isMMIO} robIdx: ${wb.bits.robIdx}\n"
6359aca92b9SYinan Xu      )
6369aca92b9SYinan Xu    }
6379aca92b9SYinan Xu  }
6383b739f49SXuan Hu
6393b739f49SXuan Hu  val writebackNum = PopCount(exuWBs.map(_.valid))
6409aca92b9SYinan Xu  XSInfo(writebackNum =/= 0.U, "writebacked %d insts\n", writebackNum)
6419aca92b9SYinan Xu
642e4f69d78Ssfencevma  for (i <- 0 until LoadPipelineWidth) {
643e4f69d78Ssfencevma    when (RegNext(io.lsq.mmio(i))) {
644e4f69d78Ssfencevma      mmio(RegNext(io.lsq.uop(i).robIdx).value) := true.B
645e4f69d78Ssfencevma    }
646e4f69d78Ssfencevma  }
6479aca92b9SYinan Xu
6489aca92b9SYinan Xu  /**
6499aca92b9SYinan Xu    * RedirectOut: Interrupt and Exceptions
6509aca92b9SYinan Xu    */
6519aca92b9SYinan Xu  val deqDispatchData = dispatchDataRead(0)
6529aca92b9SYinan Xu  val debug_deqUop = debug_microOp(deqPtr.value)
6539aca92b9SYinan Xu
6549aca92b9SYinan Xu  val intrBitSetReg = RegNext(io.csr.intrBitSet)
6553b739f49SXuan Hu  val intrEnable = intrBitSetReg && !hasWaitForward && interrupt_safe(deqPtr.value)
6569aca92b9SYinan Xu  val deqHasExceptionOrFlush = exceptionDataRead.valid && exceptionDataRead.bits.robIdx === deqPtr
65784e47f35SLi Qianruo  val deqHasException = deqHasExceptionOrFlush && (exceptionDataRead.bits.exceptionVec.asUInt.orR ||
658ddb65c47SLi Qianruo    exceptionDataRead.bits.singleStep || exceptionDataRead.bits.trigger.hit)
6599aca92b9SYinan Xu  val deqHasFlushPipe = deqHasExceptionOrFlush && exceptionDataRead.bits.flushPipe
6609aca92b9SYinan Xu  val deqHasReplayInst = deqHasExceptionOrFlush && exceptionDataRead.bits.replayInst
661a8db15d8Sfdy  val exceptionEnable = isWritebacked(deqPtr.value) && deqHasException
66272951335SLi Qianruo
66384e47f35SLi Qianruo  XSDebug(deqHasException && exceptionDataRead.bits.singleStep, "Debug Mode: Deq has singlestep exception\n")
664ddb65c47SLi Qianruo  XSDebug(deqHasException && exceptionDataRead.bits.trigger.getHitFrontend, "Debug Mode: Deq has frontend trigger exception\n")
66584e47f35SLi Qianruo  XSDebug(deqHasException && exceptionDataRead.bits.trigger.getHitBackend, "Debug Mode: Deq has backend trigger exception\n")
66684e47f35SLi Qianruo
667a8db15d8Sfdy  val isFlushPipe = isWritebacked(deqPtr.value) && (deqHasFlushPipe || deqHasReplayInst)
6689aca92b9SYinan Xu
669a8db15d8Sfdy  val isVsetFlushPipe = isWritebacked(deqPtr.value) && deqHasFlushPipe && exceptionDataRead.bits.isVset
670a8db15d8Sfdy//  val needModifyFtqIdxOffset = isVsetFlushPipe && (vsetvlState === vs_waitFlush)
671a8db15d8Sfdy  val needModifyFtqIdxOffset = false.B
672a8db15d8Sfdy  io.isVsetFlushPipe := isVsetFlushPipe
673a8db15d8Sfdy  io.vconfigPdest := rab.io.vconfigPdest
674f4b2089aSYinan Xu  // io.flushOut will trigger redirect at the next cycle.
675f4b2089aSYinan Xu  // Block any redirect or commit at the next cycle.
676f4b2089aSYinan Xu  val lastCycleFlush = RegNext(io.flushOut.valid)
677f4b2089aSYinan Xu
678f4b2089aSYinan Xu  io.flushOut.valid := (state === s_idle) && valid(deqPtr.value) && (intrEnable || exceptionEnable || isFlushPipe) && !lastCycleFlush
679f4b2089aSYinan Xu  io.flushOut.bits := DontCare
68014a67055Ssfencevma  io.flushOut.bits.isRVC := deqDispatchData.isRVC
6814aa9ed34Sfdy  io.flushOut.bits.robIdx := Mux(needModifyFtqIdxOffset, firstVInstrRobIdx, deqPtr)
6824aa9ed34Sfdy  io.flushOut.bits.ftqIdx := Mux(needModifyFtqIdxOffset, firstVInstrFtqPtr, deqDispatchData.ftqIdx)
6834aa9ed34Sfdy  io.flushOut.bits.ftqOffset := Mux(needModifyFtqIdxOffset, firstVInstrFtqOffset, deqDispatchData.ftqOffset)
6844aa9ed34Sfdy  io.flushOut.bits.level := Mux(deqHasReplayInst || intrEnable || exceptionEnable || needModifyFtqIdxOffset, RedirectLevel.flush, RedirectLevel.flushAfter) // TODO use this to implement "exception next"
685f4b2089aSYinan Xu  io.flushOut.bits.interrupt := true.B
6869aca92b9SYinan Xu  XSPerfAccumulate("interrupt_num", io.flushOut.valid && intrEnable)
6879aca92b9SYinan Xu  XSPerfAccumulate("exception_num", io.flushOut.valid && exceptionEnable)
6889aca92b9SYinan Xu  XSPerfAccumulate("flush_pipe_num", io.flushOut.valid && isFlushPipe)
6899aca92b9SYinan Xu  XSPerfAccumulate("replay_inst_num", io.flushOut.valid && isFlushPipe && deqHasReplayInst)
6909aca92b9SYinan Xu
691f4b2089aSYinan Xu  val exceptionHappen = (state === s_idle) && valid(deqPtr.value) && (intrEnable || exceptionEnable) && !lastCycleFlush
6929aca92b9SYinan Xu  io.exception.valid                := RegNext(exceptionHappen)
6933b739f49SXuan Hu  io.exception.bits.pc              := RegEnable(debug_deqUop.pc, exceptionHappen)
6943b739f49SXuan Hu  io.exception.bits.instr           := RegEnable(debug_deqUop.instr, exceptionHappen)
6953b739f49SXuan Hu  io.exception.bits.commitType      := RegEnable(deqDispatchData.commitType, exceptionHappen)
6963b739f49SXuan Hu  io.exception.bits.exceptionVec    := RegEnable(exceptionDataRead.bits.exceptionVec, exceptionHappen)
6973b739f49SXuan Hu  io.exception.bits.singleStep      := RegEnable(exceptionDataRead.bits.singleStep, exceptionHappen)
6983b739f49SXuan Hu  io.exception.bits.crossPageIPFFix := RegEnable(exceptionDataRead.bits.crossPageIPFFix, exceptionHappen)
6999aca92b9SYinan Xu  io.exception.bits.isInterrupt     := RegEnable(intrEnable, exceptionHappen)
7003b739f49SXuan Hu//  io.exception.bits.trigger := RegEnable(exceptionDataRead.bits.trigger, exceptionHappen)
7019aca92b9SYinan Xu
7029aca92b9SYinan Xu  XSDebug(io.flushOut.valid,
7033b739f49SXuan Hu    p"generate redirect: pc 0x${Hexadecimal(io.exception.bits.pc)} intr $intrEnable " +
7049aca92b9SYinan Xu    p"excp $exceptionEnable flushPipe $isFlushPipe " +
7059aca92b9SYinan Xu    p"Trap_target 0x${Hexadecimal(io.csr.trapTarget)} exceptionVec ${Binary(exceptionDataRead.bits.exceptionVec.asUInt)}\n")
7069aca92b9SYinan Xu
7079aca92b9SYinan Xu
7089aca92b9SYinan Xu  /**
7099aca92b9SYinan Xu    * Commits (and walk)
7109aca92b9SYinan Xu    * They share the same width.
7119aca92b9SYinan Xu    */
712dcf3a679STang Haojin  val shouldWalkVec = VecInit(walkPtrVec.map(_ <= lastWalkPtr))
713dcf3a679STang Haojin  val walkFinished = VecInit(walkPtrVec.map(_ >= lastWalkPtr)).asUInt.orR
714a8db15d8Sfdy  rab.io.robWalkEnd := state === s_walk && walkFinished
7159aca92b9SYinan Xu
7169aca92b9SYinan Xu  require(RenameWidth <= CommitWidth)
7179aca92b9SYinan Xu
7189aca92b9SYinan Xu  // wiring to csr
7199aca92b9SYinan Xu  val (wflags, fpWen) = (0 until CommitWidth).map(i => {
7206474c47fSYinan Xu    val v = io.commits.commitValid(i)
7219aca92b9SYinan Xu    val info = io.commits.info(i)
7229aca92b9SYinan Xu    (v & info.wflags, v & info.fpWen)
7239aca92b9SYinan Xu  }).unzip
7249aca92b9SYinan Xu  val fflags = Wire(Valid(UInt(5.W)))
7256474c47fSYinan Xu  fflags.valid := io.commits.isCommit && VecInit(wflags).asUInt.orR
7269aca92b9SYinan Xu  fflags.bits := wflags.zip(fflagsDataRead).map({
7279aca92b9SYinan Xu    case (w, f) => Mux(w, f, 0.U)
7289aca92b9SYinan Xu  }).reduce(_|_)
7296474c47fSYinan Xu  val dirty_fs = io.commits.isCommit && VecInit(fpWen).asUInt.orR
7309aca92b9SYinan Xu
731a8db15d8Sfdy  val vxsat = Wire(Valid(Bool()))
732a8db15d8Sfdy  vxsat.valid := io.commits.isCommit && vxsat.bits
733a8db15d8Sfdy  vxsat.bits := io.commits.commitValid.zip(vxsatDataRead).map {
734a8db15d8Sfdy    case (valid, vxsat) => valid & vxsat
735a8db15d8Sfdy  }.reduce(_ | _)
736a8db15d8Sfdy
7379aca92b9SYinan Xu  // when mispredict branches writeback, stop commit in the next 2 cycles
7389aca92b9SYinan Xu  // TODO: don't check all exu write back
7393b739f49SXuan Hu  val misPredWb = Cat(VecInit(redirectWBs.map(wb =>
7402f2ee3b1SXuan Hu    wb.bits.redirect.get.bits.cfiUpdate.isMisPred && wb.bits.redirect.get.valid && wb.valid
741c51eab43SYinan Xu  ))).orR
7429aca92b9SYinan Xu  val misPredBlockCounter = Reg(UInt(3.W))
7439aca92b9SYinan Xu  misPredBlockCounter := Mux(misPredWb,
7449aca92b9SYinan Xu    "b111".U,
7459aca92b9SYinan Xu    misPredBlockCounter >> 1.U
7469aca92b9SYinan Xu  )
7479aca92b9SYinan Xu  val misPredBlock = misPredBlockCounter(0)
748*ef8fa011SXuan Hu  val blockCommit = misPredBlock || isReplaying || lastCycleFlush || hasWFI
7499aca92b9SYinan Xu
750ccfddc82SHaojin Tang  io.commits.isWalk := state === s_walk
7516474c47fSYinan Xu  io.commits.isCommit := state === s_idle && !blockCommit
7526474c47fSYinan Xu  val walk_v = VecInit(walkPtrVec.map(ptr => valid(ptr.value)))
7536474c47fSYinan Xu  val commit_v = VecInit(deqPtrVec.map(ptr => valid(ptr.value)))
7549aca92b9SYinan Xu  // store will be commited iff both sta & std have been writebacked
755a8db15d8Sfdy  val commit_w = VecInit(deqPtrVec.map(ptr => isWritebacked(ptr.value)))
7569aca92b9SYinan Xu  val commit_exception = exceptionDataRead.valid && !isAfter(exceptionDataRead.bits.robIdx, deqPtrVec.last)
7579aca92b9SYinan Xu  val commit_block = VecInit((0 until CommitWidth).map(i => !commit_w(i)))
7589aca92b9SYinan Xu  val allowOnlyOneCommit = commit_exception || intrBitSetReg
7599aca92b9SYinan Xu  // for instructions that may block others, we don't allow them to commit
7609aca92b9SYinan Xu  for (i <- 0 until CommitWidth) {
7619aca92b9SYinan Xu    // defaults: state === s_idle and instructions commit
7629aca92b9SYinan Xu    // when intrBitSetReg, allow only one instruction to commit at each clock cycle
7639aca92b9SYinan Xu    val isBlocked = if (i != 0) Cat(commit_block.take(i)).orR || allowOnlyOneCommit else intrEnable || deqHasException || deqHasReplayInst
7646474c47fSYinan Xu    io.commits.commitValid(i) := commit_v(i) && commit_w(i) && !isBlocked
7659aca92b9SYinan Xu    io.commits.info(i) := dispatchDataRead(i)
766fa7f2c26STang Haojin    io.commits.robIdx(i) := deqPtrVec(i)
7679aca92b9SYinan Xu
768ccfddc82SHaojin Tang    when (state === s_walk) {
7696474c47fSYinan Xu      io.commits.walkValid(i) := shouldWalkVec(i)
7706474c47fSYinan Xu      when (io.commits.isWalk && state === s_walk && shouldWalkVec(i)) {
771*ef8fa011SXuan Hu        XSError(!walk_v(i), s"The walking entry($i) should be valid\n")
7726474c47fSYinan Xu      }
7739aca92b9SYinan Xu    }
7749aca92b9SYinan Xu
7756474c47fSYinan Xu    XSInfo(io.commits.isCommit && io.commits.commitValid(i),
776c61abc0cSXuan Hu      "retired pc %x wen %d ldest %d pdest %x data %x fflags: %b vxsat: %b\n",
7773b739f49SXuan Hu      debug_microOp(deqPtrVec(i).value).pc,
7789aca92b9SYinan Xu      io.commits.info(i).rfWen,
7799aca92b9SYinan Xu      io.commits.info(i).ldest,
7809aca92b9SYinan Xu      io.commits.info(i).pdest,
7819aca92b9SYinan Xu      debug_exuData(deqPtrVec(i).value),
782a8db15d8Sfdy      fflagsDataRead(i),
783a8db15d8Sfdy      vxsatDataRead(i)
7849aca92b9SYinan Xu    )
7856474c47fSYinan Xu    XSInfo(state === s_walk && io.commits.walkValid(i), "walked pc %x wen %d ldst %d data %x\n",
7863b739f49SXuan Hu      debug_microOp(walkPtrVec(i).value).pc,
7879aca92b9SYinan Xu      io.commits.info(i).rfWen,
7889aca92b9SYinan Xu      io.commits.info(i).ldest,
7899aca92b9SYinan Xu      debug_exuData(walkPtrVec(i).value)
7909aca92b9SYinan Xu    )
7919aca92b9SYinan Xu  }
7921545277aSYinan Xu  if (env.EnableDifftest) {
7939aca92b9SYinan Xu    io.commits.info.map(info => dontTouch(info.pc))
7949aca92b9SYinan Xu  }
7959aca92b9SYinan Xu
796a8db15d8Sfdy  // sync fflags/dirty_fs/vxsat to csr
797a4e57ea3SLi Qianruo  io.csr.fflags := RegNext(fflags)
798a4e57ea3SLi Qianruo  io.csr.dirty_fs := RegNext(dirty_fs)
799a8db15d8Sfdy  io.csr.vxsat := RegNext(vxsat)
8009aca92b9SYinan Xu
8014aa9ed34Sfdy  // sync v csr to csr
802a8db15d8Sfdy  // for difftest
8033691c4dfSfdy  if(env.AlwaysBasicDiff || env.EnableDifftest) {
804fe60541bSXuan Hu    val isDiffWriteVconfigVec = io.diffCommits.commitValid.zip(io.diffCommits.info).map { case (valid, info) => valid && info.ldest === VCONFIG_IDX.U && info.vecWen }.reverse
805a8db15d8Sfdy    io.csr.vcsrFlag := RegNext(io.diffCommits.isCommit && Cat(isDiffWriteVconfigVec).orR)
8063691c4dfSfdy  }
8073691c4dfSfdy  else{
8083691c4dfSfdy    io.csr.vcsrFlag := false.B
8093691c4dfSfdy  }
8104aa9ed34Sfdy
8119aca92b9SYinan Xu  // commit load/store to lsq
8126474c47fSYinan Xu  val ldCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.LOAD))
8136474c47fSYinan Xu  val stCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.STORE))
8146474c47fSYinan Xu  io.lsq.lcommit := RegNext(Mux(io.commits.isCommit, PopCount(ldCommitVec), 0.U))
8156474c47fSYinan Xu  io.lsq.scommit := RegNext(Mux(io.commits.isCommit, PopCount(stCommitVec), 0.U))
8166474c47fSYinan Xu  // indicate a pending load or store
817e4f69d78Ssfencevma  io.lsq.pendingld := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.LOAD && valid(deqPtr.value) && mmio(deqPtr.value))
8186474c47fSYinan Xu  io.lsq.pendingst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && valid(deqPtr.value))
8196474c47fSYinan Xu  io.lsq.commit := RegNext(io.commits.isCommit && io.commits.commitValid(0))
820e4f69d78Ssfencevma  io.lsq.pendingPtr := RegNext(deqPtr)
8219aca92b9SYinan Xu
8229aca92b9SYinan Xu  /**
8239aca92b9SYinan Xu    * state changes
824ccfddc82SHaojin Tang    * (1) redirect: switch to s_walk
825ccfddc82SHaojin Tang    * (2) walk: when walking comes to the end, switch to s_idle
8269aca92b9SYinan Xu    */
827a8db15d8Sfdy  val state_next = Mux(io.redirect.valid, s_walk, Mux(state === s_walk && walkFinished && rab.io.rabWalkEnd, s_idle, state))
8287e8294acSYinan Xu  XSPerfAccumulate("s_idle_to_idle",            state === s_idle && state_next === s_idle)
8297e8294acSYinan Xu  XSPerfAccumulate("s_idle_to_walk",            state === s_idle && state_next === s_walk)
8307e8294acSYinan Xu  XSPerfAccumulate("s_walk_to_idle",            state === s_walk && state_next === s_idle)
8317e8294acSYinan Xu  XSPerfAccumulate("s_walk_to_walk",            state === s_walk && state_next === s_walk)
8329aca92b9SYinan Xu  state := state_next
8339aca92b9SYinan Xu
8349aca92b9SYinan Xu  /**
8359aca92b9SYinan Xu    * pointers and counters
8369aca92b9SYinan Xu    */
8379aca92b9SYinan Xu  val deqPtrGenModule = Module(new RobDeqPtrWrapper)
8389aca92b9SYinan Xu  deqPtrGenModule.io.state := state
8399aca92b9SYinan Xu  deqPtrGenModule.io.deq_v := commit_v
8409aca92b9SYinan Xu  deqPtrGenModule.io.deq_w := commit_w
8419aca92b9SYinan Xu  deqPtrGenModule.io.exception_state := exceptionDataRead
8429aca92b9SYinan Xu  deqPtrGenModule.io.intrBitSetReg := intrBitSetReg
8433b739f49SXuan Hu  deqPtrGenModule.io.hasNoSpecExec := hasWaitForward
844e8009193SYinan Xu  deqPtrGenModule.io.interrupt_safe := interrupt_safe(deqPtr.value)
8456474c47fSYinan Xu  deqPtrGenModule.io.blockCommit := blockCommit
8469aca92b9SYinan Xu  deqPtrVec := deqPtrGenModule.io.out
8479aca92b9SYinan Xu  val deqPtrVec_next = deqPtrGenModule.io.next_out
8489aca92b9SYinan Xu
8499aca92b9SYinan Xu  val enqPtrGenModule = Module(new RobEnqPtrWrapper)
8509aca92b9SYinan Xu  enqPtrGenModule.io.redirect := io.redirect
85144369838SXuan Hu  enqPtrGenModule.io.allowEnqueue := allowEnqueue && rab.io.canEnq
8529aca92b9SYinan Xu  enqPtrGenModule.io.hasBlockBackward := hasBlockBackward
853a8db15d8Sfdy  enqPtrGenModule.io.enq := VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop))
8546474c47fSYinan Xu  enqPtrVec := enqPtrGenModule.io.out
8559aca92b9SYinan Xu
8569aca92b9SYinan Xu  // next walkPtrVec:
8579aca92b9SYinan Xu  // (1) redirect occurs: update according to state
858ccfddc82SHaojin Tang  // (2) walk: move forwards
859ccfddc82SHaojin Tang  val walkPtrVec_next = Mux(io.redirect.valid,
860fa7f2c26STang Haojin    Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect), deqPtrVec_next),
861ccfddc82SHaojin Tang    Mux(state === s_walk, VecInit(walkPtrVec.map(_ + CommitWidth.U)), walkPtrVec)
8629aca92b9SYinan Xu  )
8639aca92b9SYinan Xu  walkPtrVec := walkPtrVec_next
8649aca92b9SYinan Xu
86575b25016SYinan Xu  val numValidEntries = distanceBetween(enqPtr, deqPtr)
866a8db15d8Sfdy  val commitCnt = PopCount(io.commits.commitValid)
8679aca92b9SYinan Xu
86875b25016SYinan Xu  allowEnqueue := numValidEntries + dispatchNum <= (RobSize - RenameWidth).U
8699aca92b9SYinan Xu
870ccfddc82SHaojin Tang  val redirectWalkDistance = distanceBetween(io.redirect.bits.robIdx, deqPtrVec_next(0))
8719aca92b9SYinan Xu  when (io.redirect.valid) {
872dcf3a679STang Haojin    lastWalkPtr := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx - 1.U, io.redirect.bits.robIdx)
8739aca92b9SYinan Xu  }
8749aca92b9SYinan Xu
8759aca92b9SYinan Xu
8769aca92b9SYinan Xu  /**
8779aca92b9SYinan Xu    * States
8789aca92b9SYinan Xu    * We put all the stage bits changes here.
8799aca92b9SYinan Xu
8809aca92b9SYinan Xu    * All events: (1) enqueue (dispatch); (2) writeback; (3) cancel; (4) dequeue (commit);
8819aca92b9SYinan Xu    * All states: (1) valid; (2) writebacked; (3) flagBkup
8829aca92b9SYinan Xu    */
8839aca92b9SYinan Xu  val commitReadAddr = Mux(state === s_idle, VecInit(deqPtrVec.map(_.value)), VecInit(walkPtrVec.map(_.value)))
8849aca92b9SYinan Xu
885ccfddc82SHaojin Tang  // redirect logic writes 6 valid
886ccfddc82SHaojin Tang  val redirectHeadVec = Reg(Vec(RenameWidth, new RobPtr))
887ccfddc82SHaojin Tang  val redirectTail = Reg(new RobPtr)
888ccfddc82SHaojin Tang  val redirectIdle :: redirectBusy :: Nil = Enum(2)
889ccfddc82SHaojin Tang  val redirectState = RegInit(redirectIdle)
890ccfddc82SHaojin Tang  val invMask = redirectHeadVec.map(redirectHead => isBefore(redirectHead, redirectTail))
891ccfddc82SHaojin Tang  when(redirectState === redirectBusy) {
892ccfddc82SHaojin Tang    redirectHeadVec.foreach(redirectHead => redirectHead := redirectHead + RenameWidth.U)
893ccfddc82SHaojin Tang    redirectHeadVec zip invMask foreach {
894ccfddc82SHaojin Tang      case (redirectHead, inv) => when(inv) {
895ccfddc82SHaojin Tang        valid(redirectHead.value) := false.B
896ccfddc82SHaojin Tang      }
897ccfddc82SHaojin Tang    }
898ccfddc82SHaojin Tang    when(!invMask.last) {
899ccfddc82SHaojin Tang      redirectState := redirectIdle
900ccfddc82SHaojin Tang    }
901ccfddc82SHaojin Tang  }
902ccfddc82SHaojin Tang  when(io.redirect.valid) {
903ccfddc82SHaojin Tang    redirectState := redirectBusy
904ccfddc82SHaojin Tang    when(redirectState === redirectIdle) {
905ccfddc82SHaojin Tang      redirectTail := enqPtr
906ccfddc82SHaojin Tang    }
907ccfddc82SHaojin Tang    redirectHeadVec.zipWithIndex.foreach { case (redirectHead, i) =>
908ccfddc82SHaojin Tang      redirectHead := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx + i.U, io.redirect.bits.robIdx + (i + 1).U)
909ccfddc82SHaojin Tang    }
910ccfddc82SHaojin Tang  }
9119aca92b9SYinan Xu  // enqueue logic writes 6 valid
9129aca92b9SYinan Xu  for (i <- 0 until RenameWidth) {
913f4b2089aSYinan Xu    when (canEnqueue(i) && !io.redirect.valid) {
9146474c47fSYinan Xu      valid(allocatePtrVec(i).value) := true.B
9159aca92b9SYinan Xu    }
9169aca92b9SYinan Xu  }
917ccfddc82SHaojin Tang  // dequeue logic writes 6 valid
9189aca92b9SYinan Xu  for (i <- 0 until CommitWidth) {
9196474c47fSYinan Xu    val commitValid = io.commits.isCommit && io.commits.commitValid(i)
920ccfddc82SHaojin Tang    when (commitValid) {
9219aca92b9SYinan Xu      valid(commitReadAddr(i)) := false.B
9229aca92b9SYinan Xu    }
9239aca92b9SYinan Xu  }
9249aca92b9SYinan Xu
9258744445eSMaxpicca-Li  // debug_inst update
926870f462dSXuan Hu  for(i <- 0 until (LduCnt + StaCnt)) {
9278744445eSMaxpicca-Li    debug_lsInfo(io.debug_ls.debugLsInfo(i).s1_robIdx).s1SignalEnable(io.debug_ls.debugLsInfo(i))
9288744445eSMaxpicca-Li    debug_lsInfo(io.debug_ls.debugLsInfo(i).s2_robIdx).s2SignalEnable(io.debug_ls.debugLsInfo(i))
9298744445eSMaxpicca-Li  }
930870f462dSXuan Hu  for (i <- 0 until LduCnt) {
931d2b20d1aSTang Haojin    debug_lsTopdownInfo(io.lsTopdownInfo(i).s1.robIdx).s1SignalEnable(io.lsTopdownInfo(i))
932d2b20d1aSTang Haojin    debug_lsTopdownInfo(io.lsTopdownInfo(i).s2.robIdx).s2SignalEnable(io.lsTopdownInfo(i))
933d2b20d1aSTang Haojin  }
9348744445eSMaxpicca-Li
9359aca92b9SYinan Xu  // writeback logic set numWbPorts writebacked to true
936a8db15d8Sfdy  val blockWbSeq = Wire(Vec(exuWBs.length, Bool()))
937a8db15d8Sfdy  blockWbSeq.map(_ := false.B)
938a8db15d8Sfdy  for ((wb, blockWb) <- exuWBs.zip(blockWbSeq)) {
9396ab6918fSYinan Xu    when(wb.valid) {
9403b739f49SXuan Hu      val wbHasException = wb.bits.exceptionVec.getOrElse(0.U).asUInt.orR
9413b739f49SXuan Hu      val wbHasTriggerHit = false.B //Todo: wb.bits.trigger.getHitBackend
9423b739f49SXuan Hu      val wbHasFlushPipe = wb.bits.flushPipe.getOrElse(false.B)
9433b739f49SXuan Hu      val wbHasReplayInst = wb.bits.replay.getOrElse(false.B) //Todo: && wb.bits.replayInst
944a8db15d8Sfdy      blockWb := wbHasException || wbHasFlushPipe || wbHasReplayInst || wbHasTriggerHit
9459aca92b9SYinan Xu    }
9469aca92b9SYinan Xu  }
947a8db15d8Sfdy
948a8db15d8Sfdy  // if the first uop of an instruction is valid , write writebackedCounter
949a8db15d8Sfdy  val uopEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid)
950a8db15d8Sfdy  val instEnqValidSeq = io.enq.req.map (req => io.enq.canAccept && req.valid && req.bits.firstUop)
951a8db15d8Sfdy  val enqNeedWriteRFSeq = io.enq.req.map(_.bits.needWriteRf)
952a8db15d8Sfdy  val enqRobIdxSeq = io.enq.req.map(req => req.bits.robIdx.value)
953f1e8fcb2SXuan Hu  val enqUopNumVec = VecInit(io.enq.req.map(req => req.bits.numUops))
954f1e8fcb2SXuan Hu  val enqEliminatedMoveVec = VecInit(io.enq.req.map(req => req.bits.eliminatedMove))
955a8db15d8Sfdy
956f1e8fcb2SXuan Hu  private val enqWriteStdVec: Vec[Bool] = VecInit(io.enq.req.map {
957f1e8fcb2SXuan Hu    req => FuType.isAMO(req.bits.fuType) || FuType.isStore(req.bits.fuType)
958f1e8fcb2SXuan Hu  })
959a8db15d8Sfdy  val enqWbSizeSeq = io.enq.req.map { req =>
960a8db15d8Sfdy    val enqHasException = ExceptionNO.selectFrontend(req.bits.exceptionVec).asUInt.orR
961a8db15d8Sfdy    val enqHasTriggerHit = req.bits.trigger.getHitFrontend
962a8db15d8Sfdy    Mux(req.bits.eliminatedMove, Mux(enqHasException || enqHasTriggerHit, 1.U, 0.U),
963a8db15d8Sfdy      Mux(FuType.isAMO(req.bits.fuType) || FuType.isStore(req.bits.fuType), 2.U, 1.U))
9649aca92b9SYinan Xu  }
965a8db15d8Sfdy  val enqWbSizeSumSeq = enqRobIdxSeq.zipWithIndex.map { case (robIdx, idx) =>
966a8db15d8Sfdy    val addend = enqRobIdxSeq.zip(enqWbSizeSeq).take(idx + 1).map { case (uopRobIdx, uopWbSize) => Mux(robIdx === uopRobIdx, uopWbSize, 0.U) }
967a8db15d8Sfdy    addend.reduce(_ +& _)
968a8db15d8Sfdy  }
969a8db15d8Sfdy  val fflags_wb = fflagsPorts
970a8db15d8Sfdy  val vxsat_wb = vxsatPorts
971a8db15d8Sfdy  for(i <- 0 until RobSize){
972a8db15d8Sfdy
973a8db15d8Sfdy    val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === i.U)
974a8db15d8Sfdy    val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map{ case(valid, isMatch) => valid && isMatch }
975a8db15d8Sfdy    val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map{ case(valid, isMatch) => valid && isMatch }
976a8db15d8Sfdy    val instCanEnqFlag = Cat(instCanEnqSeq).orR
977a8db15d8Sfdy
978a8db15d8Sfdy    realDestSize(i) := Mux(!valid(i) && instCanEnqFlag || valid(i), realDestSize(i) + PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map{ case(writeFlag, valid) => writeFlag && valid }), 0.U)
979a8db15d8Sfdy
980f1e8fcb2SXuan Hu    val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec)
981f1e8fcb2SXuan Hu    val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec)
982f1e8fcb2SXuan Hu    val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec)
983a8db15d8Sfdy
984a8db15d8Sfdy    val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)
985a8db15d8Sfdy    val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map{ case(canWb, blockWb) => canWb && !blockWb }
986f1e8fcb2SXuan Hu    val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U))
987f1e8fcb2SXuan Hu    val wbCnt = PopCount(canWbNoBlockSeq)
988f1e8fcb2SXuan Hu    when (exceptionGen.io.out.valid && exceptionGen.io.out.bits.robIdx.value === i.U) {
989f1e8fcb2SXuan Hu      // exception flush
990f1e8fcb2SXuan Hu      uopNumVec(i) := 0.U
991f1e8fcb2SXuan Hu      stdWritebacked(i) := true.B
992f1e8fcb2SXuan Hu    }.elsewhen(!valid(i) && instCanEnqFlag) {
993f1e8fcb2SXuan Hu      // enq set num of uops
994f1e8fcb2SXuan Hu      uopNumVec(i) := Mux(enqEliminatedMove, 0.U, enqUopNum)
995f1e8fcb2SXuan Hu      stdWritebacked(i) := Mux(enqWriteStd, false.B, true.B)
996f1e8fcb2SXuan Hu    }.elsewhen(valid(i)) {
997f1e8fcb2SXuan Hu      // update by writing back
998f1e8fcb2SXuan Hu      uopNumVec(i) := uopNumVec(i) - wbCnt
999f1e8fcb2SXuan Hu      when (canStdWbSeq.asUInt.orR) {
1000f1e8fcb2SXuan Hu        stdWritebacked(i) := true.B
1001f1e8fcb2SXuan Hu      }
1002f1e8fcb2SXuan Hu    }.otherwise {
1003f1e8fcb2SXuan Hu      uopNumVec(i) := 0.U
1004f1e8fcb2SXuan Hu    }
1005a8db15d8Sfdy
1006a8db15d8Sfdy    val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)
100727c566d7SXuan Hu    val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _)
1008a8db15d8Sfdy    fflagsDataModule(i) := Mux(!valid(i) && instCanEnqFlag, 0.U, fflagsDataModule(i) | fflagsRes)
1009a8db15d8Sfdy
1010a8db15d8Sfdy    val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)
101127c566d7SXuan Hu    val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _)
1012a8db15d8Sfdy    vxsatDataModule(i) := Mux(!valid(i) && instCanEnqFlag, 0.U, vxsatDataModule(i) | vxsatRes)
10139aca92b9SYinan Xu  }
10149aca92b9SYinan Xu
10159aca92b9SYinan Xu  // flagBkup
10169aca92b9SYinan Xu  // enqueue logic set 6 flagBkup at most
10179aca92b9SYinan Xu  for (i <- 0 until RenameWidth) {
10189aca92b9SYinan Xu    when (canEnqueue(i)) {
10196474c47fSYinan Xu      flagBkup(allocatePtrVec(i).value) := allocatePtrVec(i).flag
10209aca92b9SYinan Xu    }
10219aca92b9SYinan Xu  }
10229aca92b9SYinan Xu
1023e8009193SYinan Xu  // interrupt_safe
1024e8009193SYinan Xu  for (i <- 0 until RenameWidth) {
1025e8009193SYinan Xu    // We RegNext the updates for better timing.
1026e8009193SYinan Xu    // Note that instructions won't change the system's states in this cycle.
1027e8009193SYinan Xu    when (RegNext(canEnqueue(i))) {
1028e8009193SYinan Xu      // For now, we allow non-load-store instructions to trigger interrupts
1029e8009193SYinan Xu      // For MMIO instructions, they should not trigger interrupts since they may
1030e8009193SYinan Xu      // be sent to lower level before it writes back.
1031e8009193SYinan Xu      // However, we cannot determine whether a load/store instruction is MMIO.
1032e8009193SYinan Xu      // Thus, we don't allow load/store instructions to trigger an interrupt.
1033e8009193SYinan Xu      // TODO: support non-MMIO load-store instructions to trigger interrupts
10343b739f49SXuan Hu      val allow_interrupts = !CommitType.isLoadStore(io.enq.req(i).bits.commitType)
10356474c47fSYinan Xu      interrupt_safe(RegNext(allocatePtrVec(i).value)) := RegNext(allow_interrupts)
1036e8009193SYinan Xu    }
1037e8009193SYinan Xu  }
10389aca92b9SYinan Xu
10399aca92b9SYinan Xu  /**
10409aca92b9SYinan Xu    * read and write of data modules
10419aca92b9SYinan Xu    */
10429aca92b9SYinan Xu  val commitReadAddr_next = Mux(state_next === s_idle,
10439aca92b9SYinan Xu    VecInit(deqPtrVec_next.map(_.value)),
10449aca92b9SYinan Xu    VecInit(walkPtrVec_next.map(_.value))
10459aca92b9SYinan Xu  )
10469aca92b9SYinan Xu  dispatchData.io.wen := canEnqueue
10476474c47fSYinan Xu  dispatchData.io.waddr := allocatePtrVec.map(_.value)
104844369838SXuan Hu  dispatchData.io.wdata.zip(io.enq.req.map(_.bits)).zipWithIndex.foreach{ case ((wdata, req), portIdx) =>
10493b739f49SXuan Hu    wdata.ldest := req.ldest
10503b739f49SXuan Hu    wdata.rfWen := req.rfWen
10513b739f49SXuan Hu    wdata.fpWen := req.fpWen
10523b739f49SXuan Hu    wdata.vecWen := req.vecWen
10533b739f49SXuan Hu    wdata.wflags := req.fpu.wflags
10543b739f49SXuan Hu    wdata.commitType := req.commitType
10559aca92b9SYinan Xu    wdata.pdest := req.pdest
10563b739f49SXuan Hu    wdata.ftqIdx := req.ftqPtr
10573b739f49SXuan Hu    wdata.ftqOffset := req.ftqOffset
1058ccfddc82SHaojin Tang    wdata.isMove := req.eliminatedMove
1059870f462dSXuan Hu    wdata.isRVC := req.preDecodeInfo.isRVC
10603b739f49SXuan Hu    wdata.pc := req.pc
106175e2c883SXuan Hu    wdata.vtype := req.vpu.vtype
1062d91483a6Sfdy    wdata.isVset := req.isVset
10639aca92b9SYinan Xu  }
10649aca92b9SYinan Xu  dispatchData.io.raddr := commitReadAddr_next
10659aca92b9SYinan Xu
10669aca92b9SYinan Xu  exceptionGen.io.redirect <> io.redirect
10679aca92b9SYinan Xu  exceptionGen.io.flush := io.flushOut.valid
1068a8db15d8Sfdy
1069a8db15d8Sfdy  val canEnqueueEG = VecInit(io.enq.req.map(req => req.valid && io.enq.canAccept))
10709aca92b9SYinan Xu  for (i <- 0 until RenameWidth) {
1071a8db15d8Sfdy    exceptionGen.io.enq(i).valid := canEnqueueEG(i)
10729aca92b9SYinan Xu    exceptionGen.io.enq(i).bits.robIdx := io.enq.req(i).bits.robIdx
10733b739f49SXuan Hu    exceptionGen.io.enq(i).bits.exceptionVec := ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec)
10743b739f49SXuan Hu    exceptionGen.io.enq(i).bits.flushPipe := io.enq.req(i).bits.flushPipe
1075d91483a6Sfdy    exceptionGen.io.enq(i).bits.isVset := io.enq.req(i).bits.isVset
1076d7dd1af1SLi Qianruo    exceptionGen.io.enq(i).bits.replayInst := false.B
10773b739f49SXuan Hu    XSError(canEnqueue(i) && io.enq.req(i).bits.replayInst, "enq should not set replayInst")
10783b739f49SXuan Hu    exceptionGen.io.enq(i).bits.singleStep := io.enq.req(i).bits.singleStep
10793b739f49SXuan Hu    exceptionGen.io.enq(i).bits.crossPageIPFFix := io.enq.req(i).bits.crossPageIPFFix
1080d7dd1af1SLi Qianruo    exceptionGen.io.enq(i).bits.trigger.clear()
10813b739f49SXuan Hu    exceptionGen.io.enq(i).bits.trigger.frontendHit := io.enq.req(i).bits.trigger.frontendHit
10829aca92b9SYinan Xu  }
10839aca92b9SYinan Xu
10846ab6918fSYinan Xu  println(s"ExceptionGen:")
10853b739f49SXuan Hu  println(s"num of exceptions: ${params.numException}")
10863b739f49SXuan Hu  require(exceptionWBs.length == exceptionGen.io.wb.length,
10873b739f49SXuan Hu    f"exceptionWBs.length: ${exceptionWBs.length}, " +
10883b739f49SXuan Hu      f"exceptionGen.io.wb.length: ${exceptionGen.io.wb.length}")
10893b739f49SXuan Hu  for (((wb, exc_wb), i) <- exceptionWBs.zip(exceptionGen.io.wb).zipWithIndex) {
10906ab6918fSYinan Xu    exc_wb.valid                := wb.valid
10913b739f49SXuan Hu    exc_wb.bits.robIdx          := wb.bits.robIdx
10923b739f49SXuan Hu    exc_wb.bits.exceptionVec    := wb.bits.exceptionVec.get
10933b739f49SXuan Hu    exc_wb.bits.flushPipe       := wb.bits.flushPipe.getOrElse(false.B)
10944aa9ed34Sfdy    exc_wb.bits.isVset          := false.B
10953b739f49SXuan Hu    exc_wb.bits.replayInst      := wb.bits.replay.getOrElse(false.B)
10966ab6918fSYinan Xu    exc_wb.bits.singleStep      := false.B
10976ab6918fSYinan Xu    exc_wb.bits.crossPageIPFFix := false.B
10983b739f49SXuan Hu    exc_wb.bits.trigger         := 0.U.asTypeOf(exc_wb.bits.trigger) // Todo
10993b739f49SXuan Hu//    println(s"  [$i] ${configs.map(_.name)}: exception ${exceptionCases(i)}, " +
11003b739f49SXuan Hu//      s"flushPipe ${configs.exists(_.flushPipe)}, " +
11013b739f49SXuan Hu//      s"replayInst ${configs.exists(_.replayInst)}")
11029aca92b9SYinan Xu  }
11039aca92b9SYinan Xu
1104a8db15d8Sfdy  fflagsDataRead := (0 until CommitWidth).map(i => fflagsDataModule(deqPtrVec(i).value))
1105a8db15d8Sfdy  vxsatDataRead := (0 until CommitWidth).map(i => vxsatDataModule(deqPtrVec(i).value))
1106d91483a6Sfdy
11076474c47fSYinan Xu  val instrCntReg = RegInit(0.U(64.W))
11086474c47fSYinan Xu  val fuseCommitCnt = PopCount(io.commits.commitValid.zip(io.commits.info).map{ case (v, i) => RegNext(v && CommitType.isFused(i.commitType)) })
11096474c47fSYinan Xu  val trueCommitCnt = RegNext(commitCnt) +& fuseCommitCnt
11106474c47fSYinan Xu  val retireCounter = Mux(RegNext(io.commits.isCommit), trueCommitCnt, 0.U)
11116474c47fSYinan Xu  val instrCnt = instrCntReg + retireCounter
11126474c47fSYinan Xu  instrCntReg := instrCnt
11136474c47fSYinan Xu  io.csr.perfinfo.retiredInstr := retireCounter
11149aca92b9SYinan Xu  io.robFull := !allowEnqueue
1115d2b20d1aSTang Haojin  io.headNotReady := commit_v.head && !commit_w.head
11169aca92b9SYinan Xu
11179aca92b9SYinan Xu  /**
11189aca92b9SYinan Xu    * debug info
11199aca92b9SYinan Xu    */
11209aca92b9SYinan Xu  XSDebug(p"enqPtr ${enqPtr} deqPtr ${deqPtr}\n")
11219aca92b9SYinan Xu  XSDebug("")
11222f2ee3b1SXuan Hu  XSError(isBefore(enqPtr, deqPtr) && !isFull(enqPtr, deqPtr), "\ndeqPtr is older than enqPtr!\n")
11239aca92b9SYinan Xu  for(i <- 0 until RobSize){
11249aca92b9SYinan Xu    XSDebug(false, !valid(i), "-")
1125a8db15d8Sfdy    XSDebug(false, valid(i) && isWritebacked(i.U), "w")
1126a8db15d8Sfdy    XSDebug(false, valid(i) && !isWritebacked(i.U), "v")
11279aca92b9SYinan Xu  }
11289aca92b9SYinan Xu  XSDebug(false, true.B, "\n")
11299aca92b9SYinan Xu
11309aca92b9SYinan Xu  for(i <- 0 until RobSize) {
11319aca92b9SYinan Xu    if(i % 4 == 0) XSDebug("")
11323b739f49SXuan Hu    XSDebug(false, true.B, "%x ", debug_microOp(i).pc)
11339aca92b9SYinan Xu    XSDebug(false, !valid(i), "- ")
1134a8db15d8Sfdy    XSDebug(false, valid(i) && isWritebacked(i.U), "w ")
1135a8db15d8Sfdy    XSDebug(false, valid(i) && !isWritebacked(i.U), "v ")
11369aca92b9SYinan Xu    if(i % 4 == 3) XSDebug(false, true.B, "\n")
11379aca92b9SYinan Xu  }
11389aca92b9SYinan Xu
11396474c47fSYinan Xu  def ifCommit(counter: UInt): UInt = Mux(io.commits.isCommit, counter, 0.U)
11407e8294acSYinan Xu  def ifCommitReg(counter: UInt): UInt = Mux(RegNext(io.commits.isCommit), counter, 0.U)
11419aca92b9SYinan Xu
11429aca92b9SYinan Xu  val commitDebugUop = deqPtrVec.map(_.value).map(debug_microOp(_))
11439aca92b9SYinan Xu  XSPerfAccumulate("clock_cycle", 1.U)
11449aca92b9SYinan Xu  QueuePerf(RobSize, PopCount((0 until RobSize).map(valid(_))), !allowEnqueue)
11459aca92b9SYinan Xu  XSPerfAccumulate("commitUop", ifCommit(commitCnt))
11467e8294acSYinan Xu  XSPerfAccumulate("commitInstr", ifCommitReg(trueCommitCnt))
11473b739f49SXuan Hu  val commitIsMove = commitDebugUop.map(_.isMove)
11486474c47fSYinan Xu  XSPerfAccumulate("commitInstrMove", ifCommit(PopCount(io.commits.commitValid.zip(commitIsMove).map{ case (v, m) => v && m })))
11499aca92b9SYinan Xu  val commitMoveElim = commitDebugUop.map(_.debugInfo.eliminatedMove)
11506474c47fSYinan Xu  XSPerfAccumulate("commitInstrMoveElim", ifCommit(PopCount(io.commits.commitValid zip commitMoveElim map { case (v, e) => v && e })))
11517e8294acSYinan Xu  XSPerfAccumulate("commitInstrFused", ifCommitReg(fuseCommitCnt))
11529aca92b9SYinan Xu  val commitIsLoad = io.commits.info.map(_.commitType).map(_ === CommitType.LOAD)
11536474c47fSYinan Xu  val commitLoadValid = io.commits.commitValid.zip(commitIsLoad).map{ case (v, t) => v && t }
11549aca92b9SYinan Xu  XSPerfAccumulate("commitInstrLoad", ifCommit(PopCount(commitLoadValid)))
115520edb3f7SWilliam Wang  val commitIsBranch = io.commits.info.map(_.commitType).map(_ === CommitType.BRANCH)
11566474c47fSYinan Xu  val commitBranchValid = io.commits.commitValid.zip(commitIsBranch).map{ case (v, t) => v && t }
115720edb3f7SWilliam Wang  XSPerfAccumulate("commitInstrBranch", ifCommit(PopCount(commitBranchValid)))
11583b739f49SXuan Hu  val commitLoadWaitBit = commitDebugUop.map(_.loadWaitBit)
11599aca92b9SYinan Xu  XSPerfAccumulate("commitInstrLoadWait", ifCommit(PopCount(commitLoadValid.zip(commitLoadWaitBit).map{ case (v, w) => v && w })))
11609aca92b9SYinan Xu  val commitIsStore = io.commits.info.map(_.commitType).map(_ === CommitType.STORE)
11616474c47fSYinan Xu  XSPerfAccumulate("commitInstrStore", ifCommit(PopCount(io.commits.commitValid.zip(commitIsStore).map{ case (v, t) => v && t })))
1162a8db15d8Sfdy  XSPerfAccumulate("writeback", PopCount((0 until RobSize).map(i => valid(i) && isWritebacked(i.U))))
1163c51eab43SYinan Xu  // XSPerfAccumulate("enqInstr", PopCount(io.dp1Req.map(_.fire)))
11649aca92b9SYinan Xu  // XSPerfAccumulate("d2rVnR", PopCount(io.dp1Req.map(p => p.valid && !p.ready)))
11656474c47fSYinan Xu  XSPerfAccumulate("walkInstr", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U))
1166ccfddc82SHaojin Tang  XSPerfAccumulate("walkCycle", state === s_walk)
1167a8db15d8Sfdy  val deqNotWritebacked = valid(deqPtr.value) && !isWritebacked(deqPtr.value)
11689aca92b9SYinan Xu  val deqUopCommitType = io.commits.info(0).commitType
11699aca92b9SYinan Xu  XSPerfAccumulate("waitNormalCycle", deqNotWritebacked && deqUopCommitType === CommitType.NORMAL)
11709aca92b9SYinan Xu  XSPerfAccumulate("waitBranchCycle", deqNotWritebacked && deqUopCommitType === CommitType.BRANCH)
11719aca92b9SYinan Xu  XSPerfAccumulate("waitLoadCycle", deqNotWritebacked && deqUopCommitType === CommitType.LOAD)
11729aca92b9SYinan Xu  XSPerfAccumulate("waitStoreCycle", deqNotWritebacked && deqUopCommitType === CommitType.STORE)
11739aca92b9SYinan Xu  XSPerfAccumulate("robHeadPC", io.commits.info(0).pc)
11749aca92b9SYinan Xu  val dispatchLatency = commitDebugUop.map(uop => uop.debugInfo.dispatchTime - uop.debugInfo.renameTime)
11759aca92b9SYinan Xu  val enqRsLatency = commitDebugUop.map(uop => uop.debugInfo.enqRsTime - uop.debugInfo.dispatchTime)
11769aca92b9SYinan Xu  val selectLatency = commitDebugUop.map(uop => uop.debugInfo.selectTime - uop.debugInfo.enqRsTime)
11779aca92b9SYinan Xu  val issueLatency = commitDebugUop.map(uop => uop.debugInfo.issueTime - uop.debugInfo.selectTime)
11789aca92b9SYinan Xu  val executeLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.issueTime)
11799aca92b9SYinan Xu  val rsFuLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.enqRsTime)
11809aca92b9SYinan Xu  val commitLatency = commitDebugUop.map(uop => timer - uop.debugInfo.writebackTime)
11819aca92b9SYinan Xu  def latencySum(cond: Seq[Bool], latency: Seq[UInt]): UInt = {
11829aca92b9SYinan Xu    cond.zip(latency).map(x => Mux(x._1, x._2, 0.U)).reduce(_ +& _)
11839aca92b9SYinan Xu  }
11849aca92b9SYinan Xu  for (fuType <- FuType.functionNameMap.keys) {
11859aca92b9SYinan Xu    val fuName = FuType.functionNameMap(fuType)
11863b739f49SXuan Hu    val commitIsFuType = io.commits.commitValid.zip(commitDebugUop).map(x => x._1 && x._2.fuType === fuType.U )
11879aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_instr_cnt", ifCommit(PopCount(commitIsFuType)))
11889aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_dispatch", ifCommit(latencySum(commitIsFuType, dispatchLatency)))
11899aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_enq_rs", ifCommit(latencySum(commitIsFuType, enqRsLatency)))
11909aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_select", ifCommit(latencySum(commitIsFuType, selectLatency)))
11919aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_issue", ifCommit(latencySum(commitIsFuType, issueLatency)))
11929aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_execute", ifCommit(latencySum(commitIsFuType, executeLatency)))
11939aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_enq_rs_execute", ifCommit(latencySum(commitIsFuType, rsFuLatency)))
11949aca92b9SYinan Xu    XSPerfAccumulate(s"${fuName}_latency_commit", ifCommit(latencySum(commitIsFuType, commitLatency)))
11953b739f49SXuan Hu    if (fuType == FuType.fmac) {
11963b739f49SXuan Hu      val commitIsFma = commitIsFuType.zip(commitDebugUop).map(x => x._1 && x._2.fpu.ren3 )
11979aca92b9SYinan Xu      XSPerfAccumulate(s"${fuName}_instr_cnt_fma", ifCommit(PopCount(commitIsFma)))
11989aca92b9SYinan Xu      XSPerfAccumulate(s"${fuName}_latency_enq_rs_execute_fma", ifCommit(latencySum(commitIsFma, rsFuLatency)))
11999aca92b9SYinan Xu      XSPerfAccumulate(s"${fuName}_latency_execute_fma", ifCommit(latencySum(commitIsFma, executeLatency)))
12009aca92b9SYinan Xu    }
12019aca92b9SYinan Xu  }
12029aca92b9SYinan Xu
1203d2b20d1aSTang Haojin  val sourceVaddr = Wire(Valid(UInt(VAddrBits.W)))
1204d2b20d1aSTang Haojin  sourceVaddr.valid := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_valid
1205d2b20d1aSTang Haojin  sourceVaddr.bits  := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_bits
1206d2b20d1aSTang Haojin  val sourcePaddr = Wire(Valid(UInt(PAddrBits.W)))
1207d2b20d1aSTang Haojin  sourcePaddr.valid := debug_lsTopdownInfo(deqPtr.value).s2.paddr_valid
1208d2b20d1aSTang Haojin  sourcePaddr.bits  := debug_lsTopdownInfo(deqPtr.value).s2.paddr_bits
1209d2b20d1aSTang Haojin  val sourceLqIdx = Wire(Valid(new LqPtr))
1210d2b20d1aSTang Haojin  sourceLqIdx.valid := debug_lqIdxValid(deqPtr.value)
1211d2b20d1aSTang Haojin  sourceLqIdx.bits  := debug_microOp(deqPtr.value).lqIdx
1212d2b20d1aSTang Haojin  val sourceHeadLsIssue = WireDefault(debug_lsIssue(deqPtr.value))
1213d2b20d1aSTang Haojin  ExcitingUtils.addSource(sourceVaddr, s"rob_head_vaddr_${coreParams.HartId}", ExcitingUtils.Perf, true)
1214d2b20d1aSTang Haojin  ExcitingUtils.addSource(sourcePaddr, s"rob_head_paddr_${coreParams.HartId}", ExcitingUtils.Perf, true)
1215d2b20d1aSTang Haojin  ExcitingUtils.addSource(sourceLqIdx, s"rob_head_lqIdx_${coreParams.HartId}", ExcitingUtils.Perf, true)
1216d2b20d1aSTang Haojin  ExcitingUtils.addSource(sourceHeadLsIssue, s"rob_head_ls_issue_${coreParams.HartId}", ExcitingUtils.Perf, true)
1217d2b20d1aSTang Haojin  // dummy sink
1218d2b20d1aSTang Haojin  ExcitingUtils.addSink(WireDefault(sourceLqIdx), s"rob_head_lqIdx_${coreParams.HartId}", ExcitingUtils.Perf)
1219870f462dSXuan Hu  ExcitingUtils.addSink(WireDefault(sourcePaddr), name=s"rob_head_paddr_${coreParams.HartId}", ExcitingUtils.Perf)
1220870f462dSXuan Hu  ExcitingUtils.addSink(WireDefault(sourceVaddr), name=s"rob_head_vaddr_${coreParams.HartId}", ExcitingUtils.Perf)
122144369838SXuan Hu  ExcitingUtils.addSink(WireDefault(sourceHeadLsIssue), name=s"rob_head_ls_issue_${coreParams.HartId}", ExcitingUtils.Perf)
12226ed1154eSTang Haojin
12238744445eSMaxpicca-Li  /**
12248744445eSMaxpicca-Li    * DataBase info:
12258744445eSMaxpicca-Li    * log trigger is at writeback valid
12268744445eSMaxpicca-Li    * */
12278744445eSMaxpicca-Li
1228870f462dSXuan Hu  /**
1229870f462dSXuan Hu    * @todo add InstInfoEntry back
1230870f462dSXuan Hu    * @author Maxpicca-Li
1231870f462dSXuan Hu    */
12328744445eSMaxpicca-Li
12339aca92b9SYinan Xu  //difftest signals
1234f3034303SHaoyuan Feng  val firstValidCommit = (deqPtr + PriorityMux(io.commits.commitValid, VecInit(List.tabulate(CommitWidth)(_.U(log2Up(CommitWidth).W))))).value
12359aca92b9SYinan Xu
12369aca92b9SYinan Xu  val wdata = Wire(Vec(CommitWidth, UInt(XLEN.W)))
12379aca92b9SYinan Xu  val wpc = Wire(Vec(CommitWidth, UInt(XLEN.W)))
1238cbe9a847SYinan Xu
12399aca92b9SYinan Xu  for(i <- 0 until CommitWidth) {
12409aca92b9SYinan Xu    val idx = deqPtrVec(i).value
12419aca92b9SYinan Xu    wdata(i) := debug_exuData(idx)
12423b739f49SXuan Hu    wpc(i) := SignExt(commitDebugUop(i).pc, XLEN)
12439aca92b9SYinan Xu  }
12449aca92b9SYinan Xu
12451545277aSYinan Xu  if (env.EnableDifftest) {
12469aca92b9SYinan Xu    for (i <- 0 until CommitWidth) {
12479aca92b9SYinan Xu      val difftest = Module(new DifftestInstrCommit)
1248b211808bShappy-lx      // assgin default value
1249b211808bShappy-lx      difftest.io := DontCare
1250b211808bShappy-lx
12519aca92b9SYinan Xu      difftest.io.clock    := clock
12525668a921SJiawei Lin      difftest.io.coreid   := io.hartId
12539aca92b9SYinan Xu      difftest.io.index    := i.U
12549aca92b9SYinan Xu
12559aca92b9SYinan Xu      val ptr = deqPtrVec(i).value
12569aca92b9SYinan Xu      val uop = commitDebugUop(i)
12579aca92b9SYinan Xu      val exuOut = debug_exuDebug(ptr)
12589aca92b9SYinan Xu      val exuData = debug_exuData(ptr)
12596474c47fSYinan Xu      difftest.io.valid    := RegNext(RegNext(RegNext(io.commits.commitValid(i) && io.commits.isCommit)))
12603b739f49SXuan Hu      difftest.io.pc       := RegNext(RegNext(RegNext(SignExt(uop.pc, XLEN))))
12613b739f49SXuan Hu      difftest.io.instr    := RegNext(RegNext(RegNext(uop.instr)))
1262b211808bShappy-lx      difftest.io.robIdx   := RegNext(RegNext(RegNext(ZeroExt(ptr, 10))))
1263b211808bShappy-lx      difftest.io.lqIdx    := RegNext(RegNext(RegNext(ZeroExt(uop.lqIdx.value, 7))))
1264b211808bShappy-lx      difftest.io.sqIdx    := RegNext(RegNext(RegNext(ZeroExt(uop.sqIdx.value, 7))))
1265b211808bShappy-lx      difftest.io.isLoad   := RegNext(RegNext(RegNext(io.commits.info(i).commitType === CommitType.LOAD)))
1266b211808bShappy-lx      difftest.io.isStore  := RegNext(RegNext(RegNext(io.commits.info(i).commitType === CommitType.STORE)))
1267bde9b502SYinan Xu      difftest.io.special  := RegNext(RegNext(RegNext(CommitType.isFused(io.commits.info(i).commitType))))
12689aca92b9SYinan Xu      // when committing an eliminated move instruction,
12699aca92b9SYinan Xu      // we must make sure that skip is properly set to false (output from EXU is random value)
1270bde9b502SYinan Xu      difftest.io.skip     := RegNext(RegNext(RegNext(Mux(uop.eliminatedMove, false.B, exuOut.isMMIO || exuOut.isPerfCnt))))
12713b739f49SXuan Hu      difftest.io.isRVC    := RegNext(RegNext(RegNext(uop.preDecodeInfo.isRVC)))
12726474c47fSYinan Xu      difftest.io.rfwen    := RegNext(RegNext(RegNext(io.commits.commitValid(i) && io.commits.info(i).rfWen && io.commits.info(i).ldest =/= 0.U)))
12736474c47fSYinan Xu      difftest.io.fpwen    := RegNext(RegNext(RegNext(io.commits.commitValid(i) && io.commits.info(i).fpWen)))
1274bde9b502SYinan Xu      difftest.io.wpdest   := RegNext(RegNext(RegNext(io.commits.info(i).pdest)))
1275bde9b502SYinan Xu      difftest.io.wdest    := RegNext(RegNext(RegNext(io.commits.info(i).ldest)))
127625ac26c6SWilliam Wang      // // runahead commit hint
127725ac26c6SWilliam Wang      // val runahead_commit = Module(new DifftestRunaheadCommitEvent)
127825ac26c6SWilliam Wang      // runahead_commit.io.clock := clock
127925ac26c6SWilliam Wang      // runahead_commit.io.coreid := io.hartId
128025ac26c6SWilliam Wang      // runahead_commit.io.index := i.U
128125ac26c6SWilliam Wang      // runahead_commit.io.valid := difftest.io.valid &&
128225ac26c6SWilliam Wang      //   (commitBranchValid(i) || commitIsStore(i))
128325ac26c6SWilliam Wang      // // TODO: is branch or store
128425ac26c6SWilliam Wang      // runahead_commit.io.pc    := difftest.io.pc
12859aca92b9SYinan Xu    }
12869aca92b9SYinan Xu  }
1287cbe9a847SYinan Xu  else if (env.AlwaysBasicDiff) {
1288cbe9a847SYinan Xu    // These are the structures used by difftest only and should be optimized after synthesis.
1289cbe9a847SYinan Xu    val dt_eliminatedMove = Mem(RobSize, Bool())
1290cbe9a847SYinan Xu    val dt_isRVC = Mem(RobSize, Bool())
1291cbe9a847SYinan Xu    val dt_exuDebug = Reg(Vec(RobSize, new DebugBundle))
1292cbe9a847SYinan Xu    for (i <- 0 until RenameWidth) {
1293cbe9a847SYinan Xu      when (canEnqueue(i)) {
12946474c47fSYinan Xu        dt_eliminatedMove(allocatePtrVec(i).value) := io.enq.req(i).bits.eliminatedMove
12953b739f49SXuan Hu        dt_isRVC(allocatePtrVec(i).value) := io.enq.req(i).bits.preDecodeInfo.isRVC
1296cbe9a847SYinan Xu      }
1297cbe9a847SYinan Xu    }
12983b739f49SXuan Hu    for (wb <- exuWBs) {
12996ab6918fSYinan Xu      when (wb.valid) {
13003b739f49SXuan Hu        val wbIdx = wb.bits.robIdx.value
13016ab6918fSYinan Xu        dt_exuDebug(wbIdx) := wb.bits.debug
1302cbe9a847SYinan Xu      }
1303cbe9a847SYinan Xu    }
1304cbe9a847SYinan Xu    // Always instantiate basic difftest modules.
1305cbe9a847SYinan Xu    for (i <- 0 until CommitWidth) {
1306cbe9a847SYinan Xu      val commitInfo = io.commits.info(i)
1307cbe9a847SYinan Xu      val ptr = deqPtrVec(i).value
1308cbe9a847SYinan Xu      val exuOut = dt_exuDebug(ptr)
1309cbe9a847SYinan Xu      val eliminatedMove = dt_eliminatedMove(ptr)
1310cbe9a847SYinan Xu      val isRVC = dt_isRVC(ptr)
1311cbe9a847SYinan Xu
1312cbe9a847SYinan Xu      val difftest = Module(new DifftestBasicInstrCommit)
1313cbe9a847SYinan Xu      difftest.io.clock   := clock
13145668a921SJiawei Lin      difftest.io.coreid  := io.hartId
1315cbe9a847SYinan Xu      difftest.io.index   := i.U
13166474c47fSYinan Xu      difftest.io.valid   := RegNext(RegNext(RegNext(io.commits.commitValid(i) && io.commits.isCommit)))
1317bde9b502SYinan Xu      difftest.io.special := RegNext(RegNext(RegNext(CommitType.isFused(commitInfo.commitType))))
1318bde9b502SYinan Xu      difftest.io.skip    := RegNext(RegNext(RegNext(Mux(eliminatedMove, false.B, exuOut.isMMIO || exuOut.isPerfCnt))))
1319bde9b502SYinan Xu      difftest.io.isRVC   := RegNext(RegNext(RegNext(isRVC)))
13206474c47fSYinan Xu      difftest.io.rfwen   := RegNext(RegNext(RegNext(io.commits.commitValid(i) && commitInfo.rfWen && commitInfo.ldest =/= 0.U)))
13216474c47fSYinan Xu      difftest.io.fpwen   := RegNext(RegNext(RegNext(io.commits.commitValid(i) && commitInfo.fpWen)))
1322bde9b502SYinan Xu      difftest.io.wpdest  := RegNext(RegNext(RegNext(commitInfo.pdest)))
1323bde9b502SYinan Xu      difftest.io.wdest   := RegNext(RegNext(RegNext(commitInfo.ldest)))
1324cbe9a847SYinan Xu    }
1325cbe9a847SYinan Xu  }
13269aca92b9SYinan Xu
13271545277aSYinan Xu  if (env.EnableDifftest) {
13289aca92b9SYinan Xu    for (i <- 0 until CommitWidth) {
13299aca92b9SYinan Xu      val difftest = Module(new DifftestLoadEvent)
13309aca92b9SYinan Xu      difftest.io.clock  := clock
13315668a921SJiawei Lin      difftest.io.coreid := io.hartId
13329aca92b9SYinan Xu      difftest.io.index  := i.U
13339aca92b9SYinan Xu
13349aca92b9SYinan Xu      val ptr = deqPtrVec(i).value
13359aca92b9SYinan Xu      val uop = commitDebugUop(i)
13369aca92b9SYinan Xu      val exuOut = debug_exuDebug(ptr)
13376474c47fSYinan Xu      difftest.io.valid  := RegNext(RegNext(RegNext(io.commits.commitValid(i) && io.commits.isCommit)))
133875c2f5aeSwakafa      difftest.io.paddr  := RegNext(RegNext(RegNext(exuOut.paddr)))
13393b739f49SXuan Hu      difftest.io.opType := RegNext(RegNext(RegNext(uop.fuOpType)))
13403b739f49SXuan Hu      difftest.io.fuType := RegNext(RegNext(RegNext(uop.fuType)))
13419aca92b9SYinan Xu    }
13429aca92b9SYinan Xu  }
13439aca92b9SYinan Xu
1344cbe9a847SYinan Xu  // Always instantiate basic difftest modules.
13451545277aSYinan Xu  if (env.EnableDifftest) {
1346cbe9a847SYinan Xu    val dt_isXSTrap = Mem(RobSize, Bool())
1347cbe9a847SYinan Xu    for (i <- 0 until RenameWidth) {
1348cbe9a847SYinan Xu      when (canEnqueue(i)) {
13493b739f49SXuan Hu        dt_isXSTrap(allocatePtrVec(i).value) := io.enq.req(i).bits.isXSTrap
1350cbe9a847SYinan Xu      }
1351cbe9a847SYinan Xu    }
13526474c47fSYinan Xu    val trapVec = io.commits.commitValid.zip(deqPtrVec).map{ case (v, d) => io.commits.isCommit && v && dt_isXSTrap(d.value) }
1353cbe9a847SYinan Xu    val hitTrap = trapVec.reduce(_||_)
1354cbe9a847SYinan Xu    val trapCode = PriorityMux(wdata.zip(trapVec).map(x => x._2 -> x._1))
1355cbe9a847SYinan Xu    val trapPC = SignExt(PriorityMux(wpc.zip(trapVec).map(x => x._2 ->x._1)), XLEN)
13569aca92b9SYinan Xu    val difftest = Module(new DifftestTrapEvent)
13579aca92b9SYinan Xu    difftest.io.clock    := clock
13585668a921SJiawei Lin    difftest.io.coreid   := io.hartId
13599aca92b9SYinan Xu    difftest.io.valid    := hitTrap
13609aca92b9SYinan Xu    difftest.io.code     := trapCode
13619aca92b9SYinan Xu    difftest.io.pc       := trapPC
13629aca92b9SYinan Xu    difftest.io.cycleCnt := timer
13639aca92b9SYinan Xu    difftest.io.instrCnt := instrCnt
1364f37600a6SYinan Xu    difftest.io.hasWFI   := hasWFI
13659aca92b9SYinan Xu  }
1366cbe9a847SYinan Xu  else if (env.AlwaysBasicDiff) {
1367cbe9a847SYinan Xu    val dt_isXSTrap = Mem(RobSize, Bool())
1368cbe9a847SYinan Xu    for (i <- 0 until RenameWidth) {
1369cbe9a847SYinan Xu      when (canEnqueue(i)) {
13703b739f49SXuan Hu        dt_isXSTrap(allocatePtrVec(i).value) := io.enq.req(i).bits.isXSTrap
1371cbe9a847SYinan Xu      }
1372cbe9a847SYinan Xu    }
13736474c47fSYinan Xu    val trapVec = io.commits.commitValid.zip(deqPtrVec).map{ case (v, d) => io.commits.isCommit && v && dt_isXSTrap(d.value) }
1374cbe9a847SYinan Xu    val hitTrap = trapVec.reduce(_||_)
1375cbe9a847SYinan Xu    val difftest = Module(new DifftestBasicTrapEvent)
1376cbe9a847SYinan Xu    difftest.io.clock    := clock
13775668a921SJiawei Lin    difftest.io.coreid   := io.hartId
1378cbe9a847SYinan Xu    difftest.io.valid    := hitTrap
1379cbe9a847SYinan Xu    difftest.io.cycleCnt := timer
1380cbe9a847SYinan Xu    difftest.io.instrCnt := instrCnt
1381cbe9a847SYinan Xu  }
13821545277aSYinan Xu
1383dcf3a679STang Haojin  val validEntriesBanks = (0 until (RobSize + 31) / 32).map(i => RegNext(PopCount(valid.drop(i * 32).take(32))))
1384dcf3a679STang Haojin  val validEntries = RegNext(VecInit(validEntriesBanks).reduceTree(_ +& _))
138543bdc4d9SYinan Xu  val commitMoveVec = VecInit(io.commits.commitValid.zip(commitIsMove).map{ case (v, m) => v && m })
138643bdc4d9SYinan Xu  val commitLoadVec = VecInit(commitLoadValid)
138743bdc4d9SYinan Xu  val commitBranchVec = VecInit(commitBranchValid)
138843bdc4d9SYinan Xu  val commitLoadWaitVec = VecInit(commitLoadValid.zip(commitLoadWaitBit).map{ case (v, w) => v && w })
138943bdc4d9SYinan Xu  val commitStoreVec = VecInit(io.commits.commitValid.zip(commitIsStore).map{ case (v, t) => v && t })
1390cd365d4cSrvcoresjw  val perfEvents = Seq(
1391cd365d4cSrvcoresjw    ("rob_interrupt_num      ", io.flushOut.valid && intrEnable                                       ),
1392cd365d4cSrvcoresjw    ("rob_exception_num      ", io.flushOut.valid && exceptionEnable                                  ),
1393cd365d4cSrvcoresjw    ("rob_flush_pipe_num     ", io.flushOut.valid && isFlushPipe                                      ),
1394cd365d4cSrvcoresjw    ("rob_replay_inst_num    ", io.flushOut.valid && isFlushPipe && deqHasReplayInst                  ),
1395cd365d4cSrvcoresjw    ("rob_commitUop          ", ifCommit(commitCnt)                                                   ),
13967e8294acSYinan Xu    ("rob_commitInstr        ", ifCommitReg(trueCommitCnt)                                            ),
139743bdc4d9SYinan Xu    ("rob_commitInstrMove    ", ifCommitReg(PopCount(RegNext(commitMoveVec)))                         ),
13987e8294acSYinan Xu    ("rob_commitInstrFused   ", ifCommitReg(fuseCommitCnt)                                            ),
139943bdc4d9SYinan Xu    ("rob_commitInstrLoad    ", ifCommitReg(PopCount(RegNext(commitLoadVec)))                         ),
140043bdc4d9SYinan Xu    ("rob_commitInstrBranch  ", ifCommitReg(PopCount(RegNext(commitBranchVec)))                       ),
140143bdc4d9SYinan Xu    ("rob_commitInstrLoadWait", ifCommitReg(PopCount(RegNext(commitLoadWaitVec)))                     ),
140243bdc4d9SYinan Xu    ("rob_commitInstrStore   ", ifCommitReg(PopCount(RegNext(commitStoreVec)))                        ),
14036474c47fSYinan Xu    ("rob_walkInstr          ", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U)           ),
1404ccfddc82SHaojin Tang    ("rob_walkCycle          ", (state === s_walk)                                                    ),
14057e8294acSYinan Xu    ("rob_1_4_valid          ", validEntries <= (RobSize / 4).U                                       ),
14067e8294acSYinan Xu    ("rob_2_4_valid          ", validEntries >  (RobSize / 4).U && validEntries <= (RobSize / 2).U    ),
14077e8294acSYinan Xu    ("rob_3_4_valid          ", validEntries >  (RobSize / 2).U && validEntries <= (RobSize * 3 / 4).U),
14087e8294acSYinan Xu    ("rob_4_4_valid          ", validEntries >  (RobSize * 3 / 4).U                                   ),
1409cd365d4cSrvcoresjw  )
14101ca0e4f3SYinan Xu  generatePerfEvent()
14119aca92b9SYinan Xu}
1412