19aca92b9SYinan Xu/*************************************************************************************** 29aca92b9SYinan Xu* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 39aca92b9SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 49aca92b9SYinan Xu* 59aca92b9SYinan Xu* XiangShan is licensed under Mulan PSL v2. 69aca92b9SYinan Xu* You can use this software according to the terms and conditions of the Mulan PSL v2. 79aca92b9SYinan Xu* You may obtain a copy of Mulan PSL v2 at: 89aca92b9SYinan Xu* http://license.coscl.org.cn/MulanPSL2 99aca92b9SYinan Xu* 109aca92b9SYinan Xu* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 119aca92b9SYinan Xu* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 129aca92b9SYinan Xu* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 139aca92b9SYinan Xu* 149aca92b9SYinan Xu* See the Mulan PSL v2 for more details. 159aca92b9SYinan Xu***************************************************************************************/ 169aca92b9SYinan Xu 179aca92b9SYinan Xupackage xiangshan.backend.rob 189aca92b9SYinan Xu 199aca92b9SYinan Xuimport chipsalliance.rocketchip.config.Parameters 209aca92b9SYinan Xuimport chisel3._ 219aca92b9SYinan Xuimport chisel3.util._ 229aca92b9SYinan Xuimport difftest._ 236ab6918fSYinan Xuimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 243c02ee8fSwakafaimport utility._ 253b739f49SXuan Huimport utils._ 266ab6918fSYinan Xuimport xiangshan._ 27730cfbc0SXuan Huimport xiangshan.backend.BackendParams 28d91483a6Sfdyimport xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput} 29*f5cf71bbSxiaofeibao-xjtuimport xiangshan.backend.fu.{FuType, FuConfig} 306ab6918fSYinan Xuimport xiangshan.frontend.FtqPtr 31870f462dSXuan Huimport xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr} 32730cfbc0SXuan Huimport xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput} 33870f462dSXuan Huimport xiangshan.backend.ctrlblock.{DebugLSIO, DebugLsInfo, LsTopdownInfo} 34870f462dSXuan Huimport xiangshan.backend.rename.SnapshotGenerator 359aca92b9SYinan Xu 363b739f49SXuan Huclass RobPtr(entries: Int) extends CircularQueuePtr[RobPtr]( 373b739f49SXuan Hu entries 389aca92b9SYinan Xu) with HasCircularQueuePtrHelper { 399aca92b9SYinan Xu 403b739f49SXuan Hu def this()(implicit p: Parameters) = this(p(XSCoreParamsKey).RobSize) 413b739f49SXuan Hu 42f4b2089aSYinan Xu def needFlush(redirect: Valid[Redirect]): Bool = { 439aca92b9SYinan Xu val flushItself = redirect.bits.flushItself() && this === redirect.bits.robIdx 44f4b2089aSYinan Xu redirect.valid && (flushItself || isAfter(this, redirect.bits.robIdx)) 459aca92b9SYinan Xu } 469aca92b9SYinan Xu 470dc4893dSYinan Xu def needFlush(redirect: Seq[Valid[Redirect]]): Bool = VecInit(redirect.map(needFlush)).asUInt.orR 489aca92b9SYinan Xu} 499aca92b9SYinan Xu 509aca92b9SYinan Xuobject RobPtr { 519aca92b9SYinan Xu def apply(f: Bool, v: UInt)(implicit p: Parameters): RobPtr = { 529aca92b9SYinan Xu val ptr = Wire(new RobPtr) 539aca92b9SYinan Xu ptr.flag := f 549aca92b9SYinan Xu ptr.value := v 559aca92b9SYinan Xu ptr 569aca92b9SYinan Xu } 579aca92b9SYinan Xu} 589aca92b9SYinan Xu 599aca92b9SYinan Xuclass RobCSRIO(implicit p: Parameters) extends XSBundle { 609aca92b9SYinan Xu val intrBitSet = Input(Bool()) 619aca92b9SYinan Xu val trapTarget = Input(UInt(VAddrBits.W)) 629aca92b9SYinan Xu val isXRet = Input(Bool()) 635c95ea2eSYinan Xu val wfiEvent = Input(Bool()) 649aca92b9SYinan Xu 659aca92b9SYinan Xu val fflags = Output(Valid(UInt(5.W))) 66a8db15d8Sfdy val vxsat = Output(Valid(Bool())) 679aca92b9SYinan Xu val dirty_fs = Output(Bool()) 689aca92b9SYinan Xu val perfinfo = new Bundle { 699aca92b9SYinan Xu val retiredInstr = Output(UInt(3.W)) 709aca92b9SYinan Xu } 714aa9ed34Sfdy 724aa9ed34Sfdy val vcsrFlag = Output(Bool()) 739aca92b9SYinan Xu} 749aca92b9SYinan Xu 759aca92b9SYinan Xuclass RobLsqIO(implicit p: Parameters) extends XSBundle { 76cd365d4cSrvcoresjw val lcommit = Output(UInt(log2Up(CommitWidth + 1).W)) 77cd365d4cSrvcoresjw val scommit = Output(UInt(log2Up(CommitWidth + 1).W)) 789aca92b9SYinan Xu val pendingld = Output(Bool()) 799aca92b9SYinan Xu val pendingst = Output(Bool()) 809aca92b9SYinan Xu val commit = Output(Bool()) 81e4f69d78Ssfencevma val pendingPtr = Output(new RobPtr) 82e4f69d78Ssfencevma 83e4f69d78Ssfencevma val mmio = Input(Vec(LoadPipelineWidth, Bool())) 84dfb4c5dcSXuan Hu val uop = Input(Vec(LoadPipelineWidth, new DynInst)) 859aca92b9SYinan Xu} 869aca92b9SYinan Xu 879aca92b9SYinan Xuclass RobEnqIO(implicit p: Parameters) extends XSBundle { 889aca92b9SYinan Xu val canAccept = Output(Bool()) 899aca92b9SYinan Xu val isEmpty = Output(Bool()) 909aca92b9SYinan Xu // valid vector, for robIdx gen and walk 919aca92b9SYinan Xu val needAlloc = Vec(RenameWidth, Input(Bool())) 923b739f49SXuan Hu val req = Vec(RenameWidth, Flipped(ValidIO(new DynInst))) 939aca92b9SYinan Xu val resp = Vec(RenameWidth, Output(new RobPtr)) 949aca92b9SYinan Xu} 959aca92b9SYinan Xu 9644369838SXuan Huclass RobDispatchData(implicit p: Parameters) extends RobCommitInfo {} 979aca92b9SYinan Xu 989aca92b9SYinan Xuclass RobDeqPtrWrapper(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper { 999aca92b9SYinan Xu val io = IO(new Bundle { 1009aca92b9SYinan Xu // for commits/flush 1019aca92b9SYinan Xu val state = Input(UInt(2.W)) 1029aca92b9SYinan Xu val deq_v = Vec(CommitWidth, Input(Bool())) 1039aca92b9SYinan Xu val deq_w = Vec(CommitWidth, Input(Bool())) 1049aca92b9SYinan Xu val exception_state = Flipped(ValidIO(new RobExceptionInfo)) 1059aca92b9SYinan Xu // for flush: when exception occurs, reset deqPtrs to range(0, CommitWidth) 1069aca92b9SYinan Xu val intrBitSetReg = Input(Bool()) 1079aca92b9SYinan Xu val hasNoSpecExec = Input(Bool()) 108e8009193SYinan Xu val interrupt_safe = Input(Bool()) 1096474c47fSYinan Xu val blockCommit = Input(Bool()) 1109aca92b9SYinan Xu // output: the CommitWidth deqPtr 1119aca92b9SYinan Xu val out = Vec(CommitWidth, Output(new RobPtr)) 1129aca92b9SYinan Xu val next_out = Vec(CommitWidth, Output(new RobPtr)) 1139aca92b9SYinan Xu }) 1149aca92b9SYinan Xu 1159aca92b9SYinan Xu val deqPtrVec = RegInit(VecInit((0 until CommitWidth).map(_.U.asTypeOf(new RobPtr)))) 1169aca92b9SYinan Xu 1179aca92b9SYinan Xu // for exceptions (flushPipe included) and interrupts: 1189aca92b9SYinan Xu // only consider the first instruction 1195c95ea2eSYinan Xu val intrEnable = io.intrBitSetReg && !io.hasNoSpecExec && io.interrupt_safe 120983f3e23SYinan Xu val exceptionEnable = io.deq_w(0) && io.exception_state.valid && io.exception_state.bits.not_commit && io.exception_state.bits.robIdx === deqPtrVec(0) 1219aca92b9SYinan Xu val redirectOutValid = io.state === 0.U && io.deq_v(0) && (intrEnable || exceptionEnable) 1229aca92b9SYinan Xu 1239aca92b9SYinan Xu // for normal commits: only to consider when there're no exceptions 1249aca92b9SYinan Xu // we don't need to consider whether the first instruction has exceptions since it wil trigger exceptions. 1259aca92b9SYinan Xu val commit_exception = io.exception_state.valid && !isAfter(io.exception_state.bits.robIdx, deqPtrVec.last) 1266474c47fSYinan Xu val canCommit = VecInit((0 until CommitWidth).map(i => io.deq_v(i) && io.deq_w(i))) 1279aca92b9SYinan Xu val normalCommitCnt = PriorityEncoder(canCommit.map(c => !c) :+ true.B) 128f4b2089aSYinan Xu // when io.intrBitSetReg or there're possible exceptions in these instructions, 129f4b2089aSYinan Xu // only one instruction is allowed to commit 1309aca92b9SYinan Xu val allowOnlyOne = commit_exception || io.intrBitSetReg 1319aca92b9SYinan Xu val commitCnt = Mux(allowOnlyOne, canCommit(0), normalCommitCnt) 1329aca92b9SYinan Xu 1339aca92b9SYinan Xu val commitDeqPtrVec = VecInit(deqPtrVec.map(_ + commitCnt)) 1346474c47fSYinan Xu val deqPtrVec_next = Mux(io.state === 0.U && !redirectOutValid && !io.blockCommit, commitDeqPtrVec, deqPtrVec) 1359aca92b9SYinan Xu 1369aca92b9SYinan Xu deqPtrVec := deqPtrVec_next 1379aca92b9SYinan Xu 1389aca92b9SYinan Xu io.next_out := deqPtrVec_next 1399aca92b9SYinan Xu io.out := deqPtrVec 1409aca92b9SYinan Xu 1419aca92b9SYinan Xu when (io.state === 0.U) { 1429aca92b9SYinan Xu XSInfo(io.state === 0.U && commitCnt > 0.U, "retired %d insts\n", commitCnt) 1439aca92b9SYinan Xu } 1449aca92b9SYinan Xu 1459aca92b9SYinan Xu} 1469aca92b9SYinan Xu 1479aca92b9SYinan Xuclass RobEnqPtrWrapper(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper { 1489aca92b9SYinan Xu val io = IO(new Bundle { 1499aca92b9SYinan Xu // for input redirect 1509aca92b9SYinan Xu val redirect = Input(Valid(new Redirect)) 1519aca92b9SYinan Xu // for enqueue 1529aca92b9SYinan Xu val allowEnqueue = Input(Bool()) 1539aca92b9SYinan Xu val hasBlockBackward = Input(Bool()) 1549aca92b9SYinan Xu val enq = Vec(RenameWidth, Input(Bool())) 1556474c47fSYinan Xu val out = Output(Vec(RenameWidth, new RobPtr)) 1569aca92b9SYinan Xu }) 1579aca92b9SYinan Xu 1586474c47fSYinan Xu val enqPtrVec = RegInit(VecInit.tabulate(RenameWidth)(_.U.asTypeOf(new RobPtr))) 1599aca92b9SYinan Xu 1609aca92b9SYinan Xu // enqueue 1619aca92b9SYinan Xu val canAccept = io.allowEnqueue && !io.hasBlockBackward 162f4b2089aSYinan Xu val dispatchNum = Mux(canAccept, PopCount(io.enq), 0.U) 1639aca92b9SYinan Xu 1646474c47fSYinan Xu for ((ptr, i) <- enqPtrVec.zipWithIndex) { 165f4b2089aSYinan Xu when(io.redirect.valid) { 1666474c47fSYinan Xu ptr := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx + i.U, io.redirect.bits.robIdx + (i + 1).U) 1679aca92b9SYinan Xu }.otherwise { 1686474c47fSYinan Xu ptr := ptr + dispatchNum 1696474c47fSYinan Xu } 1709aca92b9SYinan Xu } 1719aca92b9SYinan Xu 1726474c47fSYinan Xu io.out := enqPtrVec 1739aca92b9SYinan Xu 1749aca92b9SYinan Xu} 1759aca92b9SYinan Xu 1769aca92b9SYinan Xuclass RobExceptionInfo(implicit p: Parameters) extends XSBundle { 1779aca92b9SYinan Xu // val valid = Bool() 1789aca92b9SYinan Xu val robIdx = new RobPtr 1799aca92b9SYinan Xu val exceptionVec = ExceptionVec() 1809aca92b9SYinan Xu val flushPipe = Bool() 1814aa9ed34Sfdy val isVset = Bool() 1829aca92b9SYinan Xu val replayInst = Bool() // redirect to that inst itself 18384e47f35SLi Qianruo val singleStep = Bool() // TODO add frontend hit beneath 184c3abb8b6SYinan Xu val crossPageIPFFix = Bool() 18572951335SLi Qianruo val trigger = new TriggerCf 1869aca92b9SYinan Xu 18784e47f35SLi Qianruo// def trigger_before = !trigger.getTimingBackend && trigger.getHitBackend 18884e47f35SLi Qianruo// def trigger_after = trigger.getTimingBackend && trigger.getHitBackend 189ddb65c47SLi Qianruo def has_exception = exceptionVec.asUInt.orR || flushPipe || singleStep || replayInst || trigger.hit 190983f3e23SYinan Xu def not_commit = exceptionVec.asUInt.orR || singleStep || replayInst || trigger.hit 1919aca92b9SYinan Xu // only exceptions are allowed to writeback when enqueue 192ddb65c47SLi Qianruo def can_writeback = exceptionVec.asUInt.orR || singleStep || trigger.hit 1939aca92b9SYinan Xu} 1949aca92b9SYinan Xu 1953b739f49SXuan Huclass ExceptionGen(params: BackendParams)(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper { 1969aca92b9SYinan Xu val io = IO(new Bundle { 1979aca92b9SYinan Xu val redirect = Input(Valid(new Redirect)) 1989aca92b9SYinan Xu val flush = Input(Bool()) 1999aca92b9SYinan Xu val enq = Vec(RenameWidth, Flipped(ValidIO(new RobExceptionInfo))) 2003b739f49SXuan Hu // csr + load + store 2013b739f49SXuan Hu val wb = Vec(params.numException, Flipped(ValidIO(new RobExceptionInfo))) 2029aca92b9SYinan Xu val out = ValidIO(new RobExceptionInfo) 2039aca92b9SYinan Xu val state = ValidIO(new RobExceptionInfo) 2049aca92b9SYinan Xu }) 2059aca92b9SYinan Xu 20646f74b57SHaojin Tang def getOldest(valid: Seq[Bool], bits: Seq[RobExceptionInfo]): (Seq[Bool], Seq[RobExceptionInfo]) = { 20746f74b57SHaojin Tang assert(valid.length == bits.length) 20846f74b57SHaojin Tang if (valid.length == 1) { 20946f74b57SHaojin Tang (valid, bits) 21046f74b57SHaojin Tang } else if (valid.length == 2) { 21146f74b57SHaojin Tang val res = Seq.fill(2)(Wire(ValidIO(chiselTypeOf(bits(0))))) 21246f74b57SHaojin Tang for (i <- res.indices) { 21346f74b57SHaojin Tang res(i).valid := valid(i) 21446f74b57SHaojin Tang res(i).bits := bits(i) 21546f74b57SHaojin Tang } 21646f74b57SHaojin Tang val oldest = Mux(!valid(1) || valid(0) && isAfter(bits(1).robIdx, bits(0).robIdx), res(0), res(1)) 21746f74b57SHaojin Tang (Seq(oldest.valid), Seq(oldest.bits)) 21846f74b57SHaojin Tang } else { 21946f74b57SHaojin Tang val left = getOldest(valid.take(valid.length / 2), bits.take(valid.length / 2)) 220*f5cf71bbSxiaofeibao-xjtu val right = getOldest(valid.drop(valid.length / 2), bits.drop(valid.length / 2)) 22146f74b57SHaojin Tang getOldest(left._1 ++ right._1, left._2 ++ right._2) 22246f74b57SHaojin Tang } 22346f74b57SHaojin Tang } 22446f74b57SHaojin Tang 22567ba96b4SYinan Xu val currentValid = RegInit(false.B) 22667ba96b4SYinan Xu val current = Reg(new RobExceptionInfo) 2279aca92b9SYinan Xu 2289aca92b9SYinan Xu // orR the exceptionVec 2299aca92b9SYinan Xu val lastCycleFlush = RegNext(io.flush) 2309aca92b9SYinan Xu val in_enq_valid = VecInit(io.enq.map(e => e.valid && e.bits.has_exception && !lastCycleFlush)) 2319aca92b9SYinan Xu val in_wb_valid = io.wb.map(w => w.valid && w.bits.has_exception && !lastCycleFlush) 2329aca92b9SYinan Xu 233*f5cf71bbSxiaofeibao-xjtu // TODO: s0,s1 need retiming 234f4b2089aSYinan Xu val wb_valid = in_wb_valid.zip(io.wb.map(_.bits)).map{ case (v, bits) => v && !(bits.robIdx.needFlush(io.redirect) || io.flush) } 235*f5cf71bbSxiaofeibao-xjtu val oldest = getOldest(wb_valid, io.wb.map(_.bits)) 236*f5cf71bbSxiaofeibao-xjtu val s0_out_valid = RegNext(oldest._1(0)) 237*f5cf71bbSxiaofeibao-xjtu val s0_out_bits = RegNext(oldest._2(0)) 2389aca92b9SYinan Xu 239*f5cf71bbSxiaofeibao-xjtu val s1_out_bits = RegNext(s0_out_bits) 240*f5cf71bbSxiaofeibao-xjtu val s1_out_valid = RegNext(s0_out_valid && (!s0_out_bits.robIdx.needFlush(io.redirect) || io.flush)) 2419aca92b9SYinan Xu 2429aca92b9SYinan Xu val enq_valid = RegNext(in_enq_valid.asUInt.orR && !io.redirect.valid && !io.flush) 2439aca92b9SYinan Xu val enq_bits = RegNext(ParallelPriorityMux(in_enq_valid, io.enq.map(_.bits))) 2449aca92b9SYinan Xu 2459aca92b9SYinan Xu // s2: compare the input exception with the current one 2469aca92b9SYinan Xu // priorities: 2479aca92b9SYinan Xu // (1) system reset 2489aca92b9SYinan Xu // (2) current is valid: flush, remain, merge, update 2499aca92b9SYinan Xu // (3) current is not valid: s1 or enq 25067ba96b4SYinan Xu val current_flush = current.robIdx.needFlush(io.redirect) || io.flush 251f4b2089aSYinan Xu val s1_flush = s1_out_bits.robIdx.needFlush(io.redirect) || io.flush 25267ba96b4SYinan Xu when (currentValid) { 2539aca92b9SYinan Xu when (current_flush) { 25467ba96b4SYinan Xu currentValid := Mux(s1_flush, false.B, s1_out_valid) 2559aca92b9SYinan Xu } 2569aca92b9SYinan Xu when (s1_out_valid && !s1_flush) { 25767ba96b4SYinan Xu when (isAfter(current.robIdx, s1_out_bits.robIdx)) { 25867ba96b4SYinan Xu current := s1_out_bits 25967ba96b4SYinan Xu }.elsewhen (current.robIdx === s1_out_bits.robIdx) { 26067ba96b4SYinan Xu current.exceptionVec := (s1_out_bits.exceptionVec.asUInt | current.exceptionVec.asUInt).asTypeOf(ExceptionVec()) 26167ba96b4SYinan Xu current.flushPipe := s1_out_bits.flushPipe || current.flushPipe 26267ba96b4SYinan Xu current.replayInst := s1_out_bits.replayInst || current.replayInst 26367ba96b4SYinan Xu current.singleStep := s1_out_bits.singleStep || current.singleStep 26467ba96b4SYinan Xu current.trigger := (s1_out_bits.trigger.asUInt | current.trigger.asUInt).asTypeOf(new TriggerCf) 2659aca92b9SYinan Xu } 2669aca92b9SYinan Xu } 2679aca92b9SYinan Xu }.elsewhen (s1_out_valid && !s1_flush) { 26867ba96b4SYinan Xu currentValid := true.B 26967ba96b4SYinan Xu current := s1_out_bits 2709aca92b9SYinan Xu }.elsewhen (enq_valid && !(io.redirect.valid || io.flush)) { 27167ba96b4SYinan Xu currentValid := true.B 27267ba96b4SYinan Xu current := enq_bits 2739aca92b9SYinan Xu } 2749aca92b9SYinan Xu 2759aca92b9SYinan Xu io.out.valid := s1_out_valid || enq_valid && enq_bits.can_writeback 2769aca92b9SYinan Xu io.out.bits := Mux(s1_out_valid, s1_out_bits, enq_bits) 27767ba96b4SYinan Xu io.state.valid := currentValid 27867ba96b4SYinan Xu io.state.bits := current 2799aca92b9SYinan Xu 2809aca92b9SYinan Xu} 2819aca92b9SYinan Xu 2829aca92b9SYinan Xuclass RobFlushInfo(implicit p: Parameters) extends XSBundle { 2839aca92b9SYinan Xu val ftqIdx = new FtqPtr 284f4b2089aSYinan Xu val robIdx = new RobPtr 2859aca92b9SYinan Xu val ftqOffset = UInt(log2Up(PredictWidth).W) 2869aca92b9SYinan Xu val replayInst = Bool() 2879aca92b9SYinan Xu} 2889aca92b9SYinan Xu 2893b739f49SXuan Huclass Rob(params: BackendParams)(implicit p: Parameters) extends LazyModule with HasXSParameter { 2906ab6918fSYinan Xu 2913b739f49SXuan Hu lazy val module = new RobImp(this)(p, params) 2926ab6918fSYinan Xu} 2936ab6918fSYinan Xu 2943b739f49SXuan Huclass RobImp(override val wrapper: Rob)(implicit p: Parameters, params: BackendParams) extends LazyModuleImp(wrapper) 2951ca0e4f3SYinan Xu with HasXSParameter with HasCircularQueuePtrHelper with HasPerfEvents { 2966ab6918fSYinan Xu 297870f462dSXuan Hu private val LduCnt = params.LduCnt 298870f462dSXuan Hu private val StaCnt = params.StaCnt 299870f462dSXuan Hu 3009aca92b9SYinan Xu val io = IO(new Bundle() { 3015668a921SJiawei Lin val hartId = Input(UInt(8.W)) 3029aca92b9SYinan Xu val redirect = Input(Valid(new Redirect)) 3039aca92b9SYinan Xu val enq = new RobEnqIO 304f4b2089aSYinan Xu val flushOut = ValidIO(new Redirect) 3059aca92b9SYinan Xu val exception = ValidIO(new ExceptionInfo) 3069aca92b9SYinan Xu // exu + brq 3073b739f49SXuan Hu val writeback: MixedVec[ValidIO[ExuOutput]] = Flipped(params.genWrite2CtrlBundles) 308ccfddc82SHaojin Tang val commits = Output(new RobCommitIO) 309a8db15d8Sfdy val rabCommits = Output(new RobCommitIO) 310a8db15d8Sfdy val diffCommits = Output(new DiffCommitIO) 311a8db15d8Sfdy val isVsetFlushPipe = Output(Bool()) 312a8db15d8Sfdy val vconfigPdest = Output(UInt(PhyRegIdxWidth.W)) 3139aca92b9SYinan Xu val lsq = new RobLsqIO 3149aca92b9SYinan Xu val robDeqPtr = Output(new RobPtr) 3159aca92b9SYinan Xu val csr = new RobCSRIO 316fa7f2c26STang Haojin val snpt = Input(new SnapshotPort) 3179aca92b9SYinan Xu val robFull = Output(Bool()) 318d2b20d1aSTang Haojin val headNotReady = Output(Bool()) 319b6900d94SYinan Xu val cpu_halt = Output(Bool()) 32009309bdbSYinan Xu val wfi_enable = Input(Bool()) 3218744445eSMaxpicca-Li val debug_ls = Flipped(new DebugLSIO) 322870f462dSXuan Hu val debugRobHead = Output(new DynInst) 323d2b20d1aSTang Haojin val debugEnqLsq = Input(new LsqEnqIO) 324d2b20d1aSTang Haojin val debugHeadLsIssue = Input(Bool()) 325870f462dSXuan Hu val lsTopdownInfo = Vec(LduCnt, Input(new LsTopdownInfo)) 3269aca92b9SYinan Xu }) 3279aca92b9SYinan Xu 328124bf66aSXuan Hu val exuWBs: Seq[ValidIO[ExuOutput]] = io.writeback.filter(!_.bits.params.hasStdFu) 329124bf66aSXuan Hu val stdWBs: Seq[ValidIO[ExuOutput]] = io.writeback.filter(_.bits.params.hasStdFu) 3303b739f49SXuan Hu val fflagsWBs = io.writeback.filter(x => x.bits.fflags.nonEmpty) 3313b739f49SXuan Hu val exceptionWBs = io.writeback.filter(x => x.bits.exceptionVec.nonEmpty) 3323b739f49SXuan Hu val redirectWBs = io.writeback.filter(x => x.bits.redirect.nonEmpty) 3333b739f49SXuan Hu 3343b739f49SXuan Hu val exuWbPorts = io.writeback.filter(!_.bits.params.hasStdFu) 3353b739f49SXuan Hu val stdWbPorts = io.writeback.filter(_.bits.params.hasStdFu) 3363b739f49SXuan Hu val fflagsPorts = io.writeback.filter(x => x.bits.fflags.nonEmpty) 337a8db15d8Sfdy val vxsatPorts = io.writeback.filter(x => x.bits.vxsat.nonEmpty) 3383b739f49SXuan Hu val exceptionPorts = io.writeback.filter(x => x.bits.exceptionVec.nonEmpty) 3393b739f49SXuan Hu val numExuWbPorts = exuWBs.length 3403b739f49SXuan Hu val numStdWbPorts = stdWBs.length 3416ab6918fSYinan Xu 3426ab6918fSYinan Xu 3433b739f49SXuan Hu println(s"Rob: size $RobSize, numExuWbPorts: $numExuWbPorts, numStdWbPorts: $numStdWbPorts, commitwidth: $CommitWidth") 3443b739f49SXuan Hu// println(s"exuPorts: ${exuWbPorts.map(_._1.map(_.name))}") 3453b739f49SXuan Hu// println(s"stdPorts: ${stdWbPorts.map(_._1.map(_.name))}") 3463b739f49SXuan Hu// println(s"fflags: ${fflagsPorts.map(_._1.map(_.name))}") 3473b739f49SXuan Hu 3489aca92b9SYinan Xu 3499aca92b9SYinan Xu // instvalid field 35043bdc4d9SYinan Xu val valid = RegInit(VecInit(Seq.fill(RobSize)(false.B))) 3519aca92b9SYinan Xu // writeback status 352a8db15d8Sfdy 353f1e8fcb2SXuan Hu val stdWritebacked = Reg(Vec(RobSize, Bool())) 354f1e8fcb2SXuan Hu val uopNumVec = RegInit(VecInit(Seq.fill(RobSize)(0.U(log2Up(MaxUopSize + 1).W)))) 355a8db15d8Sfdy val realDestSize = RegInit(VecInit(Seq.fill(RobSize)(0.U(log2Up(MaxUopSize + 1).W)))) 356a8db15d8Sfdy val fflagsDataModule = RegInit(VecInit(Seq.fill(RobSize)(0.U(5.W)))) 357a8db15d8Sfdy val vxsatDataModule = RegInit(VecInit(Seq.fill(RobSize)(false.B))) 358a8db15d8Sfdy 359a8db15d8Sfdy def isWritebacked(ptr: UInt): Bool = { 360f1e8fcb2SXuan Hu !uopNumVec(ptr).orR && stdWritebacked(ptr) 361a8db15d8Sfdy } 362a8db15d8Sfdy 363e4f69d78Ssfencevma val mmio = RegInit(VecInit(Seq.fill(RobSize)(false.B))) 36468d13085SXuan Hu 3659aca92b9SYinan Xu // data for redirect, exception, etc. 3669aca92b9SYinan Xu val flagBkup = Mem(RobSize, Bool()) 367e8009193SYinan Xu // some instructions are not allowed to trigger interrupts 368e8009193SYinan Xu // They have side effects on the states of the processor before they write back 369e8009193SYinan Xu val interrupt_safe = Mem(RobSize, Bool()) 3709aca92b9SYinan Xu 3719aca92b9SYinan Xu // data for debug 3729aca92b9SYinan Xu // Warn: debug_* prefix should not exist in generated verilog. 373d91483a6Sfdy val debug_microOp = Mem(RobSize, new DynInst) 3749aca92b9SYinan Xu val debug_exuData = Reg(Vec(RobSize, UInt(XLEN.W)))//for debug 3759aca92b9SYinan Xu val debug_exuDebug = Reg(Vec(RobSize, new DebugBundle))//for debug 3768744445eSMaxpicca-Li val debug_lsInfo = RegInit(VecInit(Seq.fill(RobSize)(DebugLsInfo.init))) 377d2b20d1aSTang Haojin val debug_lsTopdownInfo = RegInit(VecInit(Seq.fill(RobSize)(LsTopdownInfo.init))) 378d2b20d1aSTang Haojin val debug_lqIdxValid = RegInit(VecInit.fill(RobSize)(false.B)) 379d2b20d1aSTang Haojin val debug_lsIssued = RegInit(VecInit.fill(RobSize)(false.B)) 3809aca92b9SYinan Xu 3819aca92b9SYinan Xu // pointers 3829aca92b9SYinan Xu // For enqueue ptr, we don't duplicate it since only enqueue needs it. 3836474c47fSYinan Xu val enqPtrVec = Wire(Vec(RenameWidth, new RobPtr)) 3849aca92b9SYinan Xu val deqPtrVec = Wire(Vec(CommitWidth, new RobPtr)) 3859aca92b9SYinan Xu 3869aca92b9SYinan Xu val walkPtrVec = Reg(Vec(CommitWidth, new RobPtr)) 387dcf3a679STang Haojin val lastWalkPtr = Reg(new RobPtr) 3889aca92b9SYinan Xu val allowEnqueue = RegInit(true.B) 3899aca92b9SYinan Xu 3906474c47fSYinan Xu val enqPtr = enqPtrVec.head 3919aca92b9SYinan Xu val deqPtr = deqPtrVec(0) 3929aca92b9SYinan Xu val walkPtr = walkPtrVec(0) 3939aca92b9SYinan Xu 3949aca92b9SYinan Xu val isEmpty = enqPtr === deqPtr 3959aca92b9SYinan Xu val isReplaying = io.redirect.valid && RedirectLevel.flushItself(io.redirect.bits.level) 3969aca92b9SYinan Xu 397fa7f2c26STang Haojin val snptEnq = io.enq.canAccept && io.enq.req.head.valid && io.enq.req.head.bits.snapshot 398fa7f2c26STang Haojin val snapshots = SnapshotGenerator(enqPtrVec, snptEnq, io.snpt.snptDeq, io.redirect.valid) 399d2b20d1aSTang Haojin val debug_lsIssue = WireDefault(debug_lsIssued) 400d2b20d1aSTang Haojin debug_lsIssue(deqPtr.value) := io.debugHeadLsIssue 401d2b20d1aSTang Haojin 4029aca92b9SYinan Xu /** 4039aca92b9SYinan Xu * states of Rob 4049aca92b9SYinan Xu */ 405ccfddc82SHaojin Tang val s_idle :: s_walk :: Nil = Enum(2) 4069aca92b9SYinan Xu val state = RegInit(s_idle) 4079aca92b9SYinan Xu 4089aca92b9SYinan Xu /** 4099aca92b9SYinan Xu * Data Modules 4109aca92b9SYinan Xu * 4119aca92b9SYinan Xu * CommitDataModule: data from dispatch 4129aca92b9SYinan Xu * (1) read: commits/walk/exception 4139aca92b9SYinan Xu * (2) write: enqueue 4149aca92b9SYinan Xu * 4159aca92b9SYinan Xu * WritebackData: data from writeback 4169aca92b9SYinan Xu * (1) read: commits/walk/exception 4179aca92b9SYinan Xu * (2) write: write back from exe units 4189aca92b9SYinan Xu */ 41944369838SXuan Hu val dispatchData = Module(new SyncDataModuleTemplate(new RobDispatchData, RobSize, CommitWidth, RenameWidth)) 4209aca92b9SYinan Xu val dispatchDataRead = dispatchData.io.rdata 4219aca92b9SYinan Xu 4223b739f49SXuan Hu val exceptionGen = Module(new ExceptionGen(params)) 4239aca92b9SYinan Xu val exceptionDataRead = exceptionGen.io.state 4249aca92b9SYinan Xu val fflagsDataRead = Wire(Vec(CommitWidth, UInt(5.W))) 425a8db15d8Sfdy val vxsatDataRead = Wire(Vec(CommitWidth, Bool())) 4269aca92b9SYinan Xu 4279aca92b9SYinan Xu io.robDeqPtr := deqPtr 428d2b20d1aSTang Haojin io.debugRobHead := debug_microOp(deqPtr.value) 4299aca92b9SYinan Xu 430a8db15d8Sfdy val rab = Module(new RenameBuffer(RabSize)) 43144369838SXuan Hu 43244369838SXuan Hu rab.io.redirect.valid := io.redirect.valid 43344369838SXuan Hu 434a8db15d8Sfdy rab.io.req.zip(io.enq.req).map { case (dest, src) => 435a8db15d8Sfdy dest.bits := src.bits 436a8db15d8Sfdy dest.valid := src.valid && io.enq.canAccept 437a8db15d8Sfdy } 438a8db15d8Sfdy 43944369838SXuan Hu val commitDestSizeSeq = (0 until CommitWidth).map(i => realDestSize(deqPtrVec(i).value)) 44044369838SXuan Hu val walkDestSizeSeq = (0 until CommitWidth).map(i => realDestSize(walkPtrVec(i).value)) 44144369838SXuan Hu 44244369838SXuan Hu val commitSizeSum = io.commits.commitValid.zip(commitDestSizeSeq).map { case (commitValid, destSize) => 44344369838SXuan Hu Mux(io.commits.isCommit && commitValid, destSize, 0.U) 44444369838SXuan Hu }.reduce(_ +& _) 44544369838SXuan Hu val walkSizeSum = io.commits.walkValid.zip(walkDestSizeSeq).map { case (walkValid, destSize) => 44644369838SXuan Hu Mux(io.commits.isWalk && walkValid, destSize, 0.U) 44744369838SXuan Hu }.reduce(_ +& _) 44844369838SXuan Hu 44965f65924SXuan Hu rab.io.fromRob.commitSize := commitSizeSum 45065f65924SXuan Hu rab.io.fromRob.walkSize := walkSizeSum 45144369838SXuan Hu rab.io.snpt.snptEnq := false.B 45244369838SXuan Hu rab.io.snpt.snptDeq := io.snpt.snptDeq 45344369838SXuan Hu rab.io.snpt.snptSelect := io.snpt.snptSelect 45444369838SXuan Hu rab.io.snpt.useSnpt := io.snpt.useSnpt 455a8db15d8Sfdy 456a8db15d8Sfdy io.rabCommits := rab.io.commits 457a8db15d8Sfdy io.diffCommits := rab.io.diffCommits 458a8db15d8Sfdy 4599aca92b9SYinan Xu /** 4609aca92b9SYinan Xu * Enqueue (from dispatch) 4619aca92b9SYinan Xu */ 4629aca92b9SYinan Xu // special cases 4639aca92b9SYinan Xu val hasBlockBackward = RegInit(false.B) 4643b739f49SXuan Hu val hasWaitForward = RegInit(false.B) 465af2f7849Shappy-lx val doingSvinval = RegInit(false.B) 4669aca92b9SYinan Xu // When blockBackward instruction leaves Rob (commit or walk), hasBlockBackward should be set to false.B 4679aca92b9SYinan Xu // To reduce registers usage, for hasBlockBackward cases, we allow enqueue after ROB is empty. 4689aca92b9SYinan Xu when (isEmpty) { hasBlockBackward:= false.B } 4699aca92b9SYinan Xu // When any instruction commits, hasNoSpecExec should be set to false.B 4703b739f49SXuan Hu when (io.commits.hasWalkInstr || io.commits.hasCommitInstr) { hasWaitForward:= false.B } 4715c95ea2eSYinan Xu 4725c95ea2eSYinan Xu // The wait-for-interrupt (WFI) instruction waits in the ROB until an interrupt might need servicing. 4735c95ea2eSYinan Xu // io.csr.wfiEvent will be asserted if the WFI can resume execution, and we change the state to s_wfi_idle. 4745c95ea2eSYinan Xu // It does not affect how interrupts are serviced. Note that WFI is noSpecExec and it does not trigger interrupts. 4755c95ea2eSYinan Xu val hasWFI = RegInit(false.B) 4765c95ea2eSYinan Xu io.cpu_halt := hasWFI 477342656a5SYinan Xu // WFI Timeout: 2^20 = 1M cycles 478342656a5SYinan Xu val wfi_cycles = RegInit(0.U(20.W)) 479342656a5SYinan Xu when (hasWFI) { 480342656a5SYinan Xu wfi_cycles := wfi_cycles + 1.U 481342656a5SYinan Xu }.elsewhen (!hasWFI && RegNext(hasWFI)) { 482342656a5SYinan Xu wfi_cycles := 0.U 483342656a5SYinan Xu } 484342656a5SYinan Xu val wfi_timeout = wfi_cycles.andR 485342656a5SYinan Xu when (RegNext(RegNext(io.csr.wfiEvent)) || io.flushOut.valid || wfi_timeout) { 4865c95ea2eSYinan Xu hasWFI := false.B 487b6900d94SYinan Xu } 4889aca92b9SYinan Xu 489a8db15d8Sfdy val allocatePtrVec = VecInit((0 until RenameWidth).map(i => enqPtrVec(PopCount(io.enq.req.take(i).map(req => req.valid && req.bits.firstUop))))) 490a8db15d8Sfdy io.enq.canAccept := allowEnqueue && !hasBlockBackward && rab.io.canEnq 4916474c47fSYinan Xu io.enq.resp := allocatePtrVec 492a8db15d8Sfdy val canEnqueue = VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop && io.enq.canAccept)) 4939aca92b9SYinan Xu val timer = GTimer() 4949aca92b9SYinan Xu for (i <- 0 until RenameWidth) { 4959aca92b9SYinan Xu // we don't check whether io.redirect is valid here since redirect has higher priority 4969aca92b9SYinan Xu when (canEnqueue(i)) { 4976ab6918fSYinan Xu val enqUop = io.enq.req(i).bits 4986474c47fSYinan Xu val enqIndex = allocatePtrVec(i).value 4999aca92b9SYinan Xu // store uop in data module and debug_microOp Vec 5006474c47fSYinan Xu debug_microOp(enqIndex) := enqUop 5016474c47fSYinan Xu debug_microOp(enqIndex).debugInfo.dispatchTime := timer 5026474c47fSYinan Xu debug_microOp(enqIndex).debugInfo.enqRsTime := timer 5036474c47fSYinan Xu debug_microOp(enqIndex).debugInfo.selectTime := timer 5046474c47fSYinan Xu debug_microOp(enqIndex).debugInfo.issueTime := timer 5056474c47fSYinan Xu debug_microOp(enqIndex).debugInfo.writebackTime := timer 5068744445eSMaxpicca-Li debug_microOp(enqIndex).debugInfo.tlbFirstReqTime := timer 5078744445eSMaxpicca-Li debug_microOp(enqIndex).debugInfo.tlbRespTime := timer 5088744445eSMaxpicca-Li debug_lsInfo(enqIndex) := DebugLsInfo.init 509d2b20d1aSTang Haojin debug_lsTopdownInfo(enqIndex) := LsTopdownInfo.init 510d2b20d1aSTang Haojin debug_lqIdxValid(enqIndex) := false.B 511d2b20d1aSTang Haojin debug_lsIssued(enqIndex) := false.B 512c61abc0cSXuan Hu 5133b739f49SXuan Hu when (enqUop.blockBackward) { 5149aca92b9SYinan Xu hasBlockBackward := true.B 5159aca92b9SYinan Xu } 5163b739f49SXuan Hu when (enqUop.waitForward) { 5173b739f49SXuan Hu hasWaitForward := true.B 5189aca92b9SYinan Xu } 5193b739f49SXuan Hu val enqHasTriggerHit = false.B // io.enq.req(i).bits.cf.trigger.getHitFrontend 5203b739f49SXuan Hu val enqHasException = ExceptionNO.selectFrontend(enqUop.exceptionVec).asUInt.orR 521af2f7849Shappy-lx // the begin instruction of Svinval enqs so mark doingSvinval as true to indicate this process 5223b739f49SXuan Hu when(!enqHasTriggerHit && !enqHasException && enqUop.isSvinvalBegin(enqUop.flushPipe)) 523af2f7849Shappy-lx { 524af2f7849Shappy-lx doingSvinval := true.B 525af2f7849Shappy-lx } 526af2f7849Shappy-lx // the end instruction of Svinval enqs so clear doingSvinval 5273b739f49SXuan Hu when(!enqHasTriggerHit && !enqHasException && enqUop.isSvinvalEnd(enqUop.flushPipe)) 528af2f7849Shappy-lx { 529af2f7849Shappy-lx doingSvinval := false.B 530af2f7849Shappy-lx } 531af2f7849Shappy-lx // when we are in the process of Svinval software code area , only Svinval.vma and end instruction of Svinval can appear 5323b739f49SXuan Hu assert(!doingSvinval || (enqUop.isSvinval(enqUop.flushPipe) || enqUop.isSvinvalEnd(enqUop.flushPipe))) 5333b739f49SXuan Hu when (enqUop.isWFI && !enqHasException && !enqHasTriggerHit) { 5345c95ea2eSYinan Xu hasWFI := true.B 535b6900d94SYinan Xu } 536e4f69d78Ssfencevma 537e4f69d78Ssfencevma mmio(enqIndex) := false.B 5389aca92b9SYinan Xu } 5399aca92b9SYinan Xu } 540a8db15d8Sfdy val dispatchNum = Mux(io.enq.canAccept, PopCount(io.enq.req.map(req => req.valid && req.bits.firstUop)), 0.U) 54175b25016SYinan Xu io.enq.isEmpty := RegNext(isEmpty && !VecInit(io.enq.req.map(_.valid)).asUInt.orR) 5429aca92b9SYinan Xu 54309309bdbSYinan Xu when (!io.wfi_enable) { 54409309bdbSYinan Xu hasWFI := false.B 54509309bdbSYinan Xu } 5464aa9ed34Sfdy // sel vsetvl's flush position 5474aa9ed34Sfdy val vs_idle :: vs_waitVinstr :: vs_waitFlush :: Nil = Enum(3) 5484aa9ed34Sfdy val vsetvlState = RegInit(vs_idle) 5494aa9ed34Sfdy 5504aa9ed34Sfdy val firstVInstrFtqPtr = RegInit(0.U.asTypeOf(new FtqPtr)) 5514aa9ed34Sfdy val firstVInstrFtqOffset = RegInit(0.U.asTypeOf(UInt(log2Up(PredictWidth).W))) 5524aa9ed34Sfdy val firstVInstrRobIdx = RegInit(0.U.asTypeOf(new RobPtr)) 5534aa9ed34Sfdy 5544aa9ed34Sfdy val enq0 = io.enq.req(0) 555d91483a6Sfdy val enq0IsVset = enq0.bits.isVset && enq0.bits.lastUop && canEnqueue(0) 5563b739f49SXuan Hu val enq0IsVsetFlush = enq0IsVset && enq0.bits.flushPipe 5573b739f49SXuan Hu val enqIsVInstrVec = io.enq.req.zip(canEnqueue).map{case (req, fire) => FuType.isVpu(req.bits.fuType) && fire} 5584aa9ed34Sfdy // for vs_idle 5594aa9ed34Sfdy val firstVInstrIdle = PriorityMux(enqIsVInstrVec.zip(io.enq.req).drop(1) :+ (true.B, 0.U.asTypeOf(io.enq.req(0).cloneType))) 5604aa9ed34Sfdy // for vs_waitVinstr 5614aa9ed34Sfdy val enqIsVInstrOrVset = (enqIsVInstrVec(0) || enq0IsVset) +: enqIsVInstrVec.drop(1) 5624aa9ed34Sfdy val firstVInstrWait = PriorityMux(enqIsVInstrOrVset, io.enq.req) 5634aa9ed34Sfdy when(vsetvlState === vs_idle){ 5643b739f49SXuan Hu firstVInstrFtqPtr := firstVInstrIdle.bits.ftqPtr 5653b739f49SXuan Hu firstVInstrFtqOffset := firstVInstrIdle.bits.ftqOffset 5664aa9ed34Sfdy firstVInstrRobIdx := firstVInstrIdle.bits.robIdx 5674aa9ed34Sfdy }.elsewhen(vsetvlState === vs_waitVinstr){ 568a8db15d8Sfdy when(Cat(enqIsVInstrOrVset).orR){ 5693b739f49SXuan Hu firstVInstrFtqPtr := firstVInstrWait.bits.ftqPtr 5703b739f49SXuan Hu firstVInstrFtqOffset := firstVInstrWait.bits.ftqOffset 5714aa9ed34Sfdy firstVInstrRobIdx := firstVInstrWait.bits.robIdx 5724aa9ed34Sfdy } 573a8db15d8Sfdy } 5744aa9ed34Sfdy 5754aa9ed34Sfdy val hasVInstrAfterI = Cat(enqIsVInstrVec(0)).orR 576a8db15d8Sfdy when(vsetvlState === vs_idle && !io.redirect.valid){ 5774aa9ed34Sfdy when(enq0IsVsetFlush){ 5784aa9ed34Sfdy vsetvlState := Mux(hasVInstrAfterI, vs_waitFlush, vs_waitVinstr) 5794aa9ed34Sfdy } 5804aa9ed34Sfdy }.elsewhen(vsetvlState === vs_waitVinstr){ 5814aa9ed34Sfdy when(io.redirect.valid){ 5824aa9ed34Sfdy vsetvlState := vs_idle 5834aa9ed34Sfdy }.elsewhen(Cat(enqIsVInstrOrVset).orR){ 5844aa9ed34Sfdy vsetvlState := vs_waitFlush 5854aa9ed34Sfdy } 5864aa9ed34Sfdy }.elsewhen(vsetvlState === vs_waitFlush){ 5874aa9ed34Sfdy when(io.redirect.valid){ 5884aa9ed34Sfdy vsetvlState := vs_idle 5894aa9ed34Sfdy } 5904aa9ed34Sfdy } 59109309bdbSYinan Xu 592d2b20d1aSTang Haojin // lqEnq 593d2b20d1aSTang Haojin io.debugEnqLsq.needAlloc.map(_(0)).zip(io.debugEnqLsq.req).foreach { case (alloc, req) => 594d2b20d1aSTang Haojin when(io.debugEnqLsq.canAccept && alloc && req.valid) { 595d2b20d1aSTang Haojin debug_microOp(req.bits.robIdx.value).lqIdx := req.bits.lqIdx 596d2b20d1aSTang Haojin debug_lqIdxValid(req.bits.robIdx.value) := true.B 597d2b20d1aSTang Haojin } 598d2b20d1aSTang Haojin } 599d2b20d1aSTang Haojin 600d2b20d1aSTang Haojin // lsIssue 601d2b20d1aSTang Haojin when(io.debugHeadLsIssue) { 602d2b20d1aSTang Haojin debug_lsIssued(deqPtr.value) := true.B 603d2b20d1aSTang Haojin } 604d2b20d1aSTang Haojin 6059aca92b9SYinan Xu /** 6069aca92b9SYinan Xu * Writeback (from execution units) 6079aca92b9SYinan Xu */ 6083b739f49SXuan Hu for (wb <- exuWBs) { 6096ab6918fSYinan Xu when (wb.valid) { 6103b739f49SXuan Hu val wbIdx = wb.bits.robIdx.value 6116ab6918fSYinan Xu debug_exuData(wbIdx) := wb.bits.data 6126ab6918fSYinan Xu debug_exuDebug(wbIdx) := wb.bits.debug 6133b739f49SXuan Hu debug_microOp(wbIdx).debugInfo.enqRsTime := wb.bits.debugInfo.enqRsTime 6143b739f49SXuan Hu debug_microOp(wbIdx).debugInfo.selectTime := wb.bits.debugInfo.selectTime 6153b739f49SXuan Hu debug_microOp(wbIdx).debugInfo.issueTime := wb.bits.debugInfo.issueTime 6163b739f49SXuan Hu debug_microOp(wbIdx).debugInfo.writebackTime := wb.bits.debugInfo.writebackTime 6179aca92b9SYinan Xu 618b211808bShappy-lx // debug for lqidx and sqidx 619141a6449SXuan Hu debug_microOp(wbIdx).lqIdx := wb.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr)) 620141a6449SXuan Hu debug_microOp(wbIdx).sqIdx := wb.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr)) 621b211808bShappy-lx 6229aca92b9SYinan Xu val debug_Uop = debug_microOp(wbIdx) 6239aca92b9SYinan Xu XSInfo(true.B, 6243b739f49SXuan Hu p"writebacked pc 0x${Hexadecimal(debug_Uop.pc)} wen ${debug_Uop.rfWen} " + 6253b739f49SXuan Hu p"data 0x${Hexadecimal(wb.bits.data)} ldst ${debug_Uop.ldest} pdst ${debug_Uop.pdest} " + 6263b739f49SXuan Hu p"skip ${wb.bits.debug.isMMIO} robIdx: ${wb.bits.robIdx}\n" 6279aca92b9SYinan Xu ) 6289aca92b9SYinan Xu } 6299aca92b9SYinan Xu } 6303b739f49SXuan Hu 6313b739f49SXuan Hu val writebackNum = PopCount(exuWBs.map(_.valid)) 6329aca92b9SYinan Xu XSInfo(writebackNum =/= 0.U, "writebacked %d insts\n", writebackNum) 6339aca92b9SYinan Xu 634e4f69d78Ssfencevma for (i <- 0 until LoadPipelineWidth) { 635e4f69d78Ssfencevma when (RegNext(io.lsq.mmio(i))) { 636e4f69d78Ssfencevma mmio(RegNext(io.lsq.uop(i).robIdx).value) := true.B 637e4f69d78Ssfencevma } 638e4f69d78Ssfencevma } 6399aca92b9SYinan Xu 6409aca92b9SYinan Xu /** 6419aca92b9SYinan Xu * RedirectOut: Interrupt and Exceptions 6429aca92b9SYinan Xu */ 6439aca92b9SYinan Xu val deqDispatchData = dispatchDataRead(0) 6449aca92b9SYinan Xu val debug_deqUop = debug_microOp(deqPtr.value) 6459aca92b9SYinan Xu 6469aca92b9SYinan Xu val intrBitSetReg = RegNext(io.csr.intrBitSet) 6473b739f49SXuan Hu val intrEnable = intrBitSetReg && !hasWaitForward && interrupt_safe(deqPtr.value) 6489aca92b9SYinan Xu val deqHasExceptionOrFlush = exceptionDataRead.valid && exceptionDataRead.bits.robIdx === deqPtr 64984e47f35SLi Qianruo val deqHasException = deqHasExceptionOrFlush && (exceptionDataRead.bits.exceptionVec.asUInt.orR || 650ddb65c47SLi Qianruo exceptionDataRead.bits.singleStep || exceptionDataRead.bits.trigger.hit) 6519aca92b9SYinan Xu val deqHasFlushPipe = deqHasExceptionOrFlush && exceptionDataRead.bits.flushPipe 6529aca92b9SYinan Xu val deqHasReplayInst = deqHasExceptionOrFlush && exceptionDataRead.bits.replayInst 653a8db15d8Sfdy val exceptionEnable = isWritebacked(deqPtr.value) && deqHasException 65472951335SLi Qianruo 65584e47f35SLi Qianruo XSDebug(deqHasException && exceptionDataRead.bits.singleStep, "Debug Mode: Deq has singlestep exception\n") 656ddb65c47SLi Qianruo XSDebug(deqHasException && exceptionDataRead.bits.trigger.getHitFrontend, "Debug Mode: Deq has frontend trigger exception\n") 65784e47f35SLi Qianruo XSDebug(deqHasException && exceptionDataRead.bits.trigger.getHitBackend, "Debug Mode: Deq has backend trigger exception\n") 65884e47f35SLi Qianruo 659a8db15d8Sfdy val isFlushPipe = isWritebacked(deqPtr.value) && (deqHasFlushPipe || deqHasReplayInst) 6609aca92b9SYinan Xu 661a8db15d8Sfdy val isVsetFlushPipe = isWritebacked(deqPtr.value) && deqHasFlushPipe && exceptionDataRead.bits.isVset 662a8db15d8Sfdy// val needModifyFtqIdxOffset = isVsetFlushPipe && (vsetvlState === vs_waitFlush) 663a8db15d8Sfdy val needModifyFtqIdxOffset = false.B 664a8db15d8Sfdy io.isVsetFlushPipe := isVsetFlushPipe 665a8db15d8Sfdy io.vconfigPdest := rab.io.vconfigPdest 666f4b2089aSYinan Xu // io.flushOut will trigger redirect at the next cycle. 667f4b2089aSYinan Xu // Block any redirect or commit at the next cycle. 668f4b2089aSYinan Xu val lastCycleFlush = RegNext(io.flushOut.valid) 669f4b2089aSYinan Xu 670f4b2089aSYinan Xu io.flushOut.valid := (state === s_idle) && valid(deqPtr.value) && (intrEnable || exceptionEnable || isFlushPipe) && !lastCycleFlush 671f4b2089aSYinan Xu io.flushOut.bits := DontCare 67214a67055Ssfencevma io.flushOut.bits.isRVC := deqDispatchData.isRVC 6734aa9ed34Sfdy io.flushOut.bits.robIdx := Mux(needModifyFtqIdxOffset, firstVInstrRobIdx, deqPtr) 6744aa9ed34Sfdy io.flushOut.bits.ftqIdx := Mux(needModifyFtqIdxOffset, firstVInstrFtqPtr, deqDispatchData.ftqIdx) 6754aa9ed34Sfdy io.flushOut.bits.ftqOffset := Mux(needModifyFtqIdxOffset, firstVInstrFtqOffset, deqDispatchData.ftqOffset) 6764aa9ed34Sfdy io.flushOut.bits.level := Mux(deqHasReplayInst || intrEnable || exceptionEnable || needModifyFtqIdxOffset, RedirectLevel.flush, RedirectLevel.flushAfter) // TODO use this to implement "exception next" 677f4b2089aSYinan Xu io.flushOut.bits.interrupt := true.B 6789aca92b9SYinan Xu XSPerfAccumulate("interrupt_num", io.flushOut.valid && intrEnable) 6799aca92b9SYinan Xu XSPerfAccumulate("exception_num", io.flushOut.valid && exceptionEnable) 6809aca92b9SYinan Xu XSPerfAccumulate("flush_pipe_num", io.flushOut.valid && isFlushPipe) 6819aca92b9SYinan Xu XSPerfAccumulate("replay_inst_num", io.flushOut.valid && isFlushPipe && deqHasReplayInst) 6829aca92b9SYinan Xu 683f4b2089aSYinan Xu val exceptionHappen = (state === s_idle) && valid(deqPtr.value) && (intrEnable || exceptionEnable) && !lastCycleFlush 6849aca92b9SYinan Xu io.exception.valid := RegNext(exceptionHappen) 6853b739f49SXuan Hu io.exception.bits.pc := RegEnable(debug_deqUop.pc, exceptionHappen) 6863b739f49SXuan Hu io.exception.bits.instr := RegEnable(debug_deqUop.instr, exceptionHappen) 6873b739f49SXuan Hu io.exception.bits.commitType := RegEnable(deqDispatchData.commitType, exceptionHappen) 6883b739f49SXuan Hu io.exception.bits.exceptionVec := RegEnable(exceptionDataRead.bits.exceptionVec, exceptionHappen) 6893b739f49SXuan Hu io.exception.bits.singleStep := RegEnable(exceptionDataRead.bits.singleStep, exceptionHappen) 6903b739f49SXuan Hu io.exception.bits.crossPageIPFFix := RegEnable(exceptionDataRead.bits.crossPageIPFFix, exceptionHappen) 6919aca92b9SYinan Xu io.exception.bits.isInterrupt := RegEnable(intrEnable, exceptionHappen) 6923b739f49SXuan Hu// io.exception.bits.trigger := RegEnable(exceptionDataRead.bits.trigger, exceptionHappen) 6939aca92b9SYinan Xu 6949aca92b9SYinan Xu XSDebug(io.flushOut.valid, 6953b739f49SXuan Hu p"generate redirect: pc 0x${Hexadecimal(io.exception.bits.pc)} intr $intrEnable " + 6969aca92b9SYinan Xu p"excp $exceptionEnable flushPipe $isFlushPipe " + 6979aca92b9SYinan Xu p"Trap_target 0x${Hexadecimal(io.csr.trapTarget)} exceptionVec ${Binary(exceptionDataRead.bits.exceptionVec.asUInt)}\n") 6989aca92b9SYinan Xu 6999aca92b9SYinan Xu 7009aca92b9SYinan Xu /** 7019aca92b9SYinan Xu * Commits (and walk) 7029aca92b9SYinan Xu * They share the same width. 7039aca92b9SYinan Xu */ 704dcf3a679STang Haojin val shouldWalkVec = VecInit(walkPtrVec.map(_ <= lastWalkPtr)) 705dcf3a679STang Haojin val walkFinished = VecInit(walkPtrVec.map(_ >= lastWalkPtr)).asUInt.orR 70665f65924SXuan Hu rab.io.fromRob.walkEnd := state === s_walk && walkFinished 7079aca92b9SYinan Xu 7089aca92b9SYinan Xu require(RenameWidth <= CommitWidth) 7099aca92b9SYinan Xu 7109aca92b9SYinan Xu // wiring to csr 7119aca92b9SYinan Xu val (wflags, fpWen) = (0 until CommitWidth).map(i => { 7126474c47fSYinan Xu val v = io.commits.commitValid(i) 7139aca92b9SYinan Xu val info = io.commits.info(i) 7149aca92b9SYinan Xu (v & info.wflags, v & info.fpWen) 7159aca92b9SYinan Xu }).unzip 7169aca92b9SYinan Xu val fflags = Wire(Valid(UInt(5.W))) 7176474c47fSYinan Xu fflags.valid := io.commits.isCommit && VecInit(wflags).asUInt.orR 7189aca92b9SYinan Xu fflags.bits := wflags.zip(fflagsDataRead).map({ 7199aca92b9SYinan Xu case (w, f) => Mux(w, f, 0.U) 7209aca92b9SYinan Xu }).reduce(_|_) 7216474c47fSYinan Xu val dirty_fs = io.commits.isCommit && VecInit(fpWen).asUInt.orR 7229aca92b9SYinan Xu 723a8db15d8Sfdy val vxsat = Wire(Valid(Bool())) 724a8db15d8Sfdy vxsat.valid := io.commits.isCommit && vxsat.bits 725a8db15d8Sfdy vxsat.bits := io.commits.commitValid.zip(vxsatDataRead).map { 726a8db15d8Sfdy case (valid, vxsat) => valid & vxsat 727a8db15d8Sfdy }.reduce(_ | _) 728a8db15d8Sfdy 7299aca92b9SYinan Xu // when mispredict branches writeback, stop commit in the next 2 cycles 7309aca92b9SYinan Xu // TODO: don't check all exu write back 7313b739f49SXuan Hu val misPredWb = Cat(VecInit(redirectWBs.map(wb => 7322f2ee3b1SXuan Hu wb.bits.redirect.get.bits.cfiUpdate.isMisPred && wb.bits.redirect.get.valid && wb.valid 733c51eab43SYinan Xu ))).orR 7349aca92b9SYinan Xu val misPredBlockCounter = Reg(UInt(3.W)) 7359aca92b9SYinan Xu misPredBlockCounter := Mux(misPredWb, 7369aca92b9SYinan Xu "b111".U, 7379aca92b9SYinan Xu misPredBlockCounter >> 1.U 7389aca92b9SYinan Xu ) 7399aca92b9SYinan Xu val misPredBlock = misPredBlockCounter(0) 740ef8fa011SXuan Hu val blockCommit = misPredBlock || isReplaying || lastCycleFlush || hasWFI 7419aca92b9SYinan Xu 742ccfddc82SHaojin Tang io.commits.isWalk := state === s_walk 7436474c47fSYinan Xu io.commits.isCommit := state === s_idle && !blockCommit 7446474c47fSYinan Xu val walk_v = VecInit(walkPtrVec.map(ptr => valid(ptr.value))) 7456474c47fSYinan Xu val commit_v = VecInit(deqPtrVec.map(ptr => valid(ptr.value))) 7469aca92b9SYinan Xu // store will be commited iff both sta & std have been writebacked 747a8db15d8Sfdy val commit_w = VecInit(deqPtrVec.map(ptr => isWritebacked(ptr.value))) 7489aca92b9SYinan Xu val commit_exception = exceptionDataRead.valid && !isAfter(exceptionDataRead.bits.robIdx, deqPtrVec.last) 7499aca92b9SYinan Xu val commit_block = VecInit((0 until CommitWidth).map(i => !commit_w(i))) 7509aca92b9SYinan Xu val allowOnlyOneCommit = commit_exception || intrBitSetReg 7519aca92b9SYinan Xu // for instructions that may block others, we don't allow them to commit 7529aca92b9SYinan Xu for (i <- 0 until CommitWidth) { 7539aca92b9SYinan Xu // defaults: state === s_idle and instructions commit 7549aca92b9SYinan Xu // when intrBitSetReg, allow only one instruction to commit at each clock cycle 7559aca92b9SYinan Xu val isBlocked = if (i != 0) Cat(commit_block.take(i)).orR || allowOnlyOneCommit else intrEnable || deqHasException || deqHasReplayInst 7566474c47fSYinan Xu io.commits.commitValid(i) := commit_v(i) && commit_w(i) && !isBlocked 7579aca92b9SYinan Xu io.commits.info(i) := dispatchDataRead(i) 758fa7f2c26STang Haojin io.commits.robIdx(i) := deqPtrVec(i) 7599aca92b9SYinan Xu 760ccfddc82SHaojin Tang when (state === s_walk) { 7616474c47fSYinan Xu io.commits.walkValid(i) := shouldWalkVec(i) 7626474c47fSYinan Xu when (io.commits.isWalk && state === s_walk && shouldWalkVec(i)) { 763ef8fa011SXuan Hu XSError(!walk_v(i), s"The walking entry($i) should be valid\n") 7646474c47fSYinan Xu } 7659aca92b9SYinan Xu } 7669aca92b9SYinan Xu 7676474c47fSYinan Xu XSInfo(io.commits.isCommit && io.commits.commitValid(i), 768c61abc0cSXuan Hu "retired pc %x wen %d ldest %d pdest %x data %x fflags: %b vxsat: %b\n", 7693b739f49SXuan Hu debug_microOp(deqPtrVec(i).value).pc, 7709aca92b9SYinan Xu io.commits.info(i).rfWen, 7719aca92b9SYinan Xu io.commits.info(i).ldest, 7729aca92b9SYinan Xu io.commits.info(i).pdest, 7739aca92b9SYinan Xu debug_exuData(deqPtrVec(i).value), 774a8db15d8Sfdy fflagsDataRead(i), 775a8db15d8Sfdy vxsatDataRead(i) 7769aca92b9SYinan Xu ) 7776474c47fSYinan Xu XSInfo(state === s_walk && io.commits.walkValid(i), "walked pc %x wen %d ldst %d data %x\n", 7783b739f49SXuan Hu debug_microOp(walkPtrVec(i).value).pc, 7799aca92b9SYinan Xu io.commits.info(i).rfWen, 7809aca92b9SYinan Xu io.commits.info(i).ldest, 7819aca92b9SYinan Xu debug_exuData(walkPtrVec(i).value) 7829aca92b9SYinan Xu ) 7839aca92b9SYinan Xu } 7841545277aSYinan Xu if (env.EnableDifftest) { 7859aca92b9SYinan Xu io.commits.info.map(info => dontTouch(info.pc)) 7869aca92b9SYinan Xu } 7879aca92b9SYinan Xu 788a8db15d8Sfdy // sync fflags/dirty_fs/vxsat to csr 789a4e57ea3SLi Qianruo io.csr.fflags := RegNext(fflags) 790a4e57ea3SLi Qianruo io.csr.dirty_fs := RegNext(dirty_fs) 791a8db15d8Sfdy io.csr.vxsat := RegNext(vxsat) 7929aca92b9SYinan Xu 7934aa9ed34Sfdy // sync v csr to csr 794a8db15d8Sfdy // for difftest 7953691c4dfSfdy if(env.AlwaysBasicDiff || env.EnableDifftest) { 796fe60541bSXuan Hu val isDiffWriteVconfigVec = io.diffCommits.commitValid.zip(io.diffCommits.info).map { case (valid, info) => valid && info.ldest === VCONFIG_IDX.U && info.vecWen }.reverse 797a8db15d8Sfdy io.csr.vcsrFlag := RegNext(io.diffCommits.isCommit && Cat(isDiffWriteVconfigVec).orR) 7983691c4dfSfdy } 7993691c4dfSfdy else{ 8003691c4dfSfdy io.csr.vcsrFlag := false.B 8013691c4dfSfdy } 8024aa9ed34Sfdy 8039aca92b9SYinan Xu // commit load/store to lsq 8046474c47fSYinan Xu val ldCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.LOAD)) 8056474c47fSYinan Xu val stCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.STORE)) 8066474c47fSYinan Xu io.lsq.lcommit := RegNext(Mux(io.commits.isCommit, PopCount(ldCommitVec), 0.U)) 8076474c47fSYinan Xu io.lsq.scommit := RegNext(Mux(io.commits.isCommit, PopCount(stCommitVec), 0.U)) 8086474c47fSYinan Xu // indicate a pending load or store 809e4f69d78Ssfencevma io.lsq.pendingld := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.LOAD && valid(deqPtr.value) && mmio(deqPtr.value)) 8106474c47fSYinan Xu io.lsq.pendingst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && valid(deqPtr.value)) 8116474c47fSYinan Xu io.lsq.commit := RegNext(io.commits.isCommit && io.commits.commitValid(0)) 812e4f69d78Ssfencevma io.lsq.pendingPtr := RegNext(deqPtr) 8139aca92b9SYinan Xu 8149aca92b9SYinan Xu /** 8159aca92b9SYinan Xu * state changes 816ccfddc82SHaojin Tang * (1) redirect: switch to s_walk 817ccfddc82SHaojin Tang * (2) walk: when walking comes to the end, switch to s_idle 8189aca92b9SYinan Xu */ 81965f65924SXuan Hu val state_next = Mux(io.redirect.valid, s_walk, Mux(state === s_walk && walkFinished && rab.io.status.walkEnd, s_idle, state)) 8207e8294acSYinan Xu XSPerfAccumulate("s_idle_to_idle", state === s_idle && state_next === s_idle) 8217e8294acSYinan Xu XSPerfAccumulate("s_idle_to_walk", state === s_idle && state_next === s_walk) 8227e8294acSYinan Xu XSPerfAccumulate("s_walk_to_idle", state === s_walk && state_next === s_idle) 8237e8294acSYinan Xu XSPerfAccumulate("s_walk_to_walk", state === s_walk && state_next === s_walk) 8249aca92b9SYinan Xu state := state_next 8259aca92b9SYinan Xu 8269aca92b9SYinan Xu /** 8279aca92b9SYinan Xu * pointers and counters 8289aca92b9SYinan Xu */ 8299aca92b9SYinan Xu val deqPtrGenModule = Module(new RobDeqPtrWrapper) 8309aca92b9SYinan Xu deqPtrGenModule.io.state := state 8319aca92b9SYinan Xu deqPtrGenModule.io.deq_v := commit_v 8329aca92b9SYinan Xu deqPtrGenModule.io.deq_w := commit_w 8339aca92b9SYinan Xu deqPtrGenModule.io.exception_state := exceptionDataRead 8349aca92b9SYinan Xu deqPtrGenModule.io.intrBitSetReg := intrBitSetReg 8353b739f49SXuan Hu deqPtrGenModule.io.hasNoSpecExec := hasWaitForward 836e8009193SYinan Xu deqPtrGenModule.io.interrupt_safe := interrupt_safe(deqPtr.value) 8376474c47fSYinan Xu deqPtrGenModule.io.blockCommit := blockCommit 8389aca92b9SYinan Xu deqPtrVec := deqPtrGenModule.io.out 8399aca92b9SYinan Xu val deqPtrVec_next = deqPtrGenModule.io.next_out 8409aca92b9SYinan Xu 8419aca92b9SYinan Xu val enqPtrGenModule = Module(new RobEnqPtrWrapper) 8429aca92b9SYinan Xu enqPtrGenModule.io.redirect := io.redirect 84344369838SXuan Hu enqPtrGenModule.io.allowEnqueue := allowEnqueue && rab.io.canEnq 8449aca92b9SYinan Xu enqPtrGenModule.io.hasBlockBackward := hasBlockBackward 845a8db15d8Sfdy enqPtrGenModule.io.enq := VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop)) 8466474c47fSYinan Xu enqPtrVec := enqPtrGenModule.io.out 8479aca92b9SYinan Xu 8489aca92b9SYinan Xu // next walkPtrVec: 8499aca92b9SYinan Xu // (1) redirect occurs: update according to state 850ccfddc82SHaojin Tang // (2) walk: move forwards 851ccfddc82SHaojin Tang val walkPtrVec_next = Mux(io.redirect.valid, 852fa7f2c26STang Haojin Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect), deqPtrVec_next), 853ccfddc82SHaojin Tang Mux(state === s_walk, VecInit(walkPtrVec.map(_ + CommitWidth.U)), walkPtrVec) 8549aca92b9SYinan Xu ) 8559aca92b9SYinan Xu walkPtrVec := walkPtrVec_next 8569aca92b9SYinan Xu 85775b25016SYinan Xu val numValidEntries = distanceBetween(enqPtr, deqPtr) 858a8db15d8Sfdy val commitCnt = PopCount(io.commits.commitValid) 8599aca92b9SYinan Xu 86075b25016SYinan Xu allowEnqueue := numValidEntries + dispatchNum <= (RobSize - RenameWidth).U 8619aca92b9SYinan Xu 862ccfddc82SHaojin Tang val redirectWalkDistance = distanceBetween(io.redirect.bits.robIdx, deqPtrVec_next(0)) 8639aca92b9SYinan Xu when (io.redirect.valid) { 864dcf3a679STang Haojin lastWalkPtr := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx - 1.U, io.redirect.bits.robIdx) 8659aca92b9SYinan Xu } 8669aca92b9SYinan Xu 8679aca92b9SYinan Xu 8689aca92b9SYinan Xu /** 8699aca92b9SYinan Xu * States 8709aca92b9SYinan Xu * We put all the stage bits changes here. 8719aca92b9SYinan Xu 8729aca92b9SYinan Xu * All events: (1) enqueue (dispatch); (2) writeback; (3) cancel; (4) dequeue (commit); 8739aca92b9SYinan Xu * All states: (1) valid; (2) writebacked; (3) flagBkup 8749aca92b9SYinan Xu */ 8759aca92b9SYinan Xu val commitReadAddr = Mux(state === s_idle, VecInit(deqPtrVec.map(_.value)), VecInit(walkPtrVec.map(_.value))) 8769aca92b9SYinan Xu 877ccfddc82SHaojin Tang // redirect logic writes 6 valid 878ccfddc82SHaojin Tang val redirectHeadVec = Reg(Vec(RenameWidth, new RobPtr)) 879ccfddc82SHaojin Tang val redirectTail = Reg(new RobPtr) 880ccfddc82SHaojin Tang val redirectIdle :: redirectBusy :: Nil = Enum(2) 881ccfddc82SHaojin Tang val redirectState = RegInit(redirectIdle) 882ccfddc82SHaojin Tang val invMask = redirectHeadVec.map(redirectHead => isBefore(redirectHead, redirectTail)) 883ccfddc82SHaojin Tang when(redirectState === redirectBusy) { 884ccfddc82SHaojin Tang redirectHeadVec.foreach(redirectHead => redirectHead := redirectHead + RenameWidth.U) 885ccfddc82SHaojin Tang redirectHeadVec zip invMask foreach { 886ccfddc82SHaojin Tang case (redirectHead, inv) => when(inv) { 887ccfddc82SHaojin Tang valid(redirectHead.value) := false.B 888ccfddc82SHaojin Tang } 889ccfddc82SHaojin Tang } 890ccfddc82SHaojin Tang when(!invMask.last) { 891ccfddc82SHaojin Tang redirectState := redirectIdle 892ccfddc82SHaojin Tang } 893ccfddc82SHaojin Tang } 894ccfddc82SHaojin Tang when(io.redirect.valid) { 895ccfddc82SHaojin Tang redirectState := redirectBusy 896ccfddc82SHaojin Tang when(redirectState === redirectIdle) { 897ccfddc82SHaojin Tang redirectTail := enqPtr 898ccfddc82SHaojin Tang } 899ccfddc82SHaojin Tang redirectHeadVec.zipWithIndex.foreach { case (redirectHead, i) => 900ccfddc82SHaojin Tang redirectHead := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx + i.U, io.redirect.bits.robIdx + (i + 1).U) 901ccfddc82SHaojin Tang } 902ccfddc82SHaojin Tang } 9039aca92b9SYinan Xu // enqueue logic writes 6 valid 9049aca92b9SYinan Xu for (i <- 0 until RenameWidth) { 905f4b2089aSYinan Xu when (canEnqueue(i) && !io.redirect.valid) { 9066474c47fSYinan Xu valid(allocatePtrVec(i).value) := true.B 9079aca92b9SYinan Xu } 9089aca92b9SYinan Xu } 909ccfddc82SHaojin Tang // dequeue logic writes 6 valid 9109aca92b9SYinan Xu for (i <- 0 until CommitWidth) { 9116474c47fSYinan Xu val commitValid = io.commits.isCommit && io.commits.commitValid(i) 912ccfddc82SHaojin Tang when (commitValid) { 9139aca92b9SYinan Xu valid(commitReadAddr(i)) := false.B 9149aca92b9SYinan Xu } 9159aca92b9SYinan Xu } 9169aca92b9SYinan Xu 9178744445eSMaxpicca-Li // debug_inst update 918870f462dSXuan Hu for(i <- 0 until (LduCnt + StaCnt)) { 9198744445eSMaxpicca-Li debug_lsInfo(io.debug_ls.debugLsInfo(i).s1_robIdx).s1SignalEnable(io.debug_ls.debugLsInfo(i)) 9208744445eSMaxpicca-Li debug_lsInfo(io.debug_ls.debugLsInfo(i).s2_robIdx).s2SignalEnable(io.debug_ls.debugLsInfo(i)) 9218744445eSMaxpicca-Li } 922870f462dSXuan Hu for (i <- 0 until LduCnt) { 923d2b20d1aSTang Haojin debug_lsTopdownInfo(io.lsTopdownInfo(i).s1.robIdx).s1SignalEnable(io.lsTopdownInfo(i)) 924d2b20d1aSTang Haojin debug_lsTopdownInfo(io.lsTopdownInfo(i).s2.robIdx).s2SignalEnable(io.lsTopdownInfo(i)) 925d2b20d1aSTang Haojin } 9268744445eSMaxpicca-Li 9279aca92b9SYinan Xu // writeback logic set numWbPorts writebacked to true 928a8db15d8Sfdy val blockWbSeq = Wire(Vec(exuWBs.length, Bool())) 929a8db15d8Sfdy blockWbSeq.map(_ := false.B) 930a8db15d8Sfdy for ((wb, blockWb) <- exuWBs.zip(blockWbSeq)) { 9316ab6918fSYinan Xu when(wb.valid) { 9323b739f49SXuan Hu val wbHasException = wb.bits.exceptionVec.getOrElse(0.U).asUInt.orR 9333b739f49SXuan Hu val wbHasTriggerHit = false.B //Todo: wb.bits.trigger.getHitBackend 9343b739f49SXuan Hu val wbHasFlushPipe = wb.bits.flushPipe.getOrElse(false.B) 9353b739f49SXuan Hu val wbHasReplayInst = wb.bits.replay.getOrElse(false.B) //Todo: && wb.bits.replayInst 936a8db15d8Sfdy blockWb := wbHasException || wbHasFlushPipe || wbHasReplayInst || wbHasTriggerHit 9379aca92b9SYinan Xu } 9389aca92b9SYinan Xu } 939a8db15d8Sfdy 940a8db15d8Sfdy // if the first uop of an instruction is valid , write writebackedCounter 941a8db15d8Sfdy val uopEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid) 942a8db15d8Sfdy val instEnqValidSeq = io.enq.req.map (req => io.enq.canAccept && req.valid && req.bits.firstUop) 943a8db15d8Sfdy val enqNeedWriteRFSeq = io.enq.req.map(_.bits.needWriteRf) 944a8db15d8Sfdy val enqRobIdxSeq = io.enq.req.map(req => req.bits.robIdx.value) 945f1e8fcb2SXuan Hu val enqUopNumVec = VecInit(io.enq.req.map(req => req.bits.numUops)) 946f1e8fcb2SXuan Hu val enqEliminatedMoveVec = VecInit(io.enq.req.map(req => req.bits.eliminatedMove)) 947a8db15d8Sfdy 948f1e8fcb2SXuan Hu private val enqWriteStdVec: Vec[Bool] = VecInit(io.enq.req.map { 949f1e8fcb2SXuan Hu req => FuType.isAMO(req.bits.fuType) || FuType.isStore(req.bits.fuType) 950f1e8fcb2SXuan Hu }) 951a8db15d8Sfdy val enqWbSizeSeq = io.enq.req.map { req => 952a8db15d8Sfdy val enqHasException = ExceptionNO.selectFrontend(req.bits.exceptionVec).asUInt.orR 953a8db15d8Sfdy val enqHasTriggerHit = req.bits.trigger.getHitFrontend 954a8db15d8Sfdy Mux(req.bits.eliminatedMove, Mux(enqHasException || enqHasTriggerHit, 1.U, 0.U), 955a8db15d8Sfdy Mux(FuType.isAMO(req.bits.fuType) || FuType.isStore(req.bits.fuType), 2.U, 1.U)) 9569aca92b9SYinan Xu } 957a8db15d8Sfdy val enqWbSizeSumSeq = enqRobIdxSeq.zipWithIndex.map { case (robIdx, idx) => 958a8db15d8Sfdy val addend = enqRobIdxSeq.zip(enqWbSizeSeq).take(idx + 1).map { case (uopRobIdx, uopWbSize) => Mux(robIdx === uopRobIdx, uopWbSize, 0.U) } 959a8db15d8Sfdy addend.reduce(_ +& _) 960a8db15d8Sfdy } 961a8db15d8Sfdy val fflags_wb = fflagsPorts 962a8db15d8Sfdy val vxsat_wb = vxsatPorts 963a8db15d8Sfdy for(i <- 0 until RobSize){ 964a8db15d8Sfdy 965a8db15d8Sfdy val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === i.U) 966a8db15d8Sfdy val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map{ case(valid, isMatch) => valid && isMatch } 967a8db15d8Sfdy val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map{ case(valid, isMatch) => valid && isMatch } 968a8db15d8Sfdy val instCanEnqFlag = Cat(instCanEnqSeq).orR 969a8db15d8Sfdy 970a8db15d8Sfdy realDestSize(i) := Mux(!valid(i) && instCanEnqFlag || valid(i), realDestSize(i) + PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map{ case(writeFlag, valid) => writeFlag && valid }), 0.U) 971a8db15d8Sfdy 972f1e8fcb2SXuan Hu val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec) 973f1e8fcb2SXuan Hu val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec) 974f1e8fcb2SXuan Hu val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec) 975a8db15d8Sfdy 976a8db15d8Sfdy val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U) 977a8db15d8Sfdy val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map{ case(canWb, blockWb) => canWb && !blockWb } 978f1e8fcb2SXuan Hu val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)) 979f1e8fcb2SXuan Hu val wbCnt = PopCount(canWbNoBlockSeq) 98089cc69c1STang Haojin 98189cc69c1STang Haojin val exceptionHas = RegInit(false.B) 98289cc69c1STang Haojin val exceptionHasWire = Wire(Bool()) 98389cc69c1STang Haojin exceptionHasWire := MuxCase(exceptionHas, Seq( 98489cc69c1STang Haojin (valid(i) && exceptionGen.io.out.valid && exceptionGen.io.out.bits.robIdx.value === i.U) -> true.B, 98589cc69c1STang Haojin !valid(i) -> false.B 98689cc69c1STang Haojin )) 98789cc69c1STang Haojin exceptionHas := exceptionHasWire 98889cc69c1STang Haojin 98989cc69c1STang Haojin when (exceptionHas || exceptionHasWire) { 990f1e8fcb2SXuan Hu // exception flush 991f1e8fcb2SXuan Hu uopNumVec(i) := 0.U 992f1e8fcb2SXuan Hu stdWritebacked(i) := true.B 993f1e8fcb2SXuan Hu }.elsewhen(!valid(i) && instCanEnqFlag) { 994f1e8fcb2SXuan Hu // enq set num of uops 99589cc69c1STang Haojin uopNumVec(i) := enqUopNum 996f1e8fcb2SXuan Hu stdWritebacked(i) := Mux(enqWriteStd, false.B, true.B) 997f1e8fcb2SXuan Hu }.elsewhen(valid(i)) { 998f1e8fcb2SXuan Hu // update by writing back 999f1e8fcb2SXuan Hu uopNumVec(i) := uopNumVec(i) - wbCnt 1000f1e8fcb2SXuan Hu when (canStdWbSeq.asUInt.orR) { 1001f1e8fcb2SXuan Hu stdWritebacked(i) := true.B 1002f1e8fcb2SXuan Hu } 1003f1e8fcb2SXuan Hu }.otherwise { 1004f1e8fcb2SXuan Hu uopNumVec(i) := 0.U 1005f1e8fcb2SXuan Hu } 1006a8db15d8Sfdy 10073bc74e23SzhanglyGit val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && writeback.bits.wflags.getOrElse(false.B)) 100827c566d7SXuan Hu val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _) 1009a8db15d8Sfdy fflagsDataModule(i) := Mux(!valid(i) && instCanEnqFlag, 0.U, fflagsDataModule(i) | fflagsRes) 1010a8db15d8Sfdy 1011a8db15d8Sfdy val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U) 101227c566d7SXuan Hu val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _) 1013a8db15d8Sfdy vxsatDataModule(i) := Mux(!valid(i) && instCanEnqFlag, 0.U, vxsatDataModule(i) | vxsatRes) 10149aca92b9SYinan Xu } 10159aca92b9SYinan Xu 10169aca92b9SYinan Xu // flagBkup 10179aca92b9SYinan Xu // enqueue logic set 6 flagBkup at most 10189aca92b9SYinan Xu for (i <- 0 until RenameWidth) { 10199aca92b9SYinan Xu when (canEnqueue(i)) { 10206474c47fSYinan Xu flagBkup(allocatePtrVec(i).value) := allocatePtrVec(i).flag 10219aca92b9SYinan Xu } 10229aca92b9SYinan Xu } 10239aca92b9SYinan Xu 1024e8009193SYinan Xu // interrupt_safe 1025e8009193SYinan Xu for (i <- 0 until RenameWidth) { 1026e8009193SYinan Xu // We RegNext the updates for better timing. 1027e8009193SYinan Xu // Note that instructions won't change the system's states in this cycle. 1028e8009193SYinan Xu when (RegNext(canEnqueue(i))) { 1029e8009193SYinan Xu // For now, we allow non-load-store instructions to trigger interrupts 1030e8009193SYinan Xu // For MMIO instructions, they should not trigger interrupts since they may 1031e8009193SYinan Xu // be sent to lower level before it writes back. 1032e8009193SYinan Xu // However, we cannot determine whether a load/store instruction is MMIO. 1033e8009193SYinan Xu // Thus, we don't allow load/store instructions to trigger an interrupt. 1034e8009193SYinan Xu // TODO: support non-MMIO load-store instructions to trigger interrupts 10353b739f49SXuan Hu val allow_interrupts = !CommitType.isLoadStore(io.enq.req(i).bits.commitType) 10366474c47fSYinan Xu interrupt_safe(RegNext(allocatePtrVec(i).value)) := RegNext(allow_interrupts) 1037e8009193SYinan Xu } 1038e8009193SYinan Xu } 10399aca92b9SYinan Xu 10409aca92b9SYinan Xu /** 10419aca92b9SYinan Xu * read and write of data modules 10429aca92b9SYinan Xu */ 10439aca92b9SYinan Xu val commitReadAddr_next = Mux(state_next === s_idle, 10449aca92b9SYinan Xu VecInit(deqPtrVec_next.map(_.value)), 10459aca92b9SYinan Xu VecInit(walkPtrVec_next.map(_.value)) 10469aca92b9SYinan Xu ) 10479aca92b9SYinan Xu dispatchData.io.wen := canEnqueue 10486474c47fSYinan Xu dispatchData.io.waddr := allocatePtrVec.map(_.value) 104944369838SXuan Hu dispatchData.io.wdata.zip(io.enq.req.map(_.bits)).zipWithIndex.foreach { case ((wdata, req), portIdx) => 10503b739f49SXuan Hu wdata.ldest := req.ldest 10513b739f49SXuan Hu wdata.rfWen := req.rfWen 10523b739f49SXuan Hu wdata.fpWen := req.fpWen 10533b739f49SXuan Hu wdata.vecWen := req.vecWen 1054bdda74fdSxiaofeibao-xjtu wdata.wflags := req.wfflags 10553b739f49SXuan Hu wdata.commitType := req.commitType 10569aca92b9SYinan Xu wdata.pdest := req.pdest 10573b739f49SXuan Hu wdata.ftqIdx := req.ftqPtr 10583b739f49SXuan Hu wdata.ftqOffset := req.ftqOffset 1059ccfddc82SHaojin Tang wdata.isMove := req.eliminatedMove 1060870f462dSXuan Hu wdata.isRVC := req.preDecodeInfo.isRVC 10613b739f49SXuan Hu wdata.pc := req.pc 106275e2c883SXuan Hu wdata.vtype := req.vpu.vtype 1063d91483a6Sfdy wdata.isVset := req.isVset 106489cc69c1STang Haojin wdata.instrSize := req.instrSize 10659aca92b9SYinan Xu } 10669aca92b9SYinan Xu dispatchData.io.raddr := commitReadAddr_next 10679aca92b9SYinan Xu 10689aca92b9SYinan Xu exceptionGen.io.redirect <> io.redirect 10699aca92b9SYinan Xu exceptionGen.io.flush := io.flushOut.valid 1070a8db15d8Sfdy 1071a8db15d8Sfdy val canEnqueueEG = VecInit(io.enq.req.map(req => req.valid && io.enq.canAccept)) 10729aca92b9SYinan Xu for (i <- 0 until RenameWidth) { 1073a8db15d8Sfdy exceptionGen.io.enq(i).valid := canEnqueueEG(i) 10749aca92b9SYinan Xu exceptionGen.io.enq(i).bits.robIdx := io.enq.req(i).bits.robIdx 10753b739f49SXuan Hu exceptionGen.io.enq(i).bits.exceptionVec := ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec) 10763b739f49SXuan Hu exceptionGen.io.enq(i).bits.flushPipe := io.enq.req(i).bits.flushPipe 1077d91483a6Sfdy exceptionGen.io.enq(i).bits.isVset := io.enq.req(i).bits.isVset 1078d7dd1af1SLi Qianruo exceptionGen.io.enq(i).bits.replayInst := false.B 10793b739f49SXuan Hu XSError(canEnqueue(i) && io.enq.req(i).bits.replayInst, "enq should not set replayInst") 10803b739f49SXuan Hu exceptionGen.io.enq(i).bits.singleStep := io.enq.req(i).bits.singleStep 10813b739f49SXuan Hu exceptionGen.io.enq(i).bits.crossPageIPFFix := io.enq.req(i).bits.crossPageIPFFix 1082d7dd1af1SLi Qianruo exceptionGen.io.enq(i).bits.trigger.clear() 10833b739f49SXuan Hu exceptionGen.io.enq(i).bits.trigger.frontendHit := io.enq.req(i).bits.trigger.frontendHit 10849aca92b9SYinan Xu } 10859aca92b9SYinan Xu 10866ab6918fSYinan Xu println(s"ExceptionGen:") 10873b739f49SXuan Hu println(s"num of exceptions: ${params.numException}") 10883b739f49SXuan Hu require(exceptionWBs.length == exceptionGen.io.wb.length, 10893b739f49SXuan Hu f"exceptionWBs.length: ${exceptionWBs.length}, " + 10903b739f49SXuan Hu f"exceptionGen.io.wb.length: ${exceptionGen.io.wb.length}") 10913b739f49SXuan Hu for (((wb, exc_wb), i) <- exceptionWBs.zip(exceptionGen.io.wb).zipWithIndex) { 10926ab6918fSYinan Xu exc_wb.valid := wb.valid 10933b739f49SXuan Hu exc_wb.bits.robIdx := wb.bits.robIdx 10943b739f49SXuan Hu exc_wb.bits.exceptionVec := wb.bits.exceptionVec.get 10953b739f49SXuan Hu exc_wb.bits.flushPipe := wb.bits.flushPipe.getOrElse(false.B) 10964aa9ed34Sfdy exc_wb.bits.isVset := false.B 10973b739f49SXuan Hu exc_wb.bits.replayInst := wb.bits.replay.getOrElse(false.B) 10986ab6918fSYinan Xu exc_wb.bits.singleStep := false.B 10996ab6918fSYinan Xu exc_wb.bits.crossPageIPFFix := false.B 11003b739f49SXuan Hu exc_wb.bits.trigger := 0.U.asTypeOf(exc_wb.bits.trigger) // Todo 11013b739f49SXuan Hu// println(s" [$i] ${configs.map(_.name)}: exception ${exceptionCases(i)}, " + 11023b739f49SXuan Hu// s"flushPipe ${configs.exists(_.flushPipe)}, " + 11033b739f49SXuan Hu// s"replayInst ${configs.exists(_.replayInst)}") 11049aca92b9SYinan Xu } 11059aca92b9SYinan Xu 1106a8db15d8Sfdy fflagsDataRead := (0 until CommitWidth).map(i => fflagsDataModule(deqPtrVec(i).value)) 1107a8db15d8Sfdy vxsatDataRead := (0 until CommitWidth).map(i => vxsatDataModule(deqPtrVec(i).value)) 1108d91483a6Sfdy 11096474c47fSYinan Xu val instrCntReg = RegInit(0.U(64.W)) 11106474c47fSYinan Xu val fuseCommitCnt = PopCount(io.commits.commitValid.zip(io.commits.info).map{ case (v, i) => RegNext(v && CommitType.isFused(i.commitType)) }) 111189cc69c1STang Haojin val trueCommitCnt = RegNext(io.commits.commitValid.zip(io.commits.info).map{ case (v, i) => Mux(v, i.instrSize, 0.U) }.reduce(_ +& _)) +& fuseCommitCnt 11126474c47fSYinan Xu val retireCounter = Mux(RegNext(io.commits.isCommit), trueCommitCnt, 0.U) 11136474c47fSYinan Xu val instrCnt = instrCntReg + retireCounter 11146474c47fSYinan Xu instrCntReg := instrCnt 11156474c47fSYinan Xu io.csr.perfinfo.retiredInstr := retireCounter 11169aca92b9SYinan Xu io.robFull := !allowEnqueue 1117d2b20d1aSTang Haojin io.headNotReady := commit_v.head && !commit_w.head 11189aca92b9SYinan Xu 11199aca92b9SYinan Xu /** 11209aca92b9SYinan Xu * debug info 11219aca92b9SYinan Xu */ 11229aca92b9SYinan Xu XSDebug(p"enqPtr ${enqPtr} deqPtr ${deqPtr}\n") 11239aca92b9SYinan Xu XSDebug("") 11242f2ee3b1SXuan Hu XSError(isBefore(enqPtr, deqPtr) && !isFull(enqPtr, deqPtr), "\ndeqPtr is older than enqPtr!\n") 11259aca92b9SYinan Xu for(i <- 0 until RobSize) { 11269aca92b9SYinan Xu XSDebug(false, !valid(i), "-") 1127a8db15d8Sfdy XSDebug(false, valid(i) && isWritebacked(i.U), "w") 1128a8db15d8Sfdy XSDebug(false, valid(i) && !isWritebacked(i.U), "v") 11299aca92b9SYinan Xu } 11309aca92b9SYinan Xu XSDebug(false, true.B, "\n") 11319aca92b9SYinan Xu 11329aca92b9SYinan Xu for(i <- 0 until RobSize) { 11339aca92b9SYinan Xu if (i % 4 == 0) XSDebug("") 11343b739f49SXuan Hu XSDebug(false, true.B, "%x ", debug_microOp(i).pc) 11359aca92b9SYinan Xu XSDebug(false, !valid(i), "- ") 1136a8db15d8Sfdy XSDebug(false, valid(i) && isWritebacked(i.U), "w ") 1137a8db15d8Sfdy XSDebug(false, valid(i) && !isWritebacked(i.U), "v ") 11389aca92b9SYinan Xu if (i % 4 == 3) XSDebug(false, true.B, "\n") 11399aca92b9SYinan Xu } 11409aca92b9SYinan Xu 11416474c47fSYinan Xu def ifCommit(counter: UInt): UInt = Mux(io.commits.isCommit, counter, 0.U) 11427e8294acSYinan Xu def ifCommitReg(counter: UInt): UInt = Mux(RegNext(io.commits.isCommit), counter, 0.U) 11439aca92b9SYinan Xu 11449aca92b9SYinan Xu val commitDebugUop = deqPtrVec.map(_.value).map(debug_microOp(_)) 11459aca92b9SYinan Xu XSPerfAccumulate("clock_cycle", 1.U) 11469aca92b9SYinan Xu QueuePerf(RobSize, PopCount((0 until RobSize).map(valid(_))), !allowEnqueue) 11479aca92b9SYinan Xu XSPerfAccumulate("commitUop", ifCommit(commitCnt)) 11487e8294acSYinan Xu XSPerfAccumulate("commitInstr", ifCommitReg(trueCommitCnt)) 11493b739f49SXuan Hu val commitIsMove = commitDebugUop.map(_.isMove) 11506474c47fSYinan Xu XSPerfAccumulate("commitInstrMove", ifCommit(PopCount(io.commits.commitValid.zip(commitIsMove).map{ case (v, m) => v && m }))) 11519aca92b9SYinan Xu val commitMoveElim = commitDebugUop.map(_.debugInfo.eliminatedMove) 11526474c47fSYinan Xu XSPerfAccumulate("commitInstrMoveElim", ifCommit(PopCount(io.commits.commitValid zip commitMoveElim map { case (v, e) => v && e }))) 11537e8294acSYinan Xu XSPerfAccumulate("commitInstrFused", ifCommitReg(fuseCommitCnt)) 11549aca92b9SYinan Xu val commitIsLoad = io.commits.info.map(_.commitType).map(_ === CommitType.LOAD) 11556474c47fSYinan Xu val commitLoadValid = io.commits.commitValid.zip(commitIsLoad).map{ case (v, t) => v && t } 11569aca92b9SYinan Xu XSPerfAccumulate("commitInstrLoad", ifCommit(PopCount(commitLoadValid))) 115720edb3f7SWilliam Wang val commitIsBranch = io.commits.info.map(_.commitType).map(_ === CommitType.BRANCH) 11586474c47fSYinan Xu val commitBranchValid = io.commits.commitValid.zip(commitIsBranch).map{ case (v, t) => v && t } 115920edb3f7SWilliam Wang XSPerfAccumulate("commitInstrBranch", ifCommit(PopCount(commitBranchValid))) 11603b739f49SXuan Hu val commitLoadWaitBit = commitDebugUop.map(_.loadWaitBit) 11619aca92b9SYinan Xu XSPerfAccumulate("commitInstrLoadWait", ifCommit(PopCount(commitLoadValid.zip(commitLoadWaitBit).map{ case (v, w) => v && w }))) 11629aca92b9SYinan Xu val commitIsStore = io.commits.info.map(_.commitType).map(_ === CommitType.STORE) 11636474c47fSYinan Xu XSPerfAccumulate("commitInstrStore", ifCommit(PopCount(io.commits.commitValid.zip(commitIsStore).map{ case (v, t) => v && t }))) 1164a8db15d8Sfdy XSPerfAccumulate("writeback", PopCount((0 until RobSize).map(i => valid(i) && isWritebacked(i.U)))) 1165c51eab43SYinan Xu // XSPerfAccumulate("enqInstr", PopCount(io.dp1Req.map(_.fire))) 11669aca92b9SYinan Xu // XSPerfAccumulate("d2rVnR", PopCount(io.dp1Req.map(p => p.valid && !p.ready))) 11676474c47fSYinan Xu XSPerfAccumulate("walkInstr", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U)) 1168ccfddc82SHaojin Tang XSPerfAccumulate("walkCycle", state === s_walk) 1169a8db15d8Sfdy val deqNotWritebacked = valid(deqPtr.value) && !isWritebacked(deqPtr.value) 11709aca92b9SYinan Xu val deqUopCommitType = io.commits.info(0).commitType 11719aca92b9SYinan Xu XSPerfAccumulate("waitNormalCycle", deqNotWritebacked && deqUopCommitType === CommitType.NORMAL) 11729aca92b9SYinan Xu XSPerfAccumulate("waitBranchCycle", deqNotWritebacked && deqUopCommitType === CommitType.BRANCH) 11739aca92b9SYinan Xu XSPerfAccumulate("waitLoadCycle", deqNotWritebacked && deqUopCommitType === CommitType.LOAD) 11749aca92b9SYinan Xu XSPerfAccumulate("waitStoreCycle", deqNotWritebacked && deqUopCommitType === CommitType.STORE) 11759aca92b9SYinan Xu XSPerfAccumulate("robHeadPC", io.commits.info(0).pc) 117689cc69c1STang Haojin XSPerfAccumulate("commitCompressCntAll", PopCount(io.commits.commitValid.zip(io.commits.info).map{case(valid, info) => io.commits.isCommit && valid && info.instrSize > 1.U})) 117789cc69c1STang Haojin (2 to RenameWidth).foreach(i => 117889cc69c1STang Haojin XSPerfAccumulate(s"commitCompressCnt${i}", PopCount(io.commits.commitValid.zip(io.commits.info).map{case(valid, info) => io.commits.isCommit && valid && info.instrSize === i.U})) 117989cc69c1STang Haojin ) 118089cc69c1STang Haojin XSPerfAccumulate("compressSize", io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => Mux(io.commits.isCommit && valid && info.instrSize > 1.U, info.instrSize, 0.U) }.reduce(_ +& _)) 11819aca92b9SYinan Xu val dispatchLatency = commitDebugUop.map(uop => uop.debugInfo.dispatchTime - uop.debugInfo.renameTime) 11829aca92b9SYinan Xu val enqRsLatency = commitDebugUop.map(uop => uop.debugInfo.enqRsTime - uop.debugInfo.dispatchTime) 11839aca92b9SYinan Xu val selectLatency = commitDebugUop.map(uop => uop.debugInfo.selectTime - uop.debugInfo.enqRsTime) 11849aca92b9SYinan Xu val issueLatency = commitDebugUop.map(uop => uop.debugInfo.issueTime - uop.debugInfo.selectTime) 11859aca92b9SYinan Xu val executeLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.issueTime) 11869aca92b9SYinan Xu val rsFuLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.enqRsTime) 11879aca92b9SYinan Xu val commitLatency = commitDebugUop.map(uop => timer - uop.debugInfo.writebackTime) 11889aca92b9SYinan Xu def latencySum(cond: Seq[Bool], latency: Seq[UInt]): UInt = { 11899aca92b9SYinan Xu cond.zip(latency).map(x => Mux(x._1, x._2, 0.U)).reduce(_ +& _) 11909aca92b9SYinan Xu } 11919aca92b9SYinan Xu for (fuType <- FuType.functionNameMap.keys) { 11929aca92b9SYinan Xu val fuName = FuType.functionNameMap(fuType) 11933b739f49SXuan Hu val commitIsFuType = io.commits.commitValid.zip(commitDebugUop).map(x => x._1 && x._2.fuType === fuType.U ) 11949aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_instr_cnt", ifCommit(PopCount(commitIsFuType))) 11959aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_latency_dispatch", ifCommit(latencySum(commitIsFuType, dispatchLatency))) 11969aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_latency_enq_rs", ifCommit(latencySum(commitIsFuType, enqRsLatency))) 11979aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_latency_select", ifCommit(latencySum(commitIsFuType, selectLatency))) 11989aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_latency_issue", ifCommit(latencySum(commitIsFuType, issueLatency))) 11999aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_latency_execute", ifCommit(latencySum(commitIsFuType, executeLatency))) 12009aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_latency_enq_rs_execute", ifCommit(latencySum(commitIsFuType, rsFuLatency))) 12019aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_latency_commit", ifCommit(latencySum(commitIsFuType, commitLatency))) 12023b739f49SXuan Hu if (fuType == FuType.fmac) { 12033b739f49SXuan Hu val commitIsFma = commitIsFuType.zip(commitDebugUop).map(x => x._1 && x._2.fpu.ren3 ) 12049aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_instr_cnt_fma", ifCommit(PopCount(commitIsFma))) 12059aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_latency_enq_rs_execute_fma", ifCommit(latencySum(commitIsFma, rsFuLatency))) 12069aca92b9SYinan Xu XSPerfAccumulate(s"${fuName}_latency_execute_fma", ifCommit(latencySum(commitIsFma, executeLatency))) 12079aca92b9SYinan Xu } 12089aca92b9SYinan Xu } 12099aca92b9SYinan Xu 1210d2b20d1aSTang Haojin val sourceVaddr = Wire(Valid(UInt(VAddrBits.W))) 1211d2b20d1aSTang Haojin sourceVaddr.valid := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_valid 1212d2b20d1aSTang Haojin sourceVaddr.bits := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_bits 1213d2b20d1aSTang Haojin val sourcePaddr = Wire(Valid(UInt(PAddrBits.W))) 1214d2b20d1aSTang Haojin sourcePaddr.valid := debug_lsTopdownInfo(deqPtr.value).s2.paddr_valid 1215d2b20d1aSTang Haojin sourcePaddr.bits := debug_lsTopdownInfo(deqPtr.value).s2.paddr_bits 1216d2b20d1aSTang Haojin val sourceLqIdx = Wire(Valid(new LqPtr)) 1217d2b20d1aSTang Haojin sourceLqIdx.valid := debug_lqIdxValid(deqPtr.value) 1218d2b20d1aSTang Haojin sourceLqIdx.bits := debug_microOp(deqPtr.value).lqIdx 1219d2b20d1aSTang Haojin val sourceHeadLsIssue = WireDefault(debug_lsIssue(deqPtr.value)) 1220d2b20d1aSTang Haojin ExcitingUtils.addSource(sourceVaddr, s"rob_head_vaddr_${coreParams.HartId}", ExcitingUtils.Perf, true) 1221d2b20d1aSTang Haojin ExcitingUtils.addSource(sourcePaddr, s"rob_head_paddr_${coreParams.HartId}", ExcitingUtils.Perf, true) 1222d2b20d1aSTang Haojin ExcitingUtils.addSource(sourceLqIdx, s"rob_head_lqIdx_${coreParams.HartId}", ExcitingUtils.Perf, true) 1223d2b20d1aSTang Haojin ExcitingUtils.addSource(sourceHeadLsIssue, s"rob_head_ls_issue_${coreParams.HartId}", ExcitingUtils.Perf, true) 1224d2b20d1aSTang Haojin // dummy sink 1225d2b20d1aSTang Haojin ExcitingUtils.addSink(WireDefault(sourceLqIdx), s"rob_head_lqIdx_${coreParams.HartId}", ExcitingUtils.Perf) 1226870f462dSXuan Hu ExcitingUtils.addSink(WireDefault(sourcePaddr), name=s"rob_head_paddr_${coreParams.HartId}", ExcitingUtils.Perf) 1227870f462dSXuan Hu ExcitingUtils.addSink(WireDefault(sourceVaddr), name=s"rob_head_vaddr_${coreParams.HartId}", ExcitingUtils.Perf) 122844369838SXuan Hu ExcitingUtils.addSink(WireDefault(sourceHeadLsIssue), name=s"rob_head_ls_issue_${coreParams.HartId}", ExcitingUtils.Perf) 12296ed1154eSTang Haojin 12308744445eSMaxpicca-Li /** 12318744445eSMaxpicca-Li * DataBase info: 12328744445eSMaxpicca-Li * log trigger is at writeback valid 12338744445eSMaxpicca-Li * */ 12348744445eSMaxpicca-Li 1235870f462dSXuan Hu /** 1236870f462dSXuan Hu * @todo add InstInfoEntry back 1237870f462dSXuan Hu * @author Maxpicca-Li 1238870f462dSXuan Hu */ 12398744445eSMaxpicca-Li 12409aca92b9SYinan Xu //difftest signals 1241f3034303SHaoyuan Feng val firstValidCommit = (deqPtr + PriorityMux(io.commits.commitValid, VecInit(List.tabulate(CommitWidth)(_.U(log2Up(CommitWidth).W))))).value 12429aca92b9SYinan Xu 12439aca92b9SYinan Xu val wdata = Wire(Vec(CommitWidth, UInt(XLEN.W))) 12449aca92b9SYinan Xu val wpc = Wire(Vec(CommitWidth, UInt(XLEN.W))) 1245cbe9a847SYinan Xu 12469aca92b9SYinan Xu for(i <- 0 until CommitWidth) { 12479aca92b9SYinan Xu val idx = deqPtrVec(i).value 12489aca92b9SYinan Xu wdata(i) := debug_exuData(idx) 12493b739f49SXuan Hu wpc(i) := SignExt(commitDebugUop(i).pc, XLEN) 12509aca92b9SYinan Xu } 12519aca92b9SYinan Xu 12521545277aSYinan Xu if (env.EnableDifftest) { 12539aca92b9SYinan Xu for (i <- 0 until CommitWidth) { 12549aca92b9SYinan Xu val difftest = Module(new DifftestInstrCommit) 1255b211808bShappy-lx // assgin default value 1256b211808bShappy-lx difftest.io := DontCare 1257b211808bShappy-lx 12589aca92b9SYinan Xu difftest.io.clock := clock 12595668a921SJiawei Lin difftest.io.coreid := io.hartId 12609aca92b9SYinan Xu difftest.io.index := i.U 12619aca92b9SYinan Xu 12629aca92b9SYinan Xu val ptr = deqPtrVec(i).value 12639aca92b9SYinan Xu val uop = commitDebugUop(i) 12649aca92b9SYinan Xu val exuOut = debug_exuDebug(ptr) 12659aca92b9SYinan Xu val exuData = debug_exuData(ptr) 12666474c47fSYinan Xu difftest.io.valid := RegNext(RegNext(RegNext(io.commits.commitValid(i) && io.commits.isCommit))) 12673b739f49SXuan Hu difftest.io.pc := RegNext(RegNext(RegNext(SignExt(uop.pc, XLEN)))) 12683b739f49SXuan Hu difftest.io.instr := RegNext(RegNext(RegNext(uop.instr))) 1269b211808bShappy-lx difftest.io.robIdx := RegNext(RegNext(RegNext(ZeroExt(ptr, 10)))) 1270b211808bShappy-lx difftest.io.lqIdx := RegNext(RegNext(RegNext(ZeroExt(uop.lqIdx.value, 7)))) 1271b211808bShappy-lx difftest.io.sqIdx := RegNext(RegNext(RegNext(ZeroExt(uop.sqIdx.value, 7)))) 1272b211808bShappy-lx difftest.io.isLoad := RegNext(RegNext(RegNext(io.commits.info(i).commitType === CommitType.LOAD))) 1273b211808bShappy-lx difftest.io.isStore := RegNext(RegNext(RegNext(io.commits.info(i).commitType === CommitType.STORE))) 1274bde9b502SYinan Xu difftest.io.special := RegNext(RegNext(RegNext(CommitType.isFused(io.commits.info(i).commitType)))) 12759aca92b9SYinan Xu // when committing an eliminated move instruction, 12769aca92b9SYinan Xu // we must make sure that skip is properly set to false (output from EXU is random value) 1277bde9b502SYinan Xu difftest.io.skip := RegNext(RegNext(RegNext(Mux(uop.eliminatedMove, false.B, exuOut.isMMIO || exuOut.isPerfCnt)))) 12783b739f49SXuan Hu difftest.io.isRVC := RegNext(RegNext(RegNext(uop.preDecodeInfo.isRVC))) 12796474c47fSYinan Xu difftest.io.rfwen := RegNext(RegNext(RegNext(io.commits.commitValid(i) && io.commits.info(i).rfWen && io.commits.info(i).ldest =/= 0.U))) 12806474c47fSYinan Xu difftest.io.fpwen := RegNext(RegNext(RegNext(io.commits.commitValid(i) && io.commits.info(i).fpWen))) 1281bde9b502SYinan Xu difftest.io.wpdest := RegNext(RegNext(RegNext(io.commits.info(i).pdest))) 1282bde9b502SYinan Xu difftest.io.wdest := RegNext(RegNext(RegNext(io.commits.info(i).ldest))) 128389cc69c1STang Haojin difftest.io.instrSize:= RegNext(RegNext(RegNext(io.commits.info(i).instrSize))) 128425ac26c6SWilliam Wang // // runahead commit hint 128525ac26c6SWilliam Wang // val runahead_commit = Module(new DifftestRunaheadCommitEvent) 128625ac26c6SWilliam Wang // runahead_commit.io.clock := clock 128725ac26c6SWilliam Wang // runahead_commit.io.coreid := io.hartId 128825ac26c6SWilliam Wang // runahead_commit.io.index := i.U 128925ac26c6SWilliam Wang // runahead_commit.io.valid := difftest.io.valid && 129025ac26c6SWilliam Wang // (commitBranchValid(i) || commitIsStore(i)) 129125ac26c6SWilliam Wang // // TODO: is branch or store 129225ac26c6SWilliam Wang // runahead_commit.io.pc := difftest.io.pc 12939aca92b9SYinan Xu } 12949aca92b9SYinan Xu } 1295cbe9a847SYinan Xu else if (env.AlwaysBasicDiff) { 1296cbe9a847SYinan Xu // These are the structures used by difftest only and should be optimized after synthesis. 1297cbe9a847SYinan Xu val dt_eliminatedMove = Mem(RobSize, Bool()) 1298cbe9a847SYinan Xu val dt_isRVC = Mem(RobSize, Bool()) 1299cbe9a847SYinan Xu val dt_exuDebug = Reg(Vec(RobSize, new DebugBundle)) 1300cbe9a847SYinan Xu for (i <- 0 until RenameWidth) { 1301cbe9a847SYinan Xu when (canEnqueue(i)) { 13026474c47fSYinan Xu dt_eliminatedMove(allocatePtrVec(i).value) := io.enq.req(i).bits.eliminatedMove 13033b739f49SXuan Hu dt_isRVC(allocatePtrVec(i).value) := io.enq.req(i).bits.preDecodeInfo.isRVC 1304cbe9a847SYinan Xu } 1305cbe9a847SYinan Xu } 13063b739f49SXuan Hu for (wb <- exuWBs) { 13076ab6918fSYinan Xu when (wb.valid) { 13083b739f49SXuan Hu val wbIdx = wb.bits.robIdx.value 13096ab6918fSYinan Xu dt_exuDebug(wbIdx) := wb.bits.debug 1310cbe9a847SYinan Xu } 1311cbe9a847SYinan Xu } 1312cbe9a847SYinan Xu // Always instantiate basic difftest modules. 1313cbe9a847SYinan Xu for (i <- 0 until CommitWidth) { 1314cbe9a847SYinan Xu val commitInfo = io.commits.info(i) 1315cbe9a847SYinan Xu val ptr = deqPtrVec(i).value 1316cbe9a847SYinan Xu val exuOut = dt_exuDebug(ptr) 1317cbe9a847SYinan Xu val eliminatedMove = dt_eliminatedMove(ptr) 1318cbe9a847SYinan Xu val isRVC = dt_isRVC(ptr) 1319cbe9a847SYinan Xu 1320cbe9a847SYinan Xu val difftest = Module(new DifftestBasicInstrCommit) 1321cbe9a847SYinan Xu difftest.io.clock := clock 13225668a921SJiawei Lin difftest.io.coreid := io.hartId 1323cbe9a847SYinan Xu difftest.io.index := i.U 13246474c47fSYinan Xu difftest.io.valid := RegNext(RegNext(RegNext(io.commits.commitValid(i) && io.commits.isCommit))) 1325bde9b502SYinan Xu difftest.io.special := RegNext(RegNext(RegNext(CommitType.isFused(commitInfo.commitType)))) 1326bde9b502SYinan Xu difftest.io.skip := RegNext(RegNext(RegNext(Mux(eliminatedMove, false.B, exuOut.isMMIO || exuOut.isPerfCnt)))) 1327bde9b502SYinan Xu difftest.io.isRVC := RegNext(RegNext(RegNext(isRVC))) 13286474c47fSYinan Xu difftest.io.rfwen := RegNext(RegNext(RegNext(io.commits.commitValid(i) && commitInfo.rfWen && commitInfo.ldest =/= 0.U))) 13296474c47fSYinan Xu difftest.io.fpwen := RegNext(RegNext(RegNext(io.commits.commitValid(i) && commitInfo.fpWen))) 1330bde9b502SYinan Xu difftest.io.wpdest := RegNext(RegNext(RegNext(commitInfo.pdest))) 1331bde9b502SYinan Xu difftest.io.wdest := RegNext(RegNext(RegNext(commitInfo.ldest))) 1332cbe9a847SYinan Xu } 1333cbe9a847SYinan Xu } 13349aca92b9SYinan Xu 13351545277aSYinan Xu if (env.EnableDifftest) { 13369aca92b9SYinan Xu for (i <- 0 until CommitWidth) { 13379aca92b9SYinan Xu val difftest = Module(new DifftestLoadEvent) 13389aca92b9SYinan Xu difftest.io.clock := clock 13395668a921SJiawei Lin difftest.io.coreid := io.hartId 13409aca92b9SYinan Xu difftest.io.index := i.U 13419aca92b9SYinan Xu 13429aca92b9SYinan Xu val ptr = deqPtrVec(i).value 13439aca92b9SYinan Xu val uop = commitDebugUop(i) 13449aca92b9SYinan Xu val exuOut = debug_exuDebug(ptr) 13456474c47fSYinan Xu difftest.io.valid := RegNext(RegNext(RegNext(io.commits.commitValid(i) && io.commits.isCommit))) 134675c2f5aeSwakafa difftest.io.paddr := RegNext(RegNext(RegNext(exuOut.paddr))) 13473b739f49SXuan Hu difftest.io.opType := RegNext(RegNext(RegNext(uop.fuOpType))) 13483b739f49SXuan Hu difftest.io.fuType := RegNext(RegNext(RegNext(uop.fuType))) 13499aca92b9SYinan Xu } 13509aca92b9SYinan Xu } 13519aca92b9SYinan Xu 1352cbe9a847SYinan Xu // Always instantiate basic difftest modules. 13531545277aSYinan Xu if (env.EnableDifftest) { 1354cbe9a847SYinan Xu val dt_isXSTrap = Mem(RobSize, Bool()) 1355cbe9a847SYinan Xu for (i <- 0 until RenameWidth) { 1356cbe9a847SYinan Xu when (canEnqueue(i)) { 13573b739f49SXuan Hu dt_isXSTrap(allocatePtrVec(i).value) := io.enq.req(i).bits.isXSTrap 1358cbe9a847SYinan Xu } 1359cbe9a847SYinan Xu } 13606474c47fSYinan Xu val trapVec = io.commits.commitValid.zip(deqPtrVec).map{ case (v, d) => io.commits.isCommit && v && dt_isXSTrap(d.value) } 1361cbe9a847SYinan Xu val hitTrap = trapVec.reduce(_||_) 1362cbe9a847SYinan Xu val trapCode = PriorityMux(wdata.zip(trapVec).map(x => x._2 -> x._1)) 1363cbe9a847SYinan Xu val trapPC = SignExt(PriorityMux(wpc.zip(trapVec).map(x => x._2 ->x._1)), XLEN) 13649aca92b9SYinan Xu val difftest = Module(new DifftestTrapEvent) 13659aca92b9SYinan Xu difftest.io.clock := clock 13665668a921SJiawei Lin difftest.io.coreid := io.hartId 13679aca92b9SYinan Xu difftest.io.valid := hitTrap 13689aca92b9SYinan Xu difftest.io.code := trapCode 13699aca92b9SYinan Xu difftest.io.pc := trapPC 13709aca92b9SYinan Xu difftest.io.cycleCnt := timer 13719aca92b9SYinan Xu difftest.io.instrCnt := instrCnt 1372f37600a6SYinan Xu difftest.io.hasWFI := hasWFI 13739aca92b9SYinan Xu } 1374cbe9a847SYinan Xu else if (env.AlwaysBasicDiff) { 1375cbe9a847SYinan Xu val dt_isXSTrap = Mem(RobSize, Bool()) 1376cbe9a847SYinan Xu for (i <- 0 until RenameWidth) { 1377cbe9a847SYinan Xu when (canEnqueue(i)) { 13783b739f49SXuan Hu dt_isXSTrap(allocatePtrVec(i).value) := io.enq.req(i).bits.isXSTrap 1379cbe9a847SYinan Xu } 1380cbe9a847SYinan Xu } 13816474c47fSYinan Xu val trapVec = io.commits.commitValid.zip(deqPtrVec).map{ case (v, d) => io.commits.isCommit && v && dt_isXSTrap(d.value) } 1382cbe9a847SYinan Xu val hitTrap = trapVec.reduce(_||_) 1383cbe9a847SYinan Xu val difftest = Module(new DifftestBasicTrapEvent) 1384cbe9a847SYinan Xu difftest.io.clock := clock 13855668a921SJiawei Lin difftest.io.coreid := io.hartId 1386cbe9a847SYinan Xu difftest.io.valid := hitTrap 1387cbe9a847SYinan Xu difftest.io.cycleCnt := timer 1388cbe9a847SYinan Xu difftest.io.instrCnt := instrCnt 1389cbe9a847SYinan Xu } 13901545277aSYinan Xu 1391dcf3a679STang Haojin val validEntriesBanks = (0 until (RobSize + 31) / 32).map(i => RegNext(PopCount(valid.drop(i * 32).take(32)))) 1392dcf3a679STang Haojin val validEntries = RegNext(VecInit(validEntriesBanks).reduceTree(_ +& _)) 139343bdc4d9SYinan Xu val commitMoveVec = VecInit(io.commits.commitValid.zip(commitIsMove).map{ case (v, m) => v && m }) 139443bdc4d9SYinan Xu val commitLoadVec = VecInit(commitLoadValid) 139543bdc4d9SYinan Xu val commitBranchVec = VecInit(commitBranchValid) 139643bdc4d9SYinan Xu val commitLoadWaitVec = VecInit(commitLoadValid.zip(commitLoadWaitBit).map{ case (v, w) => v && w }) 139743bdc4d9SYinan Xu val commitStoreVec = VecInit(io.commits.commitValid.zip(commitIsStore).map{ case (v, t) => v && t }) 1398cd365d4cSrvcoresjw val perfEvents = Seq( 1399cd365d4cSrvcoresjw ("rob_interrupt_num ", io.flushOut.valid && intrEnable ), 1400cd365d4cSrvcoresjw ("rob_exception_num ", io.flushOut.valid && exceptionEnable ), 1401cd365d4cSrvcoresjw ("rob_flush_pipe_num ", io.flushOut.valid && isFlushPipe ), 1402cd365d4cSrvcoresjw ("rob_replay_inst_num ", io.flushOut.valid && isFlushPipe && deqHasReplayInst ), 1403cd365d4cSrvcoresjw ("rob_commitUop ", ifCommit(commitCnt) ), 14047e8294acSYinan Xu ("rob_commitInstr ", ifCommitReg(trueCommitCnt) ), 140543bdc4d9SYinan Xu ("rob_commitInstrMove ", ifCommitReg(PopCount(RegNext(commitMoveVec))) ), 14067e8294acSYinan Xu ("rob_commitInstrFused ", ifCommitReg(fuseCommitCnt) ), 140743bdc4d9SYinan Xu ("rob_commitInstrLoad ", ifCommitReg(PopCount(RegNext(commitLoadVec))) ), 140843bdc4d9SYinan Xu ("rob_commitInstrBranch ", ifCommitReg(PopCount(RegNext(commitBranchVec))) ), 140943bdc4d9SYinan Xu ("rob_commitInstrLoadWait", ifCommitReg(PopCount(RegNext(commitLoadWaitVec))) ), 141043bdc4d9SYinan Xu ("rob_commitInstrStore ", ifCommitReg(PopCount(RegNext(commitStoreVec))) ), 14116474c47fSYinan Xu ("rob_walkInstr ", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U) ), 1412ccfddc82SHaojin Tang ("rob_walkCycle ", (state === s_walk) ), 14137e8294acSYinan Xu ("rob_1_4_valid ", validEntries <= (RobSize / 4).U ), 14147e8294acSYinan Xu ("rob_2_4_valid ", validEntries > (RobSize / 4).U && validEntries <= (RobSize / 2).U ), 14157e8294acSYinan Xu ("rob_3_4_valid ", validEntries > (RobSize / 2).U && validEntries <= (RobSize * 3 / 4).U), 14167e8294acSYinan Xu ("rob_4_4_valid ", validEntries > (RobSize * 3 / 4).U ), 1417cd365d4cSrvcoresjw ) 14181ca0e4f3SYinan Xu generatePerfEvent() 14199aca92b9SYinan Xu} 1420