xref: /XiangShan/src/main/scala/xiangshan/backend/rob/Rob.scala (revision 20156f774775cea2950c4a680f68fd44c1aaa0e3)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.backend.rob
18
19import org.chipsalliance.cde.config.Parameters
20import chisel3._
21import chisel3.util._
22import difftest._
23import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
24import utility._
25import utils._
26import xiangshan._
27import xiangshan.backend.BackendParams
28import xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput}
29import xiangshan.backend.fu.{FuConfig, FuType}
30import xiangshan.frontend.FtqPtr
31import xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr}
32import xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput}
33import xiangshan.backend.ctrlblock.{DebugLSIO, DebugLsInfo, LsTopdownInfo}
34import xiangshan.backend.fu.vector.Bundles.VType
35import xiangshan.backend.rename.SnapshotGenerator
36import yunsuan.VfaluType
37import xiangshan.backend.rob.RobBundles._
38import xiangshan.backend.trace._
39import chisel3.experimental.BundleLiterals._
40
41class Rob(params: BackendParams)(implicit p: Parameters) extends LazyModule with HasXSParameter {
42  override def shouldBeInlined: Boolean = false
43
44  lazy val module = new RobImp(this)(p, params)
45}
46
47class RobImp(override val wrapper: Rob)(implicit p: Parameters, params: BackendParams) extends LazyModuleImp(wrapper)
48  with HasXSParameter with HasCircularQueuePtrHelper with HasPerfEvents {
49
50  private val LduCnt = params.LduCnt
51  private val StaCnt = params.StaCnt
52  private val HyuCnt = params.HyuCnt
53
54  val io = IO(new Bundle() {
55    val hartId = Input(UInt(hartIdLen.W))
56    val redirect = Input(Valid(new Redirect))
57    val enq = new RobEnqIO
58    val flushOut = ValidIO(new Redirect)
59    val exception = ValidIO(new ExceptionInfo)
60    // exu + brq
61    val writeback: MixedVec[ValidIO[ExuOutput]] = Flipped(params.genWrite2CtrlBundles)
62    val exuWriteback: MixedVec[ValidIO[ExuOutput]] = Flipped(params.genWrite2CtrlBundles)
63    val writebackNums = Flipped(Vec(writeback.size - params.StdCnt, ValidIO(UInt(writeback.size.U.getWidth.W))))
64    val writebackNeedFlush = Input(Vec(params.allExuParams.filter(_.needExceptionGen).length, Bool()))
65    val commits = Output(new RobCommitIO)
66    val rabCommits = Output(new RabCommitIO)
67    val diffCommits = if (backendParams.basicDebugEn) Some(Output(new DiffCommitIO)) else None
68    val isVsetFlushPipe = Output(Bool())
69    val lsq = new RobLsqIO
70    val robDeqPtr = Output(new RobPtr)
71    val csr = new RobCSRIO
72    val snpt = Input(new SnapshotPort)
73    val robFull = Output(Bool())
74    val headNotReady = Output(Bool())
75    val cpu_halt = Output(Bool())
76    val wfi_enable = Input(Bool())
77    val toDecode = new Bundle {
78      val isResumeVType = Output(Bool())
79      val walkVType = ValidIO(VType())
80      val commitVType = new Bundle {
81        val vtype = ValidIO(VType())
82        val hasVsetvl = Output(Bool())
83      }
84    }
85    val readGPAMemAddr = ValidIO(new Bundle {
86      val ftqPtr = new FtqPtr()
87      val ftqOffset = UInt(log2Up(PredictWidth).W)
88    })
89    val readGPAMemData = Input(UInt(GPAddrBits.W))
90    val vstartIsZero = Input(Bool())
91
92    val debug_ls = Flipped(new DebugLSIO)
93    val debugRobHead = Output(new DynInst)
94    val debugEnqLsq = Input(new LsqEnqIO)
95    val debugHeadLsIssue = Input(Bool())
96    val lsTopdownInfo = Vec(LduCnt + HyuCnt, Input(new LsTopdownInfo))
97    val debugTopDown = new Bundle {
98      val toCore = new RobCoreTopDownIO
99      val toDispatch = new RobDispatchTopDownIO
100      val robHeadLqIdx = Valid(new LqPtr)
101    }
102    val debugRolling = new RobDebugRollingIO
103  })
104
105  val exuWBs: Seq[ValidIO[ExuOutput]] = io.exuWriteback.filter(!_.bits.params.hasStdFu).toSeq
106  val stdWBs: Seq[ValidIO[ExuOutput]] = io.exuWriteback.filter(_.bits.params.hasStdFu).toSeq
107  val fflagsWBs = io.exuWriteback.filter(x => x.bits.fflags.nonEmpty).toSeq
108  val exceptionWBs = io.writeback.filter(x => x.bits.exceptionVec.nonEmpty).toSeq
109  val redirectWBs = io.writeback.filter(x => x.bits.redirect.nonEmpty).toSeq
110  val vxsatWBs = io.exuWriteback.filter(x => x.bits.vxsat.nonEmpty).toSeq
111  val branchWBs = io.exuWriteback.filter(_.bits.params.hasBrhFu).toSeq
112  val csrWBs = io.exuWriteback.filter(x => x.bits.params.hasCSR).toSeq
113
114  val numExuWbPorts = exuWBs.length
115  val numStdWbPorts = stdWBs.length
116  val bankAddrWidth = log2Up(CommitWidth)
117
118  println(s"Rob: size $RobSize, numExuWbPorts: $numExuWbPorts, numStdWbPorts: $numStdWbPorts, commitwidth: $CommitWidth")
119
120  val rab = Module(new RenameBuffer(RabSize))
121  val vtypeBuffer = Module(new VTypeBuffer(VTypeBufferSize))
122  val bankNum = 8
123  assert(RobSize % bankNum == 0, "RobSize % bankNum must be 0")
124  val robEntries = RegInit(VecInit.fill(RobSize)((new RobEntryBundle).Lit(_.valid -> false.B)))
125  // pointers
126  // For enqueue ptr, we don't duplicate it since only enqueue needs it.
127  val enqPtrVec = Wire(Vec(RenameWidth, new RobPtr))
128  val deqPtrVec = Wire(Vec(CommitWidth, new RobPtr))
129  val walkPtrVec = Reg(Vec(CommitWidth, new RobPtr))
130  val walkPtrTrue = Reg(new RobPtr)
131  val lastWalkPtr = Reg(new RobPtr)
132  val allowEnqueue = RegInit(true.B)
133
134  /**
135   * Enqueue (from dispatch)
136   */
137  // special cases
138  val hasBlockBackward = RegInit(false.B)
139  val hasWaitForward = RegInit(false.B)
140  val doingSvinval = RegInit(false.B)
141  val enqPtr = enqPtrVec(0)
142  val deqPtr = deqPtrVec(0)
143  val walkPtr = walkPtrVec(0)
144  val allocatePtrVec = VecInit((0 until RenameWidth).map(i => enqPtrVec(PopCount(io.enq.req.take(i).map(req => req.valid && req.bits.firstUop)))))
145  io.enq.canAccept := allowEnqueue && !hasBlockBackward && rab.io.canEnq && vtypeBuffer.io.canEnq
146  io.enq.resp := allocatePtrVec
147  val canEnqueue = VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop && io.enq.canAccept))
148  val timer = GTimer()
149  // robEntries enqueue
150  for (i <- 0 until RobSize) {
151    val enqOH = VecInit(canEnqueue.zip(allocatePtrVec.map(_.value === i.U)).map(x => x._1 && x._2))
152    assert(PopCount(enqOH) < 2.U, s"robEntries$i enqOH is not one hot")
153    when(enqOH.asUInt.orR && !io.redirect.valid){
154      connectEnq(robEntries(i), Mux1H(enqOH, io.enq.req.map(_.bits)))
155    }
156  }
157  // robBanks0 include robidx : 0 8 16 24 32 ...
158  val robBanks = VecInit((0 until bankNum).map(i => VecInit(robEntries.zipWithIndex.filter(_._2 % bankNum == i).map(_._1))))
159  // each Bank has 20 Entries, read addr is one hot
160  // all banks use same raddr
161  val eachBankEntrieNum = robBanks(0).length
162  val robBanksRaddrThisLine = RegInit(1.U(eachBankEntrieNum.W))
163  val robBanksRaddrNextLine = Wire(UInt(eachBankEntrieNum.W))
164  robBanksRaddrThisLine := robBanksRaddrNextLine
165  val bankNumWidth = log2Up(bankNum)
166  val deqPtrWidth = deqPtr.value.getWidth
167  val robIdxThisLine = VecInit((0 until bankNum).map(i => Cat(deqPtr.value(deqPtrWidth - 1, bankNumWidth), i.U(bankNumWidth.W))))
168  val robIdxNextLine = VecInit((0 until bankNum).map(i => Cat(deqPtr.value(deqPtrWidth - 1, bankNumWidth) + 1.U, i.U(bankNumWidth.W))))
169  // robBanks read
170  val robBanksRdataThisLine = VecInit(robBanks.map{ case bank =>
171    Mux1H(robBanksRaddrThisLine, bank)
172  })
173  val robBanksRdataNextLine = VecInit(robBanks.map{ case bank =>
174    val shiftBank = bank.drop(1) :+ bank(0)
175    Mux1H(robBanksRaddrThisLine, shiftBank)
176  })
177  val robBanksRdataThisLineUpdate = Wire(Vec(CommitWidth, new RobEntryBundle))
178  val robBanksRdataNextLineUpdate = Wire(Vec(CommitWidth, new RobEntryBundle))
179  val commitValidThisLine = Wire(Vec(CommitWidth, Bool()))
180  val hasCommitted = RegInit(VecInit(Seq.fill(CommitWidth)(false.B)))
181  val donotNeedWalk = RegInit(VecInit(Seq.fill(CommitWidth)(false.B)))
182  val allCommitted = Wire(Bool())
183
184  when(allCommitted) {
185    hasCommitted := 0.U.asTypeOf(hasCommitted)
186  }.elsewhen(io.commits.isCommit){
187    for (i <- 0 until CommitWidth){
188      hasCommitted(i) := commitValidThisLine(i) || hasCommitted(i)
189    }
190  }
191  allCommitted := io.commits.isCommit && commitValidThisLine.last
192  val walkPtrHead = Wire(new RobPtr)
193  val changeBankAddrToDeqPtr = (walkPtrVec.head + CommitWidth.U) > lastWalkPtr
194  when(io.redirect.valid){
195    robBanksRaddrNextLine := UIntToOH(walkPtrHead.value(walkPtrHead.value.getWidth-1, bankAddrWidth))
196  }.elsewhen(allCommitted || io.commits.isWalk && !changeBankAddrToDeqPtr){
197    robBanksRaddrNextLine := Mux(robBanksRaddrThisLine.head(1) === 1.U, 1.U, robBanksRaddrThisLine << 1)
198  }.elsewhen(io.commits.isWalk && changeBankAddrToDeqPtr){
199    robBanksRaddrNextLine := UIntToOH(deqPtr.value(deqPtr.value.getWidth-1, bankAddrWidth))
200  }.otherwise(
201    robBanksRaddrNextLine := robBanksRaddrThisLine
202  )
203  val robDeqGroup = Reg(Vec(bankNum, new RobCommitEntryBundle))
204  val rawInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(deqPtrVec(i).value(bankAddrWidth-1, 0)))).toSeq
205  val commitInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(deqPtrVec(i).value(bankAddrWidth-1,0)))).toSeq
206  val walkInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(walkPtrVec(i).value(bankAddrWidth-1, 0)))).toSeq
207  for (i <- 0 until CommitWidth) {
208    connectCommitEntry(robDeqGroup(i), robBanksRdataThisLineUpdate(i))
209    when(allCommitted){
210      connectCommitEntry(robDeqGroup(i), robBanksRdataNextLineUpdate(i))
211    }
212  }
213
214  // In each robentry, the ftqIdx and ftqOffset belong to the first instruction that was compressed,
215  // that is Necessary when exceptions happen.
216  // Update the ftqIdx and ftqOffset to correctly notify the frontend which instructions have been committed.
217  for (i <- 0 until CommitWidth) {
218    val lastOffset = (rawInfo(i).traceBlockInPipe.iretire - (1.U << rawInfo(i).traceBlockInPipe.ilastsize.asUInt)) +& rawInfo(i).ftqOffset
219    commitInfo(i).ftqIdx := rawInfo(i).ftqIdx + lastOffset.head(1)
220    commitInfo(i).ftqOffset := lastOffset.tail(1)
221  }
222
223  // data for debug
224  // Warn: debug_* prefix should not exist in generated verilog.
225  val debug_microOp = DebugMem(RobSize, new DynInst)
226  val debug_exuData = Reg(Vec(RobSize, UInt(XLEN.W))) //for debug
227  val debug_exuDebug = Reg(Vec(RobSize, new DebugBundle)) //for debug
228  val debug_lsInfo = RegInit(VecInit(Seq.fill(RobSize)(DebugLsInfo.init)))
229  val debug_lsTopdownInfo = RegInit(VecInit(Seq.fill(RobSize)(LsTopdownInfo.init)))
230  val debug_lqIdxValid = RegInit(VecInit.fill(RobSize)(false.B))
231  val debug_lsIssued = RegInit(VecInit.fill(RobSize)(false.B))
232
233  val isEmpty = enqPtr === deqPtr
234  val snptEnq = io.enq.canAccept && io.enq.req.map(x => x.valid && x.bits.snapshot).reduce(_ || _)
235  val snapshotPtrVec = Wire(Vec(CommitWidth, new RobPtr))
236  snapshotPtrVec(0) := io.enq.req(0).bits.robIdx
237  for (i <- 1 until CommitWidth) {
238    snapshotPtrVec(i) := snapshotPtrVec(0) + i.U
239  }
240  val snapshots = SnapshotGenerator(snapshotPtrVec, snptEnq, io.snpt.snptDeq, io.redirect.valid, io.snpt.flushVec)
241  val debug_lsIssue = WireDefault(debug_lsIssued)
242  debug_lsIssue(deqPtr.value) := io.debugHeadLsIssue
243
244  /**
245   * states of Rob
246   */
247  val s_idle :: s_walk :: Nil = Enum(2)
248  val state = RegInit(s_idle)
249
250  val tip_computing :: tip_stalled :: tip_walk :: tip_drained :: Nil = Enum(4)
251  val tip_state = WireInit(0.U(4.W))
252  when(!isEmpty) {  // One or more inst in ROB
253    when(state === s_walk || io.redirect.valid) {
254      tip_state := tip_walk
255    }.elsewhen(io.commits.isCommit && PopCount(io.commits.commitValid) =/= 0.U) {
256      tip_state := tip_computing
257    }.otherwise {
258      tip_state := tip_stalled
259    }
260  }.otherwise {
261    tip_state := tip_drained
262  }
263  class TipEntry()(implicit p: Parameters) extends XSBundle {
264    val state = UInt(4.W)
265    val commits = new RobCommitIO()      // info of commit
266    val redirect = Valid(new Redirect)   // info of redirect
267    val redirect_pc = UInt(VAddrBits.W)  // PC of the redirect uop
268    val debugLsInfo = new DebugLsInfo()
269  }
270  val tip_table = ChiselDB.createTable("Tip_" + p(XSCoreParamsKey).HartId.toString, new TipEntry)
271  val tip_data = Wire(new TipEntry())
272  tip_data.state := tip_state
273  tip_data.commits := io.commits
274  tip_data.redirect := io.redirect
275  tip_data.redirect_pc := debug_microOp(io.redirect.bits.robIdx.value).pc
276  tip_data.debugLsInfo := debug_lsInfo(io.commits.robIdx(0).value)
277  tip_table.log(tip_data, true.B, "", clock, reset)
278
279  val exceptionGen = Module(new ExceptionGen(params))
280  val exceptionDataRead = exceptionGen.io.state
281  val fflagsDataRead = Wire(Vec(CommitWidth, UInt(5.W)))
282  val vxsatDataRead = Wire(Vec(CommitWidth, Bool()))
283  io.robDeqPtr := deqPtr
284  io.debugRobHead := debug_microOp(deqPtr.value)
285
286  /**
287   * connection of [[rab]]
288   */
289  rab.io.redirect.valid := io.redirect.valid
290
291  rab.io.req.zip(io.enq.req).map { case (dest, src) =>
292    dest.bits := src.bits
293    dest.valid := src.valid && io.enq.canAccept
294  }
295
296  val walkDestSizeDeqGroup = RegInit(VecInit(Seq.fill(CommitWidth)(0.U(log2Up(MaxUopSize + 1).W))))
297  val realDestSizeSeq = VecInit(robDeqGroup.zip(hasCommitted).map{case (r, h) => Mux(h, 0.U, r.realDestSize)})
298  val walkDestSizeSeq = VecInit(robDeqGroup.zip(donotNeedWalk).map{case (r, d) => Mux(d, 0.U, r.realDestSize)})
299  val commitSizeSumSeq = VecInit((0 until CommitWidth).map(i => realDestSizeSeq.take(i + 1).reduce(_ +& _)))
300  val walkSizeSumSeq   = VecInit((0 until CommitWidth).map(i => walkDestSizeSeq.take(i + 1).reduce(_ +& _)))
301  val commitSizeSumCond = VecInit(commitValidThisLine.zip(hasCommitted).map{case (c,h) => (c || h) && io.commits.isCommit})
302  val walkSizeSumCond   = VecInit(io.commits.walkValid.zip(donotNeedWalk).map{case (w,d) => (w || d) && io.commits.isWalk})
303  val commitSizeSum = PriorityMuxDefault(commitSizeSumCond.reverse.zip(commitSizeSumSeq.reverse), 0.U)
304  val walkSizeSum   = PriorityMuxDefault(walkSizeSumCond.reverse.zip(walkSizeSumSeq.reverse), 0.U)
305
306  rab.io.fromRob.commitSize := commitSizeSum
307  rab.io.fromRob.walkSize := walkSizeSum
308  rab.io.snpt := io.snpt
309  rab.io.snpt.snptEnq := snptEnq
310
311  io.rabCommits := rab.io.commits
312  io.diffCommits.foreach(_ := rab.io.diffCommits.get)
313
314  /**
315   * connection of [[vtypeBuffer]]
316   */
317
318  vtypeBuffer.io.redirect.valid := io.redirect.valid
319
320  vtypeBuffer.io.req.zip(io.enq.req).map { case (sink, source) =>
321    sink.valid := source.valid && io.enq.canAccept
322    sink.bits := source.bits
323  }
324
325  private val commitIsVTypeVec = VecInit(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.isVset })
326  private val walkIsVTypeVec = VecInit(io.commits.walkValid.zip(walkInfo).map { case (valid, info) => io.commits.isWalk && valid && info.isVset })
327  vtypeBuffer.io.fromRob.commitSize := PopCount(commitIsVTypeVec)
328  vtypeBuffer.io.fromRob.walkSize := PopCount(walkIsVTypeVec)
329  vtypeBuffer.io.snpt := io.snpt
330  vtypeBuffer.io.snpt.snptEnq := snptEnq
331  io.toDecode.isResumeVType := vtypeBuffer.io.toDecode.isResumeVType
332  io.toDecode.commitVType := vtypeBuffer.io.toDecode.commitVType
333  io.toDecode.walkVType := vtypeBuffer.io.toDecode.walkVType
334
335  // When blockBackward instruction leaves Rob (commit or walk), hasBlockBackward should be set to false.B
336  // To reduce registers usage, for hasBlockBackward cases, we allow enqueue after ROB is empty.
337  when(isEmpty) {
338    hasBlockBackward := false.B
339  }
340  // When any instruction commits, hasNoSpecExec should be set to false.B
341  when(io.commits.hasWalkInstr || io.commits.hasCommitInstr) {
342    hasWaitForward := false.B
343  }
344
345  // The wait-for-interrupt (WFI) instruction waits in the ROB until an interrupt might need servicing.
346  // io.csr.wfiEvent will be asserted if the WFI can resume execution, and we change the state to s_wfi_idle.
347  // It does not affect how interrupts are serviced. Note that WFI is noSpecExec and it does not trigger interrupts.
348  val hasWFI = RegInit(false.B)
349  io.cpu_halt := hasWFI
350  // WFI Timeout: 2^20 = 1M cycles
351  val wfi_cycles = RegInit(0.U(20.W))
352  when(hasWFI) {
353    wfi_cycles := wfi_cycles + 1.U
354  }.elsewhen(!hasWFI && RegNext(hasWFI)) {
355    wfi_cycles := 0.U
356  }
357  val wfi_timeout = wfi_cycles.andR
358  when(RegNext(RegNext(io.csr.wfiEvent)) || io.flushOut.valid || wfi_timeout) {
359    hasWFI := false.B
360  }
361
362  for (i <- 0 until RenameWidth) {
363    // we don't check whether io.redirect is valid here since redirect has higher priority
364    when(canEnqueue(i)) {
365      val enqUop = io.enq.req(i).bits
366      val enqIndex = allocatePtrVec(i).value
367      // store uop in data module and debug_microOp Vec
368      debug_microOp(enqIndex) := enqUop
369      debug_microOp(enqIndex).debugInfo.dispatchTime := timer
370      debug_microOp(enqIndex).debugInfo.enqRsTime := timer
371      debug_microOp(enqIndex).debugInfo.selectTime := timer
372      debug_microOp(enqIndex).debugInfo.issueTime := timer
373      debug_microOp(enqIndex).debugInfo.writebackTime := timer
374      debug_microOp(enqIndex).debugInfo.tlbFirstReqTime := timer
375      debug_microOp(enqIndex).debugInfo.tlbRespTime := timer
376      debug_lsInfo(enqIndex) := DebugLsInfo.init
377      debug_lsTopdownInfo(enqIndex) := LsTopdownInfo.init
378      debug_lqIdxValid(enqIndex) := false.B
379      debug_lsIssued(enqIndex) := false.B
380      when (enqUop.waitForward) {
381        hasWaitForward := true.B
382      }
383      val enqTriggerActionIsDebugMode = TriggerAction.isDmode(io.enq.req(i).bits.trigger)
384      val enqHasException = ExceptionNO.selectFrontend(enqUop.exceptionVec).asUInt.orR
385      // the begin instruction of Svinval enqs so mark doingSvinval as true to indicate this process
386      when(!enqTriggerActionIsDebugMode && !enqHasException && enqUop.isSvinvalBegin(enqUop.flushPipe)) {
387        doingSvinval := true.B
388      }
389      // the end instruction of Svinval enqs so clear doingSvinval
390      when(!enqTriggerActionIsDebugMode && !enqHasException && enqUop.isSvinvalEnd(enqUop.flushPipe)) {
391        doingSvinval := false.B
392      }
393      // when we are in the process of Svinval software code area , only Svinval.vma and end instruction of Svinval can appear
394      assert(!doingSvinval || (enqUop.isSvinval(enqUop.flushPipe) || enqUop.isSvinvalEnd(enqUop.flushPipe) || enqUop.isNotSvinval))
395      when(enqUop.isWFI && !enqHasException && !enqTriggerActionIsDebugMode) {
396        hasWFI := true.B
397      }
398
399      robEntries(enqIndex).mmio := false.B
400      robEntries(enqIndex).vls := enqUop.vlsInstr
401    }
402  }
403
404  for (i <- 0 until RenameWidth) {
405    val enqUop = io.enq.req(i)
406    when(enqUop.valid && enqUop.bits.blockBackward && io.enq.canAccept) {
407      hasBlockBackward := true.B
408    }
409  }
410
411  val dispatchNum = Mux(io.enq.canAccept, PopCount(io.enq.req.map(req => req.valid && req.bits.firstUop)), 0.U)
412  io.enq.isEmpty := RegNext(isEmpty && !VecInit(io.enq.req.map(_.valid)).asUInt.orR)
413
414  when(!io.wfi_enable) {
415    hasWFI := false.B
416  }
417  // sel vsetvl's flush position
418  val vs_idle :: vs_waitVinstr :: vs_waitFlush :: Nil = Enum(3)
419  val vsetvlState = RegInit(vs_idle)
420
421  val firstVInstrFtqPtr = RegInit(0.U.asTypeOf(new FtqPtr))
422  val firstVInstrFtqOffset = RegInit(0.U.asTypeOf(UInt(log2Up(PredictWidth).W)))
423  val firstVInstrRobIdx = RegInit(0.U.asTypeOf(new RobPtr))
424
425  val enq0 = io.enq.req(0)
426  val enq0IsVset = enq0.bits.isVset && enq0.bits.lastUop && canEnqueue(0)
427  val enq0IsVsetFlush = enq0IsVset && enq0.bits.flushPipe
428  val enqIsVInstrVec = io.enq.req.zip(canEnqueue).map { case (req, fire) => FuType.isVArith(req.bits.fuType) && fire }
429  // for vs_idle
430  val firstVInstrIdle = PriorityMux(enqIsVInstrVec.zip(io.enq.req).drop(1) :+ (true.B, 0.U.asTypeOf(io.enq.req(0).cloneType)))
431  // for vs_waitVinstr
432  val enqIsVInstrOrVset = (enqIsVInstrVec(0) || enq0IsVset) +: enqIsVInstrVec.drop(1)
433  val firstVInstrWait = PriorityMux(enqIsVInstrOrVset, io.enq.req)
434  when(vsetvlState === vs_idle) {
435    firstVInstrFtqPtr := firstVInstrIdle.bits.ftqPtr
436    firstVInstrFtqOffset := firstVInstrIdle.bits.ftqOffset
437    firstVInstrRobIdx := firstVInstrIdle.bits.robIdx
438  }.elsewhen(vsetvlState === vs_waitVinstr) {
439    when(Cat(enqIsVInstrOrVset).orR) {
440      firstVInstrFtqPtr := firstVInstrWait.bits.ftqPtr
441      firstVInstrFtqOffset := firstVInstrWait.bits.ftqOffset
442      firstVInstrRobIdx := firstVInstrWait.bits.robIdx
443    }
444  }
445
446  val hasVInstrAfterI = Cat(enqIsVInstrVec(0)).orR
447  when(vsetvlState === vs_idle && !io.redirect.valid) {
448    when(enq0IsVsetFlush) {
449      vsetvlState := Mux(hasVInstrAfterI, vs_waitFlush, vs_waitVinstr)
450    }
451  }.elsewhen(vsetvlState === vs_waitVinstr) {
452    when(io.redirect.valid) {
453      vsetvlState := vs_idle
454    }.elsewhen(Cat(enqIsVInstrOrVset).orR) {
455      vsetvlState := vs_waitFlush
456    }
457  }.elsewhen(vsetvlState === vs_waitFlush) {
458    when(io.redirect.valid) {
459      vsetvlState := vs_idle
460    }
461  }
462
463  // lqEnq
464  io.debugEnqLsq.needAlloc.map(_(0)).zip(io.debugEnqLsq.req).foreach { case (alloc, req) =>
465    when(io.debugEnqLsq.canAccept && alloc && req.valid) {
466      debug_microOp(req.bits.robIdx.value).lqIdx := req.bits.lqIdx
467      debug_lqIdxValid(req.bits.robIdx.value) := true.B
468    }
469  }
470
471  // lsIssue
472  when(io.debugHeadLsIssue) {
473    debug_lsIssued(deqPtr.value) := true.B
474  }
475
476  /**
477   * Writeback (from execution units)
478   */
479  for (wb <- exuWBs) {
480    when(wb.valid) {
481      val wbIdx = wb.bits.robIdx.value
482      debug_exuData(wbIdx) := wb.bits.data(0)
483      debug_exuDebug(wbIdx) := wb.bits.debug
484      debug_microOp(wbIdx).debugInfo.enqRsTime := wb.bits.debugInfo.enqRsTime
485      debug_microOp(wbIdx).debugInfo.selectTime := wb.bits.debugInfo.selectTime
486      debug_microOp(wbIdx).debugInfo.issueTime := wb.bits.debugInfo.issueTime
487      debug_microOp(wbIdx).debugInfo.writebackTime := wb.bits.debugInfo.writebackTime
488
489      // debug for lqidx and sqidx
490      debug_microOp(wbIdx).lqIdx := wb.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr))
491      debug_microOp(wbIdx).sqIdx := wb.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr))
492
493      val debug_Uop = debug_microOp(wbIdx)
494      XSInfo(true.B,
495        p"writebacked pc 0x${Hexadecimal(debug_Uop.pc)} wen ${debug_Uop.rfWen} " +
496          p"data 0x${Hexadecimal(wb.bits.data(0))} ldst ${debug_Uop.ldest} pdst ${debug_Uop.pdest} " +
497          p"skip ${wb.bits.debug.isMMIO} robIdx: ${wb.bits.robIdx}\n"
498      )
499    }
500  }
501
502  val writebackNum = PopCount(exuWBs.map(_.valid))
503  XSInfo(writebackNum =/= 0.U, "writebacked %d insts\n", writebackNum)
504
505  for (i <- 0 until LoadPipelineWidth) {
506    when(RegNext(io.lsq.mmio(i))) {
507      robEntries(RegEnable(io.lsq.uop(i).robIdx, io.lsq.mmio(i)).value).mmio := true.B
508    }
509  }
510
511
512  /**
513   * RedirectOut: Interrupt and Exceptions
514   */
515  val deqDispatchData = robEntries(deqPtr.value)
516  val debug_deqUop = debug_microOp(deqPtr.value)
517
518  val deqPtrEntry = robDeqGroup(deqPtr.value(bankAddrWidth-1,0))
519  val deqPtrEntryValid = deqPtrEntry.commit_v
520  val intrBitSetReg = RegNext(io.csr.intrBitSet)
521  val intrEnable = intrBitSetReg && !hasWaitForward && deqPtrEntry.interrupt_safe
522  val deqNeedFlush = deqPtrEntry.needFlush && deqPtrEntry.commit_v && deqPtrEntry.commit_w
523  val deqHitExceptionGenState = exceptionDataRead.valid && exceptionDataRead.bits.robIdx === deqPtr
524  val deqNeedFlushAndHitExceptionGenState = deqNeedFlush && deqHitExceptionGenState
525  val exceptionGenStateIsException = exceptionDataRead.bits.exceptionVec.asUInt.orR || exceptionDataRead.bits.singleStep || TriggerAction.isDmode(exceptionDataRead.bits.trigger)
526  val deqHasException = deqNeedFlushAndHitExceptionGenState && exceptionGenStateIsException
527  val deqHasFlushPipe = deqNeedFlushAndHitExceptionGenState && exceptionDataRead.bits.flushPipe
528  val deqHasReplayInst = deqNeedFlushAndHitExceptionGenState && exceptionDataRead.bits.replayInst
529
530  XSDebug(deqHasException && exceptionDataRead.bits.singleStep, "Debug Mode: Deq has singlestep exception\n")
531  XSDebug(deqHasException && TriggerAction.isDmode(exceptionDataRead.bits.trigger), "Debug Mode: Deq has trigger entry debug Mode\n")
532
533  val isFlushPipe = deqPtrEntry.commit_w && (deqHasFlushPipe || deqHasReplayInst)
534
535  val isVsetFlushPipe = deqPtrEntry.commit_w && deqHasFlushPipe && exceptionDataRead.bits.isVset
536  //  val needModifyFtqIdxOffset = isVsetFlushPipe && (vsetvlState === vs_waitFlush)
537  val needModifyFtqIdxOffset = false.B
538  io.isVsetFlushPipe := isVsetFlushPipe
539  // io.flushOut will trigger redirect at the next cycle.
540  // Block any redirect or commit at the next cycle.
541  val lastCycleFlush = RegNext(io.flushOut.valid)
542
543  io.flushOut.valid := (state === s_idle) && deqPtrEntryValid && (intrEnable || deqHasException || isFlushPipe) && !lastCycleFlush
544  io.flushOut.bits := DontCare
545  io.flushOut.bits.isRVC := deqDispatchData.isRVC
546  io.flushOut.bits.robIdx := Mux(needModifyFtqIdxOffset, firstVInstrRobIdx, deqPtr)
547  io.flushOut.bits.ftqIdx := Mux(needModifyFtqIdxOffset, firstVInstrFtqPtr, deqDispatchData.ftqIdx)
548  io.flushOut.bits.ftqOffset := Mux(needModifyFtqIdxOffset, firstVInstrFtqOffset, deqDispatchData.ftqOffset)
549  io.flushOut.bits.level := Mux(deqHasReplayInst || intrEnable || deqHasException || needModifyFtqIdxOffset, RedirectLevel.flush, RedirectLevel.flushAfter) // TODO use this to implement "exception next"
550  io.flushOut.bits.interrupt := true.B
551  XSPerfAccumulate("interrupt_num", io.flushOut.valid && intrEnable)
552  XSPerfAccumulate("exception_num", io.flushOut.valid && deqHasException)
553  XSPerfAccumulate("flush_pipe_num", io.flushOut.valid && isFlushPipe)
554  XSPerfAccumulate("replay_inst_num", io.flushOut.valid && isFlushPipe && deqHasReplayInst)
555
556  val exceptionHappen = (state === s_idle) && deqPtrEntryValid && (intrEnable || deqHasException) && !lastCycleFlush
557  io.exception.valid := RegNext(exceptionHappen)
558  io.exception.bits.pc := RegEnable(debug_deqUop.pc, exceptionHappen)
559  io.exception.bits.gpaddr := io.readGPAMemData
560  io.exception.bits.instr := RegEnable(debug_deqUop.instr, exceptionHappen)
561  io.exception.bits.commitType := RegEnable(deqDispatchData.commitType, exceptionHappen)
562  io.exception.bits.exceptionVec := RegEnable(exceptionDataRead.bits.exceptionVec, exceptionHappen)
563  io.exception.bits.isFetchMalAddr := RegEnable(exceptionDataRead.bits.isFetchMalAddr && deqHasException, exceptionHappen)
564  io.exception.bits.singleStep := RegEnable(exceptionDataRead.bits.singleStep, exceptionHappen)
565  io.exception.bits.crossPageIPFFix := RegEnable(exceptionDataRead.bits.crossPageIPFFix, exceptionHappen)
566  io.exception.bits.isInterrupt := RegEnable(intrEnable, exceptionHappen)
567  io.exception.bits.isHls := RegEnable(deqDispatchData.isHls, exceptionHappen)
568  io.exception.bits.vls := RegEnable(robEntries(deqPtr.value).vls, exceptionHappen)
569  io.exception.bits.trigger := RegEnable(exceptionDataRead.bits.trigger, exceptionHappen)
570
571  // data will be one cycle after valid
572  io.readGPAMemAddr.valid := exceptionHappen
573  io.readGPAMemAddr.bits.ftqPtr := exceptionDataRead.bits.ftqPtr
574  io.readGPAMemAddr.bits.ftqOffset := exceptionDataRead.bits.ftqOffset
575
576  XSDebug(io.flushOut.valid,
577    p"generate redirect: pc 0x${Hexadecimal(io.exception.bits.pc)} intr $intrEnable " +
578      p"excp $deqHasException flushPipe $isFlushPipe " +
579      p"Trap_target 0x${Hexadecimal(io.csr.trapTarget.pc)} exceptionVec ${Binary(exceptionDataRead.bits.exceptionVec.asUInt)}\n")
580
581
582  /**
583   * Commits (and walk)
584   * They share the same width.
585   */
586  // T redirect.valid, T+1 use walkPtrVec read robEntries, T+2 start walk, shouldWalkVec used in T+2
587  val shouldWalkVec = Wire(Vec(CommitWidth,Bool()))
588  val walkingPtrVec = RegNext(walkPtrVec)
589  when(io.redirect.valid){
590    shouldWalkVec := 0.U.asTypeOf(shouldWalkVec)
591  }.elsewhen(RegNext(io.redirect.valid)){
592    shouldWalkVec := 0.U.asTypeOf(shouldWalkVec)
593  }.elsewhen(state === s_walk){
594    shouldWalkVec := VecInit(walkingPtrVec.map(_ <= lastWalkPtr).zip(donotNeedWalk).map(x => x._1 && !x._2))
595  }.otherwise(
596    shouldWalkVec := 0.U.asTypeOf(shouldWalkVec)
597  )
598  val walkFinished = walkPtrTrue > lastWalkPtr
599  rab.io.fromRob.walkEnd := state === s_walk && walkFinished
600  vtypeBuffer.io.fromRob.walkEnd := state === s_walk && walkFinished
601
602  require(RenameWidth <= CommitWidth)
603
604  // wiring to csr
605  val (wflags, dirtyFs) = (0 until CommitWidth).map(i => {
606    val v = io.commits.commitValid(i)
607    val info = io.commits.info(i)
608    (v & info.wflags, v & info.dirtyFs)
609  }).unzip
610  val fflags = Wire(Valid(UInt(5.W)))
611  fflags.valid := io.commits.isCommit && VecInit(wflags).asUInt.orR
612  fflags.bits := wflags.zip(fflagsDataRead).map({
613    case (w, f) => Mux(w, f, 0.U)
614  }).reduce(_ | _)
615  val dirtyVs = (0 until CommitWidth).map(i => {
616    val v = io.commits.commitValid(i)
617    val info = io.commits.info(i)
618    v & info.dirtyVs
619  })
620  val dirty_fs = io.commits.isCommit && VecInit(dirtyFs).asUInt.orR
621  val dirty_vs = io.commits.isCommit && VecInit(dirtyVs).asUInt.orR
622
623  val resetVstart = dirty_vs && !io.vstartIsZero
624
625  io.csr.vstart.valid := RegNext(Mux(exceptionHappen, exceptionDataRead.bits.vstartEn, resetVstart))
626  io.csr.vstart.bits := RegNext(Mux(exceptionHappen, exceptionDataRead.bits.vstart, 0.U))
627
628  val vxsat = Wire(Valid(Bool()))
629  vxsat.valid := io.commits.isCommit && vxsat.bits
630  vxsat.bits := io.commits.commitValid.zip(vxsatDataRead).map {
631    case (valid, vxsat) => valid & vxsat
632  }.reduce(_ | _)
633
634  // when mispredict branches writeback, stop commit in the next 2 cycles
635  // TODO: don't check all exu write back
636  val misPredWb = Cat(VecInit(redirectWBs.map(wb =>
637    wb.bits.redirect.get.bits.cfiUpdate.isMisPred && wb.bits.redirect.get.valid && wb.valid
638  ).toSeq)).orR
639  val misPredBlockCounter = Reg(UInt(3.W))
640  misPredBlockCounter := Mux(misPredWb,
641    "b111".U,
642    misPredBlockCounter >> 1.U
643  )
644  val misPredBlock = misPredBlockCounter(0)
645  val deqFlushBlockCounter = Reg(UInt(3.W))
646  val deqFlushBlock = deqFlushBlockCounter(0)
647  val deqHasFlushed = RegInit(false.B)
648  val deqHasCommitted = io.commits.isCommit && io.commits.commitValid(0)
649  val deqHitRedirectReg = RegNext(io.redirect.valid && io.redirect.bits.robIdx === deqPtr)
650  when(deqNeedFlush && deqHitRedirectReg){
651    deqFlushBlockCounter := "b111".U
652  }.otherwise{
653    deqFlushBlockCounter := deqFlushBlockCounter >> 1.U
654  }
655  when(deqHasCommitted){
656    deqHasFlushed := false.B
657  }.elsewhen(deqNeedFlush && io.flushOut.valid && !io.flushOut.bits.flushItself()){
658    deqHasFlushed := true.B
659  }
660  val blockCommit = misPredBlock || lastCycleFlush || hasWFI || io.redirect.valid || (deqNeedFlush && !deqHasFlushed) || deqFlushBlock
661
662  io.commits.isWalk := state === s_walk
663  io.commits.isCommit := state === s_idle && !blockCommit
664
665  val walk_v = VecInit(walkingPtrVec.map(ptr => robEntries(ptr.value).valid))
666  val commit_vDeqGroup = VecInit(robDeqGroup.map(_.commit_v))
667  val commit_wDeqGroup = VecInit(robDeqGroup.map(_.commit_w))
668  val realCommitLast = deqPtrVec(0).lineHeadPtr + Fill(bankAddrWidth, 1.U)
669  val commit_block = VecInit((0 until CommitWidth).map(i => !commit_wDeqGroup(i) && !hasCommitted(i)))
670  val allowOnlyOneCommit = VecInit(robDeqGroup.map(x => x.commit_v && x.needFlush)).asUInt.orR || intrBitSetReg
671  // for instructions that may block others, we don't allow them to commit
672  io.commits.commitValid := PriorityMux(commitValidThisLine, (0 until CommitWidth).map(i => (commitValidThisLine.asUInt >> i).asUInt.asTypeOf(io.commits.commitValid)))
673
674  for (i <- 0 until CommitWidth) {
675    // defaults: state === s_idle and instructions commit
676    // when intrBitSetReg, allow only one instruction to commit at each clock cycle
677    val isBlocked = intrEnable || (deqNeedFlush && !deqHasFlushed && !deqHasFlushPipe)
678    val isBlockedByOlder = if (i != 0) commit_block.asUInt(i, 0).orR || allowOnlyOneCommit && !hasCommitted.asUInt(i - 1, 0).andR else false.B
679    commitValidThisLine(i) := commit_vDeqGroup(i) && commit_wDeqGroup(i) && !isBlocked && !isBlockedByOlder && !hasCommitted(i)
680    io.commits.info(i) := commitInfo(i)
681    io.commits.robIdx(i) := deqPtrVec(i)
682
683    io.commits.walkValid(i) := shouldWalkVec(i)
684    when(state === s_walk) {
685      when(io.commits.isWalk && state === s_walk && shouldWalkVec(i)) {
686        XSError(!walk_v(i), s"The walking entry($i) should be valid\n")
687      }
688    }
689
690    XSInfo(io.commits.isCommit && io.commits.commitValid(i),
691      "retired pc %x wen %d ldest %d pdest %x data %x fflags: %b vxsat: %b\n",
692      debug_microOp(deqPtrVec(i).value).pc,
693      io.commits.info(i).rfWen,
694      io.commits.info(i).debug_ldest.getOrElse(0.U),
695      io.commits.info(i).debug_pdest.getOrElse(0.U),
696      debug_exuData(deqPtrVec(i).value),
697      fflagsDataRead(i),
698      vxsatDataRead(i)
699    )
700    XSInfo(state === s_walk && io.commits.walkValid(i), "walked pc %x wen %d ldst %d data %x\n",
701      debug_microOp(walkPtrVec(i).value).pc,
702      io.commits.info(i).rfWen,
703      io.commits.info(i).debug_ldest.getOrElse(0.U),
704      debug_exuData(walkPtrVec(i).value)
705    )
706  }
707
708  // sync fflags/dirty_fs/vxsat to csr
709  io.csr.fflags   := RegNextWithEnable(fflags)
710  io.csr.dirty_fs := GatedValidRegNext(dirty_fs)
711  io.csr.dirty_vs := GatedValidRegNext(dirty_vs)
712  io.csr.vxsat    := RegNextWithEnable(vxsat)
713
714  // commit load/store to lsq
715  val ldCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.LOAD))
716  // TODO: Check if meet the require that only set scommit when commit scala store uop
717  val stCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.STORE && !robEntries(deqPtrVec(i).value).vls ))
718  val deqPtrVec_next = Wire(Vec(CommitWidth, Output(new RobPtr)))
719  io.lsq.lcommit := RegNext(Mux(io.commits.isCommit, PopCount(ldCommitVec), 0.U))
720  io.lsq.scommit := RegNext(Mux(io.commits.isCommit, PopCount(stCommitVec), 0.U))
721  // indicate a pending load or store
722  io.lsq.pendingUncacheld := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.LOAD && robEntries(deqPtr.value).valid && robEntries(deqPtr.value).mmio)
723  io.lsq.pendingld := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.LOAD && robEntries(deqPtr.value).valid)
724  // TODO: Check if need deassert pendingst when it is vst
725  io.lsq.pendingst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && robEntries(deqPtr.value).valid)
726  // TODO: Check if set correctly when vector store is at the head of ROB
727  io.lsq.pendingVst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && robEntries(deqPtr.value).valid && robEntries(deqPtr.value).vls)
728  io.lsq.commit := RegNext(io.commits.isCommit && io.commits.commitValid(0))
729  io.lsq.pendingPtr := RegNext(deqPtr)
730  io.lsq.pendingPtrNext := RegNext(deqPtrVec_next.head)
731
732  /**
733   * state changes
734   * (1) redirect: switch to s_walk
735   * (2) walk: when walking comes to the end, switch to s_idle
736   */
737  val state_next = Mux(
738    io.redirect.valid || RegNext(io.redirect.valid), s_walk,
739    Mux(
740      state === s_walk && walkFinished && rab.io.status.walkEnd && vtypeBuffer.io.status.walkEnd, s_idle,
741      state
742    )
743  )
744  XSPerfAccumulate("s_idle_to_idle", state === s_idle && state_next === s_idle)
745  XSPerfAccumulate("s_idle_to_walk", state === s_idle && state_next === s_walk)
746  XSPerfAccumulate("s_walk_to_idle", state === s_walk && state_next === s_idle)
747  XSPerfAccumulate("s_walk_to_walk", state === s_walk && state_next === s_walk)
748  state := state_next
749
750  /**
751   * pointers and counters
752   */
753  val deqPtrGenModule = Module(new NewRobDeqPtrWrapper)
754  deqPtrGenModule.io.state := state
755  deqPtrGenModule.io.deq_v := commit_vDeqGroup
756  deqPtrGenModule.io.deq_w := commit_wDeqGroup
757  deqPtrGenModule.io.exception_state := exceptionDataRead
758  deqPtrGenModule.io.intrBitSetReg := intrBitSetReg
759  deqPtrGenModule.io.hasNoSpecExec := hasWaitForward
760  deqPtrGenModule.io.allowOnlyOneCommit := allowOnlyOneCommit
761  deqPtrGenModule.io.interrupt_safe := robDeqGroup(deqPtr.value(bankAddrWidth-1,0)).interrupt_safe
762  deqPtrGenModule.io.blockCommit := blockCommit
763  deqPtrGenModule.io.hasCommitted := hasCommitted
764  deqPtrGenModule.io.allCommitted := allCommitted
765  deqPtrVec := deqPtrGenModule.io.out
766  deqPtrVec_next := deqPtrGenModule.io.next_out
767
768  val enqPtrGenModule = Module(new RobEnqPtrWrapper)
769  enqPtrGenModule.io.redirect := io.redirect
770  enqPtrGenModule.io.allowEnqueue := allowEnqueue && rab.io.canEnq
771  enqPtrGenModule.io.hasBlockBackward := hasBlockBackward
772  enqPtrGenModule.io.enq := VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop))
773  enqPtrVec := enqPtrGenModule.io.out
774
775  // next walkPtrVec:
776  // (1) redirect occurs: update according to state
777  // (2) walk: move forwards
778  val deqPtrReadBank = deqPtrVec_next(0).lineHeadPtr
779  val deqPtrVecForWalk = VecInit((0 until CommitWidth).map(i => deqPtrReadBank + i.U))
780  val snapPtrReadBank = snapshots(io.snpt.snptSelect)(0).lineHeadPtr
781  val snapPtrVecForWalk = VecInit((0 until CommitWidth).map(i => snapPtrReadBank + i.U))
782  val walkPtrVec_next: Vec[RobPtr] = Mux(io.redirect.valid,
783    Mux(io.snpt.useSnpt, snapPtrVecForWalk, deqPtrVecForWalk),
784    Mux((state === s_walk) && !walkFinished, VecInit(walkPtrVec.map(_ + CommitWidth.U)), walkPtrVec)
785  )
786  val walkPtrTrue_next: RobPtr = Mux(io.redirect.valid,
787    Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect)(0), deqPtrVec_next(0)),
788    Mux((state === s_walk) && !walkFinished, walkPtrVec_next.head, walkPtrTrue)
789  )
790  walkPtrHead := walkPtrVec_next.head
791  walkPtrVec := walkPtrVec_next
792  walkPtrTrue := walkPtrTrue_next
793  // T io.redirect.valid, T+1 walkPtrLowBits update, T+2 donotNeedWalk update
794  val walkPtrLowBits = Reg(UInt(bankAddrWidth.W))
795  when(io.redirect.valid){
796    walkPtrLowBits := Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect)(0).value(bankAddrWidth-1, 0), deqPtrVec_next(0).value(bankAddrWidth-1, 0))
797  }
798  when(io.redirect.valid) {
799    donotNeedWalk := Fill(donotNeedWalk.length, true.B).asTypeOf(donotNeedWalk)
800  }.elsewhen(RegNext(io.redirect.valid)){
801    donotNeedWalk := (0 until CommitWidth).map(i => (i.U < walkPtrLowBits))
802  }.otherwise{
803    donotNeedWalk := 0.U.asTypeOf(donotNeedWalk)
804  }
805  walkDestSizeDeqGroup.zip(walkPtrVec_next).map {
806    case (reg, ptrNext) => reg := robEntries(deqPtr.value).realDestSize
807  }
808  val numValidEntries = distanceBetween(enqPtr, deqPtr)
809  val commitCnt = PopCount(io.commits.commitValid)
810
811  allowEnqueue := numValidEntries + dispatchNum <= (RobSize - CommitWidth).U
812
813  val redirectWalkDistance = distanceBetween(io.redirect.bits.robIdx, deqPtrVec_next(0))
814  when(io.redirect.valid) {
815    lastWalkPtr := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx - 1.U, io.redirect.bits.robIdx)
816  }
817
818
819  /**
820   * States
821   * We put all the stage bits changes here.
822   *
823   * All events: (1) enqueue (dispatch); (2) writeback; (3) cancel; (4) dequeue (commit);
824   * All states: (1) valid; (2) writebacked; (3) flagBkup
825   */
826
827  val deqPtrGroup = Wire(Vec(2 * CommitWidth, new RobPtr))
828  deqPtrGroup.zipWithIndex.map { case (deq, i) => deq := deqPtrVec(0) + i.U }
829  val commitReadAddr = Mux(state === s_idle, VecInit(deqPtrVec.map(_.value)), VecInit(walkPtrVec.map(_.value)))
830
831  val redirectValidReg = RegNext(io.redirect.valid)
832  val redirectBegin = Reg(UInt(log2Up(RobSize).W))
833  val redirectEnd = Reg(UInt(log2Up(RobSize).W))
834  when(io.redirect.valid){
835    redirectBegin := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx.value - 1.U, io.redirect.bits.robIdx.value)
836    redirectEnd := enqPtr.value
837  }
838
839  // update robEntries valid
840  for (i <- 0 until RobSize) {
841    val enqOH = VecInit(canEnqueue.zip(allocatePtrVec.map(_.value === i.U)).map(x => x._1 && x._2))
842    val commitCond = io.commits.isCommit && io.commits.commitValid.zip(deqPtrVec.map(_.value === i.U)).map(x => x._1 && x._2).reduce(_ || _)
843    assert(PopCount(enqOH) < 2.U, s"robEntries$i enqOH is not one hot")
844    val needFlush = redirectValidReg && Mux(
845      redirectEnd > redirectBegin,
846      (i.U > redirectBegin) && (i.U < redirectEnd),
847      (i.U > redirectBegin) || (i.U < redirectEnd)
848    )
849    when(commitCond) {
850      robEntries(i).valid := false.B
851    }.elsewhen(enqOH.asUInt.orR && !io.redirect.valid) {
852      robEntries(i).valid := true.B
853    }.elsewhen(needFlush){
854      robEntries(i).valid := false.B
855    }
856  }
857
858  // debug_inst update
859  for (i <- 0 until (LduCnt + StaCnt)) {
860    debug_lsInfo(io.debug_ls.debugLsInfo(i).s1_robIdx).s1SignalEnable(io.debug_ls.debugLsInfo(i))
861    debug_lsInfo(io.debug_ls.debugLsInfo(i).s2_robIdx).s2SignalEnable(io.debug_ls.debugLsInfo(i))
862    debug_lsInfo(io.debug_ls.debugLsInfo(i).s3_robIdx).s3SignalEnable(io.debug_ls.debugLsInfo(i))
863  }
864  for (i <- 0 until LduCnt) {
865    debug_lsTopdownInfo(io.lsTopdownInfo(i).s1.robIdx).s1SignalEnable(io.lsTopdownInfo(i))
866    debug_lsTopdownInfo(io.lsTopdownInfo(i).s2.robIdx).s2SignalEnable(io.lsTopdownInfo(i))
867  }
868
869  // status field: writebacked
870  // enqueue logic set 6 writebacked to false
871  for (i <- 0 until RenameWidth) {
872    when(canEnqueue(i)) {
873      val enqHasException = ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec).asUInt.orR
874      val enqTriggerActionIsDebugMode = TriggerAction.isDmode(io.enq.req(i).bits.trigger)
875      val enqIsWritebacked = io.enq.req(i).bits.eliminatedMove
876      val isStu = FuType.isStore(io.enq.req(i).bits.fuType)
877      robEntries(allocatePtrVec(i).value).commitTrigger := enqIsWritebacked && !enqHasException && !enqTriggerActionIsDebugMode && !isStu
878    }
879  }
880  when(exceptionGen.io.out.valid) {
881    val wbIdx = exceptionGen.io.out.bits.robIdx.value
882    robEntries(wbIdx).commitTrigger := true.B
883  }
884
885  // writeback logic set numWbPorts writebacked to true
886  val blockWbSeq = Wire(Vec(exuWBs.length, Bool()))
887  blockWbSeq.map(_ := false.B)
888  for ((wb, blockWb) <- exuWBs.zip(blockWbSeq)) {
889    when(wb.valid) {
890      val wbIdx = wb.bits.robIdx.value
891      val wbHasException = wb.bits.exceptionVec.getOrElse(0.U).asUInt.orR
892      val wbTriggerActionIsDebugMode = TriggerAction.isDmode(wb.bits.trigger.getOrElse(TriggerAction.None))
893      val wbHasFlushPipe = wb.bits.flushPipe.getOrElse(false.B)
894      val wbHasReplayInst = wb.bits.replay.getOrElse(false.B) //Todo: && wb.bits.replayInst
895      blockWb := wbHasException || wbHasFlushPipe || wbHasReplayInst || wbTriggerActionIsDebugMode
896      robEntries(wbIdx).commitTrigger := !blockWb
897    }
898  }
899
900  // if the first uop of an instruction is valid , write writebackedCounter
901  val uopEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid)
902  val instEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid && req.bits.firstUop)
903  val enqNeedWriteRFSeq = io.enq.req.map(_.bits.needWriteRf)
904  val enqRobIdxSeq = io.enq.req.map(req => req.bits.robIdx.value)
905  val enqUopNumVec = VecInit(io.enq.req.map(req => req.bits.numUops))
906  val enqWBNumVec = VecInit(io.enq.req.map(req => req.bits.numWB))
907  val enqEliminatedMoveVec = VecInit(io.enq.req.map(req => req.bits.eliminatedMove))
908
909  private val enqWriteStdVec: Vec[Bool] = VecInit(io.enq.req.map {
910    req => FuType.isAMO(req.bits.fuType) || FuType.isStore(req.bits.fuType)
911  })
912  val fflags_wb = fflagsWBs
913  val vxsat_wb = vxsatWBs
914  for (i <- 0 until RobSize) {
915
916    val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === i.U)
917    val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
918    val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
919    val instCanEnqFlag = Cat(instCanEnqSeq).orR
920    val isFirstEnq = !robEntries(i).valid && instCanEnqFlag
921    val realDestEnqNum = PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map { case (writeFlag, valid) => writeFlag && valid })
922    when(isFirstEnq){
923      robEntries(i).realDestSize := realDestEnqNum
924    }.elsewhen(robEntries(i).valid && Cat(uopCanEnqSeq).orR){
925      robEntries(i).realDestSize := robEntries(i).realDestSize + realDestEnqNum
926    }
927    val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec)
928    val enqWBNum = PriorityMux(instCanEnqSeq, enqWBNumVec)
929    val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec)
930    val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec)
931
932    val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)
933    val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map { case (canWb, blockWb) => canWb && !blockWb }
934    val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U))
935    val wbCnt = Mux1H(canWbSeq, io.writebackNums.map(_.bits))
936
937    val canWbExceptionSeq = exceptionWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)
938    val needFlush = robEntries(i).needFlush
939    val needFlushWriteBack = Wire(Bool())
940    needFlushWriteBack := Mux1H(canWbExceptionSeq, io.writebackNeedFlush)
941    when(robEntries(i).valid){
942      needFlush := needFlush || needFlushWriteBack
943    }
944
945    when(robEntries(i).valid && (needFlush || needFlushWriteBack)) {
946      // exception flush
947      robEntries(i).uopNum := robEntries(i).uopNum - wbCnt
948      robEntries(i).stdWritebacked := true.B
949    }.elsewhen(!robEntries(i).valid && instCanEnqFlag) {
950      // enq set num of uops
951      robEntries(i).uopNum := enqWBNum
952      robEntries(i).stdWritebacked := Mux(enqWriteStd, false.B, true.B)
953    }.elsewhen(robEntries(i).valid) {
954      // update by writing back
955      robEntries(i).uopNum := robEntries(i).uopNum - wbCnt
956      assert(!(robEntries(i).uopNum - wbCnt > robEntries(i).uopNum), s"robEntries $i uopNum is overflow!")
957      when(canStdWbSeq.asUInt.orR) {
958        robEntries(i).stdWritebacked := true.B
959      }
960    }
961
962    val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && writeback.bits.wflags.getOrElse(false.B))
963    val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _)
964    when(isFirstEnq) {
965      robEntries(i).fflags := 0.U
966    }.elsewhen(fflagsRes.orR) {
967      robEntries(i).fflags := robEntries(i).fflags | fflagsRes
968    }
969
970    val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)
971    val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _)
972    when(isFirstEnq) {
973      robEntries(i).vxsat := 0.U
974    }.elsewhen(vxsatRes.orR) {
975      robEntries(i).vxsat := robEntries(i).vxsat | vxsatRes
976    }
977
978    // trace
979    val taken = branchWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && writeback.bits.redirect.get.bits.cfiUpdate.taken).reduce(_ || _)
980    val xret = csrWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && io.csr.isXRet).reduce(_ || _)
981
982    when(xret){
983      robEntries(i).traceBlockInPipe.itype := Itype.ExpIntReturn
984    }.elsewhen(Itype.isBranchType(robEntries(i).traceBlockInPipe.itype)){
985      // BranchType code(itype = 5) must be correctly replaced!
986      robEntries(i).traceBlockInPipe.itype := Mux(taken, Itype.Taken, Itype.NonTaken)
987    }
988  }
989
990  // begin update robBanksRdata
991  val robBanksRdata = VecInit(robBanksRdataThisLine ++ robBanksRdataNextLine)
992  val needUpdate = Wire(Vec(2 * CommitWidth, new RobEntryBundle))
993  needUpdate := VecInit(robBanksRdataThisLine ++ robBanksRdataNextLine)
994  val needUpdateRobIdx = robIdxThisLine ++ robIdxNextLine
995  for (i <- 0 until 2 * CommitWidth) {
996    val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === needUpdateRobIdx(i))
997    val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
998    val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
999    val instCanEnqFlag = Cat(instCanEnqSeq).orR
1000    val realDestEnqNum = PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map { case (writeFlag, valid) => writeFlag && valid })
1001    when(!needUpdate(i).valid && instCanEnqFlag) {
1002      needUpdate(i).realDestSize := realDestEnqNum
1003    }.elsewhen(needUpdate(i).valid && instCanEnqFlag) {
1004      needUpdate(i).realDestSize := robBanksRdata(i).realDestSize + realDestEnqNum
1005    }
1006    val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec)
1007    val enqWBNum = PriorityMux(instCanEnqSeq, enqWBNumVec)
1008    val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec)
1009    val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec)
1010
1011    val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i))
1012    val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map { case (canWb, blockWb) => canWb && !blockWb }
1013    val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i)))
1014    val wbCnt = Mux1H(canWbSeq, io.writebackNums.map(_.bits))
1015
1016    val canWbExceptionSeq = exceptionWBs.map(writeback => writeback.valid && (writeback.bits.robIdx.value === needUpdateRobIdx(i)))
1017    val needFlush = robBanksRdata(i).needFlush
1018    val needFlushWriteBack = Wire(Bool())
1019    needFlushWriteBack := Mux1H(canWbExceptionSeq, io.writebackNeedFlush)
1020    when(needUpdate(i).valid) {
1021      needUpdate(i).needFlush := needFlush || needFlushWriteBack
1022    }
1023
1024    when(needUpdate(i).valid && (needFlush || needFlushWriteBack)) {
1025      // exception flush
1026      needUpdate(i).uopNum := robBanksRdata(i).uopNum - wbCnt
1027      needUpdate(i).stdWritebacked := true.B
1028    }.elsewhen(!needUpdate(i).valid && instCanEnqFlag) {
1029      // enq set num of uops
1030      needUpdate(i).uopNum := enqWBNum
1031      needUpdate(i).stdWritebacked := Mux(enqWriteStd, false.B, true.B)
1032    }.elsewhen(needUpdate(i).valid) {
1033      // update by writing back
1034      needUpdate(i).uopNum := robBanksRdata(i).uopNum - wbCnt
1035      when(canStdWbSeq.asUInt.orR) {
1036        needUpdate(i).stdWritebacked := true.B
1037      }
1038    }
1039
1040    val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i) && writeback.bits.wflags.getOrElse(false.B))
1041    val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _)
1042    needUpdate(i).fflags := Mux(!robBanksRdata(i).valid && instCanEnqFlag, 0.U, robBanksRdata(i).fflags | fflagsRes)
1043
1044    val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i))
1045    val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _)
1046    needUpdate(i).vxsat := Mux(!robBanksRdata(i).valid && instCanEnqFlag, 0.U, robBanksRdata(i).vxsat | vxsatRes)
1047  }
1048  robBanksRdataThisLineUpdate := VecInit(needUpdate.take(8))
1049  robBanksRdataNextLineUpdate := VecInit(needUpdate.drop(8))
1050  // end update robBanksRdata
1051
1052  // interrupt_safe
1053  for (i <- 0 until RenameWidth) {
1054    // We RegNext the updates for better timing.
1055    // Note that instructions won't change the system's states in this cycle.
1056    when(RegNext(canEnqueue(i))) {
1057      // For now, we allow non-load-store instructions to trigger interrupts
1058      // For MMIO instructions, they should not trigger interrupts since they may
1059      // be sent to lower level before it writes back.
1060      // However, we cannot determine whether a load/store instruction is MMIO.
1061      // Thus, we don't allow load/store instructions to trigger an interrupt.
1062      // TODO: support non-MMIO load-store instructions to trigger interrupts
1063      val allow_interrupts = !CommitType.isLoadStore(io.enq.req(i).bits.commitType) && !FuType.isFence(io.enq.req(i).bits.fuType) && !FuType.isCsr(io.enq.req(i).bits.fuType)
1064      robEntries(RegEnable(allocatePtrVec(i).value, canEnqueue(i))).interrupt_safe := RegEnable(allow_interrupts, canEnqueue(i))
1065    }
1066  }
1067
1068  /**
1069   * read and write of data modules
1070   */
1071  val commitReadAddr_next = Mux(state_next === s_idle,
1072    VecInit(deqPtrVec_next.map(_.value)),
1073    VecInit(walkPtrVec_next.map(_.value))
1074  )
1075
1076  exceptionGen.io.redirect <> io.redirect
1077  exceptionGen.io.flush := io.flushOut.valid
1078
1079  val canEnqueueEG = VecInit(io.enq.req.map(req => req.valid && io.enq.canAccept))
1080  for (i <- 0 until RenameWidth) {
1081    exceptionGen.io.enq(i).valid := canEnqueueEG(i)
1082    exceptionGen.io.enq(i).bits.robIdx := io.enq.req(i).bits.robIdx
1083    exceptionGen.io.enq(i).bits.ftqPtr := io.enq.req(i).bits.ftqPtr
1084    exceptionGen.io.enq(i).bits.ftqOffset := io.enq.req(i).bits.ftqOffset
1085    exceptionGen.io.enq(i).bits.exceptionVec := ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec)
1086    exceptionGen.io.enq(i).bits.hasException := io.enq.req(i).bits.hasException
1087    exceptionGen.io.enq(i).bits.isFetchMalAddr := io.enq.req(i).bits.isFetchMalAddr
1088    exceptionGen.io.enq(i).bits.flushPipe := io.enq.req(i).bits.flushPipe
1089    exceptionGen.io.enq(i).bits.isVset := io.enq.req(i).bits.isVset
1090    exceptionGen.io.enq(i).bits.replayInst := false.B
1091    XSError(canEnqueue(i) && io.enq.req(i).bits.replayInst, "enq should not set replayInst")
1092    exceptionGen.io.enq(i).bits.singleStep := io.enq.req(i).bits.singleStep
1093    exceptionGen.io.enq(i).bits.crossPageIPFFix := io.enq.req(i).bits.crossPageIPFFix
1094    exceptionGen.io.enq(i).bits.trigger := io.enq.req(i).bits.trigger
1095    exceptionGen.io.enq(i).bits.vstartEn := false.B //DontCare
1096    exceptionGen.io.enq(i).bits.vstart := 0.U //DontCare
1097  }
1098
1099  println(s"ExceptionGen:")
1100  println(s"num of exceptions: ${params.numException}")
1101  require(exceptionWBs.length == exceptionGen.io.wb.length,
1102    f"exceptionWBs.length: ${exceptionWBs.length}, " +
1103      f"exceptionGen.io.wb.length: ${exceptionGen.io.wb.length}")
1104  for (((wb, exc_wb), i) <- exceptionWBs.zip(exceptionGen.io.wb).zipWithIndex) {
1105    exc_wb.valid       := wb.valid
1106    exc_wb.bits.robIdx := wb.bits.robIdx
1107    // only enq inst use ftqPtr to read gpa
1108    exc_wb.bits.ftqPtr          := 0.U.asTypeOf(exc_wb.bits.ftqPtr)
1109    exc_wb.bits.ftqOffset       := 0.U.asTypeOf(exc_wb.bits.ftqOffset)
1110    exc_wb.bits.exceptionVec    := wb.bits.exceptionVec.get
1111    exc_wb.bits.hasException    := wb.bits.exceptionVec.get.asUInt.orR // Todo: use io.writebackNeedFlush(i) instead
1112    exc_wb.bits.isFetchMalAddr  := false.B
1113    exc_wb.bits.flushPipe       := wb.bits.flushPipe.getOrElse(false.B)
1114    exc_wb.bits.isVset          := false.B
1115    exc_wb.bits.replayInst      := wb.bits.replay.getOrElse(false.B)
1116    exc_wb.bits.singleStep      := false.B
1117    exc_wb.bits.crossPageIPFFix := false.B
1118    // TODO: make trigger configurable
1119    val trigger = wb.bits.trigger.getOrElse(TriggerAction.None).asTypeOf(exc_wb.bits.trigger)
1120    exc_wb.bits.trigger := trigger
1121    exc_wb.bits.vstartEn := false.B //wb.bits.vstartEn.getOrElse(false.B) // todo need add vstart in ExuOutput
1122    exc_wb.bits.vstart := 0.U //wb.bits.vstart.getOrElse(0.U)
1123    //    println(s"  [$i] ${configs.map(_.name)}: exception ${exceptionCases(i)}, " +
1124    //      s"flushPipe ${configs.exists(_.flushPipe)}, " +
1125    //      s"replayInst ${configs.exists(_.replayInst)}")
1126  }
1127
1128  fflagsDataRead := (0 until CommitWidth).map(i => robEntries(deqPtrVec(i).value).fflags)
1129  vxsatDataRead := (0 until CommitWidth).map(i => robEntries(deqPtrVec(i).value).vxsat)
1130
1131  val isCommit = io.commits.isCommit
1132  val isCommitReg = GatedValidRegNext(io.commits.isCommit)
1133  val instrCntReg = RegInit(0.U(64.W))
1134  val fuseCommitCnt = PopCount(io.commits.commitValid.zip(io.commits.info).map { case (v, i) => RegEnable(v && CommitType.isFused(i.commitType), isCommit) })
1135  val trueCommitCnt = RegEnable(io.commits.commitValid.zip(io.commits.info).map { case (v, i) => Mux(v, i.instrSize, 0.U) }.reduce(_ +& _), isCommit) +& fuseCommitCnt
1136  val retireCounter = Mux(isCommitReg, trueCommitCnt, 0.U)
1137  val instrCnt = instrCntReg + retireCounter
1138  when(isCommitReg){
1139    instrCntReg := instrCnt
1140  }
1141  io.csr.perfinfo.retiredInstr := retireCounter
1142  io.robFull := !allowEnqueue
1143  io.headNotReady := commit_vDeqGroup.head && !commit_wDeqGroup.head
1144
1145  /**
1146   * debug info
1147   */
1148  XSDebug(p"enqPtr ${enqPtr} deqPtr ${deqPtr}\n")
1149  XSDebug("")
1150  XSError(isBefore(enqPtr, deqPtr) && !isFull(enqPtr, deqPtr), "\ndeqPtr is older than enqPtr!\n")
1151  for (i <- 0 until RobSize) {
1152    XSDebug(false, !robEntries(i).valid, "-")
1153    XSDebug(false, robEntries(i).valid && robEntries(i).isWritebacked, "w")
1154    XSDebug(false, robEntries(i).valid && !robEntries(i).isWritebacked, "v")
1155  }
1156  XSDebug(false, true.B, "\n")
1157
1158  for (i <- 0 until RobSize) {
1159    if (i % 4 == 0) XSDebug("")
1160    XSDebug(false, true.B, "%x ", debug_microOp(i).pc)
1161    XSDebug(false, !robEntries(i).valid, "- ")
1162    XSDebug(false, robEntries(i).valid && robEntries(i).isWritebacked, "w ")
1163    XSDebug(false, robEntries(i).valid && !robEntries(i).isWritebacked, "v ")
1164    if (i % 4 == 3) XSDebug(false, true.B, "\n")
1165  }
1166
1167  def ifCommit(counter: UInt): UInt = Mux(isCommit, counter, 0.U)
1168
1169  def ifCommitReg(counter: UInt): UInt = Mux(isCommitReg, counter, 0.U)
1170
1171  val commitDebugUop = deqPtrVec.map(_.value).map(debug_microOp(_))
1172  XSPerfAccumulate("clock_cycle", 1.U)
1173  QueuePerf(RobSize, numValidEntries, numValidEntries === RobSize.U)
1174  XSPerfAccumulate("commitUop", ifCommit(commitCnt))
1175  XSPerfAccumulate("commitInstr", ifCommitReg(trueCommitCnt))
1176  XSPerfRolling("ipc", ifCommitReg(trueCommitCnt), 1000, clock, reset)
1177  XSPerfRolling("cpi", perfCnt = 1.U /*Cycle*/ , eventTrigger = ifCommitReg(trueCommitCnt), granularity = 1000, clock, reset)
1178  val commitIsMove = commitInfo.map(_.isMove)
1179  XSPerfAccumulate("commitInstrMove", ifCommit(PopCount(io.commits.commitValid.zip(commitIsMove).map { case (v, m) => v && m })))
1180  val commitMoveElim = commitDebugUop.map(_.debugInfo.eliminatedMove)
1181  XSPerfAccumulate("commitInstrMoveElim", ifCommit(PopCount(io.commits.commitValid zip commitMoveElim map { case (v, e) => v && e })))
1182  XSPerfAccumulate("commitInstrFused", ifCommitReg(fuseCommitCnt))
1183  val commitIsLoad = io.commits.info.map(_.commitType).map(_ === CommitType.LOAD)
1184  val commitLoadValid = io.commits.commitValid.zip(commitIsLoad).map { case (v, t) => v && t }
1185  XSPerfAccumulate("commitInstrLoad", ifCommit(PopCount(commitLoadValid)))
1186  val commitIsBranch = io.commits.info.map(_.commitType).map(_ === CommitType.BRANCH)
1187  val commitBranchValid = io.commits.commitValid.zip(commitIsBranch).map { case (v, t) => v && t }
1188  XSPerfAccumulate("commitInstrBranch", ifCommit(PopCount(commitBranchValid)))
1189  val commitLoadWaitBit = commitInfo.map(_.loadWaitBit)
1190  XSPerfAccumulate("commitInstrLoadWait", ifCommit(PopCount(commitLoadValid.zip(commitLoadWaitBit).map { case (v, w) => v && w })))
1191  val commitIsStore = io.commits.info.map(_.commitType).map(_ === CommitType.STORE)
1192  XSPerfAccumulate("commitInstrStore", ifCommit(PopCount(io.commits.commitValid.zip(commitIsStore).map { case (v, t) => v && t })))
1193  XSPerfAccumulate("writeback", PopCount((0 until RobSize).map(i => robEntries(i).valid && robEntries(i).isWritebacked)))
1194  // XSPerfAccumulate("enqInstr", PopCount(io.dp1Req.map(_.fire)))
1195  // XSPerfAccumulate("d2rVnR", PopCount(io.dp1Req.map(p => p.valid && !p.ready)))
1196  XSPerfAccumulate("walkInstr", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U))
1197  XSPerfAccumulate("walkCycleTotal", state === s_walk)
1198  XSPerfAccumulate("waitRabWalkEnd", state === s_walk && walkFinished && !rab.io.status.walkEnd)
1199  private val walkCycle = RegInit(0.U(8.W))
1200  private val waitRabWalkCycle = RegInit(0.U(8.W))
1201  walkCycle := Mux(io.redirect.valid, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U))
1202  waitRabWalkCycle := Mux(state === s_walk && walkFinished, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U))
1203
1204  XSPerfHistogram("walkRobCycleHist", walkCycle, state === s_walk && walkFinished, 0, 32)
1205  XSPerfHistogram("walkRabExtraCycleHist", waitRabWalkCycle, state === s_walk && walkFinished && rab.io.status.walkEnd, 0, 32)
1206  XSPerfHistogram("walkTotalCycleHist", walkCycle, state === s_walk && state_next === s_idle, 0, 32)
1207
1208  private val deqNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).isWritebacked
1209  private val deqStdNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).stdWritebacked
1210  private val deqUopNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).isUopWritebacked
1211  private val deqHeadInfo = debug_microOp(deqPtr.value)
1212  val deqUopCommitType = debug_microOp(deqPtr.value).commitType
1213
1214  XSPerfAccumulate("waitAluCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.alu.U)
1215  XSPerfAccumulate("waitMulCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.mul.U)
1216  XSPerfAccumulate("waitDivCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.div.U)
1217  XSPerfAccumulate("waitBrhCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.brh.U)
1218  XSPerfAccumulate("waitJmpCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.jmp.U)
1219  XSPerfAccumulate("waitCsrCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.csr.U)
1220  XSPerfAccumulate("waitFenCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.fence.U)
1221  XSPerfAccumulate("waitBkuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.bku.U)
1222  XSPerfAccumulate("waitLduCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.ldu.U)
1223  XSPerfAccumulate("waitStuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.stu.U)
1224  XSPerfAccumulate("waitStaCycle", deqUopNotWritebacked && deqHeadInfo.fuType === FuType.stu.U)
1225  XSPerfAccumulate("waitStdCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.stu.U)
1226  XSPerfAccumulate("waitAtmCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.mou.U)
1227
1228  XSPerfAccumulate("waitVfaluCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfalu.U)
1229  XSPerfAccumulate("waitVfmaCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfma.U)
1230  XSPerfAccumulate("waitVfdivCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfdiv.U)
1231
1232  val vfalufuop = Seq(VfaluType.vfadd, VfaluType.vfwadd, VfaluType.vfwadd_w, VfaluType.vfsub, VfaluType.vfwsub, VfaluType.vfwsub_w, VfaluType.vfmin, VfaluType.vfmax,
1233    VfaluType.vfmerge, VfaluType.vfmv, VfaluType.vfsgnj, VfaluType.vfsgnjn, VfaluType.vfsgnjx, VfaluType.vfeq, VfaluType.vfne, VfaluType.vflt, VfaluType.vfle, VfaluType.vfgt,
1234    VfaluType.vfge, VfaluType.vfclass, VfaluType.vfmv_f_s, VfaluType.vfmv_s_f, VfaluType.vfredusum, VfaluType.vfredmax, VfaluType.vfredmin, VfaluType.vfredosum, VfaluType.vfwredosum)
1235
1236  vfalufuop.zipWithIndex.map{
1237    case(fuoptype,i) =>  XSPerfAccumulate(s"waitVfalu_${i}Cycle", deqStdNotWritebacked && deqHeadInfo.fuOpType === fuoptype && deqHeadInfo.fuType === FuType.vfalu.U)
1238  }
1239
1240
1241
1242  XSPerfAccumulate("waitNormalCycle", deqNotWritebacked && deqUopCommitType === CommitType.NORMAL)
1243  XSPerfAccumulate("waitBranchCycle", deqNotWritebacked && deqUopCommitType === CommitType.BRANCH)
1244  XSPerfAccumulate("waitLoadCycle", deqNotWritebacked && deqUopCommitType === CommitType.LOAD)
1245  XSPerfAccumulate("waitStoreCycle", deqNotWritebacked && deqUopCommitType === CommitType.STORE)
1246  XSPerfAccumulate("robHeadPC", io.commits.info(0).debug_pc.getOrElse(0.U))
1247  XSPerfAccumulate("commitCompressCntAll", PopCount(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.instrSize > 1.U }))
1248  (2 to RenameWidth).foreach(i =>
1249    XSPerfAccumulate(s"commitCompressCnt${i}", PopCount(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.instrSize === i.U }))
1250  )
1251  XSPerfAccumulate("compressSize", io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => Mux(io.commits.isCommit && valid && info.instrSize > 1.U, info.instrSize, 0.U) }.reduce(_ +& _))
1252  val dispatchLatency = commitDebugUop.map(uop => uop.debugInfo.dispatchTime - uop.debugInfo.renameTime)
1253  val enqRsLatency = commitDebugUop.map(uop => uop.debugInfo.enqRsTime - uop.debugInfo.dispatchTime)
1254  val selectLatency = commitDebugUop.map(uop => uop.debugInfo.selectTime - uop.debugInfo.enqRsTime)
1255  val issueLatency = commitDebugUop.map(uop => uop.debugInfo.issueTime - uop.debugInfo.selectTime)
1256  val executeLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.issueTime)
1257  val rsFuLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.enqRsTime)
1258  val commitLatency = commitDebugUop.map(uop => timer - uop.debugInfo.writebackTime)
1259
1260  def latencySum(cond: Seq[Bool], latency: Seq[UInt]): UInt = {
1261    cond.zip(latency).map(x => Mux(x._1, x._2, 0.U)).reduce(_ +& _)
1262  }
1263
1264  for (fuType <- FuType.functionNameMap.keys) {
1265    val fuName = FuType.functionNameMap(fuType)
1266    val commitIsFuType = io.commits.commitValid.zip(commitDebugUop).map(x => x._1 && x._2.fuType === fuType.U)
1267    XSPerfRolling(s"ipc_futype_${fuName}", ifCommit(PopCount(commitIsFuType)), 1000, clock, reset)
1268    XSPerfAccumulate(s"${fuName}_instr_cnt", ifCommit(PopCount(commitIsFuType)))
1269    XSPerfAccumulate(s"${fuName}_latency_dispatch", ifCommit(latencySum(commitIsFuType, dispatchLatency)))
1270    XSPerfAccumulate(s"${fuName}_latency_enq_rs", ifCommit(latencySum(commitIsFuType, enqRsLatency)))
1271    XSPerfAccumulate(s"${fuName}_latency_select", ifCommit(latencySum(commitIsFuType, selectLatency)))
1272    XSPerfAccumulate(s"${fuName}_latency_issue", ifCommit(latencySum(commitIsFuType, issueLatency)))
1273    XSPerfAccumulate(s"${fuName}_latency_execute", ifCommit(latencySum(commitIsFuType, executeLatency)))
1274    XSPerfAccumulate(s"${fuName}_latency_enq_rs_execute", ifCommit(latencySum(commitIsFuType, rsFuLatency)))
1275    XSPerfAccumulate(s"${fuName}_latency_commit", ifCommit(latencySum(commitIsFuType, commitLatency)))
1276  }
1277  XSPerfAccumulate(s"redirect_use_snapshot", io.redirect.valid && io.snpt.useSnpt)
1278
1279  // top-down info
1280  io.debugTopDown.toCore.robHeadVaddr.valid := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_valid
1281  io.debugTopDown.toCore.robHeadVaddr.bits := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_bits
1282  io.debugTopDown.toCore.robHeadPaddr.valid := debug_lsTopdownInfo(deqPtr.value).s2.paddr_valid
1283  io.debugTopDown.toCore.robHeadPaddr.bits := debug_lsTopdownInfo(deqPtr.value).s2.paddr_bits
1284  io.debugTopDown.toDispatch.robTrueCommit := ifCommitReg(trueCommitCnt)
1285  io.debugTopDown.toDispatch.robHeadLsIssue := debug_lsIssue(deqPtr.value)
1286  io.debugTopDown.robHeadLqIdx.valid := debug_lqIdxValid(deqPtr.value)
1287  io.debugTopDown.robHeadLqIdx.bits := debug_microOp(deqPtr.value).lqIdx
1288
1289  // rolling
1290  io.debugRolling.robTrueCommit := ifCommitReg(trueCommitCnt)
1291
1292  /**
1293   * DataBase info:
1294   * log trigger is at writeback valid
1295   * */
1296  if (!env.FPGAPlatform) {
1297    val instTableName = "InstTable" + p(XSCoreParamsKey).HartId.toString
1298    val instSiteName = "Rob" + p(XSCoreParamsKey).HartId.toString
1299    val debug_instTable = ChiselDB.createTable(instTableName, new InstInfoEntry)
1300    for (wb <- exuWBs) {
1301      when(wb.valid) {
1302        val debug_instData = Wire(new InstInfoEntry)
1303        val idx = wb.bits.robIdx.value
1304        debug_instData.robIdx := idx
1305        debug_instData.dvaddr := wb.bits.debug.vaddr
1306        debug_instData.dpaddr := wb.bits.debug.paddr
1307        debug_instData.issueTime := wb.bits.debugInfo.issueTime
1308        debug_instData.writebackTime := wb.bits.debugInfo.writebackTime
1309        debug_instData.dispatchLatency := wb.bits.debugInfo.dispatchTime - wb.bits.debugInfo.renameTime
1310        debug_instData.enqRsLatency := wb.bits.debugInfo.enqRsTime - wb.bits.debugInfo.dispatchTime
1311        debug_instData.selectLatency := wb.bits.debugInfo.selectTime - wb.bits.debugInfo.enqRsTime
1312        debug_instData.issueLatency := wb.bits.debugInfo.issueTime - wb.bits.debugInfo.selectTime
1313        debug_instData.executeLatency := wb.bits.debugInfo.writebackTime - wb.bits.debugInfo.issueTime
1314        debug_instData.rsFuLatency := wb.bits.debugInfo.writebackTime - wb.bits.debugInfo.enqRsTime
1315        debug_instData.tlbLatency := wb.bits.debugInfo.tlbRespTime - wb.bits.debugInfo.tlbFirstReqTime
1316        debug_instData.exceptType := Cat(wb.bits.exceptionVec.getOrElse(ExceptionVec(false.B)))
1317        debug_instData.lsInfo := debug_lsInfo(idx)
1318        // debug_instData.globalID := wb.bits.uop.ctrl.debug_globalID
1319        // debug_instData.instType := wb.bits.uop.ctrl.fuType
1320        // debug_instData.ivaddr := wb.bits.uop.cf.pc
1321        // debug_instData.mdpInfo.ssid := wb.bits.uop.cf.ssid
1322        // debug_instData.mdpInfo.waitAllStore := wb.bits.uop.cf.loadWaitStrict && wb.bits.uop.cf.loadWaitBit
1323        debug_instTable.log(
1324          data = debug_instData,
1325          en = wb.valid,
1326          site = instSiteName,
1327          clock = clock,
1328          reset = reset
1329        )
1330      }
1331    }
1332  }
1333
1334
1335  //difftest signals
1336  val firstValidCommit = (deqPtr + PriorityMux(io.commits.commitValid, VecInit(List.tabulate(CommitWidth)(_.U(log2Up(CommitWidth).W))))).value
1337
1338  val wdata = Wire(Vec(CommitWidth, UInt(XLEN.W)))
1339  val wpc = Wire(Vec(CommitWidth, UInt(XLEN.W)))
1340
1341  for (i <- 0 until CommitWidth) {
1342    val idx = deqPtrVec(i).value
1343    wdata(i) := debug_exuData(idx)
1344    wpc(i) := SignExt(commitDebugUop(i).pc, XLEN)
1345  }
1346
1347  if (env.EnableDifftest || env.AlwaysBasicDiff) {
1348    // These are the structures used by difftest only and should be optimized after synthesis.
1349    val dt_eliminatedMove = Mem(RobSize, Bool())
1350    val dt_isRVC = Mem(RobSize, Bool())
1351    val dt_exuDebug = Reg(Vec(RobSize, new DebugBundle))
1352    for (i <- 0 until RenameWidth) {
1353      when(canEnqueue(i)) {
1354        dt_eliminatedMove(allocatePtrVec(i).value) := io.enq.req(i).bits.eliminatedMove
1355        dt_isRVC(allocatePtrVec(i).value) := io.enq.req(i).bits.preDecodeInfo.isRVC
1356      }
1357    }
1358    for (wb <- exuWBs) {
1359      when(wb.valid) {
1360        val wbIdx = wb.bits.robIdx.value
1361        dt_exuDebug(wbIdx) := wb.bits.debug
1362      }
1363    }
1364    // Always instantiate basic difftest modules.
1365    for (i <- 0 until CommitWidth) {
1366      val uop = commitDebugUop(i)
1367      val commitInfo = io.commits.info(i)
1368      val ptr = deqPtrVec(i).value
1369      val exuOut = dt_exuDebug(ptr)
1370      val eliminatedMove = dt_eliminatedMove(ptr)
1371      val isRVC = dt_isRVC(ptr)
1372
1373      val difftest = DifftestModule(new DiffInstrCommit(MaxPhyPregs), delay = 3, dontCare = true)
1374      val dt_skip = Mux(eliminatedMove, false.B, exuOut.isMMIO || exuOut.isPerfCnt)
1375      difftest.coreid := io.hartId
1376      difftest.index := i.U
1377      difftest.valid := io.commits.commitValid(i) && io.commits.isCommit
1378      difftest.skip := dt_skip
1379      difftest.isRVC := isRVC
1380      difftest.rfwen := io.commits.commitValid(i) && commitInfo.rfWen && commitInfo.debug_ldest.get =/= 0.U
1381      difftest.fpwen := io.commits.commitValid(i) && uop.fpWen
1382      difftest.wpdest := commitInfo.debug_pdest.get
1383      difftest.wdest := commitInfo.debug_ldest.get
1384      difftest.nFused := CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize - 1.U
1385      when(difftest.valid) {
1386        assert(CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize >= 1.U)
1387      }
1388      if (env.EnableDifftest) {
1389        val uop = commitDebugUop(i)
1390        difftest.pc := SignExt(uop.pc, XLEN)
1391        difftest.instr := uop.instr
1392        difftest.robIdx := ZeroExt(ptr, 10)
1393        difftest.lqIdx := ZeroExt(uop.lqIdx.value, 7)
1394        difftest.sqIdx := ZeroExt(uop.sqIdx.value, 7)
1395        difftest.isLoad := io.commits.info(i).commitType === CommitType.LOAD
1396        difftest.isStore := io.commits.info(i).commitType === CommitType.STORE
1397        // Check LoadEvent only when isAmo or isLoad and skip MMIO
1398        val difftestLoadEvent = DifftestModule(new DiffLoadEvent, delay = 3)
1399        difftestLoadEvent.coreid := io.hartId
1400        difftestLoadEvent.index := i.U
1401        val loadCheck = (FuType.isAMO(uop.fuType) || FuType.isLoad(uop.fuType)) && !dt_skip
1402        difftestLoadEvent.valid    := io.commits.commitValid(i) && io.commits.isCommit && loadCheck
1403        difftestLoadEvent.paddr    := exuOut.paddr
1404        difftestLoadEvent.opType   := uop.fuOpType
1405        difftestLoadEvent.isAtomic := FuType.isAMO(uop.fuType)
1406        difftestLoadEvent.isLoad   := FuType.isLoad(uop.fuType)
1407      }
1408    }
1409  }
1410
1411  if (env.EnableDifftest || env.AlwaysBasicDiff) {
1412    val dt_isXSTrap = Mem(RobSize, Bool())
1413    for (i <- 0 until RenameWidth) {
1414      when(canEnqueue(i)) {
1415        dt_isXSTrap(allocatePtrVec(i).value) := io.enq.req(i).bits.isXSTrap
1416      }
1417    }
1418    val trapVec = io.commits.commitValid.zip(deqPtrVec).map { case (v, d) =>
1419      io.commits.isCommit && v && dt_isXSTrap(d.value)
1420    }
1421    val hitTrap = trapVec.reduce(_ || _)
1422    val difftest = DifftestModule(new DiffTrapEvent, dontCare = true)
1423    difftest.coreid := io.hartId
1424    difftest.hasTrap := hitTrap
1425    difftest.cycleCnt := timer
1426    difftest.instrCnt := instrCnt
1427    difftest.hasWFI := hasWFI
1428
1429    if (env.EnableDifftest) {
1430      val trapCode = PriorityMux(wdata.zip(trapVec).map(x => x._2 -> x._1))
1431      val trapPC = SignExt(PriorityMux(wpc.zip(trapVec).map(x => x._2 -> x._1)), XLEN)
1432      difftest.code := trapCode
1433      difftest.pc := trapPC
1434    }
1435  }
1436
1437  val commitMoveVec = VecInit(io.commits.commitValid.zip(commitIsMove).map { case (v, m) => v && m })
1438  val commitLoadVec = VecInit(commitLoadValid)
1439  val commitBranchVec = VecInit(commitBranchValid)
1440  val commitLoadWaitVec = VecInit(commitLoadValid.zip(commitLoadWaitBit).map { case (v, w) => v && w })
1441  val commitStoreVec = VecInit(io.commits.commitValid.zip(commitIsStore).map { case (v, t) => v && t })
1442  val perfEvents = Seq(
1443    ("rob_interrupt_num      ", io.flushOut.valid && intrEnable),
1444    ("rob_exception_num      ", io.flushOut.valid && deqHasException),
1445    ("rob_flush_pipe_num     ", io.flushOut.valid && isFlushPipe),
1446    ("rob_replay_inst_num    ", io.flushOut.valid && isFlushPipe && deqHasReplayInst),
1447    ("rob_commitUop          ", ifCommit(commitCnt)),
1448    ("rob_commitInstr        ", ifCommitReg(trueCommitCnt)),
1449    ("rob_commitInstrMove    ", ifCommitReg(PopCount(RegEnable(commitMoveVec, isCommit)))),
1450    ("rob_commitInstrFused   ", ifCommitReg(fuseCommitCnt)),
1451    ("rob_commitInstrLoad    ", ifCommitReg(PopCount(RegEnable(commitLoadVec, isCommit)))),
1452    ("rob_commitInstrBranch  ", ifCommitReg(PopCount(RegEnable(commitBranchVec, isCommit)))),
1453    ("rob_commitInstrLoadWait", ifCommitReg(PopCount(RegEnable(commitLoadWaitVec, isCommit)))),
1454    ("rob_commitInstrStore   ", ifCommitReg(PopCount(RegEnable(commitStoreVec, isCommit)))),
1455    ("rob_walkInstr          ", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U)),
1456    ("rob_walkCycle          ", (state === s_walk)),
1457    ("rob_1_4_valid          ", numValidEntries <= (RobSize / 4).U),
1458    ("rob_2_4_valid          ", numValidEntries > (RobSize / 4).U && numValidEntries <= (RobSize / 2).U),
1459    ("rob_3_4_valid          ", numValidEntries > (RobSize / 2).U && numValidEntries <= (RobSize * 3 / 4).U),
1460    ("rob_4_4_valid          ", numValidEntries > (RobSize * 3 / 4).U),
1461  )
1462  generatePerfEvent()
1463
1464  // dontTouch for debug
1465  if (backendParams.debugEn) {
1466    dontTouch(enqPtrVec)
1467    dontTouch(deqPtrVec)
1468    dontTouch(robEntries)
1469    dontTouch(robDeqGroup)
1470    dontTouch(robBanks)
1471    dontTouch(robBanksRaddrThisLine)
1472    dontTouch(robBanksRaddrNextLine)
1473    dontTouch(robBanksRdataThisLine)
1474    dontTouch(robBanksRdataNextLine)
1475    dontTouch(robBanksRdataThisLineUpdate)
1476    dontTouch(robBanksRdataNextLineUpdate)
1477    dontTouch(needUpdate)
1478    val exceptionWBsVec = MixedVecInit(exceptionWBs)
1479    dontTouch(exceptionWBsVec)
1480    dontTouch(commit_wDeqGroup)
1481    dontTouch(commit_vDeqGroup)
1482    dontTouch(commitSizeSumSeq)
1483    dontTouch(walkSizeSumSeq)
1484    dontTouch(commitSizeSumCond)
1485    dontTouch(walkSizeSumCond)
1486    dontTouch(commitSizeSum)
1487    dontTouch(walkSizeSum)
1488    dontTouch(realDestSizeSeq)
1489    dontTouch(walkDestSizeSeq)
1490    dontTouch(io.commits)
1491    dontTouch(commitIsVTypeVec)
1492    dontTouch(walkIsVTypeVec)
1493    dontTouch(commitValidThisLine)
1494    dontTouch(commitReadAddr_next)
1495    dontTouch(donotNeedWalk)
1496    dontTouch(walkPtrVec_next)
1497    dontTouch(walkPtrVec)
1498    dontTouch(deqPtrVec_next)
1499    dontTouch(deqPtrVecForWalk)
1500    dontTouch(snapPtrReadBank)
1501    dontTouch(snapPtrVecForWalk)
1502    dontTouch(shouldWalkVec)
1503    dontTouch(walkFinished)
1504    dontTouch(changeBankAddrToDeqPtr)
1505  }
1506  if (env.EnableDifftest) {
1507    io.commits.info.map(info => dontTouch(info.debug_pc.get))
1508  }
1509}
1510