1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.backend.rob 18 19import org.chipsalliance.cde.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import difftest._ 23import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 24import utility._ 25import utils._ 26import xiangshan._ 27import xiangshan.backend.GPAMemEntry 28import xiangshan.backend.BackendParams 29import xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput} 30import xiangshan.backend.fu.{FuConfig, FuType} 31import xiangshan.frontend.FtqPtr 32import xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr} 33import xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput} 34import xiangshan.backend.ctrlblock.{DebugLSIO, DebugLsInfo, LsTopdownInfo} 35import xiangshan.backend.fu.vector.Bundles.VType 36import xiangshan.backend.rename.SnapshotGenerator 37import yunsuan.VfaluType 38import xiangshan.backend.rob.RobBundles._ 39import xiangshan.backend.trace._ 40import chisel3.experimental.BundleLiterals._ 41 42class Rob(params: BackendParams)(implicit p: Parameters) extends LazyModule with HasXSParameter { 43 override def shouldBeInlined: Boolean = false 44 45 lazy val module = new RobImp(this)(p, params) 46} 47 48class RobImp(override val wrapper: Rob)(implicit p: Parameters, params: BackendParams) extends LazyModuleImp(wrapper) 49 with HasXSParameter with HasCircularQueuePtrHelper with HasPerfEvents { 50 51 private val LduCnt = params.LduCnt 52 private val StaCnt = params.StaCnt 53 private val HyuCnt = params.HyuCnt 54 55 val io = IO(new Bundle() { 56 val hartId = Input(UInt(hartIdLen.W)) 57 val redirect = Input(Valid(new Redirect)) 58 val enq = new RobEnqIO 59 val flushOut = ValidIO(new Redirect) 60 val exception = ValidIO(new ExceptionInfo) 61 // exu + brq 62 val writeback: MixedVec[ValidIO[ExuOutput]] = Flipped(params.genWrite2CtrlBundles) 63 val exuWriteback: MixedVec[ValidIO[ExuOutput]] = Flipped(params.genWrite2CtrlBundles) 64 val writebackNums = Flipped(Vec(writeback.size - params.StdCnt, ValidIO(UInt(writeback.size.U.getWidth.W)))) 65 val writebackNeedFlush = Input(Vec(params.allExuParams.filter(_.needExceptionGen).length, Bool())) 66 val commits = Output(new RobCommitIO) 67 val rabCommits = Output(new RabCommitIO) 68 val diffCommits = if (backendParams.basicDebugEn) Some(Output(new DiffCommitIO)) else None 69 val isVsetFlushPipe = Output(Bool()) 70 val lsq = new RobLsqIO 71 val robDeqPtr = Output(new RobPtr) 72 val csr = new RobCSRIO 73 val snpt = Input(new SnapshotPort) 74 val robFull = Output(Bool()) 75 val headNotReady = Output(Bool()) 76 val cpu_halt = Output(Bool()) 77 val wfi_enable = Input(Bool()) 78 val toDecode = new Bundle { 79 val isResumeVType = Output(Bool()) 80 val walkVType = ValidIO(VType()) 81 val commitVType = new Bundle { 82 val vtype = ValidIO(VType()) 83 val hasVsetvl = Output(Bool()) 84 } 85 } 86 val readGPAMemAddr = ValidIO(new Bundle { 87 val ftqPtr = new FtqPtr() 88 val ftqOffset = UInt(log2Up(PredictWidth).W) 89 }) 90 val readGPAMemData = Input(new GPAMemEntry) 91 val vstartIsZero = Input(Bool()) 92 93 val debug_ls = Flipped(new DebugLSIO) 94 val debugRobHead = Output(new DynInst) 95 val debugEnqLsq = Input(new LsqEnqIO) 96 val debugHeadLsIssue = Input(Bool()) 97 val lsTopdownInfo = Vec(LduCnt + HyuCnt, Input(new LsTopdownInfo)) 98 val debugTopDown = new Bundle { 99 val toCore = new RobCoreTopDownIO 100 val toDispatch = new RobDispatchTopDownIO 101 val robHeadLqIdx = Valid(new LqPtr) 102 } 103 val debugRolling = new RobDebugRollingIO 104 }) 105 106 val exuWBs: Seq[ValidIO[ExuOutput]] = io.exuWriteback.filter(!_.bits.params.hasStdFu).toSeq 107 val stdWBs: Seq[ValidIO[ExuOutput]] = io.exuWriteback.filter(_.bits.params.hasStdFu).toSeq 108 val fflagsWBs = io.exuWriteback.filter(x => x.bits.fflags.nonEmpty).toSeq 109 val exceptionWBs = io.writeback.filter(x => x.bits.exceptionVec.nonEmpty).toSeq 110 val redirectWBs = io.writeback.filter(x => x.bits.redirect.nonEmpty).toSeq 111 val vxsatWBs = io.exuWriteback.filter(x => x.bits.vxsat.nonEmpty).toSeq 112 val branchWBs = io.exuWriteback.filter(_.bits.params.hasBrhFu).toSeq 113 val csrWBs = io.exuWriteback.filter(x => x.bits.params.hasCSR).toSeq 114 115 val numExuWbPorts = exuWBs.length 116 val numStdWbPorts = stdWBs.length 117 val bankAddrWidth = log2Up(CommitWidth) 118 119 println(s"Rob: size $RobSize, numExuWbPorts: $numExuWbPorts, numStdWbPorts: $numStdWbPorts, commitwidth: $CommitWidth") 120 121 val rab = Module(new RenameBuffer(RabSize)) 122 val vtypeBuffer = Module(new VTypeBuffer(VTypeBufferSize)) 123 val bankNum = 8 124 assert(RobSize % bankNum == 0, "RobSize % bankNum must be 0") 125 val robEntries = RegInit(VecInit.fill(RobSize)((new RobEntryBundle).Lit(_.valid -> false.B))) 126 // pointers 127 // For enqueue ptr, we don't duplicate it since only enqueue needs it. 128 val enqPtrVec = Wire(Vec(RenameWidth, new RobPtr)) 129 val deqPtrVec = Wire(Vec(CommitWidth, new RobPtr)) 130 val walkPtrVec = Reg(Vec(CommitWidth, new RobPtr)) 131 val walkPtrTrue = Reg(new RobPtr) 132 val lastWalkPtr = Reg(new RobPtr) 133 val allowEnqueue = RegInit(true.B) 134 135 /** 136 * Enqueue (from dispatch) 137 */ 138 // special cases 139 val hasBlockBackward = RegInit(false.B) 140 val hasWaitForward = RegInit(false.B) 141 val doingSvinval = RegInit(false.B) 142 val enqPtr = enqPtrVec(0) 143 val deqPtr = deqPtrVec(0) 144 val walkPtr = walkPtrVec(0) 145 val allocatePtrVec = VecInit((0 until RenameWidth).map(i => enqPtrVec(PopCount(io.enq.req.take(i).map(req => req.valid && req.bits.firstUop))))) 146 io.enq.canAccept := allowEnqueue && !hasBlockBackward && rab.io.canEnq && vtypeBuffer.io.canEnq 147 io.enq.resp := allocatePtrVec 148 val canEnqueue = VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop && io.enq.canAccept)) 149 val timer = GTimer() 150 // robEntries enqueue 151 for (i <- 0 until RobSize) { 152 val enqOH = VecInit(canEnqueue.zip(allocatePtrVec.map(_.value === i.U)).map(x => x._1 && x._2)) 153 assert(PopCount(enqOH) < 2.U, s"robEntries$i enqOH is not one hot") 154 when(enqOH.asUInt.orR && !io.redirect.valid){ 155 connectEnq(robEntries(i), Mux1H(enqOH, io.enq.req.map(_.bits))) 156 } 157 } 158 // robBanks0 include robidx : 0 8 16 24 32 ... 159 val robBanks = VecInit((0 until bankNum).map(i => VecInit(robEntries.zipWithIndex.filter(_._2 % bankNum == i).map(_._1)))) 160 // each Bank has 20 Entries, read addr is one hot 161 // all banks use same raddr 162 val eachBankEntrieNum = robBanks(0).length 163 val robBanksRaddrThisLine = RegInit(1.U(eachBankEntrieNum.W)) 164 val robBanksRaddrNextLine = Wire(UInt(eachBankEntrieNum.W)) 165 robBanksRaddrThisLine := robBanksRaddrNextLine 166 val bankNumWidth = log2Up(bankNum) 167 val deqPtrWidth = deqPtr.value.getWidth 168 val robIdxThisLine = VecInit((0 until bankNum).map(i => Cat(deqPtr.value(deqPtrWidth - 1, bankNumWidth), i.U(bankNumWidth.W)))) 169 val robIdxNextLine = VecInit((0 until bankNum).map(i => Cat(deqPtr.value(deqPtrWidth - 1, bankNumWidth) + 1.U, i.U(bankNumWidth.W)))) 170 // robBanks read 171 val robBanksRdataThisLine = VecInit(robBanks.map{ case bank => 172 Mux1H(robBanksRaddrThisLine, bank) 173 }) 174 val robBanksRdataNextLine = VecInit(robBanks.map{ case bank => 175 val shiftBank = bank.drop(1) :+ bank(0) 176 Mux1H(robBanksRaddrThisLine, shiftBank) 177 }) 178 val robBanksRdataThisLineUpdate = Wire(Vec(CommitWidth, new RobEntryBundle)) 179 val robBanksRdataNextLineUpdate = Wire(Vec(CommitWidth, new RobEntryBundle)) 180 val commitValidThisLine = Wire(Vec(CommitWidth, Bool())) 181 val hasCommitted = RegInit(VecInit(Seq.fill(CommitWidth)(false.B))) 182 val donotNeedWalk = RegInit(VecInit(Seq.fill(CommitWidth)(false.B))) 183 val allCommitted = Wire(Bool()) 184 185 when(allCommitted) { 186 hasCommitted := 0.U.asTypeOf(hasCommitted) 187 }.elsewhen(io.commits.isCommit){ 188 for (i <- 0 until CommitWidth){ 189 hasCommitted(i) := commitValidThisLine(i) || hasCommitted(i) 190 } 191 } 192 allCommitted := io.commits.isCommit && commitValidThisLine.last 193 val walkPtrHead = Wire(new RobPtr) 194 val changeBankAddrToDeqPtr = (walkPtrVec.head + CommitWidth.U) > lastWalkPtr 195 when(io.redirect.valid){ 196 robBanksRaddrNextLine := UIntToOH(walkPtrHead.value(walkPtrHead.value.getWidth-1, bankAddrWidth)) 197 }.elsewhen(allCommitted || io.commits.isWalk && !changeBankAddrToDeqPtr){ 198 robBanksRaddrNextLine := Mux(robBanksRaddrThisLine.head(1) === 1.U, 1.U, robBanksRaddrThisLine << 1) 199 }.elsewhen(io.commits.isWalk && changeBankAddrToDeqPtr){ 200 robBanksRaddrNextLine := UIntToOH(deqPtr.value(deqPtr.value.getWidth-1, bankAddrWidth)) 201 }.otherwise( 202 robBanksRaddrNextLine := robBanksRaddrThisLine 203 ) 204 val robDeqGroup = Reg(Vec(bankNum, new RobCommitEntryBundle)) 205 val rawInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(deqPtrVec(i).value(bankAddrWidth-1, 0)))).toSeq 206 val commitInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(deqPtrVec(i).value(bankAddrWidth-1,0)))).toSeq 207 val walkInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(walkPtrVec(i).value(bankAddrWidth-1, 0)))).toSeq 208 for (i <- 0 until CommitWidth) { 209 connectCommitEntry(robDeqGroup(i), robBanksRdataThisLineUpdate(i)) 210 when(allCommitted){ 211 connectCommitEntry(robDeqGroup(i), robBanksRdataNextLineUpdate(i)) 212 } 213 } 214 215 // In each robentry, the ftqIdx and ftqOffset belong to the first instruction that was compressed, 216 // that is Necessary when exceptions happen. 217 // Update the ftqIdx and ftqOffset to correctly notify the frontend which instructions have been committed. 218 for (i <- 0 until CommitWidth) { 219 val lastOffset = (rawInfo(i).traceBlockInPipe.iretire - (1.U << rawInfo(i).traceBlockInPipe.ilastsize.asUInt)) +& rawInfo(i).ftqOffset 220 commitInfo(i).ftqIdx := rawInfo(i).ftqIdx + lastOffset.head(1) 221 commitInfo(i).ftqOffset := lastOffset.tail(1) 222 } 223 224 // data for debug 225 // Warn: debug_* prefix should not exist in generated verilog. 226 val debug_microOp = DebugMem(RobSize, new DynInst) 227 val debug_exuData = Reg(Vec(RobSize, UInt(XLEN.W))) //for debug 228 val debug_exuDebug = Reg(Vec(RobSize, new DebugBundle)) //for debug 229 val debug_lsInfo = RegInit(VecInit(Seq.fill(RobSize)(DebugLsInfo.init))) 230 val debug_lsTopdownInfo = RegInit(VecInit(Seq.fill(RobSize)(LsTopdownInfo.init))) 231 val debug_lqIdxValid = RegInit(VecInit.fill(RobSize)(false.B)) 232 val debug_lsIssued = RegInit(VecInit.fill(RobSize)(false.B)) 233 234 val isEmpty = enqPtr === deqPtr 235 val snptEnq = io.enq.canAccept && io.enq.req.map(x => x.valid && x.bits.snapshot).reduce(_ || _) 236 val snapshotPtrVec = Wire(Vec(CommitWidth, new RobPtr)) 237 snapshotPtrVec(0) := io.enq.req(0).bits.robIdx 238 for (i <- 1 until CommitWidth) { 239 snapshotPtrVec(i) := snapshotPtrVec(0) + i.U 240 } 241 val snapshots = SnapshotGenerator(snapshotPtrVec, snptEnq, io.snpt.snptDeq, io.redirect.valid, io.snpt.flushVec) 242 val debug_lsIssue = WireDefault(debug_lsIssued) 243 debug_lsIssue(deqPtr.value) := io.debugHeadLsIssue 244 245 /** 246 * states of Rob 247 */ 248 val s_idle :: s_walk :: Nil = Enum(2) 249 val state = RegInit(s_idle) 250 251 val tip_computing :: tip_stalled :: tip_walk :: tip_drained :: Nil = Enum(4) 252 val tip_state = WireInit(0.U(4.W)) 253 when(!isEmpty) { // One or more inst in ROB 254 when(state === s_walk || io.redirect.valid) { 255 tip_state := tip_walk 256 }.elsewhen(io.commits.isCommit && PopCount(io.commits.commitValid) =/= 0.U) { 257 tip_state := tip_computing 258 }.otherwise { 259 tip_state := tip_stalled 260 } 261 }.otherwise { 262 tip_state := tip_drained 263 } 264 class TipEntry()(implicit p: Parameters) extends XSBundle { 265 val state = UInt(4.W) 266 val commits = new RobCommitIO() // info of commit 267 val redirect = Valid(new Redirect) // info of redirect 268 val redirect_pc = UInt(VAddrBits.W) // PC of the redirect uop 269 val debugLsInfo = new DebugLsInfo() 270 } 271 val tip_table = ChiselDB.createTable("Tip_" + p(XSCoreParamsKey).HartId.toString, new TipEntry) 272 val tip_data = Wire(new TipEntry()) 273 tip_data.state := tip_state 274 tip_data.commits := io.commits 275 tip_data.redirect := io.redirect 276 tip_data.redirect_pc := debug_microOp(io.redirect.bits.robIdx.value).pc 277 tip_data.debugLsInfo := debug_lsInfo(io.commits.robIdx(0).value) 278 tip_table.log(tip_data, true.B, "", clock, reset) 279 280 val exceptionGen = Module(new ExceptionGen(params)) 281 val exceptionDataRead = exceptionGen.io.state 282 val fflagsDataRead = Wire(Vec(CommitWidth, UInt(5.W))) 283 val vxsatDataRead = Wire(Vec(CommitWidth, Bool())) 284 io.robDeqPtr := deqPtr 285 io.debugRobHead := debug_microOp(deqPtr.value) 286 287 /** 288 * connection of [[rab]] 289 */ 290 rab.io.redirect.valid := io.redirect.valid 291 292 rab.io.req.zip(io.enq.req).map { case (dest, src) => 293 dest.bits := src.bits 294 dest.valid := src.valid && io.enq.canAccept 295 } 296 297 val walkDestSizeDeqGroup = RegInit(VecInit(Seq.fill(CommitWidth)(0.U(log2Up(MaxUopSize + 1).W)))) 298 val realDestSizeSeq = VecInit(robDeqGroup.zip(hasCommitted).map{case (r, h) => Mux(h, 0.U, r.realDestSize)}) 299 val walkDestSizeSeq = VecInit(robDeqGroup.zip(donotNeedWalk).map{case (r, d) => Mux(d, 0.U, r.realDestSize)}) 300 val commitSizeSumSeq = VecInit((0 until CommitWidth).map(i => realDestSizeSeq.take(i + 1).reduce(_ +& _))) 301 val walkSizeSumSeq = VecInit((0 until CommitWidth).map(i => walkDestSizeSeq.take(i + 1).reduce(_ +& _))) 302 val commitSizeSumCond = VecInit(commitValidThisLine.zip(hasCommitted).map{case (c,h) => (c || h) && io.commits.isCommit}) 303 val walkSizeSumCond = VecInit(io.commits.walkValid.zip(donotNeedWalk).map{case (w,d) => (w || d) && io.commits.isWalk}) 304 val commitSizeSum = PriorityMuxDefault(commitSizeSumCond.reverse.zip(commitSizeSumSeq.reverse), 0.U) 305 val walkSizeSum = PriorityMuxDefault(walkSizeSumCond.reverse.zip(walkSizeSumSeq.reverse), 0.U) 306 307 rab.io.fromRob.commitSize := commitSizeSum 308 rab.io.fromRob.walkSize := walkSizeSum 309 rab.io.snpt := io.snpt 310 rab.io.snpt.snptEnq := snptEnq 311 312 io.rabCommits := rab.io.commits 313 io.diffCommits.foreach(_ := rab.io.diffCommits.get) 314 315 /** 316 * connection of [[vtypeBuffer]] 317 */ 318 319 vtypeBuffer.io.redirect.valid := io.redirect.valid 320 321 vtypeBuffer.io.req.zip(io.enq.req).map { case (sink, source) => 322 sink.valid := source.valid && io.enq.canAccept 323 sink.bits := source.bits 324 } 325 326 private val commitIsVTypeVec = VecInit(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.isVset }) 327 private val walkIsVTypeVec = VecInit(io.commits.walkValid.zip(walkInfo).map { case (valid, info) => io.commits.isWalk && valid && info.isVset }) 328 vtypeBuffer.io.fromRob.commitSize := PopCount(commitIsVTypeVec) 329 vtypeBuffer.io.fromRob.walkSize := PopCount(walkIsVTypeVec) 330 vtypeBuffer.io.snpt := io.snpt 331 vtypeBuffer.io.snpt.snptEnq := snptEnq 332 io.toDecode.isResumeVType := vtypeBuffer.io.toDecode.isResumeVType 333 io.toDecode.commitVType := vtypeBuffer.io.toDecode.commitVType 334 io.toDecode.walkVType := vtypeBuffer.io.toDecode.walkVType 335 336 // When blockBackward instruction leaves Rob (commit or walk), hasBlockBackward should be set to false.B 337 // To reduce registers usage, for hasBlockBackward cases, we allow enqueue after ROB is empty. 338 when(isEmpty) { 339 hasBlockBackward := false.B 340 } 341 // When any instruction commits, hasNoSpecExec should be set to false.B 342 when(io.commits.hasWalkInstr || io.commits.hasCommitInstr) { 343 hasWaitForward := false.B 344 } 345 346 // The wait-for-interrupt (WFI) instruction waits in the ROB until an interrupt might need servicing. 347 // io.csr.wfiEvent will be asserted if the WFI can resume execution, and we change the state to s_wfi_idle. 348 // It does not affect how interrupts are serviced. Note that WFI is noSpecExec and it does not trigger interrupts. 349 val hasWFI = RegInit(false.B) 350 io.cpu_halt := hasWFI 351 // WFI Timeout: 2^20 = 1M cycles 352 val wfi_cycles = RegInit(0.U(20.W)) 353 when(hasWFI) { 354 wfi_cycles := wfi_cycles + 1.U 355 }.elsewhen(!hasWFI && RegNext(hasWFI)) { 356 wfi_cycles := 0.U 357 } 358 val wfi_timeout = wfi_cycles.andR 359 when(RegNext(RegNext(io.csr.wfiEvent)) || io.flushOut.valid || wfi_timeout) { 360 hasWFI := false.B 361 } 362 363 for (i <- 0 until RenameWidth) { 364 // we don't check whether io.redirect is valid here since redirect has higher priority 365 when(canEnqueue(i)) { 366 val enqUop = io.enq.req(i).bits 367 val enqIndex = allocatePtrVec(i).value 368 // store uop in data module and debug_microOp Vec 369 debug_microOp(enqIndex) := enqUop 370 debug_microOp(enqIndex).debugInfo.dispatchTime := timer 371 debug_microOp(enqIndex).debugInfo.enqRsTime := timer 372 debug_microOp(enqIndex).debugInfo.selectTime := timer 373 debug_microOp(enqIndex).debugInfo.issueTime := timer 374 debug_microOp(enqIndex).debugInfo.writebackTime := timer 375 debug_microOp(enqIndex).debugInfo.tlbFirstReqTime := timer 376 debug_microOp(enqIndex).debugInfo.tlbRespTime := timer 377 debug_lsInfo(enqIndex) := DebugLsInfo.init 378 debug_lsTopdownInfo(enqIndex) := LsTopdownInfo.init 379 debug_lqIdxValid(enqIndex) := false.B 380 debug_lsIssued(enqIndex) := false.B 381 when (enqUop.waitForward) { 382 hasWaitForward := true.B 383 } 384 val enqTriggerActionIsDebugMode = TriggerAction.isDmode(io.enq.req(i).bits.trigger) 385 val enqHasException = ExceptionNO.selectFrontend(enqUop.exceptionVec).asUInt.orR 386 // the begin instruction of Svinval enqs so mark doingSvinval as true to indicate this process 387 when(!enqTriggerActionIsDebugMode && !enqHasException && enqUop.isSvinvalBegin(enqUop.flushPipe)) { 388 doingSvinval := true.B 389 } 390 // the end instruction of Svinval enqs so clear doingSvinval 391 when(!enqTriggerActionIsDebugMode && !enqHasException && enqUop.isSvinvalEnd(enqUop.flushPipe)) { 392 doingSvinval := false.B 393 } 394 // when we are in the process of Svinval software code area , only Svinval.vma and end instruction of Svinval can appear 395 assert(!doingSvinval || (enqUop.isSvinval(enqUop.flushPipe) || enqUop.isSvinvalEnd(enqUop.flushPipe) || enqUop.isNotSvinval)) 396 when(enqUop.isWFI && !enqHasException && !enqTriggerActionIsDebugMode) { 397 hasWFI := true.B 398 } 399 400 robEntries(enqIndex).mmio := false.B 401 robEntries(enqIndex).vls := enqUop.vlsInstr 402 } 403 } 404 405 for (i <- 0 until RenameWidth) { 406 val enqUop = io.enq.req(i) 407 when(enqUop.valid && enqUop.bits.blockBackward && io.enq.canAccept) { 408 hasBlockBackward := true.B 409 } 410 } 411 412 val dispatchNum = Mux(io.enq.canAccept, PopCount(io.enq.req.map(req => req.valid && req.bits.firstUop)), 0.U) 413 io.enq.isEmpty := RegNext(isEmpty && !VecInit(io.enq.req.map(_.valid)).asUInt.orR) 414 415 when(!io.wfi_enable) { 416 hasWFI := false.B 417 } 418 // sel vsetvl's flush position 419 val vs_idle :: vs_waitVinstr :: vs_waitFlush :: Nil = Enum(3) 420 val vsetvlState = RegInit(vs_idle) 421 422 val firstVInstrFtqPtr = RegInit(0.U.asTypeOf(new FtqPtr)) 423 val firstVInstrFtqOffset = RegInit(0.U.asTypeOf(UInt(log2Up(PredictWidth).W))) 424 val firstVInstrRobIdx = RegInit(0.U.asTypeOf(new RobPtr)) 425 426 val enq0 = io.enq.req(0) 427 val enq0IsVset = enq0.bits.isVset && enq0.bits.lastUop && canEnqueue(0) 428 val enq0IsVsetFlush = enq0IsVset && enq0.bits.flushPipe 429 val enqIsVInstrVec = io.enq.req.zip(canEnqueue).map { case (req, fire) => FuType.isVArith(req.bits.fuType) && fire } 430 // for vs_idle 431 val firstVInstrIdle = PriorityMux(enqIsVInstrVec.zip(io.enq.req).drop(1) :+ (true.B, 0.U.asTypeOf(io.enq.req(0).cloneType))) 432 // for vs_waitVinstr 433 val enqIsVInstrOrVset = (enqIsVInstrVec(0) || enq0IsVset) +: enqIsVInstrVec.drop(1) 434 val firstVInstrWait = PriorityMux(enqIsVInstrOrVset, io.enq.req) 435 when(vsetvlState === vs_idle) { 436 firstVInstrFtqPtr := firstVInstrIdle.bits.ftqPtr 437 firstVInstrFtqOffset := firstVInstrIdle.bits.ftqOffset 438 firstVInstrRobIdx := firstVInstrIdle.bits.robIdx 439 }.elsewhen(vsetvlState === vs_waitVinstr) { 440 when(Cat(enqIsVInstrOrVset).orR) { 441 firstVInstrFtqPtr := firstVInstrWait.bits.ftqPtr 442 firstVInstrFtqOffset := firstVInstrWait.bits.ftqOffset 443 firstVInstrRobIdx := firstVInstrWait.bits.robIdx 444 } 445 } 446 447 val hasVInstrAfterI = Cat(enqIsVInstrVec(0)).orR 448 when(vsetvlState === vs_idle && !io.redirect.valid) { 449 when(enq0IsVsetFlush) { 450 vsetvlState := Mux(hasVInstrAfterI, vs_waitFlush, vs_waitVinstr) 451 } 452 }.elsewhen(vsetvlState === vs_waitVinstr) { 453 when(io.redirect.valid) { 454 vsetvlState := vs_idle 455 }.elsewhen(Cat(enqIsVInstrOrVset).orR) { 456 vsetvlState := vs_waitFlush 457 } 458 }.elsewhen(vsetvlState === vs_waitFlush) { 459 when(io.redirect.valid) { 460 vsetvlState := vs_idle 461 } 462 } 463 464 // lqEnq 465 io.debugEnqLsq.needAlloc.map(_(0)).zip(io.debugEnqLsq.req).foreach { case (alloc, req) => 466 when(io.debugEnqLsq.canAccept && alloc && req.valid) { 467 debug_microOp(req.bits.robIdx.value).lqIdx := req.bits.lqIdx 468 debug_lqIdxValid(req.bits.robIdx.value) := true.B 469 } 470 } 471 472 // lsIssue 473 when(io.debugHeadLsIssue) { 474 debug_lsIssued(deqPtr.value) := true.B 475 } 476 477 /** 478 * Writeback (from execution units) 479 */ 480 for (wb <- exuWBs) { 481 when(wb.valid) { 482 val wbIdx = wb.bits.robIdx.value 483 debug_exuData(wbIdx) := wb.bits.data(0) 484 debug_exuDebug(wbIdx) := wb.bits.debug 485 debug_microOp(wbIdx).debugInfo.enqRsTime := wb.bits.debugInfo.enqRsTime 486 debug_microOp(wbIdx).debugInfo.selectTime := wb.bits.debugInfo.selectTime 487 debug_microOp(wbIdx).debugInfo.issueTime := wb.bits.debugInfo.issueTime 488 debug_microOp(wbIdx).debugInfo.writebackTime := wb.bits.debugInfo.writebackTime 489 490 // debug for lqidx and sqidx 491 debug_microOp(wbIdx).lqIdx := wb.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr)) 492 debug_microOp(wbIdx).sqIdx := wb.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr)) 493 494 val debug_Uop = debug_microOp(wbIdx) 495 XSInfo(true.B, 496 p"writebacked pc 0x${Hexadecimal(debug_Uop.pc)} wen ${debug_Uop.rfWen} " + 497 p"data 0x${Hexadecimal(wb.bits.data(0))} ldst ${debug_Uop.ldest} pdst ${debug_Uop.pdest} " + 498 p"skip ${wb.bits.debug.isMMIO} robIdx: ${wb.bits.robIdx}\n" 499 ) 500 } 501 } 502 503 val writebackNum = PopCount(exuWBs.map(_.valid)) 504 XSInfo(writebackNum =/= 0.U, "writebacked %d insts\n", writebackNum) 505 506 for (i <- 0 until LoadPipelineWidth) { 507 when(RegNext(io.lsq.mmio(i))) { 508 robEntries(RegEnable(io.lsq.uop(i).robIdx, io.lsq.mmio(i)).value).mmio := true.B 509 } 510 } 511 512 513 /** 514 * RedirectOut: Interrupt and Exceptions 515 */ 516 val deqDispatchData = robEntries(deqPtr.value) 517 val debug_deqUop = debug_microOp(deqPtr.value) 518 519 val deqPtrEntry = robDeqGroup(deqPtr.value(bankAddrWidth-1,0)) 520 val deqPtrEntryValid = deqPtrEntry.commit_v 521 val intrBitSetReg = RegNext(io.csr.intrBitSet) 522 val intrEnable = intrBitSetReg && !hasWaitForward && deqPtrEntry.interrupt_safe 523 val deqNeedFlush = deqPtrEntry.needFlush && deqPtrEntry.commit_v && deqPtrEntry.commit_w 524 val deqHitExceptionGenState = exceptionDataRead.valid && exceptionDataRead.bits.robIdx === deqPtr 525 val deqNeedFlushAndHitExceptionGenState = deqNeedFlush && deqHitExceptionGenState 526 val exceptionGenStateIsException = exceptionDataRead.bits.exceptionVec.asUInt.orR || exceptionDataRead.bits.singleStep || TriggerAction.isDmode(exceptionDataRead.bits.trigger) 527 val deqHasException = deqNeedFlushAndHitExceptionGenState && exceptionGenStateIsException 528 val deqHasFlushPipe = deqNeedFlushAndHitExceptionGenState && exceptionDataRead.bits.flushPipe 529 val deqHasReplayInst = deqNeedFlushAndHitExceptionGenState && exceptionDataRead.bits.replayInst 530 531 XSDebug(deqHasException && exceptionDataRead.bits.singleStep, "Debug Mode: Deq has singlestep exception\n") 532 XSDebug(deqHasException && TriggerAction.isDmode(exceptionDataRead.bits.trigger), "Debug Mode: Deq has trigger entry debug Mode\n") 533 534 val isFlushPipe = deqPtrEntry.commit_w && (deqHasFlushPipe || deqHasReplayInst) 535 536 val isVsetFlushPipe = deqPtrEntry.commit_w && deqHasFlushPipe && exceptionDataRead.bits.isVset 537 // val needModifyFtqIdxOffset = isVsetFlushPipe && (vsetvlState === vs_waitFlush) 538 val needModifyFtqIdxOffset = false.B 539 io.isVsetFlushPipe := isVsetFlushPipe 540 // io.flushOut will trigger redirect at the next cycle. 541 // Block any redirect or commit at the next cycle. 542 val lastCycleFlush = RegNext(io.flushOut.valid) 543 544 io.flushOut.valid := (state === s_idle) && deqPtrEntryValid && (intrEnable || deqHasException || isFlushPipe) && !lastCycleFlush 545 io.flushOut.bits := DontCare 546 io.flushOut.bits.isRVC := deqDispatchData.isRVC 547 io.flushOut.bits.robIdx := Mux(needModifyFtqIdxOffset, firstVInstrRobIdx, deqPtr) 548 io.flushOut.bits.ftqIdx := Mux(needModifyFtqIdxOffset, firstVInstrFtqPtr, deqDispatchData.ftqIdx) 549 io.flushOut.bits.ftqOffset := Mux(needModifyFtqIdxOffset, firstVInstrFtqOffset, deqDispatchData.ftqOffset) 550 io.flushOut.bits.level := Mux(deqHasReplayInst || intrEnable || deqHasException || needModifyFtqIdxOffset, RedirectLevel.flush, RedirectLevel.flushAfter) // TODO use this to implement "exception next" 551 io.flushOut.bits.interrupt := true.B 552 XSPerfAccumulate("interrupt_num", io.flushOut.valid && intrEnable) 553 XSPerfAccumulate("exception_num", io.flushOut.valid && deqHasException) 554 XSPerfAccumulate("flush_pipe_num", io.flushOut.valid && isFlushPipe) 555 XSPerfAccumulate("replay_inst_num", io.flushOut.valid && isFlushPipe && deqHasReplayInst) 556 557 val exceptionHappen = (state === s_idle) && deqPtrEntryValid && (intrEnable || deqHasException) && !lastCycleFlush 558 io.exception.valid := RegNext(exceptionHappen) 559 io.exception.bits.pc := RegEnable(debug_deqUop.pc, exceptionHappen) 560 io.exception.bits.gpaddr := io.readGPAMemData.gpaddr 561 io.exception.bits.isForVSnonLeafPTE := io.readGPAMemData.isForVSnonLeafPTE 562 io.exception.bits.instr := RegEnable(debug_deqUop.instr, exceptionHappen) 563 io.exception.bits.commitType := RegEnable(deqDispatchData.commitType, exceptionHappen) 564 io.exception.bits.exceptionVec := RegEnable(exceptionDataRead.bits.exceptionVec, exceptionHappen) 565 io.exception.bits.isFetchMalAddr := RegEnable(exceptionDataRead.bits.isFetchMalAddr && deqHasException, exceptionHappen) 566 io.exception.bits.singleStep := RegEnable(exceptionDataRead.bits.singleStep, exceptionHappen) 567 io.exception.bits.crossPageIPFFix := RegEnable(exceptionDataRead.bits.crossPageIPFFix, exceptionHappen) 568 io.exception.bits.isInterrupt := RegEnable(intrEnable, exceptionHappen) 569 io.exception.bits.isHls := RegEnable(deqDispatchData.isHls, exceptionHappen) 570 io.exception.bits.vls := RegEnable(robEntries(deqPtr.value).vls, exceptionHappen) 571 io.exception.bits.trigger := RegEnable(exceptionDataRead.bits.trigger, exceptionHappen) 572 573 // data will be one cycle after valid 574 io.readGPAMemAddr.valid := exceptionHappen 575 io.readGPAMemAddr.bits.ftqPtr := exceptionDataRead.bits.ftqPtr 576 io.readGPAMemAddr.bits.ftqOffset := exceptionDataRead.bits.ftqOffset 577 578 XSDebug(io.flushOut.valid, 579 p"generate redirect: pc 0x${Hexadecimal(io.exception.bits.pc)} intr $intrEnable " + 580 p"excp $deqHasException flushPipe $isFlushPipe " + 581 p"Trap_target 0x${Hexadecimal(io.csr.trapTarget.pc)} exceptionVec ${Binary(exceptionDataRead.bits.exceptionVec.asUInt)}\n") 582 583 584 /** 585 * Commits (and walk) 586 * They share the same width. 587 */ 588 // T redirect.valid, T+1 use walkPtrVec read robEntries, T+2 start walk, shouldWalkVec used in T+2 589 val shouldWalkVec = Wire(Vec(CommitWidth,Bool())) 590 val walkingPtrVec = RegNext(walkPtrVec) 591 when(io.redirect.valid){ 592 shouldWalkVec := 0.U.asTypeOf(shouldWalkVec) 593 }.elsewhen(RegNext(io.redirect.valid)){ 594 shouldWalkVec := 0.U.asTypeOf(shouldWalkVec) 595 }.elsewhen(state === s_walk){ 596 shouldWalkVec := VecInit(walkingPtrVec.map(_ <= lastWalkPtr).zip(donotNeedWalk).map(x => x._1 && !x._2)) 597 }.otherwise( 598 shouldWalkVec := 0.U.asTypeOf(shouldWalkVec) 599 ) 600 val walkFinished = walkPtrTrue > lastWalkPtr 601 rab.io.fromRob.walkEnd := state === s_walk && walkFinished 602 vtypeBuffer.io.fromRob.walkEnd := state === s_walk && walkFinished 603 604 require(RenameWidth <= CommitWidth) 605 606 // wiring to csr 607 val (wflags, dirtyFs) = (0 until CommitWidth).map(i => { 608 val v = io.commits.commitValid(i) 609 val info = io.commits.info(i) 610 (v & info.wflags, v & info.dirtyFs) 611 }).unzip 612 val fflags = Wire(Valid(UInt(5.W))) 613 fflags.valid := io.commits.isCommit && VecInit(wflags).asUInt.orR 614 fflags.bits := wflags.zip(fflagsDataRead).map({ 615 case (w, f) => Mux(w, f, 0.U) 616 }).reduce(_ | _) 617 val dirtyVs = (0 until CommitWidth).map(i => { 618 val v = io.commits.commitValid(i) 619 val info = io.commits.info(i) 620 v & info.dirtyVs 621 }) 622 val dirty_fs = io.commits.isCommit && VecInit(dirtyFs).asUInt.orR 623 val dirty_vs = io.commits.isCommit && VecInit(dirtyVs).asUInt.orR 624 625 val resetVstart = dirty_vs && !io.vstartIsZero 626 627 io.csr.vstart.valid := RegNext(Mux(exceptionHappen, exceptionDataRead.bits.vstartEn, resetVstart)) 628 io.csr.vstart.bits := RegNext(Mux(exceptionHappen, exceptionDataRead.bits.vstart, 0.U)) 629 630 val vxsat = Wire(Valid(Bool())) 631 vxsat.valid := io.commits.isCommit && vxsat.bits 632 vxsat.bits := io.commits.commitValid.zip(vxsatDataRead).map { 633 case (valid, vxsat) => valid & vxsat 634 }.reduce(_ | _) 635 636 // when mispredict branches writeback, stop commit in the next 2 cycles 637 // TODO: don't check all exu write back 638 val misPredWb = Cat(VecInit(redirectWBs.map(wb => 639 wb.bits.redirect.get.bits.cfiUpdate.isMisPred && wb.bits.redirect.get.valid && wb.valid 640 ).toSeq)).orR 641 val misPredBlockCounter = Reg(UInt(3.W)) 642 misPredBlockCounter := Mux(misPredWb, 643 "b111".U, 644 misPredBlockCounter >> 1.U 645 ) 646 val misPredBlock = misPredBlockCounter(0) 647 val deqFlushBlockCounter = Reg(UInt(3.W)) 648 val deqFlushBlock = deqFlushBlockCounter(0) 649 val deqHasFlushed = RegInit(false.B) 650 val deqHasCommitted = io.commits.isCommit && io.commits.commitValid(0) 651 val deqHitRedirectReg = RegNext(io.redirect.valid && io.redirect.bits.robIdx === deqPtr) 652 when(deqNeedFlush && deqHitRedirectReg){ 653 deqFlushBlockCounter := "b111".U 654 }.otherwise{ 655 deqFlushBlockCounter := deqFlushBlockCounter >> 1.U 656 } 657 when(deqHasCommitted){ 658 deqHasFlushed := false.B 659 }.elsewhen(deqNeedFlush && io.flushOut.valid && !io.flushOut.bits.flushItself()){ 660 deqHasFlushed := true.B 661 } 662 val blockCommit = misPredBlock || lastCycleFlush || hasWFI || io.redirect.valid || (deqNeedFlush && !deqHasFlushed) || deqFlushBlock 663 664 io.commits.isWalk := state === s_walk 665 io.commits.isCommit := state === s_idle && !blockCommit 666 667 val walk_v = VecInit(walkingPtrVec.map(ptr => robEntries(ptr.value).valid)) 668 val commit_vDeqGroup = VecInit(robDeqGroup.map(_.commit_v)) 669 val commit_wDeqGroup = VecInit(robDeqGroup.map(_.commit_w)) 670 val realCommitLast = deqPtrVec(0).lineHeadPtr + Fill(bankAddrWidth, 1.U) 671 val commit_block = VecInit((0 until CommitWidth).map(i => !commit_wDeqGroup(i) && !hasCommitted(i))) 672 val allowOnlyOneCommit = VecInit(robDeqGroup.map(x => x.commit_v && x.needFlush)).asUInt.orR || intrBitSetReg 673 // for instructions that may block others, we don't allow them to commit 674 io.commits.commitValid := PriorityMux(commitValidThisLine, (0 until CommitWidth).map(i => (commitValidThisLine.asUInt >> i).asUInt.asTypeOf(io.commits.commitValid))) 675 676 for (i <- 0 until CommitWidth) { 677 // defaults: state === s_idle and instructions commit 678 // when intrBitSetReg, allow only one instruction to commit at each clock cycle 679 val isBlocked = intrEnable || (deqNeedFlush && !deqHasFlushed && !deqHasFlushPipe) 680 val isBlockedByOlder = if (i != 0) commit_block.asUInt(i, 0).orR || allowOnlyOneCommit && !hasCommitted.asUInt(i - 1, 0).andR else false.B 681 commitValidThisLine(i) := commit_vDeqGroup(i) && commit_wDeqGroup(i) && !isBlocked && !isBlockedByOlder && !hasCommitted(i) 682 io.commits.info(i) := commitInfo(i) 683 io.commits.robIdx(i) := deqPtrVec(i) 684 685 io.commits.walkValid(i) := shouldWalkVec(i) 686 when(state === s_walk) { 687 when(io.commits.isWalk && state === s_walk && shouldWalkVec(i)) { 688 XSError(!walk_v(i), s"The walking entry($i) should be valid\n") 689 } 690 } 691 692 XSInfo(io.commits.isCommit && io.commits.commitValid(i), 693 "retired pc %x wen %d ldest %d pdest %x data %x fflags: %b vxsat: %b\n", 694 debug_microOp(deqPtrVec(i).value).pc, 695 io.commits.info(i).rfWen, 696 io.commits.info(i).debug_ldest.getOrElse(0.U), 697 io.commits.info(i).debug_pdest.getOrElse(0.U), 698 debug_exuData(deqPtrVec(i).value), 699 fflagsDataRead(i), 700 vxsatDataRead(i) 701 ) 702 XSInfo(state === s_walk && io.commits.walkValid(i), "walked pc %x wen %d ldst %d data %x\n", 703 debug_microOp(walkPtrVec(i).value).pc, 704 io.commits.info(i).rfWen, 705 io.commits.info(i).debug_ldest.getOrElse(0.U), 706 debug_exuData(walkPtrVec(i).value) 707 ) 708 } 709 710 // sync fflags/dirty_fs/vxsat to csr 711 io.csr.fflags := RegNextWithEnable(fflags) 712 io.csr.dirty_fs := GatedValidRegNext(dirty_fs) 713 io.csr.dirty_vs := GatedValidRegNext(dirty_vs) 714 io.csr.vxsat := RegNextWithEnable(vxsat) 715 716 // commit load/store to lsq 717 val ldCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.LOAD)) 718 // TODO: Check if meet the require that only set scommit when commit scala store uop 719 val stCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.STORE && !robEntries(deqPtrVec(i).value).vls )) 720 val deqPtrVec_next = Wire(Vec(CommitWidth, Output(new RobPtr))) 721 io.lsq.lcommit := RegNext(Mux(io.commits.isCommit, PopCount(ldCommitVec), 0.U)) 722 io.lsq.scommit := RegNext(Mux(io.commits.isCommit, PopCount(stCommitVec), 0.U)) 723 // indicate a pending load or store 724 io.lsq.pendingUncacheld := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.LOAD && robEntries(deqPtr.value).valid && robEntries(deqPtr.value).mmio) 725 io.lsq.pendingld := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.LOAD && robEntries(deqPtr.value).valid) 726 // TODO: Check if need deassert pendingst when it is vst 727 io.lsq.pendingst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && robEntries(deqPtr.value).valid) 728 // TODO: Check if set correctly when vector store is at the head of ROB 729 io.lsq.pendingVst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && robEntries(deqPtr.value).valid && robEntries(deqPtr.value).vls) 730 io.lsq.commit := RegNext(io.commits.isCommit && io.commits.commitValid(0)) 731 io.lsq.pendingPtr := RegNext(deqPtr) 732 io.lsq.pendingPtrNext := RegNext(deqPtrVec_next.head) 733 734 /** 735 * state changes 736 * (1) redirect: switch to s_walk 737 * (2) walk: when walking comes to the end, switch to s_idle 738 */ 739 val state_next = Mux( 740 io.redirect.valid || RegNext(io.redirect.valid), s_walk, 741 Mux( 742 state === s_walk && walkFinished && rab.io.status.walkEnd && vtypeBuffer.io.status.walkEnd, s_idle, 743 state 744 ) 745 ) 746 XSPerfAccumulate("s_idle_to_idle", state === s_idle && state_next === s_idle) 747 XSPerfAccumulate("s_idle_to_walk", state === s_idle && state_next === s_walk) 748 XSPerfAccumulate("s_walk_to_idle", state === s_walk && state_next === s_idle) 749 XSPerfAccumulate("s_walk_to_walk", state === s_walk && state_next === s_walk) 750 state := state_next 751 752 /** 753 * pointers and counters 754 */ 755 val deqPtrGenModule = Module(new NewRobDeqPtrWrapper) 756 deqPtrGenModule.io.state := state 757 deqPtrGenModule.io.deq_v := commit_vDeqGroup 758 deqPtrGenModule.io.deq_w := commit_wDeqGroup 759 deqPtrGenModule.io.exception_state := exceptionDataRead 760 deqPtrGenModule.io.intrBitSetReg := intrBitSetReg 761 deqPtrGenModule.io.hasNoSpecExec := hasWaitForward 762 deqPtrGenModule.io.allowOnlyOneCommit := allowOnlyOneCommit 763 deqPtrGenModule.io.interrupt_safe := robDeqGroup(deqPtr.value(bankAddrWidth-1,0)).interrupt_safe 764 deqPtrGenModule.io.blockCommit := blockCommit 765 deqPtrGenModule.io.hasCommitted := hasCommitted 766 deqPtrGenModule.io.allCommitted := allCommitted 767 deqPtrVec := deqPtrGenModule.io.out 768 deqPtrVec_next := deqPtrGenModule.io.next_out 769 770 val enqPtrGenModule = Module(new RobEnqPtrWrapper) 771 enqPtrGenModule.io.redirect := io.redirect 772 enqPtrGenModule.io.allowEnqueue := allowEnqueue && rab.io.canEnq 773 enqPtrGenModule.io.hasBlockBackward := hasBlockBackward 774 enqPtrGenModule.io.enq := VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop)) 775 enqPtrVec := enqPtrGenModule.io.out 776 777 // next walkPtrVec: 778 // (1) redirect occurs: update according to state 779 // (2) walk: move forwards 780 val deqPtrReadBank = deqPtrVec_next(0).lineHeadPtr 781 val deqPtrVecForWalk = VecInit((0 until CommitWidth).map(i => deqPtrReadBank + i.U)) 782 val snapPtrReadBank = snapshots(io.snpt.snptSelect)(0).lineHeadPtr 783 val snapPtrVecForWalk = VecInit((0 until CommitWidth).map(i => snapPtrReadBank + i.U)) 784 val walkPtrVec_next: Vec[RobPtr] = Mux(io.redirect.valid, 785 Mux(io.snpt.useSnpt, snapPtrVecForWalk, deqPtrVecForWalk), 786 Mux((state === s_walk) && !walkFinished, VecInit(walkPtrVec.map(_ + CommitWidth.U)), walkPtrVec) 787 ) 788 val walkPtrTrue_next: RobPtr = Mux(io.redirect.valid, 789 Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect)(0), deqPtrVec_next(0)), 790 Mux((state === s_walk) && !walkFinished, walkPtrVec_next.head, walkPtrTrue) 791 ) 792 walkPtrHead := walkPtrVec_next.head 793 walkPtrVec := walkPtrVec_next 794 walkPtrTrue := walkPtrTrue_next 795 // T io.redirect.valid, T+1 walkPtrLowBits update, T+2 donotNeedWalk update 796 val walkPtrLowBits = Reg(UInt(bankAddrWidth.W)) 797 when(io.redirect.valid){ 798 walkPtrLowBits := Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect)(0).value(bankAddrWidth-1, 0), deqPtrVec_next(0).value(bankAddrWidth-1, 0)) 799 } 800 when(io.redirect.valid) { 801 donotNeedWalk := Fill(donotNeedWalk.length, true.B).asTypeOf(donotNeedWalk) 802 }.elsewhen(RegNext(io.redirect.valid)){ 803 donotNeedWalk := (0 until CommitWidth).map(i => (i.U < walkPtrLowBits)) 804 }.otherwise{ 805 donotNeedWalk := 0.U.asTypeOf(donotNeedWalk) 806 } 807 walkDestSizeDeqGroup.zip(walkPtrVec_next).map { 808 case (reg, ptrNext) => reg := robEntries(deqPtr.value).realDestSize 809 } 810 val numValidEntries = distanceBetween(enqPtr, deqPtr) 811 val commitCnt = PopCount(io.commits.commitValid) 812 813 allowEnqueue := numValidEntries + dispatchNum <= (RobSize - CommitWidth).U 814 815 val redirectWalkDistance = distanceBetween(io.redirect.bits.robIdx, deqPtrVec_next(0)) 816 when(io.redirect.valid) { 817 lastWalkPtr := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx - 1.U, io.redirect.bits.robIdx) 818 } 819 820 821 /** 822 * States 823 * We put all the stage bits changes here. 824 * 825 * All events: (1) enqueue (dispatch); (2) writeback; (3) cancel; (4) dequeue (commit); 826 * All states: (1) valid; (2) writebacked; (3) flagBkup 827 */ 828 829 val deqPtrGroup = Wire(Vec(2 * CommitWidth, new RobPtr)) 830 deqPtrGroup.zipWithIndex.map { case (deq, i) => deq := deqPtrVec(0) + i.U } 831 val commitReadAddr = Mux(state === s_idle, VecInit(deqPtrVec.map(_.value)), VecInit(walkPtrVec.map(_.value))) 832 833 val redirectValidReg = RegNext(io.redirect.valid) 834 val redirectBegin = Reg(UInt(log2Up(RobSize).W)) 835 val redirectEnd = Reg(UInt(log2Up(RobSize).W)) 836 when(io.redirect.valid){ 837 redirectBegin := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx.value - 1.U, io.redirect.bits.robIdx.value) 838 redirectEnd := enqPtr.value 839 } 840 841 // update robEntries valid 842 for (i <- 0 until RobSize) { 843 val enqOH = VecInit(canEnqueue.zip(allocatePtrVec.map(_.value === i.U)).map(x => x._1 && x._2)) 844 val commitCond = io.commits.isCommit && io.commits.commitValid.zip(deqPtrVec.map(_.value === i.U)).map(x => x._1 && x._2).reduce(_ || _) 845 assert(PopCount(enqOH) < 2.U, s"robEntries$i enqOH is not one hot") 846 val needFlush = redirectValidReg && Mux( 847 redirectEnd > redirectBegin, 848 (i.U > redirectBegin) && (i.U < redirectEnd), 849 (i.U > redirectBegin) || (i.U < redirectEnd) 850 ) 851 when(commitCond) { 852 robEntries(i).valid := false.B 853 }.elsewhen(enqOH.asUInt.orR && !io.redirect.valid) { 854 robEntries(i).valid := true.B 855 }.elsewhen(needFlush){ 856 robEntries(i).valid := false.B 857 } 858 } 859 860 // debug_inst update 861 for (i <- 0 until (LduCnt + StaCnt)) { 862 debug_lsInfo(io.debug_ls.debugLsInfo(i).s1_robIdx).s1SignalEnable(io.debug_ls.debugLsInfo(i)) 863 debug_lsInfo(io.debug_ls.debugLsInfo(i).s2_robIdx).s2SignalEnable(io.debug_ls.debugLsInfo(i)) 864 debug_lsInfo(io.debug_ls.debugLsInfo(i).s3_robIdx).s3SignalEnable(io.debug_ls.debugLsInfo(i)) 865 } 866 for (i <- 0 until LduCnt) { 867 debug_lsTopdownInfo(io.lsTopdownInfo(i).s1.robIdx).s1SignalEnable(io.lsTopdownInfo(i)) 868 debug_lsTopdownInfo(io.lsTopdownInfo(i).s2.robIdx).s2SignalEnable(io.lsTopdownInfo(i)) 869 } 870 871 // status field: writebacked 872 // enqueue logic set 6 writebacked to false 873 for (i <- 0 until RenameWidth) { 874 when(canEnqueue(i)) { 875 val enqHasException = ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec).asUInt.orR 876 val enqTriggerActionIsDebugMode = TriggerAction.isDmode(io.enq.req(i).bits.trigger) 877 val enqIsWritebacked = io.enq.req(i).bits.eliminatedMove 878 val isStu = FuType.isStore(io.enq.req(i).bits.fuType) 879 robEntries(allocatePtrVec(i).value).commitTrigger := enqIsWritebacked && !enqHasException && !enqTriggerActionIsDebugMode && !isStu 880 } 881 } 882 when(exceptionGen.io.out.valid) { 883 val wbIdx = exceptionGen.io.out.bits.robIdx.value 884 robEntries(wbIdx).commitTrigger := true.B 885 } 886 887 // writeback logic set numWbPorts writebacked to true 888 val blockWbSeq = Wire(Vec(exuWBs.length, Bool())) 889 blockWbSeq.map(_ := false.B) 890 for ((wb, blockWb) <- exuWBs.zip(blockWbSeq)) { 891 when(wb.valid) { 892 val wbIdx = wb.bits.robIdx.value 893 val wbHasException = wb.bits.exceptionVec.getOrElse(0.U).asUInt.orR 894 val wbTriggerActionIsDebugMode = TriggerAction.isDmode(wb.bits.trigger.getOrElse(TriggerAction.None)) 895 val wbHasFlushPipe = wb.bits.flushPipe.getOrElse(false.B) 896 val wbHasReplayInst = wb.bits.replay.getOrElse(false.B) //Todo: && wb.bits.replayInst 897 blockWb := wbHasException || wbHasFlushPipe || wbHasReplayInst || wbTriggerActionIsDebugMode 898 robEntries(wbIdx).commitTrigger := !blockWb 899 } 900 } 901 902 // if the first uop of an instruction is valid , write writebackedCounter 903 val uopEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid) 904 val instEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid && req.bits.firstUop) 905 val enqNeedWriteRFSeq = io.enq.req.map(_.bits.needWriteRf) 906 val enqRobIdxSeq = io.enq.req.map(req => req.bits.robIdx.value) 907 val enqUopNumVec = VecInit(io.enq.req.map(req => req.bits.numUops)) 908 val enqWBNumVec = VecInit(io.enq.req.map(req => req.bits.numWB)) 909 val enqEliminatedMoveVec = VecInit(io.enq.req.map(req => req.bits.eliminatedMove)) 910 911 private val enqWriteStdVec: Vec[Bool] = VecInit(io.enq.req.map { 912 req => FuType.isAMO(req.bits.fuType) || FuType.isStore(req.bits.fuType) 913 }) 914 val fflags_wb = fflagsWBs 915 val vxsat_wb = vxsatWBs 916 for (i <- 0 until RobSize) { 917 918 val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === i.U) 919 val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch } 920 val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch } 921 val instCanEnqFlag = Cat(instCanEnqSeq).orR 922 val isFirstEnq = !robEntries(i).valid && instCanEnqFlag 923 val realDestEnqNum = PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map { case (writeFlag, valid) => writeFlag && valid }) 924 when(isFirstEnq){ 925 robEntries(i).realDestSize := realDestEnqNum 926 }.elsewhen(robEntries(i).valid && Cat(uopCanEnqSeq).orR){ 927 robEntries(i).realDestSize := robEntries(i).realDestSize + realDestEnqNum 928 } 929 val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec) 930 val enqWBNum = PriorityMux(instCanEnqSeq, enqWBNumVec) 931 val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec) 932 val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec) 933 934 val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U) 935 val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map { case (canWb, blockWb) => canWb && !blockWb } 936 val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)) 937 val wbCnt = Mux1H(canWbSeq, io.writebackNums.map(_.bits)) 938 939 val canWbExceptionSeq = exceptionWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U) 940 val needFlush = robEntries(i).needFlush 941 val needFlushWriteBack = Wire(Bool()) 942 needFlushWriteBack := Mux1H(canWbExceptionSeq, io.writebackNeedFlush) 943 when(robEntries(i).valid){ 944 needFlush := needFlush || needFlushWriteBack 945 } 946 947 when(robEntries(i).valid && (needFlush || needFlushWriteBack)) { 948 // exception flush 949 robEntries(i).uopNum := robEntries(i).uopNum - wbCnt 950 robEntries(i).stdWritebacked := true.B 951 }.elsewhen(!robEntries(i).valid && instCanEnqFlag) { 952 // enq set num of uops 953 robEntries(i).uopNum := enqWBNum 954 robEntries(i).stdWritebacked := Mux(enqWriteStd, false.B, true.B) 955 }.elsewhen(robEntries(i).valid) { 956 // update by writing back 957 robEntries(i).uopNum := robEntries(i).uopNum - wbCnt 958 assert(!(robEntries(i).uopNum - wbCnt > robEntries(i).uopNum), s"robEntries $i uopNum is overflow!") 959 when(canStdWbSeq.asUInt.orR) { 960 robEntries(i).stdWritebacked := true.B 961 } 962 } 963 964 val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && writeback.bits.wflags.getOrElse(false.B)) 965 val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _) 966 when(isFirstEnq) { 967 robEntries(i).fflags := 0.U 968 }.elsewhen(fflagsRes.orR) { 969 robEntries(i).fflags := robEntries(i).fflags | fflagsRes 970 } 971 972 val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U) 973 val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _) 974 when(isFirstEnq) { 975 robEntries(i).vxsat := 0.U 976 }.elsewhen(vxsatRes.orR) { 977 robEntries(i).vxsat := robEntries(i).vxsat | vxsatRes 978 } 979 980 // trace 981 val taken = branchWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && writeback.bits.redirect.get.bits.cfiUpdate.taken).reduce(_ || _) 982 val xret = csrWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && io.csr.isXRet).reduce(_ || _) 983 984 when(xret){ 985 robEntries(i).traceBlockInPipe.itype := Itype.ExpIntReturn 986 }.elsewhen(Itype.isBranchType(robEntries(i).traceBlockInPipe.itype)){ 987 // BranchType code(itype = 5) must be correctly replaced! 988 robEntries(i).traceBlockInPipe.itype := Mux(taken, Itype.Taken, Itype.NonTaken) 989 } 990 } 991 992 // begin update robBanksRdata 993 val robBanksRdata = VecInit(robBanksRdataThisLine ++ robBanksRdataNextLine) 994 val needUpdate = Wire(Vec(2 * CommitWidth, new RobEntryBundle)) 995 needUpdate := VecInit(robBanksRdataThisLine ++ robBanksRdataNextLine) 996 val needUpdateRobIdx = robIdxThisLine ++ robIdxNextLine 997 for (i <- 0 until 2 * CommitWidth) { 998 val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === needUpdateRobIdx(i)) 999 val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch } 1000 val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch } 1001 val instCanEnqFlag = Cat(instCanEnqSeq).orR 1002 val realDestEnqNum = PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map { case (writeFlag, valid) => writeFlag && valid }) 1003 when(!needUpdate(i).valid && instCanEnqFlag) { 1004 needUpdate(i).realDestSize := realDestEnqNum 1005 }.elsewhen(needUpdate(i).valid && instCanEnqFlag) { 1006 needUpdate(i).realDestSize := robBanksRdata(i).realDestSize + realDestEnqNum 1007 } 1008 val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec) 1009 val enqWBNum = PriorityMux(instCanEnqSeq, enqWBNumVec) 1010 val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec) 1011 val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec) 1012 1013 val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i)) 1014 val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map { case (canWb, blockWb) => canWb && !blockWb } 1015 val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i))) 1016 val wbCnt = Mux1H(canWbSeq, io.writebackNums.map(_.bits)) 1017 1018 val canWbExceptionSeq = exceptionWBs.map(writeback => writeback.valid && (writeback.bits.robIdx.value === needUpdateRobIdx(i))) 1019 val needFlush = robBanksRdata(i).needFlush 1020 val needFlushWriteBack = Wire(Bool()) 1021 needFlushWriteBack := Mux1H(canWbExceptionSeq, io.writebackNeedFlush) 1022 when(needUpdate(i).valid) { 1023 needUpdate(i).needFlush := needFlush || needFlushWriteBack 1024 } 1025 1026 when(needUpdate(i).valid && (needFlush || needFlushWriteBack)) { 1027 // exception flush 1028 needUpdate(i).uopNum := robBanksRdata(i).uopNum - wbCnt 1029 needUpdate(i).stdWritebacked := true.B 1030 }.elsewhen(!needUpdate(i).valid && instCanEnqFlag) { 1031 // enq set num of uops 1032 needUpdate(i).uopNum := enqWBNum 1033 needUpdate(i).stdWritebacked := Mux(enqWriteStd, false.B, true.B) 1034 }.elsewhen(needUpdate(i).valid) { 1035 // update by writing back 1036 needUpdate(i).uopNum := robBanksRdata(i).uopNum - wbCnt 1037 when(canStdWbSeq.asUInt.orR) { 1038 needUpdate(i).stdWritebacked := true.B 1039 } 1040 } 1041 1042 val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i) && writeback.bits.wflags.getOrElse(false.B)) 1043 val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _) 1044 needUpdate(i).fflags := Mux(!robBanksRdata(i).valid && instCanEnqFlag, 0.U, robBanksRdata(i).fflags | fflagsRes) 1045 1046 val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i)) 1047 val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _) 1048 needUpdate(i).vxsat := Mux(!robBanksRdata(i).valid && instCanEnqFlag, 0.U, robBanksRdata(i).vxsat | vxsatRes) 1049 } 1050 robBanksRdataThisLineUpdate := VecInit(needUpdate.take(8)) 1051 robBanksRdataNextLineUpdate := VecInit(needUpdate.drop(8)) 1052 // end update robBanksRdata 1053 1054 // interrupt_safe 1055 for (i <- 0 until RenameWidth) { 1056 // We RegNext the updates for better timing. 1057 // Note that instructions won't change the system's states in this cycle. 1058 when(RegNext(canEnqueue(i))) { 1059 // For now, we allow non-load-store instructions to trigger interrupts 1060 // For MMIO instructions, they should not trigger interrupts since they may 1061 // be sent to lower level before it writes back. 1062 // However, we cannot determine whether a load/store instruction is MMIO. 1063 // Thus, we don't allow load/store instructions to trigger an interrupt. 1064 // TODO: support non-MMIO load-store instructions to trigger interrupts 1065 val allow_interrupts = !CommitType.isLoadStore(io.enq.req(i).bits.commitType) && !FuType.isFence(io.enq.req(i).bits.fuType) && !FuType.isCsr(io.enq.req(i).bits.fuType) 1066 robEntries(RegEnable(allocatePtrVec(i).value, canEnqueue(i))).interrupt_safe := RegEnable(allow_interrupts, canEnqueue(i)) 1067 } 1068 } 1069 1070 /** 1071 * read and write of data modules 1072 */ 1073 val commitReadAddr_next = Mux(state_next === s_idle, 1074 VecInit(deqPtrVec_next.map(_.value)), 1075 VecInit(walkPtrVec_next.map(_.value)) 1076 ) 1077 1078 exceptionGen.io.redirect <> io.redirect 1079 exceptionGen.io.flush := io.flushOut.valid 1080 1081 val canEnqueueEG = VecInit(io.enq.req.map(req => req.valid && io.enq.canAccept)) 1082 for (i <- 0 until RenameWidth) { 1083 exceptionGen.io.enq(i).valid := canEnqueueEG(i) 1084 exceptionGen.io.enq(i).bits.robIdx := io.enq.req(i).bits.robIdx 1085 exceptionGen.io.enq(i).bits.ftqPtr := io.enq.req(i).bits.ftqPtr 1086 exceptionGen.io.enq(i).bits.ftqOffset := io.enq.req(i).bits.ftqOffset 1087 exceptionGen.io.enq(i).bits.exceptionVec := ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec) 1088 exceptionGen.io.enq(i).bits.hasException := io.enq.req(i).bits.hasException 1089 exceptionGen.io.enq(i).bits.isFetchMalAddr := io.enq.req(i).bits.isFetchMalAddr 1090 exceptionGen.io.enq(i).bits.flushPipe := io.enq.req(i).bits.flushPipe 1091 exceptionGen.io.enq(i).bits.isVset := io.enq.req(i).bits.isVset 1092 exceptionGen.io.enq(i).bits.replayInst := false.B 1093 XSError(canEnqueue(i) && io.enq.req(i).bits.replayInst, "enq should not set replayInst") 1094 exceptionGen.io.enq(i).bits.singleStep := io.enq.req(i).bits.singleStep 1095 exceptionGen.io.enq(i).bits.crossPageIPFFix := io.enq.req(i).bits.crossPageIPFFix 1096 exceptionGen.io.enq(i).bits.trigger := io.enq.req(i).bits.trigger 1097 exceptionGen.io.enq(i).bits.vstartEn := false.B //DontCare 1098 exceptionGen.io.enq(i).bits.vstart := 0.U //DontCare 1099 } 1100 1101 println(s"ExceptionGen:") 1102 println(s"num of exceptions: ${params.numException}") 1103 require(exceptionWBs.length == exceptionGen.io.wb.length, 1104 f"exceptionWBs.length: ${exceptionWBs.length}, " + 1105 f"exceptionGen.io.wb.length: ${exceptionGen.io.wb.length}") 1106 for (((wb, exc_wb), i) <- exceptionWBs.zip(exceptionGen.io.wb).zipWithIndex) { 1107 exc_wb.valid := wb.valid 1108 exc_wb.bits.robIdx := wb.bits.robIdx 1109 // only enq inst use ftqPtr to read gpa 1110 exc_wb.bits.ftqPtr := 0.U.asTypeOf(exc_wb.bits.ftqPtr) 1111 exc_wb.bits.ftqOffset := 0.U.asTypeOf(exc_wb.bits.ftqOffset) 1112 exc_wb.bits.exceptionVec := wb.bits.exceptionVec.get 1113 exc_wb.bits.hasException := wb.bits.exceptionVec.get.asUInt.orR // Todo: use io.writebackNeedFlush(i) instead 1114 exc_wb.bits.isFetchMalAddr := false.B 1115 exc_wb.bits.flushPipe := wb.bits.flushPipe.getOrElse(false.B) 1116 exc_wb.bits.isVset := false.B 1117 exc_wb.bits.replayInst := wb.bits.replay.getOrElse(false.B) 1118 exc_wb.bits.singleStep := false.B 1119 exc_wb.bits.crossPageIPFFix := false.B 1120 // TODO: make trigger configurable 1121 val trigger = wb.bits.trigger.getOrElse(TriggerAction.None).asTypeOf(exc_wb.bits.trigger) 1122 exc_wb.bits.trigger := trigger 1123 exc_wb.bits.vstartEn := false.B //wb.bits.vstartEn.getOrElse(false.B) // todo need add vstart in ExuOutput 1124 exc_wb.bits.vstart := 0.U //wb.bits.vstart.getOrElse(0.U) 1125 // println(s" [$i] ${configs.map(_.name)}: exception ${exceptionCases(i)}, " + 1126 // s"flushPipe ${configs.exists(_.flushPipe)}, " + 1127 // s"replayInst ${configs.exists(_.replayInst)}") 1128 } 1129 1130 fflagsDataRead := (0 until CommitWidth).map(i => robEntries(deqPtrVec(i).value).fflags) 1131 vxsatDataRead := (0 until CommitWidth).map(i => robEntries(deqPtrVec(i).value).vxsat) 1132 1133 val isCommit = io.commits.isCommit 1134 val isCommitReg = GatedValidRegNext(io.commits.isCommit) 1135 val instrCntReg = RegInit(0.U(64.W)) 1136 val fuseCommitCnt = PopCount(io.commits.commitValid.zip(io.commits.info).map { case (v, i) => RegEnable(v && CommitType.isFused(i.commitType), isCommit) }) 1137 val trueCommitCnt = RegEnable(io.commits.commitValid.zip(io.commits.info).map { case (v, i) => Mux(v, i.instrSize, 0.U) }.reduce(_ +& _), isCommit) +& fuseCommitCnt 1138 val retireCounter = Mux(isCommitReg, trueCommitCnt, 0.U) 1139 val instrCnt = instrCntReg + retireCounter 1140 when(isCommitReg){ 1141 instrCntReg := instrCnt 1142 } 1143 io.csr.perfinfo.retiredInstr := retireCounter 1144 io.robFull := !allowEnqueue 1145 io.headNotReady := commit_vDeqGroup(deqPtr.value(bankNumWidth-1, 0)) && !commit_wDeqGroup(deqPtr.value(bankNumWidth-1, 0)) 1146 1147 /** 1148 * debug info 1149 */ 1150 XSDebug(p"enqPtr ${enqPtr} deqPtr ${deqPtr}\n") 1151 XSDebug("") 1152 XSError(isBefore(enqPtr, deqPtr) && !isFull(enqPtr, deqPtr), "\ndeqPtr is older than enqPtr!\n") 1153 for (i <- 0 until RobSize) { 1154 XSDebug(false, !robEntries(i).valid, "-") 1155 XSDebug(false, robEntries(i).valid && robEntries(i).isWritebacked, "w") 1156 XSDebug(false, robEntries(i).valid && !robEntries(i).isWritebacked, "v") 1157 } 1158 XSDebug(false, true.B, "\n") 1159 1160 for (i <- 0 until RobSize) { 1161 if (i % 4 == 0) XSDebug("") 1162 XSDebug(false, true.B, "%x ", debug_microOp(i).pc) 1163 XSDebug(false, !robEntries(i).valid, "- ") 1164 XSDebug(false, robEntries(i).valid && robEntries(i).isWritebacked, "w ") 1165 XSDebug(false, robEntries(i).valid && !robEntries(i).isWritebacked, "v ") 1166 if (i % 4 == 3) XSDebug(false, true.B, "\n") 1167 } 1168 1169 def ifCommit(counter: UInt): UInt = Mux(isCommit, counter, 0.U) 1170 1171 def ifCommitReg(counter: UInt): UInt = Mux(isCommitReg, counter, 0.U) 1172 1173 val commitDebugUop = deqPtrVec.map(_.value).map(debug_microOp(_)) 1174 XSPerfAccumulate("clock_cycle", 1.U) 1175 QueuePerf(RobSize, numValidEntries, numValidEntries === RobSize.U) 1176 XSPerfAccumulate("commitUop", ifCommit(commitCnt)) 1177 XSPerfAccumulate("commitInstr", ifCommitReg(trueCommitCnt)) 1178 XSPerfRolling("ipc", ifCommitReg(trueCommitCnt), 1000, clock, reset) 1179 XSPerfRolling("cpi", perfCnt = 1.U /*Cycle*/ , eventTrigger = ifCommitReg(trueCommitCnt), granularity = 1000, clock, reset) 1180 val commitIsMove = commitInfo.map(_.isMove) 1181 XSPerfAccumulate("commitInstrMove", ifCommit(PopCount(io.commits.commitValid.zip(commitIsMove).map { case (v, m) => v && m }))) 1182 val commitMoveElim = commitDebugUop.map(_.debugInfo.eliminatedMove) 1183 XSPerfAccumulate("commitInstrMoveElim", ifCommit(PopCount(io.commits.commitValid zip commitMoveElim map { case (v, e) => v && e }))) 1184 XSPerfAccumulate("commitInstrFused", ifCommitReg(fuseCommitCnt)) 1185 val commitIsLoad = io.commits.info.map(_.commitType).map(_ === CommitType.LOAD) 1186 val commitLoadValid = io.commits.commitValid.zip(commitIsLoad).map { case (v, t) => v && t } 1187 XSPerfAccumulate("commitInstrLoad", ifCommit(PopCount(commitLoadValid))) 1188 val commitIsBranch = io.commits.info.map(_.commitType).map(_ === CommitType.BRANCH) 1189 val commitBranchValid = io.commits.commitValid.zip(commitIsBranch).map { case (v, t) => v && t } 1190 XSPerfAccumulate("commitInstrBranch", ifCommit(PopCount(commitBranchValid))) 1191 val commitLoadWaitBit = commitInfo.map(_.loadWaitBit) 1192 XSPerfAccumulate("commitInstrLoadWait", ifCommit(PopCount(commitLoadValid.zip(commitLoadWaitBit).map { case (v, w) => v && w }))) 1193 val commitIsStore = io.commits.info.map(_.commitType).map(_ === CommitType.STORE) 1194 XSPerfAccumulate("commitInstrStore", ifCommit(PopCount(io.commits.commitValid.zip(commitIsStore).map { case (v, t) => v && t }))) 1195 XSPerfAccumulate("writeback", PopCount((0 until RobSize).map(i => robEntries(i).valid && robEntries(i).isWritebacked))) 1196 // XSPerfAccumulate("enqInstr", PopCount(io.dp1Req.map(_.fire))) 1197 // XSPerfAccumulate("d2rVnR", PopCount(io.dp1Req.map(p => p.valid && !p.ready))) 1198 XSPerfAccumulate("walkInstr", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U)) 1199 XSPerfAccumulate("walkCycleTotal", state === s_walk) 1200 XSPerfAccumulate("waitRabWalkEnd", state === s_walk && walkFinished && !rab.io.status.walkEnd) 1201 private val walkCycle = RegInit(0.U(8.W)) 1202 private val waitRabWalkCycle = RegInit(0.U(8.W)) 1203 walkCycle := Mux(io.redirect.valid, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U)) 1204 waitRabWalkCycle := Mux(state === s_walk && walkFinished, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U)) 1205 1206 XSPerfHistogram("walkRobCycleHist", walkCycle, state === s_walk && walkFinished, 0, 32) 1207 XSPerfHistogram("walkRabExtraCycleHist", waitRabWalkCycle, state === s_walk && walkFinished && rab.io.status.walkEnd, 0, 32) 1208 XSPerfHistogram("walkTotalCycleHist", walkCycle, state === s_walk && state_next === s_idle, 0, 32) 1209 1210 private val deqNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).isWritebacked 1211 private val deqStdNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).stdWritebacked 1212 private val deqUopNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).isUopWritebacked 1213 private val deqHeadInfo = debug_microOp(deqPtr.value) 1214 val deqUopCommitType = debug_microOp(deqPtr.value).commitType 1215 1216 XSPerfAccumulate("waitAluCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.alu.U) 1217 XSPerfAccumulate("waitMulCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.mul.U) 1218 XSPerfAccumulate("waitDivCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.div.U) 1219 XSPerfAccumulate("waitBrhCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.brh.U) 1220 XSPerfAccumulate("waitJmpCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.jmp.U) 1221 XSPerfAccumulate("waitCsrCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.csr.U) 1222 XSPerfAccumulate("waitFenCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.fence.U) 1223 XSPerfAccumulate("waitBkuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.bku.U) 1224 XSPerfAccumulate("waitLduCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.ldu.U) 1225 XSPerfAccumulate("waitStuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.stu.U) 1226 XSPerfAccumulate("waitStaCycle", deqUopNotWritebacked && deqHeadInfo.fuType === FuType.stu.U) 1227 XSPerfAccumulate("waitStdCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.stu.U) 1228 XSPerfAccumulate("waitAtmCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.mou.U) 1229 1230 XSPerfAccumulate("waitVfaluCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfalu.U) 1231 XSPerfAccumulate("waitVfmaCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfma.U) 1232 XSPerfAccumulate("waitVfdivCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfdiv.U) 1233 1234 val vfalufuop = Seq(VfaluType.vfadd, VfaluType.vfwadd, VfaluType.vfwadd_w, VfaluType.vfsub, VfaluType.vfwsub, VfaluType.vfwsub_w, VfaluType.vfmin, VfaluType.vfmax, 1235 VfaluType.vfmerge, VfaluType.vfmv, VfaluType.vfsgnj, VfaluType.vfsgnjn, VfaluType.vfsgnjx, VfaluType.vfeq, VfaluType.vfne, VfaluType.vflt, VfaluType.vfle, VfaluType.vfgt, 1236 VfaluType.vfge, VfaluType.vfclass, VfaluType.vfmv_f_s, VfaluType.vfmv_s_f, VfaluType.vfredusum, VfaluType.vfredmax, VfaluType.vfredmin, VfaluType.vfredosum, VfaluType.vfwredosum) 1237 1238 vfalufuop.zipWithIndex.map{ 1239 case(fuoptype,i) => XSPerfAccumulate(s"waitVfalu_${i}Cycle", deqStdNotWritebacked && deqHeadInfo.fuOpType === fuoptype && deqHeadInfo.fuType === FuType.vfalu.U) 1240 } 1241 1242 1243 1244 XSPerfAccumulate("waitNormalCycle", deqNotWritebacked && deqUopCommitType === CommitType.NORMAL) 1245 XSPerfAccumulate("waitBranchCycle", deqNotWritebacked && deqUopCommitType === CommitType.BRANCH) 1246 XSPerfAccumulate("waitLoadCycle", deqNotWritebacked && deqUopCommitType === CommitType.LOAD) 1247 XSPerfAccumulate("waitStoreCycle", deqNotWritebacked && deqUopCommitType === CommitType.STORE) 1248 XSPerfAccumulate("robHeadPC", io.commits.info(0).debug_pc.getOrElse(0.U)) 1249 XSPerfAccumulate("commitCompressCntAll", PopCount(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.instrSize > 1.U })) 1250 (2 to RenameWidth).foreach(i => 1251 XSPerfAccumulate(s"commitCompressCnt${i}", PopCount(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.instrSize === i.U })) 1252 ) 1253 XSPerfAccumulate("compressSize", io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => Mux(io.commits.isCommit && valid && info.instrSize > 1.U, info.instrSize, 0.U) }.reduce(_ +& _)) 1254 val dispatchLatency = commitDebugUop.map(uop => uop.debugInfo.dispatchTime - uop.debugInfo.renameTime) 1255 val enqRsLatency = commitDebugUop.map(uop => uop.debugInfo.enqRsTime - uop.debugInfo.dispatchTime) 1256 val selectLatency = commitDebugUop.map(uop => uop.debugInfo.selectTime - uop.debugInfo.enqRsTime) 1257 val issueLatency = commitDebugUop.map(uop => uop.debugInfo.issueTime - uop.debugInfo.selectTime) 1258 val executeLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.issueTime) 1259 val rsFuLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.enqRsTime) 1260 val commitLatency = commitDebugUop.map(uop => timer - uop.debugInfo.writebackTime) 1261 1262 def latencySum(cond: Seq[Bool], latency: Seq[UInt]): UInt = { 1263 cond.zip(latency).map(x => Mux(x._1, x._2, 0.U)).reduce(_ +& _) 1264 } 1265 1266 for (fuType <- FuType.functionNameMap.keys) { 1267 val fuName = FuType.functionNameMap(fuType) 1268 val commitIsFuType = io.commits.commitValid.zip(commitDebugUop).map(x => x._1 && x._2.fuType === fuType.U) 1269 XSPerfRolling(s"ipc_futype_${fuName}", ifCommit(PopCount(commitIsFuType)), 1000, clock, reset) 1270 XSPerfAccumulate(s"${fuName}_instr_cnt", ifCommit(PopCount(commitIsFuType))) 1271 XSPerfAccumulate(s"${fuName}_latency_dispatch", ifCommit(latencySum(commitIsFuType, dispatchLatency))) 1272 XSPerfAccumulate(s"${fuName}_latency_enq_rs", ifCommit(latencySum(commitIsFuType, enqRsLatency))) 1273 XSPerfAccumulate(s"${fuName}_latency_select", ifCommit(latencySum(commitIsFuType, selectLatency))) 1274 XSPerfAccumulate(s"${fuName}_latency_issue", ifCommit(latencySum(commitIsFuType, issueLatency))) 1275 XSPerfAccumulate(s"${fuName}_latency_execute", ifCommit(latencySum(commitIsFuType, executeLatency))) 1276 XSPerfAccumulate(s"${fuName}_latency_enq_rs_execute", ifCommit(latencySum(commitIsFuType, rsFuLatency))) 1277 XSPerfAccumulate(s"${fuName}_latency_commit", ifCommit(latencySum(commitIsFuType, commitLatency))) 1278 } 1279 XSPerfAccumulate(s"redirect_use_snapshot", io.redirect.valid && io.snpt.useSnpt) 1280 1281 // top-down info 1282 io.debugTopDown.toCore.robHeadVaddr.valid := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_valid 1283 io.debugTopDown.toCore.robHeadVaddr.bits := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_bits 1284 io.debugTopDown.toCore.robHeadPaddr.valid := debug_lsTopdownInfo(deqPtr.value).s2.paddr_valid 1285 io.debugTopDown.toCore.robHeadPaddr.bits := debug_lsTopdownInfo(deqPtr.value).s2.paddr_bits 1286 io.debugTopDown.toDispatch.robTrueCommit := ifCommitReg(trueCommitCnt) 1287 io.debugTopDown.toDispatch.robHeadLsIssue := debug_lsIssue(deqPtr.value) 1288 io.debugTopDown.robHeadLqIdx.valid := debug_lqIdxValid(deqPtr.value) 1289 io.debugTopDown.robHeadLqIdx.bits := debug_microOp(deqPtr.value).lqIdx 1290 1291 // rolling 1292 io.debugRolling.robTrueCommit := ifCommitReg(trueCommitCnt) 1293 1294 /** 1295 * DataBase info: 1296 * log trigger is at writeback valid 1297 * */ 1298 if (!env.FPGAPlatform) { 1299 val instTableName = "InstTable" + p(XSCoreParamsKey).HartId.toString 1300 val instSiteName = "Rob" + p(XSCoreParamsKey).HartId.toString 1301 val debug_instTable = ChiselDB.createTable(instTableName, new InstInfoEntry) 1302 for (wb <- exuWBs) { 1303 when(wb.valid) { 1304 val debug_instData = Wire(new InstInfoEntry) 1305 val idx = wb.bits.robIdx.value 1306 debug_instData.robIdx := idx 1307 debug_instData.dvaddr := wb.bits.debug.vaddr 1308 debug_instData.dpaddr := wb.bits.debug.paddr 1309 debug_instData.issueTime := wb.bits.debugInfo.issueTime 1310 debug_instData.writebackTime := wb.bits.debugInfo.writebackTime 1311 debug_instData.dispatchLatency := wb.bits.debugInfo.dispatchTime - wb.bits.debugInfo.renameTime 1312 debug_instData.enqRsLatency := wb.bits.debugInfo.enqRsTime - wb.bits.debugInfo.dispatchTime 1313 debug_instData.selectLatency := wb.bits.debugInfo.selectTime - wb.bits.debugInfo.enqRsTime 1314 debug_instData.issueLatency := wb.bits.debugInfo.issueTime - wb.bits.debugInfo.selectTime 1315 debug_instData.executeLatency := wb.bits.debugInfo.writebackTime - wb.bits.debugInfo.issueTime 1316 debug_instData.rsFuLatency := wb.bits.debugInfo.writebackTime - wb.bits.debugInfo.enqRsTime 1317 debug_instData.tlbLatency := wb.bits.debugInfo.tlbRespTime - wb.bits.debugInfo.tlbFirstReqTime 1318 debug_instData.exceptType := Cat(wb.bits.exceptionVec.getOrElse(ExceptionVec(false.B))) 1319 debug_instData.lsInfo := debug_lsInfo(idx) 1320 // debug_instData.globalID := wb.bits.uop.ctrl.debug_globalID 1321 // debug_instData.instType := wb.bits.uop.ctrl.fuType 1322 // debug_instData.ivaddr := wb.bits.uop.cf.pc 1323 // debug_instData.mdpInfo.ssid := wb.bits.uop.cf.ssid 1324 // debug_instData.mdpInfo.waitAllStore := wb.bits.uop.cf.loadWaitStrict && wb.bits.uop.cf.loadWaitBit 1325 debug_instTable.log( 1326 data = debug_instData, 1327 en = wb.valid, 1328 site = instSiteName, 1329 clock = clock, 1330 reset = reset 1331 ) 1332 } 1333 } 1334 } 1335 1336 1337 //difftest signals 1338 val firstValidCommit = (deqPtr + PriorityMux(io.commits.commitValid, VecInit(List.tabulate(CommitWidth)(_.U(log2Up(CommitWidth).W))))).value 1339 1340 val wdata = Wire(Vec(CommitWidth, UInt(XLEN.W))) 1341 val wpc = Wire(Vec(CommitWidth, UInt(XLEN.W))) 1342 1343 for (i <- 0 until CommitWidth) { 1344 val idx = deqPtrVec(i).value 1345 wdata(i) := debug_exuData(idx) 1346 wpc(i) := SignExt(commitDebugUop(i).pc, XLEN) 1347 } 1348 1349 if (env.EnableDifftest || env.AlwaysBasicDiff) { 1350 // These are the structures used by difftest only and should be optimized after synthesis. 1351 val dt_eliminatedMove = Mem(RobSize, Bool()) 1352 val dt_isRVC = Mem(RobSize, Bool()) 1353 val dt_exuDebug = Reg(Vec(RobSize, new DebugBundle)) 1354 for (i <- 0 until RenameWidth) { 1355 when(canEnqueue(i)) { 1356 dt_eliminatedMove(allocatePtrVec(i).value) := io.enq.req(i).bits.eliminatedMove 1357 dt_isRVC(allocatePtrVec(i).value) := io.enq.req(i).bits.preDecodeInfo.isRVC 1358 } 1359 } 1360 for (wb <- exuWBs) { 1361 when(wb.valid) { 1362 val wbIdx = wb.bits.robIdx.value 1363 dt_exuDebug(wbIdx) := wb.bits.debug 1364 } 1365 } 1366 // Always instantiate basic difftest modules. 1367 for (i <- 0 until CommitWidth) { 1368 val uop = commitDebugUop(i) 1369 val commitInfo = io.commits.info(i) 1370 val ptr = deqPtrVec(i).value 1371 val exuOut = dt_exuDebug(ptr) 1372 val eliminatedMove = dt_eliminatedMove(ptr) 1373 val isRVC = dt_isRVC(ptr) 1374 1375 val difftest = DifftestModule(new DiffInstrCommit(MaxPhyPregs), delay = 3, dontCare = true) 1376 val dt_skip = Mux(eliminatedMove, false.B, exuOut.isMMIO || exuOut.isPerfCnt) 1377 difftest.coreid := io.hartId 1378 difftest.index := i.U 1379 difftest.valid := io.commits.commitValid(i) && io.commits.isCommit 1380 difftest.skip := dt_skip 1381 difftest.isRVC := isRVC 1382 difftest.rfwen := io.commits.commitValid(i) && commitInfo.rfWen && commitInfo.debug_ldest.get =/= 0.U 1383 difftest.fpwen := io.commits.commitValid(i) && uop.fpWen 1384 difftest.wpdest := commitInfo.debug_pdest.get 1385 difftest.wdest := commitInfo.debug_ldest.get 1386 difftest.nFused := CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize - 1.U 1387 when(difftest.valid) { 1388 assert(CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize >= 1.U) 1389 } 1390 if (env.EnableDifftest) { 1391 val uop = commitDebugUop(i) 1392 difftest.pc := SignExt(uop.pc, XLEN) 1393 difftest.instr := uop.instr 1394 difftest.robIdx := ZeroExt(ptr, 10) 1395 difftest.lqIdx := ZeroExt(uop.lqIdx.value, 7) 1396 difftest.sqIdx := ZeroExt(uop.sqIdx.value, 7) 1397 difftest.isLoad := io.commits.info(i).commitType === CommitType.LOAD 1398 difftest.isStore := io.commits.info(i).commitType === CommitType.STORE 1399 // Check LoadEvent only when isAmo or isLoad and skip MMIO 1400 val difftestLoadEvent = DifftestModule(new DiffLoadEvent, delay = 3) 1401 difftestLoadEvent.coreid := io.hartId 1402 difftestLoadEvent.index := i.U 1403 val loadCheck = (FuType.isAMO(uop.fuType) || FuType.isLoad(uop.fuType)) && !dt_skip 1404 difftestLoadEvent.valid := io.commits.commitValid(i) && io.commits.isCommit && loadCheck 1405 difftestLoadEvent.paddr := exuOut.paddr 1406 difftestLoadEvent.opType := uop.fuOpType 1407 difftestLoadEvent.isAtomic := FuType.isAMO(uop.fuType) 1408 difftestLoadEvent.isLoad := FuType.isLoad(uop.fuType) 1409 } 1410 } 1411 } 1412 1413 if (env.EnableDifftest || env.AlwaysBasicDiff) { 1414 val dt_isXSTrap = Mem(RobSize, Bool()) 1415 for (i <- 0 until RenameWidth) { 1416 when(canEnqueue(i)) { 1417 dt_isXSTrap(allocatePtrVec(i).value) := io.enq.req(i).bits.isXSTrap 1418 } 1419 } 1420 val trapVec = io.commits.commitValid.zip(deqPtrVec).map { case (v, d) => 1421 io.commits.isCommit && v && dt_isXSTrap(d.value) 1422 } 1423 val hitTrap = trapVec.reduce(_ || _) 1424 val difftest = DifftestModule(new DiffTrapEvent, dontCare = true) 1425 difftest.coreid := io.hartId 1426 difftest.hasTrap := hitTrap 1427 difftest.cycleCnt := timer 1428 difftest.instrCnt := instrCnt 1429 difftest.hasWFI := hasWFI 1430 1431 if (env.EnableDifftest) { 1432 val trapCode = PriorityMux(wdata.zip(trapVec).map(x => x._2 -> x._1)) 1433 val trapPC = SignExt(PriorityMux(wpc.zip(trapVec).map(x => x._2 -> x._1)), XLEN) 1434 difftest.code := trapCode 1435 difftest.pc := trapPC 1436 } 1437 } 1438 1439 val commitMoveVec = VecInit(io.commits.commitValid.zip(commitIsMove).map { case (v, m) => v && m }) 1440 val commitLoadVec = VecInit(commitLoadValid) 1441 val commitBranchVec = VecInit(commitBranchValid) 1442 val commitLoadWaitVec = VecInit(commitLoadValid.zip(commitLoadWaitBit).map { case (v, w) => v && w }) 1443 val commitStoreVec = VecInit(io.commits.commitValid.zip(commitIsStore).map { case (v, t) => v && t }) 1444 val perfEvents = Seq( 1445 ("rob_interrupt_num ", io.flushOut.valid && intrEnable), 1446 ("rob_exception_num ", io.flushOut.valid && deqHasException), 1447 ("rob_flush_pipe_num ", io.flushOut.valid && isFlushPipe), 1448 ("rob_replay_inst_num ", io.flushOut.valid && isFlushPipe && deqHasReplayInst), 1449 ("rob_commitUop ", ifCommit(commitCnt)), 1450 ("rob_commitInstr ", ifCommitReg(trueCommitCnt)), 1451 ("rob_commitInstrMove ", ifCommitReg(PopCount(RegEnable(commitMoveVec, isCommit)))), 1452 ("rob_commitInstrFused ", ifCommitReg(fuseCommitCnt)), 1453 ("rob_commitInstrLoad ", ifCommitReg(PopCount(RegEnable(commitLoadVec, isCommit)))), 1454 ("rob_commitInstrBranch ", ifCommitReg(PopCount(RegEnable(commitBranchVec, isCommit)))), 1455 ("rob_commitInstrLoadWait", ifCommitReg(PopCount(RegEnable(commitLoadWaitVec, isCommit)))), 1456 ("rob_commitInstrStore ", ifCommitReg(PopCount(RegEnable(commitStoreVec, isCommit)))), 1457 ("rob_walkInstr ", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U)), 1458 ("rob_walkCycle ", (state === s_walk)), 1459 ("rob_1_4_valid ", numValidEntries <= (RobSize / 4).U), 1460 ("rob_2_4_valid ", numValidEntries > (RobSize / 4).U && numValidEntries <= (RobSize / 2).U), 1461 ("rob_3_4_valid ", numValidEntries > (RobSize / 2).U && numValidEntries <= (RobSize * 3 / 4).U), 1462 ("rob_4_4_valid ", numValidEntries > (RobSize * 3 / 4).U), 1463 ) 1464 generatePerfEvent() 1465 1466 // dontTouch for debug 1467 if (backendParams.debugEn) { 1468 dontTouch(enqPtrVec) 1469 dontTouch(deqPtrVec) 1470 dontTouch(robEntries) 1471 dontTouch(robDeqGroup) 1472 dontTouch(robBanks) 1473 dontTouch(robBanksRaddrThisLine) 1474 dontTouch(robBanksRaddrNextLine) 1475 dontTouch(robBanksRdataThisLine) 1476 dontTouch(robBanksRdataNextLine) 1477 dontTouch(robBanksRdataThisLineUpdate) 1478 dontTouch(robBanksRdataNextLineUpdate) 1479 dontTouch(needUpdate) 1480 val exceptionWBsVec = MixedVecInit(exceptionWBs) 1481 dontTouch(exceptionWBsVec) 1482 dontTouch(commit_wDeqGroup) 1483 dontTouch(commit_vDeqGroup) 1484 dontTouch(commitSizeSumSeq) 1485 dontTouch(walkSizeSumSeq) 1486 dontTouch(commitSizeSumCond) 1487 dontTouch(walkSizeSumCond) 1488 dontTouch(commitSizeSum) 1489 dontTouch(walkSizeSum) 1490 dontTouch(realDestSizeSeq) 1491 dontTouch(walkDestSizeSeq) 1492 dontTouch(io.commits) 1493 dontTouch(commitIsVTypeVec) 1494 dontTouch(walkIsVTypeVec) 1495 dontTouch(commitValidThisLine) 1496 dontTouch(commitReadAddr_next) 1497 dontTouch(donotNeedWalk) 1498 dontTouch(walkPtrVec_next) 1499 dontTouch(walkPtrVec) 1500 dontTouch(deqPtrVec_next) 1501 dontTouch(deqPtrVecForWalk) 1502 dontTouch(snapPtrReadBank) 1503 dontTouch(snapPtrVecForWalk) 1504 dontTouch(shouldWalkVec) 1505 dontTouch(walkFinished) 1506 dontTouch(changeBankAddrToDeqPtr) 1507 } 1508 if (env.EnableDifftest) { 1509 io.commits.info.map(info => dontTouch(info.debug_pc.get)) 1510 } 1511} 1512