1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.backend.rob 18 19import org.chipsalliance.cde.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import difftest._ 23import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 24import utility._ 25import utils._ 26import xiangshan._ 27import xiangshan.backend.BackendParams 28import xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput} 29import xiangshan.backend.fu.{FuConfig, FuType} 30import xiangshan.frontend.FtqPtr 31import xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr} 32import xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput} 33import xiangshan.backend.ctrlblock.{DebugLSIO, DebugLsInfo, LsTopdownInfo} 34import xiangshan.backend.fu.vector.Bundles.VType 35import xiangshan.backend.rename.SnapshotGenerator 36 37 38class RobPtr(entries: Int) extends CircularQueuePtr[RobPtr]( 39 entries 40) with HasCircularQueuePtrHelper { 41 42 def this()(implicit p: Parameters) = this(p(XSCoreParamsKey).RobSize) 43 44 def needFlush(redirect: Valid[Redirect]): Bool = { 45 val flushItself = redirect.bits.flushItself() && this === redirect.bits.robIdx 46 redirect.valid && (flushItself || isAfter(this, redirect.bits.robIdx)) 47 } 48 49 def needFlush(redirect: Seq[Valid[Redirect]]): Bool = VecInit(redirect.map(needFlush)).asUInt.orR 50} 51 52object RobPtr { 53 def apply(f: Bool, v: UInt)(implicit p: Parameters): RobPtr = { 54 val ptr = Wire(new RobPtr) 55 ptr.flag := f 56 ptr.value := v 57 ptr 58 } 59} 60 61class RobCSRIO(implicit p: Parameters) extends XSBundle { 62 val intrBitSet = Input(Bool()) 63 val trapTarget = Input(UInt(VAddrBits.W)) 64 val isXRet = Input(Bool()) 65 val wfiEvent = Input(Bool()) 66 67 val fflags = Output(Valid(UInt(5.W))) 68 val vxsat = Output(Valid(Bool())) 69 val vstart = Output(Valid(UInt(XLEN.W))) 70 val dirty_fs = Output(Bool()) 71 val perfinfo = new Bundle { 72 val retiredInstr = Output(UInt(3.W)) 73 } 74 75 val vcsrFlag = Output(Bool()) 76} 77 78class RobLsqIO(implicit p: Parameters) extends XSBundle { 79 val lcommit = Output(UInt(log2Up(CommitWidth + 1).W)) 80 val scommit = Output(UInt(log2Up(CommitWidth + 1).W)) 81 val pendingld = Output(Bool()) 82 val pendingst = Output(Bool()) 83 val commit = Output(Bool()) 84 val pendingPtr = Output(new RobPtr) 85 val pendingPtrNext = Output(new RobPtr) 86 87 val mmio = Input(Vec(LoadPipelineWidth, Bool())) 88 // Todo: what's this? 89 val uop = Input(Vec(LoadPipelineWidth, new DynInst)) 90} 91 92class RobEnqIO(implicit p: Parameters) extends XSBundle { 93 val canAccept = Output(Bool()) 94 val isEmpty = Output(Bool()) 95 // valid vector, for robIdx gen and walk 96 val needAlloc = Vec(RenameWidth, Input(Bool())) 97 val req = Vec(RenameWidth, Flipped(ValidIO(new DynInst))) 98 val resp = Vec(RenameWidth, Output(new RobPtr)) 99} 100 101class RobCoreTopDownIO(implicit p: Parameters) extends XSBundle { 102 val robHeadVaddr = Valid(UInt(VAddrBits.W)) 103 val robHeadPaddr = Valid(UInt(PAddrBits.W)) 104} 105 106class RobDispatchTopDownIO extends Bundle { 107 val robTrueCommit = Output(UInt(64.W)) 108 val robHeadLsIssue = Output(Bool()) 109} 110 111class RobDebugRollingIO extends Bundle { 112 val robTrueCommit = Output(UInt(64.W)) 113} 114 115class RobDispatchData(implicit p: Parameters) extends RobCommitInfo {} 116 117class RobDeqPtrWrapper(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper { 118 val io = IO(new Bundle { 119 // for commits/flush 120 val state = Input(UInt(2.W)) 121 val deq_v = Vec(CommitWidth, Input(Bool())) 122 val deq_w = Vec(CommitWidth, Input(Bool())) 123 val exception_state = Flipped(ValidIO(new RobExceptionInfo)) 124 // for flush: when exception occurs, reset deqPtrs to range(0, CommitWidth) 125 val intrBitSetReg = Input(Bool()) 126 val hasNoSpecExec = Input(Bool()) 127 val interrupt_safe = Input(Bool()) 128 val blockCommit = Input(Bool()) 129 // output: the CommitWidth deqPtr 130 val out = Vec(CommitWidth, Output(new RobPtr)) 131 val next_out = Vec(CommitWidth, Output(new RobPtr)) 132 val commitCnt = Output(UInt(log2Up(CommitWidth+1).W)) 133 val canCommitPriorityCond = Output(Vec(CommitWidth+1,Bool())) 134 val commitEn = Output(Bool()) 135 }) 136 137 val deqPtrVec = RegInit(VecInit((0 until CommitWidth).map(_.U.asTypeOf(new RobPtr)))) 138 139 // for exceptions (flushPipe included) and interrupts: 140 // only consider the first instruction 141 val intrEnable = io.intrBitSetReg && !io.hasNoSpecExec && io.interrupt_safe 142 val exceptionEnable = io.deq_w(0) && io.exception_state.valid && io.exception_state.bits.not_commit && io.exception_state.bits.robIdx === deqPtrVec(0) 143 val redirectOutValid = io.state === 0.U && io.deq_v(0) && (intrEnable || exceptionEnable) 144 145 // for normal commits: only to consider when there're no exceptions 146 // we don't need to consider whether the first instruction has exceptions since it wil trigger exceptions. 147 val commit_exception = io.exception_state.valid && !isAfter(io.exception_state.bits.robIdx, deqPtrVec.last) 148 val canCommit = VecInit((0 until CommitWidth).map(i => io.deq_v(i) && io.deq_w(i))) 149 val normalCommitCnt = PriorityEncoder(canCommit.map(c => !c) :+ true.B) 150 // when io.intrBitSetReg or there're possible exceptions in these instructions, 151 // only one instruction is allowed to commit 152 val allowOnlyOne = commit_exception || io.intrBitSetReg 153 val commitCnt = Mux(allowOnlyOne, canCommit(0), normalCommitCnt) 154 val allowOnlyOneCond = Wire(chiselTypeOf(io.canCommitPriorityCond)) 155 allowOnlyOneCond.zipWithIndex.map{ case (value,i) => value := (if (i==0) !canCommit(0) else true.B)} 156 io.canCommitPriorityCond := Mux(allowOnlyOne, allowOnlyOneCond, VecInit(canCommit.map(c => !c) :+ true.B)) 157 158 val commitDeqPtrAll = VecInit((0 until 2*CommitWidth).map{case i => deqPtrVec(0) + i.U}) 159 val commitDeqPtrVec = Wire(chiselTypeOf(deqPtrVec)) 160 for (i <- 0 until CommitWidth){ 161 commitDeqPtrVec(i) := PriorityMuxDefault(io.canCommitPriorityCond.zip(commitDeqPtrAll.drop(i).take(CommitWidth+1)), deqPtrVec(i)) 162 } 163 val deqPtrVec_next = Mux(io.state === 0.U && !redirectOutValid && !io.blockCommit, commitDeqPtrVec, deqPtrVec) 164 165 deqPtrVec := deqPtrVec_next 166 167 io.next_out := deqPtrVec_next 168 io.out := deqPtrVec 169 io.commitCnt := commitCnt 170 io.commitEn := io.state === 0.U && !redirectOutValid && !io.blockCommit 171 172 when (io.state === 0.U) { 173 XSInfo(io.state === 0.U && commitCnt > 0.U, "retired %d insts\n", commitCnt) 174 } 175 176} 177 178class RobEnqPtrWrapper(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper { 179 val io = IO(new Bundle { 180 // for input redirect 181 val redirect = Input(Valid(new Redirect)) 182 // for enqueue 183 val allowEnqueue = Input(Bool()) 184 val hasBlockBackward = Input(Bool()) 185 val enq = Vec(RenameWidth, Input(Bool())) 186 val out = Output(Vec(RenameWidth, new RobPtr)) 187 }) 188 189 val enqPtrVec = RegInit(VecInit.tabulate(RenameWidth)(_.U.asTypeOf(new RobPtr))) 190 191 // enqueue 192 val canAccept = io.allowEnqueue && !io.hasBlockBackward 193 val dispatchNum = Mux(canAccept, PopCount(io.enq), 0.U) 194 195 for ((ptr, i) <- enqPtrVec.zipWithIndex) { 196 when(io.redirect.valid) { 197 ptr := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx + i.U, io.redirect.bits.robIdx + (i + 1).U) 198 }.otherwise { 199 ptr := ptr + dispatchNum 200 } 201 } 202 203 io.out := enqPtrVec 204 205} 206 207class RobExceptionInfo(implicit p: Parameters) extends XSBundle { 208 // val valid = Bool() 209 val robIdx = new RobPtr 210 val exceptionVec = ExceptionVec() 211 val flushPipe = Bool() 212 val isVset = Bool() 213 val replayInst = Bool() // redirect to that inst itself 214 val singleStep = Bool() // TODO add frontend hit beneath 215 val crossPageIPFFix = Bool() 216 val trigger = new TriggerCf 217 val vstartEn = Bool() 218 val vstart = UInt(XLEN.W) 219 220 def has_exception = exceptionVec.asUInt.orR || flushPipe || singleStep || replayInst || trigger.canFire 221 def not_commit = exceptionVec.asUInt.orR || singleStep || replayInst || trigger.canFire 222 // only exceptions are allowed to writeback when enqueue 223 def can_writeback = exceptionVec.asUInt.orR || singleStep || trigger.canFire 224} 225 226class ExceptionGen(params: BackendParams)(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper { 227 val io = IO(new Bundle { 228 val redirect = Input(Valid(new Redirect)) 229 val flush = Input(Bool()) 230 val enq = Vec(RenameWidth, Flipped(ValidIO(new RobExceptionInfo))) 231 // csr + load + store + varith + vload + vstore 232 val wb = Vec(params.numException, Flipped(ValidIO(new RobExceptionInfo))) 233 val out = ValidIO(new RobExceptionInfo) 234 val state = ValidIO(new RobExceptionInfo) 235 }) 236 237 val wbExuParams = params.allExuParams.filter(_.exceptionOut.nonEmpty) 238 239 def getOldest(valid: Seq[Bool], bits: Seq[RobExceptionInfo]): RobExceptionInfo = { 240 def getOldest_recursion(valid: Seq[Bool], bits: Seq[RobExceptionInfo]): (Seq[Bool], Seq[RobExceptionInfo]) = { 241 assert(valid.length == bits.length) 242 if (valid.length == 1) { 243 (valid, bits) 244 } else if (valid.length == 2) { 245 val res = Seq.fill(2)(Wire(ValidIO(chiselTypeOf(bits(0))))) 246 for (i <- res.indices) { 247 res(i).valid := valid(i) 248 res(i).bits := bits(i) 249 } 250 val oldest = Mux(!valid(1) || valid(0) && isAfter(bits(1).robIdx, bits(0).robIdx), res(0), res(1)) 251 (Seq(oldest.valid), Seq(oldest.bits)) 252 } else { 253 val left = getOldest_recursion(valid.take(valid.length / 2), bits.take(valid.length / 2)) 254 val right = getOldest_recursion(valid.drop(valid.length / 2), bits.drop(valid.length/ 2)) 255 getOldest_recursion(left._1 ++ right._1, left._2 ++ right._2) 256 } 257 } 258 getOldest_recursion(valid, bits)._2.head 259 } 260 261 262 val currentValid = RegInit(false.B) 263 val current = Reg(new RobExceptionInfo) 264 265 // orR the exceptionVec 266 val lastCycleFlush = RegNext(io.flush) 267 val in_enq_valid = VecInit(io.enq.map(e => e.valid && e.bits.has_exception && !lastCycleFlush)) 268 269 // s0: compare wb in 6 groups 270 val csr_wb = io.wb.zip(wbExuParams).filter(_._2.fuConfigs.filter(t => t.isCsr).nonEmpty).map(_._1) 271 val load_wb = io.wb.zip(wbExuParams).filter(_._2.fuConfigs.filter(_.fuType == FuType.ldu).nonEmpty).map(_._1) 272 val store_wb = io.wb.zip(wbExuParams).filter(_._2.fuConfigs.filter(t => t.isSta || t.fuType == FuType.mou).nonEmpty).map(_._1) 273 val varith_wb = io.wb.zip(wbExuParams).filter(_._2.fuConfigs.filter(_.isVecArith).nonEmpty).map(_._1) 274 val vload_wb = io.wb.zip(wbExuParams).filter(_._2.fuConfigs.filter(_.fuType == FuType.vldu).nonEmpty).map(_._1) 275 val vstore_wb = io.wb.zip(wbExuParams).filter(_._2.fuConfigs.filter(_.fuType == FuType.vstu).nonEmpty).map(_._1) 276 277 val writebacks = Seq(csr_wb, load_wb, store_wb, varith_wb, vload_wb, vstore_wb) 278 val in_wb_valids = writebacks.map(_.map(w => w.valid && w.bits.has_exception && !lastCycleFlush)) 279 val wb_valid = in_wb_valids.zip(writebacks).map { case (valid, wb) => 280 valid.zip(wb.map(_.bits)).map { case (v, bits) => v && !(bits.robIdx.needFlush(io.redirect) || io.flush) }.reduce(_ || _) 281 } 282 val wb_bits = in_wb_valids.zip(writebacks).map { case (valid, wb) => getOldest(valid, wb.map(_.bits))} 283 284 val s0_out_valid = wb_valid.map(x => RegNext(x)) 285 val s0_out_bits = wb_bits.zip(wb_valid).map{ case(b, v) => RegEnable(b, v)} 286 287 // s1: compare last six and current flush 288 val s1_valid = VecInit(s0_out_valid.zip(s0_out_bits).map{ case (v, b) => v && !(b.robIdx.needFlush(io.redirect) || io.flush) }) 289 val s1_out_bits = RegEnable(getOldest(s0_out_valid, s0_out_bits), s1_valid.asUInt.orR) 290 val s1_out_valid = RegNext(s1_valid.asUInt.orR) 291 292 val enq_valid = RegNext(in_enq_valid.asUInt.orR && !io.redirect.valid && !io.flush) 293 val enq_bits = RegEnable(ParallelPriorityMux(in_enq_valid, io.enq.map(_.bits)), in_enq_valid.asUInt.orR && !io.redirect.valid && !io.flush) 294 295 // s2: compare the input exception with the current one 296 // priorities: 297 // (1) system reset 298 // (2) current is valid: flush, remain, merge, update 299 // (3) current is not valid: s1 or enq 300 val current_flush = current.robIdx.needFlush(io.redirect) || io.flush 301 val s1_flush = s1_out_bits.robIdx.needFlush(io.redirect) || io.flush 302 when (currentValid) { 303 when (current_flush) { 304 currentValid := Mux(s1_flush, false.B, s1_out_valid) 305 } 306 when (s1_out_valid && !s1_flush) { 307 when (isAfter(current.robIdx, s1_out_bits.robIdx)) { 308 current := s1_out_bits 309 }.elsewhen (current.robIdx === s1_out_bits.robIdx) { 310 current.exceptionVec := (s1_out_bits.exceptionVec.asUInt | current.exceptionVec.asUInt).asTypeOf(ExceptionVec()) 311 current.flushPipe := s1_out_bits.flushPipe || current.flushPipe 312 current.replayInst := s1_out_bits.replayInst || current.replayInst 313 current.singleStep := s1_out_bits.singleStep || current.singleStep 314 current.trigger := (s1_out_bits.trigger.asUInt | current.trigger.asUInt).asTypeOf(new TriggerCf) 315 } 316 } 317 }.elsewhen (s1_out_valid && !s1_flush) { 318 currentValid := true.B 319 current := s1_out_bits 320 }.elsewhen (enq_valid && !(io.redirect.valid || io.flush)) { 321 currentValid := true.B 322 current := enq_bits 323 } 324 325 io.out.valid := s1_out_valid || enq_valid && enq_bits.can_writeback 326 io.out.bits := Mux(s1_out_valid, s1_out_bits, enq_bits) 327 io.state.valid := currentValid 328 io.state.bits := current 329 330} 331 332class RobFlushInfo(implicit p: Parameters) extends XSBundle { 333 val ftqIdx = new FtqPtr 334 val robIdx = new RobPtr 335 val ftqOffset = UInt(log2Up(PredictWidth).W) 336 val replayInst = Bool() 337} 338 339class Rob(params: BackendParams)(implicit p: Parameters) extends LazyModule with HasXSParameter { 340 override def shouldBeInlined: Boolean = false 341 342 lazy val module = new RobImp(this)(p, params) 343} 344 345class RobImp(override val wrapper: Rob)(implicit p: Parameters, params: BackendParams) extends LazyModuleImp(wrapper) 346 with HasXSParameter with HasCircularQueuePtrHelper with HasPerfEvents { 347 348 private val LduCnt = params.LduCnt 349 private val StaCnt = params.StaCnt 350 private val HyuCnt = params.HyuCnt 351 352 val io = IO(new Bundle() { 353 val hartId = Input(UInt(8.W)) 354 val redirect = Input(Valid(new Redirect)) 355 val enq = new RobEnqIO 356 val flushOut = ValidIO(new Redirect) 357 val exception = ValidIO(new ExceptionInfo) 358 // exu + brq 359 val writeback: MixedVec[ValidIO[ExuOutput]] = Flipped(params.genWrite2CtrlBundles) 360 val writebackNums = Flipped(Vec(writeback.size-params.StdCnt, ValidIO(UInt(writeback.size.U.getWidth.W)))) 361 val commits = Output(new RobCommitIO) 362 val rabCommits = Output(new RabCommitIO) 363 val diffCommits = if (backendParams.debugEn) Some(Output(new DiffCommitIO)) else None 364 val isVsetFlushPipe = Output(Bool()) 365 val lsq = new RobLsqIO 366 val robDeqPtr = Output(new RobPtr) 367 val csr = new RobCSRIO 368 val snpt = Input(new SnapshotPort) 369 val robFull = Output(Bool()) 370 val headNotReady = Output(Bool()) 371 val cpu_halt = Output(Bool()) 372 val wfi_enable = Input(Bool()) 373 val toDecode = new Bundle { 374 val isResumeVType = Output(Bool()) 375 val commitVType = ValidIO(VType()) 376 val walkVType = ValidIO(VType()) 377 } 378 379 val debug_ls = Flipped(new DebugLSIO) 380 val debugRobHead = Output(new DynInst) 381 val debugEnqLsq = Input(new LsqEnqIO) 382 val debugHeadLsIssue = Input(Bool()) 383 val lsTopdownInfo = Vec(LduCnt + HyuCnt, Input(new LsTopdownInfo)) 384 val debugTopDown = new Bundle { 385 val toCore = new RobCoreTopDownIO 386 val toDispatch = new RobDispatchTopDownIO 387 val robHeadLqIdx = Valid(new LqPtr) 388 } 389 val debugRolling = new RobDebugRollingIO 390 }) 391 392 val exuWBs: Seq[ValidIO[ExuOutput]] = io.writeback.filter(!_.bits.params.hasStdFu).toSeq 393 val stdWBs: Seq[ValidIO[ExuOutput]] = io.writeback.filter(_.bits.params.hasStdFu).toSeq 394 val fflagsWBs = io.writeback.filter(x => x.bits.fflags.nonEmpty) 395 val exceptionWBs = io.writeback.filter(x => x.bits.exceptionVec.nonEmpty) 396 val redirectWBs = io.writeback.filter(x => x.bits.redirect.nonEmpty) 397 val vxsatWBs = io.writeback.filter(x => x.bits.vxsat.nonEmpty) 398 399 val numExuWbPorts = exuWBs.length 400 val numStdWbPorts = stdWBs.length 401 402 403 println(s"Rob: size $RobSize, numExuWbPorts: $numExuWbPorts, numStdWbPorts: $numStdWbPorts, commitwidth: $CommitWidth") 404// println(s"exuPorts: ${exuWbs.map(_._1.map(_.name))}") 405// println(s"stdPorts: ${stdWbs.map(_._1.map(_.name))}") 406// println(s"fflagsPorts: ${fflagsWBs.map(_._1.map(_.name))}") 407 408 409 // instvalid field 410 val valid = RegInit(VecInit(Seq.fill(RobSize)(false.B))) 411 // writeback status 412 413 val stdWritebacked = Reg(Vec(RobSize, Bool())) 414 val commitTrigger = Mem(RobSize, Bool()) 415 val uopNumVec = RegInit(VecInit(Seq.fill(RobSize)(0.U(log2Up(MaxUopSize + 1).W)))) 416 val realDestSize = RegInit(VecInit(Seq.fill(RobSize)(0.U(log2Up(MaxUopSize + 1).W)))) 417 val fflagsDataModule = RegInit(VecInit(Seq.fill(RobSize)(0.U(5.W)))) 418 val vxsatDataModule = RegInit(VecInit(Seq.fill(RobSize)(false.B))) 419 val vls = RegInit(VecInit(Seq.fill(RobSize)(false.B))) 420 421 val stdWritebackedDeqGroup = Reg(Vec(CommitWidth, Bool())) 422 val uopNumVecDeqGroup = RegInit(VecInit(Seq.fill(CommitWidth)(0.U(log2Up(MaxUopSize + 1).W)))) 423 val realDestSizeDeqGroup = RegInit(VecInit(Seq.fill(CommitWidth)(0.U(log2Up(MaxUopSize + 1).W)))) 424 val fflagsDataModuleDeqGroup = RegInit(VecInit(Seq.fill(CommitWidth)(0.U(5.W)))) 425 val vxsatDataModuleDeqGroup = RegInit(VecInit(Seq.fill(CommitWidth)(false.B))) 426 def isWritebacked(ptr: UInt): Bool = { 427 !uopNumVec(ptr).orR && stdWritebacked(ptr) 428 } 429 430 def isUopWritebacked(ptr: UInt): Bool = { 431 !uopNumVec(ptr).orR 432 } 433 434 val mmio = RegInit(VecInit(Seq.fill(RobSize)(false.B))) 435 436 // data for redirect, exception, etc. 437 val flagBkup = Mem(RobSize, Bool()) 438 // some instructions are not allowed to trigger interrupts 439 // They have side effects on the states of the processor before they write back 440 val interrupt_safe = RegInit(VecInit(Seq.fill(RobSize)(true.B))) 441 val interrupt_safeDeqGroup = Reg(Vec(CommitWidth, Bool())) 442 443 // data for debug 444 // Warn: debug_* prefix should not exist in generated verilog. 445 val debug_microOp = DebugMem(RobSize, new DynInst) 446 val debug_exuData = Reg(Vec(RobSize, UInt(XLEN.W)))//for debug 447 val debug_exuDebug = Reg(Vec(RobSize, new DebugBundle))//for debug 448 val debug_lsInfo = RegInit(VecInit(Seq.fill(RobSize)(DebugLsInfo.init))) 449 val debug_lsTopdownInfo = RegInit(VecInit(Seq.fill(RobSize)(LsTopdownInfo.init))) 450 val debug_lqIdxValid = RegInit(VecInit.fill(RobSize)(false.B)) 451 val debug_lsIssued = RegInit(VecInit.fill(RobSize)(false.B)) 452 453 // pointers 454 // For enqueue ptr, we don't duplicate it since only enqueue needs it. 455 val enqPtrVec = Wire(Vec(RenameWidth, new RobPtr)) 456 val deqPtrVec = Wire(Vec(CommitWidth, new RobPtr)) 457 458 if(backendParams.debugEn) { 459 dontTouch(enqPtrVec) 460 dontTouch(deqPtrVec) 461 } 462 463 val walkPtrVec = Reg(Vec(CommitWidth, new RobPtr)) 464 val lastWalkPtr = Reg(new RobPtr) 465 val allowEnqueue = RegInit(true.B) 466 467 val enqPtr = enqPtrVec.head 468 val deqPtr = deqPtrVec(0) 469 val walkPtr = walkPtrVec(0) 470 471 val isEmpty = enqPtr === deqPtr 472 val isReplaying = io.redirect.valid && RedirectLevel.flushItself(io.redirect.bits.level) 473 474 val snptEnq = io.enq.canAccept && io.enq.req.head.valid && io.enq.req.head.bits.snapshot 475 val snapshots = SnapshotGenerator(enqPtrVec, snptEnq, io.snpt.snptDeq, io.redirect.valid, io.snpt.flushVec) 476 val debug_lsIssue = WireDefault(debug_lsIssued) 477 debug_lsIssue(deqPtr.value) := io.debugHeadLsIssue 478 479 /** 480 * states of Rob 481 */ 482 val s_idle :: s_walk :: Nil = Enum(2) 483 val state = RegInit(s_idle) 484 485 /** 486 * Data Modules 487 * 488 * CommitDataModule: data from dispatch 489 * (1) read: commits/walk/exception 490 * (2) write: enqueue 491 * 492 * WritebackData: data from writeback 493 * (1) read: commits/walk/exception 494 * (2) write: write back from exe units 495 */ 496 private def hasRen: Boolean = true 497 val dispatchData = Module(new SyncDataModuleTemplate(new RobDispatchData, RobSize, CommitWidth, RenameWidth, hasRen = hasRen)) 498 val dispatchDataRead = dispatchData.io.rdata 499 500 val exceptionGen = Module(new ExceptionGen(params)) 501 val exceptionDataRead = exceptionGen.io.state 502 val fflagsDataRead = Wire(Vec(CommitWidth, UInt(5.W))) 503 val vxsatDataRead = Wire(Vec(CommitWidth, Bool())) 504 505 io.robDeqPtr := deqPtr 506 io.debugRobHead := debug_microOp(deqPtr.value) 507 508 val rab = Module(new RenameBuffer(RabSize)) 509 val vtypeBuffer = Module(new VTypeBuffer(VTypeBufferSize)) 510 511 /** 512 * connection of [[rab]] 513 */ 514 rab.io.redirect.valid := io.redirect.valid 515 516 rab.io.req.zip(io.enq.req).map { case (dest, src) => 517 dest.bits := src.bits 518 dest.valid := src.valid && io.enq.canAccept 519 } 520 521 val commitDestSizeSeq = (0 until CommitWidth).map(i => realDestSize(deqPtrVec(i).value)) 522 val walkDestSizeSeq = (0 until CommitWidth).map(i => realDestSize(walkPtrVec(i).value)) 523 524 val walkDestSizeDeqGroup = RegInit(VecInit(Seq.fill(CommitWidth)(0.U(log2Up(MaxUopSize + 1).W)))) 525 val commitSizeSumSeq = (0 until CommitWidth).map(i => realDestSizeDeqGroup.take(i+1).reduce(_ +& _)) 526 val walkSizeSumSeq = (0 until CommitWidth).map(i => walkDestSizeDeqGroup.take(i+1).reduce(_ +& _)) 527 val commitSizeSumCond = io.commits.commitValid.map(_ && io.commits.isCommit) 528 val walkSizeSumCond = io.commits.walkValid.map(_ && io.commits.isWalk) 529 val commitSizeSum = PriorityMuxDefault(commitSizeSumCond.reverse.zip(commitSizeSumSeq.reverse), 0.U) 530 val walkSizeSum = PriorityMuxDefault(walkSizeSumCond.reverse.zip(walkSizeSumSeq.reverse), 0.U) 531 532 rab.io.fromRob.commitSize := commitSizeSum 533 rab.io.fromRob.walkSize := walkSizeSum 534 rab.io.snpt := io.snpt 535 rab.io.snpt.snptEnq := snptEnq 536 537 io.rabCommits := rab.io.commits 538 io.diffCommits.foreach(_ := rab.io.diffCommits.get) 539 540 /** 541 * connection of [[vtypeBuffer]] 542 */ 543 544 vtypeBuffer.io.redirect.valid := io.redirect.valid 545 546 vtypeBuffer.io.req.zip(io.enq.req).map { case (sink, source) => 547 sink.valid := source.valid && io.enq.canAccept 548 sink.bits := source.bits 549 } 550 551 private val commitIsVTypeVec = VecInit(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.isVset }) 552 private val walkIsVTypeVec = VecInit(io.commits.walkValid.zip(io.commits.info).map { case (valid, info) => io.commits.isWalk && valid && info.isVset }) 553 vtypeBuffer.io.fromRob.commitSize := PopCount(commitIsVTypeVec) 554 vtypeBuffer.io.fromRob.walkSize := PopCount(walkIsVTypeVec) 555 vtypeBuffer.io.snpt := io.snpt 556 vtypeBuffer.io.snpt.snptEnq := snptEnq 557 io.toDecode.isResumeVType := vtypeBuffer.io.toDecode.isResumeVType 558 io.toDecode.commitVType := vtypeBuffer.io.toDecode.commitVType 559 io.toDecode.walkVType := vtypeBuffer.io.toDecode.walkVType 560 561 /** 562 * Enqueue (from dispatch) 563 */ 564 // special cases 565 val hasBlockBackward = RegInit(false.B) 566 val hasWaitForward = RegInit(false.B) 567 val doingSvinval = RegInit(false.B) 568 // When blockBackward instruction leaves Rob (commit or walk), hasBlockBackward should be set to false.B 569 // To reduce registers usage, for hasBlockBackward cases, we allow enqueue after ROB is empty. 570 when (isEmpty) { hasBlockBackward:= false.B } 571 // When any instruction commits, hasNoSpecExec should be set to false.B 572 when (io.commits.hasWalkInstr || io.commits.hasCommitInstr) { hasWaitForward:= false.B } 573 574 // The wait-for-interrupt (WFI) instruction waits in the ROB until an interrupt might need servicing. 575 // io.csr.wfiEvent will be asserted if the WFI can resume execution, and we change the state to s_wfi_idle. 576 // It does not affect how interrupts are serviced. Note that WFI is noSpecExec and it does not trigger interrupts. 577 val hasWFI = RegInit(false.B) 578 io.cpu_halt := hasWFI 579 // WFI Timeout: 2^20 = 1M cycles 580 val wfi_cycles = RegInit(0.U(20.W)) 581 when (hasWFI) { 582 wfi_cycles := wfi_cycles + 1.U 583 }.elsewhen (!hasWFI && RegNext(hasWFI)) { 584 wfi_cycles := 0.U 585 } 586 val wfi_timeout = wfi_cycles.andR 587 when (RegNext(RegNext(io.csr.wfiEvent)) || io.flushOut.valid || wfi_timeout) { 588 hasWFI := false.B 589 } 590 591 val allocatePtrVec = VecInit((0 until RenameWidth).map(i => enqPtrVec(PopCount(io.enq.req.take(i).map(req => req.valid && req.bits.firstUop))))) 592 io.enq.canAccept := allowEnqueue && !hasBlockBackward && rab.io.canEnq && vtypeBuffer.io.canEnq 593 io.enq.resp := allocatePtrVec 594 val canEnqueue = VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop && io.enq.canAccept)) 595 val timer = GTimer() 596 for (i <- 0 until RenameWidth) { 597 // we don't check whether io.redirect is valid here since redirect has higher priority 598 when (canEnqueue(i)) { 599 val enqUop = io.enq.req(i).bits 600 val enqIndex = allocatePtrVec(i).value 601 // store uop in data module and debug_microOp Vec 602 debug_microOp(enqIndex) := enqUop 603 debug_microOp(enqIndex).debugInfo.dispatchTime := timer 604 debug_microOp(enqIndex).debugInfo.enqRsTime := timer 605 debug_microOp(enqIndex).debugInfo.selectTime := timer 606 debug_microOp(enqIndex).debugInfo.issueTime := timer 607 debug_microOp(enqIndex).debugInfo.writebackTime := timer 608 debug_microOp(enqIndex).debugInfo.tlbFirstReqTime := timer 609 debug_microOp(enqIndex).debugInfo.tlbRespTime := timer 610 debug_lsInfo(enqIndex) := DebugLsInfo.init 611 debug_lsTopdownInfo(enqIndex) := LsTopdownInfo.init 612 debug_lqIdxValid(enqIndex) := false.B 613 debug_lsIssued(enqIndex) := false.B 614 615 when (enqUop.blockBackward) { 616 hasBlockBackward := true.B 617 } 618 when (enqUop.waitForward) { 619 hasWaitForward := true.B 620 } 621 val enqHasTriggerCanFire = io.enq.req(i).bits.trigger.getFrontendCanFire 622 val enqHasException = ExceptionNO.selectFrontend(enqUop.exceptionVec).asUInt.orR 623 // the begin instruction of Svinval enqs so mark doingSvinval as true to indicate this process 624 when(!enqHasTriggerCanFire && !enqHasException && enqUop.isSvinvalBegin(enqUop.flushPipe)) 625 { 626 doingSvinval := true.B 627 } 628 // the end instruction of Svinval enqs so clear doingSvinval 629 when(!enqHasTriggerCanFire && !enqHasException && enqUop.isSvinvalEnd(enqUop.flushPipe)) 630 { 631 doingSvinval := false.B 632 } 633 // when we are in the process of Svinval software code area , only Svinval.vma and end instruction of Svinval can appear 634 assert(!doingSvinval || (enqUop.isSvinval(enqUop.flushPipe) || enqUop.isSvinvalEnd(enqUop.flushPipe))) 635 when (enqUop.isWFI && !enqHasException && !enqHasTriggerCanFire) { 636 hasWFI := true.B 637 } 638 639 mmio(enqIndex) := false.B 640 641 vls(enqIndex) := enqUop.vlsInstr 642 } 643 } 644 val dispatchNum = Mux(io.enq.canAccept, PopCount(io.enq.req.map(req => req.valid && req.bits.firstUop)), 0.U) 645 io.enq.isEmpty := RegNext(isEmpty && !VecInit(io.enq.req.map(_.valid)).asUInt.orR) 646 647 when (!io.wfi_enable) { 648 hasWFI := false.B 649 } 650 // sel vsetvl's flush position 651 val vs_idle :: vs_waitVinstr :: vs_waitFlush :: Nil = Enum(3) 652 val vsetvlState = RegInit(vs_idle) 653 654 val firstVInstrFtqPtr = RegInit(0.U.asTypeOf(new FtqPtr)) 655 val firstVInstrFtqOffset = RegInit(0.U.asTypeOf(UInt(log2Up(PredictWidth).W))) 656 val firstVInstrRobIdx = RegInit(0.U.asTypeOf(new RobPtr)) 657 658 val enq0 = io.enq.req(0) 659 val enq0IsVset = enq0.bits.isVset && enq0.bits.lastUop && canEnqueue(0) 660 val enq0IsVsetFlush = enq0IsVset && enq0.bits.flushPipe 661 val enqIsVInstrVec = io.enq.req.zip(canEnqueue).map{case (req, fire) => FuType.isVArith(req.bits.fuType) && fire} 662 // for vs_idle 663 val firstVInstrIdle = PriorityMux(enqIsVInstrVec.zip(io.enq.req).drop(1) :+ (true.B, 0.U.asTypeOf(io.enq.req(0).cloneType))) 664 // for vs_waitVinstr 665 val enqIsVInstrOrVset = (enqIsVInstrVec(0) || enq0IsVset) +: enqIsVInstrVec.drop(1) 666 val firstVInstrWait = PriorityMux(enqIsVInstrOrVset, io.enq.req) 667 when(vsetvlState === vs_idle){ 668 firstVInstrFtqPtr := firstVInstrIdle.bits.ftqPtr 669 firstVInstrFtqOffset := firstVInstrIdle.bits.ftqOffset 670 firstVInstrRobIdx := firstVInstrIdle.bits.robIdx 671 }.elsewhen(vsetvlState === vs_waitVinstr){ 672 when(Cat(enqIsVInstrOrVset).orR){ 673 firstVInstrFtqPtr := firstVInstrWait.bits.ftqPtr 674 firstVInstrFtqOffset := firstVInstrWait.bits.ftqOffset 675 firstVInstrRobIdx := firstVInstrWait.bits.robIdx 676 } 677 } 678 679 val hasVInstrAfterI = Cat(enqIsVInstrVec(0)).orR 680 when(vsetvlState === vs_idle && !io.redirect.valid){ 681 when(enq0IsVsetFlush){ 682 vsetvlState := Mux(hasVInstrAfterI, vs_waitFlush, vs_waitVinstr) 683 } 684 }.elsewhen(vsetvlState === vs_waitVinstr){ 685 when(io.redirect.valid){ 686 vsetvlState := vs_idle 687 }.elsewhen(Cat(enqIsVInstrOrVset).orR){ 688 vsetvlState := vs_waitFlush 689 } 690 }.elsewhen(vsetvlState === vs_waitFlush){ 691 when(io.redirect.valid){ 692 vsetvlState := vs_idle 693 } 694 } 695 696 // lqEnq 697 io.debugEnqLsq.needAlloc.map(_(0)).zip(io.debugEnqLsq.req).foreach { case (alloc, req) => 698 when(io.debugEnqLsq.canAccept && alloc && req.valid) { 699 debug_microOp(req.bits.robIdx.value).lqIdx := req.bits.lqIdx 700 debug_lqIdxValid(req.bits.robIdx.value) := true.B 701 } 702 } 703 704 // lsIssue 705 when(io.debugHeadLsIssue) { 706 debug_lsIssued(deqPtr.value) := true.B 707 } 708 709 /** 710 * Writeback (from execution units) 711 */ 712 for (wb <- exuWBs) { 713 when (wb.valid) { 714 val wbIdx = wb.bits.robIdx.value 715 debug_exuData(wbIdx) := wb.bits.data 716 debug_exuDebug(wbIdx) := wb.bits.debug 717 debug_microOp(wbIdx).debugInfo.enqRsTime := wb.bits.debugInfo.enqRsTime 718 debug_microOp(wbIdx).debugInfo.selectTime := wb.bits.debugInfo.selectTime 719 debug_microOp(wbIdx).debugInfo.issueTime := wb.bits.debugInfo.issueTime 720 debug_microOp(wbIdx).debugInfo.writebackTime := wb.bits.debugInfo.writebackTime 721 722 // debug for lqidx and sqidx 723 debug_microOp(wbIdx).lqIdx := wb.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr)) 724 debug_microOp(wbIdx).sqIdx := wb.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr)) 725 726 val debug_Uop = debug_microOp(wbIdx) 727 XSInfo(true.B, 728 p"writebacked pc 0x${Hexadecimal(debug_Uop.pc)} wen ${debug_Uop.rfWen} " + 729 p"data 0x${Hexadecimal(wb.bits.data)} ldst ${debug_Uop.ldest} pdst ${debug_Uop.pdest} " + 730 p"skip ${wb.bits.debug.isMMIO} robIdx: ${wb.bits.robIdx}\n" 731 ) 732 } 733 } 734 735 val writebackNum = PopCount(exuWBs.map(_.valid)) 736 XSInfo(writebackNum =/= 0.U, "writebacked %d insts\n", writebackNum) 737 738 for (i <- 0 until LoadPipelineWidth) { 739 when (RegNext(io.lsq.mmio(i))) { 740 mmio(RegEnable(io.lsq.uop(i).robIdx, io.lsq.mmio(i)).value) := true.B 741 } 742 } 743 744 /** 745 * RedirectOut: Interrupt and Exceptions 746 */ 747 val deqDispatchData = dispatchDataRead(0) 748 val debug_deqUop = debug_microOp(deqPtr.value) 749 750 val intrBitSetReg = RegNext(io.csr.intrBitSet) 751 val intrEnable = intrBitSetReg && !hasWaitForward && interrupt_safeDeqGroup(0) 752 val deqHasExceptionOrFlush = exceptionDataRead.valid && exceptionDataRead.bits.robIdx === deqPtr 753 val deqHasException = deqHasExceptionOrFlush && (exceptionDataRead.bits.exceptionVec.asUInt.orR || 754 exceptionDataRead.bits.singleStep || exceptionDataRead.bits.trigger.canFire) 755 val deqHasFlushPipe = deqHasExceptionOrFlush && exceptionDataRead.bits.flushPipe 756 val deqHasReplayInst = deqHasExceptionOrFlush && exceptionDataRead.bits.replayInst 757 val exceptionEnable = isWritebacked(deqPtr.value) && deqHasException 758 759 XSDebug(deqHasException && exceptionDataRead.bits.singleStep, "Debug Mode: Deq has singlestep exception\n") 760 XSDebug(deqHasException && exceptionDataRead.bits.trigger.getFrontendCanFire, "Debug Mode: Deq has frontend trigger exception\n") 761 XSDebug(deqHasException && exceptionDataRead.bits.trigger.getBackendCanFire, "Debug Mode: Deq has backend trigger exception\n") 762 763 val isFlushPipe = isWritebacked(deqPtr.value) && (deqHasFlushPipe || deqHasReplayInst) 764 765 val isVsetFlushPipe = isWritebacked(deqPtr.value) && deqHasFlushPipe && exceptionDataRead.bits.isVset 766// val needModifyFtqIdxOffset = isVsetFlushPipe && (vsetvlState === vs_waitFlush) 767 val needModifyFtqIdxOffset = false.B 768 io.isVsetFlushPipe := isVsetFlushPipe 769 770 // io.flushOut will trigger redirect at the next cycle. 771 // Block any redirect or commit at the next cycle. 772 val lastCycleFlush = RegNext(io.flushOut.valid) 773 774 io.flushOut.valid := (state === s_idle) && valid(deqPtr.value) && (intrEnable || exceptionEnable || isFlushPipe) && !lastCycleFlush 775 io.flushOut.bits := DontCare 776 io.flushOut.bits.isRVC := deqDispatchData.isRVC 777 io.flushOut.bits.robIdx := Mux(needModifyFtqIdxOffset, firstVInstrRobIdx, deqPtr) 778 io.flushOut.bits.ftqIdx := Mux(needModifyFtqIdxOffset, firstVInstrFtqPtr, deqDispatchData.ftqIdx) 779 io.flushOut.bits.ftqOffset := Mux(needModifyFtqIdxOffset, firstVInstrFtqOffset, deqDispatchData.ftqOffset) 780 io.flushOut.bits.level := Mux(deqHasReplayInst || intrEnable || exceptionEnable || needModifyFtqIdxOffset, RedirectLevel.flush, RedirectLevel.flushAfter) // TODO use this to implement "exception next" 781 io.flushOut.bits.interrupt := true.B 782 XSPerfAccumulate("interrupt_num", io.flushOut.valid && intrEnable) 783 XSPerfAccumulate("exception_num", io.flushOut.valid && exceptionEnable) 784 XSPerfAccumulate("flush_pipe_num", io.flushOut.valid && isFlushPipe) 785 XSPerfAccumulate("replay_inst_num", io.flushOut.valid && isFlushPipe && deqHasReplayInst) 786 787 val exceptionHappen = (state === s_idle) && valid(deqPtr.value) && (intrEnable || exceptionEnable) && !lastCycleFlush 788 io.exception.valid := RegNext(exceptionHappen) 789 io.exception.bits.pc := RegEnable(debug_deqUop.pc, exceptionHappen) 790 io.exception.bits.instr := RegEnable(debug_deqUop.instr, exceptionHappen) 791 io.exception.bits.commitType := RegEnable(deqDispatchData.commitType, exceptionHappen) 792 io.exception.bits.exceptionVec := RegEnable(exceptionDataRead.bits.exceptionVec, exceptionHappen) 793 io.exception.bits.singleStep := RegEnable(exceptionDataRead.bits.singleStep, exceptionHappen) 794 io.exception.bits.crossPageIPFFix := RegEnable(exceptionDataRead.bits.crossPageIPFFix, exceptionHappen) 795 io.exception.bits.isInterrupt := RegEnable(intrEnable, exceptionHappen) 796 io.exception.bits.vls := RegEnable(vls(deqPtr.value), exceptionHappen) 797 io.exception.bits.trigger := RegEnable(exceptionDataRead.bits.trigger, exceptionHappen) 798 io.csr.vstart.valid := RegEnable(exceptionDataRead.bits.vstartEn, false.B, exceptionHappen) 799 io.csr.vstart.bits := RegEnable(exceptionDataRead.bits.vstart, exceptionHappen) 800 801 XSDebug(io.flushOut.valid, 802 p"generate redirect: pc 0x${Hexadecimal(io.exception.bits.pc)} intr $intrEnable " + 803 p"excp $exceptionEnable flushPipe $isFlushPipe " + 804 p"Trap_target 0x${Hexadecimal(io.csr.trapTarget)} exceptionVec ${Binary(exceptionDataRead.bits.exceptionVec.asUInt)}\n") 805 806 807 /** 808 * Commits (and walk) 809 * They share the same width. 810 */ 811 val shouldWalkVec = VecInit(walkPtrVec.map(_ <= lastWalkPtr)) 812 val walkFinished = VecInit(walkPtrVec.map(_ >= lastWalkPtr)).asUInt.orR 813 rab.io.fromRob.walkEnd := state === s_walk && walkFinished 814 vtypeBuffer.io.fromRob.walkEnd := state === s_walk && walkFinished 815 816 require(RenameWidth <= CommitWidth) 817 818 // wiring to csr 819 val (wflags, dirtyFs) = (0 until CommitWidth).map(i => { 820 val v = io.commits.commitValid(i) 821 val info = io.commits.info(i) 822 (v & info.wflags, v & (info.dirtyFs | fflagsDataRead(i).orR)) 823 }).unzip 824 val fflags = Wire(Valid(UInt(5.W))) 825 fflags.valid := io.commits.isCommit && VecInit(wflags).asUInt.orR 826 fflags.bits := wflags.zip(fflagsDataRead).map({ 827 case (w, f) => Mux(w, f, 0.U) 828 }).reduce(_|_) 829 val dirty_fs = io.commits.isCommit && VecInit(dirtyFs).asUInt.orR 830 831 val vxsat = Wire(Valid(Bool())) 832 vxsat.valid := io.commits.isCommit && vxsat.bits 833 vxsat.bits := io.commits.commitValid.zip(vxsatDataRead).map { 834 case (valid, vxsat) => valid & vxsat 835 }.reduce(_ | _) 836 837 // when mispredict branches writeback, stop commit in the next 2 cycles 838 // TODO: don't check all exu write back 839 val misPredWb = Cat(VecInit(redirectWBs.map(wb => 840 wb.bits.redirect.get.bits.cfiUpdate.isMisPred && wb.bits.redirect.get.valid && wb.valid 841 ).toSeq)).orR 842 val misPredBlockCounter = Reg(UInt(3.W)) 843 misPredBlockCounter := Mux(misPredWb, 844 "b111".U, 845 misPredBlockCounter >> 1.U 846 ) 847 val misPredBlock = misPredBlockCounter(0) 848 val blockCommit = misPredBlock || isReplaying || lastCycleFlush || hasWFI || io.redirect.valid 849 850 io.commits.isWalk := state === s_walk 851 io.commits.isCommit := state === s_idle && !blockCommit 852 val walk_v = VecInit(walkPtrVec.map(ptr => valid(ptr.value))) 853 val commit_v = VecInit(deqPtrVec.map(ptr => valid(ptr.value))) 854 if(backendParams.debugEn) { 855 dontTouch(commit_v) 856 } 857 val commit_vDeqGroup = Reg(chiselTypeOf(walk_v)) 858 // store will be commited iff both sta & std have been writebacked 859 val commit_w = VecInit(deqPtrVec.map(ptr => isWritebacked(ptr.value) && commitTrigger(ptr.value))) 860 val commit_wDeqGroup = Reg(chiselTypeOf(walk_v)) 861 val commit_exception = exceptionDataRead.valid && !isAfter(exceptionDataRead.bits.robIdx, deqPtrVec.last) 862 val commit_block = VecInit((0 until CommitWidth).map(i => !commit_wDeqGroup(i))) 863 val allowOnlyOneCommit = commit_exception || intrBitSetReg 864 // for instructions that may block others, we don't allow them to commit 865 for (i <- 0 until CommitWidth) { 866 // defaults: state === s_idle and instructions commit 867 // when intrBitSetReg, allow only one instruction to commit at each clock cycle 868 val isBlocked = if (i != 0) Cat(commit_block.take(i)).orR || allowOnlyOneCommit else intrEnable || deqHasException || deqHasReplayInst 869 io.commits.commitValid(i) := commit_vDeqGroup(i) && commit_wDeqGroup(i) && !isBlocked 870 io.commits.info(i) := dispatchDataRead(i) 871 io.commits.robIdx(i) := deqPtrVec(i) 872 873 io.commits.walkValid(i) := shouldWalkVec(i) 874 when (state === s_walk) { 875 when (io.commits.isWalk && state === s_walk && shouldWalkVec(i)) { 876 XSError(!walk_v(i), s"The walking entry($i) should be valid\n") 877 } 878 } 879 880 XSInfo(io.commits.isCommit && io.commits.commitValid(i), 881 "retired pc %x wen %d ldest %d pdest %x data %x fflags: %b vxsat: %b\n", 882 debug_microOp(deqPtrVec(i).value).pc, 883 io.commits.info(i).rfWen, 884 io.commits.info(i).ldest, 885 io.commits.info(i).pdest, 886 debug_exuData(deqPtrVec(i).value), 887 fflagsDataRead(i), 888 vxsatDataRead(i) 889 ) 890 XSInfo(state === s_walk && io.commits.walkValid(i), "walked pc %x wen %d ldst %d data %x\n", 891 debug_microOp(walkPtrVec(i).value).pc, 892 io.commits.info(i).rfWen, 893 io.commits.info(i).ldest, 894 debug_exuData(walkPtrVec(i).value) 895 ) 896 } 897 if (env.EnableDifftest) { 898 io.commits.info.map(info => dontTouch(info.pc)) 899 } 900 901 // sync fflags/dirty_fs/vxsat to csr 902 io.csr.fflags := RegEnable(fflags, io.commits.isCommit) 903 io.csr.dirty_fs := RegEnable(dirty_fs, io.commits.isCommit) 904 io.csr.vxsat := RegEnable(vxsat, io.commits.isCommit) 905 906 // sync v csr to csr 907 // for difftest 908 if(env.AlwaysBasicDiff || env.EnableDifftest) { 909 val isDiffWriteVconfigVec = io.diffCommits.get.commitValid.zip(io.diffCommits.get.info).map { case (valid, info) => valid && info.ldest === VCONFIG_IDX.U && info.vecWen }.reverse 910 io.csr.vcsrFlag := RegNext(io.diffCommits.get.isCommit && Cat(isDiffWriteVconfigVec).orR) 911 } 912 else{ 913 io.csr.vcsrFlag := false.B 914 } 915 916 // commit load/store to lsq 917 val ldCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.LOAD)) 918 val stCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.STORE)) 919 val deqPtrVec_next = Wire(Vec(CommitWidth, Output(new RobPtr))) 920 io.lsq.lcommit := RegNext(Mux(io.commits.isCommit, PopCount(ldCommitVec), 0.U)) 921 io.lsq.scommit := RegNext(Mux(io.commits.isCommit, PopCount(stCommitVec), 0.U)) 922 // indicate a pending load or store 923 io.lsq.pendingld := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.LOAD && valid(deqPtr.value) && mmio(deqPtr.value)) 924 io.lsq.pendingst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && valid(deqPtr.value)) 925 io.lsq.commit := RegNext(io.commits.isCommit && io.commits.commitValid(0)) 926 io.lsq.pendingPtr := RegNext(deqPtr) 927 io.lsq.pendingPtrNext := RegNext(deqPtrVec_next.head) 928 929 /** 930 * state changes 931 * (1) redirect: switch to s_walk 932 * (2) walk: when walking comes to the end, switch to s_idle 933 */ 934 val state_next = Mux( 935 io.redirect.valid, s_walk, 936 Mux( 937 state === s_walk && walkFinished && rab.io.status.walkEnd && vtypeBuffer.io.status.walkEnd, s_idle, 938 state 939 ) 940 ) 941 XSPerfAccumulate("s_idle_to_idle", state === s_idle && state_next === s_idle) 942 XSPerfAccumulate("s_idle_to_walk", state === s_idle && state_next === s_walk) 943 XSPerfAccumulate("s_walk_to_idle", state === s_walk && state_next === s_idle) 944 XSPerfAccumulate("s_walk_to_walk", state === s_walk && state_next === s_walk) 945 state := state_next 946 947 /** 948 * pointers and counters 949 */ 950 val deqPtrGenModule = Module(new RobDeqPtrWrapper) 951 deqPtrGenModule.io.state := state 952 deqPtrGenModule.io.deq_v := commit_vDeqGroup 953 deqPtrGenModule.io.deq_w := commit_wDeqGroup 954 deqPtrGenModule.io.exception_state := exceptionDataRead 955 deqPtrGenModule.io.intrBitSetReg := intrBitSetReg 956 deqPtrGenModule.io.hasNoSpecExec := hasWaitForward 957 deqPtrGenModule.io.interrupt_safe := interrupt_safeDeqGroup(0) 958 deqPtrGenModule.io.blockCommit := blockCommit 959 deqPtrVec := deqPtrGenModule.io.out 960 deqPtrVec_next := deqPtrGenModule.io.next_out 961 962 val enqPtrGenModule = Module(new RobEnqPtrWrapper) 963 enqPtrGenModule.io.redirect := io.redirect 964 enqPtrGenModule.io.allowEnqueue := allowEnqueue && rab.io.canEnq 965 enqPtrGenModule.io.hasBlockBackward := hasBlockBackward 966 enqPtrGenModule.io.enq := VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop)) 967 enqPtrVec := enqPtrGenModule.io.out 968 969 // next walkPtrVec: 970 // (1) redirect occurs: update according to state 971 // (2) walk: move forwards 972 val walkPtrVec_next = Mux(io.redirect.valid, 973 Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect), deqPtrVec_next), 974 Mux(state === s_walk, VecInit(walkPtrVec.map(_ + CommitWidth.U)), walkPtrVec) 975 ) 976 walkPtrVec := walkPtrVec_next 977 walkDestSizeDeqGroup.zip(walkPtrVec_next).map{ 978 case (reg, ptrNext) => reg := realDestSize(ptrNext.value) 979 } 980 val numValidEntries = distanceBetween(enqPtr, deqPtr) 981 val commitCnt = PopCount(io.commits.commitValid) 982 983 allowEnqueue := numValidEntries + dispatchNum <= (RobSize - RenameWidth).U 984 985 val redirectWalkDistance = distanceBetween(io.redirect.bits.robIdx, deqPtrVec_next(0)) 986 when (io.redirect.valid) { 987 lastWalkPtr := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx - 1.U, io.redirect.bits.robIdx) 988 } 989 990 991 /** 992 * States 993 * We put all the stage bits changes here. 994 995 * All events: (1) enqueue (dispatch); (2) writeback; (3) cancel; (4) dequeue (commit); 996 * All states: (1) valid; (2) writebacked; (3) flagBkup 997 */ 998 999 // update commit_vDeqGroup 1000 val deqPtrValue = Wire(Vec(2 * CommitWidth, new RobPtr)) 1001 deqPtrValue.zipWithIndex.map{case (deq, i) => deq := deqPtrVec(0) + i.U} 1002 val commit_vReadVec = Wire(Vec(2 * CommitWidth, chiselTypeOf(commit_v(0)))) 1003 val commit_vNextVec = Wire(Vec(2 * CommitWidth, chiselTypeOf(commit_v(0)))) 1004 if(backendParams.debugEn) { 1005 dontTouch(commit_vDeqGroup) 1006 dontTouch(commit_vReadVec) 1007 dontTouch(commit_vNextVec) 1008 dontTouch(deqPtrValue) 1009 } 1010 for (i <- 0 until 2 * CommitWidth) { 1011 commit_vReadVec(i) := valid(deqPtrValue(i).value) 1012 commit_vNextVec(i) := commit_vReadVec(i) 1013 } 1014 (0 until CommitWidth).map { case i => 1015 val nextVec = commit_vNextVec 1016 val commitEn = deqPtrGenModule.io.commitEn 1017 val canCommitPriorityCond = deqPtrGenModule.io.canCommitPriorityCond 1018 val commit_wNextThis = nextVec.drop(i).take(CommitWidth+1) 1019 val originValue = nextVec(i) 1020 val ifCommitEnValue = PriorityMuxDefault(canCommitPriorityCond.zip(commit_wNextThis), originValue) 1021 commit_vDeqGroup(i) := Mux(commitEn, ifCommitEnValue, originValue) 1022 } 1023 // update commit_wDeqGroup 1024 val commit_wReadVec = Wire(Vec(2 * CommitWidth, chiselTypeOf(commit_w(0)))) 1025 val commit_wNextVec = Wire(Vec(2 * CommitWidth, chiselTypeOf(commit_w(0)))) 1026 if(backendParams.debugEn) { 1027 dontTouch(commit_wDeqGroup) 1028 dontTouch(commit_wReadVec) 1029 dontTouch(commit_wNextVec) 1030 dontTouch(commit_w) 1031 } 1032 for (i <- 0 until 2 * CommitWidth) { 1033 commit_wReadVec(i) := isWritebacked(deqPtrValue(i).value) 1034 commit_wNextVec(i) := commit_wReadVec(i) 1035 } 1036 (0 until CommitWidth).map { case i => 1037 val nextVec = commit_wNextVec 1038 val commitEn = deqPtrGenModule.io.commitEn 1039 val canCommitPriorityCond = deqPtrGenModule.io.canCommitPriorityCond 1040 val commit_wNextThis = nextVec.drop(i).take(CommitWidth+1) 1041 val originValue = nextVec(i) 1042 val ifCommitEnValue = PriorityMuxDefault(canCommitPriorityCond.zip(commit_wNextThis),originValue) 1043 commit_wDeqGroup(i) := Mux(commitEn, ifCommitEnValue, originValue) 1044 } 1045 val commitReadAddr = Mux(state === s_idle, VecInit(deqPtrVec.map(_.value)), VecInit(walkPtrVec.map(_.value))) 1046 1047 // redirect logic writes 6 valid 1048 val redirectHeadVec = Reg(Vec(RenameWidth, new RobPtr)) 1049 val redirectTail = Reg(new RobPtr) 1050 val redirectIdle :: redirectBusy :: Nil = Enum(2) 1051 val redirectState = RegInit(redirectIdle) 1052 val invMask = redirectHeadVec.map(redirectHead => isBefore(redirectHead, redirectTail)) 1053 when(redirectState === redirectBusy) { 1054 redirectHeadVec.foreach(redirectHead => redirectHead := redirectHead + RenameWidth.U) 1055 redirectHeadVec zip invMask foreach { 1056 case (redirectHead, inv) => when(inv) { 1057 valid(redirectHead.value) := false.B 1058 for (j <- 0 until 2 * CommitWidth) { 1059 when(redirectHead.value === deqPtrValue(j).value) { 1060 commit_vNextVec(j) := false.B 1061 } 1062 } 1063 } 1064 } 1065 when(!invMask.last) { 1066 redirectState := redirectIdle 1067 } 1068 } 1069 when(io.redirect.valid) { 1070 redirectState := redirectBusy 1071 when(redirectState === redirectIdle) { 1072 redirectTail := enqPtr 1073 } 1074 redirectHeadVec.zipWithIndex.foreach { case (redirectHead, i) => 1075 redirectHead := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx + i.U, io.redirect.bits.robIdx + (i + 1).U) 1076 } 1077 } 1078 // enqueue logic writes 6 valid 1079 for (i <- 0 until RenameWidth) { 1080 when (canEnqueue(i) && !io.redirect.valid) { 1081 valid(allocatePtrVec(i).value) := true.B 1082 } 1083 } 1084 // dequeue logic writes 6 valid 1085 for (i <- 0 until CommitWidth) { 1086 val commitValid = io.commits.isCommit && io.commits.commitValid(i) 1087 when (commitValid) { 1088 valid(commitReadAddr(i)) := false.B 1089 for (j <- 0 until 2 * CommitWidth) { 1090 when(commitReadAddr(i) === deqPtrValue(j).value) { 1091 commit_vNextVec(j) := false.B 1092 } 1093 } 1094 } 1095 } 1096 1097 // debug_inst update 1098 for(i <- 0 until (LduCnt + StaCnt)) { 1099 debug_lsInfo(io.debug_ls.debugLsInfo(i).s1_robIdx).s1SignalEnable(io.debug_ls.debugLsInfo(i)) 1100 debug_lsInfo(io.debug_ls.debugLsInfo(i).s2_robIdx).s2SignalEnable(io.debug_ls.debugLsInfo(i)) 1101 } 1102 for (i <- 0 until LduCnt) { 1103 debug_lsTopdownInfo(io.lsTopdownInfo(i).s1.robIdx).s1SignalEnable(io.lsTopdownInfo(i)) 1104 debug_lsTopdownInfo(io.lsTopdownInfo(i).s2.robIdx).s2SignalEnable(io.lsTopdownInfo(i)) 1105 } 1106 1107 // status field: writebacked 1108 // enqueue logic set 6 writebacked to false 1109 for (i <- 0 until RenameWidth) { 1110 when(canEnqueue(i)) { 1111 val enqHasException = ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec).asUInt.orR 1112 val enqHasTriggerCanFire = io.enq.req(i).bits.trigger.getFrontendCanFire 1113 val enqIsWritebacked = io.enq.req(i).bits.eliminatedMove 1114 val isStu = FuType.isStore(io.enq.req(i).bits.fuType) 1115 commitTrigger(allocatePtrVec(i).value) := enqIsWritebacked && !enqHasException && !enqHasTriggerCanFire && !isStu 1116 } 1117 } 1118 when(exceptionGen.io.out.valid) { 1119 val wbIdx = exceptionGen.io.out.bits.robIdx.value 1120 commitTrigger(wbIdx) := true.B 1121 } 1122 1123 // writeback logic set numWbPorts writebacked to true 1124 val blockWbSeq = Wire(Vec(exuWBs.length, Bool())) 1125 blockWbSeq.map(_ := false.B) 1126 for ((wb, blockWb) <- exuWBs.zip(blockWbSeq)) { 1127 when(wb.valid) { 1128 val wbIdx = wb.bits.robIdx.value 1129 val wbHasException = wb.bits.exceptionVec.getOrElse(0.U).asUInt.orR 1130 val wbHasTriggerCanFire = wb.bits.trigger.getOrElse(0.U).asTypeOf(io.enq.req(0).bits.trigger).getBackendCanFire //Todo: wb.bits.trigger.getHitBackend 1131 val wbHasFlushPipe = wb.bits.flushPipe.getOrElse(false.B) 1132 val wbHasReplayInst = wb.bits.replay.getOrElse(false.B) //Todo: && wb.bits.replayInst 1133 blockWb := wbHasException || wbHasFlushPipe || wbHasReplayInst || wbHasTriggerCanFire 1134 commitTrigger(wbIdx) := !blockWb 1135 } 1136 } 1137 1138 // if the first uop of an instruction is valid , write writebackedCounter 1139 val uopEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid) 1140 val instEnqValidSeq = io.enq.req.map (req => io.enq.canAccept && req.valid && req.bits.firstUop) 1141 val enqNeedWriteRFSeq = io.enq.req.map(_.bits.needWriteRf) 1142 val enqRobIdxSeq = io.enq.req.map(req => req.bits.robIdx.value) 1143 val enqUopNumVec = VecInit(io.enq.req.map(req => req.bits.numUops)) 1144 val enqWBNumVec = VecInit(io.enq.req.map(req => req.bits.numWB)) 1145 val enqEliminatedMoveVec = VecInit(io.enq.req.map(req => req.bits.eliminatedMove)) 1146 1147 private val enqWriteStdVec: Vec[Bool] = VecInit(io.enq.req.map { 1148 req => FuType.isAMO(req.bits.fuType) || FuType.isStore(req.bits.fuType) 1149 }) 1150 val fflags_wb = fflagsWBs 1151 val vxsat_wb = vxsatWBs 1152 for(i <- 0 until RobSize){ 1153 1154 val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === i.U) 1155 val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map{ case(valid, isMatch) => valid && isMatch } 1156 val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map{ case(valid, isMatch) => valid && isMatch } 1157 val instCanEnqFlag = Cat(instCanEnqSeq).orR 1158 1159 realDestSize(i) := Mux(!valid(i) && instCanEnqFlag || valid(i), realDestSize(i) + PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map{ case(writeFlag, valid) => writeFlag && valid }), 0.U) 1160 1161 val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec) 1162 val enqWBNum = PriorityMux(instCanEnqSeq, enqWBNumVec) 1163 val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec) 1164 val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec) 1165 1166 val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U) 1167 val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map{ case(canWb, blockWb) => canWb && !blockWb } 1168 val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)) 1169 val wbCnt = Mux1H(canWbNoBlockSeq, io.writebackNums.map(_.bits)) 1170 1171 val exceptionHas = RegInit(false.B) 1172 val exceptionHasWire = Wire(Bool()) 1173 exceptionHasWire := MuxCase(exceptionHas, Seq( 1174 (valid(i) && exceptionGen.io.out.valid && exceptionGen.io.out.bits.robIdx.value === i.U) -> true.B, 1175 !valid(i) -> false.B 1176 )) 1177 exceptionHas := exceptionHasWire 1178 1179 when (exceptionHas || exceptionHasWire) { 1180 // exception flush 1181 uopNumVec(i) := 0.U 1182 stdWritebacked(i) := true.B 1183 for (j <- 0 until 2 * CommitWidth) { 1184 when(i.U === deqPtrValue(j).value) { 1185 commit_wNextVec(j) := true.B 1186 } 1187 } 1188 }.elsewhen(!valid(i) && instCanEnqFlag) { 1189 // enq set num of uops 1190 uopNumVec(i) := enqWBNum 1191 stdWritebacked(i) := Mux(enqWriteStd, false.B, true.B) 1192 }.elsewhen(valid(i)) { 1193 // update by writing back 1194 uopNumVec(i) := uopNumVec(i) - wbCnt 1195 assert(!(uopNumVec(i) - wbCnt > uopNumVec(i)), s"Overflow! robIdx=$i") 1196 for (j <- 0 until 2 * CommitWidth) { 1197 when(i.U === deqPtrValue(j).value) { 1198 commit_wNextVec(j) := (uopNumVec(i) === wbCnt) && stdWritebacked(i) 1199 } 1200 } 1201 when (canStdWbSeq.asUInt.orR) { 1202 stdWritebacked(i) := true.B 1203 for (j <- 0 until 2 * CommitWidth) { 1204 when(i.U === deqPtrValue(j).value) { 1205 commit_wNextVec(j) := uopNumVec(i) === wbCnt 1206 } 1207 } 1208 } 1209 }.otherwise { 1210 uopNumVec(i) := 0.U 1211 for (j <- 0 until 2 * CommitWidth) { 1212 when(i.U === deqPtrValue(j).value) { 1213 commit_wNextVec(j) := stdWritebacked(i) 1214 } 1215 } 1216 } 1217 1218 val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && writeback.bits.wflags.getOrElse(false.B)) 1219 val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _) 1220 fflagsDataModule(i) := Mux(!valid(i) && instCanEnqFlag, 0.U, fflagsDataModule(i) | fflagsRes) 1221 1222 val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U) 1223 val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _) 1224 vxsatDataModule(i) := Mux(!valid(i) && instCanEnqFlag, 0.U, vxsatDataModule(i) | vxsatRes) 1225 } 1226 // update uopNumVecDeqGroup 1227 val realDestSizeReadVec = Wire(Vec(2*CommitWidth, chiselTypeOf(realDestSize(0)))) 1228 val realDestSizeNextVec = Wire(Vec(2*CommitWidth, chiselTypeOf(realDestSize(0)))) 1229 for(i <- 0 until 2*CommitWidth) { 1230 val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === deqPtrValue(i).value) 1231 val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch } 1232 val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch } 1233 val instCanEnqFlag = Cat(instCanEnqSeq).orR 1234 realDestSizeReadVec(i) := realDestSize(deqPtrValue(i).value) 1235 realDestSizeNextVec(i) := Mux(valid(deqPtrValue(i).value) || instCanEnqFlag, realDestSizeReadVec(i) + PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map { case (writeFlag, valid) => writeFlag && valid }), 0.U) 1236 } 1237 (0 until CommitWidth).map{ case i => 1238 val nextVec = realDestSizeNextVec 1239 val commitEn = deqPtrGenModule.io.commitEn 1240 val canCommitPriorityCond = deqPtrGenModule.io.canCommitPriorityCond 1241 val commit_wNextThis = nextVec.drop(i).take(CommitWidth+1) 1242 val originValue = nextVec(i) 1243 val ifCommitEnValue = PriorityMuxDefault(canCommitPriorityCond.zip(commit_wNextThis), originValue) 1244 realDestSizeDeqGroup(i) := Mux(commitEn, ifCommitEnValue, originValue) 1245 } 1246 // flagBkup 1247 // enqueue logic set 6 flagBkup at most 1248 for (i <- 0 until RenameWidth) { 1249 when (canEnqueue(i)) { 1250 flagBkup(allocatePtrVec(i).value) := allocatePtrVec(i).flag 1251 } 1252 } 1253 1254 // interrupt_safe 1255 1256 val interrupt_safeReadVec = Wire(Vec(2 * CommitWidth, chiselTypeOf(interrupt_safe(0)))) 1257 val interrupt_safeNextVec = Wire(Vec(2 * CommitWidth, chiselTypeOf(interrupt_safe(0)))) 1258 if(backendParams.debugEn){ 1259 dontTouch(interrupt_safeDeqGroup) 1260 dontTouch(interrupt_safeReadVec) 1261 dontTouch(interrupt_safeNextVec) 1262 } 1263 for (i <- 0 until 2 * CommitWidth) { 1264 interrupt_safeReadVec(i) := interrupt_safe(deqPtrValue(i).value) 1265 interrupt_safeNextVec(i) := interrupt_safeReadVec(i) 1266 } 1267 (0 until CommitWidth).map { case i => 1268 val nextVec = interrupt_safeNextVec 1269 val commitEn = deqPtrGenModule.io.commitEn 1270 val canCommitPriorityCond = deqPtrGenModule.io.canCommitPriorityCond 1271 val commit_wNextThis = nextVec.drop(i).take(CommitWidth+1) 1272 val originValue = nextVec(i) 1273 val ifCommitEnValue = PriorityMuxDefault(canCommitPriorityCond.zip(commit_wNextThis), originValue) 1274 interrupt_safeDeqGroup(i) := Mux(commitEn, ifCommitEnValue, originValue) 1275 } 1276 for (i <- 0 until RenameWidth) { 1277 // We RegNext the updates for better timing. 1278 // Note that instructions won't change the system's states in this cycle. 1279 when (RegNext(canEnqueue(i))) { 1280 // For now, we allow non-load-store instructions to trigger interrupts 1281 // For MMIO instructions, they should not trigger interrupts since they may 1282 // be sent to lower level before it writes back. 1283 // However, we cannot determine whether a load/store instruction is MMIO. 1284 // Thus, we don't allow load/store instructions to trigger an interrupt. 1285 // TODO: support non-MMIO load-store instructions to trigger interrupts 1286 val allow_interrupts = !CommitType.isLoadStore(io.enq.req(i).bits.commitType) 1287 interrupt_safe(RegEnable(allocatePtrVec(i).value, canEnqueue(i))) := RegEnable(allow_interrupts, canEnqueue(i)) 1288 for (j <- 0 until 2 * CommitWidth) { 1289 when(RegNext(allocatePtrVec(i).value) === deqPtrValue(j).value) { 1290 interrupt_safeNextVec(j) := RegEnable(allow_interrupts, canEnqueue(i)) 1291 } 1292 } 1293 } 1294 } 1295 1296 /** 1297 * read and write of data modules 1298 */ 1299 val commitReadAddr_next = Mux(state_next === s_idle, 1300 VecInit(deqPtrVec_next.map(_.value)), 1301 VecInit(walkPtrVec_next.map(_.value)) 1302 ) 1303 dispatchData.io.wen := canEnqueue 1304 dispatchData.io.waddr := allocatePtrVec.map(_.value) 1305 dispatchData.io.wdata.zip(io.enq.req.map(_.bits)).zipWithIndex.foreach { case ((wdata, req), portIdx) => 1306 wdata.ldest := req.ldest 1307 wdata.rfWen := req.rfWen 1308 wdata.dirtyFs := req.dirtyFs 1309 wdata.vecWen := req.vecWen 1310 wdata.wflags := req.wfflags 1311 wdata.commitType := req.commitType 1312 wdata.pdest := req.pdest 1313 wdata.ftqIdx := req.ftqPtr 1314 wdata.ftqOffset := req.ftqOffset 1315 wdata.isMove := req.eliminatedMove 1316 wdata.isRVC := req.preDecodeInfo.isRVC 1317 wdata.pc := req.pc 1318 wdata.vtype := req.vpu.vtype 1319 wdata.isVset := req.isVset 1320 wdata.instrSize := req.instrSize 1321 } 1322 for (i <- 0 until CommitWidth) { 1323 dispatchData.io.ren.get(i) := deqPtrGenModule.io.commitEn || io.redirect.valid || state === s_walk 1324 } 1325 dispatchData.io.raddr := commitReadAddr_next 1326 1327 exceptionGen.io.redirect <> io.redirect 1328 exceptionGen.io.flush := io.flushOut.valid 1329 1330 val canEnqueueEG = VecInit(io.enq.req.map(req => req.valid && io.enq.canAccept)) 1331 for (i <- 0 until RenameWidth) { 1332 exceptionGen.io.enq(i).valid := canEnqueueEG(i) 1333 exceptionGen.io.enq(i).bits.robIdx := io.enq.req(i).bits.robIdx 1334 exceptionGen.io.enq(i).bits.exceptionVec := ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec) 1335 exceptionGen.io.enq(i).bits.flushPipe := io.enq.req(i).bits.flushPipe 1336 exceptionGen.io.enq(i).bits.isVset := io.enq.req(i).bits.isVset 1337 exceptionGen.io.enq(i).bits.replayInst := false.B 1338 XSError(canEnqueue(i) && io.enq.req(i).bits.replayInst, "enq should not set replayInst") 1339 exceptionGen.io.enq(i).bits.singleStep := io.enq.req(i).bits.singleStep 1340 exceptionGen.io.enq(i).bits.crossPageIPFFix := io.enq.req(i).bits.crossPageIPFFix 1341 exceptionGen.io.enq(i).bits.trigger.clear() 1342 exceptionGen.io.enq(i).bits.trigger.frontendHit := io.enq.req(i).bits.trigger.frontendHit 1343 exceptionGen.io.enq(i).bits.trigger.frontendCanFire := io.enq.req(i).bits.trigger.frontendCanFire 1344 exceptionGen.io.enq(i).bits.vstartEn := false.B //DontCare 1345 exceptionGen.io.enq(i).bits.vstart := 0.U //DontCare 1346 } 1347 1348 println(s"ExceptionGen:") 1349 println(s"num of exceptions: ${params.numException}") 1350 require(exceptionWBs.length == exceptionGen.io.wb.length, 1351 f"exceptionWBs.length: ${exceptionWBs.length}, " + 1352 f"exceptionGen.io.wb.length: ${exceptionGen.io.wb.length}") 1353 for (((wb, exc_wb), i) <- exceptionWBs.zip(exceptionGen.io.wb).zipWithIndex) { 1354 exc_wb.valid := wb.valid 1355 exc_wb.bits.robIdx := wb.bits.robIdx 1356 exc_wb.bits.exceptionVec := wb.bits.exceptionVec.get 1357 exc_wb.bits.flushPipe := wb.bits.flushPipe.getOrElse(false.B) 1358 exc_wb.bits.isVset := false.B 1359 exc_wb.bits.replayInst := wb.bits.replay.getOrElse(false.B) 1360 exc_wb.bits.singleStep := false.B 1361 exc_wb.bits.crossPageIPFFix := false.B 1362 // TODO: make trigger configurable 1363 val trigger = wb.bits.trigger.getOrElse(0.U).asTypeOf(exc_wb.bits.trigger) 1364 exc_wb.bits.trigger.clear() // Don't care frontend timing, chain, hit and canFire 1365 exc_wb.bits.trigger.backendHit := trigger.backendHit 1366 exc_wb.bits.trigger.backendCanFire := trigger.backendCanFire 1367 exc_wb.bits.vstartEn := false.B //wb.bits.vstartEn.getOrElse(false.B) // todo need add vstart in ExuOutput 1368 exc_wb.bits.vstart := 0.U //wb.bits.vstart.getOrElse(0.U) 1369// println(s" [$i] ${configs.map(_.name)}: exception ${exceptionCases(i)}, " + 1370// s"flushPipe ${configs.exists(_.flushPipe)}, " + 1371// s"replayInst ${configs.exists(_.replayInst)}") 1372 } 1373 1374 fflagsDataRead := (0 until CommitWidth).map(i => fflagsDataModule(deqPtrVec(i).value)) 1375 vxsatDataRead := (0 until CommitWidth).map(i => vxsatDataModule(deqPtrVec(i).value)) 1376 1377 val instrCntReg = RegInit(0.U(64.W)) 1378 val fuseCommitCnt = PopCount(io.commits.commitValid.zip(io.commits.info).map{ case (v, i) => RegNext(v && CommitType.isFused(i.commitType)) }) 1379 val trueCommitCnt = RegNext(io.commits.commitValid.zip(io.commits.info).map{ case (v, i) => Mux(v, i.instrSize, 0.U) }.reduce(_ +& _)) +& fuseCommitCnt 1380 val retireCounter = Mux(RegNext(io.commits.isCommit), trueCommitCnt, 0.U) 1381 val instrCnt = instrCntReg + retireCounter 1382 instrCntReg := instrCnt 1383 io.csr.perfinfo.retiredInstr := retireCounter 1384 io.robFull := !allowEnqueue 1385 io.headNotReady := commit_vDeqGroup.head && !commit_wDeqGroup.head 1386 1387 /** 1388 * debug info 1389 */ 1390 XSDebug(p"enqPtr ${enqPtr} deqPtr ${deqPtr}\n") 1391 XSDebug("") 1392 XSError(isBefore(enqPtr, deqPtr) && !isFull(enqPtr, deqPtr), "\ndeqPtr is older than enqPtr!\n") 1393 for(i <- 0 until RobSize) { 1394 XSDebug(false, !valid(i), "-") 1395 XSDebug(false, valid(i) && isWritebacked(i.U), "w") 1396 XSDebug(false, valid(i) && !isWritebacked(i.U), "v") 1397 } 1398 XSDebug(false, true.B, "\n") 1399 1400 for(i <- 0 until RobSize) { 1401 if (i % 4 == 0) XSDebug("") 1402 XSDebug(false, true.B, "%x ", debug_microOp(i).pc) 1403 XSDebug(false, !valid(i), "- ") 1404 XSDebug(false, valid(i) && isWritebacked(i.U), "w ") 1405 XSDebug(false, valid(i) && !isWritebacked(i.U), "v ") 1406 if (i % 4 == 3) XSDebug(false, true.B, "\n") 1407 } 1408 1409 def ifCommit(counter: UInt): UInt = Mux(io.commits.isCommit, counter, 0.U) 1410 def ifCommitReg(counter: UInt): UInt = Mux(RegNext(io.commits.isCommit), counter, 0.U) 1411 1412 val commitDebugUop = deqPtrVec.map(_.value).map(debug_microOp(_)) 1413 XSPerfAccumulate("clock_cycle", 1.U) 1414 QueuePerf(RobSize, numValidEntries, numValidEntries === RobSize.U) 1415 XSPerfAccumulate("commitUop", ifCommit(commitCnt)) 1416 XSPerfAccumulate("commitInstr", ifCommitReg(trueCommitCnt)) 1417 XSPerfRolling("ipc", ifCommitReg(trueCommitCnt), 1000, clock, reset) 1418 XSPerfRolling("cpi", perfCnt = 1.U/*Cycle*/, eventTrigger = ifCommitReg(trueCommitCnt), granularity = 1000, clock, reset) 1419 val commitIsMove = commitDebugUop.map(_.isMove) 1420 XSPerfAccumulate("commitInstrMove", ifCommit(PopCount(io.commits.commitValid.zip(commitIsMove).map{ case (v, m) => v && m }))) 1421 val commitMoveElim = commitDebugUop.map(_.debugInfo.eliminatedMove) 1422 XSPerfAccumulate("commitInstrMoveElim", ifCommit(PopCount(io.commits.commitValid zip commitMoveElim map { case (v, e) => v && e }))) 1423 XSPerfAccumulate("commitInstrFused", ifCommitReg(fuseCommitCnt)) 1424 val commitIsLoad = io.commits.info.map(_.commitType).map(_ === CommitType.LOAD) 1425 val commitLoadValid = io.commits.commitValid.zip(commitIsLoad).map{ case (v, t) => v && t } 1426 XSPerfAccumulate("commitInstrLoad", ifCommit(PopCount(commitLoadValid))) 1427 val commitIsBranch = io.commits.info.map(_.commitType).map(_ === CommitType.BRANCH) 1428 val commitBranchValid = io.commits.commitValid.zip(commitIsBranch).map{ case (v, t) => v && t } 1429 XSPerfAccumulate("commitInstrBranch", ifCommit(PopCount(commitBranchValid))) 1430 val commitLoadWaitBit = commitDebugUop.map(_.loadWaitBit) 1431 XSPerfAccumulate("commitInstrLoadWait", ifCommit(PopCount(commitLoadValid.zip(commitLoadWaitBit).map{ case (v, w) => v && w }))) 1432 val commitIsStore = io.commits.info.map(_.commitType).map(_ === CommitType.STORE) 1433 XSPerfAccumulate("commitInstrStore", ifCommit(PopCount(io.commits.commitValid.zip(commitIsStore).map{ case (v, t) => v && t }))) 1434 XSPerfAccumulate("writeback", PopCount((0 until RobSize).map(i => valid(i) && isWritebacked(i.U)))) 1435 // XSPerfAccumulate("enqInstr", PopCount(io.dp1Req.map(_.fire))) 1436 // XSPerfAccumulate("d2rVnR", PopCount(io.dp1Req.map(p => p.valid && !p.ready))) 1437 XSPerfAccumulate("walkInstr", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U)) 1438 XSPerfAccumulate("walkCycleTotal", state === s_walk) 1439 XSPerfAccumulate("waitRabWalkEnd", state === s_walk && walkFinished && !rab.io.status.walkEnd) 1440 private val walkCycle = RegInit(0.U(8.W)) 1441 private val waitRabWalkCycle = RegInit(0.U(8.W)) 1442 walkCycle := Mux(io.redirect.valid, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U)) 1443 waitRabWalkCycle := Mux(state === s_walk && walkFinished, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U)) 1444 1445 XSPerfHistogram("walkRobCycleHist", walkCycle, state === s_walk && walkFinished, 0, 32) 1446 XSPerfHistogram("walkRabExtraCycleHist", waitRabWalkCycle, state === s_walk && walkFinished && rab.io.status.walkEnd, 0, 32) 1447 XSPerfHistogram("walkTotalCycleHist", walkCycle, state === s_walk && state_next === s_idle, 0, 32) 1448 1449 private val deqNotWritebacked = valid(deqPtr.value) && !isWritebacked(deqPtr.value) 1450 private val deqStdNotWritebacked = valid(deqPtr.value) && !stdWritebacked(deqPtr.value) 1451 private val deqUopNotWritebacked = valid(deqPtr.value) && !isUopWritebacked(deqPtr.value) 1452 private val deqHeadInfo = debug_microOp(deqPtr.value) 1453 val deqUopCommitType = io.commits.info(0).commitType 1454 1455 XSPerfAccumulate("waitAluCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.alu.U) 1456 XSPerfAccumulate("waitMulCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.mul.U) 1457 XSPerfAccumulate("waitDivCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.div.U) 1458 XSPerfAccumulate("waitBrhCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.brh.U) 1459 XSPerfAccumulate("waitJmpCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.jmp.U) 1460 XSPerfAccumulate("waitCsrCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.csr.U) 1461 XSPerfAccumulate("waitFenCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.fence.U) 1462 XSPerfAccumulate("waitBkuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.bku.U) 1463 XSPerfAccumulate("waitLduCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.ldu.U) 1464 XSPerfAccumulate("waitStuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.stu.U) 1465 XSPerfAccumulate("waitStaCycle", deqUopNotWritebacked && deqHeadInfo.fuType === FuType.stu.U) 1466 XSPerfAccumulate("waitStdCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.stu.U) 1467 XSPerfAccumulate("waitAtmCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.mou.U) 1468 1469 XSPerfAccumulate("waitNormalCycle", deqNotWritebacked && deqUopCommitType === CommitType.NORMAL) 1470 XSPerfAccumulate("waitBranchCycle", deqNotWritebacked && deqUopCommitType === CommitType.BRANCH) 1471 XSPerfAccumulate("waitLoadCycle", deqNotWritebacked && deqUopCommitType === CommitType.LOAD) 1472 XSPerfAccumulate("waitStoreCycle", deqNotWritebacked && deqUopCommitType === CommitType.STORE) 1473 XSPerfAccumulate("robHeadPC", io.commits.info(0).pc) 1474 XSPerfAccumulate("commitCompressCntAll", PopCount(io.commits.commitValid.zip(io.commits.info).map{case(valid, info) => io.commits.isCommit && valid && info.instrSize > 1.U})) 1475 (2 to RenameWidth).foreach(i => 1476 XSPerfAccumulate(s"commitCompressCnt${i}", PopCount(io.commits.commitValid.zip(io.commits.info).map{case(valid, info) => io.commits.isCommit && valid && info.instrSize === i.U})) 1477 ) 1478 XSPerfAccumulate("compressSize", io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => Mux(io.commits.isCommit && valid && info.instrSize > 1.U, info.instrSize, 0.U) }.reduce(_ +& _)) 1479 val dispatchLatency = commitDebugUop.map(uop => uop.debugInfo.dispatchTime - uop.debugInfo.renameTime) 1480 val enqRsLatency = commitDebugUop.map(uop => uop.debugInfo.enqRsTime - uop.debugInfo.dispatchTime) 1481 val selectLatency = commitDebugUop.map(uop => uop.debugInfo.selectTime - uop.debugInfo.enqRsTime) 1482 val issueLatency = commitDebugUop.map(uop => uop.debugInfo.issueTime - uop.debugInfo.selectTime) 1483 val executeLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.issueTime) 1484 val rsFuLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.enqRsTime) 1485 val commitLatency = commitDebugUop.map(uop => timer - uop.debugInfo.writebackTime) 1486 def latencySum(cond: Seq[Bool], latency: Seq[UInt]): UInt = { 1487 cond.zip(latency).map(x => Mux(x._1, x._2, 0.U)).reduce(_ +& _) 1488 } 1489 for (fuType <- FuType.functionNameMap.keys) { 1490 val fuName = FuType.functionNameMap(fuType) 1491 val commitIsFuType = io.commits.commitValid.zip(commitDebugUop).map(x => x._1 && x._2.fuType === fuType.U ) 1492 XSPerfRolling(s"ipc_futype_${fuName}", ifCommit(PopCount(commitIsFuType)), 1000, clock, reset) 1493 XSPerfAccumulate(s"${fuName}_instr_cnt", ifCommit(PopCount(commitIsFuType))) 1494 XSPerfAccumulate(s"${fuName}_latency_dispatch", ifCommit(latencySum(commitIsFuType, dispatchLatency))) 1495 XSPerfAccumulate(s"${fuName}_latency_enq_rs", ifCommit(latencySum(commitIsFuType, enqRsLatency))) 1496 XSPerfAccumulate(s"${fuName}_latency_select", ifCommit(latencySum(commitIsFuType, selectLatency))) 1497 XSPerfAccumulate(s"${fuName}_latency_issue", ifCommit(latencySum(commitIsFuType, issueLatency))) 1498 XSPerfAccumulate(s"${fuName}_latency_execute", ifCommit(latencySum(commitIsFuType, executeLatency))) 1499 XSPerfAccumulate(s"${fuName}_latency_enq_rs_execute", ifCommit(latencySum(commitIsFuType, rsFuLatency))) 1500 XSPerfAccumulate(s"${fuName}_latency_commit", ifCommit(latencySum(commitIsFuType, commitLatency))) 1501 } 1502 XSPerfAccumulate(s"redirect_use_snapshot", io.redirect.valid && io.snpt.useSnpt) 1503 1504 // top-down info 1505 io.debugTopDown.toCore.robHeadVaddr.valid := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_valid 1506 io.debugTopDown.toCore.robHeadVaddr.bits := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_bits 1507 io.debugTopDown.toCore.robHeadPaddr.valid := debug_lsTopdownInfo(deqPtr.value).s2.paddr_valid 1508 io.debugTopDown.toCore.robHeadPaddr.bits := debug_lsTopdownInfo(deqPtr.value).s2.paddr_bits 1509 io.debugTopDown.toDispatch.robTrueCommit := ifCommitReg(trueCommitCnt) 1510 io.debugTopDown.toDispatch.robHeadLsIssue := debug_lsIssue(deqPtr.value) 1511 io.debugTopDown.robHeadLqIdx.valid := debug_lqIdxValid(deqPtr.value) 1512 io.debugTopDown.robHeadLqIdx.bits := debug_microOp(deqPtr.value).lqIdx 1513 1514 // rolling 1515 io.debugRolling.robTrueCommit := ifCommitReg(trueCommitCnt) 1516 1517 /** 1518 * DataBase info: 1519 * log trigger is at writeback valid 1520 * */ 1521 1522 /** 1523 * @todo add InstInfoEntry back 1524 * @author Maxpicca-Li 1525 */ 1526 1527 //difftest signals 1528 val firstValidCommit = (deqPtr + PriorityMux(io.commits.commitValid, VecInit(List.tabulate(CommitWidth)(_.U(log2Up(CommitWidth).W))))).value 1529 1530 val wdata = Wire(Vec(CommitWidth, UInt(XLEN.W))) 1531 val wpc = Wire(Vec(CommitWidth, UInt(XLEN.W))) 1532 1533 for(i <- 0 until CommitWidth) { 1534 val idx = deqPtrVec(i).value 1535 wdata(i) := debug_exuData(idx) 1536 wpc(i) := SignExt(commitDebugUop(i).pc, XLEN) 1537 } 1538 1539 if (env.EnableDifftest || env.AlwaysBasicDiff) { 1540 // These are the structures used by difftest only and should be optimized after synthesis. 1541 val dt_eliminatedMove = Mem(RobSize, Bool()) 1542 val dt_isRVC = Mem(RobSize, Bool()) 1543 val dt_exuDebug = Reg(Vec(RobSize, new DebugBundle)) 1544 for (i <- 0 until RenameWidth) { 1545 when (canEnqueue(i)) { 1546 dt_eliminatedMove(allocatePtrVec(i).value) := io.enq.req(i).bits.eliminatedMove 1547 dt_isRVC(allocatePtrVec(i).value) := io.enq.req(i).bits.preDecodeInfo.isRVC 1548 } 1549 } 1550 for (wb <- exuWBs) { 1551 when (wb.valid) { 1552 val wbIdx = wb.bits.robIdx.value 1553 dt_exuDebug(wbIdx) := wb.bits.debug 1554 } 1555 } 1556 // Always instantiate basic difftest modules. 1557 for (i <- 0 until CommitWidth) { 1558 val uop = commitDebugUop(i) 1559 val commitInfo = io.commits.info(i) 1560 val ptr = deqPtrVec(i).value 1561 val exuOut = dt_exuDebug(ptr) 1562 val eliminatedMove = dt_eliminatedMove(ptr) 1563 val isRVC = dt_isRVC(ptr) 1564 1565 val difftest = DifftestModule(new DiffInstrCommit(MaxPhyPregs), delay = 3, dontCare = true) 1566 difftest.coreid := io.hartId 1567 difftest.index := i.U 1568 difftest.valid := io.commits.commitValid(i) && io.commits.isCommit 1569 difftest.skip := Mux(eliminatedMove, false.B, exuOut.isMMIO || exuOut.isPerfCnt) 1570 difftest.isRVC := isRVC 1571 difftest.rfwen := io.commits.commitValid(i) && commitInfo.rfWen && commitInfo.ldest =/= 0.U 1572 difftest.fpwen := io.commits.commitValid(i) && uop.fpWen 1573 difftest.wpdest := commitInfo.pdest 1574 difftest.wdest := commitInfo.ldest 1575 difftest.nFused := CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize - 1.U 1576 when(difftest.valid) { 1577 assert(CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize >= 1.U) 1578 } 1579 if (env.EnableDifftest) { 1580 val uop = commitDebugUop(i) 1581 difftest.pc := SignExt(uop.pc, XLEN) 1582 difftest.instr := uop.instr 1583 difftest.robIdx := ZeroExt(ptr, 10) 1584 difftest.lqIdx := ZeroExt(uop.lqIdx.value, 7) 1585 difftest.sqIdx := ZeroExt(uop.sqIdx.value, 7) 1586 difftest.isLoad := io.commits.info(i).commitType === CommitType.LOAD 1587 difftest.isStore := io.commits.info(i).commitType === CommitType.STORE 1588 } 1589 } 1590 } 1591 1592 if (env.EnableDifftest) { 1593 for (i <- 0 until CommitWidth) { 1594 val difftest = DifftestModule(new DiffLoadEvent, delay = 3) 1595 difftest.coreid := io.hartId 1596 difftest.index := i.U 1597 1598 val ptr = deqPtrVec(i).value 1599 val uop = commitDebugUop(i) 1600 val exuOut = debug_exuDebug(ptr) 1601 difftest.valid := io.commits.commitValid(i) && io.commits.isCommit 1602 difftest.paddr := exuOut.paddr 1603 difftest.opType := uop.fuOpType 1604 difftest.fuType := uop.fuType 1605 } 1606 } 1607 1608 if (env.EnableDifftest || env.AlwaysBasicDiff) { 1609 val dt_isXSTrap = Mem(RobSize, Bool()) 1610 for (i <- 0 until RenameWidth) { 1611 when (canEnqueue(i)) { 1612 dt_isXSTrap(allocatePtrVec(i).value) := io.enq.req(i).bits.isXSTrap 1613 } 1614 } 1615 val trapVec = io.commits.commitValid.zip(deqPtrVec).map{ case (v, d) => 1616 io.commits.isCommit && v && dt_isXSTrap(d.value) 1617 } 1618 val hitTrap = trapVec.reduce(_||_) 1619 val difftest = DifftestModule(new DiffTrapEvent, dontCare = true) 1620 difftest.coreid := io.hartId 1621 difftest.hasTrap := hitTrap 1622 difftest.cycleCnt := timer 1623 difftest.instrCnt := instrCnt 1624 difftest.hasWFI := hasWFI 1625 1626 if (env.EnableDifftest) { 1627 val trapCode = PriorityMux(wdata.zip(trapVec).map(x => x._2 -> x._1)) 1628 val trapPC = SignExt(PriorityMux(wpc.zip(trapVec).map(x => x._2 ->x._1)), XLEN) 1629 difftest.code := trapCode 1630 difftest.pc := trapPC 1631 } 1632 } 1633 1634 val validEntriesBanks = (0 until (RobSize + 31) / 32).map(i => RegNext(PopCount(valid.drop(i * 32).take(32)))) 1635 val validEntries = RegNext(VecInit(validEntriesBanks).reduceTree(_ +& _)) 1636 val commitMoveVec = VecInit(io.commits.commitValid.zip(commitIsMove).map{ case (v, m) => v && m }) 1637 val commitLoadVec = VecInit(commitLoadValid) 1638 val commitBranchVec = VecInit(commitBranchValid) 1639 val commitLoadWaitVec = VecInit(commitLoadValid.zip(commitLoadWaitBit).map{ case (v, w) => v && w }) 1640 val commitStoreVec = VecInit(io.commits.commitValid.zip(commitIsStore).map{ case (v, t) => v && t }) 1641 val perfEvents = Seq( 1642 ("rob_interrupt_num ", io.flushOut.valid && intrEnable ), 1643 ("rob_exception_num ", io.flushOut.valid && exceptionEnable ), 1644 ("rob_flush_pipe_num ", io.flushOut.valid && isFlushPipe ), 1645 ("rob_replay_inst_num ", io.flushOut.valid && isFlushPipe && deqHasReplayInst ), 1646 ("rob_commitUop ", ifCommit(commitCnt) ), 1647 ("rob_commitInstr ", ifCommitReg(trueCommitCnt) ), 1648 ("rob_commitInstrMove ", ifCommitReg(PopCount(RegNext(commitMoveVec))) ), 1649 ("rob_commitInstrFused ", ifCommitReg(fuseCommitCnt) ), 1650 ("rob_commitInstrLoad ", ifCommitReg(PopCount(RegNext(commitLoadVec))) ), 1651 ("rob_commitInstrBranch ", ifCommitReg(PopCount(RegNext(commitBranchVec))) ), 1652 ("rob_commitInstrLoadWait", ifCommitReg(PopCount(RegNext(commitLoadWaitVec))) ), 1653 ("rob_commitInstrStore ", ifCommitReg(PopCount(RegNext(commitStoreVec))) ), 1654 ("rob_walkInstr ", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U) ), 1655 ("rob_walkCycle ", (state === s_walk) ), 1656 ("rob_1_4_valid ", validEntries <= (RobSize / 4).U ), 1657 ("rob_2_4_valid ", validEntries > (RobSize / 4).U && validEntries <= (RobSize / 2).U ), 1658 ("rob_3_4_valid ", validEntries > (RobSize / 2).U && validEntries <= (RobSize * 3 / 4).U), 1659 ("rob_4_4_valid ", validEntries > (RobSize * 3 / 4).U ), 1660 ) 1661 generatePerfEvent() 1662} 1663