xref: /XiangShan/src/main/scala/xiangshan/backend/rob/Rob.scala (revision 6d4041f79d979c964d875e9511b462658d1b9fe6)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.backend.rob
18
19import org.chipsalliance.cde.config.Parameters
20import chisel3._
21import chisel3.util._
22import difftest._
23import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
24import utility._
25import utils._
26import xiangshan._
27import xiangshan.backend.BackendParams
28import xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput}
29import xiangshan.backend.fu.{FuConfig, FuType}
30import xiangshan.frontend.FtqPtr
31import xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr}
32import xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput}
33import xiangshan.backend.ctrlblock.{DebugLSIO, DebugLsInfo, LsTopdownInfo}
34import xiangshan.backend.fu.vector.Bundles.VType
35import xiangshan.backend.rename.SnapshotGenerator
36import yunsuan.VfaluType
37import xiangshan.backend.rob.RobBundles._
38
39class Rob(params: BackendParams)(implicit p: Parameters) extends LazyModule with HasXSParameter {
40  override def shouldBeInlined: Boolean = false
41
42  lazy val module = new RobImp(this)(p, params)
43}
44
45class RobImp(override val wrapper: Rob)(implicit p: Parameters, params: BackendParams) extends LazyModuleImp(wrapper)
46  with HasXSParameter with HasCircularQueuePtrHelper with HasPerfEvents {
47
48  private val LduCnt = params.LduCnt
49  private val StaCnt = params.StaCnt
50  private val HyuCnt = params.HyuCnt
51
52  val io = IO(new Bundle() {
53    val hartId = Input(UInt(hartIdLen.W))
54    val redirect = Input(Valid(new Redirect))
55    val enq = new RobEnqIO
56    val flushOut = ValidIO(new Redirect)
57    val exception = ValidIO(new ExceptionInfo)
58    // exu + brq
59    val writeback: MixedVec[ValidIO[ExuOutput]] = Flipped(params.genWrite2CtrlBundles)
60    val writebackNums = Flipped(Vec(writeback.size - params.StdCnt, ValidIO(UInt(writeback.size.U.getWidth.W))))
61    val commits = Output(new RobCommitIO)
62    val rabCommits = Output(new RabCommitIO)
63    val diffCommits = if (backendParams.debugEn) Some(Output(new DiffCommitIO)) else None
64    val isVsetFlushPipe = Output(Bool())
65    val lsq = new RobLsqIO
66    val robDeqPtr = Output(new RobPtr)
67    val csr = new RobCSRIO
68    val snpt = Input(new SnapshotPort)
69    val robFull = Output(Bool())
70    val headNotReady = Output(Bool())
71    val cpu_halt = Output(Bool())
72    val wfi_enable = Input(Bool())
73    val toDecode = new Bundle {
74      val isResumeVType = Output(Bool())
75      val commitVType = ValidIO(VType())
76      val walkVType = ValidIO(VType())
77    }
78    val readGPAMemAddr = ValidIO(new Bundle {
79      val ftqPtr = new FtqPtr()
80      val ftqOffset = UInt(log2Up(PredictWidth).W)
81    })
82    val readGPAMemData = Input(UInt(GPAddrBits.W))
83
84    val debug_ls = Flipped(new DebugLSIO)
85    val debugRobHead = Output(new DynInst)
86    val debugEnqLsq = Input(new LsqEnqIO)
87    val debugHeadLsIssue = Input(Bool())
88    val lsTopdownInfo = Vec(LduCnt + HyuCnt, Input(new LsTopdownInfo))
89    val debugTopDown = new Bundle {
90      val toCore = new RobCoreTopDownIO
91      val toDispatch = new RobDispatchTopDownIO
92      val robHeadLqIdx = Valid(new LqPtr)
93    }
94    val debugRolling = new RobDebugRollingIO
95  })
96
97  val exuWBs: Seq[ValidIO[ExuOutput]] = io.writeback.filter(!_.bits.params.hasStdFu).toSeq
98  val stdWBs: Seq[ValidIO[ExuOutput]] = io.writeback.filter(_.bits.params.hasStdFu).toSeq
99  val fflagsWBs = io.writeback.filter(x => x.bits.fflags.nonEmpty)
100  val exceptionWBs = io.writeback.filter(x => x.bits.exceptionVec.nonEmpty)
101  val redirectWBs = io.writeback.filter(x => x.bits.redirect.nonEmpty)
102  val vxsatWBs = io.writeback.filter(x => x.bits.vxsat.nonEmpty)
103
104  val numExuWbPorts = exuWBs.length
105  val numStdWbPorts = stdWBs.length
106  val bankAddrWidth = log2Up(CommitWidth)
107
108  println(s"Rob: size $RobSize, numExuWbPorts: $numExuWbPorts, numStdWbPorts: $numStdWbPorts, commitwidth: $CommitWidth")
109
110  val rab = Module(new RenameBuffer(RabSize))
111  val vtypeBuffer = Module(new VTypeBuffer(VTypeBufferSize))
112  val bankNum = 8
113  assert(RobSize % bankNum == 0, "RobSize % bankNum must be 0")
114  val robEntries = Reg(Vec(RobSize, new RobEntryBundle))
115  // pointers
116  // For enqueue ptr, we don't duplicate it since only enqueue needs it.
117  val enqPtrVec = Wire(Vec(RenameWidth, new RobPtr))
118  val deqPtrVec = Wire(Vec(CommitWidth, new RobPtr))
119  val walkPtrVec = Reg(Vec(CommitWidth, new RobPtr))
120  val lastWalkPtr = Reg(new RobPtr)
121  val allowEnqueue = RegInit(true.B)
122
123  /**
124   * Enqueue (from dispatch)
125   */
126  // special cases
127  val hasBlockBackward = RegInit(false.B)
128  val hasWaitForward = RegInit(false.B)
129  val doingSvinval = RegInit(false.B)
130  val enqPtr = enqPtrVec(0)
131  val deqPtr = deqPtrVec(0)
132  val walkPtr = walkPtrVec(0)
133  val allocatePtrVec = VecInit((0 until RenameWidth).map(i => enqPtrVec(PopCount(io.enq.req.take(i).map(req => req.valid && req.bits.firstUop)))))
134  io.enq.canAccept := allowEnqueue && !hasBlockBackward && rab.io.canEnq && vtypeBuffer.io.canEnq
135  io.enq.resp := allocatePtrVec
136  val canEnqueue = VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop && io.enq.canAccept))
137  val timer = GTimer()
138  // robEntries enqueue
139  for (i <- 0 until RobSize) {
140    val enqOH = VecInit(canEnqueue.zip(allocatePtrVec.map(_.value === i.U)).map(x => x._1 && x._2))
141    assert(PopCount(enqOH) < 2.U, s"robEntries$i enqOH is not one hot")
142    when(enqOH.asUInt.orR && !io.redirect.valid){
143      connectEnq(robEntries(i), Mux1H(enqOH, io.enq.req.map(_.bits)))
144    }
145  }
146  // robBanks0 include robidx : 0 8 16 24 32 ...
147  val robBanks = VecInit((0 until bankNum).map(i => VecInit(robEntries.zipWithIndex.filter(_._2 % bankNum == i).map(_._1))))
148  // each Bank has 20 Entries, read addr is one hot
149  // all banks use same raddr
150  val eachBankEntrieNum = robBanks(0).length
151  val robBanksRaddrThisLine = RegInit(1.U(eachBankEntrieNum.W))
152  val robBanksRaddrNextLine = Wire(UInt(eachBankEntrieNum.W))
153  robBanksRaddrThisLine := robBanksRaddrNextLine
154  val bankNumWidth = log2Up(bankNum)
155  val deqPtrWidth = deqPtr.value.getWidth
156  val robIdxThisLine = VecInit((0 until bankNum).map(i => Cat(deqPtr.value(deqPtrWidth - 1, bankNumWidth), i.U(bankNumWidth.W))))
157  val robIdxNextLine = VecInit((0 until bankNum).map(i => Cat(deqPtr.value(deqPtrWidth - 1, bankNumWidth) + 1.U, i.U(bankNumWidth.W))))
158  // robBanks read
159  val robBanksRdataThisLine = VecInit(robBanks.map{ case bank =>
160    Mux1H(robBanksRaddrThisLine, bank)
161  })
162  val robBanksRdataNextLine = VecInit(robBanks.map{ case bank =>
163    val shiftBank = bank.drop(1) :+ bank(0)
164    Mux1H(robBanksRaddrThisLine, shiftBank)
165  })
166  val robBanksRdataThisLineUpdate = Wire(Vec(CommitWidth, new RobEntryBundle))
167  val robBanksRdataNextLineUpdate = Wire(Vec(CommitWidth, new RobEntryBundle))
168  val commitValidThisLine = Wire(Vec(CommitWidth, Bool()))
169  val hasCommitted = RegInit(VecInit(Seq.fill(CommitWidth)(false.B)))
170  val donotNeedWalk = RegInit(VecInit(Seq.fill(CommitWidth)(false.B)))
171  val allCommitted = Wire(Bool())
172
173  when(allCommitted) {
174    hasCommitted := 0.U.asTypeOf(hasCommitted)
175  }.elsewhen(io.commits.isCommit){
176    for (i <- 0 until CommitWidth){
177      hasCommitted(i) := commitValidThisLine(i) || hasCommitted(i)
178    }
179  }
180  allCommitted := io.commits.isCommit && commitValidThisLine.last
181  val walkPtrHead = Wire(new RobPtr)
182  val changeBankAddrToDeqPtr = (walkPtrVec.head + CommitWidth.U) > lastWalkPtr
183  when(io.redirect.valid){
184    robBanksRaddrNextLine := UIntToOH(walkPtrHead.value(walkPtrHead.value.getWidth-1, bankAddrWidth))
185  }.elsewhen(allCommitted || io.commits.isWalk && !changeBankAddrToDeqPtr){
186    robBanksRaddrNextLine := Mux(robBanksRaddrThisLine.head(1) === 1.U, 1.U, robBanksRaddrThisLine << 1)
187  }.elsewhen(io.commits.isWalk && changeBankAddrToDeqPtr){
188    robBanksRaddrNextLine := UIntToOH(deqPtr.value(deqPtr.value.getWidth-1, bankAddrWidth))
189  }.otherwise(
190    robBanksRaddrNextLine := robBanksRaddrThisLine
191  )
192  val robDeqGroup = Reg(Vec(bankNum, new RobCommitEntryBundle))
193  val commitInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(deqPtrVec(i).value(bankAddrWidth-1,0)))).toSeq
194  val walkInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(walkPtrVec(i).value(bankAddrWidth-1, 0)))).toSeq
195  for (i <- 0 until CommitWidth) {
196    connectCommitEntry(robDeqGroup(i), robBanksRdataThisLineUpdate(i))
197    when(allCommitted){
198      connectCommitEntry(robDeqGroup(i), robBanksRdataNextLineUpdate(i))
199    }
200  }
201  // data for debug
202  // Warn: debug_* prefix should not exist in generated verilog.
203  val debug_microOp = DebugMem(RobSize, new DynInst)
204  val debug_exuData = Reg(Vec(RobSize, UInt(XLEN.W))) //for debug
205  val debug_exuDebug = Reg(Vec(RobSize, new DebugBundle)) //for debug
206  val debug_lsInfo = RegInit(VecInit(Seq.fill(RobSize)(DebugLsInfo.init)))
207  val debug_lsTopdownInfo = RegInit(VecInit(Seq.fill(RobSize)(LsTopdownInfo.init)))
208  val debug_lqIdxValid = RegInit(VecInit.fill(RobSize)(false.B))
209  val debug_lsIssued = RegInit(VecInit.fill(RobSize)(false.B))
210
211  val isEmpty = enqPtr === deqPtr
212  val snptEnq = io.enq.canAccept && io.enq.req.map(x => x.valid && x.bits.snapshot).reduce(_ || _)
213  val snapshotPtrVec = Wire(Vec(CommitWidth, new RobPtr))
214  snapshotPtrVec(0) := io.enq.req(0).bits.robIdx
215  for (i <- 1 until CommitWidth) {
216    snapshotPtrVec(i) := snapshotPtrVec(0) + i.U
217  }
218  val snapshots = SnapshotGenerator(snapshotPtrVec, snptEnq, io.snpt.snptDeq, io.redirect.valid, io.snpt.flushVec)
219  val debug_lsIssue = WireDefault(debug_lsIssued)
220  debug_lsIssue(deqPtr.value) := io.debugHeadLsIssue
221
222  /**
223   * states of Rob
224   */
225  val s_idle :: s_walk :: Nil = Enum(2)
226  val state = RegInit(s_idle)
227
228  val exceptionGen = Module(new ExceptionGen(params))
229  val exceptionDataRead = exceptionGen.io.state
230  val fflagsDataRead = Wire(Vec(CommitWidth, UInt(5.W)))
231  val vxsatDataRead = Wire(Vec(CommitWidth, Bool()))
232  io.robDeqPtr := deqPtr
233  io.debugRobHead := debug_microOp(deqPtr.value)
234
235  /**
236   * connection of [[rab]]
237   */
238  rab.io.redirect.valid := io.redirect.valid
239
240  rab.io.req.zip(io.enq.req).map { case (dest, src) =>
241    dest.bits := src.bits
242    dest.valid := src.valid && io.enq.canAccept
243  }
244
245  val walkDestSizeDeqGroup = RegInit(VecInit(Seq.fill(CommitWidth)(0.U(log2Up(MaxUopSize + 1).W))))
246  val realDestSizeSeq = VecInit(robDeqGroup.zip(hasCommitted).map{case (r, h) => Mux(h, 0.U, r.realDestSize)})
247  val walkDestSizeSeq = VecInit(robDeqGroup.zip(donotNeedWalk).map{case (r, d) => Mux(d, 0.U, r.realDestSize)})
248  val commitSizeSumSeq = VecInit((0 until CommitWidth).map(i => realDestSizeSeq.take(i + 1).reduce(_ +& _)))
249  val walkSizeSumSeq   = VecInit((0 until CommitWidth).map(i => walkDestSizeSeq.take(i + 1).reduce(_ +& _)))
250  val commitSizeSumCond = VecInit(commitValidThisLine.zip(hasCommitted).map{case (c,h) => (c || h) && io.commits.isCommit})
251  val walkSizeSumCond   = VecInit(io.commits.walkValid.zip(donotNeedWalk).map{case (w,d) => (w || d) && io.commits.isWalk})
252  val commitSizeSum = PriorityMuxDefault(commitSizeSumCond.reverse.zip(commitSizeSumSeq.reverse), 0.U)
253  val walkSizeSum   = PriorityMuxDefault(walkSizeSumCond.reverse.zip(walkSizeSumSeq.reverse), 0.U)
254
255  rab.io.fromRob.commitSize := commitSizeSum
256  rab.io.fromRob.walkSize := walkSizeSum
257  rab.io.snpt := io.snpt
258  rab.io.snpt.snptEnq := snptEnq
259
260  io.rabCommits := rab.io.commits
261  io.diffCommits.foreach(_ := rab.io.diffCommits.get)
262
263  /**
264   * connection of [[vtypeBuffer]]
265   */
266
267  vtypeBuffer.io.redirect.valid := io.redirect.valid
268
269  vtypeBuffer.io.req.zip(io.enq.req).map { case (sink, source) =>
270    sink.valid := source.valid && io.enq.canAccept
271    sink.bits := source.bits
272  }
273
274  private val commitIsVTypeVec = VecInit(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.isVset })
275  private val walkIsVTypeVec = VecInit(io.commits.walkValid.zip(walkInfo).map { case (valid, info) => io.commits.isWalk && valid && info.isVset })
276  vtypeBuffer.io.fromRob.commitSize := PopCount(commitIsVTypeVec)
277  vtypeBuffer.io.fromRob.walkSize := PopCount(walkIsVTypeVec)
278  vtypeBuffer.io.snpt := io.snpt
279  vtypeBuffer.io.snpt.snptEnq := snptEnq
280  io.toDecode.isResumeVType := vtypeBuffer.io.toDecode.isResumeVType
281  io.toDecode.commitVType := vtypeBuffer.io.toDecode.commitVType
282  io.toDecode.walkVType := vtypeBuffer.io.toDecode.walkVType
283
284
285  // When blockBackward instruction leaves Rob (commit or walk), hasBlockBackward should be set to false.B
286  // To reduce registers usage, for hasBlockBackward cases, we allow enqueue after ROB is empty.
287  when(isEmpty) {
288    hasBlockBackward := false.B
289  }
290  // When any instruction commits, hasNoSpecExec should be set to false.B
291  when(io.commits.hasWalkInstr || io.commits.hasCommitInstr) {
292    hasWaitForward := false.B
293  }
294
295  // The wait-for-interrupt (WFI) instruction waits in the ROB until an interrupt might need servicing.
296  // io.csr.wfiEvent will be asserted if the WFI can resume execution, and we change the state to s_wfi_idle.
297  // It does not affect how interrupts are serviced. Note that WFI is noSpecExec and it does not trigger interrupts.
298  val hasWFI = RegInit(false.B)
299  io.cpu_halt := hasWFI
300  // WFI Timeout: 2^20 = 1M cycles
301  val wfi_cycles = RegInit(0.U(20.W))
302  when(hasWFI) {
303    wfi_cycles := wfi_cycles + 1.U
304  }.elsewhen(!hasWFI && RegNext(hasWFI)) {
305    wfi_cycles := 0.U
306  }
307  val wfi_timeout = wfi_cycles.andR
308  when(RegNext(RegNext(io.csr.wfiEvent)) || io.flushOut.valid || wfi_timeout) {
309    hasWFI := false.B
310  }
311
312  for (i <- 0 until RenameWidth) {
313    // we don't check whether io.redirect is valid here since redirect has higher priority
314    when(canEnqueue(i)) {
315      val enqUop = io.enq.req(i).bits
316      val enqIndex = allocatePtrVec(i).value
317      // store uop in data module and debug_microOp Vec
318      debug_microOp(enqIndex) := enqUop
319      debug_microOp(enqIndex).debugInfo.dispatchTime := timer
320      debug_microOp(enqIndex).debugInfo.enqRsTime := timer
321      debug_microOp(enqIndex).debugInfo.selectTime := timer
322      debug_microOp(enqIndex).debugInfo.issueTime := timer
323      debug_microOp(enqIndex).debugInfo.writebackTime := timer
324      debug_microOp(enqIndex).debugInfo.tlbFirstReqTime := timer
325      debug_microOp(enqIndex).debugInfo.tlbRespTime := timer
326      debug_lsInfo(enqIndex) := DebugLsInfo.init
327      debug_lsTopdownInfo(enqIndex) := LsTopdownInfo.init
328      debug_lqIdxValid(enqIndex) := false.B
329      debug_lsIssued(enqIndex) := false.B
330
331      when(enqUop.blockBackward) {
332        hasBlockBackward := true.B
333      }
334      when(enqUop.waitForward) {
335        hasWaitForward := true.B
336      }
337      val enqHasTriggerCanFire = io.enq.req(i).bits.trigger.getFrontendCanFire
338      val enqHasException = ExceptionNO.selectFrontend(enqUop.exceptionVec).asUInt.orR
339      // the begin instruction of Svinval enqs so mark doingSvinval as true to indicate this process
340      when(!enqHasTriggerCanFire && !enqHasException && enqUop.isSvinvalBegin(enqUop.flushPipe)) {
341        doingSvinval := true.B
342      }
343      // the end instruction of Svinval enqs so clear doingSvinval
344      when(!enqHasTriggerCanFire && !enqHasException && enqUop.isSvinvalEnd(enqUop.flushPipe)) {
345        doingSvinval := false.B
346      }
347      // when we are in the process of Svinval software code area , only Svinval.vma and end instruction of Svinval can appear
348      assert(!doingSvinval || (enqUop.isSvinval(enqUop.flushPipe) || enqUop.isSvinvalEnd(enqUop.flushPipe)))
349      when(enqUop.isWFI && !enqHasException && !enqHasTriggerCanFire) {
350        hasWFI := true.B
351      }
352
353      robEntries(enqIndex).mmio := false.B
354      robEntries(enqIndex).vls := enqUop.vlsInstr
355    }
356  }
357  val dispatchNum = Mux(io.enq.canAccept, PopCount(io.enq.req.map(req => req.valid && req.bits.firstUop)), 0.U)
358  io.enq.isEmpty := RegNext(isEmpty && !VecInit(io.enq.req.map(_.valid)).asUInt.orR)
359
360  when(!io.wfi_enable) {
361    hasWFI := false.B
362  }
363  // sel vsetvl's flush position
364  val vs_idle :: vs_waitVinstr :: vs_waitFlush :: Nil = Enum(3)
365  val vsetvlState = RegInit(vs_idle)
366
367  val firstVInstrFtqPtr = RegInit(0.U.asTypeOf(new FtqPtr))
368  val firstVInstrFtqOffset = RegInit(0.U.asTypeOf(UInt(log2Up(PredictWidth).W)))
369  val firstVInstrRobIdx = RegInit(0.U.asTypeOf(new RobPtr))
370
371  val enq0 = io.enq.req(0)
372  val enq0IsVset = enq0.bits.isVset && enq0.bits.lastUop && canEnqueue(0)
373  val enq0IsVsetFlush = enq0IsVset && enq0.bits.flushPipe
374  val enqIsVInstrVec = io.enq.req.zip(canEnqueue).map { case (req, fire) => FuType.isVArith(req.bits.fuType) && fire }
375  // for vs_idle
376  val firstVInstrIdle = PriorityMux(enqIsVInstrVec.zip(io.enq.req).drop(1) :+ (true.B, 0.U.asTypeOf(io.enq.req(0).cloneType)))
377  // for vs_waitVinstr
378  val enqIsVInstrOrVset = (enqIsVInstrVec(0) || enq0IsVset) +: enqIsVInstrVec.drop(1)
379  val firstVInstrWait = PriorityMux(enqIsVInstrOrVset, io.enq.req)
380  when(vsetvlState === vs_idle) {
381    firstVInstrFtqPtr := firstVInstrIdle.bits.ftqPtr
382    firstVInstrFtqOffset := firstVInstrIdle.bits.ftqOffset
383    firstVInstrRobIdx := firstVInstrIdle.bits.robIdx
384  }.elsewhen(vsetvlState === vs_waitVinstr) {
385    when(Cat(enqIsVInstrOrVset).orR) {
386      firstVInstrFtqPtr := firstVInstrWait.bits.ftqPtr
387      firstVInstrFtqOffset := firstVInstrWait.bits.ftqOffset
388      firstVInstrRobIdx := firstVInstrWait.bits.robIdx
389    }
390  }
391
392  val hasVInstrAfterI = Cat(enqIsVInstrVec(0)).orR
393  when(vsetvlState === vs_idle && !io.redirect.valid) {
394    when(enq0IsVsetFlush) {
395      vsetvlState := Mux(hasVInstrAfterI, vs_waitFlush, vs_waitVinstr)
396    }
397  }.elsewhen(vsetvlState === vs_waitVinstr) {
398    when(io.redirect.valid) {
399      vsetvlState := vs_idle
400    }.elsewhen(Cat(enqIsVInstrOrVset).orR) {
401      vsetvlState := vs_waitFlush
402    }
403  }.elsewhen(vsetvlState === vs_waitFlush) {
404    when(io.redirect.valid) {
405      vsetvlState := vs_idle
406    }
407  }
408
409  // lqEnq
410  io.debugEnqLsq.needAlloc.map(_(0)).zip(io.debugEnqLsq.req).foreach { case (alloc, req) =>
411    when(io.debugEnqLsq.canAccept && alloc && req.valid) {
412      debug_microOp(req.bits.robIdx.value).lqIdx := req.bits.lqIdx
413      debug_lqIdxValid(req.bits.robIdx.value) := true.B
414    }
415  }
416
417  // lsIssue
418  when(io.debugHeadLsIssue) {
419    debug_lsIssued(deqPtr.value) := true.B
420  }
421
422  /**
423   * Writeback (from execution units)
424   */
425  for (wb <- exuWBs) {
426    when(wb.valid) {
427      val wbIdx = wb.bits.robIdx.value
428      debug_exuData(wbIdx) := wb.bits.data
429      debug_exuDebug(wbIdx) := wb.bits.debug
430      debug_microOp(wbIdx).debugInfo.enqRsTime := wb.bits.debugInfo.enqRsTime
431      debug_microOp(wbIdx).debugInfo.selectTime := wb.bits.debugInfo.selectTime
432      debug_microOp(wbIdx).debugInfo.issueTime := wb.bits.debugInfo.issueTime
433      debug_microOp(wbIdx).debugInfo.writebackTime := wb.bits.debugInfo.writebackTime
434
435      // debug for lqidx and sqidx
436      debug_microOp(wbIdx).lqIdx := wb.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr))
437      debug_microOp(wbIdx).sqIdx := wb.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr))
438
439      val debug_Uop = debug_microOp(wbIdx)
440      XSInfo(true.B,
441        p"writebacked pc 0x${Hexadecimal(debug_Uop.pc)} wen ${debug_Uop.rfWen} " +
442          p"data 0x${Hexadecimal(wb.bits.data)} ldst ${debug_Uop.ldest} pdst ${debug_Uop.pdest} " +
443          p"skip ${wb.bits.debug.isMMIO} robIdx: ${wb.bits.robIdx}\n"
444      )
445    }
446  }
447
448  val writebackNum = PopCount(exuWBs.map(_.valid))
449  XSInfo(writebackNum =/= 0.U, "writebacked %d insts\n", writebackNum)
450
451  for (i <- 0 until LoadPipelineWidth) {
452    when(RegNext(io.lsq.mmio(i))) {
453      robEntries(RegEnable(io.lsq.uop(i).robIdx, io.lsq.mmio(i)).value).mmio := true.B
454    }
455  }
456
457
458  /**
459   * RedirectOut: Interrupt and Exceptions
460   */
461  val deqDispatchData = robEntries(deqPtr.value)
462  val debug_deqUop = debug_microOp(deqPtr.value)
463
464  val intrBitSetReg = RegNext(io.csr.intrBitSet)
465  val intrEnable = intrBitSetReg && !hasWaitForward && robDeqGroup(deqPtr.value(bankAddrWidth-1,0)).interrupt_safe
466  val deqHasExceptionOrFlush = exceptionDataRead.valid && exceptionDataRead.bits.robIdx === deqPtr
467  val deqHasException = deqHasExceptionOrFlush && (exceptionDataRead.bits.exceptionVec.asUInt.orR ||
468    exceptionDataRead.bits.singleStep || exceptionDataRead.bits.trigger.canFire)
469  val deqHasFlushPipe = deqHasExceptionOrFlush && exceptionDataRead.bits.flushPipe
470  val deqHasReplayInst = deqHasExceptionOrFlush && exceptionDataRead.bits.replayInst
471  val exceptionEnable = robEntries(deqPtr.value).isWritebacked && deqHasException
472
473  XSDebug(deqHasException && exceptionDataRead.bits.singleStep, "Debug Mode: Deq has singlestep exception\n")
474  XSDebug(deqHasException && exceptionDataRead.bits.trigger.getFrontendCanFire, "Debug Mode: Deq has frontend trigger exception\n")
475  XSDebug(deqHasException && exceptionDataRead.bits.trigger.getBackendCanFire, "Debug Mode: Deq has backend trigger exception\n")
476
477  val isFlushPipe = robEntries(deqPtr.value).isWritebacked && (deqHasFlushPipe || deqHasReplayInst)
478
479  val isVsetFlushPipe = robEntries(deqPtr.value).isWritebacked && deqHasFlushPipe && exceptionDataRead.bits.isVset
480  //  val needModifyFtqIdxOffset = isVsetFlushPipe && (vsetvlState === vs_waitFlush)
481  val needModifyFtqIdxOffset = false.B
482  io.isVsetFlushPipe := isVsetFlushPipe
483  // io.flushOut will trigger redirect at the next cycle.
484  // Block any redirect or commit at the next cycle.
485  val lastCycleFlush = RegNext(io.flushOut.valid)
486
487  io.flushOut.valid := (state === s_idle) && robEntries(deqPtr.value).valid && (intrEnable || exceptionEnable || isFlushPipe) && !lastCycleFlush
488  io.flushOut.bits := DontCare
489  io.flushOut.bits.isRVC := deqDispatchData.isRVC
490  io.flushOut.bits.robIdx := Mux(needModifyFtqIdxOffset, firstVInstrRobIdx, deqPtr)
491  io.flushOut.bits.ftqIdx := Mux(needModifyFtqIdxOffset, firstVInstrFtqPtr, deqDispatchData.ftqIdx)
492  io.flushOut.bits.ftqOffset := Mux(needModifyFtqIdxOffset, firstVInstrFtqOffset, deqDispatchData.ftqOffset)
493  io.flushOut.bits.level := Mux(deqHasReplayInst || intrEnable || exceptionEnable || needModifyFtqIdxOffset, RedirectLevel.flush, RedirectLevel.flushAfter) // TODO use this to implement "exception next"
494  io.flushOut.bits.interrupt := true.B
495  XSPerfAccumulate("interrupt_num", io.flushOut.valid && intrEnable)
496  XSPerfAccumulate("exception_num", io.flushOut.valid && exceptionEnable)
497  XSPerfAccumulate("flush_pipe_num", io.flushOut.valid && isFlushPipe)
498  XSPerfAccumulate("replay_inst_num", io.flushOut.valid && isFlushPipe && deqHasReplayInst)
499
500  val exceptionHappen = (state === s_idle) && robEntries(deqPtr.value).valid && (intrEnable || exceptionEnable) && !lastCycleFlush
501  io.exception.valid := RegNext(exceptionHappen)
502  io.exception.bits.pc := RegEnable(debug_deqUop.pc, exceptionHappen)
503  io.exception.bits.gpaddr := io.readGPAMemData
504  io.exception.bits.instr := RegEnable(debug_deqUop.instr, exceptionHappen)
505  io.exception.bits.commitType := RegEnable(deqDispatchData.commitType, exceptionHappen)
506  io.exception.bits.exceptionVec := RegEnable(exceptionDataRead.bits.exceptionVec, exceptionHappen)
507  io.exception.bits.singleStep := RegEnable(exceptionDataRead.bits.singleStep, exceptionHappen)
508  io.exception.bits.crossPageIPFFix := RegEnable(exceptionDataRead.bits.crossPageIPFFix, exceptionHappen)
509  io.exception.bits.isInterrupt := RegEnable(intrEnable, exceptionHappen)
510  io.exception.bits.isHls := RegEnable(deqDispatchData.isHls, exceptionHappen)
511  io.exception.bits.vls := RegEnable(robEntries(deqPtr.value).vls, exceptionHappen)
512  io.exception.bits.trigger := RegEnable(exceptionDataRead.bits.trigger, exceptionHappen)
513  io.csr.vstart.valid := RegEnable(exceptionDataRead.bits.vstartEn, false.B, exceptionHappen)
514  io.csr.vstart.bits := RegEnable(exceptionDataRead.bits.vstart, exceptionHappen)
515
516  // data will be one cycle after valid
517  io.readGPAMemAddr.valid := exceptionHappen
518  io.readGPAMemAddr.bits.ftqPtr := exceptionDataRead.bits.ftqPtr
519  io.readGPAMemAddr.bits.ftqOffset := exceptionDataRead.bits.ftqOffset
520
521  XSDebug(io.flushOut.valid,
522    p"generate redirect: pc 0x${Hexadecimal(io.exception.bits.pc)} intr $intrEnable " +
523      p"excp $exceptionEnable flushPipe $isFlushPipe " +
524      p"Trap_target 0x${Hexadecimal(io.csr.trapTarget)} exceptionVec ${Binary(exceptionDataRead.bits.exceptionVec.asUInt)}\n")
525
526
527  /**
528   * Commits (and walk)
529   * They share the same width.
530   */
531  // T redirect.valid, T+1 use walkPtrVec read robEntries, T+2 start walk, shouldWalkVec used in T+2
532  val shouldWalkVec = Wire(Vec(CommitWidth,Bool()))
533  val walkingPtrVec = RegNext(walkPtrVec)
534  when(io.redirect.valid){
535    shouldWalkVec := 0.U.asTypeOf(shouldWalkVec)
536  }.elsewhen(RegNext(io.redirect.valid)){
537    shouldWalkVec := 0.U.asTypeOf(shouldWalkVec)
538  }.elsewhen(state === s_walk){
539    shouldWalkVec := VecInit(walkingPtrVec.map(_ <= lastWalkPtr).zip(donotNeedWalk).map(x => x._1 && !x._2))
540  }.otherwise(
541    shouldWalkVec := 0.U.asTypeOf(shouldWalkVec)
542  )
543  val walkFinished = walkPtrVec.head > lastWalkPtr
544  rab.io.fromRob.walkEnd := state === s_walk && walkFinished
545  vtypeBuffer.io.fromRob.walkEnd := state === s_walk && walkFinished
546
547  require(RenameWidth <= CommitWidth)
548
549  // wiring to csr
550  val (wflags, dirtyFs) = (0 until CommitWidth).map(i => {
551    val v = io.commits.commitValid(i)
552    val info = io.commits.info(i)
553    (v & info.wflags, v & info.dirtyFs)
554  }).unzip
555  val fflags = Wire(Valid(UInt(5.W)))
556  fflags.valid := io.commits.isCommit && VecInit(wflags).asUInt.orR
557  fflags.bits := wflags.zip(fflagsDataRead).map({
558    case (w, f) => Mux(w, f, 0.U)
559  }).reduce(_ | _)
560  val dirty_fs = io.commits.isCommit && VecInit(dirtyFs).asUInt.orR
561
562  val vxsat = Wire(Valid(Bool()))
563  vxsat.valid := io.commits.isCommit && vxsat.bits
564  vxsat.bits := io.commits.commitValid.zip(vxsatDataRead).map {
565    case (valid, vxsat) => valid & vxsat
566  }.reduce(_ | _)
567
568  // when mispredict branches writeback, stop commit in the next 2 cycles
569  // TODO: don't check all exu write back
570  val misPredWb = Cat(VecInit(redirectWBs.map(wb =>
571    wb.bits.redirect.get.bits.cfiUpdate.isMisPred && wb.bits.redirect.get.valid && wb.valid
572  ).toSeq)).orR
573  val misPredBlockCounter = Reg(UInt(3.W))
574  misPredBlockCounter := Mux(misPredWb,
575    "b111".U,
576    misPredBlockCounter >> 1.U
577  )
578  val misPredBlock = misPredBlockCounter(0)
579  val blockCommit = misPredBlock || lastCycleFlush || hasWFI || io.redirect.valid
580
581  io.commits.isWalk := state === s_walk
582  io.commits.isCommit := state === s_idle && !blockCommit
583
584  val walk_v = VecInit(walkingPtrVec.map(ptr => robEntries(ptr.value).valid))
585  val commit_vDeqGroup = VecInit(robDeqGroup.map(_.commit_v))
586  val commit_wDeqGroup = VecInit(robDeqGroup.map(_.commit_w))
587  val realCommitLast = deqPtrVec(0).lineHeadPtr + Fill(bankAddrWidth, 1.U)
588  val commit_exception = exceptionDataRead.valid && !isAfter(exceptionDataRead.bits.robIdx, realCommitLast)
589  val commit_block = VecInit((0 until CommitWidth).map(i => !commit_wDeqGroup(i) && !hasCommitted(i)))
590  val allowOnlyOneCommit = commit_exception || intrBitSetReg
591  // for instructions that may block others, we don't allow them to commit
592  io.commits.commitValid := PriorityMux(commitValidThisLine, (0 until CommitWidth).map(i => (commitValidThisLine.asUInt >> i).asUInt.asTypeOf(io.commits.commitValid)))
593  for (i <- 0 until CommitWidth) {
594    // defaults: state === s_idle and instructions commit
595    // when intrBitSetReg, allow only one instruction to commit at each clock cycle
596    val isBlocked = intrEnable || deqHasException || deqHasReplayInst
597    val isBlockedByOlder = if (i != 0) commit_block.asUInt(i, 0).orR || allowOnlyOneCommit && !hasCommitted.asUInt(i - 1, 0).andR else false.B
598    commitValidThisLine(i) := commit_vDeqGroup(i) && commit_wDeqGroup(i) && !isBlocked && !isBlockedByOlder && !hasCommitted(i)
599    io.commits.info(i) := commitInfo(i)
600    io.commits.robIdx(i) := deqPtrVec(i)
601
602    io.commits.walkValid(i) := shouldWalkVec(i)
603    when(state === s_walk) {
604      when(io.commits.isWalk && state === s_walk && shouldWalkVec(i)) {
605        XSError(!walk_v(i), s"The walking entry($i) should be valid\n")
606      }
607    }
608
609    XSInfo(io.commits.isCommit && io.commits.commitValid(i),
610      "retired pc %x wen %d ldest %d pdest %x data %x fflags: %b vxsat: %b\n",
611      debug_microOp(deqPtrVec(i).value).pc,
612      io.commits.info(i).rfWen,
613      io.commits.info(i).debug_ldest.getOrElse(0.U),
614      io.commits.info(i).debug_pdest.getOrElse(0.U),
615      debug_exuData(deqPtrVec(i).value),
616      fflagsDataRead(i),
617      vxsatDataRead(i)
618    )
619    XSInfo(state === s_walk && io.commits.walkValid(i), "walked pc %x wen %d ldst %d data %x\n",
620      debug_microOp(walkPtrVec(i).value).pc,
621      io.commits.info(i).rfWen,
622      io.commits.info(i).debug_ldest.getOrElse(0.U),
623      debug_exuData(walkPtrVec(i).value)
624    )
625  }
626
627  // sync fflags/dirty_fs/vxsat to csr
628  io.csr.fflags := RegNext(fflags)
629  io.csr.dirty_fs := RegNext(dirty_fs)
630  io.csr.vxsat := RegNext(vxsat)
631
632  // sync v csr to csr
633  // for difftest
634  if (env.AlwaysBasicDiff || env.EnableDifftest) {
635    val isDiffWriteVconfigVec = io.diffCommits.get.commitValid.zip(io.diffCommits.get.info).map { case (valid, info) => valid && info.ldest === VCONFIG_IDX.U && info.vecWen }.reverse
636    io.csr.vcsrFlag := RegNext(io.diffCommits.get.isCommit && Cat(isDiffWriteVconfigVec).orR)
637  }
638  else {
639    io.csr.vcsrFlag := false.B
640  }
641
642  // commit load/store to lsq
643  val ldCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.LOAD))
644  val stCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.STORE))
645  val deqPtrVec_next = Wire(Vec(CommitWidth, Output(new RobPtr)))
646  io.lsq.lcommit := RegNext(Mux(io.commits.isCommit, PopCount(ldCommitVec), 0.U))
647  io.lsq.scommit := RegNext(Mux(io.commits.isCommit, PopCount(stCommitVec), 0.U))
648  // indicate a pending load or store
649  io.lsq.pendingld := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.LOAD && robEntries(deqPtr.value).valid && robEntries(deqPtr.value).mmio)
650  io.lsq.pendingst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && robEntries(deqPtr.value).valid)
651  io.lsq.commit := RegNext(io.commits.isCommit && io.commits.commitValid(0))
652  io.lsq.pendingPtr := RegNext(deqPtr)
653  io.lsq.pendingPtrNext := RegNext(deqPtrVec_next.head)
654
655  /**
656   * state changes
657   * (1) redirect: switch to s_walk
658   * (2) walk: when walking comes to the end, switch to s_idle
659   */
660  val state_next = Mux(
661    io.redirect.valid || RegNext(io.redirect.valid), s_walk,
662    Mux(
663      state === s_walk && walkFinished && rab.io.status.walkEnd && vtypeBuffer.io.status.walkEnd, s_idle,
664      state
665    )
666  )
667  XSPerfAccumulate("s_idle_to_idle", state === s_idle && state_next === s_idle)
668  XSPerfAccumulate("s_idle_to_walk", state === s_idle && state_next === s_walk)
669  XSPerfAccumulate("s_walk_to_idle", state === s_walk && state_next === s_idle)
670  XSPerfAccumulate("s_walk_to_walk", state === s_walk && state_next === s_walk)
671  state := state_next
672
673  /**
674   * pointers and counters
675   */
676  val deqPtrGenModule = Module(new NewRobDeqPtrWrapper)
677  deqPtrGenModule.io.state := state
678  deqPtrGenModule.io.deq_v := commit_vDeqGroup
679  deqPtrGenModule.io.deq_w := commit_wDeqGroup
680  deqPtrGenModule.io.exception_state := exceptionDataRead
681  deqPtrGenModule.io.intrBitSetReg := intrBitSetReg
682  deqPtrGenModule.io.hasNoSpecExec := hasWaitForward
683  deqPtrGenModule.io.interrupt_safe := robDeqGroup(deqPtr.value(bankAddrWidth-1,0)).interrupt_safe
684  deqPtrGenModule.io.blockCommit := blockCommit
685  deqPtrGenModule.io.hasCommitted := hasCommitted
686  deqPtrGenModule.io.allCommitted := allCommitted
687  deqPtrVec := deqPtrGenModule.io.out
688  deqPtrVec_next := deqPtrGenModule.io.next_out
689
690  val enqPtrGenModule = Module(new RobEnqPtrWrapper)
691  enqPtrGenModule.io.redirect := io.redirect
692  enqPtrGenModule.io.allowEnqueue := allowEnqueue && rab.io.canEnq
693  enqPtrGenModule.io.hasBlockBackward := hasBlockBackward
694  enqPtrGenModule.io.enq := VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop))
695  enqPtrVec := enqPtrGenModule.io.out
696
697  // next walkPtrVec:
698  // (1) redirect occurs: update according to state
699  // (2) walk: move forwards
700  val deqPtrReadBank = deqPtrVec_next(0).lineHeadPtr
701  val deqPtrVecForWalk = VecInit((0 until CommitWidth).map(i => deqPtrReadBank + i.U))
702  val snapPtrReadBank = snapshots(io.snpt.snptSelect)(0).lineHeadPtr
703  val snapPtrVecForWalk = VecInit((0 until CommitWidth).map(i => snapPtrReadBank + i.U))
704  val walkPtrVec_next = Mux(io.redirect.valid,
705    Mux(io.snpt.useSnpt, snapPtrVecForWalk, deqPtrVecForWalk),
706    Mux((state === s_walk) && !walkFinished, VecInit(walkPtrVec.map(_ + CommitWidth.U)), walkPtrVec)
707  )
708  walkPtrHead := walkPtrVec_next.head
709  walkPtrVec := walkPtrVec_next
710  // T io.redirect.valid, T+1 walkPtrLowBits update, T+2 donotNeedWalk update
711  val walkPtrLowBits = Reg(UInt(bankAddrWidth.W))
712  when(io.redirect.valid){
713    walkPtrLowBits := Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect)(0).value(bankAddrWidth-1, 0), deqPtrVec_next(0).value(bankAddrWidth-1, 0))
714  }
715  when(io.redirect.valid) {
716    donotNeedWalk := Fill(donotNeedWalk.length, true.B).asTypeOf(donotNeedWalk)
717  }.elsewhen(RegNext(io.redirect.valid)){
718    donotNeedWalk := (0 until CommitWidth).map(i => (i.U < walkPtrLowBits))
719  }.otherwise(
720    donotNeedWalk := 0.U.asTypeOf(donotNeedWalk)
721  )
722  walkDestSizeDeqGroup.zip(walkPtrVec_next).map {
723    case (reg, ptrNext) => reg := robEntries(deqPtr.value).realDestSize
724  }
725  val numValidEntries = distanceBetween(enqPtr, deqPtr)
726  val commitCnt = PopCount(io.commits.commitValid)
727
728  allowEnqueue := numValidEntries + dispatchNum <= (RobSize - CommitWidth).U
729
730  val redirectWalkDistance = distanceBetween(io.redirect.bits.robIdx, deqPtrVec_next(0))
731  when(io.redirect.valid) {
732    lastWalkPtr := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx - 1.U, io.redirect.bits.robIdx)
733  }
734
735
736  /**
737   * States
738   * We put all the stage bits changes here.
739   *
740   * All events: (1) enqueue (dispatch); (2) writeback; (3) cancel; (4) dequeue (commit);
741   * All states: (1) valid; (2) writebacked; (3) flagBkup
742   */
743
744  val deqPtrGroup = Wire(Vec(2 * CommitWidth, new RobPtr))
745  deqPtrGroup.zipWithIndex.map { case (deq, i) => deq := deqPtrVec(0) + i.U }
746  val commitReadAddr = Mux(state === s_idle, VecInit(deqPtrVec.map(_.value)), VecInit(walkPtrVec.map(_.value)))
747
748  val redirectValidReg = RegNext(io.redirect.valid)
749  val redirectBegin = Reg(UInt(log2Up(RobSize).W))
750  val redirectEnd = Reg(UInt(log2Up(RobSize).W))
751  when(io.redirect.valid){
752    redirectBegin := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx.value - 1.U, io.redirect.bits.robIdx.value)
753    redirectEnd := enqPtr.value
754  }
755
756  // update robEntries valid
757  for (i <- 0 until RobSize) {
758    val enqOH = VecInit(canEnqueue.zip(allocatePtrVec.map(_.value === i.U)).map(x => x._1 && x._2))
759    val commitCond = io.commits.isCommit && io.commits.commitValid.zip(deqPtrVec.map(_.value === i.U)).map(x => x._1 && x._2).reduce(_ || _)
760    assert(PopCount(enqOH) < 2.U, s"robEntries$i enqOH is not one hot")
761    val needFlush = redirectValidReg && Mux(
762      redirectEnd > redirectBegin,
763      (i.U > redirectBegin) && (i.U < redirectEnd),
764      (i.U > redirectBegin) || (i.U < redirectEnd)
765    )
766    when(reset.asBool) {
767      robEntries(i).valid := false.B
768    }.elsewhen(commitCond) {
769      robEntries(i).valid := false.B
770    }.elsewhen(enqOH.asUInt.orR && !io.redirect.valid) {
771      robEntries(i).valid := true.B
772    }.elsewhen(needFlush){
773      robEntries(i).valid := false.B
774    }
775  }
776
777  // debug_inst update
778  for (i <- 0 until (LduCnt + StaCnt)) {
779    debug_lsInfo(io.debug_ls.debugLsInfo(i).s1_robIdx).s1SignalEnable(io.debug_ls.debugLsInfo(i))
780    debug_lsInfo(io.debug_ls.debugLsInfo(i).s2_robIdx).s2SignalEnable(io.debug_ls.debugLsInfo(i))
781    debug_lsInfo(io.debug_ls.debugLsInfo(i).s3_robIdx).s3SignalEnable(io.debug_ls.debugLsInfo(i))
782  }
783  for (i <- 0 until LduCnt) {
784    debug_lsTopdownInfo(io.lsTopdownInfo(i).s1.robIdx).s1SignalEnable(io.lsTopdownInfo(i))
785    debug_lsTopdownInfo(io.lsTopdownInfo(i).s2.robIdx).s2SignalEnable(io.lsTopdownInfo(i))
786  }
787
788  // status field: writebacked
789  // enqueue logic set 6 writebacked to false
790  for (i <- 0 until RenameWidth) {
791    when(canEnqueue(i)) {
792      val enqHasException = ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec).asUInt.orR
793      val enqHasTriggerCanFire = io.enq.req(i).bits.trigger.getFrontendCanFire
794      val enqIsWritebacked = io.enq.req(i).bits.eliminatedMove
795      val isStu = FuType.isStore(io.enq.req(i).bits.fuType)
796      robEntries(allocatePtrVec(i).value).commitTrigger := enqIsWritebacked && !enqHasException && !enqHasTriggerCanFire && !isStu
797    }
798  }
799  when(exceptionGen.io.out.valid) {
800    val wbIdx = exceptionGen.io.out.bits.robIdx.value
801    robEntries(wbIdx).commitTrigger := true.B
802  }
803
804  // writeback logic set numWbPorts writebacked to true
805  val blockWbSeq = Wire(Vec(exuWBs.length, Bool()))
806  blockWbSeq.map(_ := false.B)
807  for ((wb, blockWb) <- exuWBs.zip(blockWbSeq)) {
808    when(wb.valid) {
809      val wbIdx = wb.bits.robIdx.value
810      val wbHasException = wb.bits.exceptionVec.getOrElse(0.U).asUInt.orR
811      val wbHasTriggerCanFire = wb.bits.trigger.getOrElse(0.U).asTypeOf(io.enq.req(0).bits.trigger).getBackendCanFire //Todo: wb.bits.trigger.getHitBackend
812      val wbHasFlushPipe = wb.bits.flushPipe.getOrElse(false.B)
813      val wbHasReplayInst = wb.bits.replay.getOrElse(false.B) //Todo: && wb.bits.replayInst
814      blockWb := wbHasException || wbHasFlushPipe || wbHasReplayInst || wbHasTriggerCanFire
815      robEntries(wbIdx).commitTrigger := !blockWb
816    }
817  }
818
819  // if the first uop of an instruction is valid , write writebackedCounter
820  val uopEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid)
821  val instEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid && req.bits.firstUop)
822  val enqNeedWriteRFSeq = io.enq.req.map(_.bits.needWriteRf)
823  val enqRobIdxSeq = io.enq.req.map(req => req.bits.robIdx.value)
824  val enqUopNumVec = VecInit(io.enq.req.map(req => req.bits.numUops))
825  val enqWBNumVec = VecInit(io.enq.req.map(req => req.bits.numWB))
826  val enqEliminatedMoveVec = VecInit(io.enq.req.map(req => req.bits.eliminatedMove))
827
828  private val enqWriteStdVec: Vec[Bool] = VecInit(io.enq.req.map {
829    req => FuType.isAMO(req.bits.fuType) || FuType.isStore(req.bits.fuType)
830  })
831  val fflags_wb = fflagsWBs
832  val vxsat_wb = vxsatWBs
833  for (i <- 0 until RobSize) {
834
835    val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === i.U)
836    val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
837    val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
838    val instCanEnqFlag = Cat(instCanEnqSeq).orR
839    val realDestEnqNum = PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map { case (writeFlag, valid) => writeFlag && valid })
840    when(!robEntries(i).valid && instCanEnqFlag){
841      robEntries(i).realDestSize := realDestEnqNum
842    }.elsewhen(robEntries(i).valid && Cat(uopCanEnqSeq).orR){
843      robEntries(i).realDestSize := robEntries(i).realDestSize + realDestEnqNum
844    }
845    val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec)
846    val enqWBNum = PriorityMux(instCanEnqSeq, enqWBNumVec)
847    val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec)
848    val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec)
849
850    val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)
851    val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map { case (canWb, blockWb) => canWb && !blockWb }
852    val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U))
853    val wbCnt = Mux1H(canWbNoBlockSeq, io.writebackNums.map(_.bits))
854
855    val exceptionHas = RegInit(false.B)
856    val exceptionHasWire = Wire(Bool())
857    exceptionHasWire := MuxCase(exceptionHas, Seq(
858      (robEntries(i).valid && exceptionGen.io.out.valid && exceptionGen.io.out.bits.robIdx.value === i.U) -> true.B,
859      !robEntries(i).valid -> false.B
860    ))
861    exceptionHas := exceptionHasWire
862
863    when(exceptionHas || exceptionHasWire) {
864      // exception flush
865      robEntries(i).uopNum := 0.U
866      robEntries(i).stdWritebacked := true.B
867    }.elsewhen(!robEntries(i).valid && instCanEnqFlag) {
868      // enq set num of uops
869      robEntries(i).uopNum := enqWBNum
870      robEntries(i).stdWritebacked := Mux(enqWriteStd, false.B, true.B)
871    }.elsewhen(robEntries(i).valid) {
872      // update by writing back
873      robEntries(i).uopNum := robEntries(i).uopNum - wbCnt
874      assert(!(robEntries(i).uopNum - wbCnt > robEntries(i).uopNum), s"robEntries $i uopNum is overflow!")
875      when(canStdWbSeq.asUInt.orR) {
876        robEntries(i).stdWritebacked := true.B
877      }
878    }
879
880    val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && writeback.bits.wflags.getOrElse(false.B))
881    val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _)
882    robEntries(i).fflags := Mux(!robEntries(i).valid && instCanEnqFlag, 0.U, robEntries(i).fflags | fflagsRes)
883
884    val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)
885    val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _)
886    robEntries(i).vxsat := Mux(!robEntries(i).valid && instCanEnqFlag, 0.U, robEntries(i).vxsat | vxsatRes)
887  }
888
889  // begin update robBanksRdata
890  val robBanksRdata = VecInit(robBanksRdataThisLine ++ robBanksRdataNextLine)
891  val needUpdate = Wire(Vec(2 * CommitWidth, new RobEntryBundle))
892  needUpdate := VecInit(robBanksRdataThisLine ++ robBanksRdataNextLine)
893  val needUpdateRobIdx = robIdxThisLine ++ robIdxNextLine
894  for (i <- 0 until 2 * CommitWidth) {
895    val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === needUpdateRobIdx(i))
896    val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
897    val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
898    val instCanEnqFlag = Cat(instCanEnqSeq).orR
899    val realDestEnqNum = PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map { case (writeFlag, valid) => writeFlag && valid })
900    when(!needUpdate(i).valid && instCanEnqFlag) {
901      needUpdate(i).realDestSize := realDestEnqNum
902    }.elsewhen(needUpdate(i).valid && instCanEnqFlag) {
903      needUpdate(i).realDestSize := robBanksRdata(i).realDestSize + realDestEnqNum
904    }
905    val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec)
906    val enqWBNum = PriorityMux(instCanEnqSeq, enqWBNumVec)
907    val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec)
908    val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec)
909
910    val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i))
911    val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map { case (canWb, blockWb) => canWb && !blockWb }
912    val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i)))
913    val wbCnt = Mux1H(canWbNoBlockSeq, io.writebackNums.map(_.bits))
914
915    val exceptionHas = RegInit(false.B)
916    val exceptionHasWire = Wire(Bool())
917    exceptionHasWire := MuxCase(exceptionHas, Seq(
918      (needUpdate(i).valid && exceptionGen.io.out.valid && exceptionGen.io.out.bits.robIdx.value === needUpdateRobIdx(i)) -> true.B,
919      (!needUpdate(i).valid || allCommitted) -> false.B
920    ))
921    exceptionHas := exceptionHasWire
922
923    when(exceptionHas || exceptionHasWire) {
924      // exception flush
925      needUpdate(i).uopNum := 0.U
926      needUpdate(i).stdWritebacked := true.B
927    }.elsewhen(!needUpdate(i).valid && instCanEnqFlag) {
928      // enq set num of uops
929      needUpdate(i).uopNum := enqWBNum
930      needUpdate(i).stdWritebacked := Mux(enqWriteStd, false.B, true.B)
931    }.elsewhen(needUpdate(i).valid) {
932      // update by writing back
933      needUpdate(i).uopNum := robBanksRdata(i).uopNum - wbCnt
934      when(canStdWbSeq.asUInt.orR) {
935        needUpdate(i).stdWritebacked := true.B
936      }
937    }
938
939    val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i) && writeback.bits.wflags.getOrElse(false.B))
940    val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _)
941    needUpdate(i).fflags := Mux(!robBanksRdata(i).valid && instCanEnqFlag, 0.U, robBanksRdata(i).fflags | fflagsRes)
942
943    val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i))
944    val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _)
945    needUpdate(i).vxsat := Mux(!robBanksRdata(i).valid && instCanEnqFlag, 0.U, robBanksRdata(i).vxsat | vxsatRes)
946  }
947  robBanksRdataThisLineUpdate := VecInit(needUpdate.take(8))
948  robBanksRdataNextLineUpdate := VecInit(needUpdate.drop(8))
949  // end update robBanksRdata
950
951  // interrupt_safe
952  for (i <- 0 until RenameWidth) {
953    // We RegNext the updates for better timing.
954    // Note that instructions won't change the system's states in this cycle.
955    when(RegNext(canEnqueue(i))) {
956      // For now, we allow non-load-store instructions to trigger interrupts
957      // For MMIO instructions, they should not trigger interrupts since they may
958      // be sent to lower level before it writes back.
959      // However, we cannot determine whether a load/store instruction is MMIO.
960      // Thus, we don't allow load/store instructions to trigger an interrupt.
961      // TODO: support non-MMIO load-store instructions to trigger interrupts
962      val allow_interrupts = !CommitType.isLoadStore(io.enq.req(i).bits.commitType)
963      robEntries(RegEnable(allocatePtrVec(i).value, canEnqueue(i))).interrupt_safe := RegEnable(allow_interrupts, canEnqueue(i))
964    }
965  }
966
967  /**
968   * read and write of data modules
969   */
970  val commitReadAddr_next = Mux(state_next === s_idle,
971    VecInit(deqPtrVec_next.map(_.value)),
972    VecInit(walkPtrVec_next.map(_.value))
973  )
974
975  exceptionGen.io.redirect <> io.redirect
976  exceptionGen.io.flush := io.flushOut.valid
977
978  val canEnqueueEG = VecInit(io.enq.req.map(req => req.valid && io.enq.canAccept))
979  for (i <- 0 until RenameWidth) {
980    exceptionGen.io.enq(i).valid := canEnqueueEG(i)
981    exceptionGen.io.enq(i).bits.robIdx := io.enq.req(i).bits.robIdx
982    exceptionGen.io.enq(i).bits.ftqPtr := io.enq.req(i).bits.ftqPtr
983    exceptionGen.io.enq(i).bits.ftqOffset := io.enq.req(i).bits.ftqOffset
984    exceptionGen.io.enq(i).bits.exceptionVec := ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec)
985    exceptionGen.io.enq(i).bits.flushPipe := io.enq.req(i).bits.flushPipe
986    exceptionGen.io.enq(i).bits.isVset := io.enq.req(i).bits.isVset
987    exceptionGen.io.enq(i).bits.replayInst := false.B
988    XSError(canEnqueue(i) && io.enq.req(i).bits.replayInst, "enq should not set replayInst")
989    exceptionGen.io.enq(i).bits.singleStep := io.enq.req(i).bits.singleStep
990    exceptionGen.io.enq(i).bits.crossPageIPFFix := io.enq.req(i).bits.crossPageIPFFix
991    exceptionGen.io.enq(i).bits.trigger.clear()
992    exceptionGen.io.enq(i).bits.trigger.frontendHit := io.enq.req(i).bits.trigger.frontendHit
993    exceptionGen.io.enq(i).bits.trigger.frontendCanFire := io.enq.req(i).bits.trigger.frontendCanFire
994    exceptionGen.io.enq(i).bits.vstartEn := false.B //DontCare
995    exceptionGen.io.enq(i).bits.vstart := 0.U //DontCare
996  }
997
998  println(s"ExceptionGen:")
999  println(s"num of exceptions: ${params.numException}")
1000  require(exceptionWBs.length == exceptionGen.io.wb.length,
1001    f"exceptionWBs.length: ${exceptionWBs.length}, " +
1002      f"exceptionGen.io.wb.length: ${exceptionGen.io.wb.length}")
1003  for (((wb, exc_wb), i) <- exceptionWBs.zip(exceptionGen.io.wb).zipWithIndex) {
1004    exc_wb.valid       := wb.valid
1005    exc_wb.bits.robIdx := wb.bits.robIdx
1006    // only enq inst use ftqPtr to read gpa
1007    exc_wb.bits.ftqPtr          := 0.U.asTypeOf(exc_wb.bits.ftqPtr)
1008    exc_wb.bits.ftqOffset       := 0.U.asTypeOf(exc_wb.bits.ftqOffset)
1009    exc_wb.bits.exceptionVec    := wb.bits.exceptionVec.get
1010    exc_wb.bits.flushPipe       := wb.bits.flushPipe.getOrElse(false.B)
1011    exc_wb.bits.isVset          := false.B
1012    exc_wb.bits.replayInst      := wb.bits.replay.getOrElse(false.B)
1013    exc_wb.bits.singleStep      := false.B
1014    exc_wb.bits.crossPageIPFFix := false.B
1015    // TODO: make trigger configurable
1016    val trigger = wb.bits.trigger.getOrElse(0.U).asTypeOf(exc_wb.bits.trigger)
1017    exc_wb.bits.trigger.clear() // Don't care frontend timing, chain, hit and canFire
1018    exc_wb.bits.trigger.backendHit := trigger.backendHit
1019    exc_wb.bits.trigger.backendCanFire := trigger.backendCanFire
1020    exc_wb.bits.vstartEn := false.B //wb.bits.vstartEn.getOrElse(false.B) // todo need add vstart in ExuOutput
1021    exc_wb.bits.vstart := 0.U //wb.bits.vstart.getOrElse(0.U)
1022    //    println(s"  [$i] ${configs.map(_.name)}: exception ${exceptionCases(i)}, " +
1023    //      s"flushPipe ${configs.exists(_.flushPipe)}, " +
1024    //      s"replayInst ${configs.exists(_.replayInst)}")
1025  }
1026
1027  fflagsDataRead := (0 until CommitWidth).map(i => robEntries(deqPtrVec(i).value).fflags)
1028  vxsatDataRead := (0 until CommitWidth).map(i => robEntries(deqPtrVec(i).value).vxsat)
1029
1030  val instrCntReg = RegInit(0.U(64.W))
1031  val fuseCommitCnt = PopCount(io.commits.commitValid.zip(io.commits.info).map { case (v, i) => RegNext(v && CommitType.isFused(i.commitType)) })
1032  val trueCommitCnt = RegNext(io.commits.commitValid.zip(io.commits.info).map { case (v, i) => Mux(v, i.instrSize, 0.U) }.reduce(_ +& _)) +& fuseCommitCnt
1033  val retireCounter = Mux(RegNext(io.commits.isCommit), trueCommitCnt, 0.U)
1034  val instrCnt = instrCntReg + retireCounter
1035  instrCntReg := instrCnt
1036  io.csr.perfinfo.retiredInstr := retireCounter
1037  io.robFull := !allowEnqueue
1038  io.headNotReady := commit_vDeqGroup.head && !commit_wDeqGroup.head
1039
1040  /**
1041   * debug info
1042   */
1043  XSDebug(p"enqPtr ${enqPtr} deqPtr ${deqPtr}\n")
1044  XSDebug("")
1045  XSError(isBefore(enqPtr, deqPtr) && !isFull(enqPtr, deqPtr), "\ndeqPtr is older than enqPtr!\n")
1046  for (i <- 0 until RobSize) {
1047    XSDebug(false, !robEntries(i).valid, "-")
1048    XSDebug(false, robEntries(i).valid && robEntries(i).isWritebacked, "w")
1049    XSDebug(false, robEntries(i).valid && !robEntries(i).isWritebacked, "v")
1050  }
1051  XSDebug(false, true.B, "\n")
1052
1053  for (i <- 0 until RobSize) {
1054    if (i % 4 == 0) XSDebug("")
1055    XSDebug(false, true.B, "%x ", debug_microOp(i).pc)
1056    XSDebug(false, !robEntries(i).valid, "- ")
1057    XSDebug(false, robEntries(i).valid && robEntries(i).isWritebacked, "w ")
1058    XSDebug(false, robEntries(i).valid && !robEntries(i).isWritebacked, "v ")
1059    if (i % 4 == 3) XSDebug(false, true.B, "\n")
1060  }
1061
1062  def ifCommit(counter: UInt): UInt = Mux(io.commits.isCommit, counter, 0.U)
1063
1064  def ifCommitReg(counter: UInt): UInt = Mux(RegNext(io.commits.isCommit), counter, 0.U)
1065
1066  val commitDebugUop = deqPtrVec.map(_.value).map(debug_microOp(_))
1067  XSPerfAccumulate("clock_cycle", 1.U)
1068  QueuePerf(RobSize, numValidEntries, numValidEntries === RobSize.U)
1069  XSPerfAccumulate("commitUop", ifCommit(commitCnt))
1070  XSPerfAccumulate("commitInstr", ifCommitReg(trueCommitCnt))
1071  XSPerfRolling("ipc", ifCommitReg(trueCommitCnt), 1000, clock, reset)
1072  XSPerfRolling("cpi", perfCnt = 1.U /*Cycle*/ , eventTrigger = ifCommitReg(trueCommitCnt), granularity = 1000, clock, reset)
1073  val commitIsMove = commitInfo.map(_.isMove)
1074  XSPerfAccumulate("commitInstrMove", ifCommit(PopCount(io.commits.commitValid.zip(commitIsMove).map { case (v, m) => v && m })))
1075  val commitMoveElim = commitDebugUop.map(_.debugInfo.eliminatedMove)
1076  XSPerfAccumulate("commitInstrMoveElim", ifCommit(PopCount(io.commits.commitValid zip commitMoveElim map { case (v, e) => v && e })))
1077  XSPerfAccumulate("commitInstrFused", ifCommitReg(fuseCommitCnt))
1078  val commitIsLoad = io.commits.info.map(_.commitType).map(_ === CommitType.LOAD)
1079  val commitLoadValid = io.commits.commitValid.zip(commitIsLoad).map { case (v, t) => v && t }
1080  XSPerfAccumulate("commitInstrLoad", ifCommit(PopCount(commitLoadValid)))
1081  val commitIsBranch = io.commits.info.map(_.commitType).map(_ === CommitType.BRANCH)
1082  val commitBranchValid = io.commits.commitValid.zip(commitIsBranch).map { case (v, t) => v && t }
1083  XSPerfAccumulate("commitInstrBranch", ifCommit(PopCount(commitBranchValid)))
1084  val commitLoadWaitBit = commitInfo.map(_.loadWaitBit)
1085  XSPerfAccumulate("commitInstrLoadWait", ifCommit(PopCount(commitLoadValid.zip(commitLoadWaitBit).map { case (v, w) => v && w })))
1086  val commitIsStore = io.commits.info.map(_.commitType).map(_ === CommitType.STORE)
1087  XSPerfAccumulate("commitInstrStore", ifCommit(PopCount(io.commits.commitValid.zip(commitIsStore).map { case (v, t) => v && t })))
1088  XSPerfAccumulate("writeback", PopCount((0 until RobSize).map(i => robEntries(i).valid && robEntries(i).isWritebacked)))
1089  // XSPerfAccumulate("enqInstr", PopCount(io.dp1Req.map(_.fire)))
1090  // XSPerfAccumulate("d2rVnR", PopCount(io.dp1Req.map(p => p.valid && !p.ready)))
1091  XSPerfAccumulate("walkInstr", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U))
1092  XSPerfAccumulate("walkCycleTotal", state === s_walk)
1093  XSPerfAccumulate("waitRabWalkEnd", state === s_walk && walkFinished && !rab.io.status.walkEnd)
1094  private val walkCycle = RegInit(0.U(8.W))
1095  private val waitRabWalkCycle = RegInit(0.U(8.W))
1096  walkCycle := Mux(io.redirect.valid, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U))
1097  waitRabWalkCycle := Mux(state === s_walk && walkFinished, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U))
1098
1099  XSPerfHistogram("walkRobCycleHist", walkCycle, state === s_walk && walkFinished, 0, 32)
1100  XSPerfHistogram("walkRabExtraCycleHist", waitRabWalkCycle, state === s_walk && walkFinished && rab.io.status.walkEnd, 0, 32)
1101  XSPerfHistogram("walkTotalCycleHist", walkCycle, state === s_walk && state_next === s_idle, 0, 32)
1102
1103  private val deqNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).isWritebacked
1104  private val deqStdNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).stdWritebacked
1105  private val deqUopNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).isUopWritebacked
1106  private val deqHeadInfo = debug_microOp(deqPtr.value)
1107  val deqUopCommitType = debug_microOp(deqPtr.value).commitType
1108
1109  XSPerfAccumulate("waitAluCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.alu.U)
1110  XSPerfAccumulate("waitMulCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.mul.U)
1111  XSPerfAccumulate("waitDivCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.div.U)
1112  XSPerfAccumulate("waitBrhCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.brh.U)
1113  XSPerfAccumulate("waitJmpCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.jmp.U)
1114  XSPerfAccumulate("waitCsrCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.csr.U)
1115  XSPerfAccumulate("waitFenCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.fence.U)
1116  XSPerfAccumulate("waitBkuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.bku.U)
1117  XSPerfAccumulate("waitLduCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.ldu.U)
1118  XSPerfAccumulate("waitStuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.stu.U)
1119  XSPerfAccumulate("waitStaCycle", deqUopNotWritebacked && deqHeadInfo.fuType === FuType.stu.U)
1120  XSPerfAccumulate("waitStdCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.stu.U)
1121  XSPerfAccumulate("waitAtmCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.mou.U)
1122
1123  XSPerfAccumulate("waitVfaluCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfalu.U)
1124  XSPerfAccumulate("waitVfmaCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfma.U)
1125  XSPerfAccumulate("waitVfdivCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfdiv.U)
1126
1127  val vfalufuop = Seq(VfaluType.vfadd, VfaluType.vfwadd, VfaluType.vfwadd_w, VfaluType.vfsub, VfaluType.vfwsub, VfaluType.vfwsub_w, VfaluType.vfmin, VfaluType.vfmax,
1128    VfaluType.vfmerge, VfaluType.vfmv, VfaluType.vfsgnj, VfaluType.vfsgnjn, VfaluType.vfsgnjx, VfaluType.vfeq, VfaluType.vfne, VfaluType.vflt, VfaluType.vfle, VfaluType.vfgt,
1129    VfaluType.vfge, VfaluType.vfclass, VfaluType.vfmv_f_s, VfaluType.vfmv_s_f, VfaluType.vfredusum, VfaluType.vfredmax, VfaluType.vfredmin, VfaluType.vfredosum, VfaluType.vfwredosum)
1130
1131  vfalufuop.zipWithIndex.map{
1132    case(fuoptype,i) =>  XSPerfAccumulate(s"waitVfalu_${i}Cycle", deqStdNotWritebacked && deqHeadInfo.fuOpType === fuoptype && deqHeadInfo.fuType === FuType.vfalu.U)
1133  }
1134
1135
1136
1137  XSPerfAccumulate("waitNormalCycle", deqNotWritebacked && deqUopCommitType === CommitType.NORMAL)
1138  XSPerfAccumulate("waitBranchCycle", deqNotWritebacked && deqUopCommitType === CommitType.BRANCH)
1139  XSPerfAccumulate("waitLoadCycle", deqNotWritebacked && deqUopCommitType === CommitType.LOAD)
1140  XSPerfAccumulate("waitStoreCycle", deqNotWritebacked && deqUopCommitType === CommitType.STORE)
1141  XSPerfAccumulate("robHeadPC", io.commits.info(0).debug_pc.getOrElse(0.U))
1142  XSPerfAccumulate("commitCompressCntAll", PopCount(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.instrSize > 1.U }))
1143  (2 to RenameWidth).foreach(i =>
1144    XSPerfAccumulate(s"commitCompressCnt${i}", PopCount(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.instrSize === i.U }))
1145  )
1146  XSPerfAccumulate("compressSize", io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => Mux(io.commits.isCommit && valid && info.instrSize > 1.U, info.instrSize, 0.U) }.reduce(_ +& _))
1147  val dispatchLatency = commitDebugUop.map(uop => uop.debugInfo.dispatchTime - uop.debugInfo.renameTime)
1148  val enqRsLatency = commitDebugUop.map(uop => uop.debugInfo.enqRsTime - uop.debugInfo.dispatchTime)
1149  val selectLatency = commitDebugUop.map(uop => uop.debugInfo.selectTime - uop.debugInfo.enqRsTime)
1150  val issueLatency = commitDebugUop.map(uop => uop.debugInfo.issueTime - uop.debugInfo.selectTime)
1151  val executeLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.issueTime)
1152  val rsFuLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.enqRsTime)
1153  val commitLatency = commitDebugUop.map(uop => timer - uop.debugInfo.writebackTime)
1154
1155  def latencySum(cond: Seq[Bool], latency: Seq[UInt]): UInt = {
1156    cond.zip(latency).map(x => Mux(x._1, x._2, 0.U)).reduce(_ +& _)
1157  }
1158
1159  for (fuType <- FuType.functionNameMap.keys) {
1160    val fuName = FuType.functionNameMap(fuType)
1161    val commitIsFuType = io.commits.commitValid.zip(commitDebugUop).map(x => x._1 && x._2.fuType === fuType.U)
1162    XSPerfRolling(s"ipc_futype_${fuName}", ifCommit(PopCount(commitIsFuType)), 1000, clock, reset)
1163    XSPerfAccumulate(s"${fuName}_instr_cnt", ifCommit(PopCount(commitIsFuType)))
1164    XSPerfAccumulate(s"${fuName}_latency_dispatch", ifCommit(latencySum(commitIsFuType, dispatchLatency)))
1165    XSPerfAccumulate(s"${fuName}_latency_enq_rs", ifCommit(latencySum(commitIsFuType, enqRsLatency)))
1166    XSPerfAccumulate(s"${fuName}_latency_select", ifCommit(latencySum(commitIsFuType, selectLatency)))
1167    XSPerfAccumulate(s"${fuName}_latency_issue", ifCommit(latencySum(commitIsFuType, issueLatency)))
1168    XSPerfAccumulate(s"${fuName}_latency_execute", ifCommit(latencySum(commitIsFuType, executeLatency)))
1169    XSPerfAccumulate(s"${fuName}_latency_enq_rs_execute", ifCommit(latencySum(commitIsFuType, rsFuLatency)))
1170    XSPerfAccumulate(s"${fuName}_latency_commit", ifCommit(latencySum(commitIsFuType, commitLatency)))
1171  }
1172  XSPerfAccumulate(s"redirect_use_snapshot", io.redirect.valid && io.snpt.useSnpt)
1173
1174  // top-down info
1175  io.debugTopDown.toCore.robHeadVaddr.valid := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_valid
1176  io.debugTopDown.toCore.robHeadVaddr.bits := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_bits
1177  io.debugTopDown.toCore.robHeadPaddr.valid := debug_lsTopdownInfo(deqPtr.value).s2.paddr_valid
1178  io.debugTopDown.toCore.robHeadPaddr.bits := debug_lsTopdownInfo(deqPtr.value).s2.paddr_bits
1179  io.debugTopDown.toDispatch.robTrueCommit := ifCommitReg(trueCommitCnt)
1180  io.debugTopDown.toDispatch.robHeadLsIssue := debug_lsIssue(deqPtr.value)
1181  io.debugTopDown.robHeadLqIdx.valid := debug_lqIdxValid(deqPtr.value)
1182  io.debugTopDown.robHeadLqIdx.bits := debug_microOp(deqPtr.value).lqIdx
1183
1184  // rolling
1185  io.debugRolling.robTrueCommit := ifCommitReg(trueCommitCnt)
1186
1187  /**
1188   * DataBase info:
1189   * log trigger is at writeback valid
1190   * */
1191
1192  /**
1193   * @todo add InstInfoEntry back
1194   * @author Maxpicca-Li
1195   */
1196
1197  //difftest signals
1198  val firstValidCommit = (deqPtr + PriorityMux(io.commits.commitValid, VecInit(List.tabulate(CommitWidth)(_.U(log2Up(CommitWidth).W))))).value
1199
1200  val wdata = Wire(Vec(CommitWidth, UInt(XLEN.W)))
1201  val wpc = Wire(Vec(CommitWidth, UInt(XLEN.W)))
1202
1203  for (i <- 0 until CommitWidth) {
1204    val idx = deqPtrVec(i).value
1205    wdata(i) := debug_exuData(idx)
1206    wpc(i) := SignExt(commitDebugUop(i).pc, XLEN)
1207  }
1208
1209  if (env.EnableDifftest || env.AlwaysBasicDiff) {
1210    // These are the structures used by difftest only and should be optimized after synthesis.
1211    val dt_eliminatedMove = Mem(RobSize, Bool())
1212    val dt_isRVC = Mem(RobSize, Bool())
1213    val dt_exuDebug = Reg(Vec(RobSize, new DebugBundle))
1214    for (i <- 0 until RenameWidth) {
1215      when(canEnqueue(i)) {
1216        dt_eliminatedMove(allocatePtrVec(i).value) := io.enq.req(i).bits.eliminatedMove
1217        dt_isRVC(allocatePtrVec(i).value) := io.enq.req(i).bits.preDecodeInfo.isRVC
1218      }
1219    }
1220    for (wb <- exuWBs) {
1221      when(wb.valid) {
1222        val wbIdx = wb.bits.robIdx.value
1223        dt_exuDebug(wbIdx) := wb.bits.debug
1224      }
1225    }
1226    // Always instantiate basic difftest modules.
1227    for (i <- 0 until CommitWidth) {
1228      val uop = commitDebugUop(i)
1229      val commitInfo = io.commits.info(i)
1230      val ptr = deqPtrVec(i).value
1231      val exuOut = dt_exuDebug(ptr)
1232      val eliminatedMove = dt_eliminatedMove(ptr)
1233      val isRVC = dt_isRVC(ptr)
1234
1235      val difftest = DifftestModule(new DiffInstrCommit(MaxPhyPregs), delay = 3, dontCare = true)
1236      difftest.coreid := io.hartId
1237      difftest.index := i.U
1238      difftest.valid := io.commits.commitValid(i) && io.commits.isCommit
1239      difftest.skip := Mux(eliminatedMove, false.B, exuOut.isMMIO || exuOut.isPerfCnt)
1240      difftest.isRVC := isRVC
1241      difftest.rfwen := io.commits.commitValid(i) && commitInfo.rfWen && commitInfo.debug_ldest.get =/= 0.U
1242      difftest.fpwen := io.commits.commitValid(i) && uop.fpWen
1243      difftest.wpdest := commitInfo.debug_pdest.get
1244      difftest.wdest := commitInfo.debug_ldest.get
1245      difftest.nFused := CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize - 1.U
1246      when(difftest.valid) {
1247        assert(CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize >= 1.U)
1248      }
1249      if (env.EnableDifftest) {
1250        val uop = commitDebugUop(i)
1251        difftest.pc := SignExt(uop.pc, XLEN)
1252        difftest.instr := uop.instr
1253        difftest.robIdx := ZeroExt(ptr, 10)
1254        difftest.lqIdx := ZeroExt(uop.lqIdx.value, 7)
1255        difftest.sqIdx := ZeroExt(uop.sqIdx.value, 7)
1256        difftest.isLoad := io.commits.info(i).commitType === CommitType.LOAD
1257        difftest.isStore := io.commits.info(i).commitType === CommitType.STORE
1258      }
1259    }
1260  }
1261
1262  if (env.EnableDifftest) {
1263    for (i <- 0 until CommitWidth) {
1264      val difftest = DifftestModule(new DiffLoadEvent, delay = 3)
1265      difftest.coreid := io.hartId
1266      difftest.index := i.U
1267
1268      val ptr = deqPtrVec(i).value
1269      val uop = commitDebugUop(i)
1270      val exuOut = debug_exuDebug(ptr)
1271      difftest.valid    := io.commits.commitValid(i) && io.commits.isCommit
1272      difftest.paddr    := exuOut.paddr
1273      difftest.opType   := uop.fuOpType
1274      difftest.isAtomic := FuType.isAMO(uop.fuType)
1275      difftest.isLoad   := FuType.isLoad(uop.fuType)
1276    }
1277  }
1278
1279  if (env.EnableDifftest || env.AlwaysBasicDiff) {
1280    val dt_isXSTrap = Mem(RobSize, Bool())
1281    for (i <- 0 until RenameWidth) {
1282      when(canEnqueue(i)) {
1283        dt_isXSTrap(allocatePtrVec(i).value) := io.enq.req(i).bits.isXSTrap
1284      }
1285    }
1286    val trapVec = io.commits.commitValid.zip(deqPtrVec).map { case (v, d) =>
1287      io.commits.isCommit && v && dt_isXSTrap(d.value)
1288    }
1289    val hitTrap = trapVec.reduce(_ || _)
1290    val difftest = DifftestModule(new DiffTrapEvent, dontCare = true)
1291    difftest.coreid := io.hartId
1292    difftest.hasTrap := hitTrap
1293    difftest.cycleCnt := timer
1294    difftest.instrCnt := instrCnt
1295    difftest.hasWFI := hasWFI
1296
1297    if (env.EnableDifftest) {
1298      val trapCode = PriorityMux(wdata.zip(trapVec).map(x => x._2 -> x._1))
1299      val trapPC = SignExt(PriorityMux(wpc.zip(trapVec).map(x => x._2 -> x._1)), XLEN)
1300      difftest.code := trapCode
1301      difftest.pc := trapPC
1302    }
1303  }
1304
1305  val validEntriesBanks = (0 until (RobSize + 31) / 32).map(i => RegNext(PopCount(robEntries.map(_.valid).drop(i * 32).take(32))))
1306  val validEntries = RegNext(VecInit(validEntriesBanks).reduceTree(_ +& _))
1307  val commitMoveVec = VecInit(io.commits.commitValid.zip(commitIsMove).map { case (v, m) => v && m })
1308  val commitLoadVec = VecInit(commitLoadValid)
1309  val commitBranchVec = VecInit(commitBranchValid)
1310  val commitLoadWaitVec = VecInit(commitLoadValid.zip(commitLoadWaitBit).map { case (v, w) => v && w })
1311  val commitStoreVec = VecInit(io.commits.commitValid.zip(commitIsStore).map { case (v, t) => v && t })
1312  val perfEvents = Seq(
1313    ("rob_interrupt_num      ", io.flushOut.valid && intrEnable),
1314    ("rob_exception_num      ", io.flushOut.valid && exceptionEnable),
1315    ("rob_flush_pipe_num     ", io.flushOut.valid && isFlushPipe),
1316    ("rob_replay_inst_num    ", io.flushOut.valid && isFlushPipe && deqHasReplayInst),
1317    ("rob_commitUop          ", ifCommit(commitCnt)),
1318    ("rob_commitInstr        ", ifCommitReg(trueCommitCnt)),
1319    ("rob_commitInstrMove    ", ifCommitReg(PopCount(RegNext(commitMoveVec)))),
1320    ("rob_commitInstrFused   ", ifCommitReg(fuseCommitCnt)),
1321    ("rob_commitInstrLoad    ", ifCommitReg(PopCount(RegNext(commitLoadVec)))),
1322    ("rob_commitInstrBranch  ", ifCommitReg(PopCount(RegNext(commitBranchVec)))),
1323    ("rob_commitInstrLoadWait", ifCommitReg(PopCount(RegNext(commitLoadWaitVec)))),
1324    ("rob_commitInstrStore   ", ifCommitReg(PopCount(RegNext(commitStoreVec)))),
1325    ("rob_walkInstr          ", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U)),
1326    ("rob_walkCycle          ", (state === s_walk)),
1327    ("rob_1_4_valid          ", validEntries <= (RobSize / 4).U),
1328    ("rob_2_4_valid          ", validEntries > (RobSize / 4).U && validEntries <= (RobSize / 2).U),
1329    ("rob_3_4_valid          ", validEntries > (RobSize / 2).U && validEntries <= (RobSize * 3 / 4).U),
1330    ("rob_4_4_valid          ", validEntries > (RobSize * 3 / 4).U),
1331  )
1332  generatePerfEvent()
1333
1334  // dontTouch for debug
1335  if (backendParams.debugEn) {
1336    dontTouch(enqPtrVec)
1337    dontTouch(deqPtrVec)
1338    dontTouch(robEntries)
1339    dontTouch(robDeqGroup)
1340    dontTouch(robBanks)
1341    dontTouch(robBanksRaddrThisLine)
1342    dontTouch(robBanksRaddrNextLine)
1343    dontTouch(robBanksRdataThisLine)
1344    dontTouch(robBanksRdataNextLine)
1345    dontTouch(robBanksRdataThisLineUpdate)
1346    dontTouch(robBanksRdataNextLineUpdate)
1347    dontTouch(commit_wDeqGroup)
1348    dontTouch(commit_vDeqGroup)
1349    dontTouch(commitSizeSumSeq)
1350    dontTouch(walkSizeSumSeq)
1351    dontTouch(commitSizeSumCond)
1352    dontTouch(walkSizeSumCond)
1353    dontTouch(commitSizeSum)
1354    dontTouch(walkSizeSum)
1355    dontTouch(realDestSizeSeq)
1356    dontTouch(walkDestSizeSeq)
1357    dontTouch(io.commits)
1358    dontTouch(commitIsVTypeVec)
1359    dontTouch(walkIsVTypeVec)
1360    dontTouch(commitValidThisLine)
1361    dontTouch(commitReadAddr_next)
1362    dontTouch(donotNeedWalk)
1363    dontTouch(walkPtrVec_next)
1364    dontTouch(walkPtrVec)
1365    dontTouch(deqPtrVec_next)
1366    dontTouch(deqPtrVecForWalk)
1367    dontTouch(snapPtrReadBank)
1368    dontTouch(snapPtrVecForWalk)
1369    dontTouch(shouldWalkVec)
1370    dontTouch(walkFinished)
1371    dontTouch(changeBankAddrToDeqPtr)
1372  }
1373  if (env.EnableDifftest) {
1374    io.commits.info.map(info => dontTouch(info.debug_pc.get))
1375  }
1376}
1377