xref: /XiangShan/src/main/scala/xiangshan/backend/rob/Rob.scala (revision a4d1b2d1ae4c6149f55fbcac48749c08714bfe0c)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.backend.rob
18
19import org.chipsalliance.cde.config.Parameters
20import chisel3._
21import chisel3.util._
22import difftest._
23import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
24import utility._
25import utils._
26import xiangshan._
27import xiangshan.backend.BackendParams
28import xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput}
29import xiangshan.backend.fu.{FuConfig, FuType}
30import xiangshan.frontend.FtqPtr
31import xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr}
32import xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput}
33import xiangshan.backend.ctrlblock.{DebugLSIO, DebugLsInfo, LsTopdownInfo}
34import xiangshan.backend.fu.vector.Bundles.VType
35import xiangshan.backend.rename.SnapshotGenerator
36import yunsuan.VfaluType
37import xiangshan.backend.rob.RobBundles._
38
39class Rob(params: BackendParams)(implicit p: Parameters) extends LazyModule with HasXSParameter {
40  override def shouldBeInlined: Boolean = false
41
42  lazy val module = new RobImp(this)(p, params)
43}
44
45class RobImp(override val wrapper: Rob)(implicit p: Parameters, params: BackendParams) extends LazyModuleImp(wrapper)
46  with HasXSParameter with HasCircularQueuePtrHelper with HasPerfEvents {
47
48  private val LduCnt = params.LduCnt
49  private val StaCnt = params.StaCnt
50  private val HyuCnt = params.HyuCnt
51
52  val io = IO(new Bundle() {
53    val hartId = Input(UInt(hartIdLen.W))
54    val redirect = Input(Valid(new Redirect))
55    val enq = new RobEnqIO
56    val flushOut = ValidIO(new Redirect)
57    val exception = ValidIO(new ExceptionInfo)
58    // exu + brq
59    val writeback: MixedVec[ValidIO[ExuOutput]] = Flipped(params.genWrite2CtrlBundles)
60    val writebackNums = Flipped(Vec(writeback.size - params.StdCnt, ValidIO(UInt(writeback.size.U.getWidth.W))))
61    val commits = Output(new RobCommitIO)
62    val rabCommits = Output(new RabCommitIO)
63    val diffCommits = if (backendParams.debugEn) Some(Output(new DiffCommitIO)) else None
64    val isVsetFlushPipe = Output(Bool())
65    val lsq = new RobLsqIO
66    val robDeqPtr = Output(new RobPtr)
67    val csr = new RobCSRIO
68    val snpt = Input(new SnapshotPort)
69    val robFull = Output(Bool())
70    val headNotReady = Output(Bool())
71    val cpu_halt = Output(Bool())
72    val wfi_enable = Input(Bool())
73    val toDecode = new Bundle {
74      val isResumeVType = Output(Bool())
75      val walkVType = ValidIO(VType())
76      val commitVType = new Bundle {
77        val vtype = ValidIO(VType())
78        val hasVsetvl = Output(Bool())
79      }
80    }
81    val readGPAMemAddr = ValidIO(new Bundle {
82      val ftqPtr = new FtqPtr()
83      val ftqOffset = UInt(log2Up(PredictWidth).W)
84    })
85    val readGPAMemData = Input(UInt(GPAddrBits.W))
86
87    val debug_ls = Flipped(new DebugLSIO)
88    val debugRobHead = Output(new DynInst)
89    val debugEnqLsq = Input(new LsqEnqIO)
90    val debugHeadLsIssue = Input(Bool())
91    val lsTopdownInfo = Vec(LduCnt + HyuCnt, Input(new LsTopdownInfo))
92    val debugTopDown = new Bundle {
93      val toCore = new RobCoreTopDownIO
94      val toDispatch = new RobDispatchTopDownIO
95      val robHeadLqIdx = Valid(new LqPtr)
96    }
97    val debugRolling = new RobDebugRollingIO
98  })
99
100  val exuWBs: Seq[ValidIO[ExuOutput]] = io.writeback.filter(!_.bits.params.hasStdFu).toSeq
101  val stdWBs: Seq[ValidIO[ExuOutput]] = io.writeback.filter(_.bits.params.hasStdFu).toSeq
102  val fflagsWBs = io.writeback.filter(x => x.bits.fflags.nonEmpty)
103  val exceptionWBs = io.writeback.filter(x => x.bits.exceptionVec.nonEmpty)
104  val redirectWBs = io.writeback.filter(x => x.bits.redirect.nonEmpty)
105  val vxsatWBs = io.writeback.filter(x => x.bits.vxsat.nonEmpty)
106
107  val numExuWbPorts = exuWBs.length
108  val numStdWbPorts = stdWBs.length
109  val bankAddrWidth = log2Up(CommitWidth)
110
111  println(s"Rob: size $RobSize, numExuWbPorts: $numExuWbPorts, numStdWbPorts: $numStdWbPorts, commitwidth: $CommitWidth")
112
113  val rab = Module(new RenameBuffer(RabSize))
114  val vtypeBuffer = Module(new VTypeBuffer(VTypeBufferSize))
115  val bankNum = 8
116  assert(RobSize % bankNum == 0, "RobSize % bankNum must be 0")
117  val robEntries = Reg(Vec(RobSize, new RobEntryBundle))
118  // pointers
119  // For enqueue ptr, we don't duplicate it since only enqueue needs it.
120  val enqPtrVec = Wire(Vec(RenameWidth, new RobPtr))
121  val deqPtrVec = Wire(Vec(CommitWidth, new RobPtr))
122  val walkPtrVec = Reg(Vec(CommitWidth, new RobPtr))
123  val walkPtrTrue = Reg(new RobPtr)
124  val lastWalkPtr = Reg(new RobPtr)
125  val allowEnqueue = RegInit(true.B)
126
127  /**
128   * Enqueue (from dispatch)
129   */
130  // special cases
131  val hasBlockBackward = RegInit(false.B)
132  val hasWaitForward = RegInit(false.B)
133  val doingSvinval = RegInit(false.B)
134  val enqPtr = enqPtrVec(0)
135  val deqPtr = deqPtrVec(0)
136  val walkPtr = walkPtrVec(0)
137  val allocatePtrVec = VecInit((0 until RenameWidth).map(i => enqPtrVec(PopCount(io.enq.req.take(i).map(req => req.valid && req.bits.firstUop)))))
138  io.enq.canAccept := allowEnqueue && !hasBlockBackward && rab.io.canEnq && vtypeBuffer.io.canEnq
139  io.enq.resp := allocatePtrVec
140  val canEnqueue = VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop && io.enq.canAccept))
141  val timer = GTimer()
142  // robEntries enqueue
143  for (i <- 0 until RobSize) {
144    val enqOH = VecInit(canEnqueue.zip(allocatePtrVec.map(_.value === i.U)).map(x => x._1 && x._2))
145    assert(PopCount(enqOH) < 2.U, s"robEntries$i enqOH is not one hot")
146    when(enqOH.asUInt.orR && !io.redirect.valid){
147      connectEnq(robEntries(i), Mux1H(enqOH, io.enq.req.map(_.bits)))
148    }
149  }
150  // robBanks0 include robidx : 0 8 16 24 32 ...
151  val robBanks = VecInit((0 until bankNum).map(i => VecInit(robEntries.zipWithIndex.filter(_._2 % bankNum == i).map(_._1))))
152  // each Bank has 20 Entries, read addr is one hot
153  // all banks use same raddr
154  val eachBankEntrieNum = robBanks(0).length
155  val robBanksRaddrThisLine = RegInit(1.U(eachBankEntrieNum.W))
156  val robBanksRaddrNextLine = Wire(UInt(eachBankEntrieNum.W))
157  robBanksRaddrThisLine := robBanksRaddrNextLine
158  val bankNumWidth = log2Up(bankNum)
159  val deqPtrWidth = deqPtr.value.getWidth
160  val robIdxThisLine = VecInit((0 until bankNum).map(i => Cat(deqPtr.value(deqPtrWidth - 1, bankNumWidth), i.U(bankNumWidth.W))))
161  val robIdxNextLine = VecInit((0 until bankNum).map(i => Cat(deqPtr.value(deqPtrWidth - 1, bankNumWidth) + 1.U, i.U(bankNumWidth.W))))
162  // robBanks read
163  val robBanksRdataThisLine = VecInit(robBanks.map{ case bank =>
164    Mux1H(robBanksRaddrThisLine, bank)
165  })
166  val robBanksRdataNextLine = VecInit(robBanks.map{ case bank =>
167    val shiftBank = bank.drop(1) :+ bank(0)
168    Mux1H(robBanksRaddrThisLine, shiftBank)
169  })
170  val robBanksRdataThisLineUpdate = Wire(Vec(CommitWidth, new RobEntryBundle))
171  val robBanksRdataNextLineUpdate = Wire(Vec(CommitWidth, new RobEntryBundle))
172  val commitValidThisLine = Wire(Vec(CommitWidth, Bool()))
173  val hasCommitted = RegInit(VecInit(Seq.fill(CommitWidth)(false.B)))
174  val donotNeedWalk = RegInit(VecInit(Seq.fill(CommitWidth)(false.B)))
175  val allCommitted = Wire(Bool())
176
177  when(allCommitted) {
178    hasCommitted := 0.U.asTypeOf(hasCommitted)
179  }.elsewhen(io.commits.isCommit){
180    for (i <- 0 until CommitWidth){
181      hasCommitted(i) := commitValidThisLine(i) || hasCommitted(i)
182    }
183  }
184  allCommitted := io.commits.isCommit && commitValidThisLine.last
185  val walkPtrHead = Wire(new RobPtr)
186  val changeBankAddrToDeqPtr = (walkPtrVec.head + CommitWidth.U) > lastWalkPtr
187  when(io.redirect.valid){
188    robBanksRaddrNextLine := UIntToOH(walkPtrHead.value(walkPtrHead.value.getWidth-1, bankAddrWidth))
189  }.elsewhen(allCommitted || io.commits.isWalk && !changeBankAddrToDeqPtr){
190    robBanksRaddrNextLine := Mux(robBanksRaddrThisLine.head(1) === 1.U, 1.U, robBanksRaddrThisLine << 1)
191  }.elsewhen(io.commits.isWalk && changeBankAddrToDeqPtr){
192    robBanksRaddrNextLine := UIntToOH(deqPtr.value(deqPtr.value.getWidth-1, bankAddrWidth))
193  }.otherwise(
194    robBanksRaddrNextLine := robBanksRaddrThisLine
195  )
196  val robDeqGroup = Reg(Vec(bankNum, new RobCommitEntryBundle))
197  val commitInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(deqPtrVec(i).value(bankAddrWidth-1,0)))).toSeq
198  val walkInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(walkPtrVec(i).value(bankAddrWidth-1, 0)))).toSeq
199  for (i <- 0 until CommitWidth) {
200    connectCommitEntry(robDeqGroup(i), robBanksRdataThisLineUpdate(i))
201    when(allCommitted){
202      connectCommitEntry(robDeqGroup(i), robBanksRdataNextLineUpdate(i))
203    }
204  }
205  // data for debug
206  // Warn: debug_* prefix should not exist in generated verilog.
207  val debug_microOp = DebugMem(RobSize, new DynInst)
208  val debug_exuData = Reg(Vec(RobSize, UInt(XLEN.W))) //for debug
209  val debug_exuDebug = Reg(Vec(RobSize, new DebugBundle)) //for debug
210  val debug_lsInfo = RegInit(VecInit(Seq.fill(RobSize)(DebugLsInfo.init)))
211  val debug_lsTopdownInfo = RegInit(VecInit(Seq.fill(RobSize)(LsTopdownInfo.init)))
212  val debug_lqIdxValid = RegInit(VecInit.fill(RobSize)(false.B))
213  val debug_lsIssued = RegInit(VecInit.fill(RobSize)(false.B))
214
215  val isEmpty = enqPtr === deqPtr
216  val snptEnq = io.enq.canAccept && io.enq.req.map(x => x.valid && x.bits.snapshot).reduce(_ || _)
217  val snapshotPtrVec = Wire(Vec(CommitWidth, new RobPtr))
218  snapshotPtrVec(0) := io.enq.req(0).bits.robIdx
219  for (i <- 1 until CommitWidth) {
220    snapshotPtrVec(i) := snapshotPtrVec(0) + i.U
221  }
222  val snapshots = SnapshotGenerator(snapshotPtrVec, snptEnq, io.snpt.snptDeq, io.redirect.valid, io.snpt.flushVec)
223  val debug_lsIssue = WireDefault(debug_lsIssued)
224  debug_lsIssue(deqPtr.value) := io.debugHeadLsIssue
225
226  /**
227   * states of Rob
228   */
229  val s_idle :: s_walk :: Nil = Enum(2)
230  val state = RegInit(s_idle)
231
232  val exceptionGen = Module(new ExceptionGen(params))
233  val exceptionDataRead = exceptionGen.io.state
234  val fflagsDataRead = Wire(Vec(CommitWidth, UInt(5.W)))
235  val vxsatDataRead = Wire(Vec(CommitWidth, Bool()))
236  io.robDeqPtr := deqPtr
237  io.debugRobHead := debug_microOp(deqPtr.value)
238
239  /**
240   * connection of [[rab]]
241   */
242  rab.io.redirect.valid := io.redirect.valid
243
244  rab.io.req.zip(io.enq.req).map { case (dest, src) =>
245    dest.bits := src.bits
246    dest.valid := src.valid && io.enq.canAccept
247  }
248
249  val walkDestSizeDeqGroup = RegInit(VecInit(Seq.fill(CommitWidth)(0.U(log2Up(MaxUopSize + 1).W))))
250  val realDestSizeSeq = VecInit(robDeqGroup.zip(hasCommitted).map{case (r, h) => Mux(h, 0.U, r.realDestSize)})
251  val walkDestSizeSeq = VecInit(robDeqGroup.zip(donotNeedWalk).map{case (r, d) => Mux(d, 0.U, r.realDestSize)})
252  val commitSizeSumSeq = VecInit((0 until CommitWidth).map(i => realDestSizeSeq.take(i + 1).reduce(_ +& _)))
253  val walkSizeSumSeq   = VecInit((0 until CommitWidth).map(i => walkDestSizeSeq.take(i + 1).reduce(_ +& _)))
254  val commitSizeSumCond = VecInit(commitValidThisLine.zip(hasCommitted).map{case (c,h) => (c || h) && io.commits.isCommit})
255  val walkSizeSumCond   = VecInit(io.commits.walkValid.zip(donotNeedWalk).map{case (w,d) => (w || d) && io.commits.isWalk})
256  val commitSizeSum = PriorityMuxDefault(commitSizeSumCond.reverse.zip(commitSizeSumSeq.reverse), 0.U)
257  val walkSizeSum   = PriorityMuxDefault(walkSizeSumCond.reverse.zip(walkSizeSumSeq.reverse), 0.U)
258
259  rab.io.fromRob.commitSize := commitSizeSum
260  rab.io.fromRob.walkSize := walkSizeSum
261  rab.io.snpt := io.snpt
262  rab.io.snpt.snptEnq := snptEnq
263
264  io.rabCommits := rab.io.commits
265  io.diffCommits.foreach(_ := rab.io.diffCommits.get)
266
267  /**
268   * connection of [[vtypeBuffer]]
269   */
270
271  vtypeBuffer.io.redirect.valid := io.redirect.valid
272
273  vtypeBuffer.io.req.zip(io.enq.req).map { case (sink, source) =>
274    sink.valid := source.valid && io.enq.canAccept
275    sink.bits := source.bits
276  }
277
278  private val commitIsVTypeVec = VecInit(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.isVset })
279  private val walkIsVTypeVec = VecInit(io.commits.walkValid.zip(walkInfo).map { case (valid, info) => io.commits.isWalk && valid && info.isVset })
280  vtypeBuffer.io.fromRob.commitSize := PopCount(commitIsVTypeVec)
281  vtypeBuffer.io.fromRob.walkSize := PopCount(walkIsVTypeVec)
282  vtypeBuffer.io.snpt := io.snpt
283  vtypeBuffer.io.snpt.snptEnq := snptEnq
284  io.toDecode.isResumeVType := vtypeBuffer.io.toDecode.isResumeVType
285  io.toDecode.commitVType := vtypeBuffer.io.toDecode.commitVType
286  io.toDecode.walkVType := vtypeBuffer.io.toDecode.walkVType
287
288
289  // When blockBackward instruction leaves Rob (commit or walk), hasBlockBackward should be set to false.B
290  // To reduce registers usage, for hasBlockBackward cases, we allow enqueue after ROB is empty.
291  when(isEmpty) {
292    hasBlockBackward := false.B
293  }
294  // When any instruction commits, hasNoSpecExec should be set to false.B
295  when(io.commits.hasWalkInstr || io.commits.hasCommitInstr) {
296    hasWaitForward := false.B
297  }
298
299  // The wait-for-interrupt (WFI) instruction waits in the ROB until an interrupt might need servicing.
300  // io.csr.wfiEvent will be asserted if the WFI can resume execution, and we change the state to s_wfi_idle.
301  // It does not affect how interrupts are serviced. Note that WFI is noSpecExec and it does not trigger interrupts.
302  val hasWFI = RegInit(false.B)
303  io.cpu_halt := hasWFI
304  // WFI Timeout: 2^20 = 1M cycles
305  val wfi_cycles = RegInit(0.U(20.W))
306  when(hasWFI) {
307    wfi_cycles := wfi_cycles + 1.U
308  }.elsewhen(!hasWFI && RegNext(hasWFI)) {
309    wfi_cycles := 0.U
310  }
311  val wfi_timeout = wfi_cycles.andR
312  when(RegNext(RegNext(io.csr.wfiEvent)) || io.flushOut.valid || wfi_timeout) {
313    hasWFI := false.B
314  }
315
316  for (i <- 0 until RenameWidth) {
317    // we don't check whether io.redirect is valid here since redirect has higher priority
318    when(canEnqueue(i)) {
319      val enqUop = io.enq.req(i).bits
320      val enqIndex = allocatePtrVec(i).value
321      // store uop in data module and debug_microOp Vec
322      debug_microOp(enqIndex) := enqUop
323      debug_microOp(enqIndex).debugInfo.dispatchTime := timer
324      debug_microOp(enqIndex).debugInfo.enqRsTime := timer
325      debug_microOp(enqIndex).debugInfo.selectTime := timer
326      debug_microOp(enqIndex).debugInfo.issueTime := timer
327      debug_microOp(enqIndex).debugInfo.writebackTime := timer
328      debug_microOp(enqIndex).debugInfo.tlbFirstReqTime := timer
329      debug_microOp(enqIndex).debugInfo.tlbRespTime := timer
330      debug_lsInfo(enqIndex) := DebugLsInfo.init
331      debug_lsTopdownInfo(enqIndex) := LsTopdownInfo.init
332      debug_lqIdxValid(enqIndex) := false.B
333      debug_lsIssued(enqIndex) := false.B
334      when (enqUop.waitForward) {
335        hasWaitForward := true.B
336      }
337      val enqHasTriggerCanFire = io.enq.req(i).bits.trigger.getFrontendCanFire
338      val enqHasException = ExceptionNO.selectFrontend(enqUop.exceptionVec).asUInt.orR
339      // the begin instruction of Svinval enqs so mark doingSvinval as true to indicate this process
340      when(!enqHasTriggerCanFire && !enqHasException && enqUop.isSvinvalBegin(enqUop.flushPipe)) {
341        doingSvinval := true.B
342      }
343      // the end instruction of Svinval enqs so clear doingSvinval
344      when(!enqHasTriggerCanFire && !enqHasException && enqUop.isSvinvalEnd(enqUop.flushPipe)) {
345        doingSvinval := false.B
346      }
347      // when we are in the process of Svinval software code area , only Svinval.vma and end instruction of Svinval can appear
348      assert(!doingSvinval || (enqUop.isSvinval(enqUop.flushPipe) || enqUop.isSvinvalEnd(enqUop.flushPipe)))
349      when(enqUop.isWFI && !enqHasException && !enqHasTriggerCanFire) {
350        hasWFI := true.B
351      }
352
353      robEntries(enqIndex).mmio := false.B
354      robEntries(enqIndex).vls := enqUop.vlsInstr
355    }
356  }
357
358  for (i <- 0 until RenameWidth) {
359    val enqUop = io.enq.req(i)
360    when(enqUop.valid && enqUop.bits.blockBackward && io.enq.canAccept) {
361      hasBlockBackward := true.B
362    }
363  }
364
365  val dispatchNum = Mux(io.enq.canAccept, PopCount(io.enq.req.map(req => req.valid && req.bits.firstUop)), 0.U)
366  io.enq.isEmpty := RegNext(isEmpty && !VecInit(io.enq.req.map(_.valid)).asUInt.orR)
367
368  when(!io.wfi_enable) {
369    hasWFI := false.B
370  }
371  // sel vsetvl's flush position
372  val vs_idle :: vs_waitVinstr :: vs_waitFlush :: Nil = Enum(3)
373  val vsetvlState = RegInit(vs_idle)
374
375  val firstVInstrFtqPtr = RegInit(0.U.asTypeOf(new FtqPtr))
376  val firstVInstrFtqOffset = RegInit(0.U.asTypeOf(UInt(log2Up(PredictWidth).W)))
377  val firstVInstrRobIdx = RegInit(0.U.asTypeOf(new RobPtr))
378
379  val enq0 = io.enq.req(0)
380  val enq0IsVset = enq0.bits.isVset && enq0.bits.lastUop && canEnqueue(0)
381  val enq0IsVsetFlush = enq0IsVset && enq0.bits.flushPipe
382  val enqIsVInstrVec = io.enq.req.zip(canEnqueue).map { case (req, fire) => FuType.isVArith(req.bits.fuType) && fire }
383  // for vs_idle
384  val firstVInstrIdle = PriorityMux(enqIsVInstrVec.zip(io.enq.req).drop(1) :+ (true.B, 0.U.asTypeOf(io.enq.req(0).cloneType)))
385  // for vs_waitVinstr
386  val enqIsVInstrOrVset = (enqIsVInstrVec(0) || enq0IsVset) +: enqIsVInstrVec.drop(1)
387  val firstVInstrWait = PriorityMux(enqIsVInstrOrVset, io.enq.req)
388  when(vsetvlState === vs_idle) {
389    firstVInstrFtqPtr := firstVInstrIdle.bits.ftqPtr
390    firstVInstrFtqOffset := firstVInstrIdle.bits.ftqOffset
391    firstVInstrRobIdx := firstVInstrIdle.bits.robIdx
392  }.elsewhen(vsetvlState === vs_waitVinstr) {
393    when(Cat(enqIsVInstrOrVset).orR) {
394      firstVInstrFtqPtr := firstVInstrWait.bits.ftqPtr
395      firstVInstrFtqOffset := firstVInstrWait.bits.ftqOffset
396      firstVInstrRobIdx := firstVInstrWait.bits.robIdx
397    }
398  }
399
400  val hasVInstrAfterI = Cat(enqIsVInstrVec(0)).orR
401  when(vsetvlState === vs_idle && !io.redirect.valid) {
402    when(enq0IsVsetFlush) {
403      vsetvlState := Mux(hasVInstrAfterI, vs_waitFlush, vs_waitVinstr)
404    }
405  }.elsewhen(vsetvlState === vs_waitVinstr) {
406    when(io.redirect.valid) {
407      vsetvlState := vs_idle
408    }.elsewhen(Cat(enqIsVInstrOrVset).orR) {
409      vsetvlState := vs_waitFlush
410    }
411  }.elsewhen(vsetvlState === vs_waitFlush) {
412    when(io.redirect.valid) {
413      vsetvlState := vs_idle
414    }
415  }
416
417  // lqEnq
418  io.debugEnqLsq.needAlloc.map(_(0)).zip(io.debugEnqLsq.req).foreach { case (alloc, req) =>
419    when(io.debugEnqLsq.canAccept && alloc && req.valid) {
420      debug_microOp(req.bits.robIdx.value).lqIdx := req.bits.lqIdx
421      debug_lqIdxValid(req.bits.robIdx.value) := true.B
422    }
423  }
424
425  // lsIssue
426  when(io.debugHeadLsIssue) {
427    debug_lsIssued(deqPtr.value) := true.B
428  }
429
430  /**
431   * Writeback (from execution units)
432   */
433  for (wb <- exuWBs) {
434    when(wb.valid) {
435      val wbIdx = wb.bits.robIdx.value
436      debug_exuData(wbIdx) := wb.bits.data
437      debug_exuDebug(wbIdx) := wb.bits.debug
438      debug_microOp(wbIdx).debugInfo.enqRsTime := wb.bits.debugInfo.enqRsTime
439      debug_microOp(wbIdx).debugInfo.selectTime := wb.bits.debugInfo.selectTime
440      debug_microOp(wbIdx).debugInfo.issueTime := wb.bits.debugInfo.issueTime
441      debug_microOp(wbIdx).debugInfo.writebackTime := wb.bits.debugInfo.writebackTime
442
443      // debug for lqidx and sqidx
444      debug_microOp(wbIdx).lqIdx := wb.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr))
445      debug_microOp(wbIdx).sqIdx := wb.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr))
446
447      val debug_Uop = debug_microOp(wbIdx)
448      XSInfo(true.B,
449        p"writebacked pc 0x${Hexadecimal(debug_Uop.pc)} wen ${debug_Uop.rfWen} " +
450          p"data 0x${Hexadecimal(wb.bits.data)} ldst ${debug_Uop.ldest} pdst ${debug_Uop.pdest} " +
451          p"skip ${wb.bits.debug.isMMIO} robIdx: ${wb.bits.robIdx}\n"
452      )
453    }
454  }
455
456  val writebackNum = PopCount(exuWBs.map(_.valid))
457  XSInfo(writebackNum =/= 0.U, "writebacked %d insts\n", writebackNum)
458
459  for (i <- 0 until LoadPipelineWidth) {
460    when(RegNext(io.lsq.mmio(i))) {
461      robEntries(RegEnable(io.lsq.uop(i).robIdx, io.lsq.mmio(i)).value).mmio := true.B
462    }
463  }
464
465
466  /**
467   * RedirectOut: Interrupt and Exceptions
468   */
469  val deqDispatchData = robEntries(deqPtr.value)
470  val debug_deqUop = debug_microOp(deqPtr.value)
471
472  val intrBitSetReg = RegNext(io.csr.intrBitSet)
473  val intrEnable = intrBitSetReg && !hasWaitForward && robDeqGroup(deqPtr.value(bankAddrWidth-1,0)).interrupt_safe
474  val deqHasExceptionOrFlush = exceptionDataRead.valid && exceptionDataRead.bits.robIdx === deqPtr
475  val deqHasException = deqHasExceptionOrFlush && (exceptionDataRead.bits.exceptionVec.asUInt.orR ||
476    exceptionDataRead.bits.singleStep || exceptionDataRead.bits.trigger.canFire)
477  val deqHasFlushPipe = deqHasExceptionOrFlush && exceptionDataRead.bits.flushPipe
478  val deqHasReplayInst = deqHasExceptionOrFlush && exceptionDataRead.bits.replayInst
479  val exceptionEnable = robEntries(deqPtr.value).isWritebacked && deqHasException
480
481  XSDebug(deqHasException && exceptionDataRead.bits.singleStep, "Debug Mode: Deq has singlestep exception\n")
482  XSDebug(deqHasException && exceptionDataRead.bits.trigger.getFrontendCanFire, "Debug Mode: Deq has frontend trigger exception\n")
483  XSDebug(deqHasException && exceptionDataRead.bits.trigger.getBackendCanFire, "Debug Mode: Deq has backend trigger exception\n")
484
485  val isFlushPipe = robEntries(deqPtr.value).isWritebacked && (deqHasFlushPipe || deqHasReplayInst)
486
487  val isVsetFlushPipe = robEntries(deqPtr.value).isWritebacked && deqHasFlushPipe && exceptionDataRead.bits.isVset
488  //  val needModifyFtqIdxOffset = isVsetFlushPipe && (vsetvlState === vs_waitFlush)
489  val needModifyFtqIdxOffset = false.B
490  io.isVsetFlushPipe := isVsetFlushPipe
491  // io.flushOut will trigger redirect at the next cycle.
492  // Block any redirect or commit at the next cycle.
493  val lastCycleFlush = RegNext(io.flushOut.valid)
494
495  io.flushOut.valid := (state === s_idle) && robEntries(deqPtr.value).valid && (intrEnable || exceptionEnable || isFlushPipe) && !lastCycleFlush
496  io.flushOut.bits := DontCare
497  io.flushOut.bits.isRVC := deqDispatchData.isRVC
498  io.flushOut.bits.robIdx := Mux(needModifyFtqIdxOffset, firstVInstrRobIdx, deqPtr)
499  io.flushOut.bits.ftqIdx := Mux(needModifyFtqIdxOffset, firstVInstrFtqPtr, deqDispatchData.ftqIdx)
500  io.flushOut.bits.ftqOffset := Mux(needModifyFtqIdxOffset, firstVInstrFtqOffset, deqDispatchData.ftqOffset)
501  io.flushOut.bits.level := Mux(deqHasReplayInst || intrEnable || exceptionEnable || needModifyFtqIdxOffset, RedirectLevel.flush, RedirectLevel.flushAfter) // TODO use this to implement "exception next"
502  io.flushOut.bits.interrupt := true.B
503  XSPerfAccumulate("interrupt_num", io.flushOut.valid && intrEnable)
504  XSPerfAccumulate("exception_num", io.flushOut.valid && exceptionEnable)
505  XSPerfAccumulate("flush_pipe_num", io.flushOut.valid && isFlushPipe)
506  XSPerfAccumulate("replay_inst_num", io.flushOut.valid && isFlushPipe && deqHasReplayInst)
507
508  val exceptionHappen = (state === s_idle) && robEntries(deqPtr.value).valid && (intrEnable || exceptionEnable) && !lastCycleFlush
509  io.exception.valid := RegNext(exceptionHappen)
510  io.exception.bits.pc := RegEnable(debug_deqUop.pc, exceptionHappen)
511  io.exception.bits.gpaddr := io.readGPAMemData
512  io.exception.bits.instr := RegEnable(debug_deqUop.instr, exceptionHappen)
513  io.exception.bits.commitType := RegEnable(deqDispatchData.commitType, exceptionHappen)
514  io.exception.bits.exceptionVec := RegEnable(exceptionDataRead.bits.exceptionVec, exceptionHappen)
515  io.exception.bits.singleStep := RegEnable(exceptionDataRead.bits.singleStep, exceptionHappen)
516  io.exception.bits.crossPageIPFFix := RegEnable(exceptionDataRead.bits.crossPageIPFFix, exceptionHappen)
517  io.exception.bits.isInterrupt := RegEnable(intrEnable, exceptionHappen)
518  io.exception.bits.isHls := RegEnable(deqDispatchData.isHls, exceptionHappen)
519  io.exception.bits.vls := RegEnable(robEntries(deqPtr.value).vls, exceptionHappen)
520  io.exception.bits.trigger := RegEnable(exceptionDataRead.bits.trigger, exceptionHappen)
521  io.csr.vstart.valid := RegEnable(exceptionDataRead.bits.vstartEn, false.B, exceptionHappen)
522  io.csr.vstart.bits := RegEnable(exceptionDataRead.bits.vstart, exceptionHappen)
523
524  // data will be one cycle after valid
525  io.readGPAMemAddr.valid := exceptionHappen
526  io.readGPAMemAddr.bits.ftqPtr := exceptionDataRead.bits.ftqPtr
527  io.readGPAMemAddr.bits.ftqOffset := exceptionDataRead.bits.ftqOffset
528
529  XSDebug(io.flushOut.valid,
530    p"generate redirect: pc 0x${Hexadecimal(io.exception.bits.pc)} intr $intrEnable " +
531      p"excp $exceptionEnable flushPipe $isFlushPipe " +
532      p"Trap_target 0x${Hexadecimal(io.csr.trapTarget)} exceptionVec ${Binary(exceptionDataRead.bits.exceptionVec.asUInt)}\n")
533
534
535  /**
536   * Commits (and walk)
537   * They share the same width.
538   */
539  // T redirect.valid, T+1 use walkPtrVec read robEntries, T+2 start walk, shouldWalkVec used in T+2
540  val shouldWalkVec = Wire(Vec(CommitWidth,Bool()))
541  val walkingPtrVec = RegNext(walkPtrVec)
542  when(io.redirect.valid){
543    shouldWalkVec := 0.U.asTypeOf(shouldWalkVec)
544  }.elsewhen(RegNext(io.redirect.valid)){
545    shouldWalkVec := 0.U.asTypeOf(shouldWalkVec)
546  }.elsewhen(state === s_walk){
547    shouldWalkVec := VecInit(walkingPtrVec.map(_ <= lastWalkPtr).zip(donotNeedWalk).map(x => x._1 && !x._2))
548  }.otherwise(
549    shouldWalkVec := 0.U.asTypeOf(shouldWalkVec)
550  )
551  val walkFinished = walkPtrTrue > lastWalkPtr
552  rab.io.fromRob.walkEnd := state === s_walk && walkFinished
553  vtypeBuffer.io.fromRob.walkEnd := state === s_walk && walkFinished
554
555  require(RenameWidth <= CommitWidth)
556
557  // wiring to csr
558  val (wflags, dirtyFs) = (0 until CommitWidth).map(i => {
559    val v = io.commits.commitValid(i)
560    val info = io.commits.info(i)
561    (v & info.wflags, v & info.dirtyFs)
562  }).unzip
563  val fflags = Wire(Valid(UInt(5.W)))
564  fflags.valid := io.commits.isCommit && VecInit(wflags).asUInt.orR
565  fflags.bits := wflags.zip(fflagsDataRead).map({
566    case (w, f) => Mux(w, f, 0.U)
567  }).reduce(_ | _)
568  val dirtyVs = (0 until CommitWidth).map(i => {
569    val v = io.commits.commitValid(i)
570    val info = io.commits.info(i)
571    v & info.dirtyVs
572  })
573  val dirty_fs = io.commits.isCommit && VecInit(dirtyFs).asUInt.orR
574  val dirty_vs = io.commits.isCommit && VecInit(dirtyVs).asUInt.orR
575
576  val vxsat = Wire(Valid(Bool()))
577  vxsat.valid := io.commits.isCommit && vxsat.bits
578  vxsat.bits := io.commits.commitValid.zip(vxsatDataRead).map {
579    case (valid, vxsat) => valid & vxsat
580  }.reduce(_ | _)
581
582  // when mispredict branches writeback, stop commit in the next 2 cycles
583  // TODO: don't check all exu write back
584  val misPredWb = Cat(VecInit(redirectWBs.map(wb =>
585    wb.bits.redirect.get.bits.cfiUpdate.isMisPred && wb.bits.redirect.get.valid && wb.valid
586  ).toSeq)).orR
587  val misPredBlockCounter = Reg(UInt(3.W))
588  misPredBlockCounter := Mux(misPredWb,
589    "b111".U,
590    misPredBlockCounter >> 1.U
591  )
592  val misPredBlock = misPredBlockCounter(0)
593  val blockCommit = misPredBlock || lastCycleFlush || hasWFI || io.redirect.valid
594
595  io.commits.isWalk := state === s_walk
596  io.commits.isCommit := state === s_idle && !blockCommit
597
598  val walk_v = VecInit(walkingPtrVec.map(ptr => robEntries(ptr.value).valid))
599  val commit_vDeqGroup = VecInit(robDeqGroup.map(_.commit_v))
600  val commit_wDeqGroup = VecInit(robDeqGroup.map(_.commit_w))
601  val realCommitLast = deqPtrVec(0).lineHeadPtr + Fill(bankAddrWidth, 1.U)
602  val commit_exception = exceptionDataRead.valid && !isAfter(exceptionDataRead.bits.robIdx, realCommitLast)
603  val commit_block = VecInit((0 until CommitWidth).map(i => !commit_wDeqGroup(i) && !hasCommitted(i)))
604  val allowOnlyOneCommit = commit_exception || intrBitSetReg
605  // for instructions that may block others, we don't allow them to commit
606  io.commits.commitValid := PriorityMux(commitValidThisLine, (0 until CommitWidth).map(i => (commitValidThisLine.asUInt >> i).asUInt.asTypeOf(io.commits.commitValid)))
607  for (i <- 0 until CommitWidth) {
608    // defaults: state === s_idle and instructions commit
609    // when intrBitSetReg, allow only one instruction to commit at each clock cycle
610    val isBlocked = intrEnable || deqHasException || deqHasReplayInst
611    val isBlockedByOlder = if (i != 0) commit_block.asUInt(i, 0).orR || allowOnlyOneCommit && !hasCommitted.asUInt(i - 1, 0).andR else false.B
612    commitValidThisLine(i) := commit_vDeqGroup(i) && commit_wDeqGroup(i) && !isBlocked && !isBlockedByOlder && !hasCommitted(i)
613    io.commits.info(i) := commitInfo(i)
614    io.commits.robIdx(i) := deqPtrVec(i)
615
616    io.commits.walkValid(i) := shouldWalkVec(i)
617    when(state === s_walk) {
618      when(io.commits.isWalk && state === s_walk && shouldWalkVec(i)) {
619        XSError(!walk_v(i), s"The walking entry($i) should be valid\n")
620      }
621    }
622
623    XSInfo(io.commits.isCommit && io.commits.commitValid(i),
624      "retired pc %x wen %d ldest %d pdest %x data %x fflags: %b vxsat: %b\n",
625      debug_microOp(deqPtrVec(i).value).pc,
626      io.commits.info(i).rfWen,
627      io.commits.info(i).debug_ldest.getOrElse(0.U),
628      io.commits.info(i).debug_pdest.getOrElse(0.U),
629      debug_exuData(deqPtrVec(i).value),
630      fflagsDataRead(i),
631      vxsatDataRead(i)
632    )
633    XSInfo(state === s_walk && io.commits.walkValid(i), "walked pc %x wen %d ldst %d data %x\n",
634      debug_microOp(walkPtrVec(i).value).pc,
635      io.commits.info(i).rfWen,
636      io.commits.info(i).debug_ldest.getOrElse(0.U),
637      debug_exuData(walkPtrVec(i).value)
638    )
639  }
640
641  // sync fflags/dirty_fs/vxsat to csr
642  io.csr.fflags := RegNext(fflags)
643  io.csr.dirty_fs := RegNext(dirty_fs)
644  io.csr.dirty_vs := RegNext(dirty_vs)
645  io.csr.vxsat := RegNext(vxsat)
646
647  // sync v csr to csr
648  // for difftest
649  if (env.AlwaysBasicDiff || env.EnableDifftest) {
650    val isDiffWriteVconfigVec = io.diffCommits.get.commitValid.zip(io.diffCommits.get.info).map { case (valid, info) => valid && info.ldest === VCONFIG_IDX.U && info.vecWen }.reverse
651    io.csr.vcsrFlag := RegNext(io.diffCommits.get.isCommit && Cat(isDiffWriteVconfigVec).orR)
652  }
653  else {
654    io.csr.vcsrFlag := false.B
655  }
656
657  // commit load/store to lsq
658  val ldCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.LOAD))
659  // TODO: Check if meet the require that only set scommit when commit scala store uop
660  val stCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.STORE && !robEntries(deqPtrVec(i).value).vls ))
661  val deqPtrVec_next = Wire(Vec(CommitWidth, Output(new RobPtr)))
662  io.lsq.lcommit := RegNext(Mux(io.commits.isCommit, PopCount(ldCommitVec), 0.U))
663  io.lsq.scommit := RegNext(Mux(io.commits.isCommit, PopCount(stCommitVec), 0.U))
664  // indicate a pending load or store
665  io.lsq.pendingld := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.LOAD && robEntries(deqPtr.value).valid && robEntries(deqPtr.value).mmio)
666  // TODO: Check if need deassert pendingst when it is vst
667  io.lsq.pendingst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && robEntries(deqPtr.value).valid)
668  // TODO: Check if set correctly when vector store is at the head of ROB
669  io.lsq.pendingVst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && robEntries(deqPtr.value).valid && robEntries(deqPtr.value).vls)
670  io.lsq.commit := RegNext(io.commits.isCommit && io.commits.commitValid(0))
671  io.lsq.pendingPtr := RegNext(deqPtr)
672  io.lsq.pendingPtrNext := RegNext(deqPtrVec_next.head)
673
674  /**
675   * state changes
676   * (1) redirect: switch to s_walk
677   * (2) walk: when walking comes to the end, switch to s_idle
678   */
679  val state_next = Mux(
680    io.redirect.valid || RegNext(io.redirect.valid), s_walk,
681    Mux(
682      state === s_walk && walkFinished && rab.io.status.walkEnd && vtypeBuffer.io.status.walkEnd, s_idle,
683      state
684    )
685  )
686  XSPerfAccumulate("s_idle_to_idle", state === s_idle && state_next === s_idle)
687  XSPerfAccumulate("s_idle_to_walk", state === s_idle && state_next === s_walk)
688  XSPerfAccumulate("s_walk_to_idle", state === s_walk && state_next === s_idle)
689  XSPerfAccumulate("s_walk_to_walk", state === s_walk && state_next === s_walk)
690  state := state_next
691
692  /**
693   * pointers and counters
694   */
695  val deqPtrGenModule = Module(new NewRobDeqPtrWrapper)
696  deqPtrGenModule.io.state := state
697  deqPtrGenModule.io.deq_v := commit_vDeqGroup
698  deqPtrGenModule.io.deq_w := commit_wDeqGroup
699  deqPtrGenModule.io.exception_state := exceptionDataRead
700  deqPtrGenModule.io.intrBitSetReg := intrBitSetReg
701  deqPtrGenModule.io.hasNoSpecExec := hasWaitForward
702  deqPtrGenModule.io.interrupt_safe := robDeqGroup(deqPtr.value(bankAddrWidth-1,0)).interrupt_safe
703  deqPtrGenModule.io.blockCommit := blockCommit
704  deqPtrGenModule.io.hasCommitted := hasCommitted
705  deqPtrGenModule.io.allCommitted := allCommitted
706  deqPtrVec := deqPtrGenModule.io.out
707  deqPtrVec_next := deqPtrGenModule.io.next_out
708
709  val enqPtrGenModule = Module(new RobEnqPtrWrapper)
710  enqPtrGenModule.io.redirect := io.redirect
711  enqPtrGenModule.io.allowEnqueue := allowEnqueue && rab.io.canEnq
712  enqPtrGenModule.io.hasBlockBackward := hasBlockBackward
713  enqPtrGenModule.io.enq := VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop))
714  enqPtrVec := enqPtrGenModule.io.out
715
716  // next walkPtrVec:
717  // (1) redirect occurs: update according to state
718  // (2) walk: move forwards
719  val deqPtrReadBank = deqPtrVec_next(0).lineHeadPtr
720  val deqPtrVecForWalk = VecInit((0 until CommitWidth).map(i => deqPtrReadBank + i.U))
721  val snapPtrReadBank = snapshots(io.snpt.snptSelect)(0).lineHeadPtr
722  val snapPtrVecForWalk = VecInit((0 until CommitWidth).map(i => snapPtrReadBank + i.U))
723  val walkPtrVec_next: Vec[RobPtr] = Mux(io.redirect.valid,
724    Mux(io.snpt.useSnpt, snapPtrVecForWalk, deqPtrVecForWalk),
725    Mux((state === s_walk) && !walkFinished, VecInit(walkPtrVec.map(_ + CommitWidth.U)), walkPtrVec)
726  )
727  val walkPtrTrue_next: RobPtr = Mux(io.redirect.valid,
728    Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect)(0), deqPtrVec_next(0)),
729    Mux((state === s_walk) && !walkFinished, walkPtrVec_next.head, walkPtrTrue)
730  )
731  walkPtrHead := walkPtrVec_next.head
732  walkPtrVec := walkPtrVec_next
733  walkPtrTrue := walkPtrTrue_next
734  // T io.redirect.valid, T+1 walkPtrLowBits update, T+2 donotNeedWalk update
735  val walkPtrLowBits = Reg(UInt(bankAddrWidth.W))
736  when(io.redirect.valid){
737    walkPtrLowBits := Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect)(0).value(bankAddrWidth-1, 0), deqPtrVec_next(0).value(bankAddrWidth-1, 0))
738  }
739  when(io.redirect.valid) {
740    donotNeedWalk := Fill(donotNeedWalk.length, true.B).asTypeOf(donotNeedWalk)
741  }.elsewhen(RegNext(io.redirect.valid)){
742    donotNeedWalk := (0 until CommitWidth).map(i => (i.U < walkPtrLowBits))
743  }.otherwise{
744    donotNeedWalk := 0.U.asTypeOf(donotNeedWalk)
745  }
746  walkDestSizeDeqGroup.zip(walkPtrVec_next).map {
747    case (reg, ptrNext) => reg := robEntries(deqPtr.value).realDestSize
748  }
749  val numValidEntries = distanceBetween(enqPtr, deqPtr)
750  val commitCnt = PopCount(io.commits.commitValid)
751
752  allowEnqueue := numValidEntries + dispatchNum <= (RobSize - CommitWidth).U
753
754  val redirectWalkDistance = distanceBetween(io.redirect.bits.robIdx, deqPtrVec_next(0))
755  when(io.redirect.valid) {
756    lastWalkPtr := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx - 1.U, io.redirect.bits.robIdx)
757  }
758
759
760  /**
761   * States
762   * We put all the stage bits changes here.
763   *
764   * All events: (1) enqueue (dispatch); (2) writeback; (3) cancel; (4) dequeue (commit);
765   * All states: (1) valid; (2) writebacked; (3) flagBkup
766   */
767
768  val deqPtrGroup = Wire(Vec(2 * CommitWidth, new RobPtr))
769  deqPtrGroup.zipWithIndex.map { case (deq, i) => deq := deqPtrVec(0) + i.U }
770  val commitReadAddr = Mux(state === s_idle, VecInit(deqPtrVec.map(_.value)), VecInit(walkPtrVec.map(_.value)))
771
772  val redirectValidReg = RegNext(io.redirect.valid)
773  val redirectBegin = Reg(UInt(log2Up(RobSize).W))
774  val redirectEnd = Reg(UInt(log2Up(RobSize).W))
775  when(io.redirect.valid){
776    redirectBegin := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx.value - 1.U, io.redirect.bits.robIdx.value)
777    redirectEnd := enqPtr.value
778  }
779
780  // update robEntries valid
781  for (i <- 0 until RobSize) {
782    val enqOH = VecInit(canEnqueue.zip(allocatePtrVec.map(_.value === i.U)).map(x => x._1 && x._2))
783    val commitCond = io.commits.isCommit && io.commits.commitValid.zip(deqPtrVec.map(_.value === i.U)).map(x => x._1 && x._2).reduce(_ || _)
784    assert(PopCount(enqOH) < 2.U, s"robEntries$i enqOH is not one hot")
785    val needFlush = redirectValidReg && Mux(
786      redirectEnd > redirectBegin,
787      (i.U > redirectBegin) && (i.U < redirectEnd),
788      (i.U > redirectBegin) || (i.U < redirectEnd)
789    )
790    when(reset.asBool) {
791      robEntries(i).valid := false.B
792    }.elsewhen(commitCond) {
793      robEntries(i).valid := false.B
794    }.elsewhen(enqOH.asUInt.orR && !io.redirect.valid) {
795      robEntries(i).valid := true.B
796    }.elsewhen(needFlush){
797      robEntries(i).valid := false.B
798    }
799  }
800
801  // debug_inst update
802  for (i <- 0 until (LduCnt + StaCnt)) {
803    debug_lsInfo(io.debug_ls.debugLsInfo(i).s1_robIdx).s1SignalEnable(io.debug_ls.debugLsInfo(i))
804    debug_lsInfo(io.debug_ls.debugLsInfo(i).s2_robIdx).s2SignalEnable(io.debug_ls.debugLsInfo(i))
805    debug_lsInfo(io.debug_ls.debugLsInfo(i).s3_robIdx).s3SignalEnable(io.debug_ls.debugLsInfo(i))
806  }
807  for (i <- 0 until LduCnt) {
808    debug_lsTopdownInfo(io.lsTopdownInfo(i).s1.robIdx).s1SignalEnable(io.lsTopdownInfo(i))
809    debug_lsTopdownInfo(io.lsTopdownInfo(i).s2.robIdx).s2SignalEnable(io.lsTopdownInfo(i))
810  }
811
812  // status field: writebacked
813  // enqueue logic set 6 writebacked to false
814  for (i <- 0 until RenameWidth) {
815    when(canEnqueue(i)) {
816      val enqHasException = ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec).asUInt.orR
817      val enqHasTriggerCanFire = io.enq.req(i).bits.trigger.getFrontendCanFire
818      val enqIsWritebacked = io.enq.req(i).bits.eliminatedMove
819      val isStu = FuType.isStore(io.enq.req(i).bits.fuType)
820      robEntries(allocatePtrVec(i).value).commitTrigger := enqIsWritebacked && !enqHasException && !enqHasTriggerCanFire && !isStu
821    }
822  }
823  when(exceptionGen.io.out.valid) {
824    val wbIdx = exceptionGen.io.out.bits.robIdx.value
825    robEntries(wbIdx).commitTrigger := true.B
826  }
827
828  // writeback logic set numWbPorts writebacked to true
829  val blockWbSeq = Wire(Vec(exuWBs.length, Bool()))
830  blockWbSeq.map(_ := false.B)
831  for ((wb, blockWb) <- exuWBs.zip(blockWbSeq)) {
832    when(wb.valid) {
833      val wbIdx = wb.bits.robIdx.value
834      val wbHasException = wb.bits.exceptionVec.getOrElse(0.U).asUInt.orR
835      val wbHasTriggerCanFire = wb.bits.trigger.getOrElse(0.U).asTypeOf(io.enq.req(0).bits.trigger).getBackendCanFire //Todo: wb.bits.trigger.getHitBackend
836      val wbHasFlushPipe = wb.bits.flushPipe.getOrElse(false.B)
837      val wbHasReplayInst = wb.bits.replay.getOrElse(false.B) //Todo: && wb.bits.replayInst
838      blockWb := wbHasException || wbHasFlushPipe || wbHasReplayInst || wbHasTriggerCanFire
839      robEntries(wbIdx).commitTrigger := !blockWb
840    }
841  }
842
843  // if the first uop of an instruction is valid , write writebackedCounter
844  val uopEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid)
845  val instEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid && req.bits.firstUop)
846  val enqNeedWriteRFSeq = io.enq.req.map(_.bits.needWriteRf)
847  val enqRobIdxSeq = io.enq.req.map(req => req.bits.robIdx.value)
848  val enqUopNumVec = VecInit(io.enq.req.map(req => req.bits.numUops))
849  val enqWBNumVec = VecInit(io.enq.req.map(req => req.bits.numWB))
850  val enqEliminatedMoveVec = VecInit(io.enq.req.map(req => req.bits.eliminatedMove))
851
852  private val enqWriteStdVec: Vec[Bool] = VecInit(io.enq.req.map {
853    req => FuType.isAMO(req.bits.fuType) || FuType.isStore(req.bits.fuType)
854  })
855  val fflags_wb = fflagsWBs
856  val vxsat_wb = vxsatWBs
857  for (i <- 0 until RobSize) {
858
859    val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === i.U)
860    val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
861    val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
862    val instCanEnqFlag = Cat(instCanEnqSeq).orR
863    val realDestEnqNum = PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map { case (writeFlag, valid) => writeFlag && valid })
864    when(!robEntries(i).valid && instCanEnqFlag){
865      robEntries(i).realDestSize := realDestEnqNum
866    }.elsewhen(robEntries(i).valid && Cat(uopCanEnqSeq).orR){
867      robEntries(i).realDestSize := robEntries(i).realDestSize + realDestEnqNum
868    }
869    val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec)
870    val enqWBNum = PriorityMux(instCanEnqSeq, enqWBNumVec)
871    val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec)
872    val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec)
873
874    val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)
875    val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map { case (canWb, blockWb) => canWb && !blockWb }
876    val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U))
877    val wbCnt = Mux1H(canWbNoBlockSeq, io.writebackNums.map(_.bits))
878
879    val exceptionHas = RegInit(false.B)
880    val exceptionHasWire = Wire(Bool())
881    exceptionHasWire := MuxCase(exceptionHas, Seq(
882      (robEntries(i).valid && exceptionGen.io.out.valid && exceptionGen.io.out.bits.robIdx.value === i.U) -> true.B,
883      !robEntries(i).valid -> false.B
884    ))
885    exceptionHas := exceptionHasWire
886
887    when(exceptionHas || exceptionHasWire) {
888      // exception flush
889      robEntries(i).uopNum := 0.U
890      robEntries(i).stdWritebacked := true.B
891    }.elsewhen(!robEntries(i).valid && instCanEnqFlag) {
892      // enq set num of uops
893      robEntries(i).uopNum := enqWBNum
894      robEntries(i).stdWritebacked := Mux(enqWriteStd, false.B, true.B)
895    }.elsewhen(robEntries(i).valid) {
896      // update by writing back
897      robEntries(i).uopNum := robEntries(i).uopNum - wbCnt
898      assert(!(robEntries(i).uopNum - wbCnt > robEntries(i).uopNum), s"robEntries $i uopNum is overflow!")
899      when(canStdWbSeq.asUInt.orR) {
900        robEntries(i).stdWritebacked := true.B
901      }
902    }
903
904    val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && writeback.bits.wflags.getOrElse(false.B))
905    val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _)
906    robEntries(i).fflags := Mux(!robEntries(i).valid && instCanEnqFlag, 0.U, robEntries(i).fflags | fflagsRes)
907
908    val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)
909    val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _)
910    robEntries(i).vxsat := Mux(!robEntries(i).valid && instCanEnqFlag, 0.U, robEntries(i).vxsat | vxsatRes)
911  }
912
913  // begin update robBanksRdata
914  val robBanksRdata = VecInit(robBanksRdataThisLine ++ robBanksRdataNextLine)
915  val needUpdate = Wire(Vec(2 * CommitWidth, new RobEntryBundle))
916  needUpdate := VecInit(robBanksRdataThisLine ++ robBanksRdataNextLine)
917  val needUpdateRobIdx = robIdxThisLine ++ robIdxNextLine
918  for (i <- 0 until 2 * CommitWidth) {
919    val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === needUpdateRobIdx(i))
920    val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
921    val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
922    val instCanEnqFlag = Cat(instCanEnqSeq).orR
923    val realDestEnqNum = PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map { case (writeFlag, valid) => writeFlag && valid })
924    when(!needUpdate(i).valid && instCanEnqFlag) {
925      needUpdate(i).realDestSize := realDestEnqNum
926    }.elsewhen(needUpdate(i).valid && instCanEnqFlag) {
927      needUpdate(i).realDestSize := robBanksRdata(i).realDestSize + realDestEnqNum
928    }
929    val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec)
930    val enqWBNum = PriorityMux(instCanEnqSeq, enqWBNumVec)
931    val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec)
932    val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec)
933
934    val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i))
935    val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map { case (canWb, blockWb) => canWb && !blockWb }
936    val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i)))
937    val wbCnt = Mux1H(canWbNoBlockSeq, io.writebackNums.map(_.bits))
938
939    val exceptionHas = RegInit(false.B)
940    val exceptionHasWire = Wire(Bool())
941    exceptionHasWire := MuxCase(exceptionHas, Seq(
942      // allCommitted has high priority, because the robidx in exceptionHas before maybe different from the current one
943      (!needUpdate(i).valid || allCommitted) -> false.B,
944      (needUpdate(i).valid && exceptionGen.io.out.valid && exceptionGen.io.out.bits.robIdx.value === needUpdateRobIdx(i)) -> true.B
945    ))
946    exceptionHas := exceptionHasWire
947
948    when(exceptionHas || exceptionHasWire) {
949      // exception flush
950      needUpdate(i).uopNum := 0.U
951      needUpdate(i).stdWritebacked := true.B
952    }.elsewhen(!needUpdate(i).valid && instCanEnqFlag) {
953      // enq set num of uops
954      needUpdate(i).uopNum := enqWBNum
955      needUpdate(i).stdWritebacked := Mux(enqWriteStd, false.B, true.B)
956    }.elsewhen(needUpdate(i).valid) {
957      // update by writing back
958      needUpdate(i).uopNum := robBanksRdata(i).uopNum - wbCnt
959      when(canStdWbSeq.asUInt.orR) {
960        needUpdate(i).stdWritebacked := true.B
961      }
962    }
963
964    val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i) && writeback.bits.wflags.getOrElse(false.B))
965    val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _)
966    needUpdate(i).fflags := Mux(!robBanksRdata(i).valid && instCanEnqFlag, 0.U, robBanksRdata(i).fflags | fflagsRes)
967
968    val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i))
969    val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _)
970    needUpdate(i).vxsat := Mux(!robBanksRdata(i).valid && instCanEnqFlag, 0.U, robBanksRdata(i).vxsat | vxsatRes)
971  }
972  robBanksRdataThisLineUpdate := VecInit(needUpdate.take(8))
973  robBanksRdataNextLineUpdate := VecInit(needUpdate.drop(8))
974  // end update robBanksRdata
975
976  // interrupt_safe
977  for (i <- 0 until RenameWidth) {
978    // We RegNext the updates for better timing.
979    // Note that instructions won't change the system's states in this cycle.
980    when(RegNext(canEnqueue(i))) {
981      // For now, we allow non-load-store instructions to trigger interrupts
982      // For MMIO instructions, they should not trigger interrupts since they may
983      // be sent to lower level before it writes back.
984      // However, we cannot determine whether a load/store instruction is MMIO.
985      // Thus, we don't allow load/store instructions to trigger an interrupt.
986      // TODO: support non-MMIO load-store instructions to trigger interrupts
987      val allow_interrupts = !CommitType.isLoadStore(io.enq.req(i).bits.commitType)
988      robEntries(RegEnable(allocatePtrVec(i).value, canEnqueue(i))).interrupt_safe := RegEnable(allow_interrupts, canEnqueue(i))
989    }
990  }
991
992  /**
993   * read and write of data modules
994   */
995  val commitReadAddr_next = Mux(state_next === s_idle,
996    VecInit(deqPtrVec_next.map(_.value)),
997    VecInit(walkPtrVec_next.map(_.value))
998  )
999
1000  exceptionGen.io.redirect <> io.redirect
1001  exceptionGen.io.flush := io.flushOut.valid
1002
1003  val canEnqueueEG = VecInit(io.enq.req.map(req => req.valid && io.enq.canAccept))
1004  for (i <- 0 until RenameWidth) {
1005    exceptionGen.io.enq(i).valid := canEnqueueEG(i)
1006    exceptionGen.io.enq(i).bits.robIdx := io.enq.req(i).bits.robIdx
1007    exceptionGen.io.enq(i).bits.ftqPtr := io.enq.req(i).bits.ftqPtr
1008    exceptionGen.io.enq(i).bits.ftqOffset := io.enq.req(i).bits.ftqOffset
1009    exceptionGen.io.enq(i).bits.exceptionVec := ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec)
1010    exceptionGen.io.enq(i).bits.flushPipe := io.enq.req(i).bits.flushPipe
1011    exceptionGen.io.enq(i).bits.isVset := io.enq.req(i).bits.isVset
1012    exceptionGen.io.enq(i).bits.replayInst := false.B
1013    XSError(canEnqueue(i) && io.enq.req(i).bits.replayInst, "enq should not set replayInst")
1014    exceptionGen.io.enq(i).bits.singleStep := io.enq.req(i).bits.singleStep
1015    exceptionGen.io.enq(i).bits.crossPageIPFFix := io.enq.req(i).bits.crossPageIPFFix
1016    exceptionGen.io.enq(i).bits.trigger.clear()
1017    exceptionGen.io.enq(i).bits.trigger.frontendHit := io.enq.req(i).bits.trigger.frontendHit
1018    exceptionGen.io.enq(i).bits.trigger.frontendCanFire := io.enq.req(i).bits.trigger.frontendCanFire
1019    exceptionGen.io.enq(i).bits.vstartEn := false.B //DontCare
1020    exceptionGen.io.enq(i).bits.vstart := 0.U //DontCare
1021  }
1022
1023  println(s"ExceptionGen:")
1024  println(s"num of exceptions: ${params.numException}")
1025  require(exceptionWBs.length == exceptionGen.io.wb.length,
1026    f"exceptionWBs.length: ${exceptionWBs.length}, " +
1027      f"exceptionGen.io.wb.length: ${exceptionGen.io.wb.length}")
1028  for (((wb, exc_wb), i) <- exceptionWBs.zip(exceptionGen.io.wb).zipWithIndex) {
1029    exc_wb.valid       := wb.valid
1030    exc_wb.bits.robIdx := wb.bits.robIdx
1031    // only enq inst use ftqPtr to read gpa
1032    exc_wb.bits.ftqPtr          := 0.U.asTypeOf(exc_wb.bits.ftqPtr)
1033    exc_wb.bits.ftqOffset       := 0.U.asTypeOf(exc_wb.bits.ftqOffset)
1034    exc_wb.bits.exceptionVec    := wb.bits.exceptionVec.get
1035    exc_wb.bits.flushPipe       := wb.bits.flushPipe.getOrElse(false.B)
1036    exc_wb.bits.isVset          := false.B
1037    exc_wb.bits.replayInst      := wb.bits.replay.getOrElse(false.B)
1038    exc_wb.bits.singleStep      := false.B
1039    exc_wb.bits.crossPageIPFFix := false.B
1040    // TODO: make trigger configurable
1041    val trigger = wb.bits.trigger.getOrElse(0.U).asTypeOf(exc_wb.bits.trigger)
1042    exc_wb.bits.trigger.clear() // Don't care frontend timing, chain, hit and canFire
1043    exc_wb.bits.trigger.backendHit := trigger.backendHit
1044    exc_wb.bits.trigger.backendCanFire := trigger.backendCanFire
1045    exc_wb.bits.vstartEn := false.B //wb.bits.vstartEn.getOrElse(false.B) // todo need add vstart in ExuOutput
1046    exc_wb.bits.vstart := 0.U //wb.bits.vstart.getOrElse(0.U)
1047    //    println(s"  [$i] ${configs.map(_.name)}: exception ${exceptionCases(i)}, " +
1048    //      s"flushPipe ${configs.exists(_.flushPipe)}, " +
1049    //      s"replayInst ${configs.exists(_.replayInst)}")
1050  }
1051
1052  fflagsDataRead := (0 until CommitWidth).map(i => robEntries(deqPtrVec(i).value).fflags)
1053  vxsatDataRead := (0 until CommitWidth).map(i => robEntries(deqPtrVec(i).value).vxsat)
1054
1055  val instrCntReg = RegInit(0.U(64.W))
1056  val fuseCommitCnt = PopCount(io.commits.commitValid.zip(io.commits.info).map { case (v, i) => RegNext(v && CommitType.isFused(i.commitType)) })
1057  val trueCommitCnt = RegNext(io.commits.commitValid.zip(io.commits.info).map { case (v, i) => Mux(v, i.instrSize, 0.U) }.reduce(_ +& _)) +& fuseCommitCnt
1058  val retireCounter = Mux(RegNext(io.commits.isCommit), trueCommitCnt, 0.U)
1059  val instrCnt = instrCntReg + retireCounter
1060  instrCntReg := instrCnt
1061  io.csr.perfinfo.retiredInstr := retireCounter
1062  io.robFull := !allowEnqueue
1063  io.headNotReady := commit_vDeqGroup.head && !commit_wDeqGroup.head
1064
1065  /**
1066   * debug info
1067   */
1068  XSDebug(p"enqPtr ${enqPtr} deqPtr ${deqPtr}\n")
1069  XSDebug("")
1070  XSError(isBefore(enqPtr, deqPtr) && !isFull(enqPtr, deqPtr), "\ndeqPtr is older than enqPtr!\n")
1071  for (i <- 0 until RobSize) {
1072    XSDebug(false, !robEntries(i).valid, "-")
1073    XSDebug(false, robEntries(i).valid && robEntries(i).isWritebacked, "w")
1074    XSDebug(false, robEntries(i).valid && !robEntries(i).isWritebacked, "v")
1075  }
1076  XSDebug(false, true.B, "\n")
1077
1078  for (i <- 0 until RobSize) {
1079    if (i % 4 == 0) XSDebug("")
1080    XSDebug(false, true.B, "%x ", debug_microOp(i).pc)
1081    XSDebug(false, !robEntries(i).valid, "- ")
1082    XSDebug(false, robEntries(i).valid && robEntries(i).isWritebacked, "w ")
1083    XSDebug(false, robEntries(i).valid && !robEntries(i).isWritebacked, "v ")
1084    if (i % 4 == 3) XSDebug(false, true.B, "\n")
1085  }
1086
1087  def ifCommit(counter: UInt): UInt = Mux(io.commits.isCommit, counter, 0.U)
1088
1089  def ifCommitReg(counter: UInt): UInt = Mux(RegNext(io.commits.isCommit), counter, 0.U)
1090
1091  val commitDebugUop = deqPtrVec.map(_.value).map(debug_microOp(_))
1092  XSPerfAccumulate("clock_cycle", 1.U)
1093  QueuePerf(RobSize, numValidEntries, numValidEntries === RobSize.U)
1094  XSPerfAccumulate("commitUop", ifCommit(commitCnt))
1095  XSPerfAccumulate("commitInstr", ifCommitReg(trueCommitCnt))
1096  XSPerfRolling("ipc", ifCommitReg(trueCommitCnt), 1000, clock, reset)
1097  XSPerfRolling("cpi", perfCnt = 1.U /*Cycle*/ , eventTrigger = ifCommitReg(trueCommitCnt), granularity = 1000, clock, reset)
1098  val commitIsMove = commitInfo.map(_.isMove)
1099  XSPerfAccumulate("commitInstrMove", ifCommit(PopCount(io.commits.commitValid.zip(commitIsMove).map { case (v, m) => v && m })))
1100  val commitMoveElim = commitDebugUop.map(_.debugInfo.eliminatedMove)
1101  XSPerfAccumulate("commitInstrMoveElim", ifCommit(PopCount(io.commits.commitValid zip commitMoveElim map { case (v, e) => v && e })))
1102  XSPerfAccumulate("commitInstrFused", ifCommitReg(fuseCommitCnt))
1103  val commitIsLoad = io.commits.info.map(_.commitType).map(_ === CommitType.LOAD)
1104  val commitLoadValid = io.commits.commitValid.zip(commitIsLoad).map { case (v, t) => v && t }
1105  XSPerfAccumulate("commitInstrLoad", ifCommit(PopCount(commitLoadValid)))
1106  val commitIsBranch = io.commits.info.map(_.commitType).map(_ === CommitType.BRANCH)
1107  val commitBranchValid = io.commits.commitValid.zip(commitIsBranch).map { case (v, t) => v && t }
1108  XSPerfAccumulate("commitInstrBranch", ifCommit(PopCount(commitBranchValid)))
1109  val commitLoadWaitBit = commitInfo.map(_.loadWaitBit)
1110  XSPerfAccumulate("commitInstrLoadWait", ifCommit(PopCount(commitLoadValid.zip(commitLoadWaitBit).map { case (v, w) => v && w })))
1111  val commitIsStore = io.commits.info.map(_.commitType).map(_ === CommitType.STORE)
1112  XSPerfAccumulate("commitInstrStore", ifCommit(PopCount(io.commits.commitValid.zip(commitIsStore).map { case (v, t) => v && t })))
1113  XSPerfAccumulate("writeback", PopCount((0 until RobSize).map(i => robEntries(i).valid && robEntries(i).isWritebacked)))
1114  // XSPerfAccumulate("enqInstr", PopCount(io.dp1Req.map(_.fire)))
1115  // XSPerfAccumulate("d2rVnR", PopCount(io.dp1Req.map(p => p.valid && !p.ready)))
1116  XSPerfAccumulate("walkInstr", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U))
1117  XSPerfAccumulate("walkCycleTotal", state === s_walk)
1118  XSPerfAccumulate("waitRabWalkEnd", state === s_walk && walkFinished && !rab.io.status.walkEnd)
1119  private val walkCycle = RegInit(0.U(8.W))
1120  private val waitRabWalkCycle = RegInit(0.U(8.W))
1121  walkCycle := Mux(io.redirect.valid, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U))
1122  waitRabWalkCycle := Mux(state === s_walk && walkFinished, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U))
1123
1124  XSPerfHistogram("walkRobCycleHist", walkCycle, state === s_walk && walkFinished, 0, 32)
1125  XSPerfHistogram("walkRabExtraCycleHist", waitRabWalkCycle, state === s_walk && walkFinished && rab.io.status.walkEnd, 0, 32)
1126  XSPerfHistogram("walkTotalCycleHist", walkCycle, state === s_walk && state_next === s_idle, 0, 32)
1127
1128  private val deqNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).isWritebacked
1129  private val deqStdNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).stdWritebacked
1130  private val deqUopNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).isUopWritebacked
1131  private val deqHeadInfo = debug_microOp(deqPtr.value)
1132  val deqUopCommitType = debug_microOp(deqPtr.value).commitType
1133
1134  XSPerfAccumulate("waitAluCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.alu.U)
1135  XSPerfAccumulate("waitMulCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.mul.U)
1136  XSPerfAccumulate("waitDivCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.div.U)
1137  XSPerfAccumulate("waitBrhCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.brh.U)
1138  XSPerfAccumulate("waitJmpCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.jmp.U)
1139  XSPerfAccumulate("waitCsrCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.csr.U)
1140  XSPerfAccumulate("waitFenCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.fence.U)
1141  XSPerfAccumulate("waitBkuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.bku.U)
1142  XSPerfAccumulate("waitLduCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.ldu.U)
1143  XSPerfAccumulate("waitStuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.stu.U)
1144  XSPerfAccumulate("waitStaCycle", deqUopNotWritebacked && deqHeadInfo.fuType === FuType.stu.U)
1145  XSPerfAccumulate("waitStdCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.stu.U)
1146  XSPerfAccumulate("waitAtmCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.mou.U)
1147
1148  XSPerfAccumulate("waitVfaluCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfalu.U)
1149  XSPerfAccumulate("waitVfmaCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfma.U)
1150  XSPerfAccumulate("waitVfdivCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfdiv.U)
1151
1152  val vfalufuop = Seq(VfaluType.vfadd, VfaluType.vfwadd, VfaluType.vfwadd_w, VfaluType.vfsub, VfaluType.vfwsub, VfaluType.vfwsub_w, VfaluType.vfmin, VfaluType.vfmax,
1153    VfaluType.vfmerge, VfaluType.vfmv, VfaluType.vfsgnj, VfaluType.vfsgnjn, VfaluType.vfsgnjx, VfaluType.vfeq, VfaluType.vfne, VfaluType.vflt, VfaluType.vfle, VfaluType.vfgt,
1154    VfaluType.vfge, VfaluType.vfclass, VfaluType.vfmv_f_s, VfaluType.vfmv_s_f, VfaluType.vfredusum, VfaluType.vfredmax, VfaluType.vfredmin, VfaluType.vfredosum, VfaluType.vfwredosum)
1155
1156  vfalufuop.zipWithIndex.map{
1157    case(fuoptype,i) =>  XSPerfAccumulate(s"waitVfalu_${i}Cycle", deqStdNotWritebacked && deqHeadInfo.fuOpType === fuoptype && deqHeadInfo.fuType === FuType.vfalu.U)
1158  }
1159
1160
1161
1162  XSPerfAccumulate("waitNormalCycle", deqNotWritebacked && deqUopCommitType === CommitType.NORMAL)
1163  XSPerfAccumulate("waitBranchCycle", deqNotWritebacked && deqUopCommitType === CommitType.BRANCH)
1164  XSPerfAccumulate("waitLoadCycle", deqNotWritebacked && deqUopCommitType === CommitType.LOAD)
1165  XSPerfAccumulate("waitStoreCycle", deqNotWritebacked && deqUopCommitType === CommitType.STORE)
1166  XSPerfAccumulate("robHeadPC", io.commits.info(0).debug_pc.getOrElse(0.U))
1167  XSPerfAccumulate("commitCompressCntAll", PopCount(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.instrSize > 1.U }))
1168  (2 to RenameWidth).foreach(i =>
1169    XSPerfAccumulate(s"commitCompressCnt${i}", PopCount(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.instrSize === i.U }))
1170  )
1171  XSPerfAccumulate("compressSize", io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => Mux(io.commits.isCommit && valid && info.instrSize > 1.U, info.instrSize, 0.U) }.reduce(_ +& _))
1172  val dispatchLatency = commitDebugUop.map(uop => uop.debugInfo.dispatchTime - uop.debugInfo.renameTime)
1173  val enqRsLatency = commitDebugUop.map(uop => uop.debugInfo.enqRsTime - uop.debugInfo.dispatchTime)
1174  val selectLatency = commitDebugUop.map(uop => uop.debugInfo.selectTime - uop.debugInfo.enqRsTime)
1175  val issueLatency = commitDebugUop.map(uop => uop.debugInfo.issueTime - uop.debugInfo.selectTime)
1176  val executeLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.issueTime)
1177  val rsFuLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.enqRsTime)
1178  val commitLatency = commitDebugUop.map(uop => timer - uop.debugInfo.writebackTime)
1179
1180  def latencySum(cond: Seq[Bool], latency: Seq[UInt]): UInt = {
1181    cond.zip(latency).map(x => Mux(x._1, x._2, 0.U)).reduce(_ +& _)
1182  }
1183
1184  for (fuType <- FuType.functionNameMap.keys) {
1185    val fuName = FuType.functionNameMap(fuType)
1186    val commitIsFuType = io.commits.commitValid.zip(commitDebugUop).map(x => x._1 && x._2.fuType === fuType.U)
1187    XSPerfRolling(s"ipc_futype_${fuName}", ifCommit(PopCount(commitIsFuType)), 1000, clock, reset)
1188    XSPerfAccumulate(s"${fuName}_instr_cnt", ifCommit(PopCount(commitIsFuType)))
1189    XSPerfAccumulate(s"${fuName}_latency_dispatch", ifCommit(latencySum(commitIsFuType, dispatchLatency)))
1190    XSPerfAccumulate(s"${fuName}_latency_enq_rs", ifCommit(latencySum(commitIsFuType, enqRsLatency)))
1191    XSPerfAccumulate(s"${fuName}_latency_select", ifCommit(latencySum(commitIsFuType, selectLatency)))
1192    XSPerfAccumulate(s"${fuName}_latency_issue", ifCommit(latencySum(commitIsFuType, issueLatency)))
1193    XSPerfAccumulate(s"${fuName}_latency_execute", ifCommit(latencySum(commitIsFuType, executeLatency)))
1194    XSPerfAccumulate(s"${fuName}_latency_enq_rs_execute", ifCommit(latencySum(commitIsFuType, rsFuLatency)))
1195    XSPerfAccumulate(s"${fuName}_latency_commit", ifCommit(latencySum(commitIsFuType, commitLatency)))
1196  }
1197  XSPerfAccumulate(s"redirect_use_snapshot", io.redirect.valid && io.snpt.useSnpt)
1198
1199  // top-down info
1200  io.debugTopDown.toCore.robHeadVaddr.valid := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_valid
1201  io.debugTopDown.toCore.robHeadVaddr.bits := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_bits
1202  io.debugTopDown.toCore.robHeadPaddr.valid := debug_lsTopdownInfo(deqPtr.value).s2.paddr_valid
1203  io.debugTopDown.toCore.robHeadPaddr.bits := debug_lsTopdownInfo(deqPtr.value).s2.paddr_bits
1204  io.debugTopDown.toDispatch.robTrueCommit := ifCommitReg(trueCommitCnt)
1205  io.debugTopDown.toDispatch.robHeadLsIssue := debug_lsIssue(deqPtr.value)
1206  io.debugTopDown.robHeadLqIdx.valid := debug_lqIdxValid(deqPtr.value)
1207  io.debugTopDown.robHeadLqIdx.bits := debug_microOp(deqPtr.value).lqIdx
1208
1209  // rolling
1210  io.debugRolling.robTrueCommit := ifCommitReg(trueCommitCnt)
1211
1212  /**
1213   * DataBase info:
1214   * log trigger is at writeback valid
1215   * */
1216
1217  /**
1218   * @todo add InstInfoEntry back
1219   * @author Maxpicca-Li
1220   */
1221
1222  //difftest signals
1223  val firstValidCommit = (deqPtr + PriorityMux(io.commits.commitValid, VecInit(List.tabulate(CommitWidth)(_.U(log2Up(CommitWidth).W))))).value
1224
1225  val wdata = Wire(Vec(CommitWidth, UInt(XLEN.W)))
1226  val wpc = Wire(Vec(CommitWidth, UInt(XLEN.W)))
1227
1228  for (i <- 0 until CommitWidth) {
1229    val idx = deqPtrVec(i).value
1230    wdata(i) := debug_exuData(idx)
1231    wpc(i) := SignExt(commitDebugUop(i).pc, XLEN)
1232  }
1233
1234  if (env.EnableDifftest || env.AlwaysBasicDiff) {
1235    // These are the structures used by difftest only and should be optimized after synthesis.
1236    val dt_eliminatedMove = Mem(RobSize, Bool())
1237    val dt_isRVC = Mem(RobSize, Bool())
1238    val dt_exuDebug = Reg(Vec(RobSize, new DebugBundle))
1239    for (i <- 0 until RenameWidth) {
1240      when(canEnqueue(i)) {
1241        dt_eliminatedMove(allocatePtrVec(i).value) := io.enq.req(i).bits.eliminatedMove
1242        dt_isRVC(allocatePtrVec(i).value) := io.enq.req(i).bits.preDecodeInfo.isRVC
1243      }
1244    }
1245    for (wb <- exuWBs) {
1246      when(wb.valid) {
1247        val wbIdx = wb.bits.robIdx.value
1248        dt_exuDebug(wbIdx) := wb.bits.debug
1249      }
1250    }
1251    // Always instantiate basic difftest modules.
1252    for (i <- 0 until CommitWidth) {
1253      val uop = commitDebugUop(i)
1254      val commitInfo = io.commits.info(i)
1255      val ptr = deqPtrVec(i).value
1256      val exuOut = dt_exuDebug(ptr)
1257      val eliminatedMove = dt_eliminatedMove(ptr)
1258      val isRVC = dt_isRVC(ptr)
1259
1260      val difftest = DifftestModule(new DiffInstrCommit(MaxPhyPregs), delay = 3, dontCare = true)
1261      difftest.coreid := io.hartId
1262      difftest.index := i.U
1263      difftest.valid := io.commits.commitValid(i) && io.commits.isCommit
1264      difftest.skip := Mux(eliminatedMove, false.B, exuOut.isMMIO || exuOut.isPerfCnt)
1265      difftest.isRVC := isRVC
1266      difftest.rfwen := io.commits.commitValid(i) && commitInfo.rfWen && commitInfo.debug_ldest.get =/= 0.U
1267      difftest.fpwen := io.commits.commitValid(i) && uop.fpWen
1268      difftest.wpdest := commitInfo.debug_pdest.get
1269      difftest.wdest := commitInfo.debug_ldest.get
1270      difftest.nFused := CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize - 1.U
1271      when(difftest.valid) {
1272        assert(CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize >= 1.U)
1273      }
1274      if (env.EnableDifftest) {
1275        val uop = commitDebugUop(i)
1276        difftest.pc := SignExt(uop.pc, XLEN)
1277        difftest.instr := uop.instr
1278        difftest.robIdx := ZeroExt(ptr, 10)
1279        difftest.lqIdx := ZeroExt(uop.lqIdx.value, 7)
1280        difftest.sqIdx := ZeroExt(uop.sqIdx.value, 7)
1281        difftest.isLoad := io.commits.info(i).commitType === CommitType.LOAD
1282        difftest.isStore := io.commits.info(i).commitType === CommitType.STORE
1283      }
1284    }
1285  }
1286
1287  if (env.EnableDifftest) {
1288    for (i <- 0 until CommitWidth) {
1289      val difftest = DifftestModule(new DiffLoadEvent, delay = 3)
1290      difftest.coreid := io.hartId
1291      difftest.index := i.U
1292
1293      val ptr = deqPtrVec(i).value
1294      val uop = commitDebugUop(i)
1295      val exuOut = debug_exuDebug(ptr)
1296      difftest.valid    := io.commits.commitValid(i) && io.commits.isCommit
1297      difftest.paddr    := exuOut.paddr
1298      difftest.opType   := uop.fuOpType
1299      difftest.isAtomic := FuType.isAMO(uop.fuType)
1300      difftest.isLoad   := FuType.isLoad(uop.fuType)
1301    }
1302  }
1303
1304  if (env.EnableDifftest || env.AlwaysBasicDiff) {
1305    val dt_isXSTrap = Mem(RobSize, Bool())
1306    for (i <- 0 until RenameWidth) {
1307      when(canEnqueue(i)) {
1308        dt_isXSTrap(allocatePtrVec(i).value) := io.enq.req(i).bits.isXSTrap
1309      }
1310    }
1311    val trapVec = io.commits.commitValid.zip(deqPtrVec).map { case (v, d) =>
1312      io.commits.isCommit && v && dt_isXSTrap(d.value)
1313    }
1314    val hitTrap = trapVec.reduce(_ || _)
1315    val difftest = DifftestModule(new DiffTrapEvent, dontCare = true)
1316    difftest.coreid := io.hartId
1317    difftest.hasTrap := hitTrap
1318    difftest.cycleCnt := timer
1319    difftest.instrCnt := instrCnt
1320    difftest.hasWFI := hasWFI
1321
1322    if (env.EnableDifftest) {
1323      val trapCode = PriorityMux(wdata.zip(trapVec).map(x => x._2 -> x._1))
1324      val trapPC = SignExt(PriorityMux(wpc.zip(trapVec).map(x => x._2 -> x._1)), XLEN)
1325      difftest.code := trapCode
1326      difftest.pc := trapPC
1327    }
1328  }
1329
1330  val validEntriesBanks = (0 until (RobSize + 31) / 32).map(i => RegNext(PopCount(robEntries.map(_.valid).drop(i * 32).take(32))))
1331  val validEntries = RegNext(VecInit(validEntriesBanks).reduceTree(_ +& _))
1332  val commitMoveVec = VecInit(io.commits.commitValid.zip(commitIsMove).map { case (v, m) => v && m })
1333  val commitLoadVec = VecInit(commitLoadValid)
1334  val commitBranchVec = VecInit(commitBranchValid)
1335  val commitLoadWaitVec = VecInit(commitLoadValid.zip(commitLoadWaitBit).map { case (v, w) => v && w })
1336  val commitStoreVec = VecInit(io.commits.commitValid.zip(commitIsStore).map { case (v, t) => v && t })
1337  val perfEvents = Seq(
1338    ("rob_interrupt_num      ", io.flushOut.valid && intrEnable),
1339    ("rob_exception_num      ", io.flushOut.valid && exceptionEnable),
1340    ("rob_flush_pipe_num     ", io.flushOut.valid && isFlushPipe),
1341    ("rob_replay_inst_num    ", io.flushOut.valid && isFlushPipe && deqHasReplayInst),
1342    ("rob_commitUop          ", ifCommit(commitCnt)),
1343    ("rob_commitInstr        ", ifCommitReg(trueCommitCnt)),
1344    ("rob_commitInstrMove    ", ifCommitReg(PopCount(RegNext(commitMoveVec)))),
1345    ("rob_commitInstrFused   ", ifCommitReg(fuseCommitCnt)),
1346    ("rob_commitInstrLoad    ", ifCommitReg(PopCount(RegNext(commitLoadVec)))),
1347    ("rob_commitInstrBranch  ", ifCommitReg(PopCount(RegNext(commitBranchVec)))),
1348    ("rob_commitInstrLoadWait", ifCommitReg(PopCount(RegNext(commitLoadWaitVec)))),
1349    ("rob_commitInstrStore   ", ifCommitReg(PopCount(RegNext(commitStoreVec)))),
1350    ("rob_walkInstr          ", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U)),
1351    ("rob_walkCycle          ", (state === s_walk)),
1352    ("rob_1_4_valid          ", validEntries <= (RobSize / 4).U),
1353    ("rob_2_4_valid          ", validEntries > (RobSize / 4).U && validEntries <= (RobSize / 2).U),
1354    ("rob_3_4_valid          ", validEntries > (RobSize / 2).U && validEntries <= (RobSize * 3 / 4).U),
1355    ("rob_4_4_valid          ", validEntries > (RobSize * 3 / 4).U),
1356  )
1357  generatePerfEvent()
1358
1359  // dontTouch for debug
1360  if (backendParams.debugEn) {
1361    dontTouch(enqPtrVec)
1362    dontTouch(deqPtrVec)
1363    dontTouch(robEntries)
1364    dontTouch(robDeqGroup)
1365    dontTouch(robBanks)
1366    dontTouch(robBanksRaddrThisLine)
1367    dontTouch(robBanksRaddrNextLine)
1368    dontTouch(robBanksRdataThisLine)
1369    dontTouch(robBanksRdataNextLine)
1370    dontTouch(robBanksRdataThisLineUpdate)
1371    dontTouch(robBanksRdataNextLineUpdate)
1372    dontTouch(commit_wDeqGroup)
1373    dontTouch(commit_vDeqGroup)
1374    dontTouch(commitSizeSumSeq)
1375    dontTouch(walkSizeSumSeq)
1376    dontTouch(commitSizeSumCond)
1377    dontTouch(walkSizeSumCond)
1378    dontTouch(commitSizeSum)
1379    dontTouch(walkSizeSum)
1380    dontTouch(realDestSizeSeq)
1381    dontTouch(walkDestSizeSeq)
1382    dontTouch(io.commits)
1383    dontTouch(commitIsVTypeVec)
1384    dontTouch(walkIsVTypeVec)
1385    dontTouch(commitValidThisLine)
1386    dontTouch(commitReadAddr_next)
1387    dontTouch(donotNeedWalk)
1388    dontTouch(walkPtrVec_next)
1389    dontTouch(walkPtrVec)
1390    dontTouch(deqPtrVec_next)
1391    dontTouch(deqPtrVecForWalk)
1392    dontTouch(snapPtrReadBank)
1393    dontTouch(snapPtrVecForWalk)
1394    dontTouch(shouldWalkVec)
1395    dontTouch(walkFinished)
1396    dontTouch(changeBankAddrToDeqPtr)
1397  }
1398  if (env.EnableDifftest) {
1399    io.commits.info.map(info => dontTouch(info.debug_pc.get))
1400  }
1401}
1402