xref: /XiangShan/src/main/scala/xiangshan/frontend/icache/ICacheMainPipe.scala (revision 2a25dbb41a75898df3c5c1109e231f23530cec6d)
11d8f4dcbSJay/***************************************************************************************
21d8f4dcbSJay* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
31d8f4dcbSJay* Copyright (c) 2020-2021 Peng Cheng Laboratory
41d8f4dcbSJay*
51d8f4dcbSJay* XiangShan is licensed under Mulan PSL v2.
61d8f4dcbSJay* You can use this software according to the terms and conditions of the Mulan PSL v2.
71d8f4dcbSJay* You may obtain a copy of Mulan PSL v2 at:
81d8f4dcbSJay*          http://license.coscl.org.cn/MulanPSL2
91d8f4dcbSJay*
101d8f4dcbSJay* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
111d8f4dcbSJay* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
121d8f4dcbSJay* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
131d8f4dcbSJay*
141d8f4dcbSJay* See the Mulan PSL v2 for more details.
151d8f4dcbSJay***************************************************************************************/
161d8f4dcbSJay
171d8f4dcbSJaypackage xiangshan.frontend.icache
181d8f4dcbSJay
191d8f4dcbSJayimport chipsalliance.rocketchip.config.Parameters
201d8f4dcbSJayimport chisel3._
211d8f4dcbSJayimport chisel3.util._
221d8f4dcbSJayimport freechips.rocketchip.tilelink.ClientStates
231d8f4dcbSJayimport xiangshan._
241d8f4dcbSJayimport xiangshan.cache.mmu._
251d8f4dcbSJayimport utils._
261d8f4dcbSJayimport xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle}
271d8f4dcbSJay
281d8f4dcbSJayclass ICacheMainPipeReq(implicit p: Parameters) extends ICacheBundle
291d8f4dcbSJay{
301d8f4dcbSJay  val vaddr  = UInt(VAddrBits.W)
311d8f4dcbSJay  def vsetIdx = get_idx(vaddr)
321d8f4dcbSJay}
331d8f4dcbSJay
341d8f4dcbSJayclass ICacheMainPipeResp(implicit p: Parameters) extends ICacheBundle
351d8f4dcbSJay{
361d8f4dcbSJay  val vaddr    = UInt(VAddrBits.W)
371d8f4dcbSJay  val readData = UInt(blockBits.W)
381d8f4dcbSJay  val paddr    = UInt(PAddrBits.W)
391d8f4dcbSJay  val tlbExcp  = new Bundle{
401d8f4dcbSJay    val pageFault = Bool()
411d8f4dcbSJay    val accessFault = Bool()
421d8f4dcbSJay    val mmio = Bool()
431d8f4dcbSJay  }
441d8f4dcbSJay}
451d8f4dcbSJay
461d8f4dcbSJayclass ICacheMainPipeBundle(implicit p: Parameters) extends ICacheBundle
471d8f4dcbSJay{
481d8f4dcbSJay  val req  = Flipped(DecoupledIO(new ICacheMainPipeReq))
491d8f4dcbSJay  val resp = ValidIO(new ICacheMainPipeResp)
501d8f4dcbSJay}
511d8f4dcbSJay
521d8f4dcbSJayclass ICacheMetaReqBundle(implicit p: Parameters) extends ICacheBundle{
531d8f4dcbSJay  val toIMeta       = Decoupled(new ICacheReadBundle)
541d8f4dcbSJay  val fromIMeta     = Input(new ICacheMetaRespBundle)
551d8f4dcbSJay}
561d8f4dcbSJay
571d8f4dcbSJayclass ICacheDataReqBundle(implicit p: Parameters) extends ICacheBundle{
581d8f4dcbSJay  val toIData       = Decoupled(new ICacheReadBundle)
591d8f4dcbSJay  val fromIData     = Input(new ICacheDataRespBundle)
601d8f4dcbSJay}
611d8f4dcbSJay
621d8f4dcbSJayclass ICacheMSHRBundle(implicit p: Parameters) extends ICacheBundle{
631d8f4dcbSJay  val toMSHR        = Decoupled(new ICacheMissReq)
641d8f4dcbSJay  val fromMSHR      = Flipped(ValidIO(new ICacheMissResp))
651d8f4dcbSJay}
661d8f4dcbSJay
671d8f4dcbSJayclass ICachePMPBundle(implicit p: Parameters) extends ICacheBundle{
681d8f4dcbSJay  val req  = Valid(new PMPReqBundle())
691d8f4dcbSJay  val resp = Input(new PMPRespBundle())
701d8f4dcbSJay}
711d8f4dcbSJay
721d8f4dcbSJayclass ICachePerfInfo(implicit p: Parameters) extends ICacheBundle{
731d8f4dcbSJay  val only_0_hit     = Bool()
741d8f4dcbSJay  val only_0_miss    = Bool()
751d8f4dcbSJay  val hit_0_hit_1    = Bool()
761d8f4dcbSJay  val hit_0_miss_1   = Bool()
771d8f4dcbSJay  val miss_0_hit_1   = Bool()
781d8f4dcbSJay  val miss_0_miss_1  = Bool()
791d8f4dcbSJay  val bank_hit       = Vec(2,Bool())
801d8f4dcbSJay  val hit            = Bool()
811d8f4dcbSJay}
821d8f4dcbSJay
831d8f4dcbSJayclass ICacheMainPipeInterface(implicit p: Parameters) extends ICacheBundle {
841d8f4dcbSJay  /* internal interface */
851d8f4dcbSJay  val metaArray   = new ICacheMetaReqBundle
861d8f4dcbSJay  val dataArray   = new ICacheDataReqBundle
871d8f4dcbSJay  val mshr        = Vec(PortNumber, new ICacheMSHRBundle)
881d8f4dcbSJay  /* outside interface */
891d8f4dcbSJay  val fetch       = Vec(PortNumber, new ICacheMainPipeBundle)
901d8f4dcbSJay  val pmp         = Vec(PortNumber, new ICachePMPBundle)
911d8f4dcbSJay  val itlb        = Vec(PortNumber, new BlockTlbRequestIO)
921d8f4dcbSJay  val respStall   = Input(Bool())
93*2a25dbb4SJay//  val toReleaseUnit = Vec(2, Decoupled(new ReleaseReq))
94*2a25dbb4SJay//  val victimInfor = new Bundle() {
95*2a25dbb4SJay//    val s1 = Vec(2, Output(new ICacheVictimInfor()))
96*2a25dbb4SJay//    val s2 = Vec(2, Output(new ICacheVictimInfor()))
97*2a25dbb4SJay//  }
98*2a25dbb4SJay//  val setInfor    = new Bundle(){
99*2a25dbb4SJay//    val s1 = Vec(2, Output(new ICacheSetInfor()))
100*2a25dbb4SJay//    val s2 = Vec(2, Output(new ICacheSetInfor()))
101*2a25dbb4SJay//  }
1021d8f4dcbSJay  val perfInfo = Output(new ICachePerfInfo)
1031d8f4dcbSJay}
1041d8f4dcbSJay
1051d8f4dcbSJayclass ICacheMainPipe(implicit p: Parameters) extends ICacheModule
1061d8f4dcbSJay{
1071d8f4dcbSJay  val io = IO(new ICacheMainPipeInterface)
1081d8f4dcbSJay
1091d8f4dcbSJay  val (fromIFU, toIFU)    = (io.fetch.map(_.req), io.fetch.map(_.resp))
1101d8f4dcbSJay  val (toMeta, toData, metaResp, dataResp) =  (io.metaArray.toIMeta, io.dataArray.toIData, io.metaArray.fromIMeta, io.dataArray.fromIData)
1111d8f4dcbSJay  val (toMSHR, fromMSHR)  = (io.mshr.map(_.toMSHR), io.mshr.map(_.fromMSHR))
1121d8f4dcbSJay  val (toITLB, fromITLB)  = (io.itlb.map(_.req), io.itlb.map(_.resp))
1131d8f4dcbSJay  val (toPMP,  fromPMP)   = (io.pmp.map(_.req), io.pmp.map(_.resp))
1141d8f4dcbSJay
1151d8f4dcbSJay  val s0_ready, s1_ready, s2_ready = WireInit(false.B)
1161d8f4dcbSJay  val s0_fire,  s1_fire , s2_fire  = WireInit(false.B)
1171d8f4dcbSJay
1181d8f4dcbSJay  //Stage 1
1191d8f4dcbSJay  val s0_valid       = fromIFU.map(_.valid).reduce(_||_)
1201d8f4dcbSJay  val s0_req_vaddr   = VecInit(fromIFU.map(_.bits.vaddr))
1211d8f4dcbSJay  val s0_req_vsetIdx = VecInit(fromIFU.map(_.bits.vsetIdx))
1221d8f4dcbSJay  val s0_only_fisrt  = fromIFU(0).valid && !fromIFU(0).valid
1231d8f4dcbSJay  val s0_double_line = fromIFU(0).valid && fromIFU(1).valid
1241d8f4dcbSJay
1251d8f4dcbSJay  s0_fire        := s0_valid && s1_ready
1261d8f4dcbSJay
1271d8f4dcbSJay  //fetch: send addr to Meta/TLB and Data simultaneously
1281d8f4dcbSJay  val fetch_req = List(toMeta, toData)
1291d8f4dcbSJay  for(i <- 0 until 2) {
1303665ef30SJay    fetch_req(i).valid             := s0_valid
1311d8f4dcbSJay    fetch_req(i).bits.isDoubleLine := s0_double_line
1321d8f4dcbSJay    fetch_req(i).bits.vSetIdx      := s0_req_vsetIdx
1331d8f4dcbSJay  }
1341d8f4dcbSJay  //TODO: fix GTimer() condition
1351d8f4dcbSJay  fromIFU.map(_.ready := fetch_req(0).ready && fetch_req(1).ready && s1_ready && GTimer() > 500.U)
1361d8f4dcbSJay
1371d8f4dcbSJay
1381d8f4dcbSJay//  XSPerfAccumulate("ifu_bubble_ftq_not_valid",   !f0_valid )
1391d8f4dcbSJay//  XSPerfAccumulate("ifu_bubble_pipe_stall",    f0_valid && fetch_req(0).ready && fetch_req(1).ready && !s1_ready )
1401d8f4dcbSJay//  XSPerfAccumulate("ifu_bubble_sram_0_busy",   f0_valid && !fetch_req(0).ready  )
1411d8f4dcbSJay//  XSPerfAccumulate("ifu_bubble_sram_1_busy",   f0_valid && !fetch_req(1).ready  )
1421d8f4dcbSJay
1431d8f4dcbSJay  //---------------------------------------------
1441d8f4dcbSJay  //  Fetch Stage 2 :
1451d8f4dcbSJay  //  * Send req to ITLB and TLB Response (Get Paddr)
1461d8f4dcbSJay  //  * ICache Response (Get Meta and Data)
1471d8f4dcbSJay  //  * Hit Check (Generate hit signal and hit vector)
1481d8f4dcbSJay  //  * Get victim way
1491d8f4dcbSJay  //---------------------------------------------
1501d8f4dcbSJay
1511d8f4dcbSJay  //TODO: handle fetch exceptions
1521d8f4dcbSJay
1531d8f4dcbSJay  val tlbRespAllValid = WireInit(false.B)
1541d8f4dcbSJay
1551d8f4dcbSJay  val s1_valid = generatePipeControl(lastFire = s0_fire, thisFire = s1_fire, thisFlush = false.B, lastFlush = false.B)
1561d8f4dcbSJay
1571d8f4dcbSJay  val s1_req_vaddr   = RegEnable(next = s0_req_vaddr,    enable = s0_fire)
1581d8f4dcbSJay  val s1_req_vsetIdx = RegEnable(next = s0_req_vsetIdx, enable = s0_fire)
1591d8f4dcbSJay  val s1_only_fisrt  = RegEnable(next = s0_only_fisrt, enable = s0_fire)
1601d8f4dcbSJay  val s1_double_line = RegEnable(next = s0_double_line, enable = s0_fire)
1611d8f4dcbSJay
1621d8f4dcbSJay  s1_ready := s2_ready && tlbRespAllValid  || !s1_valid
1631d8f4dcbSJay  s1_fire  := s1_valid && tlbRespAllValid && s2_ready
1641d8f4dcbSJay
1651d8f4dcbSJay  toITLB(0).valid         := s1_valid
1661d8f4dcbSJay  toITLB(0).bits.size     := 3.U // TODO: fix the size
1671d8f4dcbSJay  toITLB(0).bits.vaddr    := s1_req_vaddr(0)
1681d8f4dcbSJay  toITLB(0).bits.debug.pc := s1_req_vaddr(0)
1691d8f4dcbSJay
1701d8f4dcbSJay  toITLB(1).valid         := s1_valid && s1_double_line
1711d8f4dcbSJay  toITLB(1).bits.size     := 3.U // TODO: fix the size
1721d8f4dcbSJay  toITLB(1).bits.vaddr    := s1_req_vaddr(1)
1731d8f4dcbSJay  toITLB(1).bits.debug.pc := s1_req_vaddr(1)
1741d8f4dcbSJay
1751d8f4dcbSJay  toITLB.map{port =>
1761d8f4dcbSJay    port.bits.cmd                 := TlbCmd.exec
1771d8f4dcbSJay    port.bits.robIdx              := DontCare
1781d8f4dcbSJay    port.bits.debug.isFirstIssue  := DontCare
1791d8f4dcbSJay  }
1801d8f4dcbSJay
1811d8f4dcbSJay  fromITLB.map(_.ready := true.B)
1821d8f4dcbSJay
1831d8f4dcbSJay  val (tlbRespValid, tlbRespPAddr) = (fromITLB.map(_.valid), VecInit(fromITLB.map(_.bits.paddr)))
1841d8f4dcbSJay  val (tlbRespMiss)  = fromITLB.map(port => port.bits.miss && port.valid)
1851d8f4dcbSJay  val (tlbExcpPF,    tlbExcpAF)    = (fromITLB.map(port => port.bits.excp.pf.instr && port.valid),
1861d8f4dcbSJay                                        fromITLB.map(port => (port.bits.excp.af.instr) && port.valid))
1871d8f4dcbSJay
1881d8f4dcbSJay  tlbRespAllValid := tlbRespValid(0)  && (tlbRespValid(1) || !s1_double_line)
1891d8f4dcbSJay
1901d8f4dcbSJay  val s1_req_paddr              = tlbRespPAddr
1911d8f4dcbSJay  val s1_req_ptags              = VecInit(s1_req_paddr.map(get_phy_tag(_)))
1921d8f4dcbSJay
1931d8f4dcbSJay  val s1_meta_ptags              = ResultHoldBypass(data = metaResp.tags, valid = RegNext(toMeta.fire()))
1941d8f4dcbSJay  val s1_meta_cohs               = ResultHoldBypass(data = metaResp.cohs, valid = RegNext(toMeta.fire()))
1951d8f4dcbSJay  val s1_data_cacheline          = ResultHoldBypass(data = dataResp.datas, valid = RegNext(toData.fire()))
1961d8f4dcbSJay
1971d8f4dcbSJay  val s1_tag_eq_vec        = VecInit((0 until PortNumber).map( p => VecInit((0 until nWays).map( w =>  s1_meta_ptags(p)(w) ===  s1_req_ptags(p) ))))
1981d8f4dcbSJay  val s1_tag_match_vec     = VecInit((0 until PortNumber).map( k => VecInit(s1_tag_eq_vec(k).zipWithIndex.map{ case(way_tag_eq, w) => way_tag_eq && s1_meta_cohs(k)(w).isValid()})))
1991d8f4dcbSJay  val s1_tag_match         = VecInit(s1_tag_match_vec.map(vector => ParallelOR(vector)))
2001d8f4dcbSJay
2011d8f4dcbSJay  val s1_port_hit          = VecInit(Seq(s1_tag_match(0) && s1_valid  && !tlbExcpPF(0) && !tlbExcpAF(0),  s1_tag_match(1) && s1_valid && s1_double_line && !tlbExcpPF(1) && !tlbExcpAF(1) ))
2021d8f4dcbSJay  val s1_bank_miss         = VecInit(Seq(!s1_tag_match(0) && s1_valid && !tlbExcpPF(0) && !tlbExcpAF(0), !s1_tag_match(1) && s1_valid && s1_double_line && !tlbExcpPF(1) && !tlbExcpAF(1) ))
2031d8f4dcbSJay  val s1_hit               = (s1_port_hit(0) && s1_port_hit(1)) || (!s1_double_line && s1_port_hit(0))
2041d8f4dcbSJay
2051d8f4dcbSJay  /** choose victim cacheline */
2061d8f4dcbSJay  val replacers       = Seq.fill(PortNumber)(ReplacementPolicy.fromString(cacheParams.replacer,nWays,nSets/PortNumber))
2071d8f4dcbSJay  val s1_victim_oh    = ResultHoldBypass(data = VecInit(replacers.zipWithIndex.map{case (replacer, i) => UIntToOH(replacer.way(s1_req_vsetIdx(i)))}), valid = RegNext(toMeta.fire()))
2081d8f4dcbSJay
2091d8f4dcbSJay  val s1_victim_coh   = VecInit(s1_victim_oh.zipWithIndex.map {case(oh, port) => Mux1H(oh, s1_meta_cohs(port))})
210*2a25dbb4SJay//  val s1_victim_tag   = VecInit(s1_victim_oh.zipWithIndex.map {case(oh, port) => Mux1H(oh, s1_meta_ptags(port))})
211*2a25dbb4SJay//  val s1_victim_data  = VecInit(s1_victim_oh.zipWithIndex.map {case(oh, port) => Mux1H(oh, s1_data_cacheline(port))})
212*2a25dbb4SJay//  val s1_need_replace = VecInit(s1_victim_coh.zipWithIndex.map{case(coh, port) => coh.isValid() && s1_bank_miss(port)})
213*2a25dbb4SJay//
214*2a25dbb4SJay//  (0 until PortNumber).map{ i =>
215*2a25dbb4SJay//    io.victimInfor.s1(i).valid := s1_valid && s1_need_replace(i)
216*2a25dbb4SJay//    io.victimInfor.s1(i).ptag  := s1_victim_tag(i)
217*2a25dbb4SJay//    io.victimInfor.s1(i).vidx  := get_idx(s1_req_vaddr(i))
218*2a25dbb4SJay//  }
2191d8f4dcbSJay
220*2a25dbb4SJay//  (0 until PortNumber).map{ i =>
221*2a25dbb4SJay//    io.setInfor.s1(i).valid := s1_bank_miss(i)
222*2a25dbb4SJay//    io.setInfor.s1(i).vidx  := s1_req_vsetIdx(i)
223*2a25dbb4SJay//  }
2241d8f4dcbSJay
2251d8f4dcbSJay  assert(PopCount(s1_tag_match_vec(0)) <= 1.U && PopCount(s1_tag_match_vec(1)) <= 1.U, "Multiple hit in main pipe")
2261d8f4dcbSJay
2271d8f4dcbSJay  val touch_sets = Seq.fill(2)(Wire(Vec(2, UInt(log2Ceil(nSets/2).W))))
2281d8f4dcbSJay  val touch_ways = Seq.fill(2)(Wire(Vec(2, Valid(UInt(log2Ceil(nWays).W)))) )
2291d8f4dcbSJay
2301d8f4dcbSJay  ((replacers zip touch_sets) zip touch_ways).map{case ((r, s),w) => r.access(s,w)}
2311d8f4dcbSJay
2321d8f4dcbSJay  val s1_hit_data      =  VecInit(s1_data_cacheline.zipWithIndex.map { case(bank, i) =>
2331d8f4dcbSJay    val port_hit_data = Mux1H(s1_tag_match_vec(i).asUInt, bank)
2341d8f4dcbSJay    port_hit_data
2351d8f4dcbSJay  })
2361d8f4dcbSJay
2371d8f4dcbSJay  (0 until nWays).map{ w =>
2381d8f4dcbSJay    XSPerfAccumulate("line_0_hit_way_" + Integer.toString(w, 10),  s1_fire && s1_port_hit(0) && OHToUInt(s1_tag_match_vec(0))  === w.U)
2391d8f4dcbSJay  }
2401d8f4dcbSJay
2411d8f4dcbSJay  (0 until nWays).map{ w =>
2421d8f4dcbSJay    XSPerfAccumulate("line_0_victim_way_" + Integer.toString(w, 10),  s1_fire && !s1_port_hit(0) && OHToUInt(s1_victim_oh(0))  === w.U)
2431d8f4dcbSJay  }
2441d8f4dcbSJay
2451d8f4dcbSJay  (0 until nWays).map{ w =>
2461d8f4dcbSJay    XSPerfAccumulate("line_1_hit_way_" + Integer.toString(w, 10),  s1_fire && s1_double_line && s1_port_hit(1) && OHToUInt(s1_tag_match_vec(1))  === w.U)
2471d8f4dcbSJay  }
2481d8f4dcbSJay
2491d8f4dcbSJay  (0 until nWays).map{ w =>
2501d8f4dcbSJay    XSPerfAccumulate("line_1_victim_way_" + Integer.toString(w, 10),  s1_fire && s1_double_line && !s1_port_hit(1) && OHToUInt(s1_victim_oh(1))  === w.U)
2511d8f4dcbSJay  }
2521d8f4dcbSJay
2531d8f4dcbSJay  XSPerfAccumulate("ifu_bubble_s1_tlb_miss",    s1_valid && !tlbRespAllValid )
2541d8f4dcbSJay
2551d8f4dcbSJay  //---------------------------------------------
2561d8f4dcbSJay  //  Fetch Stage 2 :
2571d8f4dcbSJay  //  * get data from last stage (hit from s1_hit_data/miss from missQueue response)
2581d8f4dcbSJay  //  * if at least one needed cacheline miss, wait for miss queue response (a wait_state machine) THIS IS TOO UGLY!!!
2591d8f4dcbSJay  //  * cut cacheline(s) and send to PreDecode
2601d8f4dcbSJay  //  * check if prediction is right (branch target and type, jump direction and type , jal target )
2611d8f4dcbSJay  //---------------------------------------------
2621d8f4dcbSJay  val s2_fetch_finish = Wire(Bool())
2631d8f4dcbSJay
2641d8f4dcbSJay  val s2_valid          = generatePipeControl(lastFire = s1_fire, thisFire = s2_fire, thisFlush = false.B, lastFlush = false.B)
2651d8f4dcbSJay  val s2_miss_available = Wire(Bool())
2661d8f4dcbSJay
2671d8f4dcbSJay  s2_ready      := (s2_valid && s2_fetch_finish && !io.respStall) || (!s2_valid && s2_miss_available)
2681d8f4dcbSJay  s2_fire       := s2_valid && s2_fetch_finish && !io.respStall
2691d8f4dcbSJay
2701d8f4dcbSJay  val pmpExcpAF = fromPMP.map(port => port.instr)
2711d8f4dcbSJay  val mmio = fromPMP.map(port => port.mmio) // TODO: handle it
2721d8f4dcbSJay
2731d8f4dcbSJay  val (s2_req_paddr , s2_req_vaddr)   = (RegEnable(next = s1_req_paddr, enable = s1_fire), RegEnable(next = s1_req_vaddr, enable = s1_fire))
2741d8f4dcbSJay  val s2_req_vsetIdx  = RegEnable(next = s1_req_vsetIdx, enable = s1_fire)
2751d8f4dcbSJay  val s2_req_ptags    = RegEnable(next = s1_req_ptags, enable = s1_fire)
2761d8f4dcbSJay  val s2_only_fisrt   = RegEnable(next = s1_only_fisrt, enable = s1_fire)
2771d8f4dcbSJay  val s2_double_line  = RegEnable(next = s1_double_line, enable = s1_fire)
2781d8f4dcbSJay  val s2_hit          = RegEnable(next = s1_hit   , enable = s1_fire)
2791d8f4dcbSJay  val s2_port_hit     = RegEnable(next = s1_port_hit, enable = s1_fire)
2801d8f4dcbSJay  val s2_bank_miss    = RegEnable(next = s1_bank_miss, enable = s1_fire)
2811d8f4dcbSJay
2821d8f4dcbSJay  val sec_meet_vec = Wire(Vec(2, Bool()))
2831d8f4dcbSJay  val s2_fixed_hit_vec = VecInit((0 until 2).map(i => s2_port_hit(i) || sec_meet_vec(i)))
2841d8f4dcbSJay  val s2_fixed_hit = (s2_valid && s2_fixed_hit_vec(0) && s2_fixed_hit_vec(1) && s2_double_line) || (s2_valid && s2_fixed_hit_vec(0) && !s2_double_line)
2851d8f4dcbSJay
2861d8f4dcbSJay  //replacement
2871d8f4dcbSJay  val s2_waymask      = RegEnable(next = s1_victim_oh, enable = s1_fire)
2881d8f4dcbSJay  val s2_victim_coh   = RegEnable(next = s1_victim_coh, enable = s1_fire)
289*2a25dbb4SJay//  val s2_victim_tag   = RegEnable(next = s1_victim_tag, enable = s1_fire)
290*2a25dbb4SJay//  val s2_victim_data  = RegEnable(next = s1_victim_data,  enable = s1_fire)
291*2a25dbb4SJay//  val s2_need_replace = RegEnable(next = s1_need_replace,  enable = s1_fire)
292*2a25dbb4SJay//  val s2_has_replace  = s2_need_replace.asUInt.orR
2931d8f4dcbSJay
294*2a25dbb4SJay  /** exception and pmp logic **/
2951d8f4dcbSJay  //exception information
2961d8f4dcbSJay  val s2_except_pf = RegEnable(next = VecInit(tlbExcpPF), enable = s1_fire)
2971d8f4dcbSJay  val s2_except_af = VecInit(RegEnable(next = VecInit(tlbExcpAF), enable = s1_fire).zip(pmpExcpAF).map(a => a._1 || DataHoldBypass(a._2, RegNext(s1_fire)).asBool))
2981d8f4dcbSJay  val s2_except    = VecInit((0 until 2).map{i => s2_except_pf(i) || s2_except_af(i)})
2991d8f4dcbSJay  val s2_has_except = s2_valid && (s2_except_af.reduce(_||_) || s2_except_pf.reduce(_||_))
3001d8f4dcbSJay  //MMIO
3011d8f4dcbSJay  val s2_mmio      = DataHoldBypass(io.pmp(0).resp.mmio && !s2_except_af(0) && !s2_except_pf(0), RegNext(s1_fire)).asBool()
3021d8f4dcbSJay
3031d8f4dcbSJay  io.pmp.zipWithIndex.map { case (p, i) =>
3041d8f4dcbSJay    p.req.valid := s2_fire
3051d8f4dcbSJay    p.req.bits.addr := s2_req_paddr(i)
3061d8f4dcbSJay    p.req.bits.size := 3.U // TODO
3071d8f4dcbSJay    p.req.bits.cmd := TlbCmd.exec
3081d8f4dcbSJay  }
3091d8f4dcbSJay
3101d8f4dcbSJay  /*** cacheline miss logic ***/
3111d8f4dcbSJay  val wait_idle :: wait_queue_ready :: wait_send_req  :: wait_two_resp :: wait_0_resp :: wait_1_resp :: wait_one_resp ::wait_finish :: Nil = Enum(8)
3121d8f4dcbSJay  val wait_state = RegInit(wait_idle)
3131d8f4dcbSJay
3141d8f4dcbSJay  val port_miss_fix  = VecInit(Seq(fromMSHR(0).fire() && !s2_port_hit(0),   fromMSHR(1).fire() && s2_double_line && !s2_port_hit(1) ))
3151d8f4dcbSJay
3161d8f4dcbSJay  class MissSlot(implicit p: Parameters) extends  XSBundle with HasICacheParameters {
3171d8f4dcbSJay    val m_vSetIdx   = UInt(idxBits.W)
3181d8f4dcbSJay    val m_pTag      = UInt(tagBits.W)
3191d8f4dcbSJay    val m_data      = UInt(blockBits.W)
3201d8f4dcbSJay  }
3211d8f4dcbSJay
3221d8f4dcbSJay  val missSlot    = Seq.fill(2)(RegInit(0.U.asTypeOf(new MissSlot)))
3231d8f4dcbSJay  val m_invalid :: m_valid :: m_refilled :: m_flushed :: m_wait_sec_miss :: m_check_final ::Nil = Enum(6)
3241d8f4dcbSJay  val missStateQueue = RegInit(VecInit(Seq.fill(2)(m_invalid)) )
3251d8f4dcbSJay  val reservedRefillData = Wire(Vec(2, UInt(blockBits.W)))
3261d8f4dcbSJay
3271d8f4dcbSJay  s2_miss_available :=  VecInit(missStateQueue.map(entry => entry === m_invalid  || entry === m_wait_sec_miss)).reduce(_&&_)
3281d8f4dcbSJay
3291d8f4dcbSJay  val fix_sec_miss     = Wire(Vec(4, Bool()))
3301d8f4dcbSJay  val sec_meet_0_miss = fix_sec_miss(0) || fix_sec_miss(2)
3311d8f4dcbSJay  val sec_meet_1_miss = fix_sec_miss(1) || fix_sec_miss(3)
3321d8f4dcbSJay  sec_meet_vec := VecInit(Seq(sec_meet_0_miss,sec_meet_1_miss ))
3331d8f4dcbSJay
3341d8f4dcbSJay  //only raise at the first cycle of s2_valid
3351d8f4dcbSJay  val  only_0_miss      = RegNext(s1_fire) && !s2_hit && !s2_double_line && !s2_has_except && !sec_meet_0_miss && !s2_mmio
3361d8f4dcbSJay  val  only_0_hit       = RegNext(s1_fire) && s2_hit && !s2_double_line && !s2_mmio
3371d8f4dcbSJay  val  hit_0_hit_1      = RegNext(s1_fire) && s2_hit && s2_double_line && !s2_mmio
3381d8f4dcbSJay  val  hit_0_miss_1     = RegNext(s1_fire) && !s2_port_hit(1) && !sec_meet_1_miss && (s2_port_hit(0) || sec_meet_0_miss) && s2_double_line  && !s2_has_except && !s2_mmio
3391d8f4dcbSJay  val  miss_0_hit_1     = RegNext(s1_fire) && !s2_port_hit(0) && !sec_meet_0_miss && (s2_port_hit(1) || sec_meet_1_miss) && s2_double_line  && !s2_has_except && !s2_mmio
3401d8f4dcbSJay  val  miss_0_miss_1    = RegNext(s1_fire) && !s2_port_hit(0) && !s2_port_hit(1) && !sec_meet_0_miss && !sec_meet_1_miss && s2_double_line  && !s2_has_except && !s2_mmio
3411d8f4dcbSJay
3421d8f4dcbSJay  val  hit_0_except_1   = RegNext(s1_fire) && s2_double_line &&  !s2_except(0) && s2_except(1)  &&  s2_port_hit(0)
3431d8f4dcbSJay  val  miss_0_except_1  = RegNext(s1_fire) && s2_double_line &&  !s2_except(0) && s2_except(1)  && !s2_port_hit(0)
3441d8f4dcbSJay  val  except_0         = RegNext(s1_fire) && s2_except(0)
3451d8f4dcbSJay
3461d8f4dcbSJay  def holdReleaseLatch(valid: Bool, release: Bool, flush: Bool): Bool ={
3471d8f4dcbSJay    val bit = RegInit(false.B)
3481d8f4dcbSJay    when(flush)                   { bit := false.B  }
3491d8f4dcbSJay      .elsewhen(valid && !release)  { bit := true.B  }
3501d8f4dcbSJay      .elsewhen(release)            { bit := false.B}
3511d8f4dcbSJay    bit || valid
3521d8f4dcbSJay  }
3531d8f4dcbSJay
3541d8f4dcbSJay  val  miss_0_hit_1_latch     =   holdReleaseLatch(valid = miss_0_hit_1,    release = s2_fire,      flush = false.B)
3551d8f4dcbSJay  val  miss_0_miss_1_latch    =   holdReleaseLatch(valid = miss_0_miss_1,   release = s2_fire,      flush = false.B)
3561d8f4dcbSJay  val  only_0_miss_latch      =   holdReleaseLatch(valid = only_0_miss,     release = s2_fire,      flush = false.B)
3571d8f4dcbSJay  val  hit_0_miss_1_latch     =   holdReleaseLatch(valid = hit_0_miss_1,    release = s2_fire,      flush = false.B)
3581d8f4dcbSJay
3591d8f4dcbSJay  val  miss_0_except_1_latch  =   holdReleaseLatch(valid = miss_0_except_1, release = s2_fire,      flush = false.B)
3601d8f4dcbSJay  val  except_0_latch          =   holdReleaseLatch(valid = except_0,    release = s2_fire,      flush = false.B)
3611d8f4dcbSJay  val  hit_0_except_1_latch         =    holdReleaseLatch(valid = hit_0_except_1,    release = s2_fire,      flush = false.B)
3621d8f4dcbSJay
3631d8f4dcbSJay  val only_0_hit_latch        = holdReleaseLatch(valid = only_0_hit,   release = s2_fire,      flush = false.B)
3641d8f4dcbSJay  val hit_0_hit_1_latch        = holdReleaseLatch(valid = hit_0_hit_1,   release = s2_fire,      flush = false.B)
3651d8f4dcbSJay
3661d8f4dcbSJay
3671d8f4dcbSJay  def waitSecondComeIn(missState: UInt): Bool = (missState === m_wait_sec_miss)
3681d8f4dcbSJay
3691d8f4dcbSJay  // deal with secondary miss when s1 enter f2
3701d8f4dcbSJay  def getMissSituat(slotNum : Int, missNum : Int ) :Bool =  {
3711d8f4dcbSJay    RegNext(s1_fire) && (missSlot(slotNum).m_vSetIdx === s2_req_vsetIdx(missNum)) && (missSlot(slotNum).m_pTag  === s2_req_ptags(missNum)) && !s2_port_hit(missNum)  && waitSecondComeIn(missStateQueue(slotNum)) && !s2_mmio
3721d8f4dcbSJay  }
3731d8f4dcbSJay
3741d8f4dcbSJay  val miss_0_s2_0 =   getMissSituat(slotNum = 0, missNum = 0)
3751d8f4dcbSJay  val miss_0_s2_1 =   getMissSituat(slotNum = 0, missNum = 1)
3761d8f4dcbSJay  val miss_1_s2_0 =   getMissSituat(slotNum = 1, missNum = 0)
3771d8f4dcbSJay  val miss_1_s2_1 =   getMissSituat(slotNum = 1, missNum = 1)
3781d8f4dcbSJay
3791d8f4dcbSJay  val miss_0_s2_0_latch =   holdReleaseLatch(valid = miss_0_s2_0,    release = s2_fire,      flush = false.B)
3801d8f4dcbSJay  val miss_0_s2_1_latch =   holdReleaseLatch(valid = miss_0_s2_1,    release = s2_fire,      flush = false.B)
3811d8f4dcbSJay  val miss_1_s2_0_latch =   holdReleaseLatch(valid = miss_1_s2_0,    release = s2_fire,      flush = false.B)
3821d8f4dcbSJay  val miss_1_s2_1_latch =   holdReleaseLatch(valid = miss_1_s2_1,    release = s2_fire,      flush = false.B)
3831d8f4dcbSJay
3841d8f4dcbSJay
3851d8f4dcbSJay  val slot_0_solve = fix_sec_miss(0) || fix_sec_miss(1)
3861d8f4dcbSJay  val slot_1_solve = fix_sec_miss(2) || fix_sec_miss(3)
3871d8f4dcbSJay  val slot_slove   = VecInit(Seq(slot_0_solve, slot_1_solve))
3881d8f4dcbSJay
3891d8f4dcbSJay  fix_sec_miss   := VecInit(Seq(miss_0_s2_0_latch, miss_0_s2_1_latch, miss_1_s2_0_latch, miss_1_s2_1_latch))
3901d8f4dcbSJay
3911d8f4dcbSJay  reservedRefillData(0) := DataHoldBypass(data = missSlot(0).m_data, valid = miss_0_s2_0 || miss_0_s2_1)
3921d8f4dcbSJay  reservedRefillData(1) := DataHoldBypass(data = missSlot(1).m_data, valid = miss_1_s2_0 || miss_1_s2_1)
3931d8f4dcbSJay
3941d8f4dcbSJay  switch(wait_state){
3951d8f4dcbSJay    is(wait_idle){
3961d8f4dcbSJay      when(miss_0_except_1_latch){
3971d8f4dcbSJay        wait_state :=  Mux(toMSHR(0).ready, wait_queue_ready ,wait_idle )
3981d8f4dcbSJay      }.elsewhen( only_0_miss_latch  || miss_0_hit_1_latch){
3991d8f4dcbSJay        wait_state :=  Mux(toMSHR(0).ready, wait_queue_ready ,wait_idle )
4001d8f4dcbSJay      }.elsewhen(hit_0_miss_1_latch){
4011d8f4dcbSJay        wait_state :=  Mux(toMSHR(1).ready, wait_queue_ready ,wait_idle )
4021d8f4dcbSJay      }.elsewhen( miss_0_miss_1_latch ){
4031d8f4dcbSJay        wait_state := Mux(toMSHR(0).ready && toMSHR(1).ready, wait_queue_ready ,wait_idle)
4041d8f4dcbSJay      }
4051d8f4dcbSJay    }
4061d8f4dcbSJay
4071d8f4dcbSJay    is(wait_queue_ready){
4081d8f4dcbSJay      wait_state := wait_send_req
4091d8f4dcbSJay    }
4101d8f4dcbSJay
4111d8f4dcbSJay    is(wait_send_req) {
4121d8f4dcbSJay      when(miss_0_except_1_latch || only_0_miss_latch || hit_0_miss_1_latch || miss_0_hit_1_latch){
4131d8f4dcbSJay        wait_state :=  wait_one_resp
4141d8f4dcbSJay      }.elsewhen( miss_0_miss_1_latch ){
4151d8f4dcbSJay        wait_state := wait_two_resp
4161d8f4dcbSJay      }
4171d8f4dcbSJay    }
4181d8f4dcbSJay
4191d8f4dcbSJay    is(wait_one_resp) {
4201d8f4dcbSJay      when( (miss_0_except_1_latch ||only_0_miss_latch || miss_0_hit_1_latch) && fromMSHR(0).fire()){
4211d8f4dcbSJay        wait_state := wait_finish
4221d8f4dcbSJay      }.elsewhen( hit_0_miss_1_latch && fromMSHR(1).fire()){
4231d8f4dcbSJay        wait_state := wait_finish
4241d8f4dcbSJay      }
4251d8f4dcbSJay    }
4261d8f4dcbSJay
4271d8f4dcbSJay    is(wait_two_resp) {
4281d8f4dcbSJay      when(fromMSHR(0).fire() && fromMSHR(1).fire()){
4291d8f4dcbSJay        wait_state := wait_finish
4301d8f4dcbSJay      }.elsewhen( !fromMSHR(0).fire() && fromMSHR(1).fire() ){
4311d8f4dcbSJay        wait_state := wait_0_resp
4321d8f4dcbSJay      }.elsewhen(fromMSHR(0).fire() && !fromMSHR(1).fire()){
4331d8f4dcbSJay        wait_state := wait_1_resp
4341d8f4dcbSJay      }
4351d8f4dcbSJay    }
4361d8f4dcbSJay
4371d8f4dcbSJay    is(wait_0_resp) {
4381d8f4dcbSJay      when(fromMSHR(0).fire()){
4391d8f4dcbSJay        wait_state := wait_finish
4401d8f4dcbSJay      }
4411d8f4dcbSJay    }
4421d8f4dcbSJay
4431d8f4dcbSJay    is(wait_1_resp) {
4441d8f4dcbSJay      when(fromMSHR(1).fire()){
4451d8f4dcbSJay        wait_state := wait_finish
4461d8f4dcbSJay      }
4471d8f4dcbSJay    }
4481d8f4dcbSJay
449*2a25dbb4SJay    is(wait_finish) {when(s2_fire) {wait_state := wait_idle }
4501d8f4dcbSJay    }
4511d8f4dcbSJay  }
4521d8f4dcbSJay
4531d8f4dcbSJay
4541d8f4dcbSJay  (0 until 2).map { i =>
4551d8f4dcbSJay    if(i == 1) toMSHR(i).valid   := (hit_0_miss_1_latch || miss_0_miss_1_latch) && wait_state === wait_queue_ready && !s2_mmio
4561d8f4dcbSJay        else     toMSHR(i).valid := (only_0_miss_latch || miss_0_hit_1_latch || miss_0_miss_1_latch || miss_0_except_1_latch) && wait_state === wait_queue_ready && !s2_mmio
4571d8f4dcbSJay    toMSHR(i).bits.paddr    := s2_req_paddr(i)
4581d8f4dcbSJay    toMSHR(i).bits.vaddr    := s2_req_vaddr(i)
4591d8f4dcbSJay    toMSHR(i).bits.waymask  := s2_waymask(i)
4601d8f4dcbSJay    toMSHR(i).bits.coh      := s2_victim_coh(i)
4611d8f4dcbSJay
4621d8f4dcbSJay
4631d8f4dcbSJay    when(toMSHR(i).fire() && missStateQueue(i) === m_invalid){
4641d8f4dcbSJay      missStateQueue(i)     := m_valid
4651d8f4dcbSJay      missSlot(i).m_vSetIdx := s2_req_vsetIdx(i)
4661d8f4dcbSJay      missSlot(i).m_pTag    := get_phy_tag(s2_req_paddr(i))
4671d8f4dcbSJay    }
4681d8f4dcbSJay
4691d8f4dcbSJay    when(fromMSHR(i).fire() && missStateQueue(i) === m_valid ){
4701d8f4dcbSJay      missStateQueue(i)     := m_refilled
4711d8f4dcbSJay      missSlot(i).m_data    := fromMSHR(i).bits.data
4721d8f4dcbSJay    }
4731d8f4dcbSJay
4741d8f4dcbSJay
4751d8f4dcbSJay    when(s2_fire && missStateQueue(i) === m_refilled){
4761d8f4dcbSJay      missStateQueue(i)     := m_wait_sec_miss
4771d8f4dcbSJay    }
4781d8f4dcbSJay
4791d8f4dcbSJay    //only the first cycle to check whether meet the secondary miss
4801d8f4dcbSJay    when(missStateQueue(i) === m_wait_sec_miss){
4811d8f4dcbSJay      //the seondary req has been fix by this slot and another also hit || the secondary req for other cacheline and hit
4821d8f4dcbSJay      when((slot_slove(i) && s2_fire) || (!slot_slove(i) && s2_fire) ) {
4831d8f4dcbSJay        missStateQueue(i)     := m_invalid
4841d8f4dcbSJay      }
4851d8f4dcbSJay      //the seondary req has been fix by this slot but another miss/f3 not ready || the seondary req for other cacheline and miss
4861d8f4dcbSJay      .elsewhen((slot_slove(i) && !s2_fire && s2_valid) ||  (s2_valid && !slot_slove(i) && !s2_fire) ){
4871d8f4dcbSJay        missStateQueue(i)     := m_check_final
4881d8f4dcbSJay      }
4891d8f4dcbSJay    }
4901d8f4dcbSJay
4911d8f4dcbSJay    when(missStateQueue(i) === m_check_final && toMSHR(i).fire()){
4921d8f4dcbSJay      missStateQueue(i)     :=  m_valid
4931d8f4dcbSJay      missSlot(i).m_vSetIdx := s2_req_vsetIdx(i)
4941d8f4dcbSJay      missSlot(i).m_pTag    := get_phy_tag(s2_req_paddr(i))
4951d8f4dcbSJay    }.elsewhen(missStateQueue(i) === m_check_final) {
4961d8f4dcbSJay      missStateQueue(i)     :=  m_invalid
4971d8f4dcbSJay    }
4981d8f4dcbSJay  }
4991d8f4dcbSJay
5001d8f4dcbSJay
501*2a25dbb4SJay//   val release_idle  :: release_wait_fire ::Nil = Enum(2)
502*2a25dbb4SJay//   val release_state = RegInit(VecInit(Seq.fill(2)(release_idle)) )
503*2a25dbb4SJay//   val s2_need_release =  VecInit((0 until PortNumber).map(i =>s2_valid && s2_need_replace(i) && !s2_mmio && !s2_except_af(i) && !s2_except_pf(i)))
504*2a25dbb4SJay//
505*2a25dbb4SJay//   val toRealseUnit = io.toReleaseUnit
5061d8f4dcbSJay
5071d8f4dcbSJay
508*2a25dbb4SJay//  (0 until 2).map{ i =>
509*2a25dbb4SJay//    switch(release_state(i)){
510*2a25dbb4SJay//     is(release_idle){
511*2a25dbb4SJay//       when(s2_need_release(i)){
512*2a25dbb4SJay//         release_state(i) := Mux(toRealseUnit(i).fire() , release_wait_fire ,release_idle )
513*2a25dbb4SJay//       }
514*2a25dbb4SJay//     }
515*2a25dbb4SJay//
516*2a25dbb4SJay//     is(release_wait_fire){
517*2a25dbb4SJay//       when(s2_fire){ release_state(i) := release_idle}
518*2a25dbb4SJay//     }
519*2a25dbb4SJay//   }
5201d8f4dcbSJay
521*2a25dbb4SJay//    toRealseUnit(i).valid          := s2_valid && s2_need_release(i) && (release_state(i) === release_idle)
522*2a25dbb4SJay//    toRealseUnit(i).bits.addr      := get_block_addr(Cat(s2_victim_tag(i), get_untag(s2_req_vaddr(i))) )
523*2a25dbb4SJay//    toRealseUnit(i).bits.param     := s2_victim_coh(i).onCacheControl(M_FLUSH)._2
524*2a25dbb4SJay//    toRealseUnit(i).bits.voluntary := true.B
525*2a25dbb4SJay//    toRealseUnit(i).bits.hasData   := s2_victim_coh(i) === ClientStates.Dirty
526*2a25dbb4SJay//    toRealseUnit(i).bits.dirty     := s2_victim_coh(i) === ClientStates.Dirty
527*2a25dbb4SJay//    toRealseUnit(i).bits.data      := s2_victim_data(i)
528*2a25dbb4SJay//    toRealseUnit(i).bits.waymask   := s2_waymask(i)
529*2a25dbb4SJay//    toRealseUnit(i).bits.vidx      := s2_req_vsetIdx(i)
530*2a25dbb4SJay//  }
5311d8f4dcbSJay
532*2a25dbb4SJay//  (0 until PortNumber).map{ i =>
533*2a25dbb4SJay//    io.victimInfor.s2(i).valid := s2_valid && s2_need_release(i)
534*2a25dbb4SJay//    io.victimInfor.s2(i).ptag  := s2_victim_tag(i)
535*2a25dbb4SJay//    io.victimInfor.s2(i).vidx  := get_idx(s2_req_vaddr(i))
536*2a25dbb4SJay//  }
537*2a25dbb4SJay//
538*2a25dbb4SJay//  (0 until PortNumber).map{ i =>
539*2a25dbb4SJay//    io.setInfor.s2(i).valid := s2_bank_miss(i) && s2_valid
540*2a25dbb4SJay//    io.setInfor.s2(i).vidx  := s1_req_vsetIdx(i)
541*2a25dbb4SJay//  }
5421d8f4dcbSJay
5431d8f4dcbSJay  val miss_all_fix       =  wait_state === wait_finish
544*2a25dbb4SJay//  val release_all_fix    =  VecInit((0 until PortNumber).map(i => !s2_need_release(i) || release_state(i) === release_wait_fire))
545*2a25dbb4SJay  s2_fetch_finish        := ((s2_valid && s2_fixed_hit) || miss_all_fix || hit_0_except_1_latch || except_0_latch || s2_mmio) //&& release_all_fix.reduce(_&&_)
5461d8f4dcbSJay
5471d8f4dcbSJay  XSPerfAccumulate("ifu_bubble_s2_miss",    s2_valid && !s2_fetch_finish )
5481d8f4dcbSJay
5491d8f4dcbSJay  (touch_ways zip touch_sets).zipWithIndex.map{ case((t_w,t_s), i) =>
5501d8f4dcbSJay    t_s(0)         := s1_req_vsetIdx(i)
5511d8f4dcbSJay    t_w(0).valid   := s1_port_hit(i)
5521d8f4dcbSJay    t_w(0).bits    := OHToUInt(s1_tag_match_vec(i))
5531d8f4dcbSJay
5541d8f4dcbSJay    t_s(1)         := s2_req_vsetIdx(i)
5551d8f4dcbSJay    t_w(1).valid   := s2_valid && !s2_port_hit(i)
5561d8f4dcbSJay    t_w(1).bits    := OHToUInt(s2_waymask(i))
5571d8f4dcbSJay  }
5581d8f4dcbSJay
5591d8f4dcbSJay  val s2_hit_datas    = RegEnable(next = s1_hit_data, enable = s1_fire)
5601d8f4dcbSJay  val s2_datas        = Wire(Vec(2, UInt(blockBits.W)))
5611d8f4dcbSJay
5621d8f4dcbSJay  s2_datas.zipWithIndex.map{case(bank,i) =>
5631d8f4dcbSJay    if(i == 0) bank := Mux(s2_port_hit(i), s2_hit_datas(i),Mux(miss_0_s2_0_latch,reservedRefillData(0), Mux(miss_1_s2_0_latch,reservedRefillData(1), missSlot(0).m_data)))
5641d8f4dcbSJay    else    bank := Mux(s2_port_hit(i), s2_hit_datas(i),Mux(miss_0_s2_1_latch,reservedRefillData(0), Mux(miss_1_s2_1_latch,reservedRefillData(1), missSlot(1).m_data)))
5651d8f4dcbSJay  }
5661d8f4dcbSJay
5671d8f4dcbSJay
5681d8f4dcbSJay  (0 until PortNumber).map{ i =>
5691d8f4dcbSJay    if(i ==0) toIFU(i).valid          := s2_fire
5701d8f4dcbSJay       else   toIFU(i).valid          := s2_fire && s2_double_line
5711d8f4dcbSJay    toIFU(i).bits.readData  := s2_datas(i)
5721d8f4dcbSJay    toIFU(i).bits.paddr     := s2_req_paddr(i)
5731d8f4dcbSJay    toIFU(i).bits.vaddr     := s2_req_vaddr(i)
5741d8f4dcbSJay    toIFU(i).bits.tlbExcp.pageFault     := s2_except_pf(i)
5751d8f4dcbSJay    toIFU(i).bits.tlbExcp.accessFault   := s2_except_af(i)
5761d8f4dcbSJay    toIFU(i).bits.tlbExcp.mmio          := s2_mmio
5771d8f4dcbSJay  }
5781d8f4dcbSJay
5791d8f4dcbSJay  io.perfInfo.only_0_hit    := only_0_miss_latch
5801d8f4dcbSJay  io.perfInfo.only_0_miss   := only_0_miss_latch
5811d8f4dcbSJay  io.perfInfo.hit_0_hit_1   := hit_0_hit_1_latch
5821d8f4dcbSJay  io.perfInfo.hit_0_miss_1  := hit_0_miss_1_latch
5831d8f4dcbSJay  io.perfInfo.miss_0_hit_1  := miss_0_hit_1_latch
5841d8f4dcbSJay  io.perfInfo.miss_0_miss_1 := miss_0_miss_1_latch
5851d8f4dcbSJay  io.perfInfo.bank_hit(0)   := only_0_miss_latch  || hit_0_hit_1_latch || hit_0_miss_1_latch || hit_0_except_1_latch
5861d8f4dcbSJay  io.perfInfo.bank_hit(1)   := miss_0_hit_1_latch || hit_0_hit_1_latch
5871d8f4dcbSJay  io.perfInfo.hit           := hit_0_hit_1_latch
5881d8f4dcbSJay}
589