xref: /XiangShan/src/main/scala/xiangshan/mem/lsqueue/LoadQueue.scala (revision d63f82787646eab909e47aed5af5d320c59b1dbc)
1package xiangshan.mem
2
3import chisel3._
4import chisel3.util._
5import freechips.rocketchip.tile.HasFPUParameters
6import utils._
7import xiangshan._
8import xiangshan.cache._
9import xiangshan.cache.{DCacheLineIO, DCacheWordIO, MemoryOpConstants, TlbRequestIO}
10import xiangshan.backend.LSUOpType
11import xiangshan.mem._
12import xiangshan.backend.roq.RoqPtr
13import xiangshan.backend.fu.HasExceptionNO
14
15
16class LqPtr extends CircularQueuePtr(LqPtr.LoadQueueSize) { }
17
18object LqPtr extends HasXSParameter {
19  def apply(f: Bool, v: UInt): LqPtr = {
20    val ptr = Wire(new LqPtr)
21    ptr.flag := f
22    ptr.value := v
23    ptr
24  }
25}
26
27trait HasLoadHelper { this: XSModule =>
28  def rdataHelper(uop: MicroOp, rdata: UInt): UInt = {
29    val fpWen = uop.ctrl.fpWen
30    LookupTree(uop.ctrl.fuOpType, List(
31      LSUOpType.lb   -> SignExt(rdata(7, 0) , XLEN),
32      LSUOpType.lh   -> SignExt(rdata(15, 0), XLEN),
33      LSUOpType.lw   -> Mux(fpWen, rdata, SignExt(rdata(31, 0), XLEN)),
34      LSUOpType.ld   -> Mux(fpWen, rdata, SignExt(rdata(63, 0), XLEN)),
35      LSUOpType.lbu  -> ZeroExt(rdata(7, 0) , XLEN),
36      LSUOpType.lhu  -> ZeroExt(rdata(15, 0), XLEN),
37      LSUOpType.lwu  -> ZeroExt(rdata(31, 0), XLEN),
38    ))
39  }
40
41  def fpRdataHelper(uop: MicroOp, rdata: UInt): UInt = {
42    LookupTree(uop.ctrl.fuOpType, List(
43      LSUOpType.lw   -> recode(rdata(31, 0), S),
44      LSUOpType.ld   -> recode(rdata(63, 0), D)
45    ))
46  }
47}
48
49class LqEnqIO extends XSBundle {
50  val canAccept = Output(Bool())
51  val sqCanAccept = Input(Bool())
52  val needAlloc = Vec(RenameWidth, Input(Bool()))
53  val req = Vec(RenameWidth, Flipped(ValidIO(new MicroOp)))
54  val resp = Vec(RenameWidth, Output(new LqPtr))
55}
56
57// Load Queue
58class LoadQueue extends XSModule
59  with HasDCacheParameters
60  with HasCircularQueuePtrHelper
61  with HasLoadHelper
62  with HasExceptionNO
63{
64  val io = IO(new Bundle() {
65    val enq = new LqEnqIO
66    val brqRedirect = Input(Valid(new Redirect))
67    val loadIn = Vec(LoadPipelineWidth, Flipped(Valid(new LsPipelineBundle)))
68    val storeIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle)))
69    val ldout = Vec(2, DecoupledIO(new ExuOutput)) // writeback int load
70    val load_s1 = Vec(LoadPipelineWidth, Flipped(new LoadForwardQueryIO))
71    val commits = Flipped(new RoqCommitIO)
72    val rollback = Output(Valid(new Redirect)) // replay now starts from load instead of store
73    val dcache = Flipped(ValidIO(new Refill))
74    val uncache = new DCacheWordIO
75    val roqDeqPtr = Input(new RoqPtr)
76    val exceptionAddr = new ExceptionAddrIO
77  })
78
79  val uop = Reg(Vec(LoadQueueSize, new MicroOp))
80  // val data = Reg(Vec(LoadQueueSize, new LsRoqEntry))
81  val dataModule = Module(new LoadQueueData(LoadQueueSize, wbNumRead = LoadPipelineWidth, wbNumWrite = LoadPipelineWidth))
82  dataModule.io := DontCare
83  val vaddrModule = Module(new AsyncDataModuleTemplate(UInt(VAddrBits.W), LoadQueueSize, numRead = 1, numWrite = LoadPipelineWidth))
84  vaddrModule.io := DontCare
85  val allocated = RegInit(VecInit(List.fill(LoadQueueSize)(false.B))) // lq entry has been allocated
86  val datavalid = RegInit(VecInit(List.fill(LoadQueueSize)(false.B))) // data is valid
87  val writebacked = RegInit(VecInit(List.fill(LoadQueueSize)(false.B))) // inst has been writebacked to CDB
88  val commited = Reg(Vec(LoadQueueSize, Bool())) // inst has been writebacked to CDB
89  val miss = Reg(Vec(LoadQueueSize, Bool())) // load inst missed, waiting for miss queue to accept miss request
90  // val listening = Reg(Vec(LoadQueueSize, Bool())) // waiting for refill result
91  val pending = Reg(Vec(LoadQueueSize, Bool())) // mmio pending: inst is an mmio inst, it will not be executed until it reachs the end of roq
92
93  val debug_mmio = Reg(Vec(LoadQueueSize, Bool())) // mmio: inst is an mmio inst
94
95  val enqPtrExt = RegInit(VecInit((0 until RenameWidth).map(_.U.asTypeOf(new LqPtr))))
96  val deqPtrExt = RegInit(0.U.asTypeOf(new LqPtr))
97  val validCounter = RegInit(0.U(log2Ceil(LoadQueueSize + 1).W))
98  val allowEnqueue = RegInit(true.B)
99
100  val enqPtr = enqPtrExt(0).value
101  val deqPtr = deqPtrExt.value
102  val sameFlag = enqPtrExt(0).flag === deqPtrExt.flag
103  val isEmpty = enqPtr === deqPtr && sameFlag
104  val isFull = enqPtr === deqPtr && !sameFlag
105  val allowIn = !isFull
106
107  val loadCommit = (0 until CommitWidth).map(i => io.commits.valid(i) && !io.commits.isWalk && io.commits.info(i).commitType === CommitType.LOAD)
108  val mcommitIdx = (0 until CommitWidth).map(i => io.commits.info(i).lqIdx.value)
109
110  val deqMask = UIntToMask(deqPtr, LoadQueueSize)
111  val enqMask = UIntToMask(enqPtr, LoadQueueSize)
112
113  /**
114    * Enqueue at dispatch
115    *
116    * Currently, LoadQueue only allows enqueue when #emptyEntries > RenameWidth(EnqWidth)
117    */
118  io.enq.canAccept := allowEnqueue
119
120  for (i <- 0 until RenameWidth) {
121    val offset = if (i == 0) 0.U else PopCount(io.enq.needAlloc.take(i))
122    val lqIdx = enqPtrExt(offset)
123    val index = lqIdx.value
124    when (io.enq.req(i).valid && io.enq.canAccept && io.enq.sqCanAccept && !io.brqRedirect.valid) {
125      uop(index) := io.enq.req(i).bits
126      allocated(index) := true.B
127      datavalid(index) := false.B
128      writebacked(index) := false.B
129      commited(index) := false.B
130      miss(index) := false.B
131      // listening(index) := false.B
132      pending(index) := false.B
133    }
134    io.enq.resp(i) := lqIdx
135  }
136  XSDebug(p"(ready, valid): ${io.enq.canAccept}, ${Binary(Cat(io.enq.req.map(_.valid)))}\n")
137
138  /**
139    * Writeback load from load units
140    *
141    * Most load instructions writeback to regfile at the same time.
142    * However,
143    *   (1) For an mmio instruction with exceptions, it writes back to ROB immediately.
144    *   (2) For an mmio instruction without exceptions, it does not write back.
145    * The mmio instruction will be sent to lower level when it reaches ROB's head.
146    * After uncache response, it will write back through arbiter with loadUnit.
147    *   (3) For cache misses, it is marked miss and sent to dcache later.
148    * After cache refills, it will write back through arbiter with loadUnit.
149    */
150  for (i <- 0 until LoadPipelineWidth) {
151    dataModule.io.wb.wen(i) := false.B
152    vaddrModule.io.wen(i) := false.B
153    when(io.loadIn(i).fire()) {
154      when(io.loadIn(i).bits.miss) {
155        XSInfo(io.loadIn(i).valid, "load miss write to lq idx %d pc 0x%x vaddr %x paddr %x data %x mask %x forwardData %x forwardMask: %x mmio %x\n",
156          io.loadIn(i).bits.uop.lqIdx.asUInt,
157          io.loadIn(i).bits.uop.cf.pc,
158          io.loadIn(i).bits.vaddr,
159          io.loadIn(i).bits.paddr,
160          io.loadIn(i).bits.data,
161          io.loadIn(i).bits.mask,
162          io.loadIn(i).bits.forwardData.asUInt,
163          io.loadIn(i).bits.forwardMask.asUInt,
164          io.loadIn(i).bits.mmio
165          )
166        }.otherwise {
167          XSInfo(io.loadIn(i).valid, "load hit write to cbd lqidx %d pc 0x%x vaddr %x paddr %x data %x mask %x forwardData %x forwardMask: %x mmio %x\n",
168          io.loadIn(i).bits.uop.lqIdx.asUInt,
169          io.loadIn(i).bits.uop.cf.pc,
170          io.loadIn(i).bits.vaddr,
171          io.loadIn(i).bits.paddr,
172          io.loadIn(i).bits.data,
173          io.loadIn(i).bits.mask,
174          io.loadIn(i).bits.forwardData.asUInt,
175          io.loadIn(i).bits.forwardMask.asUInt,
176          io.loadIn(i).bits.mmio
177          )
178        }
179        val loadWbIndex = io.loadIn(i).bits.uop.lqIdx.value
180        datavalid(loadWbIndex) := !io.loadIn(i).bits.miss && !io.loadIn(i).bits.mmio
181        writebacked(loadWbIndex) := !io.loadIn(i).bits.miss && !io.loadIn(i).bits.mmio
182
183        val loadWbData = Wire(new LQDataEntry)
184        loadWbData.paddr := io.loadIn(i).bits.paddr
185        loadWbData.mask := io.loadIn(i).bits.mask
186        loadWbData.data := io.loadIn(i).bits.data // fwd data
187        loadWbData.fwdMask := io.loadIn(i).bits.forwardMask
188        dataModule.io.wbWrite(i, loadWbIndex, loadWbData)
189        dataModule.io.wb.wen(i) := true.B
190
191        vaddrModule.io.waddr(i) := loadWbIndex
192        vaddrModule.io.wdata(i) := io.loadIn(i).bits.vaddr
193        vaddrModule.io.wen(i) := true.B
194
195        debug_mmio(loadWbIndex) := io.loadIn(i).bits.mmio
196
197        val dcacheMissed = io.loadIn(i).bits.miss && !io.loadIn(i).bits.mmio
198        miss(loadWbIndex) := dcacheMissed
199        pending(loadWbIndex) := io.loadIn(i).bits.mmio
200        uop(loadWbIndex).debugInfo.issueTime := io.loadIn(i).bits.uop.debugInfo.issueTime
201      }
202    }
203
204  /**
205    * Cache miss request
206    *
207    * (1) writeback: miss
208    * (2) send to dcache: listing
209    * (3) dcache response: datavalid
210    * (4) writeback to ROB: writeback
211    */
212  // val inflightReqs = RegInit(VecInit(Seq.fill(cfg.nLoadMissEntries)(0.U.asTypeOf(new InflightBlockInfo))))
213  // val inflightReqFull = inflightReqs.map(req => req.valid).reduce(_&&_)
214  // val reqBlockIndex = PriorityEncoder(~VecInit(inflightReqs.map(req => req.valid)).asUInt)
215
216  // val missRefillSelVec = VecInit(
217  //   (0 until LoadQueueSize).map{ i =>
218  //     val inflight = inflightReqs.map(req => req.valid && req.block_addr === get_block_addr(dataModule.io.rdata(i).paddr)).reduce(_||_)
219  //     allocated(i) && miss(i) && !inflight
220  //   })
221
222  // val missRefillSel = getFirstOne(missRefillSelVec, deqMask)
223  // val missRefillBlockAddr = get_block_addr(dataModule.io.rdata(missRefillSel).paddr)
224  // io.dcache.req.valid := missRefillSelVec.asUInt.orR
225  // io.dcache.req.bits.cmd := MemoryOpConstants.M_XRD
226  // io.dcache.req.bits.addr := missRefillBlockAddr
227  // io.dcache.req.bits.data := DontCare
228  // io.dcache.req.bits.mask := DontCare
229
230  // io.dcache.req.bits.meta.id       := DontCare
231  // io.dcache.req.bits.meta.vaddr    := DontCare // dataModule.io.rdata(missRefillSel).vaddr
232  // io.dcache.req.bits.meta.paddr    := missRefillBlockAddr
233  // io.dcache.req.bits.meta.uop      := uop(missRefillSel)
234  // io.dcache.req.bits.meta.mmio     := false.B // dataModule.io.rdata(missRefillSel).mmio
235  // io.dcache.req.bits.meta.tlb_miss := false.B
236  // io.dcache.req.bits.meta.mask     := DontCare
237  // io.dcache.req.bits.meta.replay   := false.B
238
239  // assert(!(dataModule.io.rdata(missRefillSel).mmio && io.dcache.req.valid))
240
241  // when(io.dcache.req.fire()) {
242  //   miss(missRefillSel) := false.B
243    // listening(missRefillSel) := true.B
244
245    // mark this block as inflight
246  //   inflightReqs(reqBlockIndex).valid := true.B
247  //   inflightReqs(reqBlockIndex).block_addr := missRefillBlockAddr
248  //   assert(!inflightReqs(reqBlockIndex).valid)
249  // }
250
251  // when(io.dcache.resp.fire()) {
252  //   val inflight = inflightReqs.map(req => req.valid && req.block_addr === get_block_addr(io.dcache.resp.bits.meta.paddr)).reduce(_||_)
253  //   assert(inflight)
254  //   for (i <- 0 until cfg.nLoadMissEntries) {
255  //     when (inflightReqs(i).valid && inflightReqs(i).block_addr === get_block_addr(io.dcache.resp.bits.meta.paddr)) {
256  //       inflightReqs(i).valid := false.B
257  //     }
258  //   }
259  // }
260
261
262  // when(io.dcache.req.fire()){
263  //   XSDebug("miss req: pc:0x%x roqIdx:%d lqIdx:%d (p)addr:0x%x vaddr:0x%x\n",
264  //     io.dcache.req.bits.meta.uop.cf.pc, io.dcache.req.bits.meta.uop.roqIdx.asUInt, io.dcache.req.bits.meta.uop.lqIdx.asUInt,
265  //     io.dcache.req.bits.addr, io.dcache.req.bits.meta.vaddr
266  //   )
267  // }
268
269  when(io.dcache.valid) {
270    XSDebug("miss resp: paddr:0x%x data %x\n", io.dcache.bits.addr, io.dcache.bits.data)
271  }
272
273  // Refill 64 bit in a cycle
274  // Refill data comes back from io.dcache.resp
275  dataModule.io.refill.valid := io.dcache.valid
276  dataModule.io.refill.paddr := io.dcache.bits.addr
277  dataModule.io.refill.data := io.dcache.bits.data
278
279  (0 until LoadQueueSize).map(i => {
280    dataModule.io.refill.refillMask(i) := allocated(i) && miss(i)
281    when(dataModule.io.refill.valid && dataModule.io.refill.refillMask(i) && dataModule.io.refill.matchMask(i)) {
282      datavalid(i) := true.B
283      miss(i) := false.B
284    }
285  })
286
287  // Writeback up to 2 missed load insts to CDB
288  //
289  // Pick 2 missed load (data refilled), write them back to cdb
290  // 2 refilled load will be selected from even/odd entry, separately
291
292  // Stage 0
293  // Generate writeback indexes
294  val loadWbSelVec = VecInit((0 until LoadQueueSize).map(i => {
295    allocated(i) && !writebacked(i) && datavalid(i)
296  })).asUInt() // use uint instead vec to reduce verilog lines
297  val loadEvenSelVec = VecInit((0 until LoadQueueSize/2).map(i => {loadWbSelVec(2*i)}))
298  val loadOddSelVec = VecInit((0 until LoadQueueSize/2).map(i => {loadWbSelVec(2*i+1)}))
299  val evenDeqMask = VecInit((0 until LoadQueueSize/2).map(i => {deqMask(2*i)})).asUInt
300  val oddDeqMask = VecInit((0 until LoadQueueSize/2).map(i => {deqMask(2*i+1)})).asUInt
301
302  val loadWbSelGen = Wire(Vec(LoadPipelineWidth, UInt(log2Up(LoadQueueSize).W)))
303  val loadWbSelVGen = Wire(Vec(LoadPipelineWidth, Bool()))
304  loadWbSelGen(0) := Cat(getFirstOne(loadEvenSelVec, evenDeqMask), 0.U(1.W))
305  loadWbSelVGen(0):= loadEvenSelVec.asUInt.orR
306  loadWbSelGen(1) := Cat(getFirstOne(loadOddSelVec, oddDeqMask), 1.U(1.W))
307  loadWbSelVGen(1) := loadOddSelVec.asUInt.orR
308
309  val loadWbSel = Wire(Vec(LoadPipelineWidth, UInt(log2Up(LoadQueueSize).W)))
310  val loadWbSelV = RegInit(VecInit(List.fill(LoadPipelineWidth)(false.B)))
311  (0 until LoadPipelineWidth).map(i => {
312    val canGo = io.ldout(i).fire() || !loadWbSelV(i)
313    val valid = loadWbSelVGen(i)
314    // store selected index in pipeline reg
315    loadWbSel(i) := RegEnable(loadWbSelGen(i), valid && canGo)
316    // Mark them as writebacked, so they will not be selected in the next cycle
317    when(valid && canGo){
318      writebacked(loadWbSelGen(i)) := true.B
319    }
320    // update loadWbSelValidReg
321    when(io.ldout(i).fire()){
322      loadWbSelV(i) := false.B
323    }
324    when(valid && canGo){
325      loadWbSelV(i) := true.B
326    }
327  })
328
329  // Stage 1
330  // Use indexes generated in cycle 0 to read data
331  // writeback data to cdb
332  (0 until LoadPipelineWidth).map(i => {
333    // data select
334    dataModule.io.wb.raddr(i) := loadWbSel(i)
335    val rdata = dataModule.io.wb.rdata(i).data
336    val seluop = uop(loadWbSel(i))
337    val func = seluop.ctrl.fuOpType
338    val raddr = dataModule.io.wb.rdata(i).paddr
339    val rdataSel = LookupTree(raddr(2, 0), List(
340      "b000".U -> rdata(63, 0),
341      "b001".U -> rdata(63, 8),
342      "b010".U -> rdata(63, 16),
343      "b011".U -> rdata(63, 24),
344      "b100".U -> rdata(63, 32),
345      "b101".U -> rdata(63, 40),
346      "b110".U -> rdata(63, 48),
347      "b111".U -> rdata(63, 56)
348    ))
349    val rdataPartialLoad = rdataHelper(seluop, rdataSel)
350
351    // writeback missed int/fp load
352    //
353    // Int load writeback will finish (if not blocked) in one cycle
354    io.ldout(i).bits.uop := seluop
355    io.ldout(i).bits.uop.lqIdx := loadWbSel(i).asTypeOf(new LqPtr)
356    io.ldout(i).bits.data := rdataPartialLoad
357    io.ldout(i).bits.redirectValid := false.B
358    io.ldout(i).bits.redirect := DontCare
359    io.ldout(i).bits.brUpdate := DontCare
360    io.ldout(i).bits.debug.isMMIO := debug_mmio(loadWbSel(i))
361    io.ldout(i).bits.debug.isPerfCnt := false.B
362    io.ldout(i).bits.fflags := DontCare
363    io.ldout(i).valid := loadWbSelV(i)
364
365    when(io.ldout(i).fire()) {
366      XSInfo("int load miss write to cbd roqidx %d lqidx %d pc 0x%x paddr %x data %x mmio %x\n",
367        io.ldout(i).bits.uop.roqIdx.asUInt,
368        io.ldout(i).bits.uop.lqIdx.asUInt,
369        io.ldout(i).bits.uop.cf.pc,
370        dataModule.io.debug(loadWbSel(i)).paddr,
371        dataModule.io.debug(loadWbSel(i)).data,
372        debug_mmio(loadWbSel(i))
373      )
374    }
375
376  })
377
378  /**
379    * Load commits
380    *
381    * When load commited, mark it as !allocated and move deqPtrExt forward.
382    */
383  (0 until CommitWidth).map(i => {
384    when(loadCommit(i)) {
385      allocated(mcommitIdx(i)) := false.B
386      XSDebug("load commit %d: idx %d %x\n", i.U, mcommitIdx(i), uop(mcommitIdx(i)).cf.pc)
387    }
388  })
389
390  def getFirstOne(mask: Vec[Bool], startMask: UInt) = {
391    val length = mask.length
392    val highBits = (0 until length).map(i => mask(i) & ~startMask(i))
393    val highBitsUint = Cat(highBits.reverse)
394    PriorityEncoder(Mux(highBitsUint.orR(), highBitsUint, mask.asUInt))
395  }
396
397  def getOldestInTwo(valid: Seq[Bool], uop: Seq[MicroOp]) = {
398    assert(valid.length == uop.length)
399    assert(valid.length == 2)
400    Mux(valid(0) && valid(1),
401      Mux(isAfter(uop(0).roqIdx, uop(1).roqIdx), uop(1), uop(0)),
402      Mux(valid(0) && !valid(1), uop(0), uop(1)))
403  }
404
405  def getAfterMask(valid: Seq[Bool], uop: Seq[MicroOp]) = {
406    assert(valid.length == uop.length)
407    val length = valid.length
408    (0 until length).map(i => {
409      (0 until length).map(j => {
410        Mux(valid(i) && valid(j),
411          isAfter(uop(i).roqIdx, uop(j).roqIdx),
412          Mux(!valid(i), true.B, false.B))
413      })
414    })
415  }
416
417  /**
418    * Memory violation detection
419    *
420    * When store writes back, it searches LoadQueue for younger load instructions
421    * with the same load physical address. They loaded wrong data and need re-execution.
422    *
423    * Cycle 0: Store Writeback
424    *   Generate match vector for store address with rangeMask(stPtr, enqPtr).
425    *   Besides, load instructions in LoadUnit_S1 and S2 are also checked.
426    * Cycle 1: Redirect Generation
427    *   There're three possible types of violations. Choose the oldest load.
428    *   Set io.redirect according to the detected violation.
429    */
430  io.load_s1 := DontCare
431  def detectRollback(i: Int) = {
432    val startIndex = io.storeIn(i).bits.uop.lqIdx.value
433    val lqIdxMask = UIntToMask(startIndex, LoadQueueSize)
434    val xorMask = lqIdxMask ^ enqMask
435    val sameFlag = io.storeIn(i).bits.uop.lqIdx.flag === enqPtrExt(0).flag
436    val toEnqPtrMask = Mux(sameFlag, xorMask, ~xorMask)
437
438    // check if load already in lq needs to be rolledback
439    dataModule.io.violation(i).paddr := io.storeIn(i).bits.paddr
440    dataModule.io.violation(i).mask := io.storeIn(i).bits.mask
441    val addrMaskMatch = RegNext(dataModule.io.violation(i).violationMask)
442    val entryNeedCheck = RegNext(VecInit((0 until LoadQueueSize).map(j => {
443      allocated(j) && toEnqPtrMask(j) && (datavalid(j) || miss(j))
444    })))
445    val lqViolationVec = VecInit((0 until LoadQueueSize).map(j => {
446      addrMaskMatch(j) && entryNeedCheck(j)
447    }))
448    val lqViolation = lqViolationVec.asUInt().orR()
449    val lqViolationIndex = getFirstOne(lqViolationVec, RegNext(lqIdxMask))
450    val lqViolationUop = uop(lqViolationIndex)
451    // lqViolationUop.lqIdx.flag := deqMask(lqViolationIndex) ^ deqPtrExt.flag
452    // lqViolationUop.lqIdx.value := lqViolationIndex
453    XSDebug(lqViolation, p"${Binary(Cat(lqViolationVec))}, $startIndex, $lqViolationIndex\n")
454
455    // when l/s writeback to roq together, check if rollback is needed
456    val wbViolationVec = RegNext(VecInit((0 until LoadPipelineWidth).map(j => {
457      io.loadIn(j).valid &&
458        isAfter(io.loadIn(j).bits.uop.roqIdx, io.storeIn(i).bits.uop.roqIdx) &&
459        io.storeIn(i).bits.paddr(PAddrBits - 1, 3) === io.loadIn(j).bits.paddr(PAddrBits - 1, 3) &&
460        (io.storeIn(i).bits.mask & io.loadIn(j).bits.mask).orR
461    })))
462    val wbViolation = wbViolationVec.asUInt().orR()
463    val wbViolationUop = getOldestInTwo(wbViolationVec, RegNext(VecInit(io.loadIn.map(_.bits.uop))))
464    XSDebug(wbViolation, p"${Binary(Cat(wbViolationVec))}, $wbViolationUop\n")
465
466    // check if rollback is needed for load in l1
467    val l1ViolationVec = RegNext(VecInit((0 until LoadPipelineWidth).map(j => {
468      io.load_s1(j).valid && // L1 valid
469        isAfter(io.load_s1(j).uop.roqIdx, io.storeIn(i).bits.uop.roqIdx) &&
470        io.storeIn(i).bits.paddr(PAddrBits - 1, 3) === io.load_s1(j).paddr(PAddrBits - 1, 3) &&
471        (io.storeIn(i).bits.mask & io.load_s1(j).mask).orR
472    })))
473    val l1Violation = l1ViolationVec.asUInt().orR()
474    val l1ViolationUop = getOldestInTwo(l1ViolationVec, RegNext(VecInit(io.load_s1.map(_.uop))))
475    XSDebug(l1Violation, p"${Binary(Cat(l1ViolationVec))}, $l1ViolationUop\n")
476
477    val rollbackValidVec = Seq(lqViolation, wbViolation, l1Violation)
478    val rollbackUopVec = Seq(lqViolationUop, wbViolationUop, l1ViolationUop)
479
480    val mask = getAfterMask(rollbackValidVec, rollbackUopVec)
481    val oneAfterZero = mask(1)(0)
482    val rollbackUop = Mux(oneAfterZero && mask(2)(0),
483      rollbackUopVec(0),
484      Mux(!oneAfterZero && mask(2)(1), rollbackUopVec(1), rollbackUopVec(2)))
485
486    XSDebug(
487      l1Violation,
488      "need rollback (l4 load) pc %x roqidx %d target %x\n",
489      io.storeIn(i).bits.uop.cf.pc, io.storeIn(i).bits.uop.roqIdx.asUInt, l1ViolationUop.roqIdx.asUInt
490    )
491    XSDebug(
492      lqViolation,
493      "need rollback (ld wb before store) pc %x roqidx %d target %x\n",
494      io.storeIn(i).bits.uop.cf.pc, io.storeIn(i).bits.uop.roqIdx.asUInt, lqViolationUop.roqIdx.asUInt
495    )
496    XSDebug(
497      wbViolation,
498      "need rollback (ld/st wb together) pc %x roqidx %d target %x\n",
499      io.storeIn(i).bits.uop.cf.pc, io.storeIn(i).bits.uop.roqIdx.asUInt, wbViolationUop.roqIdx.asUInt
500    )
501
502    (RegNext(io.storeIn(i).valid) && Cat(rollbackValidVec).orR, rollbackUop)
503  }
504
505  // rollback check
506  val rollback = Wire(Vec(StorePipelineWidth, Valid(new MicroOp)))
507  for (i <- 0 until StorePipelineWidth) {
508    val detectedRollback = detectRollback(i)
509    rollback(i).valid := detectedRollback._1
510    rollback(i).bits := detectedRollback._2
511  }
512
513  def rollbackSel(a: Valid[MicroOp], b: Valid[MicroOp]): ValidIO[MicroOp] = {
514    Mux(
515      a.valid,
516      Mux(
517        b.valid,
518        Mux(isAfter(a.bits.roqIdx, b.bits.roqIdx), b, a), // a,b both valid, sel oldest
519        a // sel a
520      ),
521      b // sel b
522    )
523  }
524
525  val rollbackSelected = ParallelOperation(rollback, rollbackSel)
526  val lastCycleRedirect = RegNext(io.brqRedirect)
527
528  // Note that we use roqIdx - 1.U to flush the load instruction itself.
529  // Thus, here if last cycle's roqIdx equals to this cycle's roqIdx, it still triggers the redirect.
530  io.rollback.valid := rollbackSelected.valid &&
531    (!lastCycleRedirect.valid || !isAfter(rollbackSelected.bits.roqIdx, lastCycleRedirect.bits.roqIdx)) &&
532    !(lastCycleRedirect.valid && lastCycleRedirect.bits.isUnconditional())
533
534  io.rollback.bits.roqIdx := rollbackSelected.bits.roqIdx
535  io.rollback.bits.level := RedirectLevel.flush
536  io.rollback.bits.interrupt := DontCare
537  io.rollback.bits.pc := DontCare
538  io.rollback.bits.target := rollbackSelected.bits.cf.pc
539  io.rollback.bits.brTag := rollbackSelected.bits.brTag
540
541  when(io.rollback.valid) {
542    XSDebug("Mem rollback: pc %x roqidx %d\n", io.rollback.bits.pc, io.rollback.bits.roqIdx.asUInt)
543  }
544
545  /**
546    * Memory mapped IO / other uncached operations
547    *
548    */
549  io.uncache.req.valid := pending(deqPtr) && allocated(deqPtr) &&
550    io.commits.info(0).commitType === CommitType.LOAD &&
551    io.roqDeqPtr === uop(deqPtr).roqIdx &&
552    !io.commits.isWalk
553
554  dataModule.io.uncache.raddr := deqPtr
555
556  io.uncache.req.bits.cmd  := MemoryOpConstants.M_XRD
557  io.uncache.req.bits.addr := dataModule.io.uncache.rdata.paddr
558  io.uncache.req.bits.data := dataModule.io.uncache.rdata.data
559  io.uncache.req.bits.mask := dataModule.io.uncache.rdata.mask
560
561  io.uncache.req.bits.meta.id       := DontCare
562  io.uncache.req.bits.meta.vaddr    := DontCare
563  io.uncache.req.bits.meta.paddr    := dataModule.io.uncache.rdata.paddr
564  io.uncache.req.bits.meta.uop      := uop(deqPtr)
565  io.uncache.req.bits.meta.mmio     := true.B
566  io.uncache.req.bits.meta.tlb_miss := false.B
567  io.uncache.req.bits.meta.mask     := dataModule.io.uncache.rdata.mask
568  io.uncache.req.bits.meta.replay   := false.B
569
570  io.uncache.resp.ready := true.B
571
572  when (io.uncache.req.fire()) {
573    pending(deqPtr) := false.B
574
575    XSDebug("uncache req: pc %x addr %x data %x op %x mask %x\n",
576      uop(deqPtr).cf.pc,
577      io.uncache.req.bits.addr,
578      io.uncache.req.bits.data,
579      io.uncache.req.bits.cmd,
580      io.uncache.req.bits.mask
581    )
582  }
583
584  dataModule.io.uncache.wen := false.B
585  when(io.uncache.resp.fire()){
586    datavalid(deqPtr) := true.B
587    dataModule.io.uncacheWrite(deqPtr, io.uncache.resp.bits.data(XLEN-1, 0))
588    dataModule.io.uncache.wen := true.B
589
590    XSDebug("uncache resp: data %x\n", io.dcache.bits.data)
591  }
592
593  // Read vaddr for mem exception
594  vaddrModule.io.raddr(0) := io.exceptionAddr.lsIdx.lqIdx.value
595  io.exceptionAddr.vaddr := vaddrModule.io.rdata(0)
596
597  // misprediction recovery / exception redirect
598  // invalidate lq term using robIdx
599  val needCancel = Wire(Vec(LoadQueueSize, Bool()))
600  for (i <- 0 until LoadQueueSize) {
601    needCancel(i) := uop(i).roqIdx.needFlush(io.brqRedirect) && allocated(i) && !commited(i)
602    when (needCancel(i)) {
603        allocated(i) := false.B
604    }
605  }
606
607  /**
608    * update pointers
609    */
610  val lastCycleCancelCount = PopCount(RegNext(needCancel))
611  // when io.brqRedirect.valid, we don't allow eneuque even though it may fire.
612  val enqNumber = Mux(io.enq.canAccept && io.enq.sqCanAccept && !io.brqRedirect.valid, PopCount(io.enq.req.map(_.valid)), 0.U)
613  when (lastCycleRedirect.valid) {
614    // we recover the pointers in the next cycle after redirect
615    enqPtrExt := VecInit(enqPtrExt.map(_ - lastCycleCancelCount))
616  }.otherwise {
617    enqPtrExt := VecInit(enqPtrExt.map(_ + enqNumber))
618  }
619
620  val commitCount = PopCount(loadCommit)
621  deqPtrExt := deqPtrExt + commitCount
622
623  val lastLastCycleRedirect = RegNext(lastCycleRedirect.valid)
624  val trueValidCounter = distanceBetween(enqPtrExt(0), deqPtrExt)
625  validCounter := Mux(lastLastCycleRedirect,
626    trueValidCounter,
627    validCounter + enqNumber - commitCount
628  )
629
630  allowEnqueue := Mux(io.brqRedirect.valid,
631    false.B,
632    Mux(lastLastCycleRedirect,
633      trueValidCounter <= (LoadQueueSize - RenameWidth).U,
634      validCounter + enqNumber <= (LoadQueueSize - RenameWidth).U
635    )
636  )
637
638  // debug info
639  XSDebug("enqPtrExt %d:%d deqPtrExt %d:%d\n", enqPtrExt(0).flag, enqPtr, deqPtrExt.flag, deqPtr)
640
641  def PrintFlag(flag: Bool, name: String): Unit = {
642    when(flag) {
643      XSDebug(false, true.B, name)
644    }.otherwise {
645      XSDebug(false, true.B, " ")
646    }
647  }
648
649  for (i <- 0 until LoadQueueSize) {
650    if (i % 4 == 0) XSDebug("")
651    XSDebug(false, true.B, "%x [%x] ", uop(i).cf.pc, dataModule.io.debug(i).paddr)
652    PrintFlag(allocated(i), "a")
653    PrintFlag(allocated(i) && datavalid(i), "v")
654    PrintFlag(allocated(i) && writebacked(i), "w")
655    PrintFlag(allocated(i) && commited(i), "c")
656    PrintFlag(allocated(i) && miss(i), "m")
657    // PrintFlag(allocated(i) && listening(i), "l")
658    PrintFlag(allocated(i) && pending(i), "p")
659    XSDebug(false, true.B, " ")
660    if (i % 4 == 3 || i == LoadQueueSize - 1) XSDebug(false, true.B, "\n")
661  }
662
663}
664