xref: /XiangShan/src/main/scala/xiangshan/mem/sbuffer/Sbuffer.scala (revision db7f55d94a2a6d3ec2db0a3833455f9c6c8a298f)
1ad3ba452Szhanglinjuan/***************************************************************************************
2ad3ba452Szhanglinjuan* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3ad3ba452Szhanglinjuan* Copyright (c) 2020-2021 Peng Cheng Laboratory
4ad3ba452Szhanglinjuan*
5ad3ba452Szhanglinjuan* XiangShan is licensed under Mulan PSL v2.
6ad3ba452Szhanglinjuan* You can use this software according to the terms and conditions of the Mulan PSL v2.
7ad3ba452Szhanglinjuan* You may obtain a copy of Mulan PSL v2 at:
8ad3ba452Szhanglinjuan*          http://license.coscl.org.cn/MulanPSL2
9ad3ba452Szhanglinjuan*
10ad3ba452Szhanglinjuan* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11ad3ba452Szhanglinjuan* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12ad3ba452Szhanglinjuan* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13ad3ba452Szhanglinjuan*
14ad3ba452Szhanglinjuan* See the Mulan PSL v2 for more details.
15ad3ba452Szhanglinjuan***************************************************************************************/
16ad3ba452Szhanglinjuan
17ad3ba452Szhanglinjuanpackage xiangshan.mem
18ad3ba452Szhanglinjuan
19ad3ba452Szhanglinjuanimport chipsalliance.rocketchip.config.Parameters
20ad3ba452Szhanglinjuanimport chisel3._
21ad3ba452Szhanglinjuanimport chisel3.util._
22ad3ba452Szhanglinjuanimport xiangshan._
23ad3ba452Szhanglinjuanimport utils._
24ad3ba452Szhanglinjuanimport xiangshan.cache._
25ad3ba452Szhanglinjuanimport difftest._
2674ea8036SJeniusimport freechips.rocketchip.util._
27ad3ba452Szhanglinjuan
28ad3ba452Szhanglinjuanclass SbufferFlushBundle extends Bundle {
29ad3ba452Szhanglinjuan  val valid = Output(Bool())
30ad3ba452Szhanglinjuan  val empty = Input(Bool())
31ad3ba452Szhanglinjuan}
32ad3ba452Szhanglinjuan
33ad3ba452Szhanglinjuantrait HasSbufferConst extends HasXSParameter {
34ad3ba452Szhanglinjuan  val EvictCycles = 1 << 20
35ad3ba452Szhanglinjuan  val SbufferReplayDelayCycles = 16
36ad3ba452Szhanglinjuan  require(isPow2(EvictCycles))
37ad3ba452Szhanglinjuan  val EvictCountBits = log2Up(EvictCycles+1)
38ad3ba452Szhanglinjuan  val MissqReplayCountBits = log2Up(SbufferReplayDelayCycles) + 1
39ad3ba452Szhanglinjuan
40ad3ba452Szhanglinjuan  val SbufferIndexWidth: Int = log2Up(StoreBufferSize)
41ad3ba452Szhanglinjuan  // paddr = ptag + offset
42ad3ba452Szhanglinjuan  val CacheLineBytes: Int = CacheLineSize / 8
43ad3ba452Szhanglinjuan  val CacheLineWords: Int = CacheLineBytes / DataBytes
44ad3ba452Szhanglinjuan  val OffsetWidth: Int = log2Up(CacheLineBytes)
45ad3ba452Szhanglinjuan  val WordsWidth: Int = log2Up(CacheLineWords)
46ad3ba452Szhanglinjuan  val PTagWidth: Int = PAddrBits - OffsetWidth
47ad3ba452Szhanglinjuan  val VTagWidth: Int = VAddrBits - OffsetWidth
48ad3ba452Szhanglinjuan  val WordOffsetWidth: Int = PAddrBits - WordsWidth
49ad3ba452Szhanglinjuan}
50ad3ba452Szhanglinjuan
51ad3ba452Szhanglinjuanclass SbufferEntryState (implicit p: Parameters) extends SbufferBundle {
52ad3ba452Szhanglinjuan  val state_valid    = Bool() // this entry is active
53ad3ba452Szhanglinjuan  val state_inflight = Bool() // sbuffer is trying to write this entry to dcache
54a98b054bSWilliam Wang  val w_timeout = Bool() // with timeout resp, waiting for resend store pipeline req timeout
55a98b054bSWilliam Wang  val w_sameblock_inflight = Bool() // same cache block dcache req is inflight
56ad3ba452Szhanglinjuan
57ad3ba452Szhanglinjuan  def isInvalid(): Bool = !state_valid
58ad3ba452Szhanglinjuan  def isValid(): Bool = state_valid
59ad3ba452Szhanglinjuan  def isActive(): Bool = state_valid && !state_inflight
60ad3ba452Szhanglinjuan  def isInflight(): Bool = state_inflight
61a98b054bSWilliam Wang  def isDcacheReqCandidate(): Bool = state_valid && !state_inflight && !w_sameblock_inflight
62ad3ba452Szhanglinjuan}
63ad3ba452Szhanglinjuan
64ad3ba452Szhanglinjuanclass SbufferBundle(implicit p: Parameters) extends XSBundle with HasSbufferConst
65ad3ba452Szhanglinjuan
66ad3ba452Szhanglinjuanclass DataWriteReq(implicit p: Parameters) extends SbufferBundle {
673d3419b9SWilliam Wang  // univerisal writemask
6867c26c34SWilliam Wang  val wvec = UInt(StoreBufferSize.W)
693d3419b9SWilliam Wang  // 2 cycle update
70ad3ba452Szhanglinjuan  val mask = UInt((DataBits/8).W)
71ad3ba452Szhanglinjuan  val data = UInt(DataBits.W)
72ad3ba452Szhanglinjuan  val wordOffset = UInt(WordOffsetWidth.W)
733d3419b9SWilliam Wang  val wline = Bool() // write whold cacheline
743d3419b9SWilliam Wang  // 1 cycle update
753d3419b9SWilliam Wang  val cleanMask = Bool() // set whole line's mask to 0
76ad3ba452Szhanglinjuan}
77ad3ba452Szhanglinjuan
78ad3ba452Szhanglinjuanclass SbufferData(implicit p: Parameters) extends XSModule with HasSbufferConst {
79ad3ba452Szhanglinjuan  val io = IO(new Bundle(){
8046f74b57SHaojin Tang    val writeReq = Vec(EnsbufferWidth, Flipped(ValidIO(new DataWriteReq)))
81ad3ba452Szhanglinjuan    val dataOut = Output(Vec(StoreBufferSize, Vec(CacheLineWords, Vec(DataBytes, UInt(8.W)))))
823d3419b9SWilliam Wang    val maskOut = Output(Vec(StoreBufferSize, Vec(CacheLineWords, Vec(DataBytes, Bool()))))
83ad3ba452Szhanglinjuan  })
84ad3ba452Szhanglinjuan
85ad3ba452Szhanglinjuan  val data = Reg(Vec(StoreBufferSize, Vec(CacheLineWords, Vec(DataBytes, UInt(8.W)))))
863d3419b9SWilliam Wang  val mask = Reg(Vec(StoreBufferSize, Vec(CacheLineWords, Vec(DataBytes, Bool()))))
87ad3ba452Szhanglinjuan
883d3419b9SWilliam Wang  // 2 cycle data / mask update
8946f74b57SHaojin Tang  for(i <- 0 until EnsbufferWidth) {
903d3419b9SWilliam Wang    val req = io.writeReq(i)
9167c26c34SWilliam Wang    for(line <- 0 until StoreBufferSize){
923d3419b9SWilliam Wang      val sbuffer_in_s1_line_wen = req.valid && req.bits.wvec(line)
933d3419b9SWilliam Wang      val sbuffer_in_s2_line_wen = RegNext(sbuffer_in_s1_line_wen)
943d3419b9SWilliam Wang      val line_write_buffer_data = RegEnable(req.bits.data, sbuffer_in_s1_line_wen)
953d3419b9SWilliam Wang      val line_write_buffer_wline = RegEnable(req.bits.wline, sbuffer_in_s1_line_wen)
963d3419b9SWilliam Wang      val line_write_buffer_mask = RegEnable(req.bits.mask, sbuffer_in_s1_line_wen)
973d3419b9SWilliam Wang      val line_write_buffer_offset = RegEnable(req.bits.wordOffset(WordsWidth-1, 0), sbuffer_in_s1_line_wen)
983d3419b9SWilliam Wang      sbuffer_in_s1_line_wen.suggestName("sbuffer_in_s1_line_wen_"+line)
993d3419b9SWilliam Wang      sbuffer_in_s2_line_wen.suggestName("sbuffer_in_s2_line_wen_"+line)
1003d3419b9SWilliam Wang      line_write_buffer_data.suggestName("line_write_buffer_data_"+line)
1013d3419b9SWilliam Wang      line_write_buffer_wline.suggestName("line_write_buffer_wline_"+line)
1023d3419b9SWilliam Wang      line_write_buffer_mask.suggestName("line_write_buffer_mask_"+line)
1033d3419b9SWilliam Wang      line_write_buffer_offset.suggestName("line_write_buffer_offset_"+line)
104ca18a0b4SWilliam Wang      for(word <- 0 until CacheLineWords){
105ca18a0b4SWilliam Wang        for(byte <- 0 until DataBytes){
1063d3419b9SWilliam Wang          val write_byte = sbuffer_in_s2_line_wen && (
1073d3419b9SWilliam Wang            line_write_buffer_mask(byte) && (line_write_buffer_offset === word.U) ||
1083d3419b9SWilliam Wang            line_write_buffer_wline
10967c26c34SWilliam Wang          )
1103d3419b9SWilliam Wang          when(write_byte){
1113d3419b9SWilliam Wang            data(line)(word)(byte) := line_write_buffer_data(byte*8+7, byte*8)
1123d3419b9SWilliam Wang            mask(line)(word)(byte) := true.B
1133d3419b9SWilliam Wang          }
1143d3419b9SWilliam Wang        }
1153d3419b9SWilliam Wang      }
1163d3419b9SWilliam Wang    }
1173d3419b9SWilliam Wang  }
1183d3419b9SWilliam Wang
1193d3419b9SWilliam Wang  // 1 cycle line mask clean
1203d3419b9SWilliam Wang  for(i <- 0 until EnsbufferWidth) {
1213d3419b9SWilliam Wang    val req = io.writeReq(i)
1223d3419b9SWilliam Wang    when(req.valid){
1233d3419b9SWilliam Wang      for(line <- 0 until StoreBufferSize){
1243d3419b9SWilliam Wang        when(
1253d3419b9SWilliam Wang          req.bits.wvec(line) &&
1263d3419b9SWilliam Wang          req.bits.cleanMask
127ca18a0b4SWilliam Wang        ){
1283d3419b9SWilliam Wang          for(word <- 0 until CacheLineWords){
1293d3419b9SWilliam Wang            for(byte <- 0 until DataBytes){
1303d3419b9SWilliam Wang              mask(line)(word)(byte) := false.B
1313d3419b9SWilliam Wang              val debug_last_cycle_write_byte = RegNext(req.valid && req.bits.wvec(line) && (
1323d3419b9SWilliam Wang                req.bits.mask(byte) && (req.bits.wordOffset(WordsWidth-1, 0) === word.U) ||
1333d3419b9SWilliam Wang                req.bits.wline
1343d3419b9SWilliam Wang              ))
1353d3419b9SWilliam Wang              assert(!debug_last_cycle_write_byte)
13667c26c34SWilliam Wang            }
137ca18a0b4SWilliam Wang          }
138ad3ba452Szhanglinjuan        }
139ad3ba452Szhanglinjuan      }
140ad3ba452Szhanglinjuan    }
141ad3ba452Szhanglinjuan  }
142ad3ba452Szhanglinjuan
143ad3ba452Szhanglinjuan  io.dataOut := data
1443d3419b9SWilliam Wang  io.maskOut := mask
145ad3ba452Szhanglinjuan}
146ad3ba452Szhanglinjuan
1471ca0e4f3SYinan Xuclass Sbuffer(implicit p: Parameters) extends DCacheModule with HasSbufferConst with HasPerfEvents {
148ad3ba452Szhanglinjuan  val io = IO(new Bundle() {
1495668a921SJiawei Lin    val hartId = Input(UInt(8.W))
150*db7f55d9SWilliam Wang    val in = Vec(EnsbufferWidth, Flipped(Decoupled(new DCacheWordReqWithVaddr)))  //Todo: store logic only support Width == 2 now
151ad3ba452Szhanglinjuan    val dcache = Flipped(new DCacheToSbufferIO)
152ad3ba452Szhanglinjuan    val forward = Vec(LoadPipelineWidth, Flipped(new LoadForwardQueryIO))
153ad3ba452Szhanglinjuan    val sqempty = Input(Bool())
154ad3ba452Szhanglinjuan    val flush = Flipped(new SbufferFlushBundle)
155ad3ba452Szhanglinjuan    val csrCtrl = Flipped(new CustomCSRCtrlIO)
156ad3ba452Szhanglinjuan  })
157ad3ba452Szhanglinjuan
158ad3ba452Szhanglinjuan  val dataModule = Module(new SbufferData)
159ad3ba452Szhanglinjuan  dataModule.io.writeReq <> DontCare
160ad3ba452Szhanglinjuan  val writeReq = dataModule.io.writeReq
161ad3ba452Szhanglinjuan
162ad3ba452Szhanglinjuan  val ptag = Reg(Vec(StoreBufferSize, UInt(PTagWidth.W)))
163ad3ba452Szhanglinjuan  val vtag = Reg(Vec(StoreBufferSize, UInt(VTagWidth.W)))
1643d3419b9SWilliam Wang  val debug_mask = Reg(Vec(StoreBufferSize, Vec(CacheLineWords, Vec(DataBytes, Bool()))))
165a98b054bSWilliam Wang  val waitInflightMask = Reg(Vec(StoreBufferSize, UInt(StoreBufferSize.W)))
166ad3ba452Szhanglinjuan  val data = dataModule.io.dataOut
1673d3419b9SWilliam Wang  val mask = dataModule.io.maskOut
168ad3ba452Szhanglinjuan  val stateVec = RegInit(VecInit(Seq.fill(StoreBufferSize)(0.U.asTypeOf(new SbufferEntryState))))
169ad3ba452Szhanglinjuan  val cohCount = RegInit(VecInit(Seq.fill(StoreBufferSize)(0.U(EvictCountBits.W))))
170ad3ba452Szhanglinjuan  val missqReplayCount = RegInit(VecInit(Seq.fill(StoreBufferSize)(0.U(MissqReplayCountBits.W))))
171ad3ba452Szhanglinjuan
17280382c05SWilliam Wang  val sbuffer_out_s0_fire = Wire(Bool())
17396b1e495SWilliam Wang
174ad3ba452Szhanglinjuan  /*
175ad3ba452Szhanglinjuan       idle --[flush]   --> drain   --[buf empty]--> idle
176ad3ba452Szhanglinjuan            --[buf full]--> replace --[dcache resp]--> idle
177ad3ba452Szhanglinjuan  */
178ad3ba452Szhanglinjuan  // x_drain_all: drain store queue and sbuffer
179ad3ba452Szhanglinjuan  // x_drain_sbuffer: drain sbuffer only, block store queue to sbuffer write
180ad3ba452Szhanglinjuan  val x_idle :: x_replace :: x_drain_all :: x_drain_sbuffer :: Nil = Enum(4)
181ad3ba452Szhanglinjuan  def needDrain(state: UInt): Bool =
182ad3ba452Szhanglinjuan    state(1)
183ad3ba452Szhanglinjuan  val sbuffer_state = RegInit(x_idle)
184ad3ba452Szhanglinjuan
185ad3ba452Szhanglinjuan  // ---------------------- Store Enq Sbuffer ---------------------
186ad3ba452Szhanglinjuan
187ad3ba452Szhanglinjuan  def getPTag(pa: UInt): UInt =
188ad3ba452Szhanglinjuan    pa(PAddrBits - 1, PAddrBits - PTagWidth)
189ad3ba452Szhanglinjuan
190ad3ba452Szhanglinjuan  def getVTag(va: UInt): UInt =
191ad3ba452Szhanglinjuan    va(VAddrBits - 1, VAddrBits - VTagWidth)
192ad3ba452Szhanglinjuan
193ad3ba452Szhanglinjuan  def getWord(pa: UInt): UInt =
194ad3ba452Szhanglinjuan    pa(PAddrBits-1, 3)
195ad3ba452Szhanglinjuan
196ad3ba452Szhanglinjuan  def getWordOffset(pa: UInt): UInt =
197ad3ba452Szhanglinjuan    pa(OffsetWidth-1, 3)
198ad3ba452Szhanglinjuan
199ad3ba452Szhanglinjuan  def getAddr(ptag: UInt): UInt =
200ad3ba452Szhanglinjuan    Cat(ptag, 0.U((PAddrBits - PTagWidth).W))
201ad3ba452Szhanglinjuan
202ad3ba452Szhanglinjuan  def getByteOffset(offect: UInt): UInt =
203ad3ba452Szhanglinjuan    Cat(offect(OffsetWidth - 1, 3), 0.U(3.W))
204ad3ba452Szhanglinjuan
205ad3ba452Szhanglinjuan  def isOneOf(key: UInt, seq: Seq[UInt]): Bool =
206ad3ba452Szhanglinjuan    if(seq.isEmpty) false.B else Cat(seq.map(_===key)).orR()
207ad3ba452Szhanglinjuan
208ad3ba452Szhanglinjuan  def widthMap[T <: Data](f: Int => T) = (0 until StoreBufferSize) map f
209ad3ba452Szhanglinjuan
210ad3ba452Szhanglinjuan  // sbuffer entry count
211ad3ba452Szhanglinjuan
212ad3ba452Szhanglinjuan  val plru = new PseudoLRU(StoreBufferSize)
21346f74b57SHaojin Tang  val accessIdx = Wire(Vec(EnsbufferWidth + 1, Valid(UInt(SbufferIndexWidth.W))))
214ad3ba452Szhanglinjuan
215ad3ba452Szhanglinjuan  val replaceIdx = plru.way
216ad3ba452Szhanglinjuan  plru.access(accessIdx)
217ad3ba452Szhanglinjuan
218ad3ba452Szhanglinjuan  //-------------------------cohCount-----------------------------
219ad3ba452Szhanglinjuan  // insert and merge: cohCount=0
220ad3ba452Szhanglinjuan  // every cycle cohCount+=1
221ad3ba452Szhanglinjuan  // if cohCount(EvictCountBits-1)==1, evict
222ad3ba452Szhanglinjuan  val cohTimeOutMask = VecInit(widthMap(i => cohCount(i)(EvictCountBits - 1) && stateVec(i).isActive()))
223ad3ba452Szhanglinjuan  val (cohTimeOutIdx, cohHasTimeOut) = PriorityEncoderWithFlag(cohTimeOutMask)
224ad3ba452Szhanglinjuan  val missqReplayTimeOutMask = VecInit(widthMap(i => missqReplayCount(i)(MissqReplayCountBits - 1) && stateVec(i).w_timeout))
22596b1e495SWilliam Wang  val (missqReplayTimeOutIdx, missqReplayMayHasTimeOut) = PriorityEncoderWithFlag(missqReplayTimeOutMask)
22680382c05SWilliam Wang  val missqReplayHasTimeOut = RegNext(missqReplayMayHasTimeOut) && !RegNext(sbuffer_out_s0_fire)
22796b1e495SWilliam Wang  val missqReplayTimeOutIdxReg = RegEnable(missqReplayTimeOutIdx, missqReplayMayHasTimeOut)
228ad3ba452Szhanglinjuan
2293d3419b9SWilliam Wang  //-------------------------sbuffer enqueue-----------------------------
2303d3419b9SWilliam Wang
2313d3419b9SWilliam Wang  // Now sbuffer enq logic is divided into 3 stages:
2323d3419b9SWilliam Wang
2333d3419b9SWilliam Wang  // sbuffer_in_s0:
2343d3419b9SWilliam Wang  // * read data and meta from store queue
2353d3419b9SWilliam Wang  // * store them in 2 entry fifo queue
2363d3419b9SWilliam Wang
2373d3419b9SWilliam Wang  // sbuffer_in_s1:
2383d3419b9SWilliam Wang  // * read data and meta from fifo queue
2393d3419b9SWilliam Wang  // * update sbuffer meta (vtag, ptag, flag)
2403d3419b9SWilliam Wang  // * prevert that line from being sent to dcache (add a block condition)
2413d3419b9SWilliam Wang  // * prepare cacheline level write enable signal, RegNext() data and mask
2423d3419b9SWilliam Wang
2433d3419b9SWilliam Wang  // sbuffer_in_s2:
2443d3419b9SWilliam Wang  // * use cacheline level buffer to update sbuffer data and mask
2453d3419b9SWilliam Wang  // * remove dcache write block (if there is)
2463d3419b9SWilliam Wang
247ad3ba452Szhanglinjuan  val activeMask = VecInit(stateVec.map(s => s.isActive()))
248ad3ba452Szhanglinjuan  val drainIdx = PriorityEncoder(activeMask)
249ad3ba452Szhanglinjuan
250ad3ba452Szhanglinjuan  val inflightMask = VecInit(stateVec.map(s => s.isInflight()))
251ad3ba452Szhanglinjuan
252ad3ba452Szhanglinjuan  val inptags = io.in.map(in => getPTag(in.bits.addr))
253ad3ba452Szhanglinjuan  val invtags = io.in.map(in => getVTag(in.bits.vaddr))
254*db7f55d9SWilliam Wang  val sameTag = inptags(0) === inptags(1)
255*db7f55d9SWilliam Wang  val firstWord = getWord(io.in(0).bits.addr)
256*db7f55d9SWilliam Wang  val secondWord = getWord(io.in(1).bits.addr)
257*db7f55d9SWilliam Wang  val sameWord = firstWord === secondWord
258ad3ba452Szhanglinjuan
259ad3ba452Szhanglinjuan  // merge condition
26046f74b57SHaojin Tang  val mergeMask = Wire(Vec(EnsbufferWidth, Vec(StoreBufferSize, Bool())))
26167c26c34SWilliam Wang  val mergeIdx = mergeMask.map(PriorityEncoder(_)) // avoid using mergeIdx for better timing
262ad3ba452Szhanglinjuan  val canMerge = mergeMask.map(ParallelOR(_))
26367c26c34SWilliam Wang  val mergeVec = mergeMask.map(_.asUInt)
264ad3ba452Szhanglinjuan
26546f74b57SHaojin Tang  for(i <- 0 until EnsbufferWidth){
266ad3ba452Szhanglinjuan    mergeMask(i) := widthMap(j =>
267ad3ba452Szhanglinjuan      inptags(i) === ptag(j) && activeMask(j)
268ad3ba452Szhanglinjuan    )
26967c26c34SWilliam Wang    assert(!(PopCount(mergeMask(i).asUInt) > 1.U && io.in(i).fire()))
270ad3ba452Szhanglinjuan  }
271ad3ba452Szhanglinjuan
272ad3ba452Szhanglinjuan  // insert condition
273ad3ba452Szhanglinjuan  // firstInsert: the first invalid entry
274ad3ba452Szhanglinjuan  // if first entry canMerge or second entry has the same ptag with the first entry,
275ad3ba452Szhanglinjuan  // secondInsert equal the first invalid entry, otherwise, the second invalid entry
276ad3ba452Szhanglinjuan  val invalidMask = VecInit(stateVec.map(s => s.isInvalid()))
277*db7f55d9SWilliam Wang  val evenInvalidMask = GetEvenBits(invalidMask.asUInt)
278*db7f55d9SWilliam Wang  val oddInvalidMask = GetOddBits(invalidMask.asUInt)
279ad3ba452Szhanglinjuan
28067c26c34SWilliam Wang  def getFirstOneOH(input: UInt): UInt = {
28167c26c34SWilliam Wang    assert(input.getWidth > 1)
28267c26c34SWilliam Wang    val output = WireInit(VecInit(input.asBools))
28367c26c34SWilliam Wang    (1 until input.getWidth).map(i => {
28467c26c34SWilliam Wang      output(i) := !input(i - 1, 0).orR && input(i)
28567c26c34SWilliam Wang    })
28667c26c34SWilliam Wang    output.asUInt
28767c26c34SWilliam Wang  }
28867c26c34SWilliam Wang
289*db7f55d9SWilliam Wang  val evenRawInsertVec = getFirstOneOH(evenInvalidMask)
290*db7f55d9SWilliam Wang  val oddRawInsertVec = getFirstOneOH(oddInvalidMask)
291*db7f55d9SWilliam Wang  val (evenRawInsertIdx, evenCanInsert) = PriorityEncoderWithFlag(evenInvalidMask)
292*db7f55d9SWilliam Wang  val (oddRawInsertIdx, oddCanInsert) = PriorityEncoderWithFlag(oddInvalidMask)
293*db7f55d9SWilliam Wang  val evenInsertIdx = Cat(evenRawInsertIdx, 0.U(1.W)) // slow to generate, for debug only
294*db7f55d9SWilliam Wang  val oddInsertIdx = Cat(oddRawInsertIdx, 1.U(1.W)) // slow to generate, for debug only
295*db7f55d9SWilliam Wang  val evenInsertVec = GetEvenBits.reverse(evenRawInsertVec)
296*db7f55d9SWilliam Wang  val oddInsertVec = GetOddBits.reverse(oddRawInsertVec)
297ad3ba452Szhanglinjuan
298*db7f55d9SWilliam Wang  val enbufferSelReg = RegInit(false.B)
299*db7f55d9SWilliam Wang  when(io.in(0).valid) {
300*db7f55d9SWilliam Wang    enbufferSelReg := ~enbufferSelReg
301ad3ba452Szhanglinjuan  }
302ad3ba452Szhanglinjuan
303*db7f55d9SWilliam Wang  val firstInsertIdx = Mux(enbufferSelReg, evenInsertIdx, oddInsertIdx) // slow to generate, for debug only
304*db7f55d9SWilliam Wang  val secondInsertIdx = Mux(sameTag,
305*db7f55d9SWilliam Wang    firstInsertIdx,
306*db7f55d9SWilliam Wang    Mux(~enbufferSelReg, evenInsertIdx, oddInsertIdx)
30767c26c34SWilliam Wang  ) // slow to generate, for debug only
308*db7f55d9SWilliam Wang  val firstInsertVec = Mux(enbufferSelReg, evenInsertVec, oddInsertVec)
309*db7f55d9SWilliam Wang  val secondInsertVec = Mux(sameTag,
310*db7f55d9SWilliam Wang    firstInsertVec,
311*db7f55d9SWilliam Wang    Mux(~enbufferSelReg, evenInsertVec, oddInsertVec)
31267c26c34SWilliam Wang  ) // slow to generate, for debug only
313*db7f55d9SWilliam Wang  val firstCanInsert = sbuffer_state =/= x_drain_sbuffer && Mux(enbufferSelReg, evenCanInsert, oddCanInsert)
314*db7f55d9SWilliam Wang  val secondCanInsert = sbuffer_state =/= x_drain_sbuffer && Mux(sameTag,
315*db7f55d9SWilliam Wang    firstCanInsert,
316*db7f55d9SWilliam Wang    Mux(~enbufferSelReg, evenCanInsert, oddCanInsert)
317*db7f55d9SWilliam Wang  ) && (EnsbufferWidth >= 1).B
31896b1e495SWilliam Wang  val forward_need_uarch_drain = WireInit(false.B)
31996b1e495SWilliam Wang  val merge_need_uarch_drain = WireInit(false.B)
32096b1e495SWilliam Wang  val do_uarch_drain = RegNext(forward_need_uarch_drain) || RegNext(RegNext(merge_need_uarch_drain))
321ad3ba452Szhanglinjuan  XSPerfAccumulate("do_uarch_drain", do_uarch_drain)
322ad3ba452Szhanglinjuan
323*db7f55d9SWilliam Wang  io.in(0).ready := firstCanInsert
324*db7f55d9SWilliam Wang  io.in(1).ready := secondCanInsert && !sameWord && io.in(0).ready
325ad3ba452Szhanglinjuan
3263d3419b9SWilliam Wang  def wordReqToBufLine( // allocate a new line in sbuffer
3273d3419b9SWilliam Wang    req: DCacheWordReq,
3283d3419b9SWilliam Wang    reqptag: UInt,
3293d3419b9SWilliam Wang    reqvtag: UInt,
3303d3419b9SWilliam Wang    insertIdx: UInt,
3313d3419b9SWilliam Wang    insertVec: UInt,
3323d3419b9SWilliam Wang    wordOffset: UInt,
3333d3419b9SWilliam Wang    flushMask: Bool
3343d3419b9SWilliam Wang  ): Unit = {
33567c26c34SWilliam Wang    assert(UIntToOH(insertIdx) === insertVec)
336a98b054bSWilliam Wang    val sameBlockInflightMask = genSameBlockInflightMask(reqptag)
33767c26c34SWilliam Wang    (0 until StoreBufferSize).map(entryIdx => {
33867c26c34SWilliam Wang      when(insertVec(entryIdx)){
33967c26c34SWilliam Wang        stateVec(entryIdx).state_valid := true.B
34067c26c34SWilliam Wang        stateVec(entryIdx).w_sameblock_inflight := sameBlockInflightMask.orR // set w_sameblock_inflight when a line is first allocated
341a98b054bSWilliam Wang        when(sameBlockInflightMask.orR){
34267c26c34SWilliam Wang          waitInflightMask(entryIdx) := sameBlockInflightMask
343a98b054bSWilliam Wang        }
34467c26c34SWilliam Wang        cohCount(entryIdx) := 0.U
34596b1e495SWilliam Wang        // missqReplayCount(insertIdx) := 0.U
34667c26c34SWilliam Wang        ptag(entryIdx) := reqptag
34767c26c34SWilliam Wang        vtag(entryIdx) := reqvtag // update vtag iff a new sbuffer line is allocated
348ad3ba452Szhanglinjuan      }
34967c26c34SWilliam Wang    })
35067c26c34SWilliam Wang  }
351ad3ba452Szhanglinjuan
3523d3419b9SWilliam Wang  def mergeWordReq( // merge write req into an existing line
3533d3419b9SWilliam Wang    req: DCacheWordReq,
3543d3419b9SWilliam Wang    reqptag: UInt,
3553d3419b9SWilliam Wang    reqvtag: UInt,
3563d3419b9SWilliam Wang    mergeIdx: UInt,
3573d3419b9SWilliam Wang    mergeVec: UInt,
3583d3419b9SWilliam Wang    wordOffset: UInt
3593d3419b9SWilliam Wang  ): Unit = {
36067c26c34SWilliam Wang    assert(UIntToOH(mergeIdx) === mergeVec)
36167c26c34SWilliam Wang    (0 until StoreBufferSize).map(entryIdx => {
36267c26c34SWilliam Wang      when(mergeVec(entryIdx)) {
36367c26c34SWilliam Wang        cohCount(entryIdx) := 0.U
36467c26c34SWilliam Wang        // missqReplayCount(entryIdx) := 0.U
365ad3ba452Szhanglinjuan        // check if vtag is the same, if not, trigger sbuffer flush
36667c26c34SWilliam Wang        when(reqvtag =/= vtag(entryIdx)) {
367ad3ba452Szhanglinjuan          XSDebug("reqvtag =/= sbufvtag req(vtag %x ptag %x) sbuffer(vtag %x ptag %x)\n",
368ad3ba452Szhanglinjuan            reqvtag << OffsetWidth,
369ad3ba452Szhanglinjuan            reqptag << OffsetWidth,
37067c26c34SWilliam Wang            vtag(entryIdx) << OffsetWidth,
37167c26c34SWilliam Wang            ptag(entryIdx) << OffsetWidth
372ad3ba452Szhanglinjuan          )
37396b1e495SWilliam Wang          merge_need_uarch_drain := true.B
374ad3ba452Szhanglinjuan        }
375ad3ba452Szhanglinjuan      }
37667c26c34SWilliam Wang    })
37767c26c34SWilliam Wang  }
378ad3ba452Szhanglinjuan
379*db7f55d9SWilliam Wang  for(((in, wordOffset), i) <- io.in.zip(Seq(firstWord, secondWord)).zipWithIndex){
380ad3ba452Szhanglinjuan    writeReq(i).valid := in.fire()
381ad3ba452Szhanglinjuan    writeReq(i).bits.wordOffset := wordOffset
382ad3ba452Szhanglinjuan    writeReq(i).bits.mask := in.bits.mask
383ad3ba452Szhanglinjuan    writeReq(i).bits.data := in.bits.data
384ca18a0b4SWilliam Wang    writeReq(i).bits.wline := in.bits.wline
3853d3419b9SWilliam Wang    writeReq(i).bits.cleanMask := false.B
3863d3419b9SWilliam Wang    val debug_insertIdx = if(i == 0) firstInsertIdx else secondInsertIdx
3873d3419b9SWilliam Wang    val insertVec = if(i == 0) firstInsertVec else secondInsertVec
38867c26c34SWilliam Wang    assert(!((PopCount(insertVec) > 1.U) && in.fire()))
38967c26c34SWilliam Wang    val insertIdx = OHToUInt(insertVec)
390*db7f55d9SWilliam Wang    val flushMask = if(i == 0) true.B else !sameTag
391ad3ba452Szhanglinjuan    accessIdx(i).valid := RegNext(in.fire())
392ad3ba452Szhanglinjuan    accessIdx(i).bits := RegNext(Mux(canMerge(i), mergeIdx(i), insertIdx))
393ad3ba452Szhanglinjuan    when(in.fire()){
394ad3ba452Szhanglinjuan      when(canMerge(i)){
39567c26c34SWilliam Wang        writeReq(i).bits.wvec := mergeVec(i)
39667c26c34SWilliam Wang        mergeWordReq(in.bits, inptags(i), invtags(i), mergeIdx(i), mergeVec(i), wordOffset)
397ad3ba452Szhanglinjuan        XSDebug(p"merge req $i to line [${mergeIdx(i)}]\n")
398ad3ba452Szhanglinjuan      }.otherwise({
39967c26c34SWilliam Wang        writeReq(i).bits.wvec := insertVec
4003d3419b9SWilliam Wang        writeReq(i).bits.cleanMask := flushMask
40167c26c34SWilliam Wang        wordReqToBufLine(in.bits, inptags(i), invtags(i), insertIdx, insertVec, wordOffset, flushMask)
402ad3ba452Szhanglinjuan        XSDebug(p"insert req $i to line[$insertIdx]\n")
40367c26c34SWilliam Wang        assert(debug_insertIdx === insertIdx)
404ad3ba452Szhanglinjuan      })
405ad3ba452Szhanglinjuan    }
406ad3ba452Szhanglinjuan  }
407ad3ba452Szhanglinjuan
408ad3ba452Szhanglinjuan
409ad3ba452Szhanglinjuan  for(i <- 0 until StoreBufferSize){
410ad3ba452Szhanglinjuan    XSDebug(stateVec(i).isValid(),
411ad3ba452Szhanglinjuan      p"[$i] timeout:${cohCount(i)(EvictCountBits-1)} state:${stateVec(i)}\n"
412ad3ba452Szhanglinjuan    )
413ad3ba452Szhanglinjuan  }
414ad3ba452Szhanglinjuan
415ad3ba452Szhanglinjuan  for((req, i) <- io.in.zipWithIndex){
416ad3ba452Szhanglinjuan    XSDebug(req.fire(),
417ad3ba452Szhanglinjuan      p"accept req [$i]: " +
418ad3ba452Szhanglinjuan        p"addr:${Hexadecimal(req.bits.addr)} " +
419ad3ba452Szhanglinjuan        p"mask:${Binary(req.bits.mask)} " +
420ad3ba452Szhanglinjuan        p"data:${Hexadecimal(req.bits.data)}\n"
421ad3ba452Szhanglinjuan    )
422ad3ba452Szhanglinjuan    XSDebug(req.valid && !req.ready,
423ad3ba452Szhanglinjuan      p"req [$i] blocked by sbuffer\n"
424ad3ba452Szhanglinjuan    )
425ad3ba452Szhanglinjuan  }
426ad3ba452Szhanglinjuan
427ad3ba452Szhanglinjuan  // ---------------------- Send Dcache Req ---------------------
428ad3ba452Szhanglinjuan
429ad3ba452Szhanglinjuan  val sbuffer_empty = Cat(invalidMask).andR()
430ad3ba452Szhanglinjuan  val sq_empty = !Cat(io.in.map(_.valid)).orR()
431ad3ba452Szhanglinjuan  val empty = sbuffer_empty && sq_empty
432ad3ba452Szhanglinjuan  val threshold = RegNext(io.csrCtrl.sbuffer_threshold +& 1.U)
433ad3ba452Szhanglinjuan  val validCount = PopCount(activeMask)
434ad3ba452Szhanglinjuan  val do_eviction = RegNext(validCount >= threshold || validCount === (StoreBufferSize-1).U, init = false.B)
435ad3ba452Szhanglinjuan  require((StoreBufferThreshold + 1) <= StoreBufferSize)
436ad3ba452Szhanglinjuan
437ad3ba452Szhanglinjuan  XSDebug(p"validCount[$validCount]\n")
438ad3ba452Szhanglinjuan
439ad3ba452Szhanglinjuan  io.flush.empty := RegNext(empty && io.sqempty)
440ad3ba452Szhanglinjuan  // lru.io.flush := sbuffer_state === x_drain_all && empty
441ad3ba452Szhanglinjuan  switch(sbuffer_state){
442ad3ba452Szhanglinjuan    is(x_idle){
443ad3ba452Szhanglinjuan      when(io.flush.valid){
444ad3ba452Szhanglinjuan        sbuffer_state := x_drain_all
445ad3ba452Szhanglinjuan      }.elsewhen(do_uarch_drain){
446ad3ba452Szhanglinjuan        sbuffer_state := x_drain_sbuffer
447ad3ba452Szhanglinjuan      }.elsewhen(do_eviction){
448ad3ba452Szhanglinjuan        sbuffer_state := x_replace
449ad3ba452Szhanglinjuan      }
450ad3ba452Szhanglinjuan    }
451ad3ba452Szhanglinjuan    is(x_drain_all){
452ad3ba452Szhanglinjuan      when(empty){
453ad3ba452Szhanglinjuan        sbuffer_state := x_idle
454ad3ba452Szhanglinjuan      }
455ad3ba452Szhanglinjuan    }
456ad3ba452Szhanglinjuan    is(x_drain_sbuffer){
457a98b054bSWilliam Wang      when(io.flush.valid){
458a98b054bSWilliam Wang        sbuffer_state := x_drain_all
459a98b054bSWilliam Wang      }.elsewhen(sbuffer_empty){
460ad3ba452Szhanglinjuan        sbuffer_state := x_idle
461ad3ba452Szhanglinjuan      }
462ad3ba452Szhanglinjuan    }
463ad3ba452Szhanglinjuan    is(x_replace){
464ad3ba452Szhanglinjuan      when(io.flush.valid){
465ad3ba452Szhanglinjuan        sbuffer_state := x_drain_all
466ad3ba452Szhanglinjuan      }.elsewhen(do_uarch_drain){
467ad3ba452Szhanglinjuan        sbuffer_state := x_drain_sbuffer
468ad3ba452Szhanglinjuan      }.elsewhen(!do_eviction){
469ad3ba452Szhanglinjuan        sbuffer_state := x_idle
470ad3ba452Szhanglinjuan      }
471ad3ba452Szhanglinjuan    }
472ad3ba452Szhanglinjuan  }
473ad3ba452Szhanglinjuan  XSDebug(p"sbuffer state:${sbuffer_state} do eviction:${do_eviction} empty:${empty}\n")
474ad3ba452Szhanglinjuan
475ad3ba452Szhanglinjuan  def noSameBlockInflight(idx: UInt): Bool = {
476ad3ba452Szhanglinjuan    // stateVec(idx) itself must not be s_inflight
477ad3ba452Szhanglinjuan    !Cat(widthMap(i => inflightMask(i) && ptag(idx) === ptag(i))).orR()
478ad3ba452Szhanglinjuan  }
479ad3ba452Szhanglinjuan
480a98b054bSWilliam Wang  def genSameBlockInflightMask(ptag_in: UInt): UInt = {
481a98b054bSWilliam Wang    val mask = VecInit(widthMap(i => inflightMask(i) && ptag_in === ptag(i))).asUInt // quite slow, use it with care
482a98b054bSWilliam Wang    assert(!(PopCount(mask) > 1.U))
483a98b054bSWilliam Wang    mask
484a98b054bSWilliam Wang  }
485a98b054bSWilliam Wang
486a98b054bSWilliam Wang  def haveSameBlockInflight(ptag_in: UInt): Bool = {
487a98b054bSWilliam Wang    genSameBlockInflightMask(ptag_in).orR
488a98b054bSWilliam Wang  }
489a98b054bSWilliam Wang
49080382c05SWilliam Wang  // ---------------------------------------------------------------------------
49180382c05SWilliam Wang  // sbuffer to dcache pipeline
49280382c05SWilliam Wang  // ---------------------------------------------------------------------------
49380382c05SWilliam Wang
4943d3419b9SWilliam Wang  // Now sbuffer deq logic is divided into 2 stages:
4953d3419b9SWilliam Wang
4963d3419b9SWilliam Wang  // sbuffer_out_s0:
4973d3419b9SWilliam Wang  // * read data and meta from sbuffer
4983d3419b9SWilliam Wang  // * RegNext() them
4993d3419b9SWilliam Wang  // * set line state to inflight
5003d3419b9SWilliam Wang
5013d3419b9SWilliam Wang  // sbuffer_out_s1:
5023d3419b9SWilliam Wang  // * send write req to dcache
5033d3419b9SWilliam Wang
5043d3419b9SWilliam Wang  // sbuffer_out_extra:
5053d3419b9SWilliam Wang  // * receive write result from dcache
5063d3419b9SWilliam Wang  // * update line state
5073d3419b9SWilliam Wang
50880382c05SWilliam Wang  val sbuffer_out_s1_ready = Wire(Bool())
50980382c05SWilliam Wang
51080382c05SWilliam Wang  // ---------------------------------------------------------------------------
51180382c05SWilliam Wang  // sbuffer_out_s0
51280382c05SWilliam Wang  // ---------------------------------------------------------------------------
51380382c05SWilliam Wang
514ad3ba452Szhanglinjuan  val need_drain = needDrain(sbuffer_state)
515ad3ba452Szhanglinjuan  val need_replace = do_eviction || (sbuffer_state === x_replace)
51680382c05SWilliam Wang  val sbuffer_out_s0_evictionIdx = Mux(missqReplayHasTimeOut,
51796b1e495SWilliam Wang    missqReplayTimeOutIdxReg,
518ad3ba452Szhanglinjuan    Mux(need_drain,
519ad3ba452Szhanglinjuan      drainIdx,
520ad3ba452Szhanglinjuan      Mux(cohHasTimeOut, cohTimeOutIdx, replaceIdx)
521ad3ba452Szhanglinjuan    )
522ad3ba452Szhanglinjuan  )
523ad3ba452Szhanglinjuan
52480382c05SWilliam Wang  // If there is a inflight dcache req which has same ptag with sbuffer_out_s0_evictionIdx's ptag,
52580382c05SWilliam Wang  // current eviction should be blocked.
52680382c05SWilliam Wang  val sbuffer_out_s0_valid = missqReplayHasTimeOut ||
52780382c05SWilliam Wang    stateVec(sbuffer_out_s0_evictionIdx).isDcacheReqCandidate() &&
52880382c05SWilliam Wang    (need_drain || cohHasTimeOut || need_replace)
52980382c05SWilliam Wang  assert(!(
53080382c05SWilliam Wang    stateVec(sbuffer_out_s0_evictionIdx).isDcacheReqCandidate &&
53180382c05SWilliam Wang    !noSameBlockInflight(sbuffer_out_s0_evictionIdx)
53280382c05SWilliam Wang  ))
53380382c05SWilliam Wang  val sbuffer_out_s0_cango = sbuffer_out_s1_ready
53480382c05SWilliam Wang  sbuffer_out_s0_fire := sbuffer_out_s0_valid && sbuffer_out_s0_cango
53580382c05SWilliam Wang
53680382c05SWilliam Wang  // ---------------------------------------------------------------------------
53780382c05SWilliam Wang  // sbuffer_out_s1
53880382c05SWilliam Wang  // ---------------------------------------------------------------------------
53980382c05SWilliam Wang
5403d3419b9SWilliam Wang  // TODO: use EnsbufferWidth
541*db7f55d9SWilliam Wang  val shouldWaitWriteFinish = VecInit((0 until EnsbufferWidth).map{i =>
5423d3419b9SWilliam Wang    (RegNext(writeReq(i).bits.wvec).asUInt & UIntToOH(RegNext(sbuffer_out_s0_evictionIdx))).asUInt.orR &&
5433d3419b9SWilliam Wang    RegNext(writeReq(i).valid)
5443d3419b9SWilliam Wang  }).asUInt.orR
5453d3419b9SWilliam Wang  // block dcache write if read / write hazard
5463d3419b9SWilliam Wang  val blockDcacheWrite = shouldWaitWriteFinish
5473d3419b9SWilliam Wang
54880382c05SWilliam Wang  val sbuffer_out_s1_valid = RegInit(false.B)
5493d3419b9SWilliam Wang  sbuffer_out_s1_ready := io.dcache.req.ready && !blockDcacheWrite || !sbuffer_out_s1_valid
55080382c05SWilliam Wang  val sbuffer_out_s1_fire = io.dcache.req.fire()
55180382c05SWilliam Wang
55280382c05SWilliam Wang  // when sbuffer_out_s1_fire, send dcache req stored in pipeline reg to dcache
55380382c05SWilliam Wang  when(sbuffer_out_s1_fire){
55480382c05SWilliam Wang    sbuffer_out_s1_valid := false.B
555ad3ba452Szhanglinjuan  }
55680382c05SWilliam Wang  // when sbuffer_out_s0_fire, read dcache req data and store them in a pipeline reg
55780382c05SWilliam Wang  when(sbuffer_out_s0_cango){
55880382c05SWilliam Wang    sbuffer_out_s1_valid := sbuffer_out_s0_valid
559ad3ba452Szhanglinjuan  }
56080382c05SWilliam Wang  when(sbuffer_out_s0_fire){
56180382c05SWilliam Wang    stateVec(sbuffer_out_s0_evictionIdx).state_inflight := true.B
56280382c05SWilliam Wang    stateVec(sbuffer_out_s0_evictionIdx).w_timeout := false.B
56380382c05SWilliam Wang    // stateVec(sbuffer_out_s0_evictionIdx).s_pipe_req := true.B
56480382c05SWilliam Wang    XSDebug(p"$sbuffer_out_s0_evictionIdx will be sent to Dcache\n")
565ad3ba452Szhanglinjuan  }
56680382c05SWilliam Wang
567ad3ba452Szhanglinjuan  XSDebug(p"need drain:$need_drain cohHasTimeOut: $cohHasTimeOut need replace:$need_replace\n")
568ad3ba452Szhanglinjuan  XSDebug(p"drainIdx:$drainIdx tIdx:$cohTimeOutIdx replIdx:$replaceIdx " +
56980382c05SWilliam Wang    p"blocked:${!noSameBlockInflight(sbuffer_out_s0_evictionIdx)} v:${activeMask(sbuffer_out_s0_evictionIdx)}\n")
57080382c05SWilliam Wang  XSDebug(p"sbuffer_out_s0_valid:$sbuffer_out_s0_valid evictIdx:$sbuffer_out_s0_evictionIdx dcache ready:${io.dcache.req.ready}\n")
571ad3ba452Szhanglinjuan  // Note: if other dcache req in the same block are inflight,
572ad3ba452Szhanglinjuan  // the lru update may not accurate
57346f74b57SHaojin Tang  accessIdx(EnsbufferWidth).valid := invalidMask(replaceIdx) || (
57480382c05SWilliam Wang    need_replace && !need_drain && !cohHasTimeOut && !missqReplayHasTimeOut && sbuffer_out_s0_cango && activeMask(replaceIdx))
57546f74b57SHaojin Tang  accessIdx(EnsbufferWidth).bits := replaceIdx
57680382c05SWilliam Wang  val sbuffer_out_s1_evictionIdx = RegEnable(sbuffer_out_s0_evictionIdx, enable = sbuffer_out_s0_fire)
57780382c05SWilliam Wang  val sbuffer_out_s1_evictionPTag = RegEnable(ptag(sbuffer_out_s0_evictionIdx), enable = sbuffer_out_s0_fire)
57880382c05SWilliam Wang  val sbuffer_out_s1_evictionVTag = RegEnable(vtag(sbuffer_out_s0_evictionIdx), enable = sbuffer_out_s0_fire)
579ad3ba452Szhanglinjuan
5803d3419b9SWilliam Wang  io.dcache.req.valid := sbuffer_out_s1_valid && !blockDcacheWrite
581ad3ba452Szhanglinjuan  io.dcache.req.bits := DontCare
582ad3ba452Szhanglinjuan  io.dcache.req.bits.cmd   := MemoryOpConstants.M_XWR
58380382c05SWilliam Wang  io.dcache.req.bits.addr  := getAddr(sbuffer_out_s1_evictionPTag)
58480382c05SWilliam Wang  io.dcache.req.bits.vaddr := getAddr(sbuffer_out_s1_evictionVTag)
58580382c05SWilliam Wang  io.dcache.req.bits.data  := data(sbuffer_out_s1_evictionIdx).asUInt
58680382c05SWilliam Wang  io.dcache.req.bits.mask  := mask(sbuffer_out_s1_evictionIdx).asUInt
58780382c05SWilliam Wang  io.dcache.req.bits.id := sbuffer_out_s1_evictionIdx
588ad3ba452Szhanglinjuan
58980382c05SWilliam Wang  when (sbuffer_out_s1_fire) {
590ad3ba452Szhanglinjuan    assert(!(io.dcache.req.bits.vaddr === 0.U))
591ad3ba452Szhanglinjuan    assert(!(io.dcache.req.bits.addr === 0.U))
592ad3ba452Szhanglinjuan  }
593ad3ba452Szhanglinjuan
59480382c05SWilliam Wang  XSDebug(sbuffer_out_s1_fire,
59580382c05SWilliam Wang    p"send buf [$sbuffer_out_s1_evictionIdx] to Dcache, req fire\n"
596ad3ba452Szhanglinjuan  )
597ad3ba452Szhanglinjuan
598ad3ba452Szhanglinjuan  // update sbuffer status according to dcache resp source
599ad3ba452Szhanglinjuan
600a98b054bSWilliam Wang  def id_to_sbuffer_id(id: UInt): UInt = {
601a98b054bSWilliam Wang    require(id.getWidth >= log2Up(StoreBufferSize))
602a98b054bSWilliam Wang    id(log2Up(StoreBufferSize)-1, 0)
603a98b054bSWilliam Wang  }
604a98b054bSWilliam Wang
605ad3ba452Szhanglinjuan  // hit resp
606ad3ba452Szhanglinjuan  io.dcache.hit_resps.map(resp => {
607ad3ba452Szhanglinjuan    val dcache_resp_id = resp.bits.id
608ad3ba452Szhanglinjuan    when (resp.fire()) {
609ad3ba452Szhanglinjuan      stateVec(dcache_resp_id).state_inflight := false.B
610ad3ba452Szhanglinjuan      stateVec(dcache_resp_id).state_valid := false.B
611ad3ba452Szhanglinjuan      assert(!resp.bits.replay)
612ad3ba452Szhanglinjuan      assert(!resp.bits.miss) // not need to resp if miss, to be opted
613ad3ba452Szhanglinjuan      assert(stateVec(dcache_resp_id).state_inflight === true.B)
614ad3ba452Szhanglinjuan    }
615a98b054bSWilliam Wang
616a98b054bSWilliam Wang    // Update w_sameblock_inflight flag is delayed for 1 cycle
617a98b054bSWilliam Wang    //
618a98b054bSWilliam Wang    // When a new req allocate a new line in sbuffer, sameblock_inflight check will ignore
619a98b054bSWilliam Wang    // current dcache.hit_resps. Then, in the next cycle, we have plenty of time to check
620a98b054bSWilliam Wang    // if the same block is still inflight
621a98b054bSWilliam Wang    (0 until StoreBufferSize).map(i => {
622a98b054bSWilliam Wang      when(
623a98b054bSWilliam Wang        stateVec(i).w_sameblock_inflight &&
624a98b054bSWilliam Wang        stateVec(i).state_valid &&
625a98b054bSWilliam Wang        RegNext(resp.fire()) &&
626a98b054bSWilliam Wang        waitInflightMask(i) === UIntToOH(RegNext(id_to_sbuffer_id(dcache_resp_id)))
627a98b054bSWilliam Wang      ){
628a98b054bSWilliam Wang        stateVec(i).w_sameblock_inflight := false.B
629a98b054bSWilliam Wang      }
630ad3ba452Szhanglinjuan    })
631a98b054bSWilliam Wang  })
632a98b054bSWilliam Wang
633ad3ba452Szhanglinjuan
634ad3ba452Szhanglinjuan  // replay resp
635ad3ba452Szhanglinjuan  val replay_resp_id = io.dcache.replay_resp.bits.id
636ad3ba452Szhanglinjuan  when (io.dcache.replay_resp.fire()) {
637ad3ba452Szhanglinjuan    missqReplayCount(replay_resp_id) := 0.U
638ad3ba452Szhanglinjuan    stateVec(replay_resp_id).w_timeout := true.B
639ad3ba452Szhanglinjuan    // waiting for timeout
640ad3ba452Szhanglinjuan    assert(io.dcache.replay_resp.bits.replay)
641ad3ba452Szhanglinjuan    assert(stateVec(replay_resp_id).state_inflight === true.B)
642ad3ba452Szhanglinjuan  }
643ad3ba452Szhanglinjuan
644ad3ba452Szhanglinjuan  // TODO: reuse cohCount
645ad3ba452Szhanglinjuan  (0 until StoreBufferSize).map(i => {
646ad3ba452Szhanglinjuan    when(stateVec(i).w_timeout && stateVec(i).state_inflight && !missqReplayCount(i)(MissqReplayCountBits-1)) {
647ad3ba452Szhanglinjuan      missqReplayCount(i) := missqReplayCount(i) + 1.U
648ad3ba452Szhanglinjuan    }
649ad3ba452Szhanglinjuan    when(activeMask(i) && !cohTimeOutMask(i)){
650ad3ba452Szhanglinjuan      cohCount(i) := cohCount(i)+1.U
651ad3ba452Szhanglinjuan    }
652ad3ba452Szhanglinjuan  })
653ad3ba452Szhanglinjuan
6541545277aSYinan Xu  if (env.EnableDifftest) {
655ad3ba452Szhanglinjuan    // hit resp
656ad3ba452Szhanglinjuan    io.dcache.hit_resps.zipWithIndex.map{case (resp, index) => {
657ad3ba452Szhanglinjuan      val difftest = Module(new DifftestSbufferEvent)
658ad3ba452Szhanglinjuan      val dcache_resp_id = resp.bits.id
659ad3ba452Szhanglinjuan      difftest.io.clock := clock
6605668a921SJiawei Lin      difftest.io.coreid := io.hartId
661ad3ba452Szhanglinjuan      difftest.io.index := index.U
662ad3ba452Szhanglinjuan      difftest.io.sbufferResp := RegNext(resp.fire())
663ad3ba452Szhanglinjuan      difftest.io.sbufferAddr := RegNext(getAddr(ptag(dcache_resp_id)))
664ad3ba452Szhanglinjuan      difftest.io.sbufferData := RegNext(data(dcache_resp_id).asTypeOf(Vec(CacheLineBytes, UInt(8.W))))
665ad3ba452Szhanglinjuan      difftest.io.sbufferMask := RegNext(mask(dcache_resp_id).asUInt)
666ad3ba452Szhanglinjuan    }}
667ad3ba452Szhanglinjuan  }
668ad3ba452Szhanglinjuan
669ad3ba452Szhanglinjuan  // ---------------------- Load Data Forward ---------------------
670ad3ba452Szhanglinjuan  val mismatch = Wire(Vec(LoadPipelineWidth, Bool()))
671*db7f55d9SWilliam Wang  XSPerfAccumulate("vaddr_match_failed", mismatch(0) || mismatch(1))
672ad3ba452Szhanglinjuan  for ((forward, i) <- io.forward.zipWithIndex) {
673ad3ba452Szhanglinjuan    val vtag_matches = VecInit(widthMap(w => vtag(w) === getVTag(forward.vaddr)))
674ad3ba452Szhanglinjuan    val ptag_matches = VecInit(widthMap(w => ptag(w) === getPTag(forward.paddr)))
675ad3ba452Szhanglinjuan    val tag_matches = vtag_matches
676ad3ba452Szhanglinjuan    val tag_mismatch = RegNext(forward.valid) && VecInit(widthMap(w =>
677ad3ba452Szhanglinjuan      RegNext(vtag_matches(w)) =/= RegNext(ptag_matches(w)) && RegNext((activeMask(w) || inflightMask(w)))
678ad3ba452Szhanglinjuan    )).asUInt.orR
679ad3ba452Szhanglinjuan    mismatch(i) := tag_mismatch
680ad3ba452Szhanglinjuan    when (tag_mismatch) {
681ad3ba452Szhanglinjuan      XSDebug("forward tag mismatch: pmatch %x vmatch %x vaddr %x paddr %x\n",
682ad3ba452Szhanglinjuan        RegNext(ptag_matches.asUInt),
683ad3ba452Szhanglinjuan        RegNext(vtag_matches.asUInt),
684ad3ba452Szhanglinjuan        RegNext(forward.vaddr),
685ad3ba452Szhanglinjuan        RegNext(forward.paddr)
686ad3ba452Szhanglinjuan      )
68796b1e495SWilliam Wang      forward_need_uarch_drain := true.B
688ad3ba452Szhanglinjuan    }
689ad3ba452Szhanglinjuan    val valid_tag_matches = widthMap(w => tag_matches(w) && activeMask(w))
690ad3ba452Szhanglinjuan    val inflight_tag_matches = widthMap(w => tag_matches(w) && inflightMask(w))
691ad3ba452Szhanglinjuan    val line_offset_mask = UIntToOH(getWordOffset(forward.paddr))
692ad3ba452Szhanglinjuan
693ad3ba452Szhanglinjuan    val valid_tag_match_reg = valid_tag_matches.map(RegNext(_))
694ad3ba452Szhanglinjuan    val inflight_tag_match_reg = inflight_tag_matches.map(RegNext(_))
695ad3ba452Szhanglinjuan    val line_offset_reg = RegNext(line_offset_mask)
696a98b054bSWilliam Wang    val forward_mask_candidate_reg = RegEnable(
697a98b054bSWilliam Wang      VecInit(mask.map(entry => entry(getWordOffset(forward.paddr)))),
698a98b054bSWilliam Wang      forward.valid
699a98b054bSWilliam Wang    )
70096b1e495SWilliam Wang    val forward_data_candidate_reg = RegEnable(
70196b1e495SWilliam Wang      VecInit(data.map(entry => entry(getWordOffset(forward.paddr)))),
70296b1e495SWilliam Wang      forward.valid
70396b1e495SWilliam Wang    )
704ad3ba452Szhanglinjuan
705a98b054bSWilliam Wang    val selectedValidMask = Mux1H(valid_tag_match_reg, forward_mask_candidate_reg)
70696b1e495SWilliam Wang    val selectedValidData = Mux1H(valid_tag_match_reg, forward_data_candidate_reg)
707a98b054bSWilliam Wang    selectedValidMask.suggestName("selectedValidMask_"+i)
70896b1e495SWilliam Wang    selectedValidData.suggestName("selectedValidData_"+i)
709ad3ba452Szhanglinjuan
710a98b054bSWilliam Wang    val selectedInflightMask = Mux1H(inflight_tag_match_reg, forward_mask_candidate_reg)
71196b1e495SWilliam Wang    val selectedInflightData = Mux1H(inflight_tag_match_reg, forward_data_candidate_reg)
712a98b054bSWilliam Wang    selectedInflightMask.suggestName("selectedInflightMask_"+i)
71396b1e495SWilliam Wang    selectedInflightData.suggestName("selectedInflightData_"+i)
714ad3ba452Szhanglinjuan
715a98b054bSWilliam Wang    // currently not being used
716ad3ba452Szhanglinjuan    val selectedInflightMaskFast = Mux1H(line_offset_mask, Mux1H(inflight_tag_matches, mask).asTypeOf(Vec(CacheLineWords, Vec(DataBytes, Bool()))))
717ad3ba452Szhanglinjuan    val selectedValidMaskFast = Mux1H(line_offset_mask, Mux1H(valid_tag_matches, mask).asTypeOf(Vec(CacheLineWords, Vec(DataBytes, Bool()))))
718ad3ba452Szhanglinjuan
719ad3ba452Szhanglinjuan    forward.dataInvalid := false.B // data in store line merge buffer is always ready
720ad3ba452Szhanglinjuan    forward.matchInvalid := tag_mismatch // paddr / vaddr cam result does not match
721ad3ba452Szhanglinjuan    for (j <- 0 until DataBytes) {
722ad3ba452Szhanglinjuan      forward.forwardMask(j) := false.B
723ad3ba452Szhanglinjuan      forward.forwardData(j) := DontCare
724ad3ba452Szhanglinjuan
725ad3ba452Szhanglinjuan      // valid entries have higher priority than inflight entries
726ad3ba452Szhanglinjuan      when(selectedInflightMask(j)) {
727ad3ba452Szhanglinjuan        forward.forwardMask(j) := true.B
728ad3ba452Szhanglinjuan        forward.forwardData(j) := selectedInflightData(j)
729ad3ba452Szhanglinjuan      }
730ad3ba452Szhanglinjuan      when(selectedValidMask(j)) {
731ad3ba452Szhanglinjuan        forward.forwardMask(j) := true.B
732ad3ba452Szhanglinjuan        forward.forwardData(j) := selectedValidData(j)
733ad3ba452Szhanglinjuan      }
734ad3ba452Szhanglinjuan
735ad3ba452Szhanglinjuan      forward.forwardMaskFast(j) := selectedInflightMaskFast(j) || selectedValidMaskFast(j)
736ad3ba452Szhanglinjuan    }
737ad3ba452Szhanglinjuan  }
738ad3ba452Szhanglinjuan
739ad3ba452Szhanglinjuan  for (i <- 0 until StoreBufferSize) {
74096b1e495SWilliam Wang    XSDebug("sbf entry " + i + " : ptag %x vtag %x valid %x active %x inflight %x w_timeout %x\n",
741ad3ba452Szhanglinjuan      ptag(i) << OffsetWidth,
742ad3ba452Szhanglinjuan      vtag(i) << OffsetWidth,
743ad3ba452Szhanglinjuan      stateVec(i).isValid(),
744ad3ba452Szhanglinjuan      activeMask(i),
745ad3ba452Szhanglinjuan      inflightMask(i),
746ad3ba452Szhanglinjuan      stateVec(i).w_timeout
747ad3ba452Szhanglinjuan    )
748ad3ba452Szhanglinjuan  }
749ad3ba452Szhanglinjuan
750b6d53cefSWilliam Wang  val perf_valid_entry_count = RegNext(PopCount(VecInit(stateVec.map(s => !s.isInvalid())).asUInt))
751ad3ba452Szhanglinjuan  XSPerfHistogram("util", perf_valid_entry_count, true.B, 0, StoreBufferSize, 1)
752ad3ba452Szhanglinjuan  XSPerfAccumulate("sbuffer_req_valid", PopCount(VecInit(io.in.map(_.valid)).asUInt))
753ad3ba452Szhanglinjuan  XSPerfAccumulate("sbuffer_req_fire", PopCount(VecInit(io.in.map(_.fire())).asUInt))
754ad3ba452Szhanglinjuan  XSPerfAccumulate("sbuffer_merge", PopCount(VecInit(io.in.zipWithIndex.map({case (in, i) => in.fire() && canMerge(i)})).asUInt))
755ad3ba452Szhanglinjuan  XSPerfAccumulate("sbuffer_newline", PopCount(VecInit(io.in.zipWithIndex.map({case (in, i) => in.fire() && !canMerge(i)})).asUInt))
756ad3ba452Szhanglinjuan  XSPerfAccumulate("dcache_req_valid", io.dcache.req.valid)
757ad3ba452Szhanglinjuan  XSPerfAccumulate("dcache_req_fire", io.dcache.req.fire())
758ad3ba452Szhanglinjuan  XSPerfAccumulate("sbuffer_idle", sbuffer_state === x_idle)
759ad3ba452Szhanglinjuan  XSPerfAccumulate("sbuffer_flush", sbuffer_state === x_drain_sbuffer)
760ad3ba452Szhanglinjuan  XSPerfAccumulate("sbuffer_replace", sbuffer_state === x_replace)
761*db7f55d9SWilliam Wang  XSPerfAccumulate("evenCanInsert", evenCanInsert)
762*db7f55d9SWilliam Wang  XSPerfAccumulate("oddCanInsert", oddCanInsert)
76396b1e495SWilliam Wang  XSPerfAccumulate("mainpipe_resp_valid", io.dcache.main_pipe_hit_resp.fire())
76496b1e495SWilliam Wang  XSPerfAccumulate("refill_resp_valid", io.dcache.refill_hit_resp.fire())
76596b1e495SWilliam Wang  XSPerfAccumulate("replay_resp_valid", io.dcache.replay_resp.fire())
76696b1e495SWilliam Wang  XSPerfAccumulate("coh_timeout", cohHasTimeOut)
76796b1e495SWilliam Wang
76896b1e495SWilliam Wang  // val (store_latency_sample, store_latency) = TransactionLatencyCounter(io.lsu.req.fire(), io.lsu.resp.fire())
76996b1e495SWilliam Wang  // XSPerfHistogram("store_latency", store_latency, store_latency_sample, 0, 100, 10)
77096b1e495SWilliam Wang  // XSPerfAccumulate("store_req", io.lsu.req.fire())
771cd365d4cSrvcoresjw
772cd365d4cSrvcoresjw  val perfEvents = Seq(
773cd365d4cSrvcoresjw    ("sbuffer_req_valid ", PopCount(VecInit(io.in.map(_.valid)).asUInt)                                                                ),
774cd365d4cSrvcoresjw    ("sbuffer_req_fire  ", PopCount(VecInit(io.in.map(_.fire())).asUInt)                                                               ),
775cd365d4cSrvcoresjw    ("sbuffer_merge     ", PopCount(VecInit(io.in.zipWithIndex.map({case (in, i) => in.fire() && canMerge(i)})).asUInt)                ),
776cd365d4cSrvcoresjw    ("sbuffer_newline   ", PopCount(VecInit(io.in.zipWithIndex.map({case (in, i) => in.fire() && !canMerge(i)})).asUInt)               ),
777cd365d4cSrvcoresjw    ("dcache_req_valid  ", io.dcache.req.valid                                                                                         ),
778cd365d4cSrvcoresjw    ("dcache_req_fire   ", io.dcache.req.fire()                                                                                        ),
77996b1e495SWilliam Wang    ("sbuffer_idle      ", sbuffer_state === x_idle                                                                                    ),
78096b1e495SWilliam Wang    ("sbuffer_flush     ", sbuffer_state === x_drain_sbuffer                                                                           ),
78196b1e495SWilliam Wang    ("sbuffer_replace   ", sbuffer_state === x_replace                                                                                 ),
78296b1e495SWilliam Wang    ("mpipe_resp_valid  ", io.dcache.main_pipe_hit_resp.fire()                                                                         ),
78396b1e495SWilliam Wang    ("refill_resp_valid ", io.dcache.refill_hit_resp.fire()                                                                            ),
78496b1e495SWilliam Wang    ("replay_resp_valid ", io.dcache.replay_resp.fire()                                                                                ),
78596b1e495SWilliam Wang    ("coh_timeout       ", cohHasTimeOut                                                                                               ),
7861ca0e4f3SYinan Xu    ("sbuffer_1_4_valid ", (perf_valid_entry_count < (StoreBufferSize.U/4.U))                                                          ),
7871ca0e4f3SYinan Xu    ("sbuffer_2_4_valid ", (perf_valid_entry_count > (StoreBufferSize.U/4.U)) & (perf_valid_entry_count <= (StoreBufferSize.U/2.U))    ),
7881ca0e4f3SYinan Xu    ("sbuffer_3_4_valid ", (perf_valid_entry_count > (StoreBufferSize.U/2.U)) & (perf_valid_entry_count <= (StoreBufferSize.U*3.U/4.U))),
789cd365d4cSrvcoresjw    ("sbuffer_full_valid", (perf_valid_entry_count > (StoreBufferSize.U*3.U/4.U)))
790cd365d4cSrvcoresjw  )
7911ca0e4f3SYinan Xu  generatePerfEvent()
792cd365d4cSrvcoresjw
793ad3ba452Szhanglinjuan}