1*c217d954SCole Faust /* 2*c217d954SCole Faust * Copyright (c) 2021-2022 Arm Limited. 3*c217d954SCole Faust * 4*c217d954SCole Faust * SPDX-License-Identifier: MIT 5*c217d954SCole Faust * 6*c217d954SCole Faust * Permission is hereby granted, free of charge, to any person obtaining a copy 7*c217d954SCole Faust * of this software and associated documentation files (the "Software"), to 8*c217d954SCole Faust * deal in the Software without restriction, including without limitation the 9*c217d954SCole Faust * rights to use, copy, modify, merge, publish, distribute, sublicense, and/or 10*c217d954SCole Faust * sell copies of the Software, and to permit persons to whom the Software is 11*c217d954SCole Faust * furnished to do so, subject to the following conditions: 12*c217d954SCole Faust * 13*c217d954SCole Faust * The above copyright notice and this permission notice shall be included in all 14*c217d954SCole Faust * copies or substantial portions of the Software. 15*c217d954SCole Faust * 16*c217d954SCole Faust * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17*c217d954SCole Faust * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18*c217d954SCole Faust * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE 19*c217d954SCole Faust * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20*c217d954SCole Faust * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21*c217d954SCole Faust * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 22*c217d954SCole Faust * SOFTWARE. 23*c217d954SCole Faust */ 24*c217d954SCole Faust #ifndef SRC_COMMON_CPUINFO_CPUISAINFO_H 25*c217d954SCole Faust #define SRC_COMMON_CPUINFO_CPUISAINFO_H 26*c217d954SCole Faust 27*c217d954SCole Faust #include <cstdint> 28*c217d954SCole Faust 29*c217d954SCole Faust namespace arm_compute 30*c217d954SCole Faust { 31*c217d954SCole Faust namespace cpuinfo 32*c217d954SCole Faust { 33*c217d954SCole Faust /** CPU ISA (Instruction Set Architecture) information 34*c217d954SCole Faust * 35*c217d954SCole Faust * Contains ISA related information around the Arm architecture 36*c217d954SCole Faust */ 37*c217d954SCole Faust struct CpuIsaInfo 38*c217d954SCole Faust { 39*c217d954SCole Faust /* SIMD extension support */ 40*c217d954SCole Faust bool neon{ false }; 41*c217d954SCole Faust bool sve{ false }; 42*c217d954SCole Faust bool sve2{ false }; 43*c217d954SCole Faust bool sme{ false }; 44*c217d954SCole Faust bool sme2{ false }; 45*c217d954SCole Faust 46*c217d954SCole Faust /* Data-type extensions support */ 47*c217d954SCole Faust bool fp16{ false }; 48*c217d954SCole Faust bool bf16{ false }; 49*c217d954SCole Faust bool svebf16{ false }; 50*c217d954SCole Faust 51*c217d954SCole Faust /* Instruction support */ 52*c217d954SCole Faust bool dot{ false }; 53*c217d954SCole Faust bool i8mm{ false }; 54*c217d954SCole Faust bool svei8mm{ false }; 55*c217d954SCole Faust bool svef32mm{ false }; 56*c217d954SCole Faust }; 57*c217d954SCole Faust 58*c217d954SCole Faust /** Identify ISA related information through system information 59*c217d954SCole Faust * 60*c217d954SCole Faust * @param[in] hwcaps HWCAPS feature information 61*c217d954SCole Faust * @param[in] hwcaps2 HWCAPS2 feature information 62*c217d954SCole Faust * @param[in] midr MIDR value 63*c217d954SCole Faust * 64*c217d954SCole Faust * @return CpuIsaInfo A populated ISA feature structure 65*c217d954SCole Faust */ 66*c217d954SCole Faust CpuIsaInfo init_cpu_isa_from_hwcaps(uint32_t hwcaps, uint32_t hwcaps2, uint32_t midr); 67*c217d954SCole Faust 68*c217d954SCole Faust /** Identify ISA related information through register information 69*c217d954SCole Faust * 70*c217d954SCole Faust * @param[in] isar0 Value of Instruction Set Attribute Register 0 (ID_AA64ISAR0_EL1) 71*c217d954SCole Faust * @param[in] isar1 Value of Instruction Set Attribute Register 1 (ID_AA64ISAR1_EL1) 72*c217d954SCole Faust * @param[in] pfr0 Value of Processor Feature Register 0 (ID_AA64PFR0_EL1) 73*c217d954SCole Faust * @param[in] pfr1 Value of Processor Feature Register 1 (ID_AA64PFR1_EL1) 74*c217d954SCole Faust * @param[in] svefr0 Value of SVE feature ID register 0 (ID_AA64ZFR0_EL1) 75*c217d954SCole Faust * @param[in] midr Value of Main ID Register (MIDR) 76*c217d954SCole Faust * 77*c217d954SCole Faust * @return CpuIsaInfo A populated ISA feature structure 78*c217d954SCole Faust */ 79*c217d954SCole Faust CpuIsaInfo init_cpu_isa_from_regs(uint64_t isar0, uint64_t isar1, uint64_t pfr0, uint64_t pfr1, uint64_t svefr0, uint64_t midr); 80*c217d954SCole Faust } // namespace cpuinfo 81*c217d954SCole Faust } // namespace arm_compute 82*c217d954SCole Faust 83*c217d954SCole Faust #endif /* SRC_COMMON_CPUINFO_CPUISAINFO_H */ 84