1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park * Copyright (c) 2019-2020, Broadcom
3*54fd6939SJiyong Park *
4*54fd6939SJiyong Park * SPDX-License-Identifier: BSD-3-Clause
5*54fd6939SJiyong Park */
6*54fd6939SJiyong Park
7*54fd6939SJiyong Park #include <assert.h>
8*54fd6939SJiyong Park
9*54fd6939SJiyong Park #include <drivers/gpio.h>
10*54fd6939SJiyong Park #include <lib/mmio.h>
11*54fd6939SJiyong Park #include <plat/common/platform.h>
12*54fd6939SJiyong Park
13*54fd6939SJiyong Park #include <iproc_gpio.h>
14*54fd6939SJiyong Park #include <platform_def.h>
15*54fd6939SJiyong Park
16*54fd6939SJiyong Park #define IPROC_GPIO_DATA_IN_OFFSET 0x00
17*54fd6939SJiyong Park #define IPROC_GPIO_DATA_OUT_OFFSET 0x04
18*54fd6939SJiyong Park #define IPROC_GPIO_OUT_EN_OFFSET 0x08
19*54fd6939SJiyong Park #define IPROC_GPIO_PAD_RES_OFFSET 0x34
20*54fd6939SJiyong Park #define IPROC_GPIO_RES_EN_OFFSET 0x38
21*54fd6939SJiyong Park
22*54fd6939SJiyong Park #define PINMUX_OFFSET(gpio) ((gpio) * 4)
23*54fd6939SJiyong Park #define PINCONF_OFFSET(gpio) ((gpio) * 4)
24*54fd6939SJiyong Park #define PINCONF_PULL_UP BIT(4)
25*54fd6939SJiyong Park #define PINCONF_PULL_DOWN BIT(5)
26*54fd6939SJiyong Park
27*54fd6939SJiyong Park /*
28*54fd6939SJiyong Park * iProc GPIO bank is always 0x200 per bank,
29*54fd6939SJiyong Park * with each bank supporting 32 GPIOs.
30*54fd6939SJiyong Park */
31*54fd6939SJiyong Park #define GPIO_BANK_SIZE 0x200
32*54fd6939SJiyong Park #define NGPIOS_PER_BANK 32
33*54fd6939SJiyong Park #define GPIO_BANK(pin) ((pin) / NGPIOS_PER_BANK)
34*54fd6939SJiyong Park
35*54fd6939SJiyong Park #define IPROC_GPIO_REG(pin, reg) (GPIO_BANK(pin) * GPIO_BANK_SIZE + (reg))
36*54fd6939SJiyong Park #define IPROC_GPIO_SHIFT(pin) ((pin) % NGPIOS_PER_BANK)
37*54fd6939SJiyong Park
38*54fd6939SJiyong Park #define MUX_GPIO_MODE 0x3
39*54fd6939SJiyong Park
40*54fd6939SJiyong Park /*
41*54fd6939SJiyong Park * @base: base address of the gpio controller
42*54fd6939SJiyong Park * @pinconf_base: base address of the pinconf
43*54fd6939SJiyong Park * @pinmux_base: base address of the mux controller
44*54fd6939SJiyong Park * @nr_gpios: maxinum number of GPIOs
45*54fd6939SJiyong Park */
46*54fd6939SJiyong Park struct iproc_gpio {
47*54fd6939SJiyong Park uintptr_t base;
48*54fd6939SJiyong Park uintptr_t pinconf_base;
49*54fd6939SJiyong Park uintptr_t pinmux_base;
50*54fd6939SJiyong Park int nr_gpios;
51*54fd6939SJiyong Park };
52*54fd6939SJiyong Park
53*54fd6939SJiyong Park static struct iproc_gpio iproc_gpio;
54*54fd6939SJiyong Park
gpio_set_bit(uintptr_t base,unsigned int reg,int gpio,bool set)55*54fd6939SJiyong Park static void gpio_set_bit(uintptr_t base, unsigned int reg, int gpio, bool set)
56*54fd6939SJiyong Park {
57*54fd6939SJiyong Park unsigned int offset = IPROC_GPIO_REG(gpio, reg);
58*54fd6939SJiyong Park unsigned int shift = IPROC_GPIO_SHIFT(gpio);
59*54fd6939SJiyong Park uint32_t val;
60*54fd6939SJiyong Park
61*54fd6939SJiyong Park val = mmio_read_32(base + offset);
62*54fd6939SJiyong Park if (set)
63*54fd6939SJiyong Park val |= BIT(shift);
64*54fd6939SJiyong Park else
65*54fd6939SJiyong Park val &= ~BIT(shift);
66*54fd6939SJiyong Park
67*54fd6939SJiyong Park mmio_write_32(base + offset, val);
68*54fd6939SJiyong Park }
69*54fd6939SJiyong Park
gpio_get_bit(uintptr_t base,unsigned int reg,int gpio)70*54fd6939SJiyong Park static bool gpio_get_bit(uintptr_t base, unsigned int reg, int gpio)
71*54fd6939SJiyong Park {
72*54fd6939SJiyong Park unsigned int offset = IPROC_GPIO_REG(gpio, reg);
73*54fd6939SJiyong Park unsigned int shift = IPROC_GPIO_SHIFT(gpio);
74*54fd6939SJiyong Park
75*54fd6939SJiyong Park return !!(mmio_read_32(base + offset) & BIT(shift));
76*54fd6939SJiyong Park }
77*54fd6939SJiyong Park
mux_to_gpio(struct iproc_gpio * g,int gpio)78*54fd6939SJiyong Park static void mux_to_gpio(struct iproc_gpio *g, int gpio)
79*54fd6939SJiyong Park {
80*54fd6939SJiyong Park /* mux pad to GPIO if IOPAD configuration is mandatory */
81*54fd6939SJiyong Park if (g->pinmux_base)
82*54fd6939SJiyong Park mmio_write_32(g->pinmux_base + PINMUX_OFFSET(gpio),
83*54fd6939SJiyong Park MUX_GPIO_MODE);
84*54fd6939SJiyong Park }
85*54fd6939SJiyong Park
set_direction(int gpio,int direction)86*54fd6939SJiyong Park static void set_direction(int gpio, int direction)
87*54fd6939SJiyong Park {
88*54fd6939SJiyong Park struct iproc_gpio *g = &iproc_gpio;
89*54fd6939SJiyong Park bool dir = (direction == GPIO_DIR_OUT) ? true : false;
90*54fd6939SJiyong Park
91*54fd6939SJiyong Park assert(gpio < g->nr_gpios);
92*54fd6939SJiyong Park
93*54fd6939SJiyong Park mux_to_gpio(g, gpio);
94*54fd6939SJiyong Park gpio_set_bit(g->base, IPROC_GPIO_OUT_EN_OFFSET, gpio, dir);
95*54fd6939SJiyong Park }
96*54fd6939SJiyong Park
get_direction(int gpio)97*54fd6939SJiyong Park static int get_direction(int gpio)
98*54fd6939SJiyong Park {
99*54fd6939SJiyong Park struct iproc_gpio *g = &iproc_gpio;
100*54fd6939SJiyong Park int dir;
101*54fd6939SJiyong Park
102*54fd6939SJiyong Park assert(gpio < g->nr_gpios);
103*54fd6939SJiyong Park
104*54fd6939SJiyong Park mux_to_gpio(g, gpio);
105*54fd6939SJiyong Park dir = gpio_get_bit(g->base, IPROC_GPIO_OUT_EN_OFFSET, gpio) ?
106*54fd6939SJiyong Park GPIO_DIR_OUT : GPIO_DIR_IN;
107*54fd6939SJiyong Park
108*54fd6939SJiyong Park return dir;
109*54fd6939SJiyong Park }
110*54fd6939SJiyong Park
get_value(int gpio)111*54fd6939SJiyong Park static int get_value(int gpio)
112*54fd6939SJiyong Park {
113*54fd6939SJiyong Park struct iproc_gpio *g = &iproc_gpio;
114*54fd6939SJiyong Park unsigned int offset;
115*54fd6939SJiyong Park
116*54fd6939SJiyong Park assert(gpio < g->nr_gpios);
117*54fd6939SJiyong Park
118*54fd6939SJiyong Park mux_to_gpio(g, gpio);
119*54fd6939SJiyong Park
120*54fd6939SJiyong Park /*
121*54fd6939SJiyong Park * If GPIO is configured as output, read from the GPIO_OUT register;
122*54fd6939SJiyong Park * otherwise, read from the GPIO_IN register
123*54fd6939SJiyong Park */
124*54fd6939SJiyong Park offset = gpio_get_bit(g->base, IPROC_GPIO_OUT_EN_OFFSET, gpio) ?
125*54fd6939SJiyong Park IPROC_GPIO_DATA_OUT_OFFSET : IPROC_GPIO_DATA_IN_OFFSET;
126*54fd6939SJiyong Park
127*54fd6939SJiyong Park return gpio_get_bit(g->base, offset, gpio);
128*54fd6939SJiyong Park }
129*54fd6939SJiyong Park
set_value(int gpio,int val)130*54fd6939SJiyong Park static void set_value(int gpio, int val)
131*54fd6939SJiyong Park {
132*54fd6939SJiyong Park struct iproc_gpio *g = &iproc_gpio;
133*54fd6939SJiyong Park
134*54fd6939SJiyong Park assert(gpio < g->nr_gpios);
135*54fd6939SJiyong Park
136*54fd6939SJiyong Park mux_to_gpio(g, gpio);
137*54fd6939SJiyong Park
138*54fd6939SJiyong Park /* make sure GPIO is configured to output, and then set the value */
139*54fd6939SJiyong Park gpio_set_bit(g->base, IPROC_GPIO_OUT_EN_OFFSET, gpio, true);
140*54fd6939SJiyong Park gpio_set_bit(g->base, IPROC_GPIO_DATA_OUT_OFFSET, gpio, !!(val));
141*54fd6939SJiyong Park }
142*54fd6939SJiyong Park
get_pull(int gpio)143*54fd6939SJiyong Park static int get_pull(int gpio)
144*54fd6939SJiyong Park {
145*54fd6939SJiyong Park struct iproc_gpio *g = &iproc_gpio;
146*54fd6939SJiyong Park uint32_t val;
147*54fd6939SJiyong Park
148*54fd6939SJiyong Park assert(gpio < g->nr_gpios);
149*54fd6939SJiyong Park mux_to_gpio(g, gpio);
150*54fd6939SJiyong Park
151*54fd6939SJiyong Park /* when there's a valid pinconf_base, use it */
152*54fd6939SJiyong Park if (g->pinconf_base) {
153*54fd6939SJiyong Park val = mmio_read_32(g->pinconf_base + PINCONF_OFFSET(gpio));
154*54fd6939SJiyong Park
155*54fd6939SJiyong Park if (val & PINCONF_PULL_UP)
156*54fd6939SJiyong Park return GPIO_PULL_UP;
157*54fd6939SJiyong Park else if (val & PINCONF_PULL_DOWN)
158*54fd6939SJiyong Park return GPIO_PULL_DOWN;
159*54fd6939SJiyong Park else
160*54fd6939SJiyong Park return GPIO_PULL_NONE;
161*54fd6939SJiyong Park }
162*54fd6939SJiyong Park
163*54fd6939SJiyong Park /* no pinconf_base. fall back to GPIO internal pull control */
164*54fd6939SJiyong Park if (!gpio_get_bit(g->base, IPROC_GPIO_RES_EN_OFFSET, gpio))
165*54fd6939SJiyong Park return GPIO_PULL_NONE;
166*54fd6939SJiyong Park
167*54fd6939SJiyong Park return gpio_get_bit(g->base, IPROC_GPIO_PAD_RES_OFFSET, gpio) ?
168*54fd6939SJiyong Park GPIO_PULL_UP : GPIO_PULL_DOWN;
169*54fd6939SJiyong Park }
170*54fd6939SJiyong Park
set_pull(int gpio,int pull)171*54fd6939SJiyong Park static void set_pull(int gpio, int pull)
172*54fd6939SJiyong Park {
173*54fd6939SJiyong Park struct iproc_gpio *g = &iproc_gpio;
174*54fd6939SJiyong Park uint32_t val;
175*54fd6939SJiyong Park
176*54fd6939SJiyong Park assert(gpio < g->nr_gpios);
177*54fd6939SJiyong Park mux_to_gpio(g, gpio);
178*54fd6939SJiyong Park
179*54fd6939SJiyong Park /* when there's a valid pinconf_base, use it */
180*54fd6939SJiyong Park if (g->pinconf_base) {
181*54fd6939SJiyong Park val = mmio_read_32(g->pinconf_base + PINCONF_OFFSET(gpio));
182*54fd6939SJiyong Park
183*54fd6939SJiyong Park if (pull == GPIO_PULL_NONE) {
184*54fd6939SJiyong Park val &= ~(PINCONF_PULL_UP | PINCONF_PULL_DOWN);
185*54fd6939SJiyong Park } else if (pull == GPIO_PULL_UP) {
186*54fd6939SJiyong Park val |= PINCONF_PULL_UP;
187*54fd6939SJiyong Park val &= ~PINCONF_PULL_DOWN;
188*54fd6939SJiyong Park } else if (pull == GPIO_PULL_DOWN) {
189*54fd6939SJiyong Park val |= PINCONF_PULL_DOWN;
190*54fd6939SJiyong Park val &= ~PINCONF_PULL_UP;
191*54fd6939SJiyong Park } else {
192*54fd6939SJiyong Park return;
193*54fd6939SJiyong Park }
194*54fd6939SJiyong Park mmio_write_32(g->pinconf_base + PINCONF_OFFSET(gpio), val);
195*54fd6939SJiyong Park }
196*54fd6939SJiyong Park
197*54fd6939SJiyong Park /* no pinconf_base. fall back to GPIO internal pull control */
198*54fd6939SJiyong Park if (pull == GPIO_PULL_NONE) {
199*54fd6939SJiyong Park gpio_set_bit(g->base, IPROC_GPIO_RES_EN_OFFSET, gpio, false);
200*54fd6939SJiyong Park return;
201*54fd6939SJiyong Park }
202*54fd6939SJiyong Park
203*54fd6939SJiyong Park /* enable pad register and pull up or down */
204*54fd6939SJiyong Park gpio_set_bit(g->base, IPROC_GPIO_RES_EN_OFFSET, gpio, true);
205*54fd6939SJiyong Park gpio_set_bit(g->base, IPROC_GPIO_PAD_RES_OFFSET, gpio,
206*54fd6939SJiyong Park !!(pull == GPIO_PULL_UP));
207*54fd6939SJiyong Park }
208*54fd6939SJiyong Park
209*54fd6939SJiyong Park const gpio_ops_t iproc_gpio_ops = {
210*54fd6939SJiyong Park .get_direction = get_direction,
211*54fd6939SJiyong Park .set_direction = set_direction,
212*54fd6939SJiyong Park .get_value = get_value,
213*54fd6939SJiyong Park .set_value = set_value,
214*54fd6939SJiyong Park .get_pull = get_pull,
215*54fd6939SJiyong Park .set_pull = set_pull,
216*54fd6939SJiyong Park };
217*54fd6939SJiyong Park
iproc_gpio_init(uintptr_t base,int nr_gpios,uintptr_t pinmux_base,uintptr_t pinconf_base)218*54fd6939SJiyong Park void iproc_gpio_init(uintptr_t base, int nr_gpios, uintptr_t pinmux_base,
219*54fd6939SJiyong Park uintptr_t pinconf_base)
220*54fd6939SJiyong Park {
221*54fd6939SJiyong Park iproc_gpio.base = base;
222*54fd6939SJiyong Park iproc_gpio.nr_gpios = nr_gpios;
223*54fd6939SJiyong Park
224*54fd6939SJiyong Park /* pinmux/pinconf base is optional for some SoCs */
225*54fd6939SJiyong Park if (pinmux_base)
226*54fd6939SJiyong Park iproc_gpio.pinmux_base = pinmux_base;
227*54fd6939SJiyong Park
228*54fd6939SJiyong Park if (pinconf_base)
229*54fd6939SJiyong Park iproc_gpio.pinconf_base = pinconf_base;
230*54fd6939SJiyong Park
231*54fd6939SJiyong Park gpio_init(&iproc_gpio_ops);
232*54fd6939SJiyong Park }
233