1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park * Copyright (c) 2017 - 2020, Broadcom
3*54fd6939SJiyong Park *
4*54fd6939SJiyong Park * SPDX-License-Identifier: BSD-3-Clause
5*54fd6939SJiyong Park */
6*54fd6939SJiyong Park
7*54fd6939SJiyong Park #include <string.h>
8*54fd6939SJiyong Park
9*54fd6939SJiyong Park #include <common/debug.h>
10*54fd6939SJiyong Park #include <drivers/delay_timer.h>
11*54fd6939SJiyong Park #include <endian.h>
12*54fd6939SJiyong Park #include <lib/mmio.h>
13*54fd6939SJiyong Park
14*54fd6939SJiyong Park #include <platform_def.h>
15*54fd6939SJiyong Park #include <spi.h>
16*54fd6939SJiyong Park
17*54fd6939SJiyong Park #include "iproc_qspi.h"
18*54fd6939SJiyong Park
19*54fd6939SJiyong Park struct bcmspi_priv spi_cfg;
20*54fd6939SJiyong Park
21*54fd6939SJiyong Park /* Redefined by platform to force appropriate information */
22*54fd6939SJiyong Park #pragma weak plat_spi_init
plat_spi_init(uint32_t * max_hz)23*54fd6939SJiyong Park int plat_spi_init(uint32_t *max_hz)
24*54fd6939SJiyong Park {
25*54fd6939SJiyong Park return 0;
26*54fd6939SJiyong Park }
27*54fd6939SJiyong Park
28*54fd6939SJiyong Park /* Initialize & setup iproc qspi controller */
iproc_qspi_setup(uint32_t bus,uint32_t cs,uint32_t max_hz,uint32_t mode)29*54fd6939SJiyong Park int iproc_qspi_setup(uint32_t bus, uint32_t cs, uint32_t max_hz, uint32_t mode)
30*54fd6939SJiyong Park {
31*54fd6939SJiyong Park struct bcmspi_priv *priv = NULL;
32*54fd6939SJiyong Park uint32_t spbr;
33*54fd6939SJiyong Park
34*54fd6939SJiyong Park priv = &spi_cfg;
35*54fd6939SJiyong Park priv->spi_mode = mode;
36*54fd6939SJiyong Park priv->state = QSPI_STATE_DISABLED;
37*54fd6939SJiyong Park priv->bspi_hw = QSPI_BSPI_MODE_REG_BASE;
38*54fd6939SJiyong Park priv->mspi_hw = QSPI_MSPI_MODE_REG_BASE;
39*54fd6939SJiyong Park
40*54fd6939SJiyong Park /* Initialize clock and platform specific */
41*54fd6939SJiyong Park if (plat_spi_init(&max_hz) != 0)
42*54fd6939SJiyong Park return -1;
43*54fd6939SJiyong Park
44*54fd6939SJiyong Park priv->max_hz = max_hz;
45*54fd6939SJiyong Park
46*54fd6939SJiyong Park /* MSPI: Basic hardware initialization */
47*54fd6939SJiyong Park mmio_write_32(priv->mspi_hw + MSPI_SPCR1_LSB_REG, 0);
48*54fd6939SJiyong Park mmio_write_32(priv->mspi_hw + MSPI_SPCR1_MSB_REG, 0);
49*54fd6939SJiyong Park mmio_write_32(priv->mspi_hw + MSPI_NEWQP_REG, 0);
50*54fd6939SJiyong Park mmio_write_32(priv->mspi_hw + MSPI_ENDQP_REG, 0);
51*54fd6939SJiyong Park mmio_write_32(priv->mspi_hw + MSPI_SPCR2_REG, 0);
52*54fd6939SJiyong Park
53*54fd6939SJiyong Park /* MSPI: SCK configuration */
54*54fd6939SJiyong Park spbr = (QSPI_AXI_CLK - 1) / (2 * priv->max_hz) + 1;
55*54fd6939SJiyong Park spbr = MIN(spbr, SPBR_DIV_MAX);
56*54fd6939SJiyong Park spbr = MAX(spbr, SPBR_DIV_MIN);
57*54fd6939SJiyong Park mmio_write_32(priv->mspi_hw + MSPI_SPCR0_LSB_REG, spbr);
58*54fd6939SJiyong Park
59*54fd6939SJiyong Park /* MSPI: Mode configuration (8 bits by default) */
60*54fd6939SJiyong Park priv->mspi_16bit = 0;
61*54fd6939SJiyong Park mmio_write_32(priv->mspi_hw + MSPI_SPCR0_MSB_REG,
62*54fd6939SJiyong Park BIT(MSPI_SPCR0_MSB_REG_MSTR_SHIFT) | /* Master */
63*54fd6939SJiyong Park MSPI_SPCR0_MSB_REG_16_BITS_PER_WD_SHIFT | /* 16 bits per word */
64*54fd6939SJiyong Park (priv->spi_mode & MSPI_SPCR0_MSB_REG_MODE_MASK)); /* mode: CPOL / CPHA */
65*54fd6939SJiyong Park
66*54fd6939SJiyong Park /* Display bus info */
67*54fd6939SJiyong Park VERBOSE("SPI: SPCR0_LSB: 0x%x\n",
68*54fd6939SJiyong Park mmio_read_32(priv->mspi_hw + MSPI_SPCR0_LSB_REG));
69*54fd6939SJiyong Park VERBOSE("SPI: SPCR0_MSB: 0x%x\n",
70*54fd6939SJiyong Park mmio_read_32(priv->mspi_hw + MSPI_SPCR0_MSB_REG));
71*54fd6939SJiyong Park VERBOSE("SPI: SPCR1_LSB: 0x%x\n",
72*54fd6939SJiyong Park mmio_read_32(priv->mspi_hw + MSPI_SPCR1_LSB_REG));
73*54fd6939SJiyong Park VERBOSE("SPI: SPCR1_MSB: 0x%x\n",
74*54fd6939SJiyong Park mmio_read_32(priv->mspi_hw + MSPI_SPCR1_MSB_REG));
75*54fd6939SJiyong Park VERBOSE("SPI: SPCR2: 0x%x\n",
76*54fd6939SJiyong Park mmio_read_32(priv->mspi_hw + MSPI_SPCR2_REG));
77*54fd6939SJiyong Park VERBOSE("SPI: CLK: %d\n", priv->max_hz);
78*54fd6939SJiyong Park
79*54fd6939SJiyong Park return 0;
80*54fd6939SJiyong Park }
81*54fd6939SJiyong Park
bcmspi_enable_bspi(struct bcmspi_priv * priv)82*54fd6939SJiyong Park void bcmspi_enable_bspi(struct bcmspi_priv *priv)
83*54fd6939SJiyong Park {
84*54fd6939SJiyong Park if (priv->state != QSPI_STATE_BSPI) {
85*54fd6939SJiyong Park /* Switch to BSPI */
86*54fd6939SJiyong Park mmio_write_32(priv->bspi_hw + BSPI_MAST_N_BOOT_CTRL_REG, 0);
87*54fd6939SJiyong Park
88*54fd6939SJiyong Park priv->state = QSPI_STATE_BSPI;
89*54fd6939SJiyong Park }
90*54fd6939SJiyong Park }
91*54fd6939SJiyong Park
bcmspi_disable_bspi(struct bcmspi_priv * priv)92*54fd6939SJiyong Park static int bcmspi_disable_bspi(struct bcmspi_priv *priv)
93*54fd6939SJiyong Park {
94*54fd6939SJiyong Park uint32_t retry;
95*54fd6939SJiyong Park
96*54fd6939SJiyong Park if (priv->state == QSPI_STATE_MSPI)
97*54fd6939SJiyong Park return 0;
98*54fd6939SJiyong Park
99*54fd6939SJiyong Park /* Switch to MSPI if not yet */
100*54fd6939SJiyong Park if ((mmio_read_32(priv->bspi_hw + BSPI_MAST_N_BOOT_CTRL_REG) &
101*54fd6939SJiyong Park MSPI_CTRL_MASK) == 0) {
102*54fd6939SJiyong Park retry = QSPI_RETRY_COUNT_US_MAX;
103*54fd6939SJiyong Park do {
104*54fd6939SJiyong Park if ((mmio_read_32(
105*54fd6939SJiyong Park priv->bspi_hw + BSPI_BUSY_STATUS_REG) &
106*54fd6939SJiyong Park BSPI_BUSY_MASK) == 0) {
107*54fd6939SJiyong Park mmio_write_32(priv->bspi_hw +
108*54fd6939SJiyong Park BSPI_MAST_N_BOOT_CTRL_REG,
109*54fd6939SJiyong Park MSPI_CTRL_MASK);
110*54fd6939SJiyong Park udelay(1);
111*54fd6939SJiyong Park break;
112*54fd6939SJiyong Park }
113*54fd6939SJiyong Park udelay(1);
114*54fd6939SJiyong Park } while (retry--);
115*54fd6939SJiyong Park
116*54fd6939SJiyong Park if ((mmio_read_32(priv->bspi_hw + BSPI_MAST_N_BOOT_CTRL_REG) &
117*54fd6939SJiyong Park MSPI_CTRL_MASK) != MSPI_CTRL_MASK) {
118*54fd6939SJiyong Park ERROR("QSPI: Switching to QSPI error.\n");
119*54fd6939SJiyong Park return -1;
120*54fd6939SJiyong Park }
121*54fd6939SJiyong Park }
122*54fd6939SJiyong Park
123*54fd6939SJiyong Park /* Update state */
124*54fd6939SJiyong Park priv->state = QSPI_STATE_MSPI;
125*54fd6939SJiyong Park
126*54fd6939SJiyong Park return 0;
127*54fd6939SJiyong Park }
128*54fd6939SJiyong Park
iproc_qspi_claim_bus(void)129*54fd6939SJiyong Park int iproc_qspi_claim_bus(void)
130*54fd6939SJiyong Park {
131*54fd6939SJiyong Park struct bcmspi_priv *priv = &spi_cfg;
132*54fd6939SJiyong Park
133*54fd6939SJiyong Park /* Switch to MSPI by default */
134*54fd6939SJiyong Park if (bcmspi_disable_bspi(priv) != 0)
135*54fd6939SJiyong Park return -1;
136*54fd6939SJiyong Park
137*54fd6939SJiyong Park return 0;
138*54fd6939SJiyong Park }
139*54fd6939SJiyong Park
iproc_qspi_release_bus(void)140*54fd6939SJiyong Park void iproc_qspi_release_bus(void)
141*54fd6939SJiyong Park {
142*54fd6939SJiyong Park struct bcmspi_priv *priv = &spi_cfg;
143*54fd6939SJiyong Park
144*54fd6939SJiyong Park /* Switch to BSPI by default */
145*54fd6939SJiyong Park bcmspi_enable_bspi(priv);
146*54fd6939SJiyong Park }
147*54fd6939SJiyong Park
mspi_xfer(struct bcmspi_priv * priv,uint32_t bytes,const uint8_t * tx,uint8_t * rx,uint32_t flag)148*54fd6939SJiyong Park static int mspi_xfer(struct bcmspi_priv *priv, uint32_t bytes,
149*54fd6939SJiyong Park const uint8_t *tx, uint8_t *rx, uint32_t flag)
150*54fd6939SJiyong Park {
151*54fd6939SJiyong Park uint32_t retry;
152*54fd6939SJiyong Park uint32_t mode = CDRAM_PCS0;
153*54fd6939SJiyong Park
154*54fd6939SJiyong Park if (flag & SPI_XFER_QUAD) {
155*54fd6939SJiyong Park mode |= CDRAM_QUAD_MODE;
156*54fd6939SJiyong Park VERBOSE("SPI: QUAD mode\n");
157*54fd6939SJiyong Park
158*54fd6939SJiyong Park if (!tx) {
159*54fd6939SJiyong Park VERBOSE("SPI: 4 lane input\n");
160*54fd6939SJiyong Park mode |= CDRAM_RBIT_INPUT;
161*54fd6939SJiyong Park }
162*54fd6939SJiyong Park }
163*54fd6939SJiyong Park
164*54fd6939SJiyong Park /* Use 8-bit queue for odd-bytes transfer */
165*54fd6939SJiyong Park if (bytes & 1)
166*54fd6939SJiyong Park priv->mspi_16bit = 0;
167*54fd6939SJiyong Park else {
168*54fd6939SJiyong Park priv->mspi_16bit = 1;
169*54fd6939SJiyong Park mode |= CDRAM_BITS_EN;
170*54fd6939SJiyong Park }
171*54fd6939SJiyong Park
172*54fd6939SJiyong Park while (bytes) {
173*54fd6939SJiyong Park uint32_t chunk;
174*54fd6939SJiyong Park uint32_t queues;
175*54fd6939SJiyong Park uint32_t i;
176*54fd6939SJiyong Park
177*54fd6939SJiyong Park /* Separate code for 16bit and 8bit transfers for performance */
178*54fd6939SJiyong Park if (priv->mspi_16bit) {
179*54fd6939SJiyong Park VERBOSE("SPI: 16 bits xfer\n");
180*54fd6939SJiyong Park /* Determine how many bytes to process this time */
181*54fd6939SJiyong Park chunk = MIN(bytes, NUM_CDRAM_BYTES * 2);
182*54fd6939SJiyong Park queues = (chunk - 1) / 2 + 1;
183*54fd6939SJiyong Park bytes -= chunk;
184*54fd6939SJiyong Park
185*54fd6939SJiyong Park /* Fill CDRAMs */
186*54fd6939SJiyong Park for (i = 0; i < queues; i++)
187*54fd6939SJiyong Park mmio_write_32(priv->mspi_hw + MSPI_CDRAM_REG +
188*54fd6939SJiyong Park (i << 2), mode | CDRAM_CONT);
189*54fd6939SJiyong Park
190*54fd6939SJiyong Park /* Fill TXRAMs */
191*54fd6939SJiyong Park for (i = 0; i < chunk; i++)
192*54fd6939SJiyong Park if (tx)
193*54fd6939SJiyong Park mmio_write_32(priv->mspi_hw +
194*54fd6939SJiyong Park MSPI_TXRAM_REG +
195*54fd6939SJiyong Park (i << 2), tx[i]);
196*54fd6939SJiyong Park } else {
197*54fd6939SJiyong Park VERBOSE("SPI: 8 bits xfer\n");
198*54fd6939SJiyong Park /* Determine how many bytes to process this time */
199*54fd6939SJiyong Park chunk = MIN(bytes, NUM_CDRAM_BYTES);
200*54fd6939SJiyong Park queues = chunk;
201*54fd6939SJiyong Park bytes -= chunk;
202*54fd6939SJiyong Park
203*54fd6939SJiyong Park /* Fill CDRAMs and TXRAMS */
204*54fd6939SJiyong Park for (i = 0; i < chunk; i++) {
205*54fd6939SJiyong Park mmio_write_32(priv->mspi_hw + MSPI_CDRAM_REG +
206*54fd6939SJiyong Park (i << 2), mode | CDRAM_CONT);
207*54fd6939SJiyong Park if (tx)
208*54fd6939SJiyong Park mmio_write_32(priv->mspi_hw +
209*54fd6939SJiyong Park MSPI_TXRAM_REG +
210*54fd6939SJiyong Park (i << 3), tx[i]);
211*54fd6939SJiyong Park }
212*54fd6939SJiyong Park }
213*54fd6939SJiyong Park
214*54fd6939SJiyong Park /* Advance pointers */
215*54fd6939SJiyong Park if (tx)
216*54fd6939SJiyong Park tx += chunk;
217*54fd6939SJiyong Park
218*54fd6939SJiyong Park /* Setup queue pointers */
219*54fd6939SJiyong Park mmio_write_32(priv->mspi_hw + MSPI_NEWQP_REG, 0);
220*54fd6939SJiyong Park mmio_write_32(priv->mspi_hw + MSPI_ENDQP_REG, queues - 1);
221*54fd6939SJiyong Park
222*54fd6939SJiyong Park /* Remove CONT on the last byte command */
223*54fd6939SJiyong Park if (bytes == 0 && (flag & SPI_XFER_END))
224*54fd6939SJiyong Park mmio_write_32(priv->mspi_hw + MSPI_CDRAM_REG +
225*54fd6939SJiyong Park ((queues - 1) << 2), mode);
226*54fd6939SJiyong Park
227*54fd6939SJiyong Park /* Kick off */
228*54fd6939SJiyong Park mmio_write_32(priv->mspi_hw + MSPI_STATUS_REG, 0);
229*54fd6939SJiyong Park if (bytes == 0 && (flag & SPI_XFER_END))
230*54fd6939SJiyong Park mmio_write_32(priv->mspi_hw + MSPI_SPCR2_REG, MSPI_SPE);
231*54fd6939SJiyong Park else
232*54fd6939SJiyong Park mmio_write_32(priv->mspi_hw + MSPI_SPCR2_REG,
233*54fd6939SJiyong Park MSPI_SPE | MSPI_CONT_AFTER_CMD);
234*54fd6939SJiyong Park
235*54fd6939SJiyong Park /* Wait for completion */
236*54fd6939SJiyong Park retry = QSPI_RETRY_COUNT_US_MAX;
237*54fd6939SJiyong Park do {
238*54fd6939SJiyong Park if (mmio_read_32(priv->mspi_hw + MSPI_STATUS_REG) &
239*54fd6939SJiyong Park MSPI_CMD_COMPLETE_MASK)
240*54fd6939SJiyong Park break;
241*54fd6939SJiyong Park udelay(1);
242*54fd6939SJiyong Park } while (retry--);
243*54fd6939SJiyong Park
244*54fd6939SJiyong Park if ((mmio_read_32(priv->mspi_hw + MSPI_STATUS_REG) &
245*54fd6939SJiyong Park MSPI_CMD_COMPLETE_MASK) == 0) {
246*54fd6939SJiyong Park ERROR("SPI: Completion timeout.\n");
247*54fd6939SJiyong Park return -1;
248*54fd6939SJiyong Park }
249*54fd6939SJiyong Park
250*54fd6939SJiyong Park /* Read data out */
251*54fd6939SJiyong Park if (rx) {
252*54fd6939SJiyong Park if (priv->mspi_16bit) {
253*54fd6939SJiyong Park for (i = 0; i < chunk; i++) {
254*54fd6939SJiyong Park rx[i] = mmio_read_32(priv->mspi_hw +
255*54fd6939SJiyong Park MSPI_RXRAM_REG +
256*54fd6939SJiyong Park (i << 2))
257*54fd6939SJiyong Park & 0xff;
258*54fd6939SJiyong Park }
259*54fd6939SJiyong Park } else {
260*54fd6939SJiyong Park for (i = 0; i < chunk; i++) {
261*54fd6939SJiyong Park rx[i] = mmio_read_32(priv->mspi_hw +
262*54fd6939SJiyong Park MSPI_RXRAM_REG +
263*54fd6939SJiyong Park (((i << 1) + 1) << 2))
264*54fd6939SJiyong Park & 0xff;
265*54fd6939SJiyong Park }
266*54fd6939SJiyong Park }
267*54fd6939SJiyong Park rx += chunk;
268*54fd6939SJiyong Park }
269*54fd6939SJiyong Park }
270*54fd6939SJiyong Park
271*54fd6939SJiyong Park return 0;
272*54fd6939SJiyong Park }
273*54fd6939SJiyong Park
iproc_qspi_xfer(uint32_t bitlen,const void * dout,void * din,unsigned long flags)274*54fd6939SJiyong Park int iproc_qspi_xfer(uint32_t bitlen,
275*54fd6939SJiyong Park const void *dout, void *din, unsigned long flags)
276*54fd6939SJiyong Park {
277*54fd6939SJiyong Park struct bcmspi_priv *priv;
278*54fd6939SJiyong Park const uint8_t *tx = dout;
279*54fd6939SJiyong Park uint8_t *rx = din;
280*54fd6939SJiyong Park uint32_t bytes = bitlen / 8;
281*54fd6939SJiyong Park int ret = 0;
282*54fd6939SJiyong Park
283*54fd6939SJiyong Park priv = &spi_cfg;
284*54fd6939SJiyong Park
285*54fd6939SJiyong Park if (priv->state == QSPI_STATE_DISABLED) {
286*54fd6939SJiyong Park ERROR("QSPI: state disabled\n");
287*54fd6939SJiyong Park return -1;
288*54fd6939SJiyong Park }
289*54fd6939SJiyong Park
290*54fd6939SJiyong Park /* we can only do 8 bit transfers */
291*54fd6939SJiyong Park if (bitlen % 8) {
292*54fd6939SJiyong Park ERROR("QSPI: Only support 8 bit transfers (requested %d)\n",
293*54fd6939SJiyong Park bitlen);
294*54fd6939SJiyong Park return -1;
295*54fd6939SJiyong Park }
296*54fd6939SJiyong Park
297*54fd6939SJiyong Park /* MSPI: Enable write lock at the beginning */
298*54fd6939SJiyong Park if (flags & SPI_XFER_BEGIN) {
299*54fd6939SJiyong Park /* Switch to MSPI if not yet */
300*54fd6939SJiyong Park if (bcmspi_disable_bspi(priv) != 0) {
301*54fd6939SJiyong Park ERROR("QSPI: Switch to MSPI failed\n");
302*54fd6939SJiyong Park return -1;
303*54fd6939SJiyong Park }
304*54fd6939SJiyong Park
305*54fd6939SJiyong Park mmio_write_32(priv->mspi_hw + MSPI_WRITE_LOCK_REG, 1);
306*54fd6939SJiyong Park }
307*54fd6939SJiyong Park
308*54fd6939SJiyong Park /* MSPI: Transfer it */
309*54fd6939SJiyong Park if (bytes)
310*54fd6939SJiyong Park ret = mspi_xfer(priv, bytes, tx, rx, flags);
311*54fd6939SJiyong Park
312*54fd6939SJiyong Park /* MSPI: Disable write lock if it's done */
313*54fd6939SJiyong Park if (flags & SPI_XFER_END)
314*54fd6939SJiyong Park mmio_write_32(priv->mspi_hw + MSPI_WRITE_LOCK_REG, 0);
315*54fd6939SJiyong Park
316*54fd6939SJiyong Park return ret;
317*54fd6939SJiyong Park }
318