1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park * Copyright (C) 2018-2019, STMicroelectronics - All Rights Reserved
3*54fd6939SJiyong Park *
4*54fd6939SJiyong Park * SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause
5*54fd6939SJiyong Park */
6*54fd6939SJiyong Park
7*54fd6939SJiyong Park #include <errno.h>
8*54fd6939SJiyong Park #include <stddef.h>
9*54fd6939SJiyong Park
10*54fd6939SJiyong Park #include <platform_def.h>
11*54fd6939SJiyong Park
12*54fd6939SJiyong Park #include <arch.h>
13*54fd6939SJiyong Park #include <arch_helpers.h>
14*54fd6939SJiyong Park #include <common/debug.h>
15*54fd6939SJiyong Park #include <drivers/delay_timer.h>
16*54fd6939SJiyong Park #include <drivers/st/stm32mp_pmic.h>
17*54fd6939SJiyong Park #include <drivers/st/stm32mp1_ddr.h>
18*54fd6939SJiyong Park #include <drivers/st/stm32mp1_ddr_regs.h>
19*54fd6939SJiyong Park #include <drivers/st/stm32mp1_pwr.h>
20*54fd6939SJiyong Park #include <drivers/st/stm32mp1_ram.h>
21*54fd6939SJiyong Park #include <lib/mmio.h>
22*54fd6939SJiyong Park #include <plat/common/platform.h>
23*54fd6939SJiyong Park
24*54fd6939SJiyong Park struct reg_desc {
25*54fd6939SJiyong Park const char *name;
26*54fd6939SJiyong Park uint16_t offset; /* Offset for base address */
27*54fd6939SJiyong Park uint8_t par_offset; /* Offset for parameter array */
28*54fd6939SJiyong Park };
29*54fd6939SJiyong Park
30*54fd6939SJiyong Park #define INVALID_OFFSET 0xFFU
31*54fd6939SJiyong Park
32*54fd6939SJiyong Park #define TIMEOUT_US_1S 1000000U
33*54fd6939SJiyong Park
34*54fd6939SJiyong Park #define DDRCTL_REG(x, y) \
35*54fd6939SJiyong Park { \
36*54fd6939SJiyong Park .name = #x, \
37*54fd6939SJiyong Park .offset = offsetof(struct stm32mp1_ddrctl, x), \
38*54fd6939SJiyong Park .par_offset = offsetof(struct y, x) \
39*54fd6939SJiyong Park }
40*54fd6939SJiyong Park
41*54fd6939SJiyong Park #define DDRPHY_REG(x, y) \
42*54fd6939SJiyong Park { \
43*54fd6939SJiyong Park .name = #x, \
44*54fd6939SJiyong Park .offset = offsetof(struct stm32mp1_ddrphy, x), \
45*54fd6939SJiyong Park .par_offset = offsetof(struct y, x) \
46*54fd6939SJiyong Park }
47*54fd6939SJiyong Park
48*54fd6939SJiyong Park #define DDRCTL_REG_REG(x) DDRCTL_REG(x, stm32mp1_ddrctrl_reg)
49*54fd6939SJiyong Park static const struct reg_desc ddr_reg[] = {
50*54fd6939SJiyong Park DDRCTL_REG_REG(mstr),
51*54fd6939SJiyong Park DDRCTL_REG_REG(mrctrl0),
52*54fd6939SJiyong Park DDRCTL_REG_REG(mrctrl1),
53*54fd6939SJiyong Park DDRCTL_REG_REG(derateen),
54*54fd6939SJiyong Park DDRCTL_REG_REG(derateint),
55*54fd6939SJiyong Park DDRCTL_REG_REG(pwrctl),
56*54fd6939SJiyong Park DDRCTL_REG_REG(pwrtmg),
57*54fd6939SJiyong Park DDRCTL_REG_REG(hwlpctl),
58*54fd6939SJiyong Park DDRCTL_REG_REG(rfshctl0),
59*54fd6939SJiyong Park DDRCTL_REG_REG(rfshctl3),
60*54fd6939SJiyong Park DDRCTL_REG_REG(crcparctl0),
61*54fd6939SJiyong Park DDRCTL_REG_REG(zqctl0),
62*54fd6939SJiyong Park DDRCTL_REG_REG(dfitmg0),
63*54fd6939SJiyong Park DDRCTL_REG_REG(dfitmg1),
64*54fd6939SJiyong Park DDRCTL_REG_REG(dfilpcfg0),
65*54fd6939SJiyong Park DDRCTL_REG_REG(dfiupd0),
66*54fd6939SJiyong Park DDRCTL_REG_REG(dfiupd1),
67*54fd6939SJiyong Park DDRCTL_REG_REG(dfiupd2),
68*54fd6939SJiyong Park DDRCTL_REG_REG(dfiphymstr),
69*54fd6939SJiyong Park DDRCTL_REG_REG(odtmap),
70*54fd6939SJiyong Park DDRCTL_REG_REG(dbg0),
71*54fd6939SJiyong Park DDRCTL_REG_REG(dbg1),
72*54fd6939SJiyong Park DDRCTL_REG_REG(dbgcmd),
73*54fd6939SJiyong Park DDRCTL_REG_REG(poisoncfg),
74*54fd6939SJiyong Park DDRCTL_REG_REG(pccfg),
75*54fd6939SJiyong Park };
76*54fd6939SJiyong Park
77*54fd6939SJiyong Park #define DDRCTL_REG_TIMING(x) DDRCTL_REG(x, stm32mp1_ddrctrl_timing)
78*54fd6939SJiyong Park static const struct reg_desc ddr_timing[] = {
79*54fd6939SJiyong Park DDRCTL_REG_TIMING(rfshtmg),
80*54fd6939SJiyong Park DDRCTL_REG_TIMING(dramtmg0),
81*54fd6939SJiyong Park DDRCTL_REG_TIMING(dramtmg1),
82*54fd6939SJiyong Park DDRCTL_REG_TIMING(dramtmg2),
83*54fd6939SJiyong Park DDRCTL_REG_TIMING(dramtmg3),
84*54fd6939SJiyong Park DDRCTL_REG_TIMING(dramtmg4),
85*54fd6939SJiyong Park DDRCTL_REG_TIMING(dramtmg5),
86*54fd6939SJiyong Park DDRCTL_REG_TIMING(dramtmg6),
87*54fd6939SJiyong Park DDRCTL_REG_TIMING(dramtmg7),
88*54fd6939SJiyong Park DDRCTL_REG_TIMING(dramtmg8),
89*54fd6939SJiyong Park DDRCTL_REG_TIMING(dramtmg14),
90*54fd6939SJiyong Park DDRCTL_REG_TIMING(odtcfg),
91*54fd6939SJiyong Park };
92*54fd6939SJiyong Park
93*54fd6939SJiyong Park #define DDRCTL_REG_MAP(x) DDRCTL_REG(x, stm32mp1_ddrctrl_map)
94*54fd6939SJiyong Park static const struct reg_desc ddr_map[] = {
95*54fd6939SJiyong Park DDRCTL_REG_MAP(addrmap1),
96*54fd6939SJiyong Park DDRCTL_REG_MAP(addrmap2),
97*54fd6939SJiyong Park DDRCTL_REG_MAP(addrmap3),
98*54fd6939SJiyong Park DDRCTL_REG_MAP(addrmap4),
99*54fd6939SJiyong Park DDRCTL_REG_MAP(addrmap5),
100*54fd6939SJiyong Park DDRCTL_REG_MAP(addrmap6),
101*54fd6939SJiyong Park DDRCTL_REG_MAP(addrmap9),
102*54fd6939SJiyong Park DDRCTL_REG_MAP(addrmap10),
103*54fd6939SJiyong Park DDRCTL_REG_MAP(addrmap11),
104*54fd6939SJiyong Park };
105*54fd6939SJiyong Park
106*54fd6939SJiyong Park #define DDRCTL_REG_PERF(x) DDRCTL_REG(x, stm32mp1_ddrctrl_perf)
107*54fd6939SJiyong Park static const struct reg_desc ddr_perf[] = {
108*54fd6939SJiyong Park DDRCTL_REG_PERF(sched),
109*54fd6939SJiyong Park DDRCTL_REG_PERF(sched1),
110*54fd6939SJiyong Park DDRCTL_REG_PERF(perfhpr1),
111*54fd6939SJiyong Park DDRCTL_REG_PERF(perflpr1),
112*54fd6939SJiyong Park DDRCTL_REG_PERF(perfwr1),
113*54fd6939SJiyong Park DDRCTL_REG_PERF(pcfgr_0),
114*54fd6939SJiyong Park DDRCTL_REG_PERF(pcfgw_0),
115*54fd6939SJiyong Park DDRCTL_REG_PERF(pcfgqos0_0),
116*54fd6939SJiyong Park DDRCTL_REG_PERF(pcfgqos1_0),
117*54fd6939SJiyong Park DDRCTL_REG_PERF(pcfgwqos0_0),
118*54fd6939SJiyong Park DDRCTL_REG_PERF(pcfgwqos1_0),
119*54fd6939SJiyong Park DDRCTL_REG_PERF(pcfgr_1),
120*54fd6939SJiyong Park DDRCTL_REG_PERF(pcfgw_1),
121*54fd6939SJiyong Park DDRCTL_REG_PERF(pcfgqos0_1),
122*54fd6939SJiyong Park DDRCTL_REG_PERF(pcfgqos1_1),
123*54fd6939SJiyong Park DDRCTL_REG_PERF(pcfgwqos0_1),
124*54fd6939SJiyong Park DDRCTL_REG_PERF(pcfgwqos1_1),
125*54fd6939SJiyong Park };
126*54fd6939SJiyong Park
127*54fd6939SJiyong Park #define DDRPHY_REG_REG(x) DDRPHY_REG(x, stm32mp1_ddrphy_reg)
128*54fd6939SJiyong Park static const struct reg_desc ddrphy_reg[] = {
129*54fd6939SJiyong Park DDRPHY_REG_REG(pgcr),
130*54fd6939SJiyong Park DDRPHY_REG_REG(aciocr),
131*54fd6939SJiyong Park DDRPHY_REG_REG(dxccr),
132*54fd6939SJiyong Park DDRPHY_REG_REG(dsgcr),
133*54fd6939SJiyong Park DDRPHY_REG_REG(dcr),
134*54fd6939SJiyong Park DDRPHY_REG_REG(odtcr),
135*54fd6939SJiyong Park DDRPHY_REG_REG(zq0cr1),
136*54fd6939SJiyong Park DDRPHY_REG_REG(dx0gcr),
137*54fd6939SJiyong Park DDRPHY_REG_REG(dx1gcr),
138*54fd6939SJiyong Park DDRPHY_REG_REG(dx2gcr),
139*54fd6939SJiyong Park DDRPHY_REG_REG(dx3gcr),
140*54fd6939SJiyong Park };
141*54fd6939SJiyong Park
142*54fd6939SJiyong Park #define DDRPHY_REG_TIMING(x) DDRPHY_REG(x, stm32mp1_ddrphy_timing)
143*54fd6939SJiyong Park static const struct reg_desc ddrphy_timing[] = {
144*54fd6939SJiyong Park DDRPHY_REG_TIMING(ptr0),
145*54fd6939SJiyong Park DDRPHY_REG_TIMING(ptr1),
146*54fd6939SJiyong Park DDRPHY_REG_TIMING(ptr2),
147*54fd6939SJiyong Park DDRPHY_REG_TIMING(dtpr0),
148*54fd6939SJiyong Park DDRPHY_REG_TIMING(dtpr1),
149*54fd6939SJiyong Park DDRPHY_REG_TIMING(dtpr2),
150*54fd6939SJiyong Park DDRPHY_REG_TIMING(mr0),
151*54fd6939SJiyong Park DDRPHY_REG_TIMING(mr1),
152*54fd6939SJiyong Park DDRPHY_REG_TIMING(mr2),
153*54fd6939SJiyong Park DDRPHY_REG_TIMING(mr3),
154*54fd6939SJiyong Park };
155*54fd6939SJiyong Park
156*54fd6939SJiyong Park #define DDRPHY_REG_CAL(x) DDRPHY_REG(x, stm32mp1_ddrphy_cal)
157*54fd6939SJiyong Park static const struct reg_desc ddrphy_cal[] = {
158*54fd6939SJiyong Park DDRPHY_REG_CAL(dx0dllcr),
159*54fd6939SJiyong Park DDRPHY_REG_CAL(dx0dqtr),
160*54fd6939SJiyong Park DDRPHY_REG_CAL(dx0dqstr),
161*54fd6939SJiyong Park DDRPHY_REG_CAL(dx1dllcr),
162*54fd6939SJiyong Park DDRPHY_REG_CAL(dx1dqtr),
163*54fd6939SJiyong Park DDRPHY_REG_CAL(dx1dqstr),
164*54fd6939SJiyong Park DDRPHY_REG_CAL(dx2dllcr),
165*54fd6939SJiyong Park DDRPHY_REG_CAL(dx2dqtr),
166*54fd6939SJiyong Park DDRPHY_REG_CAL(dx2dqstr),
167*54fd6939SJiyong Park DDRPHY_REG_CAL(dx3dllcr),
168*54fd6939SJiyong Park DDRPHY_REG_CAL(dx3dqtr),
169*54fd6939SJiyong Park DDRPHY_REG_CAL(dx3dqstr),
170*54fd6939SJiyong Park };
171*54fd6939SJiyong Park
172*54fd6939SJiyong Park #define DDR_REG_DYN(x) \
173*54fd6939SJiyong Park { \
174*54fd6939SJiyong Park .name = #x, \
175*54fd6939SJiyong Park .offset = offsetof(struct stm32mp1_ddrctl, x), \
176*54fd6939SJiyong Park .par_offset = INVALID_OFFSET \
177*54fd6939SJiyong Park }
178*54fd6939SJiyong Park
179*54fd6939SJiyong Park static const struct reg_desc ddr_dyn[] = {
180*54fd6939SJiyong Park DDR_REG_DYN(stat),
181*54fd6939SJiyong Park DDR_REG_DYN(init0),
182*54fd6939SJiyong Park DDR_REG_DYN(dfimisc),
183*54fd6939SJiyong Park DDR_REG_DYN(dfistat),
184*54fd6939SJiyong Park DDR_REG_DYN(swctl),
185*54fd6939SJiyong Park DDR_REG_DYN(swstat),
186*54fd6939SJiyong Park DDR_REG_DYN(pctrl_0),
187*54fd6939SJiyong Park DDR_REG_DYN(pctrl_1),
188*54fd6939SJiyong Park };
189*54fd6939SJiyong Park
190*54fd6939SJiyong Park #define DDRPHY_REG_DYN(x) \
191*54fd6939SJiyong Park { \
192*54fd6939SJiyong Park .name = #x, \
193*54fd6939SJiyong Park .offset = offsetof(struct stm32mp1_ddrphy, x), \
194*54fd6939SJiyong Park .par_offset = INVALID_OFFSET \
195*54fd6939SJiyong Park }
196*54fd6939SJiyong Park
197*54fd6939SJiyong Park static const struct reg_desc ddrphy_dyn[] = {
198*54fd6939SJiyong Park DDRPHY_REG_DYN(pir),
199*54fd6939SJiyong Park DDRPHY_REG_DYN(pgsr),
200*54fd6939SJiyong Park };
201*54fd6939SJiyong Park
202*54fd6939SJiyong Park enum reg_type {
203*54fd6939SJiyong Park REG_REG,
204*54fd6939SJiyong Park REG_TIMING,
205*54fd6939SJiyong Park REG_PERF,
206*54fd6939SJiyong Park REG_MAP,
207*54fd6939SJiyong Park REGPHY_REG,
208*54fd6939SJiyong Park REGPHY_TIMING,
209*54fd6939SJiyong Park REGPHY_CAL,
210*54fd6939SJiyong Park /*
211*54fd6939SJiyong Park * Dynamic registers => managed in driver or not changed,
212*54fd6939SJiyong Park * can be dumped in interactive mode.
213*54fd6939SJiyong Park */
214*54fd6939SJiyong Park REG_DYN,
215*54fd6939SJiyong Park REGPHY_DYN,
216*54fd6939SJiyong Park REG_TYPE_NB
217*54fd6939SJiyong Park };
218*54fd6939SJiyong Park
219*54fd6939SJiyong Park enum base_type {
220*54fd6939SJiyong Park DDR_BASE,
221*54fd6939SJiyong Park DDRPHY_BASE,
222*54fd6939SJiyong Park NONE_BASE
223*54fd6939SJiyong Park };
224*54fd6939SJiyong Park
225*54fd6939SJiyong Park struct ddr_reg_info {
226*54fd6939SJiyong Park const char *name;
227*54fd6939SJiyong Park const struct reg_desc *desc;
228*54fd6939SJiyong Park uint8_t size;
229*54fd6939SJiyong Park enum base_type base;
230*54fd6939SJiyong Park };
231*54fd6939SJiyong Park
232*54fd6939SJiyong Park static const struct ddr_reg_info ddr_registers[REG_TYPE_NB] = {
233*54fd6939SJiyong Park [REG_REG] = {
234*54fd6939SJiyong Park .name = "static",
235*54fd6939SJiyong Park .desc = ddr_reg,
236*54fd6939SJiyong Park .size = ARRAY_SIZE(ddr_reg),
237*54fd6939SJiyong Park .base = DDR_BASE
238*54fd6939SJiyong Park },
239*54fd6939SJiyong Park [REG_TIMING] = {
240*54fd6939SJiyong Park .name = "timing",
241*54fd6939SJiyong Park .desc = ddr_timing,
242*54fd6939SJiyong Park .size = ARRAY_SIZE(ddr_timing),
243*54fd6939SJiyong Park .base = DDR_BASE
244*54fd6939SJiyong Park },
245*54fd6939SJiyong Park [REG_PERF] = {
246*54fd6939SJiyong Park .name = "perf",
247*54fd6939SJiyong Park .desc = ddr_perf,
248*54fd6939SJiyong Park .size = ARRAY_SIZE(ddr_perf),
249*54fd6939SJiyong Park .base = DDR_BASE
250*54fd6939SJiyong Park },
251*54fd6939SJiyong Park [REG_MAP] = {
252*54fd6939SJiyong Park .name = "map",
253*54fd6939SJiyong Park .desc = ddr_map,
254*54fd6939SJiyong Park .size = ARRAY_SIZE(ddr_map),
255*54fd6939SJiyong Park .base = DDR_BASE
256*54fd6939SJiyong Park },
257*54fd6939SJiyong Park [REGPHY_REG] = {
258*54fd6939SJiyong Park .name = "static",
259*54fd6939SJiyong Park .desc = ddrphy_reg,
260*54fd6939SJiyong Park .size = ARRAY_SIZE(ddrphy_reg),
261*54fd6939SJiyong Park .base = DDRPHY_BASE
262*54fd6939SJiyong Park },
263*54fd6939SJiyong Park [REGPHY_TIMING] = {
264*54fd6939SJiyong Park .name = "timing",
265*54fd6939SJiyong Park .desc = ddrphy_timing,
266*54fd6939SJiyong Park .size = ARRAY_SIZE(ddrphy_timing),
267*54fd6939SJiyong Park .base = DDRPHY_BASE
268*54fd6939SJiyong Park },
269*54fd6939SJiyong Park [REGPHY_CAL] = {
270*54fd6939SJiyong Park .name = "cal",
271*54fd6939SJiyong Park .desc = ddrphy_cal,
272*54fd6939SJiyong Park .size = ARRAY_SIZE(ddrphy_cal),
273*54fd6939SJiyong Park .base = DDRPHY_BASE
274*54fd6939SJiyong Park },
275*54fd6939SJiyong Park [REG_DYN] = {
276*54fd6939SJiyong Park .name = "dyn",
277*54fd6939SJiyong Park .desc = ddr_dyn,
278*54fd6939SJiyong Park .size = ARRAY_SIZE(ddr_dyn),
279*54fd6939SJiyong Park .base = DDR_BASE
280*54fd6939SJiyong Park },
281*54fd6939SJiyong Park [REGPHY_DYN] = {
282*54fd6939SJiyong Park .name = "dyn",
283*54fd6939SJiyong Park .desc = ddrphy_dyn,
284*54fd6939SJiyong Park .size = ARRAY_SIZE(ddrphy_dyn),
285*54fd6939SJiyong Park .base = DDRPHY_BASE
286*54fd6939SJiyong Park },
287*54fd6939SJiyong Park };
288*54fd6939SJiyong Park
get_base_addr(const struct ddr_info * priv,enum base_type base)289*54fd6939SJiyong Park static uintptr_t get_base_addr(const struct ddr_info *priv, enum base_type base)
290*54fd6939SJiyong Park {
291*54fd6939SJiyong Park if (base == DDRPHY_BASE) {
292*54fd6939SJiyong Park return (uintptr_t)priv->phy;
293*54fd6939SJiyong Park } else {
294*54fd6939SJiyong Park return (uintptr_t)priv->ctl;
295*54fd6939SJiyong Park }
296*54fd6939SJiyong Park }
297*54fd6939SJiyong Park
set_reg(const struct ddr_info * priv,enum reg_type type,const void * param)298*54fd6939SJiyong Park static void set_reg(const struct ddr_info *priv,
299*54fd6939SJiyong Park enum reg_type type,
300*54fd6939SJiyong Park const void *param)
301*54fd6939SJiyong Park {
302*54fd6939SJiyong Park unsigned int i;
303*54fd6939SJiyong Park unsigned int value;
304*54fd6939SJiyong Park enum base_type base = ddr_registers[type].base;
305*54fd6939SJiyong Park uintptr_t base_addr = get_base_addr(priv, base);
306*54fd6939SJiyong Park const struct reg_desc *desc = ddr_registers[type].desc;
307*54fd6939SJiyong Park
308*54fd6939SJiyong Park VERBOSE("init %s\n", ddr_registers[type].name);
309*54fd6939SJiyong Park for (i = 0; i < ddr_registers[type].size; i++) {
310*54fd6939SJiyong Park uintptr_t ptr = base_addr + desc[i].offset;
311*54fd6939SJiyong Park
312*54fd6939SJiyong Park if (desc[i].par_offset == INVALID_OFFSET) {
313*54fd6939SJiyong Park ERROR("invalid parameter offset for %s", desc[i].name);
314*54fd6939SJiyong Park panic();
315*54fd6939SJiyong Park } else {
316*54fd6939SJiyong Park value = *((uint32_t *)((uintptr_t)param +
317*54fd6939SJiyong Park desc[i].par_offset));
318*54fd6939SJiyong Park mmio_write_32(ptr, value);
319*54fd6939SJiyong Park }
320*54fd6939SJiyong Park }
321*54fd6939SJiyong Park }
322*54fd6939SJiyong Park
stm32mp1_ddrphy_idone_wait(struct stm32mp1_ddrphy * phy)323*54fd6939SJiyong Park static void stm32mp1_ddrphy_idone_wait(struct stm32mp1_ddrphy *phy)
324*54fd6939SJiyong Park {
325*54fd6939SJiyong Park uint32_t pgsr;
326*54fd6939SJiyong Park int error = 0;
327*54fd6939SJiyong Park uint64_t timeout = timeout_init_us(TIMEOUT_US_1S);
328*54fd6939SJiyong Park
329*54fd6939SJiyong Park do {
330*54fd6939SJiyong Park pgsr = mmio_read_32((uintptr_t)&phy->pgsr);
331*54fd6939SJiyong Park
332*54fd6939SJiyong Park VERBOSE(" > [0x%lx] pgsr = 0x%x &\n",
333*54fd6939SJiyong Park (uintptr_t)&phy->pgsr, pgsr);
334*54fd6939SJiyong Park
335*54fd6939SJiyong Park if (timeout_elapsed(timeout)) {
336*54fd6939SJiyong Park panic();
337*54fd6939SJiyong Park }
338*54fd6939SJiyong Park
339*54fd6939SJiyong Park if ((pgsr & DDRPHYC_PGSR_DTERR) != 0U) {
340*54fd6939SJiyong Park VERBOSE("DQS Gate Trainig Error\n");
341*54fd6939SJiyong Park error++;
342*54fd6939SJiyong Park }
343*54fd6939SJiyong Park
344*54fd6939SJiyong Park if ((pgsr & DDRPHYC_PGSR_DTIERR) != 0U) {
345*54fd6939SJiyong Park VERBOSE("DQS Gate Trainig Intermittent Error\n");
346*54fd6939SJiyong Park error++;
347*54fd6939SJiyong Park }
348*54fd6939SJiyong Park
349*54fd6939SJiyong Park if ((pgsr & DDRPHYC_PGSR_DFTERR) != 0U) {
350*54fd6939SJiyong Park VERBOSE("DQS Drift Error\n");
351*54fd6939SJiyong Park error++;
352*54fd6939SJiyong Park }
353*54fd6939SJiyong Park
354*54fd6939SJiyong Park if ((pgsr & DDRPHYC_PGSR_RVERR) != 0U) {
355*54fd6939SJiyong Park VERBOSE("Read Valid Training Error\n");
356*54fd6939SJiyong Park error++;
357*54fd6939SJiyong Park }
358*54fd6939SJiyong Park
359*54fd6939SJiyong Park if ((pgsr & DDRPHYC_PGSR_RVEIRR) != 0U) {
360*54fd6939SJiyong Park VERBOSE("Read Valid Training Intermittent Error\n");
361*54fd6939SJiyong Park error++;
362*54fd6939SJiyong Park }
363*54fd6939SJiyong Park } while (((pgsr & DDRPHYC_PGSR_IDONE) == 0U) && (error == 0));
364*54fd6939SJiyong Park VERBOSE("\n[0x%lx] pgsr = 0x%x\n",
365*54fd6939SJiyong Park (uintptr_t)&phy->pgsr, pgsr);
366*54fd6939SJiyong Park }
367*54fd6939SJiyong Park
stm32mp1_ddrphy_init(struct stm32mp1_ddrphy * phy,uint32_t pir)368*54fd6939SJiyong Park static void stm32mp1_ddrphy_init(struct stm32mp1_ddrphy *phy, uint32_t pir)
369*54fd6939SJiyong Park {
370*54fd6939SJiyong Park uint32_t pir_init = pir | DDRPHYC_PIR_INIT;
371*54fd6939SJiyong Park
372*54fd6939SJiyong Park mmio_write_32((uintptr_t)&phy->pir, pir_init);
373*54fd6939SJiyong Park VERBOSE("[0x%lx] pir = 0x%x -> 0x%x\n",
374*54fd6939SJiyong Park (uintptr_t)&phy->pir, pir_init,
375*54fd6939SJiyong Park mmio_read_32((uintptr_t)&phy->pir));
376*54fd6939SJiyong Park
377*54fd6939SJiyong Park /* Need to wait 10 configuration clock before start polling */
378*54fd6939SJiyong Park udelay(10);
379*54fd6939SJiyong Park
380*54fd6939SJiyong Park /* Wait DRAM initialization and Gate Training Evaluation complete */
381*54fd6939SJiyong Park stm32mp1_ddrphy_idone_wait(phy);
382*54fd6939SJiyong Park }
383*54fd6939SJiyong Park
384*54fd6939SJiyong Park /* Start quasi dynamic register update */
stm32mp1_start_sw_done(struct stm32mp1_ddrctl * ctl)385*54fd6939SJiyong Park static void stm32mp1_start_sw_done(struct stm32mp1_ddrctl *ctl)
386*54fd6939SJiyong Park {
387*54fd6939SJiyong Park mmio_clrbits_32((uintptr_t)&ctl->swctl, DDRCTRL_SWCTL_SW_DONE);
388*54fd6939SJiyong Park VERBOSE("[0x%lx] swctl = 0x%x\n",
389*54fd6939SJiyong Park (uintptr_t)&ctl->swctl, mmio_read_32((uintptr_t)&ctl->swctl));
390*54fd6939SJiyong Park }
391*54fd6939SJiyong Park
392*54fd6939SJiyong Park /* Wait quasi dynamic register update */
stm32mp1_wait_sw_done_ack(struct stm32mp1_ddrctl * ctl)393*54fd6939SJiyong Park static void stm32mp1_wait_sw_done_ack(struct stm32mp1_ddrctl *ctl)
394*54fd6939SJiyong Park {
395*54fd6939SJiyong Park uint64_t timeout;
396*54fd6939SJiyong Park uint32_t swstat;
397*54fd6939SJiyong Park
398*54fd6939SJiyong Park mmio_setbits_32((uintptr_t)&ctl->swctl, DDRCTRL_SWCTL_SW_DONE);
399*54fd6939SJiyong Park VERBOSE("[0x%lx] swctl = 0x%x\n",
400*54fd6939SJiyong Park (uintptr_t)&ctl->swctl, mmio_read_32((uintptr_t)&ctl->swctl));
401*54fd6939SJiyong Park
402*54fd6939SJiyong Park timeout = timeout_init_us(TIMEOUT_US_1S);
403*54fd6939SJiyong Park do {
404*54fd6939SJiyong Park swstat = mmio_read_32((uintptr_t)&ctl->swstat);
405*54fd6939SJiyong Park VERBOSE("[0x%lx] swstat = 0x%x ",
406*54fd6939SJiyong Park (uintptr_t)&ctl->swstat, swstat);
407*54fd6939SJiyong Park if (timeout_elapsed(timeout)) {
408*54fd6939SJiyong Park panic();
409*54fd6939SJiyong Park }
410*54fd6939SJiyong Park } while ((swstat & DDRCTRL_SWSTAT_SW_DONE_ACK) == 0U);
411*54fd6939SJiyong Park
412*54fd6939SJiyong Park VERBOSE("[0x%lx] swstat = 0x%x\n",
413*54fd6939SJiyong Park (uintptr_t)&ctl->swstat, swstat);
414*54fd6939SJiyong Park }
415*54fd6939SJiyong Park
416*54fd6939SJiyong Park /* Wait quasi dynamic register update */
stm32mp1_wait_operating_mode(struct ddr_info * priv,uint32_t mode)417*54fd6939SJiyong Park static void stm32mp1_wait_operating_mode(struct ddr_info *priv, uint32_t mode)
418*54fd6939SJiyong Park {
419*54fd6939SJiyong Park uint64_t timeout;
420*54fd6939SJiyong Park uint32_t stat;
421*54fd6939SJiyong Park int break_loop = 0;
422*54fd6939SJiyong Park
423*54fd6939SJiyong Park timeout = timeout_init_us(TIMEOUT_US_1S);
424*54fd6939SJiyong Park for ( ; ; ) {
425*54fd6939SJiyong Park uint32_t operating_mode;
426*54fd6939SJiyong Park uint32_t selref_type;
427*54fd6939SJiyong Park
428*54fd6939SJiyong Park stat = mmio_read_32((uintptr_t)&priv->ctl->stat);
429*54fd6939SJiyong Park operating_mode = stat & DDRCTRL_STAT_OPERATING_MODE_MASK;
430*54fd6939SJiyong Park selref_type = stat & DDRCTRL_STAT_SELFREF_TYPE_MASK;
431*54fd6939SJiyong Park VERBOSE("[0x%lx] stat = 0x%x\n",
432*54fd6939SJiyong Park (uintptr_t)&priv->ctl->stat, stat);
433*54fd6939SJiyong Park if (timeout_elapsed(timeout)) {
434*54fd6939SJiyong Park panic();
435*54fd6939SJiyong Park }
436*54fd6939SJiyong Park
437*54fd6939SJiyong Park if (mode == DDRCTRL_STAT_OPERATING_MODE_SR) {
438*54fd6939SJiyong Park /*
439*54fd6939SJiyong Park * Self-refresh due to software
440*54fd6939SJiyong Park * => checking also STAT.selfref_type.
441*54fd6939SJiyong Park */
442*54fd6939SJiyong Park if ((operating_mode ==
443*54fd6939SJiyong Park DDRCTRL_STAT_OPERATING_MODE_SR) &&
444*54fd6939SJiyong Park (selref_type == DDRCTRL_STAT_SELFREF_TYPE_SR)) {
445*54fd6939SJiyong Park break_loop = 1;
446*54fd6939SJiyong Park }
447*54fd6939SJiyong Park } else if (operating_mode == mode) {
448*54fd6939SJiyong Park break_loop = 1;
449*54fd6939SJiyong Park } else if ((mode == DDRCTRL_STAT_OPERATING_MODE_NORMAL) &&
450*54fd6939SJiyong Park (operating_mode == DDRCTRL_STAT_OPERATING_MODE_SR) &&
451*54fd6939SJiyong Park (selref_type == DDRCTRL_STAT_SELFREF_TYPE_ASR)) {
452*54fd6939SJiyong Park /* Normal mode: handle also automatic self refresh */
453*54fd6939SJiyong Park break_loop = 1;
454*54fd6939SJiyong Park }
455*54fd6939SJiyong Park
456*54fd6939SJiyong Park if (break_loop == 1) {
457*54fd6939SJiyong Park break;
458*54fd6939SJiyong Park }
459*54fd6939SJiyong Park }
460*54fd6939SJiyong Park
461*54fd6939SJiyong Park VERBOSE("[0x%lx] stat = 0x%x\n",
462*54fd6939SJiyong Park (uintptr_t)&priv->ctl->stat, stat);
463*54fd6939SJiyong Park }
464*54fd6939SJiyong Park
465*54fd6939SJiyong Park /* Mode Register Writes (MRW or MRS) */
stm32mp1_mode_register_write(struct ddr_info * priv,uint8_t addr,uint32_t data)466*54fd6939SJiyong Park static void stm32mp1_mode_register_write(struct ddr_info *priv, uint8_t addr,
467*54fd6939SJiyong Park uint32_t data)
468*54fd6939SJiyong Park {
469*54fd6939SJiyong Park uint32_t mrctrl0;
470*54fd6939SJiyong Park
471*54fd6939SJiyong Park VERBOSE("MRS: %d = %x\n", addr, data);
472*54fd6939SJiyong Park
473*54fd6939SJiyong Park /*
474*54fd6939SJiyong Park * 1. Poll MRSTAT.mr_wr_busy until it is '0'.
475*54fd6939SJiyong Park * This checks that there is no outstanding MR transaction.
476*54fd6939SJiyong Park * No write should be performed to MRCTRL0 and MRCTRL1
477*54fd6939SJiyong Park * if MRSTAT.mr_wr_busy = 1.
478*54fd6939SJiyong Park */
479*54fd6939SJiyong Park while ((mmio_read_32((uintptr_t)&priv->ctl->mrstat) &
480*54fd6939SJiyong Park DDRCTRL_MRSTAT_MR_WR_BUSY) != 0U) {
481*54fd6939SJiyong Park ;
482*54fd6939SJiyong Park }
483*54fd6939SJiyong Park
484*54fd6939SJiyong Park /*
485*54fd6939SJiyong Park * 2. Write the MRCTRL0.mr_type, MRCTRL0.mr_addr, MRCTRL0.mr_rank
486*54fd6939SJiyong Park * and (for MRWs) MRCTRL1.mr_data to define the MR transaction.
487*54fd6939SJiyong Park */
488*54fd6939SJiyong Park mrctrl0 = DDRCTRL_MRCTRL0_MR_TYPE_WRITE |
489*54fd6939SJiyong Park DDRCTRL_MRCTRL0_MR_RANK_ALL |
490*54fd6939SJiyong Park (((uint32_t)addr << DDRCTRL_MRCTRL0_MR_ADDR_SHIFT) &
491*54fd6939SJiyong Park DDRCTRL_MRCTRL0_MR_ADDR_MASK);
492*54fd6939SJiyong Park mmio_write_32((uintptr_t)&priv->ctl->mrctrl0, mrctrl0);
493*54fd6939SJiyong Park VERBOSE("[0x%lx] mrctrl0 = 0x%x (0x%x)\n",
494*54fd6939SJiyong Park (uintptr_t)&priv->ctl->mrctrl0,
495*54fd6939SJiyong Park mmio_read_32((uintptr_t)&priv->ctl->mrctrl0), mrctrl0);
496*54fd6939SJiyong Park mmio_write_32((uintptr_t)&priv->ctl->mrctrl1, data);
497*54fd6939SJiyong Park VERBOSE("[0x%lx] mrctrl1 = 0x%x\n",
498*54fd6939SJiyong Park (uintptr_t)&priv->ctl->mrctrl1,
499*54fd6939SJiyong Park mmio_read_32((uintptr_t)&priv->ctl->mrctrl1));
500*54fd6939SJiyong Park
501*54fd6939SJiyong Park /*
502*54fd6939SJiyong Park * 3. In a separate APB transaction, write the MRCTRL0.mr_wr to 1. This
503*54fd6939SJiyong Park * bit is self-clearing, and triggers the MR transaction.
504*54fd6939SJiyong Park * The uMCTL2 then asserts the MRSTAT.mr_wr_busy while it performs
505*54fd6939SJiyong Park * the MR transaction to SDRAM, and no further access can be
506*54fd6939SJiyong Park * initiated until it is deasserted.
507*54fd6939SJiyong Park */
508*54fd6939SJiyong Park mrctrl0 |= DDRCTRL_MRCTRL0_MR_WR;
509*54fd6939SJiyong Park mmio_write_32((uintptr_t)&priv->ctl->mrctrl0, mrctrl0);
510*54fd6939SJiyong Park
511*54fd6939SJiyong Park while ((mmio_read_32((uintptr_t)&priv->ctl->mrstat) &
512*54fd6939SJiyong Park DDRCTRL_MRSTAT_MR_WR_BUSY) != 0U) {
513*54fd6939SJiyong Park ;
514*54fd6939SJiyong Park }
515*54fd6939SJiyong Park
516*54fd6939SJiyong Park VERBOSE("[0x%lx] mrctrl0 = 0x%x\n",
517*54fd6939SJiyong Park (uintptr_t)&priv->ctl->mrctrl0, mrctrl0);
518*54fd6939SJiyong Park }
519*54fd6939SJiyong Park
520*54fd6939SJiyong Park /* Switch DDR3 from DLL-on to DLL-off */
stm32mp1_ddr3_dll_off(struct ddr_info * priv)521*54fd6939SJiyong Park static void stm32mp1_ddr3_dll_off(struct ddr_info *priv)
522*54fd6939SJiyong Park {
523*54fd6939SJiyong Park uint32_t mr1 = mmio_read_32((uintptr_t)&priv->phy->mr1);
524*54fd6939SJiyong Park uint32_t mr2 = mmio_read_32((uintptr_t)&priv->phy->mr2);
525*54fd6939SJiyong Park uint32_t dbgcam;
526*54fd6939SJiyong Park
527*54fd6939SJiyong Park VERBOSE("mr1: 0x%x\n", mr1);
528*54fd6939SJiyong Park VERBOSE("mr2: 0x%x\n", mr2);
529*54fd6939SJiyong Park
530*54fd6939SJiyong Park /*
531*54fd6939SJiyong Park * 1. Set the DBG1.dis_hif = 1.
532*54fd6939SJiyong Park * This prevents further reads/writes being received on the HIF.
533*54fd6939SJiyong Park */
534*54fd6939SJiyong Park mmio_setbits_32((uintptr_t)&priv->ctl->dbg1, DDRCTRL_DBG1_DIS_HIF);
535*54fd6939SJiyong Park VERBOSE("[0x%lx] dbg1 = 0x%x\n",
536*54fd6939SJiyong Park (uintptr_t)&priv->ctl->dbg1,
537*54fd6939SJiyong Park mmio_read_32((uintptr_t)&priv->ctl->dbg1));
538*54fd6939SJiyong Park
539*54fd6939SJiyong Park /*
540*54fd6939SJiyong Park * 2. Ensure all commands have been flushed from the uMCTL2 by polling
541*54fd6939SJiyong Park * DBGCAM.wr_data_pipeline_empty = 1,
542*54fd6939SJiyong Park * DBGCAM.rd_data_pipeline_empty = 1,
543*54fd6939SJiyong Park * DBGCAM.dbg_wr_q_depth = 0 ,
544*54fd6939SJiyong Park * DBGCAM.dbg_lpr_q_depth = 0, and
545*54fd6939SJiyong Park * DBGCAM.dbg_hpr_q_depth = 0.
546*54fd6939SJiyong Park */
547*54fd6939SJiyong Park do {
548*54fd6939SJiyong Park dbgcam = mmio_read_32((uintptr_t)&priv->ctl->dbgcam);
549*54fd6939SJiyong Park VERBOSE("[0x%lx] dbgcam = 0x%x\n",
550*54fd6939SJiyong Park (uintptr_t)&priv->ctl->dbgcam, dbgcam);
551*54fd6939SJiyong Park } while ((((dbgcam & DDRCTRL_DBGCAM_DATA_PIPELINE_EMPTY) ==
552*54fd6939SJiyong Park DDRCTRL_DBGCAM_DATA_PIPELINE_EMPTY)) &&
553*54fd6939SJiyong Park ((dbgcam & DDRCTRL_DBGCAM_DBG_Q_DEPTH) == 0U));
554*54fd6939SJiyong Park
555*54fd6939SJiyong Park /*
556*54fd6939SJiyong Park * 3. Perform an MRS command (using MRCTRL0 and MRCTRL1 registers)
557*54fd6939SJiyong Park * to disable RTT_NOM:
558*54fd6939SJiyong Park * a. DDR3: Write to MR1[9], MR1[6] and MR1[2]
559*54fd6939SJiyong Park * b. DDR4: Write to MR1[10:8]
560*54fd6939SJiyong Park */
561*54fd6939SJiyong Park mr1 &= ~(BIT(9) | BIT(6) | BIT(2));
562*54fd6939SJiyong Park stm32mp1_mode_register_write(priv, 1, mr1);
563*54fd6939SJiyong Park
564*54fd6939SJiyong Park /*
565*54fd6939SJiyong Park * 4. For DDR4 only: Perform an MRS command
566*54fd6939SJiyong Park * (using MRCTRL0 and MRCTRL1 registers) to write to MR5[8:6]
567*54fd6939SJiyong Park * to disable RTT_PARK
568*54fd6939SJiyong Park */
569*54fd6939SJiyong Park
570*54fd6939SJiyong Park /*
571*54fd6939SJiyong Park * 5. Perform an MRS command (using MRCTRL0 and MRCTRL1 registers)
572*54fd6939SJiyong Park * to write to MR2[10:9], to disable RTT_WR
573*54fd6939SJiyong Park * (and therefore disable dynamic ODT).
574*54fd6939SJiyong Park * This applies for both DDR3 and DDR4.
575*54fd6939SJiyong Park */
576*54fd6939SJiyong Park mr2 &= ~GENMASK(10, 9);
577*54fd6939SJiyong Park stm32mp1_mode_register_write(priv, 2, mr2);
578*54fd6939SJiyong Park
579*54fd6939SJiyong Park /*
580*54fd6939SJiyong Park * 6. Perform an MRS command (using MRCTRL0 and MRCTRL1 registers)
581*54fd6939SJiyong Park * to disable the DLL. The timing of this MRS is automatically
582*54fd6939SJiyong Park * handled by the uMCTL2.
583*54fd6939SJiyong Park * a. DDR3: Write to MR1[0]
584*54fd6939SJiyong Park * b. DDR4: Write to MR1[0]
585*54fd6939SJiyong Park */
586*54fd6939SJiyong Park mr1 |= BIT(0);
587*54fd6939SJiyong Park stm32mp1_mode_register_write(priv, 1, mr1);
588*54fd6939SJiyong Park
589*54fd6939SJiyong Park /*
590*54fd6939SJiyong Park * 7. Put the SDRAM into self-refresh mode by setting
591*54fd6939SJiyong Park * PWRCTL.selfref_sw = 1, and polling STAT.operating_mode to ensure
592*54fd6939SJiyong Park * the DDRC has entered self-refresh.
593*54fd6939SJiyong Park */
594*54fd6939SJiyong Park mmio_setbits_32((uintptr_t)&priv->ctl->pwrctl,
595*54fd6939SJiyong Park DDRCTRL_PWRCTL_SELFREF_SW);
596*54fd6939SJiyong Park VERBOSE("[0x%lx] pwrctl = 0x%x\n",
597*54fd6939SJiyong Park (uintptr_t)&priv->ctl->pwrctl,
598*54fd6939SJiyong Park mmio_read_32((uintptr_t)&priv->ctl->pwrctl));
599*54fd6939SJiyong Park
600*54fd6939SJiyong Park /*
601*54fd6939SJiyong Park * 8. Wait until STAT.operating_mode[1:0]==11 indicating that the
602*54fd6939SJiyong Park * DWC_ddr_umctl2 core is in self-refresh mode.
603*54fd6939SJiyong Park * Ensure transition to self-refresh was due to software
604*54fd6939SJiyong Park * by checking that STAT.selfref_type[1:0]=2.
605*54fd6939SJiyong Park */
606*54fd6939SJiyong Park stm32mp1_wait_operating_mode(priv, DDRCTRL_STAT_OPERATING_MODE_SR);
607*54fd6939SJiyong Park
608*54fd6939SJiyong Park /*
609*54fd6939SJiyong Park * 9. Set the MSTR.dll_off_mode = 1.
610*54fd6939SJiyong Park * warning: MSTR.dll_off_mode is a quasi-dynamic type 2 field
611*54fd6939SJiyong Park */
612*54fd6939SJiyong Park stm32mp1_start_sw_done(priv->ctl);
613*54fd6939SJiyong Park
614*54fd6939SJiyong Park mmio_setbits_32((uintptr_t)&priv->ctl->mstr, DDRCTRL_MSTR_DLL_OFF_MODE);
615*54fd6939SJiyong Park VERBOSE("[0x%lx] mstr = 0x%x\n",
616*54fd6939SJiyong Park (uintptr_t)&priv->ctl->mstr,
617*54fd6939SJiyong Park mmio_read_32((uintptr_t)&priv->ctl->mstr));
618*54fd6939SJiyong Park
619*54fd6939SJiyong Park stm32mp1_wait_sw_done_ack(priv->ctl);
620*54fd6939SJiyong Park
621*54fd6939SJiyong Park /* 10. Change the clock frequency to the desired value. */
622*54fd6939SJiyong Park
623*54fd6939SJiyong Park /*
624*54fd6939SJiyong Park * 11. Update any registers which may be required to change for the new
625*54fd6939SJiyong Park * frequency. This includes static and dynamic registers.
626*54fd6939SJiyong Park * This includes both uMCTL2 registers and PHY registers.
627*54fd6939SJiyong Park */
628*54fd6939SJiyong Park
629*54fd6939SJiyong Park /* Change Bypass Mode Frequency Range */
630*54fd6939SJiyong Park if (stm32mp_clk_get_rate(DDRPHYC) < 100000000U) {
631*54fd6939SJiyong Park mmio_clrbits_32((uintptr_t)&priv->phy->dllgcr,
632*54fd6939SJiyong Park DDRPHYC_DLLGCR_BPS200);
633*54fd6939SJiyong Park } else {
634*54fd6939SJiyong Park mmio_setbits_32((uintptr_t)&priv->phy->dllgcr,
635*54fd6939SJiyong Park DDRPHYC_DLLGCR_BPS200);
636*54fd6939SJiyong Park }
637*54fd6939SJiyong Park
638*54fd6939SJiyong Park mmio_setbits_32((uintptr_t)&priv->phy->acdllcr, DDRPHYC_ACDLLCR_DLLDIS);
639*54fd6939SJiyong Park
640*54fd6939SJiyong Park mmio_setbits_32((uintptr_t)&priv->phy->dx0dllcr,
641*54fd6939SJiyong Park DDRPHYC_DXNDLLCR_DLLDIS);
642*54fd6939SJiyong Park mmio_setbits_32((uintptr_t)&priv->phy->dx1dllcr,
643*54fd6939SJiyong Park DDRPHYC_DXNDLLCR_DLLDIS);
644*54fd6939SJiyong Park mmio_setbits_32((uintptr_t)&priv->phy->dx2dllcr,
645*54fd6939SJiyong Park DDRPHYC_DXNDLLCR_DLLDIS);
646*54fd6939SJiyong Park mmio_setbits_32((uintptr_t)&priv->phy->dx3dllcr,
647*54fd6939SJiyong Park DDRPHYC_DXNDLLCR_DLLDIS);
648*54fd6939SJiyong Park
649*54fd6939SJiyong Park /* 12. Exit the self-refresh state by setting PWRCTL.selfref_sw = 0. */
650*54fd6939SJiyong Park mmio_clrbits_32((uintptr_t)&priv->ctl->pwrctl,
651*54fd6939SJiyong Park DDRCTRL_PWRCTL_SELFREF_SW);
652*54fd6939SJiyong Park stm32mp1_wait_operating_mode(priv, DDRCTRL_STAT_OPERATING_MODE_NORMAL);
653*54fd6939SJiyong Park
654*54fd6939SJiyong Park /*
655*54fd6939SJiyong Park * 13. If ZQCTL0.dis_srx_zqcl = 0, the uMCTL2 performs a ZQCL command
656*54fd6939SJiyong Park * at this point.
657*54fd6939SJiyong Park */
658*54fd6939SJiyong Park
659*54fd6939SJiyong Park /*
660*54fd6939SJiyong Park * 14. Perform MRS commands as required to re-program timing registers
661*54fd6939SJiyong Park * in the SDRAM for the new frequency
662*54fd6939SJiyong Park * (in particular, CL, CWL and WR may need to be changed).
663*54fd6939SJiyong Park */
664*54fd6939SJiyong Park
665*54fd6939SJiyong Park /* 15. Write DBG1.dis_hif = 0 to re-enable reads and writes. */
666*54fd6939SJiyong Park mmio_clrbits_32((uintptr_t)&priv->ctl->dbg1, DDRCTRL_DBG1_DIS_HIF);
667*54fd6939SJiyong Park VERBOSE("[0x%lx] dbg1 = 0x%x\n",
668*54fd6939SJiyong Park (uintptr_t)&priv->ctl->dbg1,
669*54fd6939SJiyong Park mmio_read_32((uintptr_t)&priv->ctl->dbg1));
670*54fd6939SJiyong Park }
671*54fd6939SJiyong Park
stm32mp1_refresh_disable(struct stm32mp1_ddrctl * ctl)672*54fd6939SJiyong Park static void stm32mp1_refresh_disable(struct stm32mp1_ddrctl *ctl)
673*54fd6939SJiyong Park {
674*54fd6939SJiyong Park stm32mp1_start_sw_done(ctl);
675*54fd6939SJiyong Park /* Quasi-dynamic register update*/
676*54fd6939SJiyong Park mmio_setbits_32((uintptr_t)&ctl->rfshctl3,
677*54fd6939SJiyong Park DDRCTRL_RFSHCTL3_DIS_AUTO_REFRESH);
678*54fd6939SJiyong Park mmio_clrbits_32((uintptr_t)&ctl->pwrctl, DDRCTRL_PWRCTL_POWERDOWN_EN);
679*54fd6939SJiyong Park mmio_clrbits_32((uintptr_t)&ctl->dfimisc,
680*54fd6939SJiyong Park DDRCTRL_DFIMISC_DFI_INIT_COMPLETE_EN);
681*54fd6939SJiyong Park stm32mp1_wait_sw_done_ack(ctl);
682*54fd6939SJiyong Park }
683*54fd6939SJiyong Park
stm32mp1_refresh_restore(struct stm32mp1_ddrctl * ctl,uint32_t rfshctl3,uint32_t pwrctl)684*54fd6939SJiyong Park static void stm32mp1_refresh_restore(struct stm32mp1_ddrctl *ctl,
685*54fd6939SJiyong Park uint32_t rfshctl3, uint32_t pwrctl)
686*54fd6939SJiyong Park {
687*54fd6939SJiyong Park stm32mp1_start_sw_done(ctl);
688*54fd6939SJiyong Park if ((rfshctl3 & DDRCTRL_RFSHCTL3_DIS_AUTO_REFRESH) == 0U) {
689*54fd6939SJiyong Park mmio_clrbits_32((uintptr_t)&ctl->rfshctl3,
690*54fd6939SJiyong Park DDRCTRL_RFSHCTL3_DIS_AUTO_REFRESH);
691*54fd6939SJiyong Park }
692*54fd6939SJiyong Park if ((pwrctl & DDRCTRL_PWRCTL_POWERDOWN_EN) != 0U) {
693*54fd6939SJiyong Park mmio_setbits_32((uintptr_t)&ctl->pwrctl,
694*54fd6939SJiyong Park DDRCTRL_PWRCTL_POWERDOWN_EN);
695*54fd6939SJiyong Park }
696*54fd6939SJiyong Park mmio_setbits_32((uintptr_t)&ctl->dfimisc,
697*54fd6939SJiyong Park DDRCTRL_DFIMISC_DFI_INIT_COMPLETE_EN);
698*54fd6939SJiyong Park stm32mp1_wait_sw_done_ack(ctl);
699*54fd6939SJiyong Park }
700*54fd6939SJiyong Park
board_ddr_power_init(enum ddr_type ddr_type)701*54fd6939SJiyong Park static int board_ddr_power_init(enum ddr_type ddr_type)
702*54fd6939SJiyong Park {
703*54fd6939SJiyong Park if (dt_pmic_status() > 0) {
704*54fd6939SJiyong Park return pmic_ddr_power_init(ddr_type);
705*54fd6939SJiyong Park }
706*54fd6939SJiyong Park
707*54fd6939SJiyong Park return 0;
708*54fd6939SJiyong Park }
709*54fd6939SJiyong Park
stm32mp1_ddr_init(struct ddr_info * priv,struct stm32mp1_ddr_config * config)710*54fd6939SJiyong Park void stm32mp1_ddr_init(struct ddr_info *priv,
711*54fd6939SJiyong Park struct stm32mp1_ddr_config *config)
712*54fd6939SJiyong Park {
713*54fd6939SJiyong Park uint32_t pir;
714*54fd6939SJiyong Park int ret = -EINVAL;
715*54fd6939SJiyong Park
716*54fd6939SJiyong Park if ((config->c_reg.mstr & DDRCTRL_MSTR_DDR3) != 0U) {
717*54fd6939SJiyong Park ret = board_ddr_power_init(STM32MP_DDR3);
718*54fd6939SJiyong Park } else if ((config->c_reg.mstr & DDRCTRL_MSTR_LPDDR2) != 0U) {
719*54fd6939SJiyong Park ret = board_ddr_power_init(STM32MP_LPDDR2);
720*54fd6939SJiyong Park } else if ((config->c_reg.mstr & DDRCTRL_MSTR_LPDDR3) != 0U) {
721*54fd6939SJiyong Park ret = board_ddr_power_init(STM32MP_LPDDR3);
722*54fd6939SJiyong Park } else {
723*54fd6939SJiyong Park ERROR("DDR type not supported\n");
724*54fd6939SJiyong Park }
725*54fd6939SJiyong Park
726*54fd6939SJiyong Park if (ret != 0) {
727*54fd6939SJiyong Park panic();
728*54fd6939SJiyong Park }
729*54fd6939SJiyong Park
730*54fd6939SJiyong Park VERBOSE("name = %s\n", config->info.name);
731*54fd6939SJiyong Park VERBOSE("speed = %d kHz\n", config->info.speed);
732*54fd6939SJiyong Park VERBOSE("size = 0x%x\n", config->info.size);
733*54fd6939SJiyong Park
734*54fd6939SJiyong Park /* DDR INIT SEQUENCE */
735*54fd6939SJiyong Park
736*54fd6939SJiyong Park /*
737*54fd6939SJiyong Park * 1. Program the DWC_ddr_umctl2 registers
738*54fd6939SJiyong Park * nota: check DFIMISC.dfi_init_complete = 0
739*54fd6939SJiyong Park */
740*54fd6939SJiyong Park
741*54fd6939SJiyong Park /* 1.1 RESETS: presetn, core_ddrc_rstn, aresetn */
742*54fd6939SJiyong Park mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCAPBRST);
743*54fd6939SJiyong Park mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCAXIRST);
744*54fd6939SJiyong Park mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCORERST);
745*54fd6939SJiyong Park mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYAPBRST);
746*54fd6939SJiyong Park mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYRST);
747*54fd6939SJiyong Park mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYCTLRST);
748*54fd6939SJiyong Park
749*54fd6939SJiyong Park /* 1.2. start CLOCK */
750*54fd6939SJiyong Park if (stm32mp1_ddr_clk_enable(priv, config->info.speed) != 0) {
751*54fd6939SJiyong Park panic();
752*54fd6939SJiyong Park }
753*54fd6939SJiyong Park
754*54fd6939SJiyong Park /* 1.3. deassert reset */
755*54fd6939SJiyong Park /* De-assert PHY rstn and ctl_rstn via DPHYRST and DPHYCTLRST. */
756*54fd6939SJiyong Park mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYRST);
757*54fd6939SJiyong Park mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYCTLRST);
758*54fd6939SJiyong Park /*
759*54fd6939SJiyong Park * De-assert presetn once the clocks are active
760*54fd6939SJiyong Park * and stable via DDRCAPBRST bit.
761*54fd6939SJiyong Park */
762*54fd6939SJiyong Park mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCAPBRST);
763*54fd6939SJiyong Park
764*54fd6939SJiyong Park /* 1.4. wait 128 cycles to permit initialization of end logic */
765*54fd6939SJiyong Park udelay(2);
766*54fd6939SJiyong Park /* For PCLK = 133MHz => 1 us is enough, 2 to allow lower frequency */
767*54fd6939SJiyong Park
768*54fd6939SJiyong Park /* 1.5. initialize registers ddr_umctl2 */
769*54fd6939SJiyong Park /* Stop uMCTL2 before PHY is ready */
770*54fd6939SJiyong Park mmio_clrbits_32((uintptr_t)&priv->ctl->dfimisc,
771*54fd6939SJiyong Park DDRCTRL_DFIMISC_DFI_INIT_COMPLETE_EN);
772*54fd6939SJiyong Park VERBOSE("[0x%lx] dfimisc = 0x%x\n",
773*54fd6939SJiyong Park (uintptr_t)&priv->ctl->dfimisc,
774*54fd6939SJiyong Park mmio_read_32((uintptr_t)&priv->ctl->dfimisc));
775*54fd6939SJiyong Park
776*54fd6939SJiyong Park set_reg(priv, REG_REG, &config->c_reg);
777*54fd6939SJiyong Park
778*54fd6939SJiyong Park /* DDR3 = don't set DLLOFF for init mode */
779*54fd6939SJiyong Park if ((config->c_reg.mstr &
780*54fd6939SJiyong Park (DDRCTRL_MSTR_DDR3 | DDRCTRL_MSTR_DLL_OFF_MODE))
781*54fd6939SJiyong Park == (DDRCTRL_MSTR_DDR3 | DDRCTRL_MSTR_DLL_OFF_MODE)) {
782*54fd6939SJiyong Park VERBOSE("deactivate DLL OFF in mstr\n");
783*54fd6939SJiyong Park mmio_clrbits_32((uintptr_t)&priv->ctl->mstr,
784*54fd6939SJiyong Park DDRCTRL_MSTR_DLL_OFF_MODE);
785*54fd6939SJiyong Park VERBOSE("[0x%lx] mstr = 0x%x\n",
786*54fd6939SJiyong Park (uintptr_t)&priv->ctl->mstr,
787*54fd6939SJiyong Park mmio_read_32((uintptr_t)&priv->ctl->mstr));
788*54fd6939SJiyong Park }
789*54fd6939SJiyong Park
790*54fd6939SJiyong Park set_reg(priv, REG_TIMING, &config->c_timing);
791*54fd6939SJiyong Park set_reg(priv, REG_MAP, &config->c_map);
792*54fd6939SJiyong Park
793*54fd6939SJiyong Park /* Skip CTRL init, SDRAM init is done by PHY PUBL */
794*54fd6939SJiyong Park mmio_clrsetbits_32((uintptr_t)&priv->ctl->init0,
795*54fd6939SJiyong Park DDRCTRL_INIT0_SKIP_DRAM_INIT_MASK,
796*54fd6939SJiyong Park DDRCTRL_INIT0_SKIP_DRAM_INIT_NORMAL);
797*54fd6939SJiyong Park VERBOSE("[0x%lx] init0 = 0x%x\n",
798*54fd6939SJiyong Park (uintptr_t)&priv->ctl->init0,
799*54fd6939SJiyong Park mmio_read_32((uintptr_t)&priv->ctl->init0));
800*54fd6939SJiyong Park
801*54fd6939SJiyong Park set_reg(priv, REG_PERF, &config->c_perf);
802*54fd6939SJiyong Park
803*54fd6939SJiyong Park /* 2. deassert reset signal core_ddrc_rstn, aresetn and presetn */
804*54fd6939SJiyong Park mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCORERST);
805*54fd6939SJiyong Park mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCAXIRST);
806*54fd6939SJiyong Park mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYAPBRST);
807*54fd6939SJiyong Park
808*54fd6939SJiyong Park /*
809*54fd6939SJiyong Park * 3. start PHY init by accessing relevant PUBL registers
810*54fd6939SJiyong Park * (DXGCR, DCR, PTR*, MR*, DTPR*)
811*54fd6939SJiyong Park */
812*54fd6939SJiyong Park set_reg(priv, REGPHY_REG, &config->p_reg);
813*54fd6939SJiyong Park set_reg(priv, REGPHY_TIMING, &config->p_timing);
814*54fd6939SJiyong Park set_reg(priv, REGPHY_CAL, &config->p_cal);
815*54fd6939SJiyong Park
816*54fd6939SJiyong Park /* DDR3 = don't set DLLOFF for init mode */
817*54fd6939SJiyong Park if ((config->c_reg.mstr &
818*54fd6939SJiyong Park (DDRCTRL_MSTR_DDR3 | DDRCTRL_MSTR_DLL_OFF_MODE))
819*54fd6939SJiyong Park == (DDRCTRL_MSTR_DDR3 | DDRCTRL_MSTR_DLL_OFF_MODE)) {
820*54fd6939SJiyong Park VERBOSE("deactivate DLL OFF in mr1\n");
821*54fd6939SJiyong Park mmio_clrbits_32((uintptr_t)&priv->phy->mr1, BIT(0));
822*54fd6939SJiyong Park VERBOSE("[0x%lx] mr1 = 0x%x\n",
823*54fd6939SJiyong Park (uintptr_t)&priv->phy->mr1,
824*54fd6939SJiyong Park mmio_read_32((uintptr_t)&priv->phy->mr1));
825*54fd6939SJiyong Park }
826*54fd6939SJiyong Park
827*54fd6939SJiyong Park /*
828*54fd6939SJiyong Park * 4. Monitor PHY init status by polling PUBL register PGSR.IDONE
829*54fd6939SJiyong Park * Perform DDR PHY DRAM initialization and Gate Training Evaluation
830*54fd6939SJiyong Park */
831*54fd6939SJiyong Park stm32mp1_ddrphy_idone_wait(priv->phy);
832*54fd6939SJiyong Park
833*54fd6939SJiyong Park /*
834*54fd6939SJiyong Park * 5. Indicate to PUBL that controller performs SDRAM initialization
835*54fd6939SJiyong Park * by setting PIR.INIT and PIR CTLDINIT and pool PGSR.IDONE
836*54fd6939SJiyong Park * DRAM init is done by PHY, init0.skip_dram.init = 1
837*54fd6939SJiyong Park */
838*54fd6939SJiyong Park
839*54fd6939SJiyong Park pir = DDRPHYC_PIR_DLLSRST | DDRPHYC_PIR_DLLLOCK | DDRPHYC_PIR_ZCAL |
840*54fd6939SJiyong Park DDRPHYC_PIR_ITMSRST | DDRPHYC_PIR_DRAMINIT | DDRPHYC_PIR_ICPC;
841*54fd6939SJiyong Park
842*54fd6939SJiyong Park if ((config->c_reg.mstr & DDRCTRL_MSTR_DDR3) != 0U) {
843*54fd6939SJiyong Park pir |= DDRPHYC_PIR_DRAMRST; /* Only for DDR3 */
844*54fd6939SJiyong Park }
845*54fd6939SJiyong Park
846*54fd6939SJiyong Park stm32mp1_ddrphy_init(priv->phy, pir);
847*54fd6939SJiyong Park
848*54fd6939SJiyong Park /*
849*54fd6939SJiyong Park * 6. SET DFIMISC.dfi_init_complete_en to 1
850*54fd6939SJiyong Park * Enable quasi-dynamic register programming.
851*54fd6939SJiyong Park */
852*54fd6939SJiyong Park stm32mp1_start_sw_done(priv->ctl);
853*54fd6939SJiyong Park
854*54fd6939SJiyong Park mmio_setbits_32((uintptr_t)&priv->ctl->dfimisc,
855*54fd6939SJiyong Park DDRCTRL_DFIMISC_DFI_INIT_COMPLETE_EN);
856*54fd6939SJiyong Park VERBOSE("[0x%lx] dfimisc = 0x%x\n",
857*54fd6939SJiyong Park (uintptr_t)&priv->ctl->dfimisc,
858*54fd6939SJiyong Park mmio_read_32((uintptr_t)&priv->ctl->dfimisc));
859*54fd6939SJiyong Park
860*54fd6939SJiyong Park stm32mp1_wait_sw_done_ack(priv->ctl);
861*54fd6939SJiyong Park
862*54fd6939SJiyong Park /*
863*54fd6939SJiyong Park * 7. Wait for DWC_ddr_umctl2 to move to normal operation mode
864*54fd6939SJiyong Park * by monitoring STAT.operating_mode signal
865*54fd6939SJiyong Park */
866*54fd6939SJiyong Park
867*54fd6939SJiyong Park /* Wait uMCTL2 ready */
868*54fd6939SJiyong Park stm32mp1_wait_operating_mode(priv, DDRCTRL_STAT_OPERATING_MODE_NORMAL);
869*54fd6939SJiyong Park
870*54fd6939SJiyong Park /* Switch to DLL OFF mode */
871*54fd6939SJiyong Park if ((config->c_reg.mstr & DDRCTRL_MSTR_DLL_OFF_MODE) != 0U) {
872*54fd6939SJiyong Park stm32mp1_ddr3_dll_off(priv);
873*54fd6939SJiyong Park }
874*54fd6939SJiyong Park
875*54fd6939SJiyong Park VERBOSE("DDR DQS training : ");
876*54fd6939SJiyong Park
877*54fd6939SJiyong Park /*
878*54fd6939SJiyong Park * 8. Disable Auto refresh and power down by setting
879*54fd6939SJiyong Park * - RFSHCTL3.dis_au_refresh = 1
880*54fd6939SJiyong Park * - PWRCTL.powerdown_en = 0
881*54fd6939SJiyong Park * - DFIMISC.dfiinit_complete_en = 0
882*54fd6939SJiyong Park */
883*54fd6939SJiyong Park stm32mp1_refresh_disable(priv->ctl);
884*54fd6939SJiyong Park
885*54fd6939SJiyong Park /*
886*54fd6939SJiyong Park * 9. Program PUBL PGCR to enable refresh during training
887*54fd6939SJiyong Park * and rank to train
888*54fd6939SJiyong Park * not done => keep the programed value in PGCR
889*54fd6939SJiyong Park */
890*54fd6939SJiyong Park
891*54fd6939SJiyong Park /*
892*54fd6939SJiyong Park * 10. configure PUBL PIR register to specify which training step
893*54fd6939SJiyong Park * to run
894*54fd6939SJiyong Park * Warning : RVTRN is not supported by this PUBL
895*54fd6939SJiyong Park */
896*54fd6939SJiyong Park stm32mp1_ddrphy_init(priv->phy, DDRPHYC_PIR_QSTRN);
897*54fd6939SJiyong Park
898*54fd6939SJiyong Park /* 11. monitor PUB PGSR.IDONE to poll cpmpletion of training sequence */
899*54fd6939SJiyong Park stm32mp1_ddrphy_idone_wait(priv->phy);
900*54fd6939SJiyong Park
901*54fd6939SJiyong Park /*
902*54fd6939SJiyong Park * 12. set back registers in step 8 to the orginal values if desidered
903*54fd6939SJiyong Park */
904*54fd6939SJiyong Park stm32mp1_refresh_restore(priv->ctl, config->c_reg.rfshctl3,
905*54fd6939SJiyong Park config->c_reg.pwrctl);
906*54fd6939SJiyong Park
907*54fd6939SJiyong Park /* Enable uMCTL2 AXI port 0 */
908*54fd6939SJiyong Park mmio_setbits_32((uintptr_t)&priv->ctl->pctrl_0,
909*54fd6939SJiyong Park DDRCTRL_PCTRL_N_PORT_EN);
910*54fd6939SJiyong Park VERBOSE("[0x%lx] pctrl_0 = 0x%x\n",
911*54fd6939SJiyong Park (uintptr_t)&priv->ctl->pctrl_0,
912*54fd6939SJiyong Park mmio_read_32((uintptr_t)&priv->ctl->pctrl_0));
913*54fd6939SJiyong Park
914*54fd6939SJiyong Park /* Enable uMCTL2 AXI port 1 */
915*54fd6939SJiyong Park mmio_setbits_32((uintptr_t)&priv->ctl->pctrl_1,
916*54fd6939SJiyong Park DDRCTRL_PCTRL_N_PORT_EN);
917*54fd6939SJiyong Park VERBOSE("[0x%lx] pctrl_1 = 0x%x\n",
918*54fd6939SJiyong Park (uintptr_t)&priv->ctl->pctrl_1,
919*54fd6939SJiyong Park mmio_read_32((uintptr_t)&priv->ctl->pctrl_1));
920*54fd6939SJiyong Park }
921