xref: /aosp_15_r20/external/arm-trusted-firmware/drivers/st/mmc/stm32_sdmmc2.c (revision 54fd6939e177f8ff529b10183254802c76df6d08)
1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park  * Copyright (c) 2018-2020, STMicroelectronics - All Rights Reserved
3*54fd6939SJiyong Park  *
4*54fd6939SJiyong Park  * SPDX-License-Identifier: BSD-3-Clause
5*54fd6939SJiyong Park  */
6*54fd6939SJiyong Park 
7*54fd6939SJiyong Park #include <assert.h>
8*54fd6939SJiyong Park #include <errno.h>
9*54fd6939SJiyong Park #include <string.h>
10*54fd6939SJiyong Park 
11*54fd6939SJiyong Park #include <libfdt.h>
12*54fd6939SJiyong Park 
13*54fd6939SJiyong Park #include <platform_def.h>
14*54fd6939SJiyong Park 
15*54fd6939SJiyong Park #include <arch.h>
16*54fd6939SJiyong Park #include <arch_helpers.h>
17*54fd6939SJiyong Park #include <common/debug.h>
18*54fd6939SJiyong Park #include <drivers/delay_timer.h>
19*54fd6939SJiyong Park #include <drivers/mmc.h>
20*54fd6939SJiyong Park #include <drivers/st/stm32_gpio.h>
21*54fd6939SJiyong Park #include <drivers/st/stm32_sdmmc2.h>
22*54fd6939SJiyong Park #include <drivers/st/stm32mp_reset.h>
23*54fd6939SJiyong Park #include <lib/mmio.h>
24*54fd6939SJiyong Park #include <lib/utils.h>
25*54fd6939SJiyong Park #include <plat/common/platform.h>
26*54fd6939SJiyong Park 
27*54fd6939SJiyong Park /* Registers offsets */
28*54fd6939SJiyong Park #define SDMMC_POWER			0x00U
29*54fd6939SJiyong Park #define SDMMC_CLKCR			0x04U
30*54fd6939SJiyong Park #define SDMMC_ARGR			0x08U
31*54fd6939SJiyong Park #define SDMMC_CMDR			0x0CU
32*54fd6939SJiyong Park #define SDMMC_RESPCMDR			0x10U
33*54fd6939SJiyong Park #define SDMMC_RESP1R			0x14U
34*54fd6939SJiyong Park #define SDMMC_RESP2R			0x18U
35*54fd6939SJiyong Park #define SDMMC_RESP3R			0x1CU
36*54fd6939SJiyong Park #define SDMMC_RESP4R			0x20U
37*54fd6939SJiyong Park #define SDMMC_DTIMER			0x24U
38*54fd6939SJiyong Park #define SDMMC_DLENR			0x28U
39*54fd6939SJiyong Park #define SDMMC_DCTRLR			0x2CU
40*54fd6939SJiyong Park #define SDMMC_DCNTR			0x30U
41*54fd6939SJiyong Park #define SDMMC_STAR			0x34U
42*54fd6939SJiyong Park #define SDMMC_ICR			0x38U
43*54fd6939SJiyong Park #define SDMMC_MASKR			0x3CU
44*54fd6939SJiyong Park #define SDMMC_ACKTIMER			0x40U
45*54fd6939SJiyong Park #define SDMMC_IDMACTRLR			0x50U
46*54fd6939SJiyong Park #define SDMMC_IDMABSIZER		0x54U
47*54fd6939SJiyong Park #define SDMMC_IDMABASE0R		0x58U
48*54fd6939SJiyong Park #define SDMMC_IDMABASE1R		0x5CU
49*54fd6939SJiyong Park #define SDMMC_FIFOR			0x80U
50*54fd6939SJiyong Park 
51*54fd6939SJiyong Park /* SDMMC power control register */
52*54fd6939SJiyong Park #define SDMMC_POWER_PWRCTRL		GENMASK(1, 0)
53*54fd6939SJiyong Park #define SDMMC_POWER_DIRPOL		BIT(4)
54*54fd6939SJiyong Park 
55*54fd6939SJiyong Park /* SDMMC clock control register */
56*54fd6939SJiyong Park #define SDMMC_CLKCR_WIDBUS_4		BIT(14)
57*54fd6939SJiyong Park #define SDMMC_CLKCR_WIDBUS_8		BIT(15)
58*54fd6939SJiyong Park #define SDMMC_CLKCR_NEGEDGE		BIT(16)
59*54fd6939SJiyong Park #define SDMMC_CLKCR_HWFC_EN		BIT(17)
60*54fd6939SJiyong Park #define SDMMC_CLKCR_SELCLKRX_0		BIT(20)
61*54fd6939SJiyong Park 
62*54fd6939SJiyong Park /* SDMMC command register */
63*54fd6939SJiyong Park #define SDMMC_CMDR_CMDTRANS		BIT(6)
64*54fd6939SJiyong Park #define SDMMC_CMDR_CMDSTOP		BIT(7)
65*54fd6939SJiyong Park #define SDMMC_CMDR_WAITRESP		GENMASK(9, 8)
66*54fd6939SJiyong Park #define SDMMC_CMDR_WAITRESP_SHORT	BIT(8)
67*54fd6939SJiyong Park #define SDMMC_CMDR_WAITRESP_SHORT_NOCRC	BIT(9)
68*54fd6939SJiyong Park #define SDMMC_CMDR_CPSMEN		BIT(12)
69*54fd6939SJiyong Park 
70*54fd6939SJiyong Park /* SDMMC data control register */
71*54fd6939SJiyong Park #define SDMMC_DCTRLR_DTEN		BIT(0)
72*54fd6939SJiyong Park #define SDMMC_DCTRLR_DTDIR		BIT(1)
73*54fd6939SJiyong Park #define SDMMC_DCTRLR_DTMODE		GENMASK(3, 2)
74*54fd6939SJiyong Park #define SDMMC_DCTRLR_DBLOCKSIZE		GENMASK(7, 4)
75*54fd6939SJiyong Park #define SDMMC_DCTRLR_DBLOCKSIZE_SHIFT	4
76*54fd6939SJiyong Park #define SDMMC_DCTRLR_FIFORST		BIT(13)
77*54fd6939SJiyong Park 
78*54fd6939SJiyong Park #define SDMMC_DCTRLR_CLEAR_MASK		(SDMMC_DCTRLR_DTEN | \
79*54fd6939SJiyong Park 					 SDMMC_DCTRLR_DTDIR | \
80*54fd6939SJiyong Park 					 SDMMC_DCTRLR_DTMODE | \
81*54fd6939SJiyong Park 					 SDMMC_DCTRLR_DBLOCKSIZE)
82*54fd6939SJiyong Park 
83*54fd6939SJiyong Park /* SDMMC status register */
84*54fd6939SJiyong Park #define SDMMC_STAR_CCRCFAIL		BIT(0)
85*54fd6939SJiyong Park #define SDMMC_STAR_DCRCFAIL		BIT(1)
86*54fd6939SJiyong Park #define SDMMC_STAR_CTIMEOUT		BIT(2)
87*54fd6939SJiyong Park #define SDMMC_STAR_DTIMEOUT		BIT(3)
88*54fd6939SJiyong Park #define SDMMC_STAR_TXUNDERR		BIT(4)
89*54fd6939SJiyong Park #define SDMMC_STAR_RXOVERR		BIT(5)
90*54fd6939SJiyong Park #define SDMMC_STAR_CMDREND		BIT(6)
91*54fd6939SJiyong Park #define SDMMC_STAR_CMDSENT		BIT(7)
92*54fd6939SJiyong Park #define SDMMC_STAR_DATAEND		BIT(8)
93*54fd6939SJiyong Park #define SDMMC_STAR_DBCKEND		BIT(10)
94*54fd6939SJiyong Park #define SDMMC_STAR_DPSMACT		BIT(12)
95*54fd6939SJiyong Park #define SDMMC_STAR_RXFIFOHF		BIT(15)
96*54fd6939SJiyong Park #define SDMMC_STAR_RXFIFOE		BIT(19)
97*54fd6939SJiyong Park #define SDMMC_STAR_IDMATE		BIT(27)
98*54fd6939SJiyong Park #define SDMMC_STAR_IDMABTC		BIT(28)
99*54fd6939SJiyong Park 
100*54fd6939SJiyong Park /* SDMMC DMA control register */
101*54fd6939SJiyong Park #define SDMMC_IDMACTRLR_IDMAEN		BIT(0)
102*54fd6939SJiyong Park 
103*54fd6939SJiyong Park #define SDMMC_STATIC_FLAGS		(SDMMC_STAR_CCRCFAIL | \
104*54fd6939SJiyong Park 					 SDMMC_STAR_DCRCFAIL | \
105*54fd6939SJiyong Park 					 SDMMC_STAR_CTIMEOUT | \
106*54fd6939SJiyong Park 					 SDMMC_STAR_DTIMEOUT | \
107*54fd6939SJiyong Park 					 SDMMC_STAR_TXUNDERR | \
108*54fd6939SJiyong Park 					 SDMMC_STAR_RXOVERR  | \
109*54fd6939SJiyong Park 					 SDMMC_STAR_CMDREND  | \
110*54fd6939SJiyong Park 					 SDMMC_STAR_CMDSENT  | \
111*54fd6939SJiyong Park 					 SDMMC_STAR_DATAEND  | \
112*54fd6939SJiyong Park 					 SDMMC_STAR_DBCKEND  | \
113*54fd6939SJiyong Park 					 SDMMC_STAR_IDMATE   | \
114*54fd6939SJiyong Park 					 SDMMC_STAR_IDMABTC)
115*54fd6939SJiyong Park 
116*54fd6939SJiyong Park #define TIMEOUT_US_1_MS			1000U
117*54fd6939SJiyong Park #define TIMEOUT_US_10_MS		10000U
118*54fd6939SJiyong Park #define TIMEOUT_US_1_S			1000000U
119*54fd6939SJiyong Park 
120*54fd6939SJiyong Park #define DT_SDMMC2_COMPAT		"st,stm32-sdmmc2"
121*54fd6939SJiyong Park 
122*54fd6939SJiyong Park static void stm32_sdmmc2_init(void);
123*54fd6939SJiyong Park static int stm32_sdmmc2_send_cmd_req(struct mmc_cmd *cmd);
124*54fd6939SJiyong Park static int stm32_sdmmc2_send_cmd(struct mmc_cmd *cmd);
125*54fd6939SJiyong Park static int stm32_sdmmc2_set_ios(unsigned int clk, unsigned int width);
126*54fd6939SJiyong Park static int stm32_sdmmc2_prepare(int lba, uintptr_t buf, size_t size);
127*54fd6939SJiyong Park static int stm32_sdmmc2_read(int lba, uintptr_t buf, size_t size);
128*54fd6939SJiyong Park static int stm32_sdmmc2_write(int lba, uintptr_t buf, size_t size);
129*54fd6939SJiyong Park 
130*54fd6939SJiyong Park static const struct mmc_ops stm32_sdmmc2_ops = {
131*54fd6939SJiyong Park 	.init		= stm32_sdmmc2_init,
132*54fd6939SJiyong Park 	.send_cmd	= stm32_sdmmc2_send_cmd,
133*54fd6939SJiyong Park 	.set_ios	= stm32_sdmmc2_set_ios,
134*54fd6939SJiyong Park 	.prepare	= stm32_sdmmc2_prepare,
135*54fd6939SJiyong Park 	.read		= stm32_sdmmc2_read,
136*54fd6939SJiyong Park 	.write		= stm32_sdmmc2_write,
137*54fd6939SJiyong Park };
138*54fd6939SJiyong Park 
139*54fd6939SJiyong Park static struct stm32_sdmmc2_params sdmmc2_params;
140*54fd6939SJiyong Park 
141*54fd6939SJiyong Park #pragma weak plat_sdmmc2_use_dma
plat_sdmmc2_use_dma(unsigned int instance,unsigned int memory)142*54fd6939SJiyong Park bool plat_sdmmc2_use_dma(unsigned int instance, unsigned int memory)
143*54fd6939SJiyong Park {
144*54fd6939SJiyong Park 	return false;
145*54fd6939SJiyong Park }
146*54fd6939SJiyong Park 
stm32_sdmmc2_init(void)147*54fd6939SJiyong Park static void stm32_sdmmc2_init(void)
148*54fd6939SJiyong Park {
149*54fd6939SJiyong Park 	uint32_t clock_div;
150*54fd6939SJiyong Park 	uint32_t freq = STM32MP_MMC_INIT_FREQ;
151*54fd6939SJiyong Park 	uintptr_t base = sdmmc2_params.reg_base;
152*54fd6939SJiyong Park 
153*54fd6939SJiyong Park 	if (sdmmc2_params.max_freq != 0U) {
154*54fd6939SJiyong Park 		freq = MIN(sdmmc2_params.max_freq, freq);
155*54fd6939SJiyong Park 	}
156*54fd6939SJiyong Park 
157*54fd6939SJiyong Park 	clock_div = div_round_up(sdmmc2_params.clk_rate, freq * 2U);
158*54fd6939SJiyong Park 
159*54fd6939SJiyong Park 	mmio_write_32(base + SDMMC_CLKCR, SDMMC_CLKCR_HWFC_EN | clock_div |
160*54fd6939SJiyong Park 		      sdmmc2_params.negedge |
161*54fd6939SJiyong Park 		      sdmmc2_params.pin_ckin);
162*54fd6939SJiyong Park 
163*54fd6939SJiyong Park 	mmio_write_32(base + SDMMC_POWER,
164*54fd6939SJiyong Park 		      SDMMC_POWER_PWRCTRL | sdmmc2_params.dirpol);
165*54fd6939SJiyong Park 
166*54fd6939SJiyong Park 	mdelay(1);
167*54fd6939SJiyong Park }
168*54fd6939SJiyong Park 
stm32_sdmmc2_stop_transfer(void)169*54fd6939SJiyong Park static int stm32_sdmmc2_stop_transfer(void)
170*54fd6939SJiyong Park {
171*54fd6939SJiyong Park 	struct mmc_cmd cmd_stop;
172*54fd6939SJiyong Park 
173*54fd6939SJiyong Park 	zeromem(&cmd_stop, sizeof(struct mmc_cmd));
174*54fd6939SJiyong Park 
175*54fd6939SJiyong Park 	cmd_stop.cmd_idx = MMC_CMD(12);
176*54fd6939SJiyong Park 	cmd_stop.resp_type = MMC_RESPONSE_R1B;
177*54fd6939SJiyong Park 
178*54fd6939SJiyong Park 	return stm32_sdmmc2_send_cmd(&cmd_stop);
179*54fd6939SJiyong Park }
180*54fd6939SJiyong Park 
stm32_sdmmc2_send_cmd_req(struct mmc_cmd * cmd)181*54fd6939SJiyong Park static int stm32_sdmmc2_send_cmd_req(struct mmc_cmd *cmd)
182*54fd6939SJiyong Park {
183*54fd6939SJiyong Park 	uint64_t timeout;
184*54fd6939SJiyong Park 	uint32_t flags_cmd, status;
185*54fd6939SJiyong Park 	uint32_t flags_data = 0;
186*54fd6939SJiyong Park 	int err = 0;
187*54fd6939SJiyong Park 	uintptr_t base = sdmmc2_params.reg_base;
188*54fd6939SJiyong Park 	unsigned int cmd_reg, arg_reg;
189*54fd6939SJiyong Park 
190*54fd6939SJiyong Park 	if (cmd == NULL) {
191*54fd6939SJiyong Park 		return -EINVAL;
192*54fd6939SJiyong Park 	}
193*54fd6939SJiyong Park 
194*54fd6939SJiyong Park 	flags_cmd = SDMMC_STAR_CTIMEOUT;
195*54fd6939SJiyong Park 	arg_reg = cmd->cmd_arg;
196*54fd6939SJiyong Park 
197*54fd6939SJiyong Park 	if ((mmio_read_32(base + SDMMC_CMDR) & SDMMC_CMDR_CPSMEN) != 0U) {
198*54fd6939SJiyong Park 		mmio_write_32(base + SDMMC_CMDR, 0);
199*54fd6939SJiyong Park 	}
200*54fd6939SJiyong Park 
201*54fd6939SJiyong Park 	cmd_reg = cmd->cmd_idx | SDMMC_CMDR_CPSMEN;
202*54fd6939SJiyong Park 
203*54fd6939SJiyong Park 	if (cmd->resp_type == 0U) {
204*54fd6939SJiyong Park 		flags_cmd |= SDMMC_STAR_CMDSENT;
205*54fd6939SJiyong Park 	}
206*54fd6939SJiyong Park 
207*54fd6939SJiyong Park 	if ((cmd->resp_type & MMC_RSP_48) != 0U) {
208*54fd6939SJiyong Park 		if ((cmd->resp_type & MMC_RSP_136) != 0U) {
209*54fd6939SJiyong Park 			flags_cmd |= SDMMC_STAR_CMDREND;
210*54fd6939SJiyong Park 			cmd_reg |= SDMMC_CMDR_WAITRESP;
211*54fd6939SJiyong Park 		} else if ((cmd->resp_type & MMC_RSP_CRC) != 0U) {
212*54fd6939SJiyong Park 			flags_cmd |= SDMMC_STAR_CMDREND | SDMMC_STAR_CCRCFAIL;
213*54fd6939SJiyong Park 			cmd_reg |= SDMMC_CMDR_WAITRESP_SHORT;
214*54fd6939SJiyong Park 		} else {
215*54fd6939SJiyong Park 			flags_cmd |= SDMMC_STAR_CMDREND;
216*54fd6939SJiyong Park 			cmd_reg |= SDMMC_CMDR_WAITRESP_SHORT_NOCRC;
217*54fd6939SJiyong Park 		}
218*54fd6939SJiyong Park 	}
219*54fd6939SJiyong Park 
220*54fd6939SJiyong Park 	switch (cmd->cmd_idx) {
221*54fd6939SJiyong Park 	case MMC_CMD(1):
222*54fd6939SJiyong Park 		arg_reg |= OCR_POWERUP;
223*54fd6939SJiyong Park 		break;
224*54fd6939SJiyong Park 	case MMC_CMD(8):
225*54fd6939SJiyong Park 		if (sdmmc2_params.device_info->mmc_dev_type == MMC_IS_EMMC) {
226*54fd6939SJiyong Park 			cmd_reg |= SDMMC_CMDR_CMDTRANS;
227*54fd6939SJiyong Park 		}
228*54fd6939SJiyong Park 		break;
229*54fd6939SJiyong Park 	case MMC_CMD(12):
230*54fd6939SJiyong Park 		cmd_reg |= SDMMC_CMDR_CMDSTOP;
231*54fd6939SJiyong Park 		break;
232*54fd6939SJiyong Park 	case MMC_CMD(17):
233*54fd6939SJiyong Park 	case MMC_CMD(18):
234*54fd6939SJiyong Park 		cmd_reg |= SDMMC_CMDR_CMDTRANS;
235*54fd6939SJiyong Park 		if (sdmmc2_params.use_dma) {
236*54fd6939SJiyong Park 			flags_data |= SDMMC_STAR_DCRCFAIL |
237*54fd6939SJiyong Park 				      SDMMC_STAR_DTIMEOUT |
238*54fd6939SJiyong Park 				      SDMMC_STAR_DATAEND |
239*54fd6939SJiyong Park 				      SDMMC_STAR_RXOVERR |
240*54fd6939SJiyong Park 				      SDMMC_STAR_IDMATE;
241*54fd6939SJiyong Park 		}
242*54fd6939SJiyong Park 		break;
243*54fd6939SJiyong Park 	case MMC_ACMD(41):
244*54fd6939SJiyong Park 		arg_reg |= OCR_3_2_3_3 | OCR_3_3_3_4;
245*54fd6939SJiyong Park 		break;
246*54fd6939SJiyong Park 	case MMC_ACMD(51):
247*54fd6939SJiyong Park 		cmd_reg |= SDMMC_CMDR_CMDTRANS;
248*54fd6939SJiyong Park 		if (sdmmc2_params.use_dma) {
249*54fd6939SJiyong Park 			flags_data |= SDMMC_STAR_DCRCFAIL |
250*54fd6939SJiyong Park 				      SDMMC_STAR_DTIMEOUT |
251*54fd6939SJiyong Park 				      SDMMC_STAR_DATAEND |
252*54fd6939SJiyong Park 				      SDMMC_STAR_RXOVERR |
253*54fd6939SJiyong Park 				      SDMMC_STAR_IDMATE |
254*54fd6939SJiyong Park 				      SDMMC_STAR_DBCKEND;
255*54fd6939SJiyong Park 		}
256*54fd6939SJiyong Park 		break;
257*54fd6939SJiyong Park 	default:
258*54fd6939SJiyong Park 		break;
259*54fd6939SJiyong Park 	}
260*54fd6939SJiyong Park 
261*54fd6939SJiyong Park 	mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS);
262*54fd6939SJiyong Park 
263*54fd6939SJiyong Park 	/*
264*54fd6939SJiyong Park 	 * Clear the SDMMC_DCTRLR if the command does not await data.
265*54fd6939SJiyong Park 	 * Skip CMD55 as the next command could be data related, and
266*54fd6939SJiyong Park 	 * the register could have been set in prepare function.
267*54fd6939SJiyong Park 	 */
268*54fd6939SJiyong Park 	if (((cmd_reg & SDMMC_CMDR_CMDTRANS) == 0U) &&
269*54fd6939SJiyong Park 	    (cmd->cmd_idx != MMC_CMD(55))) {
270*54fd6939SJiyong Park 		mmio_write_32(base + SDMMC_DCTRLR, 0U);
271*54fd6939SJiyong Park 	}
272*54fd6939SJiyong Park 
273*54fd6939SJiyong Park 	if ((cmd->resp_type & MMC_RSP_BUSY) != 0U) {
274*54fd6939SJiyong Park 		mmio_write_32(base + SDMMC_DTIMER, UINT32_MAX);
275*54fd6939SJiyong Park 	}
276*54fd6939SJiyong Park 
277*54fd6939SJiyong Park 	mmio_write_32(base + SDMMC_ARGR, arg_reg);
278*54fd6939SJiyong Park 
279*54fd6939SJiyong Park 	mmio_write_32(base + SDMMC_CMDR, cmd_reg);
280*54fd6939SJiyong Park 
281*54fd6939SJiyong Park 	status = mmio_read_32(base + SDMMC_STAR);
282*54fd6939SJiyong Park 
283*54fd6939SJiyong Park 	timeout = timeout_init_us(TIMEOUT_US_10_MS);
284*54fd6939SJiyong Park 
285*54fd6939SJiyong Park 	while ((status & flags_cmd) == 0U) {
286*54fd6939SJiyong Park 		if (timeout_elapsed(timeout)) {
287*54fd6939SJiyong Park 			err = -ETIMEDOUT;
288*54fd6939SJiyong Park 			ERROR("%s: timeout 10ms (cmd = %d,status = %x)\n",
289*54fd6939SJiyong Park 			      __func__, cmd->cmd_idx, status);
290*54fd6939SJiyong Park 			goto err_exit;
291*54fd6939SJiyong Park 		}
292*54fd6939SJiyong Park 
293*54fd6939SJiyong Park 		status = mmio_read_32(base + SDMMC_STAR);
294*54fd6939SJiyong Park 	}
295*54fd6939SJiyong Park 
296*54fd6939SJiyong Park 	if ((status & (SDMMC_STAR_CTIMEOUT | SDMMC_STAR_CCRCFAIL)) != 0U) {
297*54fd6939SJiyong Park 		if ((status & SDMMC_STAR_CTIMEOUT) != 0U) {
298*54fd6939SJiyong Park 			err = -ETIMEDOUT;
299*54fd6939SJiyong Park 			/*
300*54fd6939SJiyong Park 			 * Those timeouts can occur, and framework will handle
301*54fd6939SJiyong Park 			 * the retries. CMD8 is expected to return this timeout
302*54fd6939SJiyong Park 			 * for eMMC
303*54fd6939SJiyong Park 			 */
304*54fd6939SJiyong Park 			if (!((cmd->cmd_idx == MMC_CMD(1)) ||
305*54fd6939SJiyong Park 			      (cmd->cmd_idx == MMC_CMD(13)) ||
306*54fd6939SJiyong Park 			      ((cmd->cmd_idx == MMC_CMD(8)) &&
307*54fd6939SJiyong Park 			       (cmd->resp_type == MMC_RESPONSE_R7)))) {
308*54fd6939SJiyong Park 				ERROR("%s: CTIMEOUT (cmd = %d,status = %x)\n",
309*54fd6939SJiyong Park 				      __func__, cmd->cmd_idx, status);
310*54fd6939SJiyong Park 			}
311*54fd6939SJiyong Park 		} else {
312*54fd6939SJiyong Park 			err = -EIO;
313*54fd6939SJiyong Park 			ERROR("%s: CRCFAIL (cmd = %d,status = %x)\n",
314*54fd6939SJiyong Park 			      __func__, cmd->cmd_idx, status);
315*54fd6939SJiyong Park 		}
316*54fd6939SJiyong Park 
317*54fd6939SJiyong Park 		goto err_exit;
318*54fd6939SJiyong Park 	}
319*54fd6939SJiyong Park 
320*54fd6939SJiyong Park 	if ((cmd_reg & SDMMC_CMDR_WAITRESP) != 0U) {
321*54fd6939SJiyong Park 		if ((cmd->cmd_idx == MMC_CMD(9)) &&
322*54fd6939SJiyong Park 		    ((cmd_reg & SDMMC_CMDR_WAITRESP) == SDMMC_CMDR_WAITRESP)) {
323*54fd6939SJiyong Park 			/* Need to invert response to match CSD structure */
324*54fd6939SJiyong Park 			cmd->resp_data[0] = mmio_read_32(base + SDMMC_RESP4R);
325*54fd6939SJiyong Park 			cmd->resp_data[1] = mmio_read_32(base + SDMMC_RESP3R);
326*54fd6939SJiyong Park 			cmd->resp_data[2] = mmio_read_32(base + SDMMC_RESP2R);
327*54fd6939SJiyong Park 			cmd->resp_data[3] = mmio_read_32(base + SDMMC_RESP1R);
328*54fd6939SJiyong Park 		} else {
329*54fd6939SJiyong Park 			cmd->resp_data[0] = mmio_read_32(base + SDMMC_RESP1R);
330*54fd6939SJiyong Park 			if ((cmd_reg & SDMMC_CMDR_WAITRESP) ==
331*54fd6939SJiyong Park 			    SDMMC_CMDR_WAITRESP) {
332*54fd6939SJiyong Park 				cmd->resp_data[1] = mmio_read_32(base +
333*54fd6939SJiyong Park 								 SDMMC_RESP2R);
334*54fd6939SJiyong Park 				cmd->resp_data[2] = mmio_read_32(base +
335*54fd6939SJiyong Park 								 SDMMC_RESP3R);
336*54fd6939SJiyong Park 				cmd->resp_data[3] = mmio_read_32(base +
337*54fd6939SJiyong Park 								 SDMMC_RESP4R);
338*54fd6939SJiyong Park 			}
339*54fd6939SJiyong Park 		}
340*54fd6939SJiyong Park 	}
341*54fd6939SJiyong Park 
342*54fd6939SJiyong Park 	if (flags_data == 0U) {
343*54fd6939SJiyong Park 		mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS);
344*54fd6939SJiyong Park 
345*54fd6939SJiyong Park 		return 0;
346*54fd6939SJiyong Park 	}
347*54fd6939SJiyong Park 
348*54fd6939SJiyong Park 	status = mmio_read_32(base + SDMMC_STAR);
349*54fd6939SJiyong Park 
350*54fd6939SJiyong Park 	timeout = timeout_init_us(TIMEOUT_US_10_MS);
351*54fd6939SJiyong Park 
352*54fd6939SJiyong Park 	while ((status & flags_data) == 0U) {
353*54fd6939SJiyong Park 		if (timeout_elapsed(timeout)) {
354*54fd6939SJiyong Park 			ERROR("%s: timeout 10ms (cmd = %d,status = %x)\n",
355*54fd6939SJiyong Park 			      __func__, cmd->cmd_idx, status);
356*54fd6939SJiyong Park 			err = -ETIMEDOUT;
357*54fd6939SJiyong Park 			goto err_exit;
358*54fd6939SJiyong Park 		}
359*54fd6939SJiyong Park 
360*54fd6939SJiyong Park 		status = mmio_read_32(base + SDMMC_STAR);
361*54fd6939SJiyong Park 	};
362*54fd6939SJiyong Park 
363*54fd6939SJiyong Park 	if ((status & (SDMMC_STAR_DTIMEOUT | SDMMC_STAR_DCRCFAIL |
364*54fd6939SJiyong Park 		       SDMMC_STAR_TXUNDERR | SDMMC_STAR_RXOVERR |
365*54fd6939SJiyong Park 		       SDMMC_STAR_IDMATE)) != 0U) {
366*54fd6939SJiyong Park 		ERROR("%s: Error flag (cmd = %d,status = %x)\n", __func__,
367*54fd6939SJiyong Park 		      cmd->cmd_idx, status);
368*54fd6939SJiyong Park 		err = -EIO;
369*54fd6939SJiyong Park 	}
370*54fd6939SJiyong Park 
371*54fd6939SJiyong Park err_exit:
372*54fd6939SJiyong Park 	mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS);
373*54fd6939SJiyong Park 	mmio_clrbits_32(base + SDMMC_CMDR, SDMMC_CMDR_CMDTRANS);
374*54fd6939SJiyong Park 
375*54fd6939SJiyong Park 	if ((err != 0) && ((status & SDMMC_STAR_DPSMACT) != 0U)) {
376*54fd6939SJiyong Park 		int ret_stop = stm32_sdmmc2_stop_transfer();
377*54fd6939SJiyong Park 
378*54fd6939SJiyong Park 		if (ret_stop != 0) {
379*54fd6939SJiyong Park 			return ret_stop;
380*54fd6939SJiyong Park 		}
381*54fd6939SJiyong Park 	}
382*54fd6939SJiyong Park 
383*54fd6939SJiyong Park 	return err;
384*54fd6939SJiyong Park }
385*54fd6939SJiyong Park 
stm32_sdmmc2_send_cmd(struct mmc_cmd * cmd)386*54fd6939SJiyong Park static int stm32_sdmmc2_send_cmd(struct mmc_cmd *cmd)
387*54fd6939SJiyong Park {
388*54fd6939SJiyong Park 	uint8_t retry;
389*54fd6939SJiyong Park 	int err;
390*54fd6939SJiyong Park 
391*54fd6939SJiyong Park 	assert(cmd != NULL);
392*54fd6939SJiyong Park 
393*54fd6939SJiyong Park 	for (retry = 0U; retry < 3U; retry++) {
394*54fd6939SJiyong Park 		err = stm32_sdmmc2_send_cmd_req(cmd);
395*54fd6939SJiyong Park 		if (err == 0) {
396*54fd6939SJiyong Park 			return 0;
397*54fd6939SJiyong Park 		}
398*54fd6939SJiyong Park 
399*54fd6939SJiyong Park 		if ((cmd->cmd_idx == MMC_CMD(1)) ||
400*54fd6939SJiyong Park 		    (cmd->cmd_idx == MMC_CMD(13))) {
401*54fd6939SJiyong Park 			return 0; /* Retry managed by framework */
402*54fd6939SJiyong Park 		}
403*54fd6939SJiyong Park 
404*54fd6939SJiyong Park 		/* Command 8 is expected to fail for eMMC */
405*54fd6939SJiyong Park 		if (cmd->cmd_idx != MMC_CMD(8)) {
406*54fd6939SJiyong Park 			WARN(" CMD%u, Retry: %u, Error: %d\n",
407*54fd6939SJiyong Park 			     cmd->cmd_idx, retry + 1U, err);
408*54fd6939SJiyong Park 		}
409*54fd6939SJiyong Park 
410*54fd6939SJiyong Park 		udelay(10U);
411*54fd6939SJiyong Park 	}
412*54fd6939SJiyong Park 
413*54fd6939SJiyong Park 	return err;
414*54fd6939SJiyong Park }
415*54fd6939SJiyong Park 
stm32_sdmmc2_set_ios(unsigned int clk,unsigned int width)416*54fd6939SJiyong Park static int stm32_sdmmc2_set_ios(unsigned int clk, unsigned int width)
417*54fd6939SJiyong Park {
418*54fd6939SJiyong Park 	uintptr_t base = sdmmc2_params.reg_base;
419*54fd6939SJiyong Park 	uint32_t bus_cfg = 0;
420*54fd6939SJiyong Park 	uint32_t clock_div, max_freq, freq;
421*54fd6939SJiyong Park 	uint32_t clk_rate = sdmmc2_params.clk_rate;
422*54fd6939SJiyong Park 	uint32_t max_bus_freq = sdmmc2_params.device_info->max_bus_freq;
423*54fd6939SJiyong Park 
424*54fd6939SJiyong Park 	switch (width) {
425*54fd6939SJiyong Park 	case MMC_BUS_WIDTH_1:
426*54fd6939SJiyong Park 		break;
427*54fd6939SJiyong Park 	case MMC_BUS_WIDTH_4:
428*54fd6939SJiyong Park 		bus_cfg |= SDMMC_CLKCR_WIDBUS_4;
429*54fd6939SJiyong Park 		break;
430*54fd6939SJiyong Park 	case MMC_BUS_WIDTH_8:
431*54fd6939SJiyong Park 		bus_cfg |= SDMMC_CLKCR_WIDBUS_8;
432*54fd6939SJiyong Park 		break;
433*54fd6939SJiyong Park 	default:
434*54fd6939SJiyong Park 		panic();
435*54fd6939SJiyong Park 		break;
436*54fd6939SJiyong Park 	}
437*54fd6939SJiyong Park 
438*54fd6939SJiyong Park 	if (sdmmc2_params.device_info->mmc_dev_type == MMC_IS_EMMC) {
439*54fd6939SJiyong Park 		if (max_bus_freq >= 52000000U) {
440*54fd6939SJiyong Park 			max_freq = STM32MP_EMMC_HIGH_SPEED_MAX_FREQ;
441*54fd6939SJiyong Park 		} else {
442*54fd6939SJiyong Park 			max_freq = STM32MP_EMMC_NORMAL_SPEED_MAX_FREQ;
443*54fd6939SJiyong Park 		}
444*54fd6939SJiyong Park 	} else {
445*54fd6939SJiyong Park 		if (max_bus_freq >= 50000000U) {
446*54fd6939SJiyong Park 			max_freq = STM32MP_SD_HIGH_SPEED_MAX_FREQ;
447*54fd6939SJiyong Park 		} else {
448*54fd6939SJiyong Park 			max_freq = STM32MP_SD_NORMAL_SPEED_MAX_FREQ;
449*54fd6939SJiyong Park 		}
450*54fd6939SJiyong Park 	}
451*54fd6939SJiyong Park 
452*54fd6939SJiyong Park 	if (sdmmc2_params.max_freq != 0U) {
453*54fd6939SJiyong Park 		freq = MIN(sdmmc2_params.max_freq, max_freq);
454*54fd6939SJiyong Park 	} else {
455*54fd6939SJiyong Park 		freq = max_freq;
456*54fd6939SJiyong Park 	}
457*54fd6939SJiyong Park 
458*54fd6939SJiyong Park 	clock_div = div_round_up(clk_rate, freq * 2U);
459*54fd6939SJiyong Park 
460*54fd6939SJiyong Park 	mmio_write_32(base + SDMMC_CLKCR,
461*54fd6939SJiyong Park 		      SDMMC_CLKCR_HWFC_EN | clock_div | bus_cfg |
462*54fd6939SJiyong Park 		      sdmmc2_params.negedge |
463*54fd6939SJiyong Park 		      sdmmc2_params.pin_ckin);
464*54fd6939SJiyong Park 
465*54fd6939SJiyong Park 	return 0;
466*54fd6939SJiyong Park }
467*54fd6939SJiyong Park 
stm32_sdmmc2_prepare(int lba,uintptr_t buf,size_t size)468*54fd6939SJiyong Park static int stm32_sdmmc2_prepare(int lba, uintptr_t buf, size_t size)
469*54fd6939SJiyong Park {
470*54fd6939SJiyong Park 	struct mmc_cmd cmd;
471*54fd6939SJiyong Park 	int ret;
472*54fd6939SJiyong Park 	uintptr_t base = sdmmc2_params.reg_base;
473*54fd6939SJiyong Park 	uint32_t data_ctrl = SDMMC_DCTRLR_DTDIR;
474*54fd6939SJiyong Park 	uint32_t arg_size;
475*54fd6939SJiyong Park 
476*54fd6939SJiyong Park 	assert(size != 0U);
477*54fd6939SJiyong Park 
478*54fd6939SJiyong Park 	if (size > MMC_BLOCK_SIZE) {
479*54fd6939SJiyong Park 		arg_size = MMC_BLOCK_SIZE;
480*54fd6939SJiyong Park 	} else {
481*54fd6939SJiyong Park 		arg_size = size;
482*54fd6939SJiyong Park 	}
483*54fd6939SJiyong Park 
484*54fd6939SJiyong Park 	sdmmc2_params.use_dma = plat_sdmmc2_use_dma(base, buf);
485*54fd6939SJiyong Park 
486*54fd6939SJiyong Park 	if (sdmmc2_params.use_dma) {
487*54fd6939SJiyong Park 		inv_dcache_range(buf, size);
488*54fd6939SJiyong Park 	}
489*54fd6939SJiyong Park 
490*54fd6939SJiyong Park 	/* Prepare CMD 16*/
491*54fd6939SJiyong Park 	mmio_write_32(base + SDMMC_DTIMER, 0);
492*54fd6939SJiyong Park 
493*54fd6939SJiyong Park 	mmio_write_32(base + SDMMC_DLENR, 0);
494*54fd6939SJiyong Park 
495*54fd6939SJiyong Park 	mmio_write_32(base + SDMMC_DCTRLR, 0);
496*54fd6939SJiyong Park 
497*54fd6939SJiyong Park 	zeromem(&cmd, sizeof(struct mmc_cmd));
498*54fd6939SJiyong Park 
499*54fd6939SJiyong Park 	cmd.cmd_idx = MMC_CMD(16);
500*54fd6939SJiyong Park 	cmd.cmd_arg = arg_size;
501*54fd6939SJiyong Park 	cmd.resp_type = MMC_RESPONSE_R1;
502*54fd6939SJiyong Park 
503*54fd6939SJiyong Park 	ret = stm32_sdmmc2_send_cmd(&cmd);
504*54fd6939SJiyong Park 	if (ret != 0) {
505*54fd6939SJiyong Park 		ERROR("CMD16 failed\n");
506*54fd6939SJiyong Park 		return ret;
507*54fd6939SJiyong Park 	}
508*54fd6939SJiyong Park 
509*54fd6939SJiyong Park 	/* Prepare data command */
510*54fd6939SJiyong Park 	mmio_write_32(base + SDMMC_DTIMER, UINT32_MAX);
511*54fd6939SJiyong Park 
512*54fd6939SJiyong Park 	mmio_write_32(base + SDMMC_DLENR, size);
513*54fd6939SJiyong Park 
514*54fd6939SJiyong Park 	if (sdmmc2_params.use_dma) {
515*54fd6939SJiyong Park 		mmio_write_32(base + SDMMC_IDMACTRLR,
516*54fd6939SJiyong Park 			      SDMMC_IDMACTRLR_IDMAEN);
517*54fd6939SJiyong Park 		mmio_write_32(base + SDMMC_IDMABASE0R, buf);
518*54fd6939SJiyong Park 
519*54fd6939SJiyong Park 		flush_dcache_range(buf, size);
520*54fd6939SJiyong Park 	}
521*54fd6939SJiyong Park 
522*54fd6939SJiyong Park 	data_ctrl |= __builtin_ctz(arg_size) << SDMMC_DCTRLR_DBLOCKSIZE_SHIFT;
523*54fd6939SJiyong Park 
524*54fd6939SJiyong Park 	mmio_clrsetbits_32(base + SDMMC_DCTRLR,
525*54fd6939SJiyong Park 			   SDMMC_DCTRLR_CLEAR_MASK,
526*54fd6939SJiyong Park 			   data_ctrl);
527*54fd6939SJiyong Park 
528*54fd6939SJiyong Park 	return 0;
529*54fd6939SJiyong Park }
530*54fd6939SJiyong Park 
stm32_sdmmc2_read(int lba,uintptr_t buf,size_t size)531*54fd6939SJiyong Park static int stm32_sdmmc2_read(int lba, uintptr_t buf, size_t size)
532*54fd6939SJiyong Park {
533*54fd6939SJiyong Park 	uint32_t error_flags = SDMMC_STAR_RXOVERR | SDMMC_STAR_DCRCFAIL |
534*54fd6939SJiyong Park 			       SDMMC_STAR_DTIMEOUT;
535*54fd6939SJiyong Park 	uint32_t flags = error_flags | SDMMC_STAR_DATAEND;
536*54fd6939SJiyong Park 	uint32_t status;
537*54fd6939SJiyong Park 	uint32_t *buffer;
538*54fd6939SJiyong Park 	uintptr_t base = sdmmc2_params.reg_base;
539*54fd6939SJiyong Park 	uintptr_t fifo_reg = base + SDMMC_FIFOR;
540*54fd6939SJiyong Park 	uint64_t timeout;
541*54fd6939SJiyong Park 	int ret;
542*54fd6939SJiyong Park 
543*54fd6939SJiyong Park 	/* Assert buf is 4 bytes aligned */
544*54fd6939SJiyong Park 	assert((buf & GENMASK(1, 0)) == 0U);
545*54fd6939SJiyong Park 
546*54fd6939SJiyong Park 	buffer = (uint32_t *)buf;
547*54fd6939SJiyong Park 
548*54fd6939SJiyong Park 	if (sdmmc2_params.use_dma) {
549*54fd6939SJiyong Park 		inv_dcache_range(buf, size);
550*54fd6939SJiyong Park 
551*54fd6939SJiyong Park 		return 0;
552*54fd6939SJiyong Park 	}
553*54fd6939SJiyong Park 
554*54fd6939SJiyong Park 	if (size <= MMC_BLOCK_SIZE) {
555*54fd6939SJiyong Park 		flags |= SDMMC_STAR_DBCKEND;
556*54fd6939SJiyong Park 	}
557*54fd6939SJiyong Park 
558*54fd6939SJiyong Park 	timeout = timeout_init_us(TIMEOUT_US_1_S);
559*54fd6939SJiyong Park 
560*54fd6939SJiyong Park 	do {
561*54fd6939SJiyong Park 		status = mmio_read_32(base + SDMMC_STAR);
562*54fd6939SJiyong Park 
563*54fd6939SJiyong Park 		if ((status & error_flags) != 0U) {
564*54fd6939SJiyong Park 			ERROR("%s: Read error (status = %x)\n", __func__,
565*54fd6939SJiyong Park 			      status);
566*54fd6939SJiyong Park 			mmio_write_32(base + SDMMC_DCTRLR,
567*54fd6939SJiyong Park 				      SDMMC_DCTRLR_FIFORST);
568*54fd6939SJiyong Park 
569*54fd6939SJiyong Park 			mmio_write_32(base + SDMMC_ICR,
570*54fd6939SJiyong Park 				      SDMMC_STATIC_FLAGS);
571*54fd6939SJiyong Park 
572*54fd6939SJiyong Park 			ret = stm32_sdmmc2_stop_transfer();
573*54fd6939SJiyong Park 			if (ret != 0) {
574*54fd6939SJiyong Park 				return ret;
575*54fd6939SJiyong Park 			}
576*54fd6939SJiyong Park 
577*54fd6939SJiyong Park 			return -EIO;
578*54fd6939SJiyong Park 		}
579*54fd6939SJiyong Park 
580*54fd6939SJiyong Park 		if (timeout_elapsed(timeout)) {
581*54fd6939SJiyong Park 			ERROR("%s: timeout 1s (status = %x)\n",
582*54fd6939SJiyong Park 			      __func__, status);
583*54fd6939SJiyong Park 			mmio_write_32(base + SDMMC_ICR,
584*54fd6939SJiyong Park 				      SDMMC_STATIC_FLAGS);
585*54fd6939SJiyong Park 
586*54fd6939SJiyong Park 			ret = stm32_sdmmc2_stop_transfer();
587*54fd6939SJiyong Park 			if (ret != 0) {
588*54fd6939SJiyong Park 				return ret;
589*54fd6939SJiyong Park 			}
590*54fd6939SJiyong Park 
591*54fd6939SJiyong Park 			return -ETIMEDOUT;
592*54fd6939SJiyong Park 		}
593*54fd6939SJiyong Park 
594*54fd6939SJiyong Park 		if (size < (8U * sizeof(uint32_t))) {
595*54fd6939SJiyong Park 			if ((mmio_read_32(base + SDMMC_DCNTR) > 0U) &&
596*54fd6939SJiyong Park 			    ((status & SDMMC_STAR_RXFIFOE) == 0U)) {
597*54fd6939SJiyong Park 				*buffer = mmio_read_32(fifo_reg);
598*54fd6939SJiyong Park 				buffer++;
599*54fd6939SJiyong Park 			}
600*54fd6939SJiyong Park 		} else if ((status & SDMMC_STAR_RXFIFOHF) != 0U) {
601*54fd6939SJiyong Park 			uint32_t count;
602*54fd6939SJiyong Park 
603*54fd6939SJiyong Park 			/* Read data from SDMMC Rx FIFO */
604*54fd6939SJiyong Park 			for (count = 0; count < 8U; count++) {
605*54fd6939SJiyong Park 				*buffer = mmio_read_32(fifo_reg);
606*54fd6939SJiyong Park 				buffer++;
607*54fd6939SJiyong Park 			}
608*54fd6939SJiyong Park 		}
609*54fd6939SJiyong Park 	} while ((status & flags) == 0U);
610*54fd6939SJiyong Park 
611*54fd6939SJiyong Park 	mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS);
612*54fd6939SJiyong Park 
613*54fd6939SJiyong Park 	if ((status & SDMMC_STAR_DPSMACT) != 0U) {
614*54fd6939SJiyong Park 		WARN("%s: DPSMACT=1, send stop\n", __func__);
615*54fd6939SJiyong Park 		return stm32_sdmmc2_stop_transfer();
616*54fd6939SJiyong Park 	}
617*54fd6939SJiyong Park 
618*54fd6939SJiyong Park 	return 0;
619*54fd6939SJiyong Park }
620*54fd6939SJiyong Park 
stm32_sdmmc2_write(int lba,uintptr_t buf,size_t size)621*54fd6939SJiyong Park static int stm32_sdmmc2_write(int lba, uintptr_t buf, size_t size)
622*54fd6939SJiyong Park {
623*54fd6939SJiyong Park 	return 0;
624*54fd6939SJiyong Park }
625*54fd6939SJiyong Park 
stm32_sdmmc2_dt_get_config(void)626*54fd6939SJiyong Park static int stm32_sdmmc2_dt_get_config(void)
627*54fd6939SJiyong Park {
628*54fd6939SJiyong Park 	int sdmmc_node;
629*54fd6939SJiyong Park 	void *fdt = NULL;
630*54fd6939SJiyong Park 	const fdt32_t *cuint;
631*54fd6939SJiyong Park 	struct dt_node_info dt_info;
632*54fd6939SJiyong Park 
633*54fd6939SJiyong Park 	if (fdt_get_address(&fdt) == 0) {
634*54fd6939SJiyong Park 		return -FDT_ERR_NOTFOUND;
635*54fd6939SJiyong Park 	}
636*54fd6939SJiyong Park 
637*54fd6939SJiyong Park 	if (fdt == NULL) {
638*54fd6939SJiyong Park 		return -FDT_ERR_NOTFOUND;
639*54fd6939SJiyong Park 	}
640*54fd6939SJiyong Park 
641*54fd6939SJiyong Park 	sdmmc_node = dt_match_instance_by_compatible(DT_SDMMC2_COMPAT,
642*54fd6939SJiyong Park 						     sdmmc2_params.reg_base);
643*54fd6939SJiyong Park 	if (sdmmc_node == -FDT_ERR_NOTFOUND) {
644*54fd6939SJiyong Park 		return -FDT_ERR_NOTFOUND;
645*54fd6939SJiyong Park 	}
646*54fd6939SJiyong Park 
647*54fd6939SJiyong Park 	dt_fill_device_info(&dt_info, sdmmc_node);
648*54fd6939SJiyong Park 	if (dt_info.status == DT_DISABLED) {
649*54fd6939SJiyong Park 		return -FDT_ERR_NOTFOUND;
650*54fd6939SJiyong Park 	}
651*54fd6939SJiyong Park 
652*54fd6939SJiyong Park 	if (dt_set_pinctrl_config(sdmmc_node) != 0) {
653*54fd6939SJiyong Park 		return -FDT_ERR_BADVALUE;
654*54fd6939SJiyong Park 	}
655*54fd6939SJiyong Park 
656*54fd6939SJiyong Park 	sdmmc2_params.clock_id = dt_info.clock;
657*54fd6939SJiyong Park 	sdmmc2_params.reset_id = dt_info.reset;
658*54fd6939SJiyong Park 
659*54fd6939SJiyong Park 	if ((fdt_getprop(fdt, sdmmc_node, "st,use-ckin", NULL)) != NULL) {
660*54fd6939SJiyong Park 		sdmmc2_params.pin_ckin = SDMMC_CLKCR_SELCLKRX_0;
661*54fd6939SJiyong Park 	}
662*54fd6939SJiyong Park 
663*54fd6939SJiyong Park 	if ((fdt_getprop(fdt, sdmmc_node, "st,sig-dir", NULL)) != NULL) {
664*54fd6939SJiyong Park 		sdmmc2_params.dirpol = SDMMC_POWER_DIRPOL;
665*54fd6939SJiyong Park 	}
666*54fd6939SJiyong Park 
667*54fd6939SJiyong Park 	if ((fdt_getprop(fdt, sdmmc_node, "st,neg-edge", NULL)) != NULL) {
668*54fd6939SJiyong Park 		sdmmc2_params.negedge = SDMMC_CLKCR_NEGEDGE;
669*54fd6939SJiyong Park 	}
670*54fd6939SJiyong Park 
671*54fd6939SJiyong Park 	cuint = fdt_getprop(fdt, sdmmc_node, "bus-width", NULL);
672*54fd6939SJiyong Park 	if (cuint != NULL) {
673*54fd6939SJiyong Park 		switch (fdt32_to_cpu(*cuint)) {
674*54fd6939SJiyong Park 		case 4:
675*54fd6939SJiyong Park 			sdmmc2_params.bus_width = MMC_BUS_WIDTH_4;
676*54fd6939SJiyong Park 			break;
677*54fd6939SJiyong Park 
678*54fd6939SJiyong Park 		case 8:
679*54fd6939SJiyong Park 			sdmmc2_params.bus_width = MMC_BUS_WIDTH_8;
680*54fd6939SJiyong Park 			break;
681*54fd6939SJiyong Park 
682*54fd6939SJiyong Park 		default:
683*54fd6939SJiyong Park 			break;
684*54fd6939SJiyong Park 		}
685*54fd6939SJiyong Park 	}
686*54fd6939SJiyong Park 
687*54fd6939SJiyong Park 	cuint = fdt_getprop(fdt, sdmmc_node, "max-frequency", NULL);
688*54fd6939SJiyong Park 	if (cuint != NULL) {
689*54fd6939SJiyong Park 		sdmmc2_params.max_freq = fdt32_to_cpu(*cuint);
690*54fd6939SJiyong Park 	}
691*54fd6939SJiyong Park 
692*54fd6939SJiyong Park 	return 0;
693*54fd6939SJiyong Park }
694*54fd6939SJiyong Park 
stm32_sdmmc2_mmc_get_device_size(void)695*54fd6939SJiyong Park unsigned long long stm32_sdmmc2_mmc_get_device_size(void)
696*54fd6939SJiyong Park {
697*54fd6939SJiyong Park 	return sdmmc2_params.device_info->device_size;
698*54fd6939SJiyong Park }
699*54fd6939SJiyong Park 
stm32_sdmmc2_mmc_init(struct stm32_sdmmc2_params * params)700*54fd6939SJiyong Park int stm32_sdmmc2_mmc_init(struct stm32_sdmmc2_params *params)
701*54fd6939SJiyong Park {
702*54fd6939SJiyong Park 	int rc;
703*54fd6939SJiyong Park 
704*54fd6939SJiyong Park 	assert((params != NULL) &&
705*54fd6939SJiyong Park 	       ((params->reg_base & MMC_BLOCK_MASK) == 0U) &&
706*54fd6939SJiyong Park 	       ((params->bus_width == MMC_BUS_WIDTH_1) ||
707*54fd6939SJiyong Park 		(params->bus_width == MMC_BUS_WIDTH_4) ||
708*54fd6939SJiyong Park 		(params->bus_width == MMC_BUS_WIDTH_8)));
709*54fd6939SJiyong Park 
710*54fd6939SJiyong Park 	memcpy(&sdmmc2_params, params, sizeof(struct stm32_sdmmc2_params));
711*54fd6939SJiyong Park 
712*54fd6939SJiyong Park 	if (stm32_sdmmc2_dt_get_config() != 0) {
713*54fd6939SJiyong Park 		ERROR("%s: DT error\n", __func__);
714*54fd6939SJiyong Park 		return -ENOMEM;
715*54fd6939SJiyong Park 	}
716*54fd6939SJiyong Park 
717*54fd6939SJiyong Park 	stm32mp_clk_enable(sdmmc2_params.clock_id);
718*54fd6939SJiyong Park 
719*54fd6939SJiyong Park 	rc = stm32mp_reset_assert(sdmmc2_params.reset_id, TIMEOUT_US_1_MS);
720*54fd6939SJiyong Park 	if (rc != 0) {
721*54fd6939SJiyong Park 		panic();
722*54fd6939SJiyong Park 	}
723*54fd6939SJiyong Park 	udelay(2);
724*54fd6939SJiyong Park 	rc = stm32mp_reset_deassert(sdmmc2_params.reset_id, TIMEOUT_US_1_MS);
725*54fd6939SJiyong Park 	if (rc != 0) {
726*54fd6939SJiyong Park 		panic();
727*54fd6939SJiyong Park 	}
728*54fd6939SJiyong Park 	mdelay(1);
729*54fd6939SJiyong Park 
730*54fd6939SJiyong Park 	sdmmc2_params.clk_rate = stm32mp_clk_get_rate(sdmmc2_params.clock_id);
731*54fd6939SJiyong Park 	sdmmc2_params.device_info->ocr_voltage = OCR_3_2_3_3 | OCR_3_3_3_4;
732*54fd6939SJiyong Park 
733*54fd6939SJiyong Park 	return mmc_init(&stm32_sdmmc2_ops, sdmmc2_params.clk_rate,
734*54fd6939SJiyong Park 			sdmmc2_params.bus_width, sdmmc2_params.flags,
735*54fd6939SJiyong Park 			sdmmc2_params.device_info);
736*54fd6939SJiyong Park }
737