xref: /aosp_15_r20/external/arm-trusted-firmware/drivers/st/spi/stm32_qspi.c (revision 54fd6939e177f8ff529b10183254802c76df6d08)
1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park  * Copyright (c) 2019-2020, STMicroelectronics - All Rights Reserved
3*54fd6939SJiyong Park  *
4*54fd6939SJiyong Park  * SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause
5*54fd6939SJiyong Park  */
6*54fd6939SJiyong Park 
7*54fd6939SJiyong Park #include <inttypes.h>
8*54fd6939SJiyong Park #include <libfdt.h>
9*54fd6939SJiyong Park 
10*54fd6939SJiyong Park #include <platform_def.h>
11*54fd6939SJiyong Park 
12*54fd6939SJiyong Park #include <common/debug.h>
13*54fd6939SJiyong Park #include <common/fdt_wrappers.h>
14*54fd6939SJiyong Park #include <drivers/delay_timer.h>
15*54fd6939SJiyong Park #include <drivers/spi_mem.h>
16*54fd6939SJiyong Park #include <drivers/st/stm32_gpio.h>
17*54fd6939SJiyong Park #include <drivers/st/stm32_qspi.h>
18*54fd6939SJiyong Park #include <drivers/st/stm32mp_reset.h>
19*54fd6939SJiyong Park #include <lib/mmio.h>
20*54fd6939SJiyong Park #include <lib/utils_def.h>
21*54fd6939SJiyong Park 
22*54fd6939SJiyong Park /* Timeout for device interface reset */
23*54fd6939SJiyong Park #define TIMEOUT_US_1_MS			1000U
24*54fd6939SJiyong Park 
25*54fd6939SJiyong Park /* QUADSPI registers */
26*54fd6939SJiyong Park #define QSPI_CR			0x00U
27*54fd6939SJiyong Park #define QSPI_DCR		0x04U
28*54fd6939SJiyong Park #define QSPI_SR			0x08U
29*54fd6939SJiyong Park #define QSPI_FCR		0x0CU
30*54fd6939SJiyong Park #define QSPI_DLR		0x10U
31*54fd6939SJiyong Park #define QSPI_CCR		0x14U
32*54fd6939SJiyong Park #define QSPI_AR			0x18U
33*54fd6939SJiyong Park #define QSPI_ABR		0x1CU
34*54fd6939SJiyong Park #define QSPI_DR			0x20U
35*54fd6939SJiyong Park #define QSPI_PSMKR		0x24U
36*54fd6939SJiyong Park #define QSPI_PSMAR		0x28U
37*54fd6939SJiyong Park #define QSPI_PIR		0x2CU
38*54fd6939SJiyong Park #define QSPI_LPTR		0x30U
39*54fd6939SJiyong Park 
40*54fd6939SJiyong Park /* QUADSPI control register */
41*54fd6939SJiyong Park #define QSPI_CR_EN		BIT(0)
42*54fd6939SJiyong Park #define QSPI_CR_ABORT		BIT(1)
43*54fd6939SJiyong Park #define QSPI_CR_DMAEN		BIT(2)
44*54fd6939SJiyong Park #define QSPI_CR_TCEN		BIT(3)
45*54fd6939SJiyong Park #define QSPI_CR_SSHIFT		BIT(4)
46*54fd6939SJiyong Park #define QSPI_CR_DFM		BIT(6)
47*54fd6939SJiyong Park #define QSPI_CR_FSEL		BIT(7)
48*54fd6939SJiyong Park #define QSPI_CR_FTHRES_SHIFT	8U
49*54fd6939SJiyong Park #define QSPI_CR_TEIE		BIT(16)
50*54fd6939SJiyong Park #define QSPI_CR_TCIE		BIT(17)
51*54fd6939SJiyong Park #define QSPI_CR_FTIE		BIT(18)
52*54fd6939SJiyong Park #define QSPI_CR_SMIE		BIT(19)
53*54fd6939SJiyong Park #define QSPI_CR_TOIE		BIT(20)
54*54fd6939SJiyong Park #define QSPI_CR_APMS		BIT(22)
55*54fd6939SJiyong Park #define QSPI_CR_PMM		BIT(23)
56*54fd6939SJiyong Park #define QSPI_CR_PRESCALER_MASK	GENMASK_32(31, 24)
57*54fd6939SJiyong Park #define QSPI_CR_PRESCALER_SHIFT	24U
58*54fd6939SJiyong Park 
59*54fd6939SJiyong Park /* QUADSPI device configuration register */
60*54fd6939SJiyong Park #define QSPI_DCR_CKMODE		BIT(0)
61*54fd6939SJiyong Park #define QSPI_DCR_CSHT_MASK	GENMASK_32(10, 8)
62*54fd6939SJiyong Park #define QSPI_DCR_CSHT_SHIFT	8U
63*54fd6939SJiyong Park #define QSPI_DCR_FSIZE_MASK	GENMASK_32(20, 16)
64*54fd6939SJiyong Park #define QSPI_DCR_FSIZE_SHIFT	16U
65*54fd6939SJiyong Park 
66*54fd6939SJiyong Park /* QUADSPI status register */
67*54fd6939SJiyong Park #define QSPI_SR_TEF		BIT(0)
68*54fd6939SJiyong Park #define QSPI_SR_TCF		BIT(1)
69*54fd6939SJiyong Park #define QSPI_SR_FTF		BIT(2)
70*54fd6939SJiyong Park #define QSPI_SR_SMF		BIT(3)
71*54fd6939SJiyong Park #define QSPI_SR_TOF		BIT(4)
72*54fd6939SJiyong Park #define QSPI_SR_BUSY		BIT(5)
73*54fd6939SJiyong Park 
74*54fd6939SJiyong Park /* QUADSPI flag clear register */
75*54fd6939SJiyong Park #define QSPI_FCR_CTEF		BIT(0)
76*54fd6939SJiyong Park #define QSPI_FCR_CTCF		BIT(1)
77*54fd6939SJiyong Park #define QSPI_FCR_CSMF		BIT(3)
78*54fd6939SJiyong Park #define QSPI_FCR_CTOF		BIT(4)
79*54fd6939SJiyong Park 
80*54fd6939SJiyong Park /* QUADSPI communication configuration register */
81*54fd6939SJiyong Park #define QSPI_CCR_DDRM		BIT(31)
82*54fd6939SJiyong Park #define QSPI_CCR_DHHC		BIT(30)
83*54fd6939SJiyong Park #define QSPI_CCR_SIOO		BIT(28)
84*54fd6939SJiyong Park #define QSPI_CCR_FMODE_SHIFT	26U
85*54fd6939SJiyong Park #define QSPI_CCR_DMODE_SHIFT	24U
86*54fd6939SJiyong Park #define QSPI_CCR_DCYC_SHIFT	18U
87*54fd6939SJiyong Park #define QSPI_CCR_ABSIZE_SHIFT	16U
88*54fd6939SJiyong Park #define QSPI_CCR_ABMODE_SHIFT	14U
89*54fd6939SJiyong Park #define QSPI_CCR_ADSIZE_SHIFT	12U
90*54fd6939SJiyong Park #define QSPI_CCR_ADMODE_SHIFT	10U
91*54fd6939SJiyong Park #define QSPI_CCR_IMODE_SHIFT	8U
92*54fd6939SJiyong Park #define QSPI_CCR_IND_WRITE	0U
93*54fd6939SJiyong Park #define QSPI_CCR_IND_READ	1U
94*54fd6939SJiyong Park #define QSPI_CCR_MEM_MAP	3U
95*54fd6939SJiyong Park 
96*54fd6939SJiyong Park #define QSPI_MAX_CHIP		2U
97*54fd6939SJiyong Park 
98*54fd6939SJiyong Park #define QSPI_FIFO_TIMEOUT_US	30U
99*54fd6939SJiyong Park #define QSPI_CMD_TIMEOUT_US	1000U
100*54fd6939SJiyong Park #define QSPI_BUSY_TIMEOUT_US	100U
101*54fd6939SJiyong Park #define QSPI_ABT_TIMEOUT_US	100U
102*54fd6939SJiyong Park 
103*54fd6939SJiyong Park #define DT_QSPI_COMPAT		"st,stm32f469-qspi"
104*54fd6939SJiyong Park 
105*54fd6939SJiyong Park #define FREQ_100MHZ		100000000U
106*54fd6939SJiyong Park 
107*54fd6939SJiyong Park struct stm32_qspi_ctrl {
108*54fd6939SJiyong Park 	uintptr_t reg_base;
109*54fd6939SJiyong Park 	uintptr_t mm_base;
110*54fd6939SJiyong Park 	size_t mm_size;
111*54fd6939SJiyong Park 	unsigned long clock_id;
112*54fd6939SJiyong Park 	unsigned int reset_id;
113*54fd6939SJiyong Park };
114*54fd6939SJiyong Park 
115*54fd6939SJiyong Park static struct stm32_qspi_ctrl stm32_qspi;
116*54fd6939SJiyong Park 
qspi_base(void)117*54fd6939SJiyong Park static uintptr_t qspi_base(void)
118*54fd6939SJiyong Park {
119*54fd6939SJiyong Park 	return stm32_qspi.reg_base;
120*54fd6939SJiyong Park }
121*54fd6939SJiyong Park 
stm32_qspi_wait_for_not_busy(void)122*54fd6939SJiyong Park static int stm32_qspi_wait_for_not_busy(void)
123*54fd6939SJiyong Park {
124*54fd6939SJiyong Park 	uint64_t timeout = timeout_init_us(QSPI_BUSY_TIMEOUT_US);
125*54fd6939SJiyong Park 
126*54fd6939SJiyong Park 	while ((mmio_read_32(qspi_base() + QSPI_SR) & QSPI_SR_BUSY) != 0U) {
127*54fd6939SJiyong Park 		if (timeout_elapsed(timeout)) {
128*54fd6939SJiyong Park 			ERROR("%s: busy timeout\n", __func__);
129*54fd6939SJiyong Park 			return -ETIMEDOUT;
130*54fd6939SJiyong Park 		}
131*54fd6939SJiyong Park 	}
132*54fd6939SJiyong Park 
133*54fd6939SJiyong Park 	return 0;
134*54fd6939SJiyong Park }
135*54fd6939SJiyong Park 
stm32_qspi_wait_cmd(const struct spi_mem_op * op)136*54fd6939SJiyong Park static int stm32_qspi_wait_cmd(const struct spi_mem_op *op)
137*54fd6939SJiyong Park {
138*54fd6939SJiyong Park 	int ret = 0;
139*54fd6939SJiyong Park 	uint64_t timeout;
140*54fd6939SJiyong Park 
141*54fd6939SJiyong Park 	if (op->data.nbytes == 0U) {
142*54fd6939SJiyong Park 		return stm32_qspi_wait_for_not_busy();
143*54fd6939SJiyong Park 	}
144*54fd6939SJiyong Park 
145*54fd6939SJiyong Park 	timeout = timeout_init_us(QSPI_CMD_TIMEOUT_US);
146*54fd6939SJiyong Park 	while ((mmio_read_32(qspi_base() + QSPI_SR) & QSPI_SR_TCF) == 0U) {
147*54fd6939SJiyong Park 		if (timeout_elapsed(timeout)) {
148*54fd6939SJiyong Park 			ret = -ETIMEDOUT;
149*54fd6939SJiyong Park 			break;
150*54fd6939SJiyong Park 		}
151*54fd6939SJiyong Park 	}
152*54fd6939SJiyong Park 
153*54fd6939SJiyong Park 	if (ret == 0) {
154*54fd6939SJiyong Park 		if ((mmio_read_32(qspi_base() + QSPI_SR) & QSPI_SR_TEF) != 0U) {
155*54fd6939SJiyong Park 			ERROR("%s: transfer error\n", __func__);
156*54fd6939SJiyong Park 			ret = -EIO;
157*54fd6939SJiyong Park 		}
158*54fd6939SJiyong Park 	} else {
159*54fd6939SJiyong Park 		ERROR("%s: cmd timeout\n", __func__);
160*54fd6939SJiyong Park 	}
161*54fd6939SJiyong Park 
162*54fd6939SJiyong Park 	/* Clear flags */
163*54fd6939SJiyong Park 	mmio_write_32(qspi_base() + QSPI_FCR, QSPI_FCR_CTCF | QSPI_FCR_CTEF);
164*54fd6939SJiyong Park 
165*54fd6939SJiyong Park 	return ret;
166*54fd6939SJiyong Park }
167*54fd6939SJiyong Park 
stm32_qspi_read_fifo(uint8_t * val,uintptr_t addr)168*54fd6939SJiyong Park static void stm32_qspi_read_fifo(uint8_t *val, uintptr_t addr)
169*54fd6939SJiyong Park {
170*54fd6939SJiyong Park 	*val = mmio_read_8(addr);
171*54fd6939SJiyong Park }
172*54fd6939SJiyong Park 
stm32_qspi_write_fifo(uint8_t * val,uintptr_t addr)173*54fd6939SJiyong Park static void stm32_qspi_write_fifo(uint8_t *val, uintptr_t addr)
174*54fd6939SJiyong Park {
175*54fd6939SJiyong Park 	mmio_write_8(addr, *val);
176*54fd6939SJiyong Park }
177*54fd6939SJiyong Park 
stm32_qspi_poll(const struct spi_mem_op * op)178*54fd6939SJiyong Park static int stm32_qspi_poll(const struct spi_mem_op *op)
179*54fd6939SJiyong Park {
180*54fd6939SJiyong Park 	void (*fifo)(uint8_t *val, uintptr_t addr);
181*54fd6939SJiyong Park 	uint32_t len;
182*54fd6939SJiyong Park 	uint8_t *buf;
183*54fd6939SJiyong Park 
184*54fd6939SJiyong Park 	if (op->data.dir == SPI_MEM_DATA_IN) {
185*54fd6939SJiyong Park 		fifo = stm32_qspi_read_fifo;
186*54fd6939SJiyong Park 	} else {
187*54fd6939SJiyong Park 		fifo = stm32_qspi_write_fifo;
188*54fd6939SJiyong Park 	}
189*54fd6939SJiyong Park 
190*54fd6939SJiyong Park 	buf = (uint8_t *)op->data.buf;
191*54fd6939SJiyong Park 
192*54fd6939SJiyong Park 	for (len = op->data.nbytes; len != 0U; len--) {
193*54fd6939SJiyong Park 		uint64_t timeout = timeout_init_us(QSPI_FIFO_TIMEOUT_US);
194*54fd6939SJiyong Park 
195*54fd6939SJiyong Park 		while ((mmio_read_32(qspi_base() + QSPI_SR) &
196*54fd6939SJiyong Park 			QSPI_SR_FTF) == 0U) {
197*54fd6939SJiyong Park 			if (timeout_elapsed(timeout)) {
198*54fd6939SJiyong Park 				ERROR("%s: fifo timeout\n", __func__);
199*54fd6939SJiyong Park 				return -ETIMEDOUT;
200*54fd6939SJiyong Park 			}
201*54fd6939SJiyong Park 		}
202*54fd6939SJiyong Park 
203*54fd6939SJiyong Park 		fifo(buf++, qspi_base() + QSPI_DR);
204*54fd6939SJiyong Park 	}
205*54fd6939SJiyong Park 
206*54fd6939SJiyong Park 	return 0;
207*54fd6939SJiyong Park }
208*54fd6939SJiyong Park 
stm32_qspi_mm(const struct spi_mem_op * op)209*54fd6939SJiyong Park static int stm32_qspi_mm(const struct spi_mem_op *op)
210*54fd6939SJiyong Park {
211*54fd6939SJiyong Park 	memcpy(op->data.buf,
212*54fd6939SJiyong Park 	       (void *)(stm32_qspi.mm_base + (size_t)op->addr.val),
213*54fd6939SJiyong Park 	       op->data.nbytes);
214*54fd6939SJiyong Park 
215*54fd6939SJiyong Park 	return 0;
216*54fd6939SJiyong Park }
217*54fd6939SJiyong Park 
stm32_qspi_tx(const struct spi_mem_op * op,uint8_t mode)218*54fd6939SJiyong Park static int stm32_qspi_tx(const struct spi_mem_op *op, uint8_t mode)
219*54fd6939SJiyong Park {
220*54fd6939SJiyong Park 	if (op->data.nbytes == 0U) {
221*54fd6939SJiyong Park 		return 0;
222*54fd6939SJiyong Park 	}
223*54fd6939SJiyong Park 
224*54fd6939SJiyong Park 	if (mode == QSPI_CCR_MEM_MAP) {
225*54fd6939SJiyong Park 		return stm32_qspi_mm(op);
226*54fd6939SJiyong Park 	}
227*54fd6939SJiyong Park 
228*54fd6939SJiyong Park 	return stm32_qspi_poll(op);
229*54fd6939SJiyong Park }
230*54fd6939SJiyong Park 
stm32_qspi_get_mode(uint8_t buswidth)231*54fd6939SJiyong Park static unsigned int stm32_qspi_get_mode(uint8_t buswidth)
232*54fd6939SJiyong Park {
233*54fd6939SJiyong Park 	if (buswidth == 4U) {
234*54fd6939SJiyong Park 		return 3U;
235*54fd6939SJiyong Park 	}
236*54fd6939SJiyong Park 
237*54fd6939SJiyong Park 	return buswidth;
238*54fd6939SJiyong Park }
239*54fd6939SJiyong Park 
stm32_qspi_exec_op(const struct spi_mem_op * op)240*54fd6939SJiyong Park static int stm32_qspi_exec_op(const struct spi_mem_op *op)
241*54fd6939SJiyong Park {
242*54fd6939SJiyong Park 	uint64_t timeout;
243*54fd6939SJiyong Park 	uint32_t ccr;
244*54fd6939SJiyong Park 	size_t addr_max;
245*54fd6939SJiyong Park 	uint8_t mode = QSPI_CCR_IND_WRITE;
246*54fd6939SJiyong Park 	int ret;
247*54fd6939SJiyong Park 
248*54fd6939SJiyong Park 	VERBOSE("%s: cmd:%x mode:%d.%d.%d.%d addr:%" PRIx64 " len:%x\n",
249*54fd6939SJiyong Park 		__func__, op->cmd.opcode, op->cmd.buswidth, op->addr.buswidth,
250*54fd6939SJiyong Park 		op->dummy.buswidth, op->data.buswidth,
251*54fd6939SJiyong Park 		op->addr.val, op->data.nbytes);
252*54fd6939SJiyong Park 
253*54fd6939SJiyong Park 	ret = stm32_qspi_wait_for_not_busy();
254*54fd6939SJiyong Park 	if (ret != 0) {
255*54fd6939SJiyong Park 		return ret;
256*54fd6939SJiyong Park 	}
257*54fd6939SJiyong Park 
258*54fd6939SJiyong Park 	addr_max = op->addr.val + op->data.nbytes + 1U;
259*54fd6939SJiyong Park 
260*54fd6939SJiyong Park 	if ((op->data.dir == SPI_MEM_DATA_IN) && (op->data.nbytes != 0U)) {
261*54fd6939SJiyong Park 		if ((addr_max < stm32_qspi.mm_size) &&
262*54fd6939SJiyong Park 		    (op->addr.buswidth != 0U)) {
263*54fd6939SJiyong Park 			mode = QSPI_CCR_MEM_MAP;
264*54fd6939SJiyong Park 		} else {
265*54fd6939SJiyong Park 			mode = QSPI_CCR_IND_READ;
266*54fd6939SJiyong Park 		}
267*54fd6939SJiyong Park 	}
268*54fd6939SJiyong Park 
269*54fd6939SJiyong Park 	if (op->data.nbytes != 0U) {
270*54fd6939SJiyong Park 		mmio_write_32(qspi_base() + QSPI_DLR, op->data.nbytes - 1U);
271*54fd6939SJiyong Park 	}
272*54fd6939SJiyong Park 
273*54fd6939SJiyong Park 	ccr = mode << QSPI_CCR_FMODE_SHIFT;
274*54fd6939SJiyong Park 	ccr |= op->cmd.opcode;
275*54fd6939SJiyong Park 	ccr |= stm32_qspi_get_mode(op->cmd.buswidth) << QSPI_CCR_IMODE_SHIFT;
276*54fd6939SJiyong Park 
277*54fd6939SJiyong Park 	if (op->addr.nbytes != 0U) {
278*54fd6939SJiyong Park 		ccr |= (op->addr.nbytes - 1U) << QSPI_CCR_ADSIZE_SHIFT;
279*54fd6939SJiyong Park 		ccr |= stm32_qspi_get_mode(op->addr.buswidth) <<
280*54fd6939SJiyong Park 			QSPI_CCR_ADMODE_SHIFT;
281*54fd6939SJiyong Park 	}
282*54fd6939SJiyong Park 
283*54fd6939SJiyong Park 	if ((op->dummy.buswidth != 0U) && (op->dummy.nbytes != 0U)) {
284*54fd6939SJiyong Park 		ccr |= (op->dummy.nbytes * 8U / op->dummy.buswidth) <<
285*54fd6939SJiyong Park 			QSPI_CCR_DCYC_SHIFT;
286*54fd6939SJiyong Park 	}
287*54fd6939SJiyong Park 
288*54fd6939SJiyong Park 	if (op->data.nbytes != 0U) {
289*54fd6939SJiyong Park 		ccr |= stm32_qspi_get_mode(op->data.buswidth) <<
290*54fd6939SJiyong Park 			QSPI_CCR_DMODE_SHIFT;
291*54fd6939SJiyong Park 	}
292*54fd6939SJiyong Park 
293*54fd6939SJiyong Park 	mmio_write_32(qspi_base() + QSPI_CCR, ccr);
294*54fd6939SJiyong Park 
295*54fd6939SJiyong Park 	if ((op->addr.nbytes != 0U) && (mode != QSPI_CCR_MEM_MAP)) {
296*54fd6939SJiyong Park 		mmio_write_32(qspi_base() + QSPI_AR, op->addr.val);
297*54fd6939SJiyong Park 	}
298*54fd6939SJiyong Park 
299*54fd6939SJiyong Park 	ret = stm32_qspi_tx(op, mode);
300*54fd6939SJiyong Park 
301*54fd6939SJiyong Park 	/*
302*54fd6939SJiyong Park 	 * Abort in:
303*54fd6939SJiyong Park 	 * - Error case.
304*54fd6939SJiyong Park 	 * - Memory mapped read: prefetching must be stopped if we read the last
305*54fd6939SJiyong Park 	 *   byte of device (device size - fifo size). If device size is not
306*54fd6939SJiyong Park 	 *   known then prefetching is always stopped.
307*54fd6939SJiyong Park 	 */
308*54fd6939SJiyong Park 	if ((ret != 0) || (mode == QSPI_CCR_MEM_MAP)) {
309*54fd6939SJiyong Park 		goto abort;
310*54fd6939SJiyong Park 	}
311*54fd6939SJiyong Park 
312*54fd6939SJiyong Park 	/* Wait end of TX in indirect mode */
313*54fd6939SJiyong Park 	ret = stm32_qspi_wait_cmd(op);
314*54fd6939SJiyong Park 	if (ret != 0) {
315*54fd6939SJiyong Park 		goto abort;
316*54fd6939SJiyong Park 	}
317*54fd6939SJiyong Park 
318*54fd6939SJiyong Park 	return 0;
319*54fd6939SJiyong Park 
320*54fd6939SJiyong Park abort:
321*54fd6939SJiyong Park 	mmio_setbits_32(qspi_base() + QSPI_CR, QSPI_CR_ABORT);
322*54fd6939SJiyong Park 
323*54fd6939SJiyong Park 	/* Wait clear of abort bit by hardware */
324*54fd6939SJiyong Park 	timeout = timeout_init_us(QSPI_ABT_TIMEOUT_US);
325*54fd6939SJiyong Park 	while ((mmio_read_32(qspi_base() + QSPI_CR) & QSPI_CR_ABORT) != 0U) {
326*54fd6939SJiyong Park 		if (timeout_elapsed(timeout)) {
327*54fd6939SJiyong Park 			ret = -ETIMEDOUT;
328*54fd6939SJiyong Park 			break;
329*54fd6939SJiyong Park 		}
330*54fd6939SJiyong Park 	}
331*54fd6939SJiyong Park 
332*54fd6939SJiyong Park 	mmio_write_32(qspi_base() + QSPI_FCR, QSPI_FCR_CTCF);
333*54fd6939SJiyong Park 
334*54fd6939SJiyong Park 	if (ret != 0) {
335*54fd6939SJiyong Park 		ERROR("%s: exec op error\n", __func__);
336*54fd6939SJiyong Park 	}
337*54fd6939SJiyong Park 
338*54fd6939SJiyong Park 	return ret;
339*54fd6939SJiyong Park }
340*54fd6939SJiyong Park 
stm32_qspi_claim_bus(unsigned int cs)341*54fd6939SJiyong Park static int stm32_qspi_claim_bus(unsigned int cs)
342*54fd6939SJiyong Park {
343*54fd6939SJiyong Park 	uint32_t cr;
344*54fd6939SJiyong Park 
345*54fd6939SJiyong Park 	if (cs >= QSPI_MAX_CHIP) {
346*54fd6939SJiyong Park 		return -ENODEV;
347*54fd6939SJiyong Park 	}
348*54fd6939SJiyong Park 
349*54fd6939SJiyong Park 	/* Set chip select and enable the controller */
350*54fd6939SJiyong Park 	cr = QSPI_CR_EN;
351*54fd6939SJiyong Park 	if (cs == 1U) {
352*54fd6939SJiyong Park 		cr |= QSPI_CR_FSEL;
353*54fd6939SJiyong Park 	}
354*54fd6939SJiyong Park 
355*54fd6939SJiyong Park 	mmio_clrsetbits_32(qspi_base() + QSPI_CR, QSPI_CR_FSEL, cr);
356*54fd6939SJiyong Park 
357*54fd6939SJiyong Park 	return 0;
358*54fd6939SJiyong Park }
359*54fd6939SJiyong Park 
stm32_qspi_release_bus(void)360*54fd6939SJiyong Park static void stm32_qspi_release_bus(void)
361*54fd6939SJiyong Park {
362*54fd6939SJiyong Park 	mmio_clrbits_32(qspi_base() + QSPI_CR, QSPI_CR_EN);
363*54fd6939SJiyong Park }
364*54fd6939SJiyong Park 
stm32_qspi_set_speed(unsigned int hz)365*54fd6939SJiyong Park static int stm32_qspi_set_speed(unsigned int hz)
366*54fd6939SJiyong Park {
367*54fd6939SJiyong Park 	unsigned long qspi_clk = stm32mp_clk_get_rate(stm32_qspi.clock_id);
368*54fd6939SJiyong Park 	uint32_t prescaler = UINT8_MAX;
369*54fd6939SJiyong Park 	uint32_t csht;
370*54fd6939SJiyong Park 	int ret;
371*54fd6939SJiyong Park 
372*54fd6939SJiyong Park 	if (qspi_clk == 0U) {
373*54fd6939SJiyong Park 		return -EINVAL;
374*54fd6939SJiyong Park 	}
375*54fd6939SJiyong Park 
376*54fd6939SJiyong Park 	if (hz > 0U) {
377*54fd6939SJiyong Park 		prescaler = div_round_up(qspi_clk, hz) - 1U;
378*54fd6939SJiyong Park 		if (prescaler > UINT8_MAX) {
379*54fd6939SJiyong Park 			prescaler = UINT8_MAX;
380*54fd6939SJiyong Park 		}
381*54fd6939SJiyong Park 	}
382*54fd6939SJiyong Park 
383*54fd6939SJiyong Park 	csht = div_round_up((5U * qspi_clk) / (prescaler + 1U), FREQ_100MHZ);
384*54fd6939SJiyong Park 	csht = ((csht - 1U) << QSPI_DCR_CSHT_SHIFT) & QSPI_DCR_CSHT_MASK;
385*54fd6939SJiyong Park 
386*54fd6939SJiyong Park 	ret = stm32_qspi_wait_for_not_busy();
387*54fd6939SJiyong Park 	if (ret != 0) {
388*54fd6939SJiyong Park 		return ret;
389*54fd6939SJiyong Park 	}
390*54fd6939SJiyong Park 
391*54fd6939SJiyong Park 	mmio_clrsetbits_32(qspi_base() + QSPI_CR, QSPI_CR_PRESCALER_MASK,
392*54fd6939SJiyong Park 			   prescaler << QSPI_CR_PRESCALER_SHIFT);
393*54fd6939SJiyong Park 
394*54fd6939SJiyong Park 	mmio_clrsetbits_32(qspi_base() + QSPI_DCR, QSPI_DCR_CSHT_MASK, csht);
395*54fd6939SJiyong Park 
396*54fd6939SJiyong Park 	VERBOSE("%s: speed=%lu\n", __func__, qspi_clk / (prescaler + 1U));
397*54fd6939SJiyong Park 
398*54fd6939SJiyong Park 	return 0;
399*54fd6939SJiyong Park }
400*54fd6939SJiyong Park 
stm32_qspi_set_mode(unsigned int mode)401*54fd6939SJiyong Park static int stm32_qspi_set_mode(unsigned int mode)
402*54fd6939SJiyong Park {
403*54fd6939SJiyong Park 	int ret;
404*54fd6939SJiyong Park 
405*54fd6939SJiyong Park 	ret = stm32_qspi_wait_for_not_busy();
406*54fd6939SJiyong Park 	if (ret != 0) {
407*54fd6939SJiyong Park 		return ret;
408*54fd6939SJiyong Park 	}
409*54fd6939SJiyong Park 
410*54fd6939SJiyong Park 	if ((mode & SPI_CS_HIGH) != 0U) {
411*54fd6939SJiyong Park 		return -ENODEV;
412*54fd6939SJiyong Park 	}
413*54fd6939SJiyong Park 
414*54fd6939SJiyong Park 	if (((mode & SPI_CPHA) != 0U) && ((mode & SPI_CPOL) != 0U)) {
415*54fd6939SJiyong Park 		mmio_setbits_32(qspi_base() + QSPI_DCR, QSPI_DCR_CKMODE);
416*54fd6939SJiyong Park 	} else if (((mode & SPI_CPHA) == 0U) && ((mode & SPI_CPOL) == 0U)) {
417*54fd6939SJiyong Park 		mmio_clrbits_32(qspi_base() + QSPI_DCR, QSPI_DCR_CKMODE);
418*54fd6939SJiyong Park 	} else {
419*54fd6939SJiyong Park 		return -ENODEV;
420*54fd6939SJiyong Park 	}
421*54fd6939SJiyong Park 
422*54fd6939SJiyong Park 	VERBOSE("%s: mode=0x%x\n", __func__, mode);
423*54fd6939SJiyong Park 
424*54fd6939SJiyong Park 	if ((mode & SPI_RX_QUAD) != 0U) {
425*54fd6939SJiyong Park 		VERBOSE("rx: quad\n");
426*54fd6939SJiyong Park 	} else if ((mode & SPI_RX_DUAL) != 0U) {
427*54fd6939SJiyong Park 		VERBOSE("rx: dual\n");
428*54fd6939SJiyong Park 	} else {
429*54fd6939SJiyong Park 		VERBOSE("rx: single\n");
430*54fd6939SJiyong Park 	}
431*54fd6939SJiyong Park 
432*54fd6939SJiyong Park 	if ((mode & SPI_TX_QUAD) != 0U) {
433*54fd6939SJiyong Park 		VERBOSE("tx: quad\n");
434*54fd6939SJiyong Park 	} else if ((mode & SPI_TX_DUAL) != 0U) {
435*54fd6939SJiyong Park 		VERBOSE("tx: dual\n");
436*54fd6939SJiyong Park 	} else {
437*54fd6939SJiyong Park 		VERBOSE("tx: single\n");
438*54fd6939SJiyong Park 	}
439*54fd6939SJiyong Park 
440*54fd6939SJiyong Park 	return 0;
441*54fd6939SJiyong Park }
442*54fd6939SJiyong Park 
443*54fd6939SJiyong Park static const struct spi_bus_ops stm32_qspi_bus_ops = {
444*54fd6939SJiyong Park 	.claim_bus = stm32_qspi_claim_bus,
445*54fd6939SJiyong Park 	.release_bus = stm32_qspi_release_bus,
446*54fd6939SJiyong Park 	.set_speed = stm32_qspi_set_speed,
447*54fd6939SJiyong Park 	.set_mode = stm32_qspi_set_mode,
448*54fd6939SJiyong Park 	.exec_op = stm32_qspi_exec_op,
449*54fd6939SJiyong Park };
450*54fd6939SJiyong Park 
stm32_qspi_init(void)451*54fd6939SJiyong Park int stm32_qspi_init(void)
452*54fd6939SJiyong Park {
453*54fd6939SJiyong Park 	size_t size;
454*54fd6939SJiyong Park 	int qspi_node;
455*54fd6939SJiyong Park 	struct dt_node_info info;
456*54fd6939SJiyong Park 	void *fdt = NULL;
457*54fd6939SJiyong Park 	int ret;
458*54fd6939SJiyong Park 
459*54fd6939SJiyong Park 	if (fdt_get_address(&fdt) == 0) {
460*54fd6939SJiyong Park 		return -FDT_ERR_NOTFOUND;
461*54fd6939SJiyong Park 	}
462*54fd6939SJiyong Park 
463*54fd6939SJiyong Park 	qspi_node = dt_get_node(&info, -1, DT_QSPI_COMPAT);
464*54fd6939SJiyong Park 	if (qspi_node < 0) {
465*54fd6939SJiyong Park 		ERROR("No QSPI ctrl found\n");
466*54fd6939SJiyong Park 		return -FDT_ERR_NOTFOUND;
467*54fd6939SJiyong Park 	}
468*54fd6939SJiyong Park 
469*54fd6939SJiyong Park 	if (info.status == DT_DISABLED) {
470*54fd6939SJiyong Park 		return -FDT_ERR_NOTFOUND;
471*54fd6939SJiyong Park 	}
472*54fd6939SJiyong Park 
473*54fd6939SJiyong Park 	ret = fdt_get_reg_props_by_name(fdt, qspi_node, "qspi",
474*54fd6939SJiyong Park 					&stm32_qspi.reg_base, &size);
475*54fd6939SJiyong Park 	if (ret != 0) {
476*54fd6939SJiyong Park 		return ret;
477*54fd6939SJiyong Park 	}
478*54fd6939SJiyong Park 
479*54fd6939SJiyong Park 	ret = fdt_get_reg_props_by_name(fdt, qspi_node, "qspi_mm",
480*54fd6939SJiyong Park 					&stm32_qspi.mm_base,
481*54fd6939SJiyong Park 					&stm32_qspi.mm_size);
482*54fd6939SJiyong Park 	if (ret != 0) {
483*54fd6939SJiyong Park 		return ret;
484*54fd6939SJiyong Park 	}
485*54fd6939SJiyong Park 
486*54fd6939SJiyong Park 	if (dt_set_pinctrl_config(qspi_node) != 0) {
487*54fd6939SJiyong Park 		return -FDT_ERR_BADVALUE;
488*54fd6939SJiyong Park 	}
489*54fd6939SJiyong Park 
490*54fd6939SJiyong Park 	if ((info.clock < 0) || (info.reset < 0)) {
491*54fd6939SJiyong Park 		return -FDT_ERR_BADVALUE;
492*54fd6939SJiyong Park 	}
493*54fd6939SJiyong Park 
494*54fd6939SJiyong Park 	stm32_qspi.clock_id = (unsigned long)info.clock;
495*54fd6939SJiyong Park 	stm32_qspi.reset_id = (unsigned int)info.reset;
496*54fd6939SJiyong Park 
497*54fd6939SJiyong Park 	stm32mp_clk_enable(stm32_qspi.clock_id);
498*54fd6939SJiyong Park 
499*54fd6939SJiyong Park 	ret = stm32mp_reset_assert(stm32_qspi.reset_id, TIMEOUT_US_1_MS);
500*54fd6939SJiyong Park 	if (ret != 0) {
501*54fd6939SJiyong Park 		panic();
502*54fd6939SJiyong Park 	}
503*54fd6939SJiyong Park 	ret = stm32mp_reset_deassert(stm32_qspi.reset_id, TIMEOUT_US_1_MS);
504*54fd6939SJiyong Park 	if (ret != 0) {
505*54fd6939SJiyong Park 		panic();
506*54fd6939SJiyong Park 	}
507*54fd6939SJiyong Park 
508*54fd6939SJiyong Park 	mmio_write_32(qspi_base() + QSPI_CR, QSPI_CR_SSHIFT);
509*54fd6939SJiyong Park 	mmio_write_32(qspi_base() + QSPI_DCR, QSPI_DCR_FSIZE_MASK);
510*54fd6939SJiyong Park 
511*54fd6939SJiyong Park 	return spi_mem_init_slave(fdt, qspi_node, &stm32_qspi_bus_ops);
512*54fd6939SJiyong Park };
513