xref: /aosp_15_r20/external/arm-trusted-firmware/include/drivers/st/stm32_i2c.h (revision 54fd6939e177f8ff529b10183254802c76df6d08)
1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park  * Copyright (c) 2016-2019, STMicroelectronics - All Rights Reserved
3*54fd6939SJiyong Park  *
4*54fd6939SJiyong Park  * SPDX-License-Identifier: BSD-3-Clause
5*54fd6939SJiyong Park  */
6*54fd6939SJiyong Park 
7*54fd6939SJiyong Park #ifndef STM32_I2C_H
8*54fd6939SJiyong Park #define STM32_I2C_H
9*54fd6939SJiyong Park 
10*54fd6939SJiyong Park #include <stdint.h>
11*54fd6939SJiyong Park 
12*54fd6939SJiyong Park #include <lib/utils_def.h>
13*54fd6939SJiyong Park 
14*54fd6939SJiyong Park /* Bit definition for I2C_CR1 register */
15*54fd6939SJiyong Park #define I2C_CR1_PE			BIT(0)
16*54fd6939SJiyong Park #define I2C_CR1_TXIE			BIT(1)
17*54fd6939SJiyong Park #define I2C_CR1_RXIE			BIT(2)
18*54fd6939SJiyong Park #define I2C_CR1_ADDRIE			BIT(3)
19*54fd6939SJiyong Park #define I2C_CR1_NACKIE			BIT(4)
20*54fd6939SJiyong Park #define I2C_CR1_STOPIE			BIT(5)
21*54fd6939SJiyong Park #define I2C_CR1_TCIE			BIT(6)
22*54fd6939SJiyong Park #define I2C_CR1_ERRIE			BIT(7)
23*54fd6939SJiyong Park #define I2C_CR1_DNF			GENMASK(11, 8)
24*54fd6939SJiyong Park #define I2C_CR1_ANFOFF			BIT(12)
25*54fd6939SJiyong Park #define I2C_CR1_SWRST			BIT(13)
26*54fd6939SJiyong Park #define I2C_CR1_TXDMAEN			BIT(14)
27*54fd6939SJiyong Park #define I2C_CR1_RXDMAEN			BIT(15)
28*54fd6939SJiyong Park #define I2C_CR1_SBC			BIT(16)
29*54fd6939SJiyong Park #define I2C_CR1_NOSTRETCH		BIT(17)
30*54fd6939SJiyong Park #define I2C_CR1_WUPEN			BIT(18)
31*54fd6939SJiyong Park #define I2C_CR1_GCEN			BIT(19)
32*54fd6939SJiyong Park #define I2C_CR1_SMBHEN			BIT(22)
33*54fd6939SJiyong Park #define I2C_CR1_SMBDEN			BIT(21)
34*54fd6939SJiyong Park #define I2C_CR1_ALERTEN			BIT(22)
35*54fd6939SJiyong Park #define I2C_CR1_PECEN			BIT(23)
36*54fd6939SJiyong Park 
37*54fd6939SJiyong Park /* Bit definition for I2C_CR2 register */
38*54fd6939SJiyong Park #define I2C_CR2_SADD			GENMASK(9, 0)
39*54fd6939SJiyong Park #define I2C_CR2_RD_WRN			BIT(10)
40*54fd6939SJiyong Park #define I2C_CR2_RD_WRN_OFFSET		10U
41*54fd6939SJiyong Park #define I2C_CR2_ADD10			BIT(11)
42*54fd6939SJiyong Park #define I2C_CR2_HEAD10R			BIT(12)
43*54fd6939SJiyong Park #define I2C_CR2_START			BIT(13)
44*54fd6939SJiyong Park #define I2C_CR2_STOP			BIT(14)
45*54fd6939SJiyong Park #define I2C_CR2_NACK			BIT(15)
46*54fd6939SJiyong Park #define I2C_CR2_NBYTES			GENMASK(23, 16)
47*54fd6939SJiyong Park #define I2C_CR2_NBYTES_OFFSET		16U
48*54fd6939SJiyong Park #define I2C_CR2_RELOAD			BIT(24)
49*54fd6939SJiyong Park #define I2C_CR2_AUTOEND			BIT(25)
50*54fd6939SJiyong Park #define I2C_CR2_PECBYTE			BIT(26)
51*54fd6939SJiyong Park 
52*54fd6939SJiyong Park /* Bit definition for I2C_OAR1 register */
53*54fd6939SJiyong Park #define I2C_OAR1_OA1			GENMASK(9, 0)
54*54fd6939SJiyong Park #define I2C_OAR1_OA1MODE		BIT(10)
55*54fd6939SJiyong Park #define I2C_OAR1_OA1EN			BIT(15)
56*54fd6939SJiyong Park 
57*54fd6939SJiyong Park /* Bit definition for I2C_OAR2 register */
58*54fd6939SJiyong Park #define I2C_OAR2_OA2			GENMASK(7, 1)
59*54fd6939SJiyong Park #define I2C_OAR2_OA2MSK			GENMASK(10, 8)
60*54fd6939SJiyong Park #define I2C_OAR2_OA2NOMASK		0
61*54fd6939SJiyong Park #define I2C_OAR2_OA2MASK01		BIT(8)
62*54fd6939SJiyong Park #define I2C_OAR2_OA2MASK02		BIT(9)
63*54fd6939SJiyong Park #define I2C_OAR2_OA2MASK03		GENMASK(9, 8)
64*54fd6939SJiyong Park #define I2C_OAR2_OA2MASK04		BIT(10)
65*54fd6939SJiyong Park #define I2C_OAR2_OA2MASK05		(BIT(8) | BIT(10))
66*54fd6939SJiyong Park #define I2C_OAR2_OA2MASK06		(BIT(9) | BIT(10))
67*54fd6939SJiyong Park #define I2C_OAR2_OA2MASK07		GENMASK(10, 8)
68*54fd6939SJiyong Park #define I2C_OAR2_OA2EN			BIT(15)
69*54fd6939SJiyong Park 
70*54fd6939SJiyong Park /* Bit definition for I2C_TIMINGR register */
71*54fd6939SJiyong Park #define I2C_TIMINGR_SCLL		GENMASK(7, 0)
72*54fd6939SJiyong Park #define I2C_TIMINGR_SCLH		GENMASK(15, 8)
73*54fd6939SJiyong Park #define I2C_TIMINGR_SDADEL		GENMASK(19, 16)
74*54fd6939SJiyong Park #define I2C_TIMINGR_SCLDEL		GENMASK(23, 20)
75*54fd6939SJiyong Park #define I2C_TIMINGR_PRESC		GENMASK(31, 28)
76*54fd6939SJiyong Park 
77*54fd6939SJiyong Park /* Bit definition for I2C_TIMEOUTR register */
78*54fd6939SJiyong Park #define I2C_TIMEOUTR_TIMEOUTA		GENMASK(11, 0)
79*54fd6939SJiyong Park #define I2C_TIMEOUTR_TIDLE		BIT(12)
80*54fd6939SJiyong Park #define I2C_TIMEOUTR_TIMOUTEN		BIT(15)
81*54fd6939SJiyong Park #define I2C_TIMEOUTR_TIMEOUTB		GENMASK(27, 16)
82*54fd6939SJiyong Park #define I2C_TIMEOUTR_TEXTEN		BIT(31)
83*54fd6939SJiyong Park 
84*54fd6939SJiyong Park /* Bit definition for I2C_ISR register */
85*54fd6939SJiyong Park #define I2C_ISR_TXE			BIT(0)
86*54fd6939SJiyong Park #define I2C_ISR_TXIS			BIT(1)
87*54fd6939SJiyong Park #define I2C_ISR_RXNE			BIT(2)
88*54fd6939SJiyong Park #define I2C_ISR_ADDR			BIT(3)
89*54fd6939SJiyong Park #define I2C_ISR_NACKF			BIT(4)
90*54fd6939SJiyong Park #define I2C_ISR_STOPF			BIT(5)
91*54fd6939SJiyong Park #define I2C_ISR_TC			BIT(6)
92*54fd6939SJiyong Park #define I2C_ISR_TCR			BIT(7)
93*54fd6939SJiyong Park #define I2C_ISR_BERR			BIT(8)
94*54fd6939SJiyong Park #define I2C_ISR_ARLO			BIT(9)
95*54fd6939SJiyong Park #define I2C_ISR_OVR			BIT(10)
96*54fd6939SJiyong Park #define I2C_ISR_PECERR			BIT(11)
97*54fd6939SJiyong Park #define I2C_ISR_TIMEOUT			BIT(12)
98*54fd6939SJiyong Park #define I2C_ISR_ALERT			BIT(13)
99*54fd6939SJiyong Park #define I2C_ISR_BUSY			BIT(15)
100*54fd6939SJiyong Park #define I2C_ISR_DIR			BIT(16)
101*54fd6939SJiyong Park #define I2C_ISR_ADDCODE			GENMASK(23, 17)
102*54fd6939SJiyong Park 
103*54fd6939SJiyong Park /* Bit definition for I2C_ICR register */
104*54fd6939SJiyong Park #define I2C_ICR_ADDRCF			BIT(3)
105*54fd6939SJiyong Park #define I2C_ICR_NACKCF			BIT(4)
106*54fd6939SJiyong Park #define I2C_ICR_STOPCF			BIT(5)
107*54fd6939SJiyong Park #define I2C_ICR_BERRCF			BIT(8)
108*54fd6939SJiyong Park #define I2C_ICR_ARLOCF			BIT(9)
109*54fd6939SJiyong Park #define I2C_ICR_OVRCF			BIT(10)
110*54fd6939SJiyong Park #define I2C_ICR_PECCF			BIT(11)
111*54fd6939SJiyong Park #define I2C_ICR_TIMOUTCF		BIT(12)
112*54fd6939SJiyong Park #define I2C_ICR_ALERTCF			BIT(13)
113*54fd6939SJiyong Park 
114*54fd6939SJiyong Park enum i2c_speed_e {
115*54fd6939SJiyong Park 	I2C_SPEED_STANDARD,	/* 100 kHz */
116*54fd6939SJiyong Park 	I2C_SPEED_FAST,		/* 400 kHz */
117*54fd6939SJiyong Park 	I2C_SPEED_FAST_PLUS,	/* 1 MHz   */
118*54fd6939SJiyong Park };
119*54fd6939SJiyong Park 
120*54fd6939SJiyong Park #define STANDARD_RATE				100000
121*54fd6939SJiyong Park #define FAST_RATE				400000
122*54fd6939SJiyong Park #define FAST_PLUS_RATE				1000000
123*54fd6939SJiyong Park 
124*54fd6939SJiyong Park struct stm32_i2c_init_s {
125*54fd6939SJiyong Park 	uint32_t own_address1;		/*
126*54fd6939SJiyong Park 					 * Specifies the first device own
127*54fd6939SJiyong Park 					 * address. This parameter can be a
128*54fd6939SJiyong Park 					 * 7-bit or 10-bit address.
129*54fd6939SJiyong Park 					 */
130*54fd6939SJiyong Park 
131*54fd6939SJiyong Park 	uint32_t addressing_mode;	/*
132*54fd6939SJiyong Park 					 * Specifies if 7-bit or 10-bit
133*54fd6939SJiyong Park 					 * addressing mode is selected.
134*54fd6939SJiyong Park 					 * This parameter can be a value of
135*54fd6939SJiyong Park 					 * @ref I2C_ADDRESSING_MODE.
136*54fd6939SJiyong Park 					 */
137*54fd6939SJiyong Park 
138*54fd6939SJiyong Park 	uint32_t dual_address_mode;	/*
139*54fd6939SJiyong Park 					 * Specifies if dual addressing mode is
140*54fd6939SJiyong Park 					 * selected.
141*54fd6939SJiyong Park 					 * This parameter can be a value of @ref
142*54fd6939SJiyong Park 					 * I2C_DUAL_ADDRESSING_MODE.
143*54fd6939SJiyong Park 					 */
144*54fd6939SJiyong Park 
145*54fd6939SJiyong Park 	uint32_t own_address2;		/*
146*54fd6939SJiyong Park 					 * Specifies the second device own
147*54fd6939SJiyong Park 					 * address if dual addressing mode is
148*54fd6939SJiyong Park 					 * selected. This parameter can be a
149*54fd6939SJiyong Park 					 * 7-bit address.
150*54fd6939SJiyong Park 					 */
151*54fd6939SJiyong Park 
152*54fd6939SJiyong Park 	uint32_t own_address2_masks;	/*
153*54fd6939SJiyong Park 					 * Specifies the acknowledge mask
154*54fd6939SJiyong Park 					 * address second device own address
155*54fd6939SJiyong Park 					 * if dual addressing mode is selected
156*54fd6939SJiyong Park 					 * This parameter can be a value of @ref
157*54fd6939SJiyong Park 					 * I2C_OWN_ADDRESS2_MASKS.
158*54fd6939SJiyong Park 					 */
159*54fd6939SJiyong Park 
160*54fd6939SJiyong Park 	uint32_t general_call_mode;	/*
161*54fd6939SJiyong Park 					 * Specifies if general call mode is
162*54fd6939SJiyong Park 					 * selected.
163*54fd6939SJiyong Park 					 * This parameter can be a value of @ref
164*54fd6939SJiyong Park 					 * I2C_GENERAL_CALL_ADDRESSING_MODE.
165*54fd6939SJiyong Park 					 */
166*54fd6939SJiyong Park 
167*54fd6939SJiyong Park 	uint32_t no_stretch_mode;	/*
168*54fd6939SJiyong Park 					 * Specifies if nostretch mode is
169*54fd6939SJiyong Park 					 * selected.
170*54fd6939SJiyong Park 					 * This parameter can be a value of @ref
171*54fd6939SJiyong Park 					 * I2C_NOSTRETCH_MODE.
172*54fd6939SJiyong Park 					 */
173*54fd6939SJiyong Park 
174*54fd6939SJiyong Park 	uint32_t rise_time;		/*
175*54fd6939SJiyong Park 					 * Specifies the SCL clock pin rising
176*54fd6939SJiyong Park 					 * time in nanoseconds.
177*54fd6939SJiyong Park 					 */
178*54fd6939SJiyong Park 
179*54fd6939SJiyong Park 	uint32_t fall_time;		/*
180*54fd6939SJiyong Park 					 * Specifies the SCL clock pin falling
181*54fd6939SJiyong Park 					 * time in nanoseconds.
182*54fd6939SJiyong Park 					 */
183*54fd6939SJiyong Park 
184*54fd6939SJiyong Park 	enum i2c_speed_e speed_mode;	/*
185*54fd6939SJiyong Park 					 * Specifies the I2C clock source
186*54fd6939SJiyong Park 					 * frequency mode.
187*54fd6939SJiyong Park 					 * This parameter can be a value of @ref
188*54fd6939SJiyong Park 					 * i2c_speed_mode_e.
189*54fd6939SJiyong Park 					 */
190*54fd6939SJiyong Park 
191*54fd6939SJiyong Park 	int analog_filter;		/*
192*54fd6939SJiyong Park 					 * Specifies if the I2C analog noise
193*54fd6939SJiyong Park 					 * filter is selected.
194*54fd6939SJiyong Park 					 * This parameter can be 0 (filter
195*54fd6939SJiyong Park 					 * off), all other values mean filter
196*54fd6939SJiyong Park 					 * on.
197*54fd6939SJiyong Park 					 */
198*54fd6939SJiyong Park 
199*54fd6939SJiyong Park 	uint8_t digital_filter_coef;	/*
200*54fd6939SJiyong Park 					 * Specifies the I2C digital noise
201*54fd6939SJiyong Park 					 * filter coefficient.
202*54fd6939SJiyong Park 					 * This parameter can be a value
203*54fd6939SJiyong Park 					 * between 0 and
204*54fd6939SJiyong Park 					 * STM32_I2C_DIGITAL_FILTER_MAX.
205*54fd6939SJiyong Park 					 */
206*54fd6939SJiyong Park };
207*54fd6939SJiyong Park 
208*54fd6939SJiyong Park enum i2c_state_e {
209*54fd6939SJiyong Park 	I2C_STATE_RESET          = 0x00U,	/* Not yet initialized       */
210*54fd6939SJiyong Park 	I2C_STATE_READY          = 0x20U,	/* Ready for use             */
211*54fd6939SJiyong Park 	I2C_STATE_BUSY           = 0x24U,	/* Internal process ongoing  */
212*54fd6939SJiyong Park 	I2C_STATE_BUSY_TX        = 0x21U,	/* Data Transmission ongoing */
213*54fd6939SJiyong Park 	I2C_STATE_BUSY_RX        = 0x22U,	/* Data Reception ongoing    */
214*54fd6939SJiyong Park };
215*54fd6939SJiyong Park 
216*54fd6939SJiyong Park enum i2c_mode_e {
217*54fd6939SJiyong Park 	I2C_MODE_NONE   = 0x00U,	/* No active communication      */
218*54fd6939SJiyong Park 	I2C_MODE_MASTER = 0x10U,	/* Communication in Master Mode */
219*54fd6939SJiyong Park 	I2C_MODE_SLAVE  = 0x20U,	/* Communication in Slave Mode  */
220*54fd6939SJiyong Park 	I2C_MODE_MEM    = 0x40U		/* Communication in Memory Mode */
221*54fd6939SJiyong Park 
222*54fd6939SJiyong Park };
223*54fd6939SJiyong Park 
224*54fd6939SJiyong Park #define I2C_ERROR_NONE		0x00000000U	/* No error              */
225*54fd6939SJiyong Park #define I2C_ERROR_BERR		0x00000001U	/* BERR error            */
226*54fd6939SJiyong Park #define I2C_ERROR_ARLO		0x00000002U	/* ARLO error            */
227*54fd6939SJiyong Park #define I2C_ERROR_AF		0x00000004U	/* ACKF error            */
228*54fd6939SJiyong Park #define I2C_ERROR_OVR		0x00000008U	/* OVR error             */
229*54fd6939SJiyong Park #define I2C_ERROR_DMA		0x00000010U	/* DMA transfer error    */
230*54fd6939SJiyong Park #define I2C_ERROR_TIMEOUT	0x00000020U	/* Timeout error         */
231*54fd6939SJiyong Park #define I2C_ERROR_SIZE		0x00000040U	/* Size Management error */
232*54fd6939SJiyong Park 
233*54fd6939SJiyong Park struct i2c_handle_s {
234*54fd6939SJiyong Park 	uint32_t i2c_base_addr;			/* Registers base address */
235*54fd6939SJiyong Park 	unsigned int dt_status;			/* DT nsec/sec status     */
236*54fd6939SJiyong Park 	unsigned int clock;			/* Clock reference        */
237*54fd6939SJiyong Park 	uint8_t lock;				/* Locking object         */
238*54fd6939SJiyong Park 	enum i2c_state_e i2c_state;		/* Communication state    */
239*54fd6939SJiyong Park 	enum i2c_mode_e i2c_mode;		/* Communication mode     */
240*54fd6939SJiyong Park 	uint32_t i2c_err;			/* Error code             */
241*54fd6939SJiyong Park };
242*54fd6939SJiyong Park 
243*54fd6939SJiyong Park #define I2C_ADDRESSINGMODE_7BIT		0x00000001U
244*54fd6939SJiyong Park #define I2C_ADDRESSINGMODE_10BIT	0x00000002U
245*54fd6939SJiyong Park 
246*54fd6939SJiyong Park #define I2C_DUALADDRESS_DISABLE		0x00000000U
247*54fd6939SJiyong Park #define I2C_DUALADDRESS_ENABLE		I2C_OAR2_OA2EN
248*54fd6939SJiyong Park 
249*54fd6939SJiyong Park #define I2C_GENERALCALL_DISABLE		0x00000000U
250*54fd6939SJiyong Park #define I2C_GENERALCALL_ENABLE		I2C_CR1_GCEN
251*54fd6939SJiyong Park 
252*54fd6939SJiyong Park #define I2C_NOSTRETCH_DISABLE		0x00000000U
253*54fd6939SJiyong Park #define I2C_NOSTRETCH_ENABLE		I2C_CR1_NOSTRETCH
254*54fd6939SJiyong Park 
255*54fd6939SJiyong Park #define I2C_MEMADD_SIZE_8BIT		0x00000001U
256*54fd6939SJiyong Park #define I2C_MEMADD_SIZE_16BIT		0x00000002U
257*54fd6939SJiyong Park 
258*54fd6939SJiyong Park #define I2C_RELOAD_MODE			I2C_CR2_RELOAD
259*54fd6939SJiyong Park #define I2C_AUTOEND_MODE		I2C_CR2_AUTOEND
260*54fd6939SJiyong Park #define I2C_SOFTEND_MODE		0x00000000U
261*54fd6939SJiyong Park 
262*54fd6939SJiyong Park #define I2C_NO_STARTSTOP		0x00000000U
263*54fd6939SJiyong Park #define I2C_GENERATE_STOP		(BIT(31) | I2C_CR2_STOP)
264*54fd6939SJiyong Park #define I2C_GENERATE_START_READ		(BIT(31) | I2C_CR2_START | \
265*54fd6939SJiyong Park 					 I2C_CR2_RD_WRN)
266*54fd6939SJiyong Park #define I2C_GENERATE_START_WRITE	(BIT(31) | I2C_CR2_START)
267*54fd6939SJiyong Park 
268*54fd6939SJiyong Park #define I2C_FLAG_TXE			I2C_ISR_TXE
269*54fd6939SJiyong Park #define I2C_FLAG_TXIS			I2C_ISR_TXIS
270*54fd6939SJiyong Park #define I2C_FLAG_RXNE			I2C_ISR_RXNE
271*54fd6939SJiyong Park #define I2C_FLAG_ADDR			I2C_ISR_ADDR
272*54fd6939SJiyong Park #define I2C_FLAG_AF			I2C_ISR_NACKF
273*54fd6939SJiyong Park #define I2C_FLAG_STOPF			I2C_ISR_STOPF
274*54fd6939SJiyong Park #define I2C_FLAG_TC			I2C_ISR_TC
275*54fd6939SJiyong Park #define I2C_FLAG_TCR			I2C_ISR_TCR
276*54fd6939SJiyong Park #define I2C_FLAG_BERR			I2C_ISR_BERR
277*54fd6939SJiyong Park #define I2C_FLAG_ARLO			I2C_ISR_ARLO
278*54fd6939SJiyong Park #define I2C_FLAG_OVR			I2C_ISR_OVR
279*54fd6939SJiyong Park #define I2C_FLAG_PECERR			I2C_ISR_PECERR
280*54fd6939SJiyong Park #define I2C_FLAG_TIMEOUT		I2C_ISR_TIMEOUT
281*54fd6939SJiyong Park #define I2C_FLAG_ALERT			I2C_ISR_ALERT
282*54fd6939SJiyong Park #define I2C_FLAG_BUSY			I2C_ISR_BUSY
283*54fd6939SJiyong Park #define I2C_FLAG_DIR			I2C_ISR_DIR
284*54fd6939SJiyong Park 
285*54fd6939SJiyong Park #define I2C_RESET_CR2			(I2C_CR2_SADD | I2C_CR2_HEAD10R | \
286*54fd6939SJiyong Park 					 I2C_CR2_NBYTES | I2C_CR2_RELOAD  | \
287*54fd6939SJiyong Park 					 I2C_CR2_RD_WRN)
288*54fd6939SJiyong Park 
289*54fd6939SJiyong Park #define I2C_TIMEOUT_BUSY_MS		25U
290*54fd6939SJiyong Park 
291*54fd6939SJiyong Park #define I2C_ANALOGFILTER_ENABLE		0x00000000U
292*54fd6939SJiyong Park #define I2C_ANALOGFILTER_DISABLE	I2C_CR1_ANFOFF
293*54fd6939SJiyong Park 
294*54fd6939SJiyong Park /* STM32 specific defines */
295*54fd6939SJiyong Park #define STM32_I2C_RISE_TIME_DEFAULT		25	/* ns */
296*54fd6939SJiyong Park #define STM32_I2C_FALL_TIME_DEFAULT		10	/* ns */
297*54fd6939SJiyong Park #define STM32_I2C_SPEED_DEFAULT			I2C_SPEED_STANDARD
298*54fd6939SJiyong Park #define STM32_I2C_ANALOG_FILTER_DELAY_MIN	50	/* ns */
299*54fd6939SJiyong Park #define STM32_I2C_ANALOG_FILTER_DELAY_MAX	260	/* ns */
300*54fd6939SJiyong Park #define STM32_I2C_DIGITAL_FILTER_MAX		16
301*54fd6939SJiyong Park 
302*54fd6939SJiyong Park int stm32_i2c_get_setup_from_fdt(void *fdt, int node,
303*54fd6939SJiyong Park 				 struct stm32_i2c_init_s *init);
304*54fd6939SJiyong Park int stm32_i2c_init(struct i2c_handle_s *hi2c,
305*54fd6939SJiyong Park 		   struct stm32_i2c_init_s *init_data);
306*54fd6939SJiyong Park int stm32_i2c_mem_write(struct i2c_handle_s *hi2c, uint16_t dev_addr,
307*54fd6939SJiyong Park 			uint16_t mem_addr, uint16_t mem_add_size,
308*54fd6939SJiyong Park 			uint8_t *p_data, uint16_t size, uint32_t timeout_ms);
309*54fd6939SJiyong Park int stm32_i2c_mem_read(struct i2c_handle_s *hi2c, uint16_t dev_addr,
310*54fd6939SJiyong Park 		       uint16_t mem_addr, uint16_t mem_add_size,
311*54fd6939SJiyong Park 		       uint8_t *p_data, uint16_t size, uint32_t timeout_ms);
312*54fd6939SJiyong Park int stm32_i2c_master_transmit(struct i2c_handle_s *hi2c, uint16_t dev_addr,
313*54fd6939SJiyong Park 			      uint8_t *p_data, uint16_t size,
314*54fd6939SJiyong Park 			      uint32_t timeout_ms);
315*54fd6939SJiyong Park int stm32_i2c_master_receive(struct i2c_handle_s *hi2c, uint16_t dev_addr,
316*54fd6939SJiyong Park 			     uint8_t *p_data, uint16_t size,
317*54fd6939SJiyong Park 			     uint32_t timeout_ms);
318*54fd6939SJiyong Park bool stm32_i2c_is_device_ready(struct i2c_handle_s *hi2c, uint16_t dev_addr,
319*54fd6939SJiyong Park 			       uint32_t trials, uint32_t timeout_ms);
320*54fd6939SJiyong Park 
321*54fd6939SJiyong Park #endif /* STM32_I2C_H */
322