1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park * Copyright (c) 2017-2020, ARM Limited and Contributors. All rights reserved.
3*54fd6939SJiyong Park *
4*54fd6939SJiyong Park * SPDX-License-Identifier: BSD-3-Clause
5*54fd6939SJiyong Park */
6*54fd6939SJiyong Park
7*54fd6939SJiyong Park #include <errno.h>
8*54fd6939SJiyong Park
9*54fd6939SJiyong Park #include <common/debug.h>
10*54fd6939SJiyong Park #include <lib/mmio.h>
11*54fd6939SJiyong Park #include <lib/xlat_tables/xlat_tables_v2.h>
12*54fd6939SJiyong Park
13*54fd6939SJiyong Park #include <sunxi_def.h>
14*54fd6939SJiyong Park #include <sunxi_mmap.h>
15*54fd6939SJiyong Park #include <sunxi_private.h>
16*54fd6939SJiyong Park
17*54fd6939SJiyong Park static const mmap_region_t sunxi_mmap[MAX_STATIC_MMAP_REGIONS + 1] = {
18*54fd6939SJiyong Park MAP_REGION_FLAT(SUNXI_SRAM_BASE, SUNXI_SRAM_SIZE,
19*54fd6939SJiyong Park MT_DEVICE | MT_RW | MT_SECURE | MT_EXECUTE_NEVER),
20*54fd6939SJiyong Park MAP_REGION_FLAT(SUNXI_DEV_BASE, SUNXI_DEV_SIZE,
21*54fd6939SJiyong Park MT_DEVICE | MT_RW | MT_SECURE | MT_EXECUTE_NEVER),
22*54fd6939SJiyong Park MAP_REGION(PRELOADED_BL33_BASE, SUNXI_BL33_VIRT_BASE,
23*54fd6939SJiyong Park SUNXI_DRAM_MAP_SIZE, MT_RW_DATA | MT_NS),
24*54fd6939SJiyong Park {},
25*54fd6939SJiyong Park };
26*54fd6939SJiyong Park
plat_get_syscnt_freq2(void)27*54fd6939SJiyong Park unsigned int plat_get_syscnt_freq2(void)
28*54fd6939SJiyong Park {
29*54fd6939SJiyong Park return SUNXI_OSC24M_CLK_IN_HZ;
30*54fd6939SJiyong Park }
31*54fd6939SJiyong Park
sunxi_configure_mmu_el3(int flags)32*54fd6939SJiyong Park void sunxi_configure_mmu_el3(int flags)
33*54fd6939SJiyong Park {
34*54fd6939SJiyong Park mmap_add_region(BL_CODE_BASE, BL_CODE_BASE,
35*54fd6939SJiyong Park BL_CODE_END - BL_CODE_BASE,
36*54fd6939SJiyong Park MT_CODE | MT_SECURE);
37*54fd6939SJiyong Park mmap_add_region(BL_CODE_END, BL_CODE_END,
38*54fd6939SJiyong Park BL_END - BL_CODE_END,
39*54fd6939SJiyong Park MT_RW_DATA | MT_SECURE);
40*54fd6939SJiyong Park #if SEPARATE_CODE_AND_RODATA
41*54fd6939SJiyong Park mmap_add_region(BL_RO_DATA_BASE, BL_RO_DATA_BASE,
42*54fd6939SJiyong Park BL_RO_DATA_END - BL_RO_DATA_BASE,
43*54fd6939SJiyong Park MT_RO_DATA | MT_SECURE);
44*54fd6939SJiyong Park #endif
45*54fd6939SJiyong Park #if SEPARATE_NOBITS_REGION
46*54fd6939SJiyong Park mmap_add_region(BL_NOBITS_BASE, BL_NOBITS_BASE,
47*54fd6939SJiyong Park BL_NOBITS_END - BL_NOBITS_BASE,
48*54fd6939SJiyong Park MT_RW_DATA | MT_SECURE);
49*54fd6939SJiyong Park #endif
50*54fd6939SJiyong Park #if USE_COHERENT_MEM
51*54fd6939SJiyong Park mmap_add_region(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_BASE,
52*54fd6939SJiyong Park BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
53*54fd6939SJiyong Park MT_DEVICE | MT_RW | MT_SECURE | MT_EXECUTE_NEVER);
54*54fd6939SJiyong Park #endif
55*54fd6939SJiyong Park
56*54fd6939SJiyong Park mmap_add(sunxi_mmap);
57*54fd6939SJiyong Park init_xlat_tables();
58*54fd6939SJiyong Park
59*54fd6939SJiyong Park enable_mmu_el3(0);
60*54fd6939SJiyong Park }
61*54fd6939SJiyong Park
62*54fd6939SJiyong Park #define SRAM_VER_REG (SUNXI_SYSCON_BASE + 0x24)
sunxi_read_soc_id(void)63*54fd6939SJiyong Park uint16_t sunxi_read_soc_id(void)
64*54fd6939SJiyong Park {
65*54fd6939SJiyong Park uint32_t reg = mmio_read_32(SRAM_VER_REG);
66*54fd6939SJiyong Park
67*54fd6939SJiyong Park /* Set bit 15 to prepare for the SOCID read. */
68*54fd6939SJiyong Park mmio_write_32(SRAM_VER_REG, reg | BIT(15));
69*54fd6939SJiyong Park
70*54fd6939SJiyong Park reg = mmio_read_32(SRAM_VER_REG);
71*54fd6939SJiyong Park
72*54fd6939SJiyong Park /* deactivate the SOCID access again */
73*54fd6939SJiyong Park mmio_write_32(SRAM_VER_REG, reg & ~BIT(15));
74*54fd6939SJiyong Park
75*54fd6939SJiyong Park return reg >> 16;
76*54fd6939SJiyong Park }
77*54fd6939SJiyong Park
78*54fd6939SJiyong Park /*
79*54fd6939SJiyong Park * Configure a given pin to the GPIO-OUT function and sets its level.
80*54fd6939SJiyong Park * The port is given as a capital letter, the pin is the number within
81*54fd6939SJiyong Park * this port group.
82*54fd6939SJiyong Park * So to set pin PC7 to high, use: sunxi_set_gpio_out('C', 7, true);
83*54fd6939SJiyong Park */
sunxi_set_gpio_out(char port,int pin,bool level_high)84*54fd6939SJiyong Park void sunxi_set_gpio_out(char port, int pin, bool level_high)
85*54fd6939SJiyong Park {
86*54fd6939SJiyong Park uintptr_t port_base;
87*54fd6939SJiyong Park
88*54fd6939SJiyong Park if (port < 'A' || port > 'L')
89*54fd6939SJiyong Park return;
90*54fd6939SJiyong Park if (port == 'L')
91*54fd6939SJiyong Park port_base = SUNXI_R_PIO_BASE;
92*54fd6939SJiyong Park else
93*54fd6939SJiyong Park port_base = SUNXI_PIO_BASE + (port - 'A') * 0x24;
94*54fd6939SJiyong Park
95*54fd6939SJiyong Park /* Set the new level first before configuring the pin. */
96*54fd6939SJiyong Park if (level_high)
97*54fd6939SJiyong Park mmio_setbits_32(port_base + 0x10, BIT(pin));
98*54fd6939SJiyong Park else
99*54fd6939SJiyong Park mmio_clrbits_32(port_base + 0x10, BIT(pin));
100*54fd6939SJiyong Park
101*54fd6939SJiyong Park /* configure pin as GPIO out (4(3) bits per pin, 1: GPIO out */
102*54fd6939SJiyong Park mmio_clrsetbits_32(port_base + (pin / 8) * 4,
103*54fd6939SJiyong Park 0x7 << ((pin % 8) * 4),
104*54fd6939SJiyong Park 0x1 << ((pin % 8) * 4));
105*54fd6939SJiyong Park }
106*54fd6939SJiyong Park
sunxi_init_platform_r_twi(uint16_t socid,bool use_rsb)107*54fd6939SJiyong Park int sunxi_init_platform_r_twi(uint16_t socid, bool use_rsb)
108*54fd6939SJiyong Park {
109*54fd6939SJiyong Park uint32_t pin_func = 0x77;
110*54fd6939SJiyong Park uint32_t device_bit;
111*54fd6939SJiyong Park unsigned int reset_offset = 0xb0;
112*54fd6939SJiyong Park
113*54fd6939SJiyong Park switch (socid) {
114*54fd6939SJiyong Park case SUNXI_SOC_H5:
115*54fd6939SJiyong Park if (use_rsb)
116*54fd6939SJiyong Park return -ENODEV;
117*54fd6939SJiyong Park pin_func = 0x22;
118*54fd6939SJiyong Park device_bit = BIT(6);
119*54fd6939SJiyong Park break;
120*54fd6939SJiyong Park case SUNXI_SOC_H6:
121*54fd6939SJiyong Park case SUNXI_SOC_H616:
122*54fd6939SJiyong Park pin_func = use_rsb ? 0x22 : 0x33;
123*54fd6939SJiyong Park device_bit = BIT(16);
124*54fd6939SJiyong Park reset_offset = use_rsb ? 0x1bc : 0x19c;
125*54fd6939SJiyong Park break;
126*54fd6939SJiyong Park case SUNXI_SOC_A64:
127*54fd6939SJiyong Park pin_func = use_rsb ? 0x22 : 0x33;
128*54fd6939SJiyong Park device_bit = use_rsb ? BIT(3) : BIT(6);
129*54fd6939SJiyong Park break;
130*54fd6939SJiyong Park default:
131*54fd6939SJiyong Park INFO("R_I2C/RSB on Allwinner 0x%x SoC not supported\n", socid);
132*54fd6939SJiyong Park return -ENODEV;
133*54fd6939SJiyong Park }
134*54fd6939SJiyong Park
135*54fd6939SJiyong Park /* un-gate R_PIO clock */
136*54fd6939SJiyong Park if (socid != SUNXI_SOC_H6 && socid != SUNXI_SOC_H616)
137*54fd6939SJiyong Park mmio_setbits_32(SUNXI_R_PRCM_BASE + 0x28, BIT(0));
138*54fd6939SJiyong Park
139*54fd6939SJiyong Park /* switch pins PL0 and PL1 to the desired function */
140*54fd6939SJiyong Park mmio_clrsetbits_32(SUNXI_R_PIO_BASE + 0x00, 0xffU, pin_func);
141*54fd6939SJiyong Park
142*54fd6939SJiyong Park /* level 2 drive strength */
143*54fd6939SJiyong Park mmio_clrsetbits_32(SUNXI_R_PIO_BASE + 0x14, 0x0fU, 0xaU);
144*54fd6939SJiyong Park
145*54fd6939SJiyong Park /* set both pins to pull-up */
146*54fd6939SJiyong Park mmio_clrsetbits_32(SUNXI_R_PIO_BASE + 0x1c, 0x0fU, 0x5U);
147*54fd6939SJiyong Park
148*54fd6939SJiyong Park /* un-gate clock */
149*54fd6939SJiyong Park if (socid != SUNXI_SOC_H6 && socid != SUNXI_SOC_H616)
150*54fd6939SJiyong Park mmio_setbits_32(SUNXI_R_PRCM_BASE + 0x28, device_bit);
151*54fd6939SJiyong Park else
152*54fd6939SJiyong Park mmio_setbits_32(SUNXI_R_PRCM_BASE + reset_offset, BIT(0));
153*54fd6939SJiyong Park
154*54fd6939SJiyong Park /* assert, then de-assert reset of I2C/RSB controller */
155*54fd6939SJiyong Park mmio_clrbits_32(SUNXI_R_PRCM_BASE + reset_offset, device_bit);
156*54fd6939SJiyong Park mmio_setbits_32(SUNXI_R_PRCM_BASE + reset_offset, device_bit);
157*54fd6939SJiyong Park
158*54fd6939SJiyong Park return 0;
159*54fd6939SJiyong Park }
160