xref: /aosp_15_r20/external/arm-trusted-firmware/plat/imx/imx8m/imx8mp/gpc.c (revision 54fd6939e177f8ff529b10183254802c76df6d08)
1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park  * Copyright 2019-2020 NXP
3*54fd6939SJiyong Park  *
4*54fd6939SJiyong Park  * SPDX-License-Identifier: BSD-3-Clause
5*54fd6939SJiyong Park  */
6*54fd6939SJiyong Park 
7*54fd6939SJiyong Park #include <stdbool.h>
8*54fd6939SJiyong Park #include <stdint.h>
9*54fd6939SJiyong Park #include <stdlib.h>
10*54fd6939SJiyong Park 
11*54fd6939SJiyong Park #include <common/debug.h>
12*54fd6939SJiyong Park #include <drivers/delay_timer.h>
13*54fd6939SJiyong Park #include <lib/mmio.h>
14*54fd6939SJiyong Park #include <lib/psci/psci.h>
15*54fd6939SJiyong Park #include <lib/smccc.h>
16*54fd6939SJiyong Park #include <services/std_svc.h>
17*54fd6939SJiyong Park 
18*54fd6939SJiyong Park #include <gpc.h>
19*54fd6939SJiyong Park #include <imx_aipstz.h>
20*54fd6939SJiyong Park #include <imx_sip_svc.h>
21*54fd6939SJiyong Park #include <platform_def.h>
22*54fd6939SJiyong Park 
23*54fd6939SJiyong Park #define CCGR(x)		(0x4000 + (x) * 0x10)
24*54fd6939SJiyong Park #define IMR_NUM		U(5)
25*54fd6939SJiyong Park 
26*54fd6939SJiyong Park struct imx_noc_setting {
27*54fd6939SJiyong Park 	uint32_t domain_id;
28*54fd6939SJiyong Park 	uint32_t start;
29*54fd6939SJiyong Park 	uint32_t end;
30*54fd6939SJiyong Park 	uint32_t prioriy;
31*54fd6939SJiyong Park 	uint32_t mode;
32*54fd6939SJiyong Park 	uint32_t socket_qos_en;
33*54fd6939SJiyong Park };
34*54fd6939SJiyong Park 
35*54fd6939SJiyong Park enum clk_type {
36*54fd6939SJiyong Park 	CCM_ROOT_SLICE,
37*54fd6939SJiyong Park 	CCM_CCGR,
38*54fd6939SJiyong Park };
39*54fd6939SJiyong Park 
40*54fd6939SJiyong Park struct clk_setting {
41*54fd6939SJiyong Park 	uint32_t offset;
42*54fd6939SJiyong Park 	uint32_t val;
43*54fd6939SJiyong Park 	enum clk_type type;
44*54fd6939SJiyong Park };
45*54fd6939SJiyong Park 
46*54fd6939SJiyong Park enum pu_domain_id {
47*54fd6939SJiyong Park 	/* hsio ss */
48*54fd6939SJiyong Park 	HSIOMIX,
49*54fd6939SJiyong Park 	PCIE_PHY,
50*54fd6939SJiyong Park 	USB1_PHY,
51*54fd6939SJiyong Park 	USB2_PHY,
52*54fd6939SJiyong Park 	MLMIX,
53*54fd6939SJiyong Park 	AUDIOMIX,
54*54fd6939SJiyong Park 	/* gpu ss */
55*54fd6939SJiyong Park 	GPUMIX,
56*54fd6939SJiyong Park 	GPU2D,
57*54fd6939SJiyong Park 	GPU3D,
58*54fd6939SJiyong Park 	/* vpu ss */
59*54fd6939SJiyong Park 	VPUMIX,
60*54fd6939SJiyong Park 	VPU_G1,
61*54fd6939SJiyong Park 	VPU_G2,
62*54fd6939SJiyong Park 	VPU_H1,
63*54fd6939SJiyong Park 	/* media ss */
64*54fd6939SJiyong Park 	MEDIAMIX,
65*54fd6939SJiyong Park 	MEDIAMIX_ISPDWP,
66*54fd6939SJiyong Park 	MIPI_PHY1,
67*54fd6939SJiyong Park 	MIPI_PHY2,
68*54fd6939SJiyong Park 	/* HDMI ss */
69*54fd6939SJiyong Park 	HDMIMIX,
70*54fd6939SJiyong Park 	HDMI_PHY,
71*54fd6939SJiyong Park 	DDRMIX,
72*54fd6939SJiyong Park };
73*54fd6939SJiyong Park 
74*54fd6939SJiyong Park /* PU domain, add some hole to minimize the uboot change */
75*54fd6939SJiyong Park static struct imx_pwr_domain pu_domains[20] = {
76*54fd6939SJiyong Park 	[MIPI_PHY1] = IMX_PD_DOMAIN(MIPI_PHY1, false),
77*54fd6939SJiyong Park 	[PCIE_PHY] = IMX_PD_DOMAIN(PCIE_PHY, false),
78*54fd6939SJiyong Park 	[USB1_PHY] = IMX_PD_DOMAIN(USB1_PHY, true),
79*54fd6939SJiyong Park 	[USB2_PHY] = IMX_PD_DOMAIN(USB2_PHY, true),
80*54fd6939SJiyong Park 	[MLMIX] = IMX_MIX_DOMAIN(MLMIX, false),
81*54fd6939SJiyong Park 	[AUDIOMIX] = IMX_MIX_DOMAIN(AUDIOMIX, false),
82*54fd6939SJiyong Park 	[GPU2D] = IMX_PD_DOMAIN(GPU2D, false),
83*54fd6939SJiyong Park 	[GPUMIX] = IMX_MIX_DOMAIN(GPUMIX, false),
84*54fd6939SJiyong Park 	[VPUMIX] = IMX_MIX_DOMAIN(VPUMIX, false),
85*54fd6939SJiyong Park 	[GPU3D] = IMX_PD_DOMAIN(GPU3D, false),
86*54fd6939SJiyong Park 	[MEDIAMIX] = IMX_MIX_DOMAIN(MEDIAMIX, false),
87*54fd6939SJiyong Park 	[VPU_G1] = IMX_PD_DOMAIN(VPU_G1, false),
88*54fd6939SJiyong Park 	[VPU_G2] = IMX_PD_DOMAIN(VPU_G2, false),
89*54fd6939SJiyong Park 	[VPU_H1] = IMX_PD_DOMAIN(VPU_H1, false),
90*54fd6939SJiyong Park 	[HDMIMIX] = IMX_MIX_DOMAIN(HDMIMIX, false),
91*54fd6939SJiyong Park 	[HDMI_PHY] = IMX_PD_DOMAIN(HDMI_PHY, false),
92*54fd6939SJiyong Park 	[MIPI_PHY2] = IMX_PD_DOMAIN(MIPI_PHY2, false),
93*54fd6939SJiyong Park 	[HSIOMIX] = IMX_MIX_DOMAIN(HSIOMIX, false),
94*54fd6939SJiyong Park 	[MEDIAMIX_ISPDWP] = IMX_PD_DOMAIN(MEDIAMIX_ISPDWP, false),
95*54fd6939SJiyong Park };
96*54fd6939SJiyong Park 
97*54fd6939SJiyong Park static struct imx_noc_setting noc_setting[] = {
98*54fd6939SJiyong Park 	{MLMIX, 0x180, 0x180, 0x80000303, 0x0, 0x0},
99*54fd6939SJiyong Park 	{AUDIOMIX, 0x200, 0x200, 0x80000303, 0x0, 0x0},
100*54fd6939SJiyong Park 	{AUDIOMIX, 0x280, 0x480, 0x80000404, 0x0, 0x0},
101*54fd6939SJiyong Park 	{GPUMIX, 0x500, 0x580, 0x80000303, 0x0, 0x0},
102*54fd6939SJiyong Park 	{HDMIMIX, 0x600, 0x680, 0x80000202, 0x0, 0x1},
103*54fd6939SJiyong Park 	{HDMIMIX, 0x700, 0x700, 0x80000505, 0x0, 0x0},
104*54fd6939SJiyong Park 	{HSIOMIX, 0x780, 0x900, 0x80000303, 0x0, 0x0},
105*54fd6939SJiyong Park 	{MEDIAMIX, 0x980, 0xb80, 0x80000202, 0x0, 0x1},
106*54fd6939SJiyong Park 	{MEDIAMIX_ISPDWP, 0xc00, 0xd00, 0x80000505, 0x0, 0x0},
107*54fd6939SJiyong Park 	{VPU_G1, 0xd80, 0xd80, 0x80000303, 0x0, 0x0},
108*54fd6939SJiyong Park 	{VPU_G2, 0xe00, 0xe00, 0x80000303, 0x0, 0x0},
109*54fd6939SJiyong Park 	{VPU_H1, 0xe80, 0xe80, 0x80000303, 0x0, 0x0}
110*54fd6939SJiyong Park };
111*54fd6939SJiyong Park 
112*54fd6939SJiyong Park static struct clk_setting hsiomix_clk[] = {
113*54fd6939SJiyong Park 	{ 0x8380, 0x0, CCM_ROOT_SLICE },
114*54fd6939SJiyong Park 	{ 0x44d0, 0x0, CCM_CCGR },
115*54fd6939SJiyong Park 	{ 0x45c0, 0x0, CCM_CCGR },
116*54fd6939SJiyong Park };
117*54fd6939SJiyong Park 
118*54fd6939SJiyong Park static struct aipstz_cfg aipstz5[] = {
119*54fd6939SJiyong Park 	{IMX_AIPSTZ5, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
120*54fd6939SJiyong Park 	{0},
121*54fd6939SJiyong Park };
122*54fd6939SJiyong Park 
123*54fd6939SJiyong Park static unsigned int pu_domain_status;
124*54fd6939SJiyong Park 
imx_noc_qos(unsigned int domain_id)125*54fd6939SJiyong Park static void imx_noc_qos(unsigned int domain_id)
126*54fd6939SJiyong Park {
127*54fd6939SJiyong Park 	unsigned int i;
128*54fd6939SJiyong Park 	uint32_t hurry;
129*54fd6939SJiyong Park 
130*54fd6939SJiyong Park 	if (domain_id == HDMIMIX) {
131*54fd6939SJiyong Park 		mmio_write_32(IMX_HDMI_CTL_BASE + TX_CONTROL1, 0x22018);
132*54fd6939SJiyong Park 		mmio_write_32(IMX_HDMI_CTL_BASE + TX_CONTROL1, 0x22010);
133*54fd6939SJiyong Park 
134*54fd6939SJiyong Park 		/* set GPR to make lcdif read hurry level 0x7 */
135*54fd6939SJiyong Park 		hurry = mmio_read_32(IMX_HDMI_CTL_BASE + TX_CONTROL0);
136*54fd6939SJiyong Park 		hurry |= 0x00077000;
137*54fd6939SJiyong Park 		mmio_write_32(IMX_HDMI_CTL_BASE + TX_CONTROL0, hurry);
138*54fd6939SJiyong Park 	}
139*54fd6939SJiyong Park 
140*54fd6939SJiyong Park 	if (domain_id == MEDIAMIX) {
141*54fd6939SJiyong Park 		/* handle mediamix special */
142*54fd6939SJiyong Park 		mmio_write_32(IMX_MEDIAMIX_CTL_BASE + RSTn_CSR, 0x1FFFFFF);
143*54fd6939SJiyong Park 		mmio_write_32(IMX_MEDIAMIX_CTL_BASE + CLK_EN_CSR, 0x1FFFFFF);
144*54fd6939SJiyong Park 		mmio_write_32(IMX_MEDIAMIX_CTL_BASE + RST_DIV, 0x40030000);
145*54fd6939SJiyong Park 
146*54fd6939SJiyong Park 		/* set GPR to make lcdif read hurry level 0x7 */
147*54fd6939SJiyong Park 		hurry = mmio_read_32(IMX_MEDIAMIX_CTL_BASE + LCDIF_ARCACHE_CTRL);
148*54fd6939SJiyong Park 		hurry |= 0xfc00;
149*54fd6939SJiyong Park 		mmio_write_32(IMX_MEDIAMIX_CTL_BASE + LCDIF_ARCACHE_CTRL, hurry);
150*54fd6939SJiyong Park 		/* set GPR to make isi write hurry level 0x7 */
151*54fd6939SJiyong Park 		hurry = mmio_read_32(IMX_MEDIAMIX_CTL_BASE + ISI_CACHE_CTRL);
152*54fd6939SJiyong Park 		hurry |= 0x1ff00000;
153*54fd6939SJiyong Park 		mmio_write_32(IMX_MEDIAMIX_CTL_BASE + ISI_CACHE_CTRL, hurry);
154*54fd6939SJiyong Park 	}
155*54fd6939SJiyong Park 
156*54fd6939SJiyong Park 	/* set MIX NoC */
157*54fd6939SJiyong Park 	for (i = 0; i < ARRAY_SIZE(noc_setting); i++) {
158*54fd6939SJiyong Park 		if (noc_setting[i].domain_id == domain_id) {
159*54fd6939SJiyong Park 			udelay(50);
160*54fd6939SJiyong Park 			uint32_t offset = noc_setting[i].start;
161*54fd6939SJiyong Park 
162*54fd6939SJiyong Park 			while (offset <= noc_setting[i].end) {
163*54fd6939SJiyong Park 				mmio_write_32(IMX_NOC_BASE + offset + 0x8, noc_setting[i].prioriy);
164*54fd6939SJiyong Park 				mmio_write_32(IMX_NOC_BASE + offset + 0xc, noc_setting[i].mode);
165*54fd6939SJiyong Park 				mmio_write_32(IMX_NOC_BASE + offset + 0x18, noc_setting[i].socket_qos_en);
166*54fd6939SJiyong Park 				offset += 0x80;
167*54fd6939SJiyong Park 			}
168*54fd6939SJiyong Park 		}
169*54fd6939SJiyong Park 	}
170*54fd6939SJiyong Park }
171*54fd6939SJiyong Park 
imx_gpc_pm_domain_enable(uint32_t domain_id,bool on)172*54fd6939SJiyong Park static void imx_gpc_pm_domain_enable(uint32_t domain_id, bool on)
173*54fd6939SJiyong Park {
174*54fd6939SJiyong Park 	struct imx_pwr_domain *pwr_domain = &pu_domains[domain_id];
175*54fd6939SJiyong Park 	unsigned int i;
176*54fd6939SJiyong Park 
177*54fd6939SJiyong Park 	if (domain_id == HSIOMIX) {
178*54fd6939SJiyong Park 		for (i = 0; i < ARRAY_SIZE(hsiomix_clk); i++) {
179*54fd6939SJiyong Park 			hsiomix_clk[i].val = mmio_read_32(IMX_CCM_BASE + hsiomix_clk[i].offset);
180*54fd6939SJiyong Park 			mmio_setbits_32(IMX_CCM_BASE + hsiomix_clk[i].offset,
181*54fd6939SJiyong Park 					hsiomix_clk[i].type == CCM_ROOT_SLICE ? BIT(28) : 0x3);
182*54fd6939SJiyong Park 		}
183*54fd6939SJiyong Park 	}
184*54fd6939SJiyong Park 
185*54fd6939SJiyong Park 	if (on) {
186*54fd6939SJiyong Park 		if (pwr_domain->need_sync) {
187*54fd6939SJiyong Park 			pu_domain_status |= (1 << domain_id);
188*54fd6939SJiyong Park 		}
189*54fd6939SJiyong Park 
190*54fd6939SJiyong Park 		if (domain_id == HDMIMIX) {
191*54fd6939SJiyong Park 			/* assert the reset */
192*54fd6939SJiyong Park 			mmio_write_32(IMX_HDMI_CTL_BASE + RTX_RESET_CTL0, 0x0);
193*54fd6939SJiyong Park 			/* enable all th function clock */
194*54fd6939SJiyong Park 			mmio_write_32(IMX_HDMI_CTL_BASE + RTX_CLK_CTL0, 0xFFFFFFFF);
195*54fd6939SJiyong Park 			mmio_write_32(IMX_HDMI_CTL_BASE + RTX_CLK_CTL1, 0x7ffff87e);
196*54fd6939SJiyong Park 		}
197*54fd6939SJiyong Park 
198*54fd6939SJiyong Park 		/* clear the PGC bit */
199*54fd6939SJiyong Park 		mmio_clrbits_32(IMX_GPC_BASE + pwr_domain->pgc_offset, 0x1);
200*54fd6939SJiyong Park 
201*54fd6939SJiyong Park 		/* power up the domain */
202*54fd6939SJiyong Park 		mmio_setbits_32(IMX_GPC_BASE + PU_PGC_UP_TRG, pwr_domain->pwr_req);
203*54fd6939SJiyong Park 
204*54fd6939SJiyong Park 		/* wait for power request done */
205*54fd6939SJiyong Park 		while (mmio_read_32(IMX_GPC_BASE + PU_PGC_UP_TRG) & pwr_domain->pwr_req)
206*54fd6939SJiyong Park 			;
207*54fd6939SJiyong Park 
208*54fd6939SJiyong Park 		if (domain_id == HDMIMIX) {
209*54fd6939SJiyong Park 			/* wait for memory repair done for HDMIMIX */
210*54fd6939SJiyong Park 			while (!(mmio_read_32(IMX_SRC_BASE + 0x94) & BIT(8)))
211*54fd6939SJiyong Park 				;
212*54fd6939SJiyong Park 			/* disable all the function clock */
213*54fd6939SJiyong Park 			mmio_write_32(IMX_HDMI_CTL_BASE + RTX_CLK_CTL0, 0x0);
214*54fd6939SJiyong Park 			mmio_write_32(IMX_HDMI_CTL_BASE + RTX_CLK_CTL1, 0x0);
215*54fd6939SJiyong Park 			/* deassert the reset */
216*54fd6939SJiyong Park 			mmio_write_32(IMX_HDMI_CTL_BASE + RTX_RESET_CTL0, 0xffffffff);
217*54fd6939SJiyong Park 			/* enable all the clock again */
218*54fd6939SJiyong Park 			mmio_write_32(IMX_HDMI_CTL_BASE + RTX_CLK_CTL0, 0xFFFFFFFF);
219*54fd6939SJiyong Park 			mmio_write_32(IMX_HDMI_CTL_BASE + RTX_CLK_CTL1, 0x7ffff87e);
220*54fd6939SJiyong Park 		}
221*54fd6939SJiyong Park 
222*54fd6939SJiyong Park 		if (domain_id == HSIOMIX) {
223*54fd6939SJiyong Park 			/* enable HSIOMIX clock */
224*54fd6939SJiyong Park 			mmio_write_32(IMX_HSIOMIX_CTL_BASE, 0x2);
225*54fd6939SJiyong Park 		}
226*54fd6939SJiyong Park 
227*54fd6939SJiyong Park 		/* handle the ADB400 sync */
228*54fd6939SJiyong Park 		if (pwr_domain->need_sync) {
229*54fd6939SJiyong Park 			/* clear adb power down request */
230*54fd6939SJiyong Park 			mmio_setbits_32(IMX_GPC_BASE + GPC_PU_PWRHSK, pwr_domain->adb400_sync);
231*54fd6939SJiyong Park 
232*54fd6939SJiyong Park 			/* wait for adb power request ack */
233*54fd6939SJiyong Park 			while (!(mmio_read_32(IMX_GPC_BASE + GPC_PU_PWRHSK) & pwr_domain->adb400_ack))
234*54fd6939SJiyong Park 				;
235*54fd6939SJiyong Park 		}
236*54fd6939SJiyong Park 
237*54fd6939SJiyong Park 		imx_noc_qos(domain_id);
238*54fd6939SJiyong Park 
239*54fd6939SJiyong Park 		/* AIPS5 config is lost when audiomix is off, so need to re-init it */
240*54fd6939SJiyong Park 		if (domain_id == AUDIOMIX) {
241*54fd6939SJiyong Park 			imx_aipstz_init(aipstz5);
242*54fd6939SJiyong Park 		}
243*54fd6939SJiyong Park 	} else {
244*54fd6939SJiyong Park 		if (pwr_domain->always_on) {
245*54fd6939SJiyong Park 			return;
246*54fd6939SJiyong Park 		}
247*54fd6939SJiyong Park 
248*54fd6939SJiyong Park 		if (pwr_domain->need_sync) {
249*54fd6939SJiyong Park 			pu_domain_status &= ~(1 << domain_id);
250*54fd6939SJiyong Park 		}
251*54fd6939SJiyong Park 
252*54fd6939SJiyong Park 		/* handle the ADB400 sync */
253*54fd6939SJiyong Park 		if (pwr_domain->need_sync) {
254*54fd6939SJiyong Park 			/* set adb power down request */
255*54fd6939SJiyong Park 			mmio_clrbits_32(IMX_GPC_BASE + GPC_PU_PWRHSK, pwr_domain->adb400_sync);
256*54fd6939SJiyong Park 
257*54fd6939SJiyong Park 			/* wait for adb power request ack */
258*54fd6939SJiyong Park 			while ((mmio_read_32(IMX_GPC_BASE + GPC_PU_PWRHSK) & pwr_domain->adb400_ack))
259*54fd6939SJiyong Park 				;
260*54fd6939SJiyong Park 		}
261*54fd6939SJiyong Park 
262*54fd6939SJiyong Park 		/* set the PGC bit */
263*54fd6939SJiyong Park 		mmio_setbits_32(IMX_GPC_BASE + pwr_domain->pgc_offset, 0x1);
264*54fd6939SJiyong Park 
265*54fd6939SJiyong Park 		/*
266*54fd6939SJiyong Park 		 * leave the G1, G2, H1 power domain on until VPUMIX power off,
267*54fd6939SJiyong Park 		 * otherwise system will hang due to VPUMIX ACK
268*54fd6939SJiyong Park 		 */
269*54fd6939SJiyong Park 		if (domain_id == VPU_H1 || domain_id == VPU_G1 || domain_id == VPU_G2) {
270*54fd6939SJiyong Park 			return;
271*54fd6939SJiyong Park 		}
272*54fd6939SJiyong Park 
273*54fd6939SJiyong Park 		if (domain_id == VPUMIX) {
274*54fd6939SJiyong Park 			mmio_write_32(IMX_GPC_BASE + PU_PGC_DN_TRG, VPU_G1_PWR_REQ |
275*54fd6939SJiyong Park 				 VPU_G2_PWR_REQ | VPU_H1_PWR_REQ);
276*54fd6939SJiyong Park 
277*54fd6939SJiyong Park 			while (mmio_read_32(IMX_GPC_BASE + PU_PGC_DN_TRG) & (VPU_G1_PWR_REQ |
278*54fd6939SJiyong Park 					VPU_G2_PWR_REQ | VPU_H1_PWR_REQ))
279*54fd6939SJiyong Park 				;
280*54fd6939SJiyong Park 		}
281*54fd6939SJiyong Park 
282*54fd6939SJiyong Park 		/* power down the domain */
283*54fd6939SJiyong Park 		mmio_setbits_32(IMX_GPC_BASE + PU_PGC_DN_TRG, pwr_domain->pwr_req);
284*54fd6939SJiyong Park 
285*54fd6939SJiyong Park 		/* wait for power request done */
286*54fd6939SJiyong Park 		while (mmio_read_32(IMX_GPC_BASE + PU_PGC_DN_TRG) & pwr_domain->pwr_req)
287*54fd6939SJiyong Park 			;
288*54fd6939SJiyong Park 
289*54fd6939SJiyong Park 		if (domain_id == HDMIMIX) {
290*54fd6939SJiyong Park 			/* disable all the clocks of HDMIMIX */
291*54fd6939SJiyong Park 			mmio_write_32(IMX_HDMI_CTL_BASE + 0x40, 0x0);
292*54fd6939SJiyong Park 			mmio_write_32(IMX_HDMI_CTL_BASE + 0x50, 0x0);
293*54fd6939SJiyong Park 		}
294*54fd6939SJiyong Park 	}
295*54fd6939SJiyong Park 
296*54fd6939SJiyong Park 	if (domain_id == HSIOMIX) {
297*54fd6939SJiyong Park 		for (i = 0; i < ARRAY_SIZE(hsiomix_clk); i++) {
298*54fd6939SJiyong Park 			mmio_write_32(IMX_CCM_BASE + hsiomix_clk[i].offset, hsiomix_clk[i].val);
299*54fd6939SJiyong Park 		}
300*54fd6939SJiyong Park 	}
301*54fd6939SJiyong Park }
302*54fd6939SJiyong Park 
imx_gpc_init(void)303*54fd6939SJiyong Park void imx_gpc_init(void)
304*54fd6939SJiyong Park {
305*54fd6939SJiyong Park 	uint32_t val;
306*54fd6939SJiyong Park 	unsigned int i;
307*54fd6939SJiyong Park 
308*54fd6939SJiyong Park 	/* mask all the wakeup irq by default */
309*54fd6939SJiyong Park 	for (i = 0; i < IMR_NUM; i++) {
310*54fd6939SJiyong Park 		mmio_write_32(IMX_GPC_BASE + IMR1_CORE0_A53 + i * 4, ~0x0);
311*54fd6939SJiyong Park 		mmio_write_32(IMX_GPC_BASE + IMR1_CORE1_A53 + i * 4, ~0x0);
312*54fd6939SJiyong Park 		mmio_write_32(IMX_GPC_BASE + IMR1_CORE2_A53 + i * 4, ~0x0);
313*54fd6939SJiyong Park 		mmio_write_32(IMX_GPC_BASE + IMR1_CORE3_A53 + i * 4, ~0x0);
314*54fd6939SJiyong Park 		mmio_write_32(IMX_GPC_BASE + IMR1_CORE0_M4 + i * 4, ~0x0);
315*54fd6939SJiyong Park 	}
316*54fd6939SJiyong Park 
317*54fd6939SJiyong Park 	val = mmio_read_32(IMX_GPC_BASE + LPCR_A53_BSC);
318*54fd6939SJiyong Park 	/* use GIC wake_request to wakeup C0~C3 from LPM */
319*54fd6939SJiyong Park 	val |= CORE_WKUP_FROM_GIC;
320*54fd6939SJiyong Park 	/* clear the MASTER0 LPM handshake */
321*54fd6939SJiyong Park 	val &= ~MASTER0_LPM_HSK;
322*54fd6939SJiyong Park 	mmio_write_32(IMX_GPC_BASE + LPCR_A53_BSC, val);
323*54fd6939SJiyong Park 
324*54fd6939SJiyong Park 	/* clear MASTER1 & MASTER2 mapping in CPU0(A53) */
325*54fd6939SJiyong Park 	mmio_clrbits_32(IMX_GPC_BASE + MST_CPU_MAPPING, (MASTER1_MAPPING |
326*54fd6939SJiyong Park 		MASTER2_MAPPING));
327*54fd6939SJiyong Park 
328*54fd6939SJiyong Park 	/* set all mix/PU in A53 domain */
329*54fd6939SJiyong Park 	mmio_write_32(IMX_GPC_BASE + PGC_CPU_0_1_MAPPING, 0x3fffff);
330*54fd6939SJiyong Park 
331*54fd6939SJiyong Park 	/*
332*54fd6939SJiyong Park 	 * Set the CORE & SCU power up timing:
333*54fd6939SJiyong Park 	 * SW = 0x1, SW2ISO = 0x1;
334*54fd6939SJiyong Park 	 * the CPU CORE and SCU power up timming counter
335*54fd6939SJiyong Park 	 * is drived  by 32K OSC, each domain's power up
336*54fd6939SJiyong Park 	 * latency is (SW + SW2ISO) / 32768
337*54fd6939SJiyong Park 	 */
338*54fd6939SJiyong Park 	mmio_write_32(IMX_GPC_BASE + COREx_PGC_PCR(0) + 0x4, 0x401);
339*54fd6939SJiyong Park 	mmio_write_32(IMX_GPC_BASE + COREx_PGC_PCR(1) + 0x4, 0x401);
340*54fd6939SJiyong Park 	mmio_write_32(IMX_GPC_BASE + COREx_PGC_PCR(2) + 0x4, 0x401);
341*54fd6939SJiyong Park 	mmio_write_32(IMX_GPC_BASE + COREx_PGC_PCR(3) + 0x4, 0x401);
342*54fd6939SJiyong Park 	mmio_write_32(IMX_GPC_BASE + PLAT_PGC_PCR + 0x4, 0x401);
343*54fd6939SJiyong Park 	mmio_write_32(IMX_GPC_BASE + PGC_SCU_TIMING,
344*54fd6939SJiyong Park 		      (0x59 << TMC_TMR_SHIFT) | 0x5B | (0x2 << TRC1_TMC_SHIFT));
345*54fd6939SJiyong Park 
346*54fd6939SJiyong Park 	/* set DUMMY PDN/PUP ACK by default for A53 domain */
347*54fd6939SJiyong Park 	mmio_write_32(IMX_GPC_BASE + PGC_ACK_SEL_A53,
348*54fd6939SJiyong Park 		      A53_DUMMY_PUP_ACK | A53_DUMMY_PDN_ACK);
349*54fd6939SJiyong Park 
350*54fd6939SJiyong Park 	/* clear DSM by default */
351*54fd6939SJiyong Park 	val = mmio_read_32(IMX_GPC_BASE + SLPCR);
352*54fd6939SJiyong Park 	val &= ~SLPCR_EN_DSM;
353*54fd6939SJiyong Park 	/* enable the fast wakeup wait/stop mode */
354*54fd6939SJiyong Park 	val |= SLPCR_A53_FASTWUP_WAIT_MODE;
355*54fd6939SJiyong Park 	val |= SLPCR_A53_FASTWUP_STOP_MODE;
356*54fd6939SJiyong Park 	/* clear the RBC */
357*54fd6939SJiyong Park 	val &= ~(0x3f << SLPCR_RBC_COUNT_SHIFT);
358*54fd6939SJiyong Park 	/* set the STBY_COUNT to 0x5, (128 * 30)us */
359*54fd6939SJiyong Park 	val &= ~(0x7 << SLPCR_STBY_COUNT_SHFT);
360*54fd6939SJiyong Park 	val |= (0x5 << SLPCR_STBY_COUNT_SHFT);
361*54fd6939SJiyong Park 	mmio_write_32(IMX_GPC_BASE + SLPCR, val);
362*54fd6939SJiyong Park 
363*54fd6939SJiyong Park 	/*
364*54fd6939SJiyong Park 	 * USB PHY power up needs to make sure RESET bit in SRC is clear,
365*54fd6939SJiyong Park 	 * otherwise, the PU power up bit in GPC will NOT self-cleared.
366*54fd6939SJiyong Park 	 * only need to do it once.
367*54fd6939SJiyong Park 	 */
368*54fd6939SJiyong Park 	mmio_clrbits_32(IMX_SRC_BASE + SRC_OTG1PHY_SCR, 0x1);
369*54fd6939SJiyong Park 	mmio_clrbits_32(IMX_SRC_BASE + SRC_OTG2PHY_SCR, 0x1);
370*54fd6939SJiyong Park 
371*54fd6939SJiyong Park 	/* enable all the power domain by default */
372*54fd6939SJiyong Park 	for (i = 0; i < 101; i++) {
373*54fd6939SJiyong Park 		mmio_write_32(IMX_CCM_BASE + CCGR(i), 0x3);
374*54fd6939SJiyong Park 	}
375*54fd6939SJiyong Park 
376*54fd6939SJiyong Park 	for (i = 0; i < 20; i++) {
377*54fd6939SJiyong Park 		imx_gpc_pm_domain_enable(i, true);
378*54fd6939SJiyong Park 	}
379*54fd6939SJiyong Park }
380